blob: 9e3e1696e1ba87c47f84f9a2b1434c979803c906 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
Akira Hatanakabfb07b12013-08-14 00:21:25 +000037#include <cctype>
NAKAMURA Takumi89593932012-04-21 15:31:45 +000038
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Akira Hatanaka2b861be2012-10-19 21:47:33 +000041STATISTIC(NumTailCalls, "Number of tail calls");
42
43static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000044LargeGOT("mxgot", cl::Hidden,
45 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
46
Akira Hatanakaf8941992013-05-20 18:07:43 +000047static cl::opt<bool>
Akira Hatanaka2591b5c2013-05-21 17:17:59 +000048NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanakaf8941992013-05-20 18:07:43 +000049 cl::desc("MIPS: Don't trap on integer division by zero."),
50 cl::init(false));
51
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000052static const uint16_t O32IntRegs[4] = {
53 Mips::A0, Mips::A1, Mips::A2, Mips::A3
54};
55
56static const uint16_t Mips64IntRegs[8] = {
57 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
58 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
59};
60
61static const uint16_t Mips64DPRegs[8] = {
62 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
63 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
64};
65
Jia Liubb481f82012-02-28 07:46:26 +000066// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000067// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000068// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000069static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000070 if (!isShiftedMask_64(I))
Akira Hatanaka116189a2013-10-07 19:33:02 +000071 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000072
Akira Hatanakad6bc5232011-12-05 21:26:34 +000073 Size = CountPopulation_64(I);
Michael J. Spencerc6af2432013-05-24 22:23:49 +000074 Pos = countTrailingZeros(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000075 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000076}
77
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000078SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000079 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
80 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
81}
82
Akira Hatanaka200a7432013-09-27 19:51:35 +000083SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
84 SelectionDAG &DAG,
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000085 unsigned Flag) const {
Akira Hatanaka200a7432013-09-27 19:51:35 +000086 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanaka6b28b802012-11-21 20:26:38 +000087}
88
Akira Hatanaka200a7432013-09-27 19:51:35 +000089SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
90 SelectionDAG &DAG,
91 unsigned Flag) const {
92 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
93}
94
95SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
96 SelectionDAG &DAG,
97 unsigned Flag) const {
98 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
99}
100
101SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
102 SelectionDAG &DAG,
103 unsigned Flag) const {
104 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
105}
106
107SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
108 SelectionDAG &DAG,
109 unsigned Flag) const {
110 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
111 N->getOffset(), Flag);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000112}
113
Chris Lattnerf0144122009-07-28 03:13:23 +0000114const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
115 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000116 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000117 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000118 case MipsISD::Hi: return "MipsISD::Hi";
119 case MipsISD::Lo: return "MipsISD::Lo";
120 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000121 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000122 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000123 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000124 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
125 case MipsISD::FPCmp: return "MipsISD::FPCmp";
126 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
127 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000128 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanaka243702b2013-10-07 18:49:46 +0000129 case MipsISD::ExtractHI: return "MipsISD::ExtractHI";
130 case MipsISD::ExtractLO: return "MipsISD::ExtractLO";
Akira Hatanakadd958922013-03-30 01:14:04 +0000131 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
132 case MipsISD::Mult: return "MipsISD::Mult";
133 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000134 case MipsISD::MAdd: return "MipsISD::MAdd";
135 case MipsISD::MAddu: return "MipsISD::MAddu";
136 case MipsISD::MSub: return "MipsISD::MSub";
137 case MipsISD::MSubu: return "MipsISD::MSubu";
138 case MipsISD::DivRem: return "MipsISD::DivRem";
139 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000140 case MipsISD::DivRem16: return "MipsISD::DivRem16";
141 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000142 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
143 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000144 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000145 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000146 case MipsISD::Ext: return "MipsISD::Ext";
147 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000148 case MipsISD::LWL: return "MipsISD::LWL";
149 case MipsISD::LWR: return "MipsISD::LWR";
150 case MipsISD::SWL: return "MipsISD::SWL";
151 case MipsISD::SWR: return "MipsISD::SWR";
152 case MipsISD::LDL: return "MipsISD::LDL";
153 case MipsISD::LDR: return "MipsISD::LDR";
154 case MipsISD::SDL: return "MipsISD::SDL";
155 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000156 case MipsISD::EXTP: return "MipsISD::EXTP";
157 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
158 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
159 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
160 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
161 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
162 case MipsISD::SHILO: return "MipsISD::SHILO";
163 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
164 case MipsISD::MULT: return "MipsISD::MULT";
165 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000166 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000167 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
168 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
169 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka97a62bf2013-04-19 23:21:32 +0000170 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
171 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
172 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000173 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
174 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sanders3c380d52013-08-28 12:14:50 +0000175 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
176 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
177 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
178 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersae1fb8f2013-09-24 10:46:19 +0000179 case MipsISD::VCEQ: return "MipsISD::VCEQ";
180 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
181 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
182 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
183 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders89d13c12013-09-24 12:18:31 +0000184 case MipsISD::VSMAX: return "MipsISD::VSMAX";
185 case MipsISD::VSMIN: return "MipsISD::VSMIN";
186 case MipsISD::VUMAX: return "MipsISD::VUMAX";
187 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sanders9a1aaeb2013-09-23 14:03:12 +0000188 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
189 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sanders915432c2013-09-23 13:22:24 +0000190 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanders7e0df9a2013-09-24 14:02:15 +0000191 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders93d99572013-09-24 14:20:00 +0000192 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sandersf5159642013-09-24 14:36:12 +0000193 case MipsISD::ILVEV: return "MipsISD::ILVEV";
194 case MipsISD::ILVOD: return "MipsISD::ILVOD";
195 case MipsISD::ILVL: return "MipsISD::ILVL";
196 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sanders3706eda2013-09-24 14:53:25 +0000197 case MipsISD::PCKEV: return "MipsISD::PCKEV";
198 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000199 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000200 }
201}
202
203MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000204MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000205 : TargetLowering(TM, new MipsTargetObjectFile()),
206 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000207 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
208 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000209 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000211 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000212 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000213
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000214 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
216 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
217 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000218
Eli Friedman6055a6a2009-07-17 04:07:24 +0000219 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
221 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000222
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000223 // Used by legalize types to correctly generate the setcc result.
224 // Without this, every float setcc comes with a AND/OR with the result,
225 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000226 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000228
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000229 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000230 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000232 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
234 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
235 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
236 setOperationAction(ISD::SELECT, MVT::f32, Custom);
237 setOperationAction(ISD::SELECT, MVT::f64, Custom);
238 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000241 setOperationAction(ISD::SETCC, MVT::f32, Custom);
242 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000244 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000245 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
246 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000247 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000248
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000249 if (!TM.Options.NoNaNsFPMath) {
250 setOperationAction(ISD::FABS, MVT::f32, Custom);
251 setOperationAction(ISD::FABS, MVT::f64, Custom);
252 }
253
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000254 if (HasMips64) {
255 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
256 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
257 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
258 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
259 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
260 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000261 setOperationAction(ISD::LOAD, MVT::i64, Custom);
262 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000263 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000264 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000265
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000266 if (!HasMips64) {
267 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
270 }
271
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000272 setOperationAction(ISD::ADD, MVT::i32, Custom);
273 if (HasMips64)
274 setOperationAction(ISD::ADD, MVT::i64, Custom);
275
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000276 setOperationAction(ISD::SDIV, MVT::i32, Expand);
277 setOperationAction(ISD::SREM, MVT::i32, Expand);
278 setOperationAction(ISD::UDIV, MVT::i32, Expand);
279 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000280 setOperationAction(ISD::SDIV, MVT::i64, Expand);
281 setOperationAction(ISD::SREM, MVT::i64, Expand);
282 setOperationAction(ISD::UDIV, MVT::i64, Expand);
283 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000284
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000285 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000286 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
287 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
291 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000292 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
296 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000297 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000299 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
301 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
302 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
303 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000305 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000308
Akira Hatanaka56633442011-09-20 23:53:09 +0000309 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000310 setOperationAction(ISD::ROTR, MVT::i32, Expand);
311
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000312 if (!Subtarget->hasMips64r2())
313 setOperationAction(ISD::ROTR, MVT::i64, Expand);
314
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000316 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000318 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000319 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
320 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
322 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000323 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::FLOG, MVT::f32, Expand);
325 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
326 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
327 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000328 setOperationAction(ISD::FMA, MVT::f32, Expand);
329 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000330 setOperationAction(ISD::FREM, MVT::f32, Expand);
331 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000332
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000333 if (!TM.Options.NoNaNsFPMath) {
334 setOperationAction(ISD::FNEG, MVT::f32, Expand);
335 setOperationAction(ISD::FNEG, MVT::f64, Expand);
336 }
337
Akira Hatanaka544cc212013-01-30 00:26:49 +0000338 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
339
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000340 setOperationAction(ISD::VAARG, MVT::Other, Expand);
341 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
342 setOperationAction(ISD::VAEND, MVT::Other, Expand);
343
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000344 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
346 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000347
Jia Liubb481f82012-02-28 07:46:26 +0000348 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
349 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
350 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
351 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000352
Eli Friedman26689ac2011-08-03 21:06:02 +0000353 setInsertFencesForAtomic(true);
354
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000355 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000358 }
359
Akira Hatanakac79507a2011-12-21 00:20:27 +0000360 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000362 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
363 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000364
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000365 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000367 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
368 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000369
Akira Hatanaka7664f052012-06-02 00:04:42 +0000370 if (HasMips64) {
371 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
372 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
373 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
374 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
375 }
376
Akira Hatanaka97585622013-07-26 20:58:55 +0000377 setOperationAction(ISD::TRAP, MVT::Other, Legal);
378
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000379 setTargetDAGCombine(ISD::SDIVREM);
380 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000381 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000382 setTargetDAGCombine(ISD::AND);
383 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000384 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000385
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000386 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000387
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000388 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000389
Akira Hatanaka590baca2012-02-02 03:13:40 +0000390 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
391 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000392
Jim Grosbach3450f802013-02-20 21:13:59 +0000393 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000394}
395
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000396const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
397 if (TM.getSubtargetImpl()->inMips16Mode())
398 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000399
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000400 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000401}
402
Matt Arsenault225ed702013-05-18 00:21:46 +0000403EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000404 if (!VT.isVector())
405 return MVT::i32;
406 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000407}
408
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000409static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000410 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000411 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000412 if (DCI.isBeforeLegalizeOps())
413 return SDValue();
414
Akira Hatanakadda4a072011-10-03 21:06:13 +0000415 EVT Ty = N->getValueType(0);
Akira Hatanakacbaf6d02013-08-14 00:47:08 +0000416 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
417 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000418 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
419 MipsISD::DivRemU16;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000420 SDLoc DL(N);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000421
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000422 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000423 N->getOperand(0), N->getOperand(1));
424 SDValue InChain = DAG.getEntryNode();
425 SDValue InGlue = DivRem;
426
427 // insert MFLO
428 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000429 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000430 InGlue);
431 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
432 InChain = CopyFromLo.getValue(1);
433 InGlue = CopyFromLo.getValue(2);
434 }
435
436 // insert MFHI
437 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000438 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000439 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000440 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
441 }
442
443 return SDValue();
444}
445
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000446static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000447 switch (CC) {
448 default: llvm_unreachable("Unknown fp condition code!");
449 case ISD::SETEQ:
450 case ISD::SETOEQ: return Mips::FCOND_OEQ;
451 case ISD::SETUNE: return Mips::FCOND_UNE;
452 case ISD::SETLT:
453 case ISD::SETOLT: return Mips::FCOND_OLT;
454 case ISD::SETGT:
455 case ISD::SETOGT: return Mips::FCOND_OGT;
456 case ISD::SETLE:
457 case ISD::SETOLE: return Mips::FCOND_OLE;
458 case ISD::SETGE:
459 case ISD::SETOGE: return Mips::FCOND_OGE;
460 case ISD::SETULT: return Mips::FCOND_ULT;
461 case ISD::SETULE: return Mips::FCOND_ULE;
462 case ISD::SETUGT: return Mips::FCOND_UGT;
463 case ISD::SETUGE: return Mips::FCOND_UGE;
464 case ISD::SETUO: return Mips::FCOND_UN;
465 case ISD::SETO: return Mips::FCOND_OR;
466 case ISD::SETNE:
467 case ISD::SETONE: return Mips::FCOND_ONE;
468 case ISD::SETUEQ: return Mips::FCOND_UEQ;
469 }
470}
471
472
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000473/// This function returns true if the floating point conditional branches and
474/// conditional moves which use condition code CC should be inverted.
475static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000476 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
477 return false;
478
Akira Hatanaka82099682011-12-19 19:52:25 +0000479 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
480 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000481
Akira Hatanaka82099682011-12-19 19:52:25 +0000482 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000483}
484
485// Creates and returns an FPCmp node from a setcc node.
486// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000487static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000488 // must be a SETCC node
489 if (Op.getOpcode() != ISD::SETCC)
490 return Op;
491
492 SDValue LHS = Op.getOperand(0);
493
494 if (!LHS.getValueType().isFloatingPoint())
495 return Op;
496
497 SDValue RHS = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +0000498 SDLoc DL(Op);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000499
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000500 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
501 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000502 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
503
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000504 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000505 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000506}
507
508// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000509static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000510 SDValue False, SDLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000511 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
512 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka407883b2013-07-26 20:51:20 +0000513 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000514
515 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka407883b2013-07-26 20:51:20 +0000516 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000517}
518
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000519static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000520 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000521 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000522 if (DCI.isBeforeLegalizeOps())
523 return SDValue();
524
525 SDValue SetCC = N->getOperand(0);
526
527 if ((SetCC.getOpcode() != ISD::SETCC) ||
528 !SetCC.getOperand(0).getValueType().isInteger())
529 return SDValue();
530
531 SDValue False = N->getOperand(2);
532 EVT FalseTy = False.getValueType();
533
534 if (!FalseTy.isInteger())
535 return SDValue();
536
537 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
538
539 if (!CN || CN->getZExtValue())
540 return SDValue();
541
Andrew Trickac6d9be2013-05-25 02:42:55 +0000542 const SDLoc DL(N);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000543 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
544 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000545
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000546 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
547 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000548
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000549 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
550}
551
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000552static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000553 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000554 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000555 // Pattern match EXT.
556 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
557 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000558 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000559 return SDValue();
560
561 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000562 unsigned ShiftRightOpc = ShiftRight.getOpcode();
563
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000564 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000565 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000566 return SDValue();
567
568 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000569 ConstantSDNode *CN;
570 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
571 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000572
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000573 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000574 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000575
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000576 // Op's second operand must be a shifted mask.
577 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000578 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000579 return SDValue();
580
581 // Return if the shifted mask does not start at bit 0 or the sum of its size
582 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000583 EVT ValTy = N->getValueType(0);
584 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000585 return SDValue();
586
Andrew Trickac6d9be2013-05-25 02:42:55 +0000587 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000588 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000589 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000590}
Jia Liubb481f82012-02-28 07:46:26 +0000591
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000592static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000593 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000594 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000595 // Pattern match INS.
596 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000597 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000598 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000599 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000600 return SDValue();
601
602 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
603 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
604 ConstantSDNode *CN;
605
606 // See if Op's first operand matches (and $src1 , mask0).
607 if (And0.getOpcode() != ISD::AND)
608 return SDValue();
609
610 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000611 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000612 return SDValue();
613
614 // See if Op's second operand matches (and (shl $src, pos), mask1).
615 if (And1.getOpcode() != ISD::AND)
616 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000617
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000618 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000619 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000620 return SDValue();
621
622 // The shift masks must have the same position and size.
623 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
624 return SDValue();
625
626 SDValue Shl = And1.getOperand(0);
627 if (Shl.getOpcode() != ISD::SHL)
628 return SDValue();
629
630 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
631 return SDValue();
632
633 unsigned Shamt = CN->getZExtValue();
634
635 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000636 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000637 EVT ValTy = N->getValueType(0);
638 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000639 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000640
Andrew Trickac6d9be2013-05-25 02:42:55 +0000641 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000642 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000643 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000644}
Jia Liubb481f82012-02-28 07:46:26 +0000645
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000646static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000647 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000648 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000649 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
650
651 if (DCI.isBeforeLegalizeOps())
652 return SDValue();
653
654 SDValue Add = N->getOperand(1);
655
656 if (Add.getOpcode() != ISD::ADD)
657 return SDValue();
658
659 SDValue Lo = Add.getOperand(1);
660
661 if ((Lo.getOpcode() != MipsISD::Lo) ||
662 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
663 return SDValue();
664
665 EVT ValTy = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +0000666 SDLoc DL(N);
Akira Hatanaka87827072012-06-13 20:33:18 +0000667
668 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
669 Add.getOperand(0));
670 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
671}
672
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000673SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000674 const {
675 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000676 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000677
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000678 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000679 default: break;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000680 case ISD::SDIVREM:
681 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000682 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000683 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000684 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000685 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000686 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000687 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000688 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000689 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000690 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000691 }
692
693 return SDValue();
694}
695
Akira Hatanakab430cec2012-09-21 23:58:31 +0000696void
697MipsTargetLowering::LowerOperationWrapper(SDNode *N,
698 SmallVectorImpl<SDValue> &Results,
699 SelectionDAG &DAG) const {
700 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
701
702 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
703 Results.push_back(Res.getValue(I));
704}
705
706void
707MipsTargetLowering::ReplaceNodeResults(SDNode *N,
708 SmallVectorImpl<SDValue> &Results,
709 SelectionDAG &DAG) const {
Akira Hatanaka13ec4812013-04-30 21:17:07 +0000710 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakab430cec2012-09-21 23:58:31 +0000711}
712
Dan Gohman475871a2008-07-27 21:46:04 +0000713SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000714LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000715{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000716 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000717 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000718 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
719 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
720 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
721 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
722 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
723 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
724 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
725 case ISD::SELECT: return lowerSELECT(Op, DAG);
726 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
727 case ISD::SETCC: return lowerSETCC(Op, DAG);
728 case ISD::VASTART: return lowerVASTART(Op, DAG);
729 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
730 case ISD::FABS: return lowerFABS(Op, DAG);
731 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
732 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
733 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000734 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
735 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
736 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
737 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
738 case ISD::LOAD: return lowerLOAD(Op, DAG);
739 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000740 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000741 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000742 }
Dan Gohman475871a2008-07-27 21:46:04 +0000743 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000744}
745
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000746//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000747// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000748//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000749
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000750// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000751// MachineFunction as a live in value. It also creates a corresponding
752// virtual register for it.
753static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000754addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000755{
Chris Lattner84bc5422007-12-31 04:13:23 +0000756 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
757 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000758 return VReg;
759}
760
Akira Hatanakaf8941992013-05-20 18:07:43 +0000761static MachineBasicBlock *expandPseudoDIV(MachineInstr *MI,
762 MachineBasicBlock &MBB,
763 const TargetInstrInfo &TII,
764 bool Is64Bit) {
765 if (NoZeroDivCheck)
766 return &MBB;
767
768 // Insert instruction "teq $divisor_reg, $zero, 7".
769 MachineBasicBlock::iterator I(MI);
770 MachineInstrBuilder MIB;
771 MIB = BuildMI(MBB, llvm::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
772 .addOperand(MI->getOperand(2)).addReg(Mips::ZERO).addImm(7);
773
774 // Use the 32-bit sub-register if this is a 64-bit division.
775 if (Is64Bit)
776 MIB->getOperand(0).setSubReg(Mips::sub_32);
777
778 return &MBB;
779}
780
Akira Hatanaka01f70892012-09-27 02:15:57 +0000781MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000782MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000783 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000784 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000785 default:
786 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000787 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000788 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000789 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000790 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000791 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000792 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000793 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000794 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000795
796 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000797 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000798 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000799 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000800 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000801 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000802 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000803 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000804
805 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000806 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000807 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000808 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000809 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000810 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000811 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000812 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000813
814 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000815 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000816 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000817 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000818 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000819 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000820 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000821 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000822
823 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000824 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000825 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000826 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000827 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000828 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000829 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000830 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000831
832 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000833 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000835 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000836 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000837 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000838 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000839 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000840
841 case Mips::ATOMIC_SWAP_I8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000842 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000843 case Mips::ATOMIC_SWAP_I16:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000844 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000845 case Mips::ATOMIC_SWAP_I32:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000846 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000847 case Mips::ATOMIC_SWAP_I64:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000848 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000849
850 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000851 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000852 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000853 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000854 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000855 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000856 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000857 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanakaf8941992013-05-20 18:07:43 +0000858 case Mips::PseudoSDIV:
859 case Mips::PseudoUDIV:
860 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), false);
861 case Mips::PseudoDSDIV:
862 case Mips::PseudoDUDIV:
863 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), true);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000864 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000865}
866
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000867// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
868// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
869MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000870MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000871 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000872 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000873 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874
875 MachineFunction *MF = BB->getParent();
876 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000877 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000878 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000879 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000880 unsigned LL, SC, AND, NOR, ZERO, BEQ;
881
882 if (Size == 4) {
Akira Hatanakaa98a4862013-08-20 21:08:22 +0000883 LL = Mips::LL;
884 SC = Mips::SC;
Akira Hatanaka59068062011-11-11 04:14:30 +0000885 AND = Mips::AND;
886 NOR = Mips::NOR;
887 ZERO = Mips::ZERO;
888 BEQ = Mips::BEQ;
889 }
890 else {
Akira Hatanakaa98a4862013-08-20 21:08:22 +0000891 LL = Mips::LLD;
892 SC = Mips::SCD;
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 AND = Mips::AND64;
894 NOR = Mips::NOR64;
895 ZERO = Mips::ZERO_64;
896 BEQ = Mips::BEQ64;
897 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000898
Akira Hatanaka4061da12011-07-19 20:11:17 +0000899 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000900 unsigned Ptr = MI->getOperand(1).getReg();
901 unsigned Incr = MI->getOperand(2).getReg();
902
Akira Hatanaka4061da12011-07-19 20:11:17 +0000903 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
904 unsigned AndRes = RegInfo.createVirtualRegister(RC);
905 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000906
907 // insert new blocks after the current block
908 const BasicBlock *LLVM_BB = BB->getBasicBlock();
909 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
910 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
911 MachineFunction::iterator It = BB;
912 ++It;
913 MF->insert(It, loopMBB);
914 MF->insert(It, exitMBB);
915
916 // Transfer the remainder of BB and its successor edges to exitMBB.
917 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka116189a2013-10-07 19:33:02 +0000918 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000919 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
920
921 // thisMBB:
922 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000923 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000924 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000925 loopMBB->addSuccessor(loopMBB);
926 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000927
928 // loopMBB:
929 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000930 // <binop> storeval, oldval, incr
931 // sc success, storeval, 0(ptr)
932 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000933 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000934 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000936 // and andres, oldval, incr
937 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000938 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
939 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000940 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000941 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000942 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000944 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000945 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000946 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
947 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000948
Akira Hatanaka116189a2013-10-07 19:33:02 +0000949 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000950
Akira Hatanaka939ece12011-07-19 03:42:13 +0000951 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000952}
953
954MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000955MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000956 MachineBasicBlock *BB,
957 unsigned Size, unsigned BinOpcode,
958 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959 assert((Size == 1 || Size == 2) &&
Akira Hatanaka116189a2013-10-07 19:33:02 +0000960 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000961
962 MachineFunction *MF = BB->getParent();
963 MachineRegisterInfo &RegInfo = MF->getRegInfo();
964 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
965 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000966 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000967
968 unsigned Dest = MI->getOperand(0).getReg();
969 unsigned Ptr = MI->getOperand(1).getReg();
970 unsigned Incr = MI->getOperand(2).getReg();
971
Akira Hatanaka4061da12011-07-19 20:11:17 +0000972 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
973 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000974 unsigned Mask = RegInfo.createVirtualRegister(RC);
975 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000976 unsigned NewVal = RegInfo.createVirtualRegister(RC);
977 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000978 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000979 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
980 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
981 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
982 unsigned AndRes = RegInfo.createVirtualRegister(RC);
983 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000984 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000985 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
986 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
987 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
988 unsigned SllRes = RegInfo.createVirtualRegister(RC);
989 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990
991 // insert new blocks after the current block
992 const BasicBlock *LLVM_BB = BB->getBasicBlock();
993 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000994 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000995 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
996 MachineFunction::iterator It = BB;
997 ++It;
998 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000999 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001000 MF->insert(It, exitMBB);
1001
1002 // Transfer the remainder of BB and its successor edges to exitMBB.
1003 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001004 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1006
Akira Hatanaka81b44112011-07-19 17:09:53 +00001007 BB->addSuccessor(loopMBB);
1008 loopMBB->addSuccessor(loopMBB);
1009 loopMBB->addSuccessor(sinkMBB);
1010 sinkMBB->addSuccessor(exitMBB);
1011
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001013 // addiu masklsb2,$0,-4 # 0xfffffffc
1014 // and alignedaddr,ptr,masklsb2
1015 // andi ptrlsb2,ptr,3
1016 // sll shiftamt,ptrlsb2,3
1017 // ori maskupper,$0,255 # 0xff
1018 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001019 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001020 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021
1022 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001023 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001024 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001025 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001026 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001027 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanakaaffed7e2013-05-31 03:25:44 +00001028 if (Subtarget->isLittle()) {
1029 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1030 } else {
1031 unsigned Off = RegInfo.createVirtualRegister(RC);
1032 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1033 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1034 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1035 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001036 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001037 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001038 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka51122432013-07-01 20:39:53 +00001039 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001040 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka51122432013-07-01 20:39:53 +00001041 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001042
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001043 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001045 // ll oldval,0(alignedaddr)
1046 // binop binopres,oldval,incr2
1047 // and newval,binopres,mask
1048 // and maskedoldval0,oldval,mask2
1049 // or storeval,maskedoldval0,newval
1050 // sc success,storeval,0(alignedaddr)
1051 // beq success,$0,loopMBB
1052
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001053 // atomic.swap
1054 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001055 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001056 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001057 // and maskedoldval0,oldval,mask2
1058 // or storeval,maskedoldval0,newval
1059 // sc success,storeval,0(alignedaddr)
1060 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001061
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001062 BB = loopMBB;
Akira Hatanakaa98a4862013-08-20 21:08:22 +00001063 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001064 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001065 // and andres, oldval, incr2
1066 // nor binopres, $0, andres
1067 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001068 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1069 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001070 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001071 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001073 // <binop> binopres, oldval, incr2
1074 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001075 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1076 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka116189a2013-10-07 19:33:02 +00001077 } else { // atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001078 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001079 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001080 }
Jia Liubb481f82012-02-28 07:46:26 +00001081
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001082 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001083 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001084 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001085 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaa98a4862013-08-20 21:08:22 +00001086 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001087 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001088 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001089 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001090
Akira Hatanaka939ece12011-07-19 03:42:13 +00001091 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001092 // and maskedoldval1,oldval,mask
1093 // srl srlres,maskedoldval1,shiftamt
1094 // sll sllres,srlres,24
1095 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001096 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001097 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001098
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001099 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001100 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001101 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka51122432013-07-01 20:39:53 +00001102 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001103 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001104 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001105 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001106 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001107
Akira Hatanaka116189a2013-10-07 19:33:02 +00001108 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001109
Akira Hatanaka939ece12011-07-19 03:42:13 +00001110 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111}
1112
Akira Hatanaka116189a2013-10-07 19:33:02 +00001113MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1114 MachineBasicBlock *BB,
1115 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001116 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001117
1118 MachineFunction *MF = BB->getParent();
1119 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001120 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001121 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001122 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001123 unsigned LL, SC, ZERO, BNE, BEQ;
1124
1125 if (Size == 4) {
Akira Hatanakaa98a4862013-08-20 21:08:22 +00001126 LL = Mips::LL;
1127 SC = Mips::SC;
Akira Hatanaka59068062011-11-11 04:14:30 +00001128 ZERO = Mips::ZERO;
1129 BNE = Mips::BNE;
1130 BEQ = Mips::BEQ;
Akira Hatanaka116189a2013-10-07 19:33:02 +00001131 } else {
Akira Hatanakaa98a4862013-08-20 21:08:22 +00001132 LL = Mips::LLD;
1133 SC = Mips::SCD;
Akira Hatanaka59068062011-11-11 04:14:30 +00001134 ZERO = Mips::ZERO_64;
1135 BNE = Mips::BNE64;
1136 BEQ = Mips::BEQ64;
1137 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001138
1139 unsigned Dest = MI->getOperand(0).getReg();
1140 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001141 unsigned OldVal = MI->getOperand(2).getReg();
1142 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001143
Akira Hatanaka4061da12011-07-19 20:11:17 +00001144 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001145
1146 // insert new blocks after the current block
1147 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1148 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1149 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1150 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1151 MachineFunction::iterator It = BB;
1152 ++It;
1153 MF->insert(It, loop1MBB);
1154 MF->insert(It, loop2MBB);
1155 MF->insert(It, exitMBB);
1156
1157 // Transfer the remainder of BB and its successor edges to exitMBB.
1158 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001159 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001160 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1161
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001162 // thisMBB:
1163 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001164 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001165 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001166 loop1MBB->addSuccessor(exitMBB);
1167 loop1MBB->addSuccessor(loop2MBB);
1168 loop2MBB->addSuccessor(loop1MBB);
1169 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001170
1171 // loop1MBB:
1172 // ll dest, 0(ptr)
1173 // bne dest, oldval, exitMBB
1174 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001175 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1176 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001177 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001178
1179 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001180 // sc success, newval, 0(ptr)
1181 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001183 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001184 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001185 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001186 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001187
Akira Hatanaka116189a2013-10-07 19:33:02 +00001188 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001189
Akira Hatanaka939ece12011-07-19 03:42:13 +00001190 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001191}
1192
1193MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001194MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001195 MachineBasicBlock *BB,
1196 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001197 assert((Size == 1 || Size == 2) &&
1198 "Unsupported size for EmitAtomicCmpSwapPartial.");
1199
1200 MachineFunction *MF = BB->getParent();
1201 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1202 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1203 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001204 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205
1206 unsigned Dest = MI->getOperand(0).getReg();
1207 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001208 unsigned CmpVal = MI->getOperand(2).getReg();
1209 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001210
Akira Hatanaka4061da12011-07-19 20:11:17 +00001211 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1212 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001213 unsigned Mask = RegInfo.createVirtualRegister(RC);
1214 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001215 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1216 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1217 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1218 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1219 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1220 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1221 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1222 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1223 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1224 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1225 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1226 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1227 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1228 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001229
1230 // insert new blocks after the current block
1231 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1232 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1233 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001234 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001235 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1236 MachineFunction::iterator It = BB;
1237 ++It;
1238 MF->insert(It, loop1MBB);
1239 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001240 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001241 MF->insert(It, exitMBB);
1242
1243 // Transfer the remainder of BB and its successor edges to exitMBB.
1244 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001245 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001246 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1247
Akira Hatanaka81b44112011-07-19 17:09:53 +00001248 BB->addSuccessor(loop1MBB);
1249 loop1MBB->addSuccessor(sinkMBB);
1250 loop1MBB->addSuccessor(loop2MBB);
1251 loop2MBB->addSuccessor(loop1MBB);
1252 loop2MBB->addSuccessor(sinkMBB);
1253 sinkMBB->addSuccessor(exitMBB);
1254
Akira Hatanaka70564a92011-07-19 18:14:26 +00001255 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001256 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001257 // addiu masklsb2,$0,-4 # 0xfffffffc
1258 // and alignedaddr,ptr,masklsb2
1259 // andi ptrlsb2,ptr,3
1260 // sll shiftamt,ptrlsb2,3
1261 // ori maskupper,$0,255 # 0xff
1262 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001264 // andi maskedcmpval,cmpval,255
1265 // sll shiftedcmpval,maskedcmpval,shiftamt
1266 // andi maskednewval,newval,255
1267 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001268 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001269 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001270 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001271 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001272 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001273 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanakaaffed7e2013-05-31 03:25:44 +00001274 if (Subtarget->isLittle()) {
1275 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1276 } else {
1277 unsigned Off = RegInfo.createVirtualRegister(RC);
1278 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1279 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1280 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1281 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001282 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001283 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001284 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka51122432013-07-01 20:39:53 +00001285 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001286 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1287 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001288 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001289 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka51122432013-07-01 20:39:53 +00001290 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001291 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001292 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001293 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka51122432013-07-01 20:39:53 +00001294 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001295
1296 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001297 // ll oldval,0(alginedaddr)
1298 // and maskedoldval0,oldval,mask
1299 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001300 BB = loop1MBB;
Akira Hatanakaa98a4862013-08-20 21:08:22 +00001301 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001302 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001303 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001304 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001305 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001306
1307 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001308 // and maskedoldval1,oldval,mask2
1309 // or storeval,maskedoldval1,shiftednewval
1310 // sc success,storeval,0(alignedaddr)
1311 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001312 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001313 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001314 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001315 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001316 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaa98a4862013-08-20 21:08:22 +00001317 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001318 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001319 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001320 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001321
Akira Hatanaka939ece12011-07-19 03:42:13 +00001322 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001323 // srl srlres,maskedoldval0,shiftamt
1324 // sll sllres,srlres,24
1325 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001326 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001327 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001328
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001329 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka51122432013-07-01 20:39:53 +00001330 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001331 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001332 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001333 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001334 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001335
1336 MI->eraseFromParent(); // The instruction is gone now.
1337
Akira Hatanaka939ece12011-07-19 03:42:13 +00001338 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001339}
1340
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001341//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001342// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001343//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001344SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001345 SDValue Chain = Op.getOperand(0);
1346 SDValue Table = Op.getOperand(1);
1347 SDValue Index = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001348 SDLoc DL(Op);
Akira Hatanakab7656a92013-03-06 21:32:03 +00001349 EVT PTy = getPointerTy();
1350 unsigned EntrySize =
1351 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1352
1353 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1354 DAG.getConstant(EntrySize, PTy));
1355 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1356
1357 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1358 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1359 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1360 0);
1361 Chain = Addr.getValue(1);
1362
1363 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1364 // For PIC, the sequence is:
1365 // BRIND(load(Jumptable + index) + RelocBase)
1366 // RelocBase can be JumpTable, GOT or some sort of global base.
1367 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1368 getPICJumpTableRelocBase(Table, DAG));
1369 }
1370
1371 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1372}
1373
Akira Hatanaka116189a2013-10-07 19:33:02 +00001374SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001375 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001376 // the block to branch to if the condition is true.
1377 SDValue Chain = Op.getOperand(0);
1378 SDValue Dest = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001379 SDLoc DL(Op);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001380
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001381 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001382
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001383 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001384 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001385 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001386
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001387 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001388 Mips::CondCode CC =
1389 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001390 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1391 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka83d8ef12013-07-26 20:13:47 +00001392 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001393 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka83d8ef12013-07-26 20:13:47 +00001394 FCC0, Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001395}
1396
1397SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001398lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001399{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001400 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001401
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001402 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001403 if (Cond.getOpcode() != MipsISD::FPCmp)
1404 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001405
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001406 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickac6d9be2013-05-25 02:42:55 +00001407 SDLoc(Op));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001408}
1409
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001410SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001411lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001412{
Andrew Trickac6d9be2013-05-25 02:42:55 +00001413 SDLoc DL(Op);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001414 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault225ed702013-05-18 00:21:46 +00001415 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1416 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001417 Op.getOperand(0), Op.getOperand(1),
1418 Op.getOperand(4));
1419
1420 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1421 Op.getOperand(3));
1422}
1423
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001424SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1425 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001426
1427 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1428 "Floating point operand expected.");
1429
1430 SDValue True = DAG.getConstant(1, MVT::i32);
1431 SDValue False = DAG.getConstant(0, MVT::i32);
1432
Andrew Trickac6d9be2013-05-25 02:42:55 +00001433 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001434}
1435
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001436SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001437 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001438 // FIXME there isn't actually debug info here
Andrew Trickac6d9be2013-05-25 02:42:55 +00001439 SDLoc DL(Op);
Akira Hatanaka200a7432013-09-27 19:51:35 +00001440 EVT Ty = Op.getValueType();
1441 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1442 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001443
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001444 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001445 const MipsTargetObjectFile &TLOF =
1446 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001447
Chris Lattnere3736f82009-08-13 05:41:27 +00001448 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001449 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001450 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001451 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001452 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001453 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001454 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001455 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001456 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001457
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001458 // %hi/%lo relocation
Akira Hatanaka200a7432013-09-27 19:51:35 +00001459 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001460 }
1461
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001462 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Akira Hatanaka200a7432013-09-27 19:51:35 +00001463 return getAddrLocal(N, Ty, DAG, HasMips64);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001464
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001465 if (LargeGOT)
Akira Hatanaka200a7432013-09-27 19:51:35 +00001466 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanaka6ff59a12013-09-28 00:12:32 +00001467 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1468 MachinePointerInfo::getGOT());
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001469
Akira Hatanaka200a7432013-09-27 19:51:35 +00001470 return getAddrGlobal(N, Ty, DAG,
Akira Hatanaka6ff59a12013-09-28 00:12:32 +00001471 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16,
1472 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001473}
1474
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001475SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001476 SelectionDAG &DAG) const {
Akira Hatanaka200a7432013-09-27 19:51:35 +00001477 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1478 EVT Ty = Op.getValueType();
Akira Hatanaka79380342013-09-25 00:30:25 +00001479
Akira Hatanaka200a7432013-09-27 19:51:35 +00001480 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1481 return getAddrNonPIC(N, Ty, DAG);
1482
1483 return getAddrLocal(N, Ty, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001484}
1485
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001486SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001487lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001488{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001489 // If the relocation model is PIC, use the General Dynamic TLS Model or
1490 // Local Dynamic TLS model, otherwise use the Initial Exec or
1491 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001492
1493 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001494 SDLoc DL(GA);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001495 const GlobalValue *GV = GA->getGlobal();
1496 EVT PtrVT = getPointerTy();
1497
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001498 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1499
1500 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001501 // General Dynamic and Local Dynamic TLS Model.
1502 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1503 : MipsII::MO_TLSGD;
1504
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001505 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1506 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1507 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001508 unsigned PtrSize = PtrVT.getSizeInBits();
1509 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1510
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001511 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001512
1513 ArgListTy Args;
1514 ArgListEntry Entry;
1515 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001516 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001517 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001518
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001519 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001520 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001521 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001522 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001523 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001524 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001525
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001526 SDValue Ret = CallResult.first;
1527
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001528 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001529 return Ret;
1530
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001531 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001532 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001533 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1534 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001535 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001536 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1537 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1538 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001539 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001540
1541 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001542 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001543 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001544 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001545 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001546 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001547 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001548 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001549 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001550 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001551 } else {
1552 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001553 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001554 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001555 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001556 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001557 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001558 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1559 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1560 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001561 }
1562
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001563 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1564 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001565}
1566
1567SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001568lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001569{
Akira Hatanaka200a7432013-09-27 19:51:35 +00001570 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1571 EVT Ty = Op.getValueType();
Akira Hatanaka79380342013-09-25 00:30:25 +00001572
Akira Hatanaka200a7432013-09-27 19:51:35 +00001573 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1574 return getAddrNonPIC(N, Ty, DAG);
1575
1576 return getAddrLocal(N, Ty, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001577}
1578
Dan Gohman475871a2008-07-27 21:46:04 +00001579SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001580lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001581{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001582 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001583 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001584 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001585 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001586 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001587 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1589 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001590 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanaka200a7432013-09-27 19:51:35 +00001591 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1592 EVT Ty = Op.getValueType();
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001593
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001594 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
Akira Hatanaka200a7432013-09-27 19:51:35 +00001595 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001596
Akira Hatanaka200a7432013-09-27 19:51:35 +00001597 return getAddrLocal(N, Ty, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001598}
1599
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001600SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001601 MachineFunction &MF = DAG.getMachineFunction();
1602 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1603
Andrew Trickac6d9be2013-05-25 02:42:55 +00001604 SDLoc DL(Op);
Dan Gohman1e93df62010-04-17 14:41:14 +00001605 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1606 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001607
1608 // vastart just stores the address of the VarArgsFrameIndex slot into the
1609 // memory location argument.
1610 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001611 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001612 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001613}
Jia Liubb481f82012-02-28 07:46:26 +00001614
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001615static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001616 EVT TyX = Op.getOperand(0).getValueType();
1617 EVT TyY = Op.getOperand(1).getValueType();
1618 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1619 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001620 SDLoc DL(Op);
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001621 SDValue Res;
1622
1623 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1624 // to i32.
1625 SDValue X = (TyX == MVT::f32) ?
1626 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1627 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1628 Const1);
1629 SDValue Y = (TyY == MVT::f32) ?
1630 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1631 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1632 Const1);
1633
1634 if (HasR2) {
1635 // ext E, Y, 31, 1 ; extract bit31 of Y
1636 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1637 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1638 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1639 } else {
1640 // sll SllX, X, 1
1641 // srl SrlX, SllX, 1
1642 // srl SrlY, Y, 31
1643 // sll SllY, SrlX, 31
1644 // or Or, SrlX, SllY
1645 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1646 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1647 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1648 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1649 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1650 }
1651
1652 if (TyX == MVT::f32)
1653 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1654
1655 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1656 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1657 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001658}
1659
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001660static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001661 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1662 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1663 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1664 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001665 SDLoc DL(Op);
Eric Christopher471e4222011-06-08 23:55:35 +00001666
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001667 // Bitcast to integer nodes.
1668 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1669 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001670
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001671 if (HasR2) {
1672 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1673 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1674 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1675 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001676
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001677 if (WidthX > WidthY)
1678 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1679 else if (WidthY > WidthX)
1680 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001681
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001682 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1683 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1684 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1685 }
1686
1687 // (d)sll SllX, X, 1
1688 // (d)srl SrlX, SllX, 1
1689 // (d)srl SrlY, Y, width(Y)-1
1690 // (d)sll SllY, SrlX, width(Y)-1
1691 // or Or, SrlX, SllY
1692 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1693 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1694 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1695 DAG.getConstant(WidthY - 1, MVT::i32));
1696
1697 if (WidthX > WidthY)
1698 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1699 else if (WidthY > WidthX)
1700 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1701
1702 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1703 DAG.getConstant(WidthX - 1, MVT::i32));
1704 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1705 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001706}
1707
Akira Hatanaka82099682011-12-19 19:52:25 +00001708SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001709MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001710 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001711 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001712
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001713 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001714}
1715
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001716static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001717 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001718 SDLoc DL(Op);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001719
1720 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1721 // to i32.
1722 SDValue X = (Op.getValueType() == MVT::f32) ?
1723 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1724 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1725 Const1);
1726
1727 // Clear MSB.
1728 if (HasR2)
1729 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1730 DAG.getRegister(Mips::ZERO, MVT::i32),
1731 DAG.getConstant(31, MVT::i32), Const1, X);
1732 else {
1733 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1734 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1735 }
1736
1737 if (Op.getValueType() == MVT::f32)
1738 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1739
1740 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1741 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1742 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1743}
1744
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001745static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001746 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001747 SDLoc DL(Op);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001748
1749 // Bitcast to integer node.
1750 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1751
1752 // Clear MSB.
1753 if (HasR2)
1754 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1755 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1756 DAG.getConstant(63, MVT::i32), Const1, X);
1757 else {
1758 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1759 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1760 }
1761
1762 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1763}
1764
1765SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001766MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001767 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001768 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001769
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001770 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001771}
1772
Akira Hatanaka2e591472011-06-02 00:24:44 +00001773SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001774lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001775 // check the depth
1776 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001777 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001778
1779 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1780 MFI->setFrameAddressIsTaken(true);
1781 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001782 SDLoc DL(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001783 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001784 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001785 return FrameAddr;
1786}
1787
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001788SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001789 SelectionDAG &DAG) const {
1790 // check the depth
1791 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1792 "Return address can be determined only for current frame.");
1793
1794 MachineFunction &MF = DAG.getMachineFunction();
1795 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001796 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001797 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1798 MFI->setReturnAddressIsTaken(true);
1799
1800 // Return RA, which contains the return address. Mark it an implicit live-in.
1801 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00001802 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001803}
1804
Akira Hatanaka544cc212013-01-30 00:26:49 +00001805// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1806// generated from __builtin_eh_return (offset, handler)
1807// The effect of this is to adjust the stack pointer by "offset"
1808// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001809SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001810 const {
1811 MachineFunction &MF = DAG.getMachineFunction();
1812 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1813
1814 MipsFI->setCallsEhReturn();
1815 SDValue Chain = Op.getOperand(0);
1816 SDValue Offset = Op.getOperand(1);
1817 SDValue Handler = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001818 SDLoc DL(Op);
Akira Hatanaka544cc212013-01-30 00:26:49 +00001819 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1820
1821 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1822 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1823 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1824 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1825 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1826 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1827 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1828 DAG.getRegister(OffsetReg, Ty),
1829 DAG.getRegister(AddrReg, getPointerTy()),
1830 Chain.getValue(1));
1831}
1832
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001833SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001834 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00001835 // FIXME: Need pseudo-fence for 'singlethread' fences
1836 // FIXME: Set SType for weaker fences where supported/appropriate.
1837 unsigned SType = 0;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001838 SDLoc DL(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001839 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00001840 DAG.getConstant(SType, MVT::i32));
1841}
1842
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001843SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001844 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001845 SDLoc DL(Op);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001846 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1847 SDValue Shamt = Op.getOperand(2);
1848
1849 // if shamt < 32:
1850 // lo = (shl lo, shamt)
1851 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1852 // else:
1853 // lo = 0
1854 // hi = (shl lo, shamt[4:0])
1855 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1856 DAG.getConstant(-1, MVT::i32));
1857 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1858 DAG.getConstant(1, MVT::i32));
1859 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1860 Not);
1861 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1862 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1863 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1864 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1865 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00001866 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1867 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001868 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1869
1870 SDValue Ops[2] = {Lo, Hi};
1871 return DAG.getMergeValues(Ops, 2, DL);
1872}
1873
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001874SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001875 bool IsSRA) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001876 SDLoc DL(Op);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001877 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1878 SDValue Shamt = Op.getOperand(2);
1879
1880 // if shamt < 32:
1881 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1882 // if isSRA:
1883 // hi = (sra hi, shamt)
1884 // else:
1885 // hi = (srl hi, shamt)
1886 // else:
1887 // if isSRA:
1888 // lo = (sra hi, shamt[4:0])
1889 // hi = (sra hi, 31)
1890 // else:
1891 // lo = (srl hi, shamt[4:0])
1892 // hi = 0
1893 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1894 DAG.getConstant(-1, MVT::i32));
1895 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1896 DAG.getConstant(1, MVT::i32));
1897 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1898 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1899 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1900 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1901 Hi, Shamt);
1902 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1903 DAG.getConstant(0x20, MVT::i32));
1904 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1905 DAG.getConstant(31, MVT::i32));
1906 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1907 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1908 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1909 ShiftRightHi);
1910
1911 SDValue Ops[2] = {Lo, Hi};
1912 return DAG.getMergeValues(Ops, 2, DL);
1913}
1914
Akira Hatanakafee62c12013-04-11 19:07:14 +00001915static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001916 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001917 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001918 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001919 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001920 SDLoc DL(LD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001921 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1922
1923 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001924 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001925 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001926
1927 SDValue Ops[] = { Chain, Ptr, Src };
1928 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1929 LD->getMemOperand());
1930}
1931
1932// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001933SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001934 LoadSDNode *LD = cast<LoadSDNode>(Op);
1935 EVT MemVT = LD->getMemoryVT();
1936
1937 // Return if load is aligned or if MemVT is neither i32 nor i64.
1938 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1939 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1940 return SDValue();
1941
1942 bool IsLittle = Subtarget->isLittle();
1943 EVT VT = Op.getValueType();
1944 ISD::LoadExtType ExtType = LD->getExtensionType();
1945 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1946
1947 assert((VT == MVT::i32) || (VT == MVT::i64));
1948
1949 // Expand
1950 // (set dst, (i64 (load baseptr)))
1951 // to
1952 // (set tmp, (ldl (add baseptr, 7), undef))
1953 // (set dst, (ldr baseptr, tmp))
1954 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00001955 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001956 IsLittle ? 7 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001957 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001958 IsLittle ? 0 : 7);
1959 }
1960
Akira Hatanakafee62c12013-04-11 19:07:14 +00001961 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001962 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001963 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001964 IsLittle ? 0 : 3);
1965
1966 // Expand
1967 // (set dst, (i32 (load baseptr))) or
1968 // (set dst, (i64 (sextload baseptr))) or
1969 // (set dst, (i64 (extload baseptr)))
1970 // to
1971 // (set tmp, (lwl (add baseptr, 3), undef))
1972 // (set dst, (lwr baseptr, tmp))
1973 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1974 (ExtType == ISD::EXTLOAD))
1975 return LWR;
1976
1977 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1978
1979 // Expand
1980 // (set dst, (i64 (zextload baseptr)))
1981 // to
1982 // (set tmp0, (lwl (add baseptr, 3), undef))
1983 // (set tmp1, (lwr baseptr, tmp0))
1984 // (set tmp2, (shl tmp1, 32))
1985 // (set dst, (srl tmp2, 32))
Andrew Trickac6d9be2013-05-25 02:42:55 +00001986 SDLoc DL(LD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001987 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1988 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00001989 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
1990 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001991 return DAG.getMergeValues(Ops, 2, DL);
1992}
1993
Akira Hatanakafee62c12013-04-11 19:07:14 +00001994static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001995 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001996 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
1997 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001998 SDLoc DL(SD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001999 SDVTList VTList = DAG.getVTList(MVT::Other);
2000
2001 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002002 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002003 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002004
2005 SDValue Ops[] = { Chain, Value, Ptr };
2006 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2007 SD->getMemOperand());
2008}
2009
2010// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanaka63451432013-05-16 20:45:17 +00002011static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2012 bool IsLittle) {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002013 SDValue Value = SD->getValue(), Chain = SD->getChain();
2014 EVT VT = Value.getValueType();
2015
2016 // Expand
2017 // (store val, baseptr) or
2018 // (truncstore val, baseptr)
2019 // to
2020 // (swl val, (add baseptr, 3))
2021 // (swr val, baseptr)
2022 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00002023 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002024 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002025 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002026 }
2027
2028 assert(VT == MVT::i64);
2029
2030 // Expand
2031 // (store val, baseptr)
2032 // to
2033 // (sdl val, (add baseptr, 7))
2034 // (sdr val, baseptr)
Akira Hatanakafee62c12013-04-11 19:07:14 +00002035 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2036 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002037}
2038
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002039// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2040static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2041 SDValue Val = SD->getValue();
2042
2043 if (Val.getOpcode() != ISD::FP_TO_SINT)
2044 return SDValue();
2045
2046 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002047 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002048 Val.getOperand(0));
2049
Andrew Trickac6d9be2013-05-25 02:42:55 +00002050 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002051 SD->getPointerInfo(), SD->isVolatile(),
2052 SD->isNonTemporal(), SD->getAlignment());
2053}
2054
Akira Hatanaka63451432013-05-16 20:45:17 +00002055SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2056 StoreSDNode *SD = cast<StoreSDNode>(Op);
2057 EVT MemVT = SD->getMemoryVT();
2058
2059 // Lower unaligned integer stores.
2060 if ((SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
2061 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2062 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2063
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002064 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanaka63451432013-05-16 20:45:17 +00002065}
2066
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002067SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002068 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2069 || cast<ConstantSDNode>
2070 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2071 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2072 return SDValue();
2073
2074 // The pattern
2075 // (add (frameaddr 0), (frame_to_args_offset))
2076 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2077 // (add FrameObject, 0)
2078 // where FrameObject is a fixed StackObject with offset 0 which points to
2079 // the old stack pointer.
2080 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2081 EVT ValTy = Op->getValueType(0);
2082 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2083 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002084 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002085 DAG.getConstant(0, ValTy));
2086}
2087
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002088SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2089 SelectionDAG &DAG) const {
2090 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002091 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002092 Op.getOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002093 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002094}
2095
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002096//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002097// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002098//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002099
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002100//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002101// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002102// Mips O32 ABI rules:
2103// ---
2104// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002105// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002106// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002107// f64 - Only passed in two aliased f32 registers if no int reg has been used
2108// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002109// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2110// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002111//
2112// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002113//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002114
Akira Hatanaka116189a2013-10-07 19:33:02 +00002115static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2116 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
2117 CCState &State, const uint16_t *F64Regs) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002118
Akira Hatanaka116189a2013-10-07 19:33:02 +00002119 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002120
Akira Hatanaka116189a2013-10-07 19:33:02 +00002121 static const uint16_t IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2122 static const uint16_t F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002123
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002124 // Do not process byval args here.
2125 if (ArgFlags.isByVal())
2126 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002127
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002128 // Promote i8 and i16
2129 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2130 LocVT = MVT::i32;
2131 if (ArgFlags.isSExt())
2132 LocInfo = CCValAssign::SExt;
2133 else if (ArgFlags.isZExt())
2134 LocInfo = CCValAssign::ZExt;
2135 else
2136 LocInfo = CCValAssign::AExt;
2137 }
2138
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002139 unsigned Reg;
2140
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002141 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2142 // is true: function is vararg, argument is 3rd or higher, there is previous
2143 // argument which is not f32 or f64.
2144 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2145 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002146 unsigned OrigAlign = ArgFlags.getOrigAlign();
2147 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002148
2149 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002150 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002151 // If this is the first part of an i64 arg,
2152 // the allocated register must be either A0 or A2.
2153 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2154 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002155 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002156 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2157 // Allocate int register and shadow next int register. If first
2158 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002159 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2160 if (Reg == Mips::A1 || Reg == Mips::A3)
2161 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2162 State.AllocateReg(IntRegs, IntRegsSize);
2163 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002164 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2165 // we are guaranteed to find an available float register
2166 if (ValVT == MVT::f32) {
2167 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2168 // Shadow int register
2169 State.AllocateReg(IntRegs, IntRegsSize);
2170 } else {
2171 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2172 // Shadow int registers
2173 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2174 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2175 State.AllocateReg(IntRegs, IntRegsSize);
2176 State.AllocateReg(IntRegs, IntRegsSize);
2177 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002178 } else
2179 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002180
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002181 if (!Reg) {
2182 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2183 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002184 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002185 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002186 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002187
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002188 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002189}
2190
Akira Hatanakaad341d42013-08-20 23:38:40 +00002191static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2192 MVT LocVT, CCValAssign::LocInfo LocInfo,
2193 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2194 static const uint16_t F64Regs[] = { Mips::D6, Mips::D7 };
2195
2196 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2197}
2198
2199static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2200 MVT LocVT, CCValAssign::LocInfo LocInfo,
2201 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2202 static const uint16_t F64Regs[] = { Mips::D12_64, Mips::D12_64 };
2203
2204 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2205}
2206
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002207#include "MipsGenCallingConv.inc"
2208
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002209//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002210// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002211//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002212
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002213// Return next O32 integer argument register.
2214static unsigned getNextIntArgReg(unsigned Reg) {
2215 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2216 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2217}
2218
Akira Hatanaka7d712092012-10-30 19:23:25 +00002219SDValue
2220MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002221 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka7d712092012-10-30 19:23:25 +00002222 bool IsTailCall, SelectionDAG &DAG) const {
2223 if (!IsTailCall) {
2224 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2225 DAG.getIntPtrConstant(Offset));
2226 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2227 false, 0);
2228 }
2229
2230 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2231 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2232 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2233 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2234 /*isVolatile=*/ true, false, 0);
2235}
2236
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002237void MipsTargetLowering::
2238getOpndList(SmallVectorImpl<SDValue> &Ops,
2239 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2240 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2241 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2242 // Insert node "GP copy globalreg" before call to function.
2243 //
2244 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2245 // in PIC mode) allow symbols to be resolved via lazy binding.
2246 // The lazy binding stub requires GP to point to the GOT.
2247 if (IsPICCall && !InternalLinkage) {
2248 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2249 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2250 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2251 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002252
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002253 // Build a sequence of copy-to-reg nodes chained together with token
2254 // chain and flag operands which copy the outgoing args into registers.
2255 // The InFlag in necessary since all emitted instructions must be
2256 // stuck together.
2257 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002258
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002259 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2260 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2261 RegsToPass[i].second, InFlag);
2262 InFlag = Chain.getValue(1);
2263 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002264
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002265 // Add argument registers to the end of the list so that they are
2266 // known live into the call.
2267 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2268 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2269 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002270
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002271 // Add a register mask operand representing the call-preserved registers.
2272 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2273 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2274 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler46090912013-05-10 22:25:39 +00002275 if (Subtarget->inMips16HardFloat()) {
2276 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2277 llvm::StringRef Sym = G->getGlobal()->getName();
2278 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
2279 if (F->hasFnAttribute("__Mips16RetHelper")) {
2280 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2281 }
2282 }
2283 }
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002284 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2285
2286 if (InFlag.getNode())
2287 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002288}
2289
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002291/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002293MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002294 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002295 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00002296 SDLoc DL = CLI.DL;
Craig Toppera0ec3f92013-07-14 04:42:23 +00002297 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2298 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2299 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002300 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002301 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002302 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002303 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002304 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002305
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002306 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002307 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002308 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanaka6ff59a12013-09-28 00:12:32 +00002309 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002310 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002311
2312 // Analyze operands of the call, assigning locations to each operand.
2313 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002314 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002315 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler46090912013-05-10 22:25:39 +00002316 MipsCC::SpecialCallingConvType SpecialCallingConv =
2317 getSpecialCallingConv(Callee);
Akira Hatanakaad341d42013-08-20 23:38:40 +00002318 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo,
2319 SpecialCallingConv);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002320
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002321 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Reed Kotlerc673f9c2013-08-30 19:40:56 +00002322 Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002323 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002324
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002325 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002326 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002327
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002328 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002329 if (IsTailCall)
2330 IsTailCall =
2331 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002332 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002333
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002334 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002335 ++NumTailCalls;
2336
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002337 // Chain is the output chain of the last Load/Store or CopyToReg node.
2338 // ByValChain is the output chain of the last Memcpy node created for copying
2339 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002340 unsigned StackAlignment = TFL->getStackAlignment();
2341 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002342 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002343
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002344 if (!IsTailCall)
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002345 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002346
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002347 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002348 IsN64 ? Mips::SP_64 : Mips::SP,
2349 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002350
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002351 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002352 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002354 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002355
2356 // Walk the register/memloc assignments, inserting copies/loads.
2357 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002358 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002359 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002360 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002361 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2362
2363 // ByVal Arg.
2364 if (Flags.isByVal()) {
2365 assert(Flags.getByValSize() &&
2366 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002367 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002368 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002369 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002370 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002371 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2372 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002373 continue;
2374 }
Jia Liubb481f82012-02-28 07:46:26 +00002375
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002376 // Promote the value if needed.
2377 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002378 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002379 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002380 if (VA.isRegLoc()) {
2381 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002382 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2383 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002384 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002385 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002386 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002387 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002388 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002389 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002390 if (!Subtarget->isLittle())
2391 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002392 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002393 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2394 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2395 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002396 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002397 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002398 }
2399 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002400 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002401 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002402 break;
2403 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002404 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002405 break;
2406 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002407 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002408 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002409 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002410
2411 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002412 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002413 if (VA.isRegLoc()) {
2414 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002415 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002416 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002417
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002418 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002419 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002420
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002421 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002422 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002423 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002424 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002425 }
2426
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002427 // Transform all store nodes into one single node because all store
2428 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002429 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002430 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002431 &MemOpChains[0], MemOpChains.size());
2432
Bill Wendling056292f2008-09-16 21:48:12 +00002433 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002434 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2435 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002436 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002437 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002438 SDValue CalleeLo;
Akira Hatanaka200a7432013-09-27 19:51:35 +00002439 EVT Ty = Callee.getValueType();
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002440
2441 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002442 if (IsPICCall) {
Akira Hatanaka6ff59a12013-09-28 00:12:32 +00002443 const GlobalValue *Val = G->getGlobal();
2444 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakaed185da2012-12-13 03:17:29 +00002445
2446 if (InternalLinkage)
Akira Hatanaka200a7432013-09-27 19:51:35 +00002447 Callee = getAddrLocal(G, Ty, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002448 else if (LargeGOT)
Akira Hatanaka200a7432013-09-27 19:51:35 +00002449 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanaka6ff59a12013-09-28 00:12:32 +00002450 MipsII::MO_CALL_LO16, Chain,
2451 FuncInfo->callPtrInfo(Val));
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002452 else
Akira Hatanaka6ff59a12013-09-28 00:12:32 +00002453 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2454 FuncInfo->callPtrInfo(Val));
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002455 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002456 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002457 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002458 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002459 }
2460 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanaka6ff59a12013-09-28 00:12:32 +00002461 const char *Sym = S->getSymbol();
2462
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002463 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanaka6ff59a12013-09-28 00:12:32 +00002464 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002465 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002466 else if (LargeGOT)
Akira Hatanaka200a7432013-09-27 19:51:35 +00002467 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanaka6ff59a12013-09-28 00:12:32 +00002468 MipsII::MO_CALL_LO16, Chain,
2469 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka60689322013-02-22 21:10:03 +00002470 else // N64 || PIC
Akira Hatanaka6ff59a12013-09-28 00:12:32 +00002471 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2472 FuncInfo->callPtrInfo(Sym));
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002473
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002474 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002475 }
2476
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002477 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002478 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002479
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002480 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2481 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002482
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002483 if (IsTailCall)
2484 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002485
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002486 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002487 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002488
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002489 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002490 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002491 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002492 InFlag = Chain.getValue(1);
2493
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002494 // Handle result values, copying them out of physregs into vregs that we
2495 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002496 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2497 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002498}
2499
Dan Gohman98ca4f22009-08-05 01:29:28 +00002500/// LowerCallResult - Lower the result values of a call into the
2501/// appropriate copies out of appropriate physical registers.
2502SDValue
2503MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002504 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002505 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002506 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002507 SmallVectorImpl<SDValue> &InVals,
2508 const SDNode *CallNode,
2509 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002510 // Assign locations to each value returned by this call.
2511 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002512 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002513 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanakaad341d42013-08-20 23:38:40 +00002514 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002515
Reed Kotlerc673f9c2013-08-30 19:40:56 +00002516 MipsCCInfo.analyzeCallResult(Ins, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002517 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002518
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002519 // Copy all of the result registers out of their specified physreg.
2520 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002521 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002522 RVLocs[i].getLocVT(), InFlag);
2523 Chain = Val.getValue(1);
2524 InFlag = Val.getValue(2);
2525
2526 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002527 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002528
2529 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002530 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002531
Dan Gohman98ca4f22009-08-05 01:29:28 +00002532 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002533}
2534
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002535//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002536// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002537//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002538/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002539/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540SDValue
2541MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002542 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002543 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002544 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002545 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002546 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002547 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002548 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002549 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002550 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002551
Dan Gohman1e93df62010-04-17 14:41:14 +00002552 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002553
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002554 // Used with vargs to acumulate store chains.
2555 std::vector<SDValue> OutChains;
2556
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002557 // Assign locations to all of the incoming arguments.
2558 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002559 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002560 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaad341d42013-08-20 23:38:40 +00002561 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002562 Function::const_arg_iterator FuncArg =
2563 DAG.getMachineFunction().getFunction()->arg_begin();
Reed Kotlerc673f9c2013-08-30 19:40:56 +00002564 bool UseSoftFloat = Subtarget->mipsSEUsesSoftFloat();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002565
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002566 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002567 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2568 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002569
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002570 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002571 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002572
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002573 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002574 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002575 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2576 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002577 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002578 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2579 bool IsRegLoc = VA.isRegLoc();
2580
2581 if (Flags.isByVal()) {
2582 assert(Flags.getByValSize() &&
2583 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002584 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002585 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002586 MipsCCInfo, *ByValArg);
2587 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002588 continue;
2589 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002590
2591 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002592 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002593 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002594 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002595 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002596
Owen Anderson825b72b2009-08-11 20:47:22 +00002597 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002598 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
Akira Hatanaka18587862013-08-06 23:08:38 +00002599 &Mips::GPR32RegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002600 else if (RegVT == MVT::i64)
Akira Hatanaka18587862013-08-06 23:08:38 +00002601 RC = &Mips::GPR64RegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002602 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002603 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002604 else if (RegVT == MVT::f64)
Akira Hatanakaad341d42013-08-20 23:38:40 +00002605 RC = Subtarget->isFP64bit() ? &Mips::FGR64RegClass :
2606 &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002607 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002608 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002609
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002610 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002611 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002612 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2613 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002614
2615 // If this is an 8 or 16-bit value, it has been passed promoted
2616 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002617 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002618 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002619 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002620 if (VA.getLocInfo() == CCValAssign::SExt)
2621 Opcode = ISD::AssertSext;
2622 else if (VA.getLocInfo() == CCValAssign::ZExt)
2623 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002624 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002625 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002626 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002627 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002628 }
2629
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002630 // Handle floating point arguments passed in integer registers and
2631 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002632 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002633 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2634 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002635 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002636 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002637 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002638 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002639 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002640 if (!Subtarget->isLittle())
2641 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002642 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002643 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002644 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002645
Dan Gohman98ca4f22009-08-05 01:29:28 +00002646 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002647 } else { // VA.isRegLoc()
2648
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002649 // sanity check
2650 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002651
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002652 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002653 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002654 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002655
2656 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002657 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002658 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002659 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002660 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002661 }
2662 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002663
2664 // The mips ABIs for returning structs by value requires that we copy
2665 // the sret argument into $v0 for the return. Save the argument into
2666 // a virtual register so that we can access it from the return points.
2667 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2668 unsigned Reg = MipsFI->getSRetReturnReg();
2669 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002670 Reg = MF.getRegInfo().
2671 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002672 MipsFI->setSRetReturnReg(Reg);
2673 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002674 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2675 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002676 }
2677
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002678 if (IsVarArg)
2679 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002680
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002681 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002682 // the size of Ins and InVals. This only happens when on varg functions
2683 if (!OutChains.empty()) {
2684 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002685 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002686 &OutChains[0], OutChains.size());
2687 }
2688
Dan Gohman98ca4f22009-08-05 01:29:28 +00002689 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002690}
2691
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002692//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002693// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002694//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002695
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002696bool
2697MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002698 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002699 const SmallVectorImpl<ISD::OutputArg> &Outs,
2700 LLVMContext &Context) const {
2701 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002702 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002703 RVLocs, Context);
2704 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2705}
2706
Dan Gohman98ca4f22009-08-05 01:29:28 +00002707SDValue
2708MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002709 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002711 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002712 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002713 // CCValAssign - represent the assignment of
2714 // the return value to a location
2715 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002716 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002717
2718 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002719 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002720 *DAG.getContext());
Akira Hatanakaad341d42013-08-20 23:38:40 +00002721 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002722
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002723 // Analyze return values.
Reed Kotlerc673f9c2013-08-30 19:40:56 +00002724 MipsCCInfo.analyzeReturn(Outs, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002725 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002726
Dan Gohman475871a2008-07-27 21:46:04 +00002727 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002728 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002729
2730 // Copy the result values into the output registers.
2731 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002732 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002733 CCValAssign &VA = RVLocs[i];
2734 assert(VA.isRegLoc() && "Can only return in registers!");
2735
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002736 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002737 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002738
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002739 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002740
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002741 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002742 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002743 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002744 }
2745
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002746 // The mips ABIs for returning structs by value requires that we copy
2747 // the sret argument into $v0 for the return. We saved the argument into
2748 // a virtual register in the entry block, so now we copy the value out
2749 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002750 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002751 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2752 unsigned Reg = MipsFI->getSRetReturnReg();
2753
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002754 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002755 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002756 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00002757 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002758
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002759 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002760 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002761 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002762 }
2763
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002764 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00002765
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002766 // Add the flag if we have it.
2767 if (Flag.getNode())
2768 RetOps.push_back(Flag);
2769
2770 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002771 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002772}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002773
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002774//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002775// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002776//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002777
2778/// getConstraintType - Given a constraint letter, return the type of
2779/// constraint it is for this target.
2780MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002781getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002782{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002783 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002784 // GCC config/mips/constraints.md
2785 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002786 // 'd' : An address register. Equivalent to r
2787 // unless generating MIPS16 code.
2788 // 'y' : Equivalent to r; retained for
2789 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00002790 // 'c' : A register suitable for use in an indirect
2791 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00002792 // 'l' : The lo register. 1 word storage.
2793 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002794 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002795 switch (Constraint[0]) {
2796 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002797 case 'd':
2798 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002799 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00002800 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00002801 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00002802 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002803 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00002804 case 'R':
2805 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002806 }
2807 }
2808 return TargetLowering::getConstraintType(Constraint);
2809}
2810
John Thompson44ab89e2010-10-29 17:29:13 +00002811/// Examine constraint type and operand type and determine a weight value.
2812/// This object must already have been set up with the operand type
2813/// and the current alternative constraint selected.
2814TargetLowering::ConstraintWeight
2815MipsTargetLowering::getSingleConstraintMatchWeight(
2816 AsmOperandInfo &info, const char *constraint) const {
2817 ConstraintWeight weight = CW_Invalid;
2818 Value *CallOperandVal = info.CallOperandVal;
2819 // If we don't have a value, we can't do a match,
2820 // but allow it at the lowest weight.
2821 if (CallOperandVal == NULL)
2822 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002823 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002824 // Look at the constraint type.
2825 switch (*constraint) {
2826 default:
2827 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2828 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002829 case 'd':
2830 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002831 if (type->isIntegerTy())
2832 weight = CW_Register;
2833 break;
2834 case 'f':
2835 if (type->isFloatTy())
2836 weight = CW_Register;
2837 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00002838 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00002839 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00002840 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00002841 if (type->isIntegerTy())
2842 weight = CW_SpecificReg;
2843 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00002844 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00002845 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00002846 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002847 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00002848 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00002849 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00002850 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00002851 if (isa<ConstantInt>(CallOperandVal))
2852 weight = CW_Constant;
2853 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00002854 case 'R':
2855 weight = CW_Memory;
2856 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002857 }
2858 return weight;
2859}
2860
Akira Hatanakabfb07b12013-08-14 00:21:25 +00002861/// This is a helper function to parse a physical register string and split it
2862/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2863/// that is returned indicates whether parsing was successful. The second flag
2864/// is true if the numeric part exists.
2865static std::pair<bool, bool>
2866parsePhysicalReg(const StringRef &C, std::string &Prefix,
2867 unsigned long long &Reg) {
2868 if (C.front() != '{' || C.back() != '}')
2869 return std::make_pair(false, false);
2870
2871 // Search for the first numeric character.
2872 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2873 I = std::find_if(B, E, std::ptr_fun(isdigit));
2874
2875 Prefix.assign(B, I - B);
2876
2877 // The second flag is set to false if no numeric characters were found.
2878 if (I == E)
2879 return std::make_pair(true, false);
2880
2881 // Parse the numeric characters.
2882 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2883 true);
2884}
2885
2886std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2887parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2888 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2889 const TargetRegisterClass *RC;
2890 std::string Prefix;
2891 unsigned long long Reg;
2892
2893 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2894
2895 if (!R.first)
2896 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2897
2898 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2899 // No numeric characters follow "hi" or "lo".
2900 if (R.second)
2901 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2902
2903 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanakacbaf6d02013-08-14 00:47:08 +00002904 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanakabfb07b12013-08-14 00:21:25 +00002905 return std::make_pair(*(RC->begin()), RC);
2906 }
2907
2908 if (!R.second)
2909 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2910
2911 if (Prefix == "$f") { // Parse $f0-$f31.
2912 // If the size of FP registers is 64-bit or Reg is an even number, select
2913 // the 64-bit register class. Otherwise, select the 32-bit register class.
2914 if (VT == MVT::Other)
2915 VT = (Subtarget->isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
2916
Akira Hatanaka116189a2013-10-07 19:33:02 +00002917 RC = getRegClassFor(VT);
Akira Hatanakabfb07b12013-08-14 00:21:25 +00002918
2919 if (RC == &Mips::AFGR64RegClass) {
2920 assert(Reg % 2 == 0);
2921 Reg >>= 1;
2922 }
2923 } else if (Prefix == "$fcc") { // Parse $fcc0-$fcc7.
2924 RC = TRI->getRegClass(Mips::FCCRegClassID);
2925 } else { // Parse $0-$31.
2926 assert(Prefix == "$");
2927 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
2928 }
2929
2930 assert(Reg < RC->getNumRegs());
2931 return std::make_pair(*(RC->begin() + Reg), RC);
2932}
2933
Eric Christopher38d64262011-06-29 19:33:04 +00002934/// Given a register class constraint, like 'r', if this corresponds directly
2935/// to an LLVM register class, return a register of 0 and the register class
2936/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002937std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier5b3fca52013-06-22 18:37:38 +00002938getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002939{
2940 if (Constraint.size() == 1) {
2941 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002942 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2943 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002944 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002945 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2946 if (Subtarget->inMips16Mode())
2947 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka18587862013-08-06 23:08:38 +00002948 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002949 }
Jack Carter10de0252012-07-02 23:35:23 +00002950 if (VT == MVT::i64 && !HasMips64)
Akira Hatanaka18587862013-08-06 23:08:38 +00002951 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002952 if (VT == MVT::i64 && HasMips64)
Akira Hatanaka18587862013-08-06 23:08:38 +00002953 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002954 // This will generate an error message
2955 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002956 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002957 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002958 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002959 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2960 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00002961 return std::make_pair(0U, &Mips::FGR64RegClass);
2962 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002963 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00002964 break;
2965 case 'c': // register suitable for indirect jump
2966 if (VT == MVT::i32)
Akira Hatanaka18587862013-08-06 23:08:38 +00002967 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christopher1d5a3922012-05-07 06:25:10 +00002968 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka18587862013-08-06 23:08:38 +00002969 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00002970 case 'l': // register suitable for indirect jump
2971 if (VT == MVT::i32)
Akira Hatanakacbaf6d02013-08-14 00:47:08 +00002972 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
2973 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00002974 case 'x': // register suitable for indirect jump
2975 // Fixme: Not triggering the use of both hi and low
2976 // This will generate an error message
2977 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002978 }
2979 }
Akira Hatanakabfb07b12013-08-14 00:21:25 +00002980
2981 std::pair<unsigned, const TargetRegisterClass *> R;
2982 R = parseRegForInlineAsmConstraint(Constraint, VT);
2983
2984 if (R.second)
2985 return R;
2986
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002987 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2988}
2989
Eric Christopher50ab0392012-05-07 03:13:32 +00002990/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2991/// vector. If it is invalid, don't add anything to Ops.
2992void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2993 std::string &Constraint,
2994 std::vector<SDValue>&Ops,
2995 SelectionDAG &DAG) const {
2996 SDValue Result(0, 0);
2997
2998 // Only support length 1 constraints for now.
2999 if (Constraint.length() > 1) return;
3000
3001 char ConstraintLetter = Constraint[0];
3002 switch (ConstraintLetter) {
3003 default: break; // This will fall through to the generic implementation
3004 case 'I': // Signed 16 bit constant
3005 // If this fails, the parent routine will give an error
3006 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3007 EVT Type = Op.getValueType();
3008 int64_t Val = C->getSExtValue();
3009 if (isInt<16>(Val)) {
3010 Result = DAG.getTargetConstant(Val, Type);
3011 break;
3012 }
3013 }
3014 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003015 case 'J': // integer zero
3016 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3017 EVT Type = Op.getValueType();
3018 int64_t Val = C->getZExtValue();
3019 if (Val == 0) {
3020 Result = DAG.getTargetConstant(0, Type);
3021 break;
3022 }
3023 }
3024 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003025 case 'K': // unsigned 16 bit immediate
3026 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3027 EVT Type = Op.getValueType();
3028 uint64_t Val = (uint64_t)C->getZExtValue();
3029 if (isUInt<16>(Val)) {
3030 Result = DAG.getTargetConstant(Val, Type);
3031 break;
3032 }
3033 }
3034 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003035 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3036 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3037 EVT Type = Op.getValueType();
3038 int64_t Val = C->getSExtValue();
3039 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3040 Result = DAG.getTargetConstant(Val, Type);
3041 break;
3042 }
3043 }
3044 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003045 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3046 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3047 EVT Type = Op.getValueType();
3048 int64_t Val = C->getSExtValue();
3049 if ((Val >= -65535) && (Val <= -1)) {
3050 Result = DAG.getTargetConstant(Val, Type);
3051 break;
3052 }
3053 }
3054 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003055 case 'O': // signed 15 bit immediate
3056 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3057 EVT Type = Op.getValueType();
3058 int64_t Val = C->getSExtValue();
3059 if ((isInt<15>(Val))) {
3060 Result = DAG.getTargetConstant(Val, Type);
3061 break;
3062 }
3063 }
3064 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003065 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3066 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3067 EVT Type = Op.getValueType();
3068 int64_t Val = C->getSExtValue();
3069 if ((Val <= 65535) && (Val >= 1)) {
3070 Result = DAG.getTargetConstant(Val, Type);
3071 break;
3072 }
3073 }
3074 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003075 }
3076
3077 if (Result.getNode()) {
3078 Ops.push_back(Result);
3079 return;
3080 }
3081
3082 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3083}
3084
Akira Hatanaka116189a2013-10-07 19:33:02 +00003085bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3086 Type *Ty) const {
Akira Hatanaka94e47282012-11-17 00:25:41 +00003087 // No global is ever allowed as a base.
3088 if (AM.BaseGV)
3089 return false;
3090
3091 switch (AM.Scale) {
3092 case 0: // "r+i" or just "i", depending on HasBaseReg.
3093 break;
3094 case 1:
3095 if (!AM.HasBaseReg) // allow "r+i".
3096 break;
3097 return false; // disallow "r+r" or "r+r+i".
3098 default:
3099 return false;
3100 }
3101
3102 return true;
3103}
3104
3105bool
Dan Gohman6520e202008-10-18 02:06:02 +00003106MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3107 // The Mips target isn't yet aware of offsets.
3108 return false;
3109}
Evan Chengeb2f9692009-10-27 19:56:55 +00003110
Akira Hatanakae193b322012-06-13 19:33:32 +00003111EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003112 unsigned SrcAlign,
3113 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003114 bool MemcpyStrSrc,
3115 MachineFunction &MF) const {
3116 if (Subtarget->hasMips64())
3117 return MVT::i64;
3118
3119 return MVT::i32;
3120}
3121
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003122bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3123 if (VT != MVT::f32 && VT != MVT::f64)
3124 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003125 if (Imm.isNegZero())
3126 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003127 return Imm.isZero();
3128}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003129
3130unsigned MipsTargetLowering::getJumpTableEncoding() const {
3131 if (IsN64)
3132 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003133
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003134 return TargetLowering::getJumpTableEncoding();
3135}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003136
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003137/// This function returns true if CallSym is a long double emulation routine.
3138static bool isF128SoftLibCall(const char *CallSym) {
3139 const char *const LibCalls[] =
3140 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3141 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3142 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3143 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3144 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3145 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3146 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3147 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3148 "truncl"};
3149
Akira Hatanaka116189a2013-10-07 19:33:02 +00003150 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003151
3152 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003153 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003154
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003155#ifndef NDEBUG
Akira Hatanaka116189a2013-10-07 19:33:02 +00003156 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003157 assert(Comp(*I, *(I + 1)));
3158#endif
3159
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003160 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003161}
3162
3163/// This function returns true if Ty is fp128 or i128 which was originally a
3164/// fp128.
3165static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3166 if (Ty->isFP128Ty())
3167 return true;
3168
3169 const ExternalSymbolSDNode *ES =
3170 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3171
3172 // If the Ty is i128 and the function being called is a long double emulation
3173 // routine, then the original type is f128.
3174 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3175}
3176
Reed Kotler46090912013-05-10 22:25:39 +00003177MipsTargetLowering::MipsCC::SpecialCallingConvType
3178 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3179 MipsCC::SpecialCallingConvType SpecialCallingConv =
3180 MipsCC::NoSpecialCallingConv;;
3181 if (Subtarget->inMips16HardFloat()) {
3182 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3183 llvm::StringRef Sym = G->getGlobal()->getName();
3184 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
3185 if (F->hasFnAttribute("__Mips16RetHelper")) {
3186 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3187 }
3188 }
3189 }
3190 return SpecialCallingConv;
3191}
3192
3193MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakaad341d42013-08-20 23:38:40 +00003194 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka116189a2013-10-07 19:33:02 +00003195 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakaad341d42013-08-20 23:38:40 +00003196 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler46090912013-05-10 22:25:39 +00003197 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka7887c902012-10-26 23:56:38 +00003198 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003199 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003200}
3201
Reed Kotler46090912013-05-10 22:25:39 +00003202
Akira Hatanaka7887c902012-10-26 23:56:38 +00003203void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003204analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003205 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3206 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003207 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3208 "CallingConv::Fast shouldn't be used for vararg functions.");
3209
Akira Hatanaka7887c902012-10-26 23:56:38 +00003210 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003211 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003212
3213 for (unsigned I = 0; I != NumOpnds; ++I) {
3214 MVT ArgVT = Args[I].VT;
3215 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3216 bool R;
3217
3218 if (ArgFlags.isByVal()) {
3219 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3220 continue;
3221 }
3222
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003223 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003224 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003225 else {
3226 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3227 IsSoftFloat);
3228 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3229 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003230
3231 if (R) {
3232#ifndef NDEBUG
3233 dbgs() << "Call operand #" << I << " has unhandled type "
3234 << EVT(ArgVT).getEVTString();
3235#endif
3236 llvm_unreachable(0);
3237 }
3238 }
3239}
3240
3241void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003242analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3243 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003244 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003245 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003246 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003247
3248 for (unsigned I = 0; I != NumArgs; ++I) {
3249 MVT ArgVT = Args[I].VT;
3250 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003251 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3252 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003253
3254 if (ArgFlags.isByVal()) {
3255 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3256 continue;
3257 }
3258
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003259 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3260
3261 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003262 continue;
3263
3264#ifndef NDEBUG
3265 dbgs() << "Formal Arg #" << I << " has unhandled type "
3266 << EVT(ArgVT).getEVTString();
3267#endif
3268 llvm_unreachable(0);
3269 }
3270}
3271
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003272template<typename Ty>
3273void MipsTargetLowering::MipsCC::
3274analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3275 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003276 CCAssignFn *Fn;
3277
3278 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3279 Fn = RetCC_F128Soft;
3280 else
3281 Fn = RetCC_Mips;
3282
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003283 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3284 MVT VT = RetVals[I].VT;
3285 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3286 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3287
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003288 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003289#ifndef NDEBUG
3290 dbgs() << "Call result #" << I << " has unhandled type "
3291 << EVT(VT).getEVTString() << '\n';
3292#endif
3293 llvm_unreachable(0);
3294 }
3295 }
3296}
3297
3298void MipsTargetLowering::MipsCC::
3299analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3300 const SDNode *CallNode, const Type *RetTy) const {
3301 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3302}
3303
3304void MipsTargetLowering::MipsCC::
3305analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3306 const Type *RetTy) const {
3307 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3308}
3309
Akira Hatanaka116189a2013-10-07 19:33:02 +00003310void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3311 MVT LocVT,
3312 CCValAssign::LocInfo LocInfo,
3313 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003314 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3315
3316 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003317 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003318 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3319 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3320 RegSize * 2);
3321
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003322 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003323 allocateRegs(ByVal, ByValSize, Align);
3324
3325 // Allocate space on caller's stack.
3326 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3327 Align);
3328 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3329 LocInfo));
3330 ByValArgs.push_back(ByVal);
3331}
3332
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003333unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3334 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3335}
3336
3337unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3338 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3339}
3340
3341const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3342 return IsO32 ? O32IntRegs : Mips64IntRegs;
3343}
3344
3345llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3346 if (CallConv == CallingConv::Fast)
3347 return CC_Mips_FastCC;
3348
Reed Kotler46090912013-05-10 22:25:39 +00003349 if (SpecialCallingConv == Mips16RetHelperConv)
3350 return CC_Mips16RetHelper;
Akira Hatanakaad341d42013-08-20 23:38:40 +00003351 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003352}
3353
3354llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakaad341d42013-08-20 23:38:40 +00003355 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003356}
3357
3358const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3359 return IsO32 ? O32IntRegs : Mips64DPRegs;
3360}
3361
Akira Hatanaka7887c902012-10-26 23:56:38 +00003362void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3363 unsigned ByValSize,
3364 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003365 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3366 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003367 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3368 "Byval argument's size and alignment should be a multiple of"
3369 "RegSize.");
3370
3371 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3372
3373 // If Align > RegSize, the first arg register must be even.
3374 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3375 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3376 ++ByVal.FirstIdx;
3377 }
3378
3379 // Mark the registers allocated.
3380 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3381 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3382 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3383}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003384
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003385MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3386 const SDNode *CallNode,
3387 bool IsSoftFloat) const {
3388 if (IsSoftFloat || IsO32)
3389 return VT;
3390
3391 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003392 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003393 assert(VT == MVT::i64);
3394 return MVT::f64;
3395 }
3396
3397 return VT;
3398}
3399
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003400void MipsTargetLowering::
Andrew Trickac6d9be2013-05-25 02:42:55 +00003401copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003402 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3403 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3404 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3405 MachineFunction &MF = DAG.getMachineFunction();
3406 MachineFrameInfo *MFI = MF.getFrameInfo();
3407 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3408 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3409 int FrameObjOffset;
3410
3411 if (RegAreaSize)
3412 FrameObjOffset = (int)CC.reservedArgArea() -
3413 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3414 else
3415 FrameObjOffset = ByVal.Address;
3416
3417 // Create frame object.
3418 EVT PtrTy = getPointerTy();
3419 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3420 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3421 InVals.push_back(FIN);
3422
3423 if (!ByVal.NumRegs)
3424 return;
3425
3426 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003427 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003428 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3429
3430 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3431 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003432 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003433 unsigned Offset = I * CC.regSize();
3434 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3435 DAG.getConstant(Offset, PtrTy));
3436 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3437 StorePtr, MachinePointerInfo(FuncArg, Offset),
3438 false, false, 0);
3439 OutChains.push_back(Store);
3440 }
3441}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003442
3443// Copy byVal arg to registers and stack.
3444void MipsTargetLowering::
Andrew Trickac6d9be2013-05-25 02:42:55 +00003445passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003446 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003447 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003448 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3449 const MipsCC &CC, const ByValArgInfo &ByVal,
3450 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3451 unsigned ByValSize = Flags.getByValSize();
3452 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3453 unsigned RegSize = CC.regSize();
3454 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3455 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3456
3457 if (ByVal.NumRegs) {
3458 const uint16_t *ArgRegs = CC.intArgRegs();
3459 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3460 unsigned I = 0;
3461
3462 // Copy words to registers.
3463 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3464 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3465 DAG.getConstant(Offset, PtrTy));
3466 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3467 MachinePointerInfo(), false, false, false,
3468 Alignment);
3469 MemOpChains.push_back(LoadVal.getValue(1));
3470 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3471 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3472 }
3473
3474 // Return if the struct has been fully copied.
3475 if (ByValSize == Offset)
3476 return;
3477
3478 // Copy the remainder of the byval argument with sub-word loads and shifts.
3479 if (LeftoverBytes) {
3480 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3481 "Size of the remainder should be smaller than RegSize.");
3482 SDValue Val;
3483
3484 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3485 Offset < ByValSize; LoadSize /= 2) {
3486 unsigned RemSize = ByValSize - Offset;
3487
3488 if (RemSize < LoadSize)
3489 continue;
3490
3491 // Load subword.
3492 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3493 DAG.getConstant(Offset, PtrTy));
3494 SDValue LoadVal =
3495 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3496 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3497 false, false, Alignment);
3498 MemOpChains.push_back(LoadVal.getValue(1));
3499
3500 // Shift the loaded value.
3501 unsigned Shamt;
3502
3503 if (isLittle)
3504 Shamt = TotalSizeLoaded;
3505 else
3506 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3507
3508 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3509 DAG.getConstant(Shamt, MVT::i32));
3510
3511 if (Val.getNode())
3512 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3513 else
3514 Val = Shift;
3515
3516 Offset += LoadSize;
3517 TotalSizeLoaded += LoadSize;
3518 Alignment = std::min(Alignment, LoadSize);
3519 }
3520
3521 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3522 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3523 return;
3524 }
3525 }
3526
3527 // Copy remainder of byval arg to it with memcpy.
3528 unsigned MemCpySize = ByValSize - Offset;
3529 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3530 DAG.getConstant(Offset, PtrTy));
3531 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3532 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka116189a2013-10-07 19:33:02 +00003533 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3534 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003535 MachinePointerInfo(0), MachinePointerInfo(0));
3536 MemOpChains.push_back(Chain);
3537}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003538
Akira Hatanaka116189a2013-10-07 19:33:02 +00003539void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3540 const MipsCC &CC, SDValue Chain,
3541 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanakaf0848472012-10-27 00:21:13 +00003542 unsigned NumRegs = CC.numIntArgRegs();
3543 const uint16_t *ArgRegs = CC.intArgRegs();
3544 const CCState &CCInfo = CC.getCCInfo();
3545 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3546 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003547 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003548 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3549 MachineFunction &MF = DAG.getMachineFunction();
3550 MachineFrameInfo *MFI = MF.getFrameInfo();
3551 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3552
3553 // Offset of the first variable argument from stack pointer.
3554 int VaArgOffset;
3555
3556 if (NumRegs == Idx)
3557 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3558 else
Akira Hatanaka116189a2013-10-07 19:33:02 +00003559 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanakaf0848472012-10-27 00:21:13 +00003560
3561 // Record the frame index of the first variable argument
3562 // which is a value necessary to VASTART.
3563 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3564 MipsFI->setVarArgsFrameIndex(FI);
3565
3566 // Copy the integer registers that have not been used for argument passing
3567 // to the argument register save area. For O32, the save area is allocated
3568 // in the caller's stack frame, while for N32/64, it is allocated in the
3569 // callee's stack frame.
3570 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003571 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003572 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3573 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3574 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3575 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3576 MachinePointerInfo(), false, false, 0);
3577 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3578 OutChains.push_back(Store);
3579 }
3580}