blob: 244e00d4380d27de22fffdcf9c70a361ba1c35f9 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt240b9b62013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Hal Finkel77838f92012-06-04 02:21:00 +000040static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
41cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000042
Hal Finkel71ffcfe2012-06-10 19:32:29 +000043static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
44cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
45
Hal Finkel2d37f7b2013-03-15 15:27:13 +000046static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
47cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
48
Chris Lattnerf0144122009-07-28 03:13:23 +000049static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
50 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000051 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000052
Bill Schmidt240b9b62013-05-13 19:34:37 +000053 if (TM.getSubtargetImpl()->isSVR4ABI())
54 return new PPC64LinuxTargetObjectFile();
55
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000056 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000057}
58
Chris Lattner331d1bc2006-11-02 01:44:04 +000059PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000060 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000061 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000062
Nate Begeman405e3ec2005-10-21 00:02:42 +000063 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000064
Chris Lattnerd145a612005-09-27 22:18:25 +000065 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000066 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000068
Chris Lattner749dc722010-10-10 18:34:00 +000069 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
70 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000071 bool isPPC64 = Subtarget->isPPC64();
72 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000073
Chris Lattner7c5a3d32005-08-16 17:14:42 +000074 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000075 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
76 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
77 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000078
Evan Chengc5484282006-10-04 00:56:09 +000079 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000080 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
81 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000082
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Chris Lattner94e509c2006-11-10 23:58:45 +000085 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
92 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000096
Dale Johannesen6eaeff22007-10-10 01:01:31 +000097 // This is used in the ppcf128->int sequence. Note it has different semantics
98 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000100
Roman Divacky0016f732012-08-16 18:19:29 +0000101 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000102 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
103 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
104 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
105 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
106 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000107 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000108
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::SREM, MVT::i32, Expand);
111 setOperationAction(ISD::UREM, MVT::i32, Expand);
112 setOperationAction(ISD::SREM, MVT::i64, Expand);
113 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000114
115 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
118 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
119 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
122 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
123 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000124
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000125 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::FSIN , MVT::f64, Expand);
127 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000128 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FREM , MVT::f64, Expand);
130 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000131 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::FSIN , MVT::f32, Expand);
133 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000134 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FREM , MVT::f32, Expand);
136 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000138
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000142 if (!Subtarget->hasFSQRT() &&
143 !(TM.Options.UnsafeFPMath &&
144 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000146
147 if (!Subtarget->hasFSQRT() &&
148 !(TM.Options.UnsafeFPMath &&
149 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Hal Finkel953a7802013-08-19 05:01:02 +0000152 if (Subtarget->hasFCPSGN()) {
153 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
154 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
155 } else {
156 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
157 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
158 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000159
Hal Finkelf5d5c432013-03-29 08:57:48 +0000160 if (Subtarget->hasFPRND()) {
161 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
162 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
163 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel05a4d262013-08-08 04:31:34 +0000164 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000165
166 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
167 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
168 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel05a4d262013-08-08 04:31:34 +0000169 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000170 }
171
Nate Begemand88fc032006-01-14 03:14:10 +0000172 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000175 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
176 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000179 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
180 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000181
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000182 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000183 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000184 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
185 } else {
186 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
187 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
188 }
189
Nate Begeman35ef9132006-01-11 21:21:00 +0000190 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
192 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000194 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::SELECT, MVT::i32, Expand);
196 setOperationAction(ISD::SELECT, MVT::i64, Expand);
197 setOperationAction(ISD::SELECT, MVT::f32, Expand);
198 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000199
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000200 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
202 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000203
Nate Begeman750ac1b2006-02-01 07:19:44 +0000204 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000206
Nate Begeman81e80972006-03-17 01:40:33 +0000207 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000209
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000211
Chris Lattnerf7605322005-08-31 21:09:52 +0000212 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000214
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000215 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
217 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000218
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000219 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
220 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
221 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
222 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000223
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000224 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000226
Hal Finkele9150472013-03-27 19:10:42 +0000227 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000228 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
229 // support continuation, user-level threading, and etc.. As a result, no
230 // other SjLj exception interfaces are implemented and please don't build
231 // your own exception handling based on them.
232 // LLVM/Clang supports zero-cost DWARF exception handling.
233 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
234 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000235
236 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000237 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
239 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000240 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
242 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
243 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
244 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000245 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
247 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Nate Begeman1db3c922008-08-11 17:36:31 +0000249 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000251
252 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000253 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
254 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000255
Nate Begemanacc398c2006-01-25 18:21:52 +0000256 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Evan Cheng769951f2012-07-02 22:39:56 +0000259 if (Subtarget->isSVR4ABI()) {
260 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000261 // VAARG always uses double-word chunks, so promote anything smaller.
262 setOperationAction(ISD::VAARG, MVT::i1, Promote);
263 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
264 setOperationAction(ISD::VAARG, MVT::i8, Promote);
265 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
266 setOperationAction(ISD::VAARG, MVT::i16, Promote);
267 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
268 setOperationAction(ISD::VAARG, MVT::i32, Promote);
269 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
270 setOperationAction(ISD::VAARG, MVT::Other, Expand);
271 } else {
272 // VAARG is custom lowered with the 32-bit SVR4 ABI.
273 setOperationAction(ISD::VAARG, MVT::Other, Custom);
274 setOperationAction(ISD::VAARG, MVT::i64, Custom);
275 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000276 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000278
Roman Divacky6ebf55d2013-07-25 21:36:47 +0000279 if (Subtarget->isSVR4ABI() && !isPPC64)
280 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
281 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
282 else
283 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
284
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000285 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::VAEND , MVT::Other, Expand);
287 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
288 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
289 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
290 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000291
Chris Lattner6d92cad2006-03-26 10:06:40 +0000292 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000295 // To handle counter-based loop conditions.
296 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
297
Dale Johannesen53e4e442008-11-07 22:54:33 +0000298 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
300 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
301 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
302 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
303 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
304 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
305 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
306 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
307 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
308 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
309 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
310 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000311
Evan Cheng769951f2012-07-02 22:39:56 +0000312 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000313 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
315 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
316 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
317 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000318 // This is just the low 32 bits of a (signed) fp->i64 conversion.
319 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000321
Hal Finkel46479192013-04-01 17:52:07 +0000322 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000323 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000324 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000325 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000327 }
328
Hal Finkel46479192013-04-01 17:52:07 +0000329 // With the instructions enabled under FPCVT, we can do everything.
330 if (PPCSubTarget.hasFPCVT()) {
331 if (Subtarget->has64BitSupport()) {
332 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
333 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
334 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
335 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
336 }
337
338 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
339 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
340 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
341 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
342 }
343
Evan Cheng769951f2012-07-02 22:39:56 +0000344 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000345 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000346 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000347 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000349 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
351 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
352 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000353 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000354 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
356 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
357 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000358 }
Evan Chengd30bf012006-03-01 01:11:20 +0000359
Evan Cheng769951f2012-07-02 22:39:56 +0000360 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000361 // First set operation action for all vector types to expand. Then we
362 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
364 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
365 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000366
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000367 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000368 setOperationAction(ISD::ADD , VT, Legal);
369 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000370
Chris Lattner7ff7e672006-04-04 17:25:31 +0000371 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000372 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000374
375 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000376 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000378 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000380 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000382 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000384 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000386 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000388
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000389 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000390 setOperationAction(ISD::MUL , VT, Expand);
391 setOperationAction(ISD::SDIV, VT, Expand);
392 setOperationAction(ISD::SREM, VT, Expand);
393 setOperationAction(ISD::UDIV, VT, Expand);
394 setOperationAction(ISD::UREM, VT, Expand);
395 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkelad3b34d2013-07-08 17:30:25 +0000396 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000397 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000398 setOperationAction(ISD::FSQRT, VT, Expand);
399 setOperationAction(ISD::FLOG, VT, Expand);
400 setOperationAction(ISD::FLOG10, VT, Expand);
401 setOperationAction(ISD::FLOG2, VT, Expand);
402 setOperationAction(ISD::FEXP, VT, Expand);
403 setOperationAction(ISD::FEXP2, VT, Expand);
404 setOperationAction(ISD::FSIN, VT, Expand);
405 setOperationAction(ISD::FCOS, VT, Expand);
406 setOperationAction(ISD::FABS, VT, Expand);
407 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000408 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000409 setOperationAction(ISD::FCEIL, VT, Expand);
410 setOperationAction(ISD::FTRUNC, VT, Expand);
411 setOperationAction(ISD::FRINT, VT, Expand);
412 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000413 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
414 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
415 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
416 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
417 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
418 setOperationAction(ISD::UDIVREM, VT, Expand);
419 setOperationAction(ISD::SDIVREM, VT, Expand);
420 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
421 setOperationAction(ISD::FPOW, VT, Expand);
422 setOperationAction(ISD::CTPOP, VT, Expand);
423 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000424 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000425 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000426 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000427 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000428 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
429
430 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
431 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
432 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
433 setTruncStoreAction(VT, InnerVT, Expand);
434 }
435 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
436 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
437 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000438 }
439
Chris Lattner7ff7e672006-04-04 17:25:31 +0000440 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
441 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000443
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::AND , MVT::v4i32, Legal);
445 setOperationAction(ISD::OR , MVT::v4i32, Legal);
446 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
447 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
448 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
449 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000450 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
451 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
452 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
453 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000454 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
455 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
456 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
457 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000458
Craig Topperc9099502012-04-20 06:31:50 +0000459 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
460 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
461 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
462 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000465 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000466
467 if (TM.Options.UnsafeFPMath) {
468 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
469 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
470 }
471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
473 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
474 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000475
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
477 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000478
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
480 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
481 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
482 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000483
484 // Altivec does not contain unordered floating-point compare instructions
485 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
486 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
487 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
488 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
489 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
490 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel947d4472013-07-08 20:00:03 +0000491
492 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
493 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000494 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000495
Hal Finkel8cc34742012-08-04 14:10:46 +0000496 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000497 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000498 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
499 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000500
Eli Friedman4db5aca2011-08-29 18:23:02 +0000501 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
502 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
504 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000505
Duncan Sands03228082008-11-23 15:47:28 +0000506 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000507 // Altivec instructions set fields to all zeros or all ones.
508 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000509
Evan Cheng769951f2012-07-02 22:39:56 +0000510 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000511 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000512 setExceptionPointerRegister(PPC::X3);
513 setExceptionSelectorRegister(PPC::X4);
514 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000515 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000516 setExceptionPointerRegister(PPC::R3);
517 setExceptionSelectorRegister(PPC::R4);
518 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000519
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000520 // We have target-specific dag combine patterns for the following nodes:
521 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel80d10de2013-05-24 23:00:14 +0000522 setTargetDAGCombine(ISD::LOAD);
Chris Lattner51269842006-03-01 05:50:56 +0000523 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000524 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000525 setTargetDAGCombine(ISD::BSWAP);
Hal Finkel5a0e6042013-05-25 04:05:05 +0000526 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Hal Finkel827307b2013-04-03 04:01:11 +0000528 // Use reciprocal estimates.
529 if (TM.Options.UnsafeFPMath) {
530 setTargetDAGCombine(ISD::FDIV);
531 setTargetDAGCombine(ISD::FSQRT);
532 }
533
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000534 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000535 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000536 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000537 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
538 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000539 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
540 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000541 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
542 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
543 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
544 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
545 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000546 }
547
Hal Finkelc6129162011-10-17 18:53:03 +0000548 setMinFunctionAlignment(2);
549 if (PPCSubTarget.isDarwin())
550 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000551
Evan Cheng769951f2012-07-02 22:39:56 +0000552 if (isPPC64 && Subtarget->isJITCodeModel())
553 // Temporary workaround for the inability of PPC64 JIT to handle jump
554 // tables.
555 setSupportJumpTables(false);
556
Eli Friedman26689ac2011-08-03 21:06:02 +0000557 setInsertFencesForAtomic(true);
558
Hal Finkel768c65f2011-11-22 16:21:04 +0000559 setSchedulingPreference(Sched::Hybrid);
560
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000561 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000562
563 // The Freescale cores does better with aggressive inlining of memcpy and
564 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
565 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
566 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000567 MaxStoresPerMemset = 32;
568 MaxStoresPerMemsetOptSize = 16;
569 MaxStoresPerMemcpy = 32;
570 MaxStoresPerMemcpyOptSize = 8;
571 MaxStoresPerMemmove = 32;
572 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000573
574 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000575 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000576}
577
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000578/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
579/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000580unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000581 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000582 // Darwin passes everything on 4 byte boundary.
583 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
584 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000585
586 // 16byte and wider vectors are passed on 16byte boundary.
587 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
588 if (VTy->getBitWidth() >= 128)
589 return 16;
590
591 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
592 if (PPCSubTarget.isPPC64())
593 return 8;
594
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000595 return 4;
596}
597
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000598const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
599 switch (Opcode) {
600 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000601 case PPCISD::FSEL: return "PPCISD::FSEL";
602 case PPCISD::FCFID: return "PPCISD::FCFID";
603 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
604 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000605 case PPCISD::FRE: return "PPCISD::FRE";
606 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000607 case PPCISD::STFIWX: return "PPCISD::STFIWX";
608 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
609 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
610 case PPCISD::VPERM: return "PPCISD::VPERM";
611 case PPCISD::Hi: return "PPCISD::Hi";
612 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000613 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000614 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
615 case PPCISD::LOAD: return "PPCISD::LOAD";
616 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000617 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
618 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
619 case PPCISD::SRL: return "PPCISD::SRL";
620 case PPCISD::SRA: return "PPCISD::SRA";
621 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000622 case PPCISD::CALL: return "PPCISD::CALL";
623 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000624 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000625 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000626 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000627 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
628 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigand965b20e2013-07-03 17:05:42 +0000629 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng53301922008-07-12 02:23:19 +0000630 case PPCISD::VCMP: return "PPCISD::VCMP";
631 case PPCISD::VCMPo: return "PPCISD::VCMPo";
632 case PPCISD::LBRX: return "PPCISD::LBRX";
633 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000634 case PPCISD::LARX: return "PPCISD::LARX";
635 case PPCISD::STCX: return "PPCISD::STCX";
636 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000637 case PPCISD::BDNZ: return "PPCISD::BDNZ";
638 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng53301922008-07-12 02:23:19 +0000639 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000640 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000641 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000642 case PPCISD::CR6SET: return "PPCISD::CR6SET";
643 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000644 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
645 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
646 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000647 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
648 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000649 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000650 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
651 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
652 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000653 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
654 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
655 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
656 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
657 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000658 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000659 case PPCISD::SC: return "PPCISD::SC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000660 }
661}
662
Matt Arsenault225ed702013-05-18 00:21:46 +0000663EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000664 if (!VT.isVector())
665 return MVT::i32;
666 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000667}
668
Chris Lattner1a635d62006-04-14 06:01:58 +0000669//===----------------------------------------------------------------------===//
670// Node matching predicates, for use by the tblgen matching code.
671//===----------------------------------------------------------------------===//
672
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000673/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000674static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000675 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000676 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000677 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000678 // Maybe this has already been legalized into the constant pool?
679 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000680 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000681 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000682 }
683 return false;
684}
685
Chris Lattnerddb739e2006-04-06 17:23:16 +0000686/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
687/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000688static bool isConstantOrUndef(int Op, int Val) {
689 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000690}
691
692/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
693/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000694bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000695 if (!isUnary) {
696 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000697 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000698 return false;
699 } else {
700 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000701 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
702 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000703 return false;
704 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000705 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000706}
707
708/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
709/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000710bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000711 if (!isUnary) {
712 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000713 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
714 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000715 return false;
716 } else {
717 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000718 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
719 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
720 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
721 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000722 return false;
723 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000724 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000725}
726
Chris Lattnercaad1632006-04-06 22:02:42 +0000727/// isVMerge - Common function, used to match vmrg* shuffles.
728///
Nate Begeman9008ca62009-04-27 18:41:29 +0000729static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000730 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000732 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000733 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
734 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000735
Chris Lattner116cc482006-04-06 21:11:54 +0000736 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
737 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000738 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000739 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000740 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000741 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000742 return false;
743 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000744 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000745}
746
747/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
748/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000749bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000750 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000751 if (!isUnary)
752 return isVMerge(N, UnitSize, 8, 24);
753 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000754}
755
756/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
757/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000759 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000760 if (!isUnary)
761 return isVMerge(N, UnitSize, 0, 16);
762 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000763}
764
765
Chris Lattnerd0608e12006-04-06 18:26:28 +0000766/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
767/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000768int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000770 "PPC only supports shuffles by bytes!");
771
772 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000773
Chris Lattnerd0608e12006-04-06 18:26:28 +0000774 // Find the first non-undef value in the shuffle mask.
775 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000776 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000777 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000778
Chris Lattnerd0608e12006-04-06 18:26:28 +0000779 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000780
Nate Begeman9008ca62009-04-27 18:41:29 +0000781 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000782 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000783 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000784 if (ShiftAmt < i) return -1;
785 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000786
Chris Lattnerf24380e2006-04-06 22:28:36 +0000787 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000788 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000789 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000790 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000791 return -1;
792 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000793 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000794 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000795 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000796 return -1;
797 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000798 return ShiftAmt;
799}
Chris Lattneref819f82006-03-20 06:33:01 +0000800
801/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
802/// specifies a splat of a single element that is suitable for input to
803/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000804bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000806 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Chris Lattner88a99ef2006-03-20 06:37:44 +0000808 // This is a splat operation if each element of the permute is the same, and
809 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000810 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000811
Nate Begeman9008ca62009-04-27 18:41:29 +0000812 // FIXME: Handle UNDEF elements too!
813 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000814 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000815
Nate Begeman9008ca62009-04-27 18:41:29 +0000816 // Check that the indices are consecutive, in the case of a multi-byte element
817 // splatted with a v16i8 mask.
818 for (unsigned i = 1; i != EltSize; ++i)
819 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000820 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Chris Lattner7ff7e672006-04-04 17:25:31 +0000822 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000823 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000824 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000825 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000826 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000827 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000828 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000829}
830
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000831/// isAllNegativeZeroVector - Returns true if all elements of build_vector
832/// are -0.0.
833bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000834 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
835
836 APInt APVal, APUndef;
837 unsigned BitSize;
838 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000839
Dale Johannesen1e608812009-11-13 01:45:18 +0000840 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000841 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000842 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000843
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000844 return false;
845}
846
Chris Lattneref819f82006-03-20 06:33:01 +0000847/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
848/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000849unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000850 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
851 assert(isSplatShuffleMask(SVOp, EltSize));
852 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000853}
854
Chris Lattnere87192a2006-04-12 17:37:20 +0000855/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000856/// by using a vspltis[bhw] instruction of the specified element size, return
857/// the constant being splatted. The ByteSize field indicates the number of
858/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000859SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
860 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000861
862 // If ByteSize of the splat is bigger than the element size of the
863 // build_vector, then we have a case where we are checking for a splat where
864 // multiple elements of the buildvector are folded together into a single
865 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
866 unsigned EltSize = 16/N->getNumOperands();
867 if (EltSize < ByteSize) {
868 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000869 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000870 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000871
Chris Lattner79d9a882006-04-08 07:14:26 +0000872 // See if all of the elements in the buildvector agree across.
873 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
874 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
875 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000876 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000877
Scott Michelfdc40a02009-02-17 22:15:04 +0000878
Gabor Greifba36cb52008-08-28 21:40:38 +0000879 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000880 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
881 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000882 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000883 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000884
Chris Lattner79d9a882006-04-08 07:14:26 +0000885 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
886 // either constant or undef values that are identical for each chunk. See
887 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000888
Chris Lattner79d9a882006-04-08 07:14:26 +0000889 // Check to see if all of the leading entries are either 0 or -1. If
890 // neither, then this won't fit into the immediate field.
891 bool LeadingZero = true;
892 bool LeadingOnes = true;
893 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000894 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000895
Chris Lattner79d9a882006-04-08 07:14:26 +0000896 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
897 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
898 }
899 // Finally, check the least significant entry.
900 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000901 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000903 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000904 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000906 }
907 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000908 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000910 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000911 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000913 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Dan Gohman475871a2008-07-27 21:46:04 +0000915 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000916 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000917
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000918 // Check to see if this buildvec has a single non-undef value in its elements.
919 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
920 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000921 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000922 OpVal = N->getOperand(i);
923 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000924 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000925 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000926
Gabor Greifba36cb52008-08-28 21:40:38 +0000927 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000928
Eli Friedman1a8229b2009-05-24 02:03:36 +0000929 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000930 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000931 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000932 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000933 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000935 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000936 }
937
938 // If the splat value is larger than the element value, then we can never do
939 // this splat. The only case that we could fit the replicated bits into our
940 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000941 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000942
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000943 // If the element value is larger than the splat value, cut it in half and
944 // check to see if the two halves are equal. Continue doing this until we
945 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
946 while (ValSizeInBytes > ByteSize) {
947 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000948
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000949 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000950 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
951 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000952 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000953 }
954
955 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000956 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000957
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000958 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000959 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000960
Chris Lattner140a58f2006-04-08 06:46:53 +0000961 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000962 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000964 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000965}
966
Chris Lattner1a635d62006-04-14 06:01:58 +0000967//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968// Addressing Mode Selection
969//===----------------------------------------------------------------------===//
970
971/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
972/// or 64-bit immediate, and if the value can be accurately represented as a
973/// sign extension from a 16-bit value. If so, this returns true and the
974/// immediate.
975static bool isIntS16Immediate(SDNode *N, short &Imm) {
976 if (N->getOpcode() != ISD::Constant)
977 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000978
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000979 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000981 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000983 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984}
Dan Gohman475871a2008-07-27 21:46:04 +0000985static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000986 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987}
988
989
990/// SelectAddressRegReg - Given the specified addressed, check to see if it
991/// can be represented as an indexed [r+r] operation. Returns false if it
992/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000993bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
994 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000995 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000996 short imm = 0;
997 if (N.getOpcode() == ISD::ADD) {
998 if (isIntS16Immediate(N.getOperand(1), imm))
999 return false; // r+i
1000 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1001 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001002
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003 Base = N.getOperand(0);
1004 Index = N.getOperand(1);
1005 return true;
1006 } else if (N.getOpcode() == ISD::OR) {
1007 if (isIntS16Immediate(N.getOperand(1), imm))
1008 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001009
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 // If this is an or of disjoint bitfields, we can codegen this as an add
1011 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1012 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001013 APInt LHSKnownZero, LHSKnownOne;
1014 APInt RHSKnownZero, RHSKnownOne;
1015 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001016 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001017
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001018 if (LHSKnownZero.getBoolValue()) {
1019 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001020 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 // If all of the bits are known zero on the LHS or RHS, the add won't
1022 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001023 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001024 Base = N.getOperand(0);
1025 Index = N.getOperand(1);
1026 return true;
1027 }
1028 }
1029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001030
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 return false;
1032}
1033
Hal Finkelfa559692013-07-09 06:34:51 +00001034// If we happen to be doing an i64 load or store into a stack slot that has
1035// less than a 4-byte alignment, then the frame-index elimination may need to
1036// use an indexed load or store instruction (because the offset may not be a
1037// multiple of 4). The extra register needed to hold the offset comes from the
1038// register scavenger, and it is possible that the scavenger will need to use
1039// an emergency spill slot. As a result, we need to make sure that a spill slot
1040// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1041// stack slot.
1042static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1043 // FIXME: This does not handle the LWA case.
1044 if (VT != MVT::i64)
1045 return;
1046
Hal Finkele355d852013-07-10 15:29:01 +00001047 // NOTE: We'll exclude negative FIs here, which come from argument
1048 // lowering, because there are no known test cases triggering this problem
1049 // using packed structures (or similar). We can remove this exclusion if
1050 // we find such a test case. The reason why this is so test-case driven is
1051 // because this entire 'fixup' is only to prevent crashes (from the
1052 // register scavenger) on not-really-valid inputs. For example, if we have:
1053 // %a = alloca i1
1054 // %b = bitcast i1* %a to i64*
1055 // store i64* a, i64 b
1056 // then the store should really be marked as 'align 1', but is not. If it
1057 // were marked as 'align 1' then the indexed form would have been
1058 // instruction-selected initially, and the problem this 'fixup' is preventing
1059 // won't happen regardless.
Hal Finkelfa559692013-07-09 06:34:51 +00001060 if (FrameIdx < 0)
1061 return;
1062
1063 MachineFunction &MF = DAG.getMachineFunction();
1064 MachineFrameInfo *MFI = MF.getFrameInfo();
1065
1066 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1067 if (Align >= 4)
1068 return;
1069
1070 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1071 FuncInfo->setHasNonRISpills();
1072}
1073
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001074/// Returns true if the address N can be represented by a base register plus
1075/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand347a5072013-05-16 17:58:02 +00001076/// represented as reg+reg. If Aligned is true, only accept displacements
1077/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman475871a2008-07-27 21:46:04 +00001078bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001079 SDValue &Base,
Ulrich Weigand347a5072013-05-16 17:58:02 +00001080 SelectionDAG &DAG,
1081 bool Aligned) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001082 // FIXME dl should come from parent load or store, not from address
Andrew Trickac6d9be2013-05-25 02:42:55 +00001083 SDLoc dl(N);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001084 // If this can be more profitably realized as r+r, fail.
1085 if (SelectAddressRegReg(N, Disp, Base, DAG))
1086 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001087
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001088 if (N.getOpcode() == ISD::ADD) {
1089 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001090 if (isIntS16Immediate(N.getOperand(1), imm) &&
1091 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001092 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1094 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkelfa559692013-07-09 06:34:51 +00001095 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001096 } else {
1097 Base = N.getOperand(0);
1098 }
1099 return true; // [r+i]
1100 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1101 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001102 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001103 && "Cannot handle constant offsets yet!");
1104 Disp = N.getOperand(1).getOperand(0); // The global address.
1105 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001106 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001107 Disp.getOpcode() == ISD::TargetConstantPool ||
1108 Disp.getOpcode() == ISD::TargetJumpTable);
1109 Base = N.getOperand(0);
1110 return true; // [&g+r]
1111 }
1112 } else if (N.getOpcode() == ISD::OR) {
1113 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001114 if (isIntS16Immediate(N.getOperand(1), imm) &&
1115 (!Aligned || (imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001116 // If this is an or of disjoint bitfields, we can codegen this as an add
1117 // (for better address arithmetic) if the LHS and RHS of the OR are
1118 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001119 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001120 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001121
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001122 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001123 // If all of the bits are known zero on the LHS or RHS, the add won't
1124 // carry.
1125 Base = N.getOperand(0);
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001126 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001127 return true;
1128 }
1129 }
1130 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1131 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001132
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001133 // If this address fits entirely in a 16-bit sext immediate field, codegen
1134 // this as "d, 0"
1135 short Imm;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001136 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001137 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001138 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1139 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001140 return true;
1141 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001142
1143 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand347a5072013-05-16 17:58:02 +00001144 if ((CN->getValueType(0) == MVT::i32 ||
1145 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1146 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001147 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001148
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001149 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001151
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1153 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001154 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001155 return true;
1156 }
1157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001158
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001159 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkelfa559692013-07-09 06:34:51 +00001160 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001161 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkelfa559692013-07-09 06:34:51 +00001162 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1163 } else
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001164 Base = N;
1165 return true; // [r+0]
1166}
1167
1168/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1169/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001170bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1171 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001172 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001173 // Check to see if we can easily represent this as an [r+r] address. This
1174 // will fail if it thinks that the address is more profitably represented as
1175 // reg+imm, e.g. where imm = 0.
1176 if (SelectAddressRegReg(N, Base, Index, DAG))
1177 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001178
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001179 // If the operand is an addition, always emit this as [r+r], since this is
1180 // better (for code size, and execution, as the memop does the add for free)
1181 // than emitting an explicit add.
1182 if (N.getOpcode() == ISD::ADD) {
1183 Base = N.getOperand(0);
1184 Index = N.getOperand(1);
1185 return true;
1186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001187
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001188 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001189 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1190 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001191 Index = N;
1192 return true;
1193}
1194
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001195/// getPreIndexedAddressParts - returns true by value, base pointer and
1196/// offset pointer and addressing mode by reference if the node's address
1197/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001198bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1199 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001200 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001201 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001202 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Ulrich Weigand881a7152013-03-22 14:58:48 +00001204 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001205 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001206 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001207 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001208 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1209 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001210 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001211 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001212 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001213 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001214 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001215 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001216 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001217 } else
1218 return false;
1219
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001220 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001221 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001222 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001223
Ulrich Weigand881a7152013-03-22 14:58:48 +00001224 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1225
1226 // Common code will reject creating a pre-inc form if the base pointer
1227 // is a frame index, or if N is a store and the base pointer is either
1228 // the same as or a predecessor of the value being stored. Check for
1229 // those situations here, and try with swapped Base/Offset instead.
1230 bool Swap = false;
1231
1232 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1233 Swap = true;
1234 else if (!isLoad) {
1235 SDValue Val = cast<StoreSDNode>(N)->getValue();
1236 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1237 Swap = true;
1238 }
1239
1240 if (Swap)
1241 std::swap(Base, Offset);
1242
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001243 AM = ISD::PRE_INC;
1244 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001246
Ulrich Weigand347a5072013-05-16 17:58:02 +00001247 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 if (VT != MVT::i64) {
Ulrich Weigand347a5072013-05-16 17:58:02 +00001249 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001250 return false;
1251 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001252 // LDU/STU need an address with at least 4-byte alignment.
1253 if (Alignment < 4)
1254 return false;
1255
Ulrich Weigand347a5072013-05-16 17:58:02 +00001256 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001257 return false;
1258 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001259
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001260 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001261 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1262 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001264 LD->getExtensionType() == ISD::SEXTLOAD &&
1265 isa<ConstantSDNode>(Offset))
1266 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001267 }
1268
Chris Lattner4eab7142006-11-10 02:08:47 +00001269 AM = ISD::PRE_INC;
1270 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001271}
1272
1273//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001274// LowerOperation implementation
1275//===----------------------------------------------------------------------===//
1276
Chris Lattner1e61e692010-11-15 02:46:57 +00001277/// GetLabelAccessInfo - Return true if we should reference labels using a
1278/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1279static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001280 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001281 HiOpFlags = PPCII::MO_HA;
1282 LoOpFlags = PPCII::MO_LO;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001283
Chris Lattner1e61e692010-11-15 02:46:57 +00001284 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1285 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001286 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001287 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001288 if (isPIC) {
1289 HiOpFlags |= PPCII::MO_PIC_FLAG;
1290 LoOpFlags |= PPCII::MO_PIC_FLAG;
1291 }
1292
1293 // If this is a reference to a global value that requires a non-lazy-ptr, make
1294 // sure that instruction lowering adds it.
1295 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1296 HiOpFlags |= PPCII::MO_NLP_FLAG;
1297 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001298
Chris Lattner6d2ff122010-11-15 03:13:19 +00001299 if (GV->hasHiddenVisibility()) {
1300 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1301 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1302 }
1303 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001304
Chris Lattner1e61e692010-11-15 02:46:57 +00001305 return isPIC;
1306}
1307
1308static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1309 SelectionDAG &DAG) {
1310 EVT PtrVT = HiPart.getValueType();
1311 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001312 SDLoc DL(HiPart);
Chris Lattner1e61e692010-11-15 02:46:57 +00001313
1314 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1315 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001316
Chris Lattner1e61e692010-11-15 02:46:57 +00001317 // With PIC, the first instruction is actually "GR+hi(&G)".
1318 if (isPIC)
1319 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1320 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001321
Chris Lattner1e61e692010-11-15 02:46:57 +00001322 // Generate non-pic code that has direct accesses to the constant pool.
1323 // The address of the global is just (hi(&g)+lo(&g)).
1324 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1325}
1326
Scott Michelfdc40a02009-02-17 22:15:04 +00001327SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001328 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001329 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001330 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001331 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001332
Roman Divacky9fb8b492012-08-24 16:26:02 +00001333 // 64-bit SVR4 ABI code is always position-independent.
1334 // The actual address of the GlobalValue is stored in the TOC.
1335 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1336 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001337 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001338 DAG.getRegister(PPC::X2, MVT::i64));
1339 }
1340
Chris Lattner1e61e692010-11-15 02:46:57 +00001341 unsigned MOHiFlag, MOLoFlag;
1342 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1343 SDValue CPIHi =
1344 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1345 SDValue CPILo =
1346 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1347 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001348}
1349
Dan Gohmand858e902010-04-17 15:26:15 +00001350SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001351 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001352 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001353
Roman Divacky9fb8b492012-08-24 16:26:02 +00001354 // 64-bit SVR4 ABI code is always position-independent.
1355 // The actual address of the GlobalValue is stored in the TOC.
1356 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1357 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001358 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001359 DAG.getRegister(PPC::X2, MVT::i64));
1360 }
1361
Chris Lattner1e61e692010-11-15 02:46:57 +00001362 unsigned MOHiFlag, MOLoFlag;
1363 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1364 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1365 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1366 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001367}
1368
Dan Gohmand858e902010-04-17 15:26:15 +00001369SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1370 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001371 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001372
Dan Gohman46510a72010-04-15 01:51:59 +00001373 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001374
Chris Lattner1e61e692010-11-15 02:46:57 +00001375 unsigned MOHiFlag, MOLoFlag;
1376 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001377 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1378 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001379 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1380}
1381
Roman Divackyfd42ed62012-06-04 17:36:38 +00001382SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1383 SelectionDAG &DAG) const {
1384
1385 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001386 SDLoc dl(GA);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001387 const GlobalValue *GV = GA->getGlobal();
1388 EVT PtrVT = getPointerTy();
1389 bool is64bit = PPCSubTarget.isPPC64();
1390
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001391 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001392
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001393 if (Model == TLSModel::LocalExec) {
1394 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001395 PPCII::MO_TPREL_HA);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001396 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001397 PPCII::MO_TPREL_LO);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001398 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1399 is64bit ? MVT::i64 : MVT::i32);
1400 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1401 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1402 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001403
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001404 if (!is64bit)
1405 llvm_unreachable("only local-exec is currently supported for ppc32");
1406
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001407 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001408 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand23a72c82013-07-05 12:22:36 +00001409 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1410 PPCII::MO_TLS);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001411 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001412 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1413 PtrVT, GOTReg, TGA);
1414 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1415 PtrVT, TGA, TPOffsetHi);
Ulrich Weigand23a72c82013-07-05 12:22:36 +00001416 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001417 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001418
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001419 if (Model == TLSModel::GeneralDynamic) {
1420 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1421 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1422 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1423 GOTReg, TGA);
1424 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1425 GOTEntryHi, TGA);
1426
1427 // We need a chain node, and don't have one handy. The underlying
1428 // call has no side effects, so using the function entry node
1429 // suffices.
1430 SDValue Chain = DAG.getEntryNode();
1431 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1432 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1433 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1434 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001435 // The return value from GET_TLS_ADDR really is in X3 already, but
1436 // some hacks are needed here to tie everything together. The extra
1437 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001438 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1439 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1440 }
1441
Bill Schmidt349c2782012-12-12 19:29:35 +00001442 if (Model == TLSModel::LocalDynamic) {
1443 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1444 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1445 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1446 GOTReg, TGA);
1447 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1448 GOTEntryHi, TGA);
1449
1450 // We need a chain node, and don't have one handy. The underlying
1451 // call has no side effects, so using the function entry node
1452 // suffices.
1453 SDValue Chain = DAG.getEntryNode();
1454 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1455 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1456 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1457 PtrVT, ParmReg, TGA);
1458 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1459 // some hacks are needed here to tie everything together. The extra
1460 // copies dissolve during subsequent transforms.
1461 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1462 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001463 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001464 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1465 }
1466
1467 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001468}
1469
Chris Lattner1e61e692010-11-15 02:46:57 +00001470SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1471 SelectionDAG &DAG) const {
1472 EVT PtrVT = Op.getValueType();
1473 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001474 SDLoc DL(GSDN);
Chris Lattner1e61e692010-11-15 02:46:57 +00001475 const GlobalValue *GV = GSDN->getGlobal();
1476
Chris Lattner1e61e692010-11-15 02:46:57 +00001477 // 64-bit SVR4 ABI code is always position-independent.
1478 // The actual address of the GlobalValue is stored in the TOC.
1479 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1480 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1481 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1482 DAG.getRegister(PPC::X2, MVT::i64));
1483 }
1484
Chris Lattner6d2ff122010-11-15 03:13:19 +00001485 unsigned MOHiFlag, MOLoFlag;
1486 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001487
Chris Lattner6d2ff122010-11-15 03:13:19 +00001488 SDValue GAHi =
1489 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1490 SDValue GALo =
1491 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001492
Chris Lattner6d2ff122010-11-15 03:13:19 +00001493 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001494
Chris Lattner6d2ff122010-11-15 03:13:19 +00001495 // If the global reference is actually to a non-lazy-pointer, we have to do an
1496 // extra load to get the address of the global.
1497 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1498 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001499 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001500 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001501}
1502
Dan Gohmand858e902010-04-17 15:26:15 +00001503SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001504 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001505 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00001506
Chris Lattner1a635d62006-04-14 06:01:58 +00001507 // If we're comparing for equality to zero, expose the fact that this is
1508 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1509 // fold the new nodes.
1510 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1511 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001512 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001513 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001514 if (VT.bitsLT(MVT::i32)) {
1515 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001516 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001517 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001518 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001519 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1520 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 DAG.getConstant(Log2b, MVT::i32));
1522 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001523 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001524 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001525 // optimized. FIXME: revisit this when we can custom lower all setcc
1526 // optimizations.
1527 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001528 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001529 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001530
Chris Lattner1a635d62006-04-14 06:01:58 +00001531 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001532 // by xor'ing the rhs with the lhs, which is faster than setting a
1533 // condition register, reading it back out, and masking the correct bit. The
1534 // normal approach here uses sub to do this instead of xor. Using xor exposes
1535 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001536 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001537 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001539 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001540 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001541 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001542 }
Dan Gohman475871a2008-07-27 21:46:04 +00001543 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001544}
1545
Dan Gohman475871a2008-07-27 21:46:04 +00001546SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001547 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001548 SDNode *Node = Op.getNode();
1549 EVT VT = Node->getValueType(0);
1550 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1551 SDValue InChain = Node->getOperand(0);
1552 SDValue VAListPtr = Node->getOperand(1);
1553 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001554 SDLoc dl(Node);
Scott Michelfdc40a02009-02-17 22:15:04 +00001555
Roman Divackybdb226e2011-06-28 15:30:42 +00001556 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1557
1558 // gpr_index
1559 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1560 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1561 false, false, 0);
1562 InChain = GprIndex.getValue(1);
1563
1564 if (VT == MVT::i64) {
1565 // Check if GprIndex is even
1566 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1567 DAG.getConstant(1, MVT::i32));
1568 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1569 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1570 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1571 DAG.getConstant(1, MVT::i32));
1572 // Align GprIndex to be even if it isn't
1573 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1574 GprIndex);
1575 }
1576
1577 // fpr index is 1 byte after gpr
1578 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1579 DAG.getConstant(1, MVT::i32));
1580
1581 // fpr
1582 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1583 FprPtr, MachinePointerInfo(SV), MVT::i8,
1584 false, false, 0);
1585 InChain = FprIndex.getValue(1);
1586
1587 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1588 DAG.getConstant(8, MVT::i32));
1589
1590 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1591 DAG.getConstant(4, MVT::i32));
1592
1593 // areas
1594 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001595 MachinePointerInfo(), false, false,
1596 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001597 InChain = OverflowArea.getValue(1);
1598
1599 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001600 MachinePointerInfo(), false, false,
1601 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001602 InChain = RegSaveArea.getValue(1);
1603
1604 // select overflow_area if index > 8
1605 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1606 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1607
Roman Divackybdb226e2011-06-28 15:30:42 +00001608 // adjustment constant gpr_index * 4/8
1609 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1610 VT.isInteger() ? GprIndex : FprIndex,
1611 DAG.getConstant(VT.isInteger() ? 4 : 8,
1612 MVT::i32));
1613
1614 // OurReg = RegSaveArea + RegConstant
1615 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1616 RegConstant);
1617
1618 // Floating types are 32 bytes into RegSaveArea
1619 if (VT.isFloatingPoint())
1620 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1621 DAG.getConstant(32, MVT::i32));
1622
1623 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1624 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1625 VT.isInteger() ? GprIndex : FprIndex,
1626 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1627 MVT::i32));
1628
1629 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1630 VT.isInteger() ? VAListPtr : FprPtr,
1631 MachinePointerInfo(SV),
1632 MVT::i8, false, false, 0);
1633
1634 // determine if we should load from reg_save_area or overflow_area
1635 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1636
1637 // increase overflow_area by 4/8 if gpr/fpr > 8
1638 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1639 DAG.getConstant(VT.isInteger() ? 4 : 8,
1640 MVT::i32));
1641
1642 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1643 OverflowAreaPlusN);
1644
1645 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1646 OverflowAreaPtr,
1647 MachinePointerInfo(),
1648 MVT::i32, false, false, 0);
1649
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001650 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001651 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001652}
1653
Roman Divacky6ebf55d2013-07-25 21:36:47 +00001654SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1655 const PPCSubtarget &Subtarget) const {
1656 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1657
1658 // We have to copy the entire va_list struct:
1659 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1660 return DAG.getMemcpy(Op.getOperand(0), Op,
1661 Op.getOperand(1), Op.getOperand(2),
1662 DAG.getConstant(12, MVT::i32), 8, false, true,
1663 MachinePointerInfo(), MachinePointerInfo());
1664}
1665
Duncan Sands4a544a72011-09-06 13:37:06 +00001666SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1667 SelectionDAG &DAG) const {
1668 return Op.getOperand(0);
1669}
1670
1671SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1672 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001673 SDValue Chain = Op.getOperand(0);
1674 SDValue Trmp = Op.getOperand(1); // trampoline
1675 SDValue FPtr = Op.getOperand(2); // nested function
1676 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +00001677 SDLoc dl(Op);
Bill Wendling77959322008-09-17 00:30:57 +00001678
Owen Andersone50ed302009-08-10 22:56:29 +00001679 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001681 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001682 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001683 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001684
Scott Michelfdc40a02009-02-17 22:15:04 +00001685 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001686 TargetLowering::ArgListEntry Entry;
1687
1688 Entry.Ty = IntPtrTy;
1689 Entry.Node = Trmp; Args.push_back(Entry);
1690
1691 // TrampSize == (isPPC64 ? 48 : 40);
1692 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001694 Args.push_back(Entry);
1695
1696 Entry.Node = FPtr; Args.push_back(Entry);
1697 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001698
Bill Wendling77959322008-09-17 00:30:57 +00001699 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001700 TargetLowering::CallLoweringInfo CLI(Chain,
1701 Type::getVoidTy(*DAG.getContext()),
1702 false, false, false, false, 0,
1703 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001704 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001705 /*doesNotRet=*/false,
1706 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001707 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001708 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001709 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001710
Duncan Sands4a544a72011-09-06 13:37:06 +00001711 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001712}
1713
Dan Gohman475871a2008-07-27 21:46:04 +00001714SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001715 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001716 MachineFunction &MF = DAG.getMachineFunction();
1717 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1718
Andrew Trickac6d9be2013-05-25 02:42:55 +00001719 SDLoc dl(Op);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001720
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001721 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001722 // vastart just stores the address of the VarArgsFrameIndex slot into the
1723 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001724 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001725 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001726 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001727 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1728 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001729 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001730 }
1731
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001732 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001733 // We suppose the given va_list is already allocated.
1734 //
1735 // typedef struct {
1736 // char gpr; /* index into the array of 8 GPRs
1737 // * stored in the register save area
1738 // * gpr=0 corresponds to r3,
1739 // * gpr=1 to r4, etc.
1740 // */
1741 // char fpr; /* index into the array of 8 FPRs
1742 // * stored in the register save area
1743 // * fpr=0 corresponds to f1,
1744 // * fpr=1 to f2, etc.
1745 // */
1746 // char *overflow_arg_area;
1747 // /* location on stack that holds
1748 // * the next overflow argument
1749 // */
1750 // char *reg_save_area;
1751 // /* where r3:r10 and f1:f8 (if saved)
1752 // * are stored
1753 // */
1754 // } va_list[1];
1755
1756
Dan Gohman1e93df62010-04-17 14:41:14 +00001757 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1758 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001759
Nicolas Geoffray01119992007-04-03 13:59:52 +00001760
Owen Andersone50ed302009-08-10 22:56:29 +00001761 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001762
Dan Gohman1e93df62010-04-17 14:41:14 +00001763 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1764 PtrVT);
1765 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1766 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Duncan Sands83ec4b62008-06-06 12:08:01 +00001768 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001770
Duncan Sands83ec4b62008-06-06 12:08:01 +00001771 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001773
1774 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001775 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001776
Dan Gohman69de1932008-02-06 22:27:42 +00001777 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Nicolas Geoffray01119992007-04-03 13:59:52 +00001779 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001781 Op.getOperand(1),
1782 MachinePointerInfo(SV),
1783 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001784 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001785 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001786 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001787
Nicolas Geoffray01119992007-04-03 13:59:52 +00001788 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001789 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001790 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1791 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001792 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001793 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001794 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001795
Nicolas Geoffray01119992007-04-03 13:59:52 +00001796 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001797 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001798 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1799 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001800 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001801 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001802 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001803
1804 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001805 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1806 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001807 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001808
Chris Lattner1a635d62006-04-14 06:01:58 +00001809}
1810
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001811#include "PPCGenCallingConv.inc"
1812
Bill Schmidt7c42ede2013-08-26 20:11:46 +00001813// Function whose sole purpose is to kill compiler warnings
1814// stemming from unused functions included from PPCGenCallingConv.inc.
1815CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt11addd22013-08-30 22:18:55 +00001816 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt7c42ede2013-08-26 20:11:46 +00001817}
1818
Bill Schmidtd3f77662013-06-12 16:39:22 +00001819bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1820 CCValAssign::LocInfo &LocInfo,
1821 ISD::ArgFlagsTy &ArgFlags,
1822 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823 return true;
1824}
1825
Bill Schmidtd3f77662013-06-12 16:39:22 +00001826bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1827 MVT &LocVT,
1828 CCValAssign::LocInfo &LocInfo,
1829 ISD::ArgFlagsTy &ArgFlags,
1830 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001831 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001832 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1833 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1834 };
1835 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001836
Tilmann Schellerffd02002009-07-03 06:45:56 +00001837 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1838
1839 // Skip one register if the first unallocated register has an even register
1840 // number and there are still argument registers available which have not been
1841 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1842 // need to skip a register if RegNum is odd.
1843 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1844 State.AllocateReg(ArgRegs[RegNum]);
1845 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001846
Tilmann Schellerffd02002009-07-03 06:45:56 +00001847 // Always return false here, as this function only makes sure that the first
1848 // unallocated register has an odd register number and does not actually
1849 // allocate a register for the current argument.
1850 return false;
1851}
1852
Bill Schmidtd3f77662013-06-12 16:39:22 +00001853bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1854 MVT &LocVT,
1855 CCValAssign::LocInfo &LocInfo,
1856 ISD::ArgFlagsTy &ArgFlags,
1857 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001858 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001859 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1860 PPC::F8
1861 };
1862
1863 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001864
Tilmann Schellerffd02002009-07-03 06:45:56 +00001865 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1866
1867 // If there is only one Floating-point register left we need to put both f64
1868 // values of a split ppc_fp128 value on the stack.
1869 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1870 State.AllocateReg(ArgRegs[RegNum]);
1871 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001872
Tilmann Schellerffd02002009-07-03 06:45:56 +00001873 // Always return false here, as this function only makes sure that the two f64
1874 // values a ppc_fp128 value is split into are both passed in registers or both
1875 // passed on the stack and does not actually allocate a register for the
1876 // current argument.
1877 return false;
1878}
1879
Chris Lattner9f0bc652007-02-25 05:34:32 +00001880/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001881/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001882static const uint16_t *GetFPR() {
1883 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001884 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001885 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001886 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001887
Chris Lattner9f0bc652007-02-25 05:34:32 +00001888 return FPR;
1889}
1890
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001891/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1892/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001893static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001894 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001895 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001896 if (Flags.isByVal())
1897 ArgSize = Flags.getByValSize();
1898 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1899
1900 return ArgSize;
1901}
1902
Dan Gohman475871a2008-07-27 21:46:04 +00001903SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001905 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 const SmallVectorImpl<ISD::InputArg>
1907 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001908 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001909 SmallVectorImpl<SDValue> &InVals)
1910 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001911 if (PPCSubTarget.isSVR4ABI()) {
1912 if (PPCSubTarget.isPPC64())
1913 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1914 dl, DAG, InVals);
1915 else
1916 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1917 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001918 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001919 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1920 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001921 }
1922}
1923
1924SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001925PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001926 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001927 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 const SmallVectorImpl<ISD::InputArg>
1929 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001930 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001931 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001933 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001934 // +-----------------------------------+
1935 // +--> | Back chain |
1936 // | +-----------------------------------+
1937 // | | Floating-point register save area |
1938 // | +-----------------------------------+
1939 // | | General register save area |
1940 // | +-----------------------------------+
1941 // | | CR save word |
1942 // | +-----------------------------------+
1943 // | | VRSAVE save word |
1944 // | +-----------------------------------+
1945 // | | Alignment padding |
1946 // | +-----------------------------------+
1947 // | | Vector register save area |
1948 // | +-----------------------------------+
1949 // | | Local variable space |
1950 // | +-----------------------------------+
1951 // | | Parameter list area |
1952 // | +-----------------------------------+
1953 // | | LR save word |
1954 // | +-----------------------------------+
1955 // SP--> +--- | Back chain |
1956 // +-----------------------------------+
1957 //
1958 // Specifications:
1959 // System V Application Binary Interface PowerPC Processor Supplement
1960 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001961
Tilmann Schellerffd02002009-07-03 06:45:56 +00001962 MachineFunction &MF = DAG.getMachineFunction();
1963 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001964 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001965
Owen Andersone50ed302009-08-10 22:56:29 +00001966 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001967 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001968 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1969 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001970 unsigned PtrByteSize = 4;
1971
1972 // Assign locations to all of the incoming arguments.
1973 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001974 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001975 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001976
1977 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001978 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001979
Bill Schmidt212af6a2013-02-06 17:33:58 +00001980 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001981
Tilmann Schellerffd02002009-07-03 06:45:56 +00001982 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1983 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001984
Tilmann Schellerffd02002009-07-03 06:45:56 +00001985 // Arguments stored in registers.
1986 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001987 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001988 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001989
Owen Anderson825b72b2009-08-11 20:47:22 +00001990 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001991 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001994 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001995 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001997 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001998 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00002000 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002001 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 case MVT::v16i8:
2003 case MVT::v8i16:
2004 case MVT::v4i32:
2005 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00002006 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002007 break;
2008 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002009
Tilmann Schellerffd02002009-07-03 06:45:56 +00002010 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002011 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002012 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002013
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002015 } else {
2016 // Argument stored in memory.
2017 assert(VA.isMemLoc());
2018
2019 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2020 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002021 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002022
2023 // Create load nodes to retrieve arguments from the stack.
2024 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002025 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2026 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002027 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002028 }
2029 }
2030
2031 // Assign locations to all of the incoming aggregate by value arguments.
2032 // Aggregates passed by value are stored in the local variable space of the
2033 // caller's stack frame, right above the parameter list area.
2034 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002035 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002036 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002037
2038 // Reserve stack space for the allocations in CCInfo.
2039 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2040
Bill Schmidt212af6a2013-02-06 17:33:58 +00002041 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002042
2043 // Area that is at least reserved in the caller of this function.
2044 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002045
Tilmann Schellerffd02002009-07-03 06:45:56 +00002046 // Set the size that is at least reserved in caller of this function. Tail
2047 // call optimized function's reserved stack space needs to be aligned so that
2048 // taking the difference between two stack areas will result in an aligned
2049 // stack.
2050 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2051
2052 MinReservedArea =
2053 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002054 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002055
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002056 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002057 getStackAlignment();
2058 unsigned AlignMask = TargetAlign-1;
2059 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002060
Tilmann Schellerffd02002009-07-03 06:45:56 +00002061 FI->setMinReservedArea(MinReservedArea);
2062
2063 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002064
Tilmann Schellerffd02002009-07-03 06:45:56 +00002065 // If the function takes variable number of arguments, make a frame index for
2066 // the start of the first vararg value... for expansion of llvm.va_start.
2067 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002068 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002069 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2070 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2071 };
2072 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2073
Craig Topperc5eaae42012-03-11 07:57:25 +00002074 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002075 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2076 PPC::F8
2077 };
2078 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2079
Dan Gohman1e93df62010-04-17 14:41:14 +00002080 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2081 NumGPArgRegs));
2082 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2083 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002084
2085 // Make room for NumGPArgRegs and NumFPArgRegs.
2086 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002088
Dan Gohman1e93df62010-04-17 14:41:14 +00002089 FuncInfo->setVarArgsStackOffset(
2090 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002091 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002092
Dan Gohman1e93df62010-04-17 14:41:14 +00002093 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2094 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002095
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002096 // The fixed integer arguments of a variadic function are stored to the
2097 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2098 // the result of va_next.
2099 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2100 // Get an existing live-in vreg, or add a new one.
2101 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2102 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002103 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002104
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002106 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2107 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002108 MemOps.push_back(Store);
2109 // Increment the address by four for the next argument to store
2110 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2111 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2112 }
2113
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002114 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2115 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002116 // The double arguments are stored to the VarArgsFrameIndex
2117 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002118 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2119 // Get an existing live-in vreg, or add a new one.
2120 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2121 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002122 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002123
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002125 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2126 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002127 MemOps.push_back(Store);
2128 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002129 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002130 PtrVT);
2131 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2132 }
2133 }
2134
2135 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002138
Dan Gohman98ca4f22009-08-05 01:29:28 +00002139 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002140}
2141
Bill Schmidt726c2372012-10-23 15:51:16 +00002142// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2143// value to MVT::i64 and then truncate to the correct register size.
2144SDValue
2145PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2146 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002147 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00002148 if (Flags.isSExt())
2149 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2150 DAG.getValueType(ObjectVT));
2151 else if (Flags.isZExt())
2152 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2153 DAG.getValueType(ObjectVT));
Matt Arsenault225ed702013-05-18 00:21:46 +00002154
Bill Schmidt726c2372012-10-23 15:51:16 +00002155 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2156}
2157
2158// Set the size that is at least reserved in caller of this function. Tail
2159// call optimized functions' reserved stack space needs to be aligned so that
2160// taking the difference between two stack areas will result in an aligned
2161// stack.
2162void
2163PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2164 unsigned nAltivecParamsAtEnd,
2165 unsigned MinReservedArea,
2166 bool isPPC64) const {
2167 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2168 // Add the Altivec parameters at the end, if needed.
2169 if (nAltivecParamsAtEnd) {
2170 MinReservedArea = ((MinReservedArea+15)/16)*16;
2171 MinReservedArea += 16*nAltivecParamsAtEnd;
2172 }
2173 MinReservedArea =
2174 std::max(MinReservedArea,
2175 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2176 unsigned TargetAlign
2177 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2178 getStackAlignment();
2179 unsigned AlignMask = TargetAlign-1;
2180 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2181 FI->setMinReservedArea(MinReservedArea);
2182}
2183
Tilmann Schellerffd02002009-07-03 06:45:56 +00002184SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002185PPCTargetLowering::LowerFormalArguments_64SVR4(
2186 SDValue Chain,
2187 CallingConv::ID CallConv, bool isVarArg,
2188 const SmallVectorImpl<ISD::InputArg>
2189 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002190 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002191 SmallVectorImpl<SDValue> &InVals) const {
2192 // TODO: add description of PPC stack frame format, or at least some docs.
2193 //
2194 MachineFunction &MF = DAG.getMachineFunction();
2195 MachineFrameInfo *MFI = MF.getFrameInfo();
2196 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2197
2198 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2199 // Potential tail calls could cause overwriting of argument stack slots.
2200 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2201 (CallConv == CallingConv::Fast));
2202 unsigned PtrByteSize = 8;
2203
2204 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2205 // Area that is at least reserved in caller of this function.
2206 unsigned MinReservedArea = ArgOffset;
2207
2208 static const uint16_t GPR[] = {
2209 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2210 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2211 };
2212
2213 static const uint16_t *FPR = GetFPR();
2214
2215 static const uint16_t VR[] = {
2216 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2217 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2218 };
2219
2220 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2221 const unsigned Num_FPR_Regs = 13;
2222 const unsigned Num_VR_Regs = array_lengthof(VR);
2223
2224 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2225
2226 // Add DAG nodes to load the arguments or copy them out of registers. On
2227 // entry to a function on PPC, the arguments start after the linkage area,
2228 // although the first ones are often in registers.
2229
2230 SmallVector<SDValue, 8> MemOps;
2231 unsigned nAltivecParamsAtEnd = 0;
2232 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002233 unsigned CurArgIdx = 0;
2234 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002235 SDValue ArgVal;
2236 bool needsLoad = false;
2237 EVT ObjectVT = Ins[ArgNo].VT;
2238 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2239 unsigned ArgSize = ObjSize;
2240 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002241 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2242 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002243
2244 unsigned CurArgOffset = ArgOffset;
2245
2246 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2247 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2248 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2249 if (isVarArg) {
2250 MinReservedArea = ((MinReservedArea+15)/16)*16;
2251 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2252 Flags,
2253 PtrByteSize);
2254 } else
2255 nAltivecParamsAtEnd++;
2256 } else
2257 // Calculate min reserved area.
2258 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2259 Flags,
2260 PtrByteSize);
2261
2262 // FIXME the codegen can be much improved in some cases.
2263 // We do not have to keep everything in memory.
2264 if (Flags.isByVal()) {
2265 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2266 ObjSize = Flags.getByValSize();
2267 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002268 // Empty aggregate parameters do not take up registers. Examples:
2269 // struct { } a;
2270 // union { } b;
2271 // int c[0];
2272 // etc. However, we have to provide a place-holder in InVals, so
2273 // pretend we have an 8-byte item at the current address for that
2274 // purpose.
2275 if (!ObjSize) {
2276 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2277 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2278 InVals.push_back(FIN);
2279 continue;
2280 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002281 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002282 if (ObjSize < PtrByteSize)
2283 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002284 // The value of the object is its address.
2285 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2286 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2287 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002288
2289 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002290 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002291 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002292 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002293 SDValue Store;
2294
2295 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2296 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2297 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2298 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2299 MachinePointerInfo(FuncArg, CurArgOffset),
2300 ObjType, false, false, 0);
2301 } else {
2302 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2303 // store the whole register as-is to the parameter save area
2304 // slot. The address of the parameter was already calculated
2305 // above (InVals.push_back(FIN)) to be the right-justified
2306 // offset within the slot. For this store, we need a new
2307 // frame index that points at the beginning of the slot.
2308 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2309 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2310 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2311 MachinePointerInfo(FuncArg, ArgOffset),
2312 false, false, 0);
2313 }
2314
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002315 MemOps.push_back(Store);
2316 ++GPR_idx;
2317 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002318 // Whether we copied from a register or not, advance the offset
2319 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002320 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002321 continue;
2322 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002323
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002324 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2325 // Store whatever pieces of the object are in registers
2326 // to memory. ArgOffset will be the address of the beginning
2327 // of the object.
2328 if (GPR_idx != Num_GPR_Regs) {
2329 unsigned VReg;
2330 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2331 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2332 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2333 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002334 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002335 MachinePointerInfo(FuncArg, ArgOffset),
2336 false, false, 0);
2337 MemOps.push_back(Store);
2338 ++GPR_idx;
2339 ArgOffset += PtrByteSize;
2340 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002341 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002342 break;
2343 }
2344 }
2345 continue;
2346 }
2347
2348 switch (ObjectVT.getSimpleVT().SimpleTy) {
2349 default: llvm_unreachable("Unhandled argument type!");
2350 case MVT::i32:
2351 case MVT::i64:
2352 if (GPR_idx != Num_GPR_Regs) {
2353 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2354 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2355
Bill Schmidt726c2372012-10-23 15:51:16 +00002356 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002357 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2358 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002359 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002360
2361 ++GPR_idx;
2362 } else {
2363 needsLoad = true;
2364 ArgSize = PtrByteSize;
2365 }
2366 ArgOffset += 8;
2367 break;
2368
2369 case MVT::f32:
2370 case MVT::f64:
2371 // Every 8 bytes of argument space consumes one of the GPRs available for
2372 // argument passing.
2373 if (GPR_idx != Num_GPR_Regs) {
2374 ++GPR_idx;
2375 }
2376 if (FPR_idx != Num_FPR_Regs) {
2377 unsigned VReg;
2378
2379 if (ObjectVT == MVT::f32)
2380 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2381 else
2382 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2383
2384 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2385 ++FPR_idx;
2386 } else {
2387 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002388 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002389 }
2390
2391 ArgOffset += 8;
2392 break;
2393 case MVT::v4f32:
2394 case MVT::v4i32:
2395 case MVT::v8i16:
2396 case MVT::v16i8:
2397 // Note that vector arguments in registers don't reserve stack space,
2398 // except in varargs functions.
2399 if (VR_idx != Num_VR_Regs) {
2400 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2401 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2402 if (isVarArg) {
2403 while ((ArgOffset % 16) != 0) {
2404 ArgOffset += PtrByteSize;
2405 if (GPR_idx != Num_GPR_Regs)
2406 GPR_idx++;
2407 }
2408 ArgOffset += 16;
2409 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2410 }
2411 ++VR_idx;
2412 } else {
2413 // Vectors are aligned.
2414 ArgOffset = ((ArgOffset+15)/16)*16;
2415 CurArgOffset = ArgOffset;
2416 ArgOffset += 16;
2417 needsLoad = true;
2418 }
2419 break;
2420 }
2421
2422 // We need to load the argument to a virtual register if we determined
2423 // above that we ran out of physical registers of the appropriate type.
2424 if (needsLoad) {
2425 int FI = MFI->CreateFixedObject(ObjSize,
2426 CurArgOffset + (ArgSize - ObjSize),
2427 isImmutable);
2428 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2429 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2430 false, false, false, 0);
2431 }
2432
2433 InVals.push_back(ArgVal);
2434 }
2435
2436 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002437 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002438 // taking the difference between two stack areas will result in an aligned
2439 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002440 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002441
2442 // If the function takes variable number of arguments, make a frame index for
2443 // the start of the first vararg value... for expansion of llvm.va_start.
2444 if (isVarArg) {
2445 int Depth = ArgOffset;
2446
2447 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002448 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002449 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2450
2451 // If this function is vararg, store any remaining integer argument regs
2452 // to their spots on the stack so that they may be loaded by deferencing the
2453 // result of va_next.
2454 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2455 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2456 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2457 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2458 MachinePointerInfo(), false, false, 0);
2459 MemOps.push_back(Store);
2460 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002461 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002462 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2463 }
2464 }
2465
2466 if (!MemOps.empty())
2467 Chain = DAG.getNode(ISD::TokenFactor, dl,
2468 MVT::Other, &MemOps[0], MemOps.size());
2469
2470 return Chain;
2471}
2472
2473SDValue
2474PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002475 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002476 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002477 const SmallVectorImpl<ISD::InputArg>
2478 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002479 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002480 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002481 // TODO: add description of PPC stack frame format, or at least some docs.
2482 //
2483 MachineFunction &MF = DAG.getMachineFunction();
2484 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002485 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002486
Owen Andersone50ed302009-08-10 22:56:29 +00002487 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002488 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002489 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002490 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2491 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002492 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002493
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002494 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002495 // Area that is at least reserved in caller of this function.
2496 unsigned MinReservedArea = ArgOffset;
2497
Craig Topperb78ca422012-03-11 07:16:55 +00002498 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002499 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2500 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2501 };
Craig Topperb78ca422012-03-11 07:16:55 +00002502 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002503 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2504 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2505 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002506
Craig Topperb78ca422012-03-11 07:16:55 +00002507 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002508
Craig Topperb78ca422012-03-11 07:16:55 +00002509 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002510 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2511 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2512 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002513
Owen Anderson718cb662007-09-07 04:06:50 +00002514 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002515 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002516 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002517
2518 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002519
Craig Topperb78ca422012-03-11 07:16:55 +00002520 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002521
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002522 // In 32-bit non-varargs functions, the stack space for vectors is after the
2523 // stack space for non-vectors. We do not use this space unless we have
2524 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002525 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002526 // that out...for the pathological case, compute VecArgOffset as the
2527 // start of the vector parameter area. Computing VecArgOffset is the
2528 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002529 unsigned VecArgOffset = ArgOffset;
2530 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002532 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002533 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002534 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002535
Duncan Sands276dcbd2008-03-21 09:14:45 +00002536 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002537 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002538 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002539 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002540 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2541 VecArgOffset += ArgSize;
2542 continue;
2543 }
2544
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002546 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002547 case MVT::i32:
2548 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002549 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002550 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 case MVT::i64: // PPC64
2552 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002553 // FIXME: We are guaranteed to be !isPPC64 at this point.
2554 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002555 VecArgOffset += 8;
2556 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002557 case MVT::v4f32:
2558 case MVT::v4i32:
2559 case MVT::v8i16:
2560 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002561 // Nothing to do, we're only looking at Nonvector args here.
2562 break;
2563 }
2564 }
2565 }
2566 // We've found where the vector parameter area in memory is. Skip the
2567 // first 12 parameters; these don't use that memory.
2568 VecArgOffset = ((VecArgOffset+15)/16)*16;
2569 VecArgOffset += 12*16;
2570
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002571 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002572 // entry to a function on PPC, the arguments start after the linkage area,
2573 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002574
Dan Gohman475871a2008-07-27 21:46:04 +00002575 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002576 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002577 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002578 unsigned CurArgIdx = 0;
2579 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002580 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002581 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002582 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002583 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002584 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002585 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002586 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2587 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002588
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002589 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002590
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002591 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002592 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2593 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002594 if (isVarArg || isPPC64) {
2595 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002596 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002597 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002598 PtrByteSize);
2599 } else nAltivecParamsAtEnd++;
2600 } else
2601 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002602 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002603 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002604 PtrByteSize);
2605
Dale Johannesen8419dd62008-03-07 20:27:40 +00002606 // FIXME the codegen can be much improved in some cases.
2607 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002608 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002609 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002610 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002611 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002612 // Objects of size 1 and 2 are right justified, everything else is
2613 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002614 if (ObjSize==1 || ObjSize==2) {
2615 CurArgOffset = CurArgOffset + (4 - ObjSize);
2616 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002617 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002618 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002619 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002620 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002621 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002622 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002623 unsigned VReg;
2624 if (isPPC64)
2625 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2626 else
2627 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002628 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002629 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002630 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002631 MachinePointerInfo(FuncArg,
2632 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002633 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002634 MemOps.push_back(Store);
2635 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002636 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002637
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002638 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002639
Dale Johannesen7f96f392008-03-08 01:41:42 +00002640 continue;
2641 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002642 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2643 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002644 // to memory. ArgOffset will be the address of the beginning
2645 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002646 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002647 unsigned VReg;
2648 if (isPPC64)
2649 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2650 else
2651 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002652 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002653 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002655 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002656 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002657 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002658 MemOps.push_back(Store);
2659 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002660 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002661 } else {
2662 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2663 break;
2664 }
2665 }
2666 continue;
2667 }
2668
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002670 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002671 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002672 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002673 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002674 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002676 ++GPR_idx;
2677 } else {
2678 needsLoad = true;
2679 ArgSize = PtrByteSize;
2680 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002681 // All int arguments reserve stack space in the Darwin ABI.
2682 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002683 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002684 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002685 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002687 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002688 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002689 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002690
Bill Schmidt726c2372012-10-23 15:51:16 +00002691 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002692 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002693 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002694 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002695
Chris Lattnerc91a4752006-06-26 22:48:35 +00002696 ++GPR_idx;
2697 } else {
2698 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002699 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002700 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002701 // All int arguments reserve stack space in the Darwin ABI.
2702 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002703 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002704
Owen Anderson825b72b2009-08-11 20:47:22 +00002705 case MVT::f32:
2706 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002707 // Every 4 bytes of argument space consumes one of the GPRs available for
2708 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002709 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002710 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002711 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002712 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002713 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002714 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002715 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002716
Owen Anderson825b72b2009-08-11 20:47:22 +00002717 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002718 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002719 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002720 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002721
Dan Gohman98ca4f22009-08-05 01:29:28 +00002722 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002723 ++FPR_idx;
2724 } else {
2725 needsLoad = true;
2726 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002727
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002728 // All FP arguments reserve stack space in the Darwin ABI.
2729 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002730 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002731 case MVT::v4f32:
2732 case MVT::v4i32:
2733 case MVT::v8i16:
2734 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002735 // Note that vector arguments in registers don't reserve stack space,
2736 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002737 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002738 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002739 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002740 if (isVarArg) {
2741 while ((ArgOffset % 16) != 0) {
2742 ArgOffset += PtrByteSize;
2743 if (GPR_idx != Num_GPR_Regs)
2744 GPR_idx++;
2745 }
2746 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002747 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002748 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002749 ++VR_idx;
2750 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002751 if (!isVarArg && !isPPC64) {
2752 // Vectors go after all the nonvectors.
2753 CurArgOffset = VecArgOffset;
2754 VecArgOffset += 16;
2755 } else {
2756 // Vectors are aligned.
2757 ArgOffset = ((ArgOffset+15)/16)*16;
2758 CurArgOffset = ArgOffset;
2759 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002760 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002761 needsLoad = true;
2762 }
2763 break;
2764 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002765
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002766 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002767 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002768 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002769 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002770 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002771 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002772 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002773 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002774 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002775 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002776
Dan Gohman98ca4f22009-08-05 01:29:28 +00002777 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002778 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002779
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002780 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002781 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002782 // taking the difference between two stack areas will result in an aligned
2783 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002784 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002785
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002786 // If the function takes variable number of arguments, make a frame index for
2787 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002788 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002789 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002790
Dan Gohman1e93df62010-04-17 14:41:14 +00002791 FuncInfo->setVarArgsFrameIndex(
2792 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002793 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002794 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002795
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002796 // If this function is vararg, store any remaining integer argument regs
2797 // to their spots on the stack so that they may be loaded by deferencing the
2798 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002799 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002800 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002801
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002802 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002803 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002804 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002805 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002806
Dan Gohman98ca4f22009-08-05 01:29:28 +00002807 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002808 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2809 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002810 MemOps.push_back(Store);
2811 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002812 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002813 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002814 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002815 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002816
Dale Johannesen8419dd62008-03-07 20:27:40 +00002817 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002818 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002819 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002820
Dan Gohman98ca4f22009-08-05 01:29:28 +00002821 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002822}
2823
Bill Schmidt419f3762012-09-19 15:42:13 +00002824/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2825/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002826static unsigned
2827CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2828 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002829 bool isVarArg,
2830 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002831 const SmallVectorImpl<ISD::OutputArg>
2832 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002833 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002834 unsigned &nAltivecParamsAtEnd) {
2835 // Count how many bytes are to be pushed on the stack, including the linkage
2836 // area, and parameter passing area. We start with 24/48 bytes, which is
2837 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002838 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002839 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002840 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2841
2842 // Add up all the space actually used.
2843 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2844 // they all go in registers, but we must reserve stack space for them for
2845 // possible use by the caller. In varargs or 64-bit calls, parameters are
2846 // assigned stack space in order, with padding so Altivec parameters are
2847 // 16-byte aligned.
2848 nAltivecParamsAtEnd = 0;
2849 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002850 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002851 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002853 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2854 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002855 if (!isVarArg && !isPPC64) {
2856 // Non-varargs Altivec parameters go after all the non-Altivec
2857 // parameters; handle those later so we know how much padding we need.
2858 nAltivecParamsAtEnd++;
2859 continue;
2860 }
2861 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2862 NumBytes = ((NumBytes+15)/16)*16;
2863 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002864 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865 }
2866
2867 // Allow for Altivec parameters at the end, if needed.
2868 if (nAltivecParamsAtEnd) {
2869 NumBytes = ((NumBytes+15)/16)*16;
2870 NumBytes += 16*nAltivecParamsAtEnd;
2871 }
2872
2873 // The prolog code of the callee may store up to 8 GPR argument registers to
2874 // the stack, allowing va_start to index over them in memory if its varargs.
2875 // Because we cannot tell if this is needed on the caller side, we have to
2876 // conservatively assume that it is needed. As such, make sure we have at
2877 // least enough stack space for the caller to store the 8 GPRs.
2878 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002879 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002880
2881 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002882 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2883 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2884 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002885 unsigned AlignMask = TargetAlign-1;
2886 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2887 }
2888
2889 return NumBytes;
2890}
2891
2892/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002893/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002894static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002895 unsigned ParamSize) {
2896
Dale Johannesenb60d5192009-11-24 01:09:07 +00002897 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002898
2899 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2900 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2901 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2902 // Remember only if the new adjustement is bigger.
2903 if (SPDiff < FI->getTailCallSPDelta())
2904 FI->setTailCallSPDelta(SPDiff);
2905
2906 return SPDiff;
2907}
2908
Dan Gohman98ca4f22009-08-05 01:29:28 +00002909/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2910/// for tail call optimization. Targets which want to do tail call
2911/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002912bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002913PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002914 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002915 bool isVarArg,
2916 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002917 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002918 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002919 return false;
2920
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002921 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002922 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002923 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002924
Dan Gohman98ca4f22009-08-05 01:29:28 +00002925 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002926 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002927 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2928 // Functions containing by val parameters are not supported.
2929 for (unsigned i = 0; i != Ins.size(); i++) {
2930 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2931 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002932 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002933
2934 // Non PIC/GOT tail calls are supported.
2935 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2936 return true;
2937
2938 // At the moment we can only do local tail calls (in same module, hidden
2939 // or protected) if we are generating PIC.
2940 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2941 return G->getGlobal()->hasHiddenVisibility()
2942 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002943 }
2944
2945 return false;
2946}
2947
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002948/// isCallCompatibleAddress - Return the immediate to use if the specified
2949/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002950static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002951 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2952 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002953
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002954 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002955 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002956 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002957 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002958
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002959 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002960 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002961}
2962
Dan Gohman844731a2008-05-13 00:00:25 +00002963namespace {
2964
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002965struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002966 SDValue Arg;
2967 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002968 int FrameIdx;
2969
2970 TailCallArgumentInfo() : FrameIdx(0) {}
2971};
2972
Dan Gohman844731a2008-05-13 00:00:25 +00002973}
2974
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002975/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2976static void
2977StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002978 SDValue Chain,
Craig Toppera0ec3f92013-07-14 04:42:23 +00002979 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
2980 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002981 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002982 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002983 SDValue Arg = TailCallArgs[i].Arg;
2984 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002985 int FI = TailCallArgs[i].FrameIdx;
2986 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002987 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002988 MachinePointerInfo::getFixedStack(FI),
2989 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002990 }
2991}
2992
2993/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2994/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002995static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002996 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002997 SDValue Chain,
2998 SDValue OldRetAddr,
2999 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003000 int SPDiff,
3001 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003002 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003003 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003004 if (SPDiff) {
3005 // Calculate the new stack slot for the return address.
3006 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003007 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003008 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003009 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003010 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003011 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003012 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003013 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003014 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003015 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003016
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003017 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3018 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003019 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003020 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003021 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003022 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003023 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003024 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3025 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003026 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003027 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003028 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003029 }
3030 return Chain;
3031}
3032
3033/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3034/// the position of the argument.
3035static void
3036CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003037 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003038 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003039 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003040 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003041 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003043 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003044 TailCallArgumentInfo Info;
3045 Info.Arg = Arg;
3046 Info.FrameIdxOp = FIN;
3047 Info.FrameIdx = FI;
3048 TailCallArguments.push_back(Info);
3049}
3050
3051/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3052/// stack slot. Returns the chain as result and the loaded frame pointers in
3053/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003054SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003055 int SPDiff,
3056 SDValue Chain,
3057 SDValue &LROpOut,
3058 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003059 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003060 SDLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003061 if (SPDiff) {
3062 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003063 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003064 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003065 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003066 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003067 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003068
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003069 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3070 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003071 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003072 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003073 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003074 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003075 Chain = SDValue(FPOpOut.getNode(), 1);
3076 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003077 }
3078 return Chain;
3079}
3080
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003081/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003082/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003083/// specified by the specific parameter attribute. The copy will be passed as
3084/// a byval function parameter.
3085/// Sometimes what we are copying is the end of a larger object, the part that
3086/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003087static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003088CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003089 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003090 SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003091 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003092 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003093 false, false, MachinePointerInfo(0),
3094 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003095}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003096
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003097/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3098/// tail calls.
3099static void
Dan Gohman475871a2008-07-27 21:46:04 +00003100LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3101 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003102 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003103 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3104 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003105 SDLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003106 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003107 if (!isTailCall) {
3108 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003109 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003110 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003111 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003112 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003113 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003114 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003115 DAG.getConstant(ArgOffset, PtrVT));
3116 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003117 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3118 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003119 // Calculate and remember argument location.
3120 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3121 TailCallArguments);
3122}
3123
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003124static
3125void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003126 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003127 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003128 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003129 MachineFunction &MF = DAG.getMachineFunction();
3130
3131 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3132 // might overwrite each other in case of tail call optimization.
3133 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003134 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003135 InFlag = SDValue();
3136 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3137 MemOpChains2, dl);
3138 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003140 &MemOpChains2[0], MemOpChains2.size());
3141
3142 // Store the return address to the appropriate stack slot.
3143 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3144 isPPC64, isDarwinABI, dl);
3145
3146 // Emit callseq_end just before tailcall node.
3147 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003148 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003149 InFlag = Chain.getValue(1);
3150}
3151
3152static
3153unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003154 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003155 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3156 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003157 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003158
Chris Lattnerb9082582010-11-14 23:42:06 +00003159 bool isPPC64 = PPCSubTarget.isPPC64();
3160 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3161
Owen Andersone50ed302009-08-10 22:56:29 +00003162 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003164 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003165
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003166 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003167
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003168 bool needIndirectCall = true;
3169 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003170 // If this is an absolute destination address, use the munged value.
3171 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003172 needIndirectCall = false;
3173 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003174
Chris Lattnerb9082582010-11-14 23:42:06 +00003175 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3176 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3177 // Use indirect calls for ALL functions calls in JIT mode, since the
3178 // far-call stubs may be outside relocation limits for a BL instruction.
3179 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3180 unsigned OpFlags = 0;
3181 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003182 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003183 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003184 (G->getGlobal()->isDeclaration() ||
3185 G->getGlobal()->isWeakForLinker())) {
3186 // PC-relative references to external symbols should go through $stub,
3187 // unless we're building with the leopard linker or later, which
3188 // automatically synthesizes these stubs.
3189 OpFlags = PPCII::MO_DARWIN_STUB;
3190 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003191
Chris Lattnerb9082582010-11-14 23:42:06 +00003192 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3193 // every direct call is) turn it into a TargetGlobalAddress /
3194 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003195 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003196 Callee.getValueType(),
3197 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003198 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003199 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003200 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003201
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003202 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003203 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003204
Chris Lattnerb9082582010-11-14 23:42:06 +00003205 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003206 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003207 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003208 // PC-relative references to external symbols should go through $stub,
3209 // unless we're building with the leopard linker or later, which
3210 // automatically synthesizes these stubs.
3211 OpFlags = PPCII::MO_DARWIN_STUB;
3212 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003213
Chris Lattnerb9082582010-11-14 23:42:06 +00003214 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3215 OpFlags);
3216 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003217 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003218
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003219 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003220 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3221 // to do the call, we can't use PPCISD::CALL.
3222 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003223
3224 if (isSVR4ABI && isPPC64) {
3225 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3226 // entry point, but to the function descriptor (the function entry point
3227 // address is part of the function descriptor though).
3228 // The function descriptor is a three doubleword structure with the
3229 // following fields: function entry point, TOC base address and
3230 // environment pointer.
3231 // Thus for a call through a function pointer, the following actions need
3232 // to be performed:
3233 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003234 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003235 // 2. Load the address of the function entry point from the function
3236 // descriptor.
3237 // 3. Load the TOC of the callee from the function descriptor into r2.
3238 // 4. Load the environment pointer from the function descriptor into
3239 // r11.
3240 // 5. Branch to the function entry point address.
3241 // 6. On return of the callee, the TOC of the caller needs to be
3242 // restored (this is done in FinishCall()).
3243 //
3244 // All those operations are flagged together to ensure that no other
3245 // operations can be scheduled in between. E.g. without flagging the
3246 // operations together, a TOC access in the caller could be scheduled
3247 // between the load of the callee TOC and the branch to the callee, which
3248 // results in the TOC access going through the TOC of the callee instead
3249 // of going through the TOC of the caller, which leads to incorrect code.
3250
3251 // Load the address of the function entry point from the function
3252 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003253 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003254 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3255 InFlag.getNode() ? 3 : 2);
3256 Chain = LoadFuncPtr.getValue(1);
3257 InFlag = LoadFuncPtr.getValue(2);
3258
3259 // Load environment pointer into r11.
3260 // Offset of the environment pointer within the function descriptor.
3261 SDValue PtrOff = DAG.getIntPtrConstant(16);
3262
3263 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3264 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3265 InFlag);
3266 Chain = LoadEnvPtr.getValue(1);
3267 InFlag = LoadEnvPtr.getValue(2);
3268
3269 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3270 InFlag);
3271 Chain = EnvVal.getValue(0);
3272 InFlag = EnvVal.getValue(1);
3273
3274 // Load TOC of the callee into r2. We are using a target-specific load
3275 // with r2 hard coded, because the result of a target-independent load
3276 // would never go directly into r2, since r2 is a reserved register (which
3277 // prevents the register allocator from allocating it), resulting in an
3278 // additional register being allocated and an unnecessary move instruction
3279 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003280 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003281 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3282 Callee, InFlag);
3283 Chain = LoadTOCPtr.getValue(0);
3284 InFlag = LoadTOCPtr.getValue(1);
3285
3286 MTCTROps[0] = Chain;
3287 MTCTROps[1] = LoadFuncPtr;
3288 MTCTROps[2] = InFlag;
3289 }
3290
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003291 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3292 2 + (InFlag.getNode() != 0));
3293 InFlag = Chain.getValue(1);
3294
3295 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003297 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003298 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003299 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003300 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003301 // Add use of X11 (holding environment pointer)
3302 if (isSVR4ABI && isPPC64)
3303 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003304 // Add CTR register as callee so a bctr can be emitted later.
3305 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003306 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003307 }
3308
3309 // If this is a direct call, pass the chain and the callee.
3310 if (Callee.getNode()) {
3311 Ops.push_back(Chain);
3312 Ops.push_back(Callee);
3313 }
3314 // If this is a tail call add stack pointer delta.
3315 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003316 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003317
3318 // Add argument registers to the end of the list so that they are known live
3319 // into the call.
3320 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3321 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3322 RegsToPass[i].second.getValueType()));
3323
3324 return CallOpc;
3325}
3326
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003327static
3328bool isLocalCall(const SDValue &Callee)
3329{
3330 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003331 return !G->getGlobal()->isDeclaration() &&
3332 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003333 return false;
3334}
3335
Dan Gohman98ca4f22009-08-05 01:29:28 +00003336SDValue
3337PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003338 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003339 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003340 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003341 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003342
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003343 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003344 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003345 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003346 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003347
3348 // Copy all of the result registers out of their specified physreg.
3349 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3350 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003351 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003352
3353 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3354 VA.getLocReg(), VA.getLocVT(), InFlag);
3355 Chain = Val.getValue(1);
3356 InFlag = Val.getValue(2);
3357
3358 switch (VA.getLocInfo()) {
3359 default: llvm_unreachable("Unknown loc info!");
3360 case CCValAssign::Full: break;
3361 case CCValAssign::AExt:
3362 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3363 break;
3364 case CCValAssign::ZExt:
3365 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3366 DAG.getValueType(VA.getValVT()));
3367 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3368 break;
3369 case CCValAssign::SExt:
3370 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3371 DAG.getValueType(VA.getValVT()));
3372 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3373 break;
3374 }
3375
3376 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003377 }
3378
Dan Gohman98ca4f22009-08-05 01:29:28 +00003379 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003380}
3381
Dan Gohman98ca4f22009-08-05 01:29:28 +00003382SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00003383PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003384 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003385 SelectionDAG &DAG,
3386 SmallVector<std::pair<unsigned, SDValue>, 8>
3387 &RegsToPass,
3388 SDValue InFlag, SDValue Chain,
3389 SDValue &Callee,
3390 int SPDiff, unsigned NumBytes,
3391 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003392 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003393 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003394 SmallVector<SDValue, 8> Ops;
3395 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3396 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003397 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003398
Hal Finkel82b38212012-08-28 02:10:27 +00003399 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3400 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3401 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3402
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003403 // When performing tail call optimization the callee pops its arguments off
3404 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003405 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003406 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003407 (CallConv == CallingConv::Fast &&
3408 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003409
Roman Divackye46137f2012-03-06 16:41:49 +00003410 // Add a register mask operand representing the call-preserved registers.
3411 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3412 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3413 assert(Mask && "Missing call preserved mask for calling convention");
3414 Ops.push_back(DAG.getRegisterMask(Mask));
3415
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003416 if (InFlag.getNode())
3417 Ops.push_back(InFlag);
3418
3419 // Emit tail call.
3420 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003421 assert(((Callee.getOpcode() == ISD::Register &&
3422 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3423 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3424 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3425 isa<ConstantSDNode>(Callee)) &&
3426 "Expecting an global address, external symbol, absolute value or register");
3427
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003429 }
3430
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003431 // Add a NOP immediately after the branch instruction when using the 64-bit
3432 // SVR4 ABI. At link time, if caller and callee are in a different module and
3433 // thus have a different TOC, the call will be replaced with a call to a stub
3434 // function which saves the current TOC, loads the TOC of the callee and
3435 // branches to the callee. The NOP will be replaced with a load instruction
3436 // which restores the TOC of the caller from the TOC save slot of the current
3437 // stack frame. If caller and callee belong to the same module (and have the
3438 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003439
3440 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003441 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003442 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003443 // This is a call through a function pointer.
3444 // Restore the caller TOC from the save area into R2.
3445 // See PrepareCall() for more information about calls through function
3446 // pointers in the 64-bit SVR4 ABI.
3447 // We are using a target-specific load with r2 hard coded, because the
3448 // result of a target-independent load would never go directly into r2,
3449 // since r2 is a reserved register (which prevents the register allocator
3450 // from allocating it), resulting in an additional register being
3451 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003452 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003453 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003454 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003455 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003456 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003457 }
3458
Hal Finkel5b00cea2012-03-31 14:45:15 +00003459 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3460 InFlag = Chain.getValue(1);
3461
3462 if (needsTOCRestore) {
3463 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3464 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3465 InFlag = Chain.getValue(1);
3466 }
3467
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003468 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3469 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003470 InFlag, dl);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003471 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003472 InFlag = Chain.getValue(1);
3473
Dan Gohman98ca4f22009-08-05 01:29:28 +00003474 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3475 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003476}
3477
Dan Gohman98ca4f22009-08-05 01:29:28 +00003478SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003479PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003480 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003481 SelectionDAG &DAG = CLI.DAG;
Craig Toppera0ec3f92013-07-14 04:42:23 +00003482 SDLoc &dl = CLI.DL;
3483 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3484 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3485 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003486 SDValue Chain = CLI.Chain;
3487 SDValue Callee = CLI.Callee;
3488 bool &isTailCall = CLI.IsTailCall;
3489 CallingConv::ID CallConv = CLI.CallConv;
3490 bool isVarArg = CLI.IsVarArg;
3491
Evan Cheng0c439eb2010-01-27 00:07:07 +00003492 if (isTailCall)
3493 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3494 Ins, DAG);
3495
Bill Schmidt726c2372012-10-23 15:51:16 +00003496 if (PPCSubTarget.isSVR4ABI()) {
3497 if (PPCSubTarget.isPPC64())
3498 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3499 isTailCall, Outs, OutVals, Ins,
3500 dl, DAG, InVals);
3501 else
3502 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3503 isTailCall, Outs, OutVals, Ins,
3504 dl, DAG, InVals);
3505 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003506
Bill Schmidt726c2372012-10-23 15:51:16 +00003507 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3508 isTailCall, Outs, OutVals, Ins,
3509 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003510}
3511
3512SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003513PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3514 CallingConv::ID CallConv, bool isVarArg,
3515 bool isTailCall,
3516 const SmallVectorImpl<ISD::OutputArg> &Outs,
3517 const SmallVectorImpl<SDValue> &OutVals,
3518 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003519 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt419f3762012-09-19 15:42:13 +00003520 SmallVectorImpl<SDValue> &InVals) const {
3521 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003522 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003523
Dan Gohman98ca4f22009-08-05 01:29:28 +00003524 assert((CallConv == CallingConv::C ||
3525 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003526
Tilmann Schellerffd02002009-07-03 06:45:56 +00003527 unsigned PtrByteSize = 4;
3528
3529 MachineFunction &MF = DAG.getMachineFunction();
3530
3531 // Mark this function as potentially containing a function that contains a
3532 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3533 // and restoring the callers stack pointer in this functions epilog. This is
3534 // done because by tail calling the called function might overwrite the value
3535 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003536 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3537 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003538 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003539
Tilmann Schellerffd02002009-07-03 06:45:56 +00003540 // Count how many bytes are to be pushed on the stack, including the linkage
3541 // area, parameter list area and the part of the local variable space which
3542 // contains copies of aggregates which are passed by value.
3543
3544 // Assign locations to all of the outgoing arguments.
3545 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003546 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003547 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003548
3549 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003550 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003551
3552 if (isVarArg) {
3553 // Handle fixed and variable vector arguments differently.
3554 // Fixed vector arguments go into registers as long as registers are
3555 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003556 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003557
Tilmann Schellerffd02002009-07-03 06:45:56 +00003558 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003559 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003560 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003561 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003562
Dan Gohman98ca4f22009-08-05 01:29:28 +00003563 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003564 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3565 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003566 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003567 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3568 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003569 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003570
Tilmann Schellerffd02002009-07-03 06:45:56 +00003571 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003572#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003573 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003574 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003575#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003576 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003577 }
3578 }
3579 } else {
3580 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003581 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003582 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003583
Tilmann Schellerffd02002009-07-03 06:45:56 +00003584 // Assign locations to all of the outgoing aggregate by value arguments.
3585 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003586 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003587 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003588
3589 // Reserve stack space for the allocations in CCInfo.
3590 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3591
Bill Schmidt212af6a2013-02-06 17:33:58 +00003592 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003593
3594 // Size of the linkage area, parameter list area and the part of the local
3595 // space variable where copies of aggregates which are passed by value are
3596 // stored.
3597 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003598
Tilmann Schellerffd02002009-07-03 06:45:56 +00003599 // Calculate by how many bytes the stack has to be adjusted in case of tail
3600 // call optimization.
3601 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3602
3603 // Adjust the stack pointer for the new arguments...
3604 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003605 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3606 dl);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003607 SDValue CallSeqStart = Chain;
3608
3609 // Load the return address and frame pointer so it can be moved somewhere else
3610 // later.
3611 SDValue LROp, FPOp;
3612 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3613 dl);
3614
3615 // Set up a copy of the stack pointer for use loading and storing any
3616 // arguments that may not fit in the registers available for argument
3617 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003619
Tilmann Schellerffd02002009-07-03 06:45:56 +00003620 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3621 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3622 SmallVector<SDValue, 8> MemOpChains;
3623
Roman Divacky0aaa9192011-08-30 17:04:16 +00003624 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003625 // Walk the register/memloc assignments, inserting copies/loads.
3626 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3627 i != e;
3628 ++i) {
3629 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003630 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003631 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003632
Tilmann Schellerffd02002009-07-03 06:45:56 +00003633 if (Flags.isByVal()) {
3634 // Argument is an aggregate which is passed by value, thus we need to
3635 // create a copy of it in the local variable space of the current stack
3636 // frame (which is the stack frame of the caller) and pass the address of
3637 // this copy to the callee.
3638 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3639 CCValAssign &ByValVA = ByValArgLocs[j++];
3640 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003641
Tilmann Schellerffd02002009-07-03 06:45:56 +00003642 // Memory reserved in the local variable space of the callers stack frame.
3643 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003644
Tilmann Schellerffd02002009-07-03 06:45:56 +00003645 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3646 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003647
Tilmann Schellerffd02002009-07-03 06:45:56 +00003648 // Create a copy of the argument in the local area of the current
3649 // stack frame.
3650 SDValue MemcpyCall =
3651 CreateCopyOfByValArgument(Arg, PtrOff,
3652 CallSeqStart.getNode()->getOperand(0),
3653 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003654
Tilmann Schellerffd02002009-07-03 06:45:56 +00003655 // This must go outside the CALLSEQ_START..END.
3656 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003657 CallSeqStart.getNode()->getOperand(1),
3658 SDLoc(MemcpyCall));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003659 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3660 NewCallSeqStart.getNode());
3661 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003662
Tilmann Schellerffd02002009-07-03 06:45:56 +00003663 // Pass the address of the aggregate copy on the stack either in a
3664 // physical register or in the parameter list area of the current stack
3665 // frame to the callee.
3666 Arg = PtrOff;
3667 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003668
Tilmann Schellerffd02002009-07-03 06:45:56 +00003669 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003670 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003671 // Put argument in a physical register.
3672 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3673 } else {
3674 // Put argument in the parameter list area of the current stack frame.
3675 assert(VA.isMemLoc());
3676 unsigned LocMemOffset = VA.getLocMemOffset();
3677
3678 if (!isTailCall) {
3679 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3680 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3681
3682 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003683 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003684 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003685 } else {
3686 // Calculate and remember argument location.
3687 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3688 TailCallArguments);
3689 }
3690 }
3691 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003692
Tilmann Schellerffd02002009-07-03 06:45:56 +00003693 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003695 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003696
Tilmann Schellerffd02002009-07-03 06:45:56 +00003697 // Build a sequence of copy-to-reg nodes chained together with token chain
3698 // and flag operands which copy the outgoing args into the appropriate regs.
3699 SDValue InFlag;
3700 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3701 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3702 RegsToPass[i].second, InFlag);
3703 InFlag = Chain.getValue(1);
3704 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003705
Hal Finkel82b38212012-08-28 02:10:27 +00003706 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3707 // registers.
3708 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003709 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3710 SDValue Ops[] = { Chain, InFlag };
3711
Hal Finkel82b38212012-08-28 02:10:27 +00003712 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003713 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3714
Hal Finkel82b38212012-08-28 02:10:27 +00003715 InFlag = Chain.getValue(1);
3716 }
3717
Chris Lattnerb9082582010-11-14 23:42:06 +00003718 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003719 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3720 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003721
Dan Gohman98ca4f22009-08-05 01:29:28 +00003722 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3723 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3724 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003725}
3726
Bill Schmidt726c2372012-10-23 15:51:16 +00003727// Copy an argument into memory, being careful to do this outside the
3728// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003729SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003730PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3731 SDValue CallSeqStart,
3732 ISD::ArgFlagsTy Flags,
3733 SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003734 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00003735 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3736 CallSeqStart.getNode()->getOperand(0),
3737 Flags, DAG, dl);
3738 // The MEMCPY must go outside the CALLSEQ_START..END.
3739 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003740 CallSeqStart.getNode()->getOperand(1),
3741 SDLoc(MemcpyCall));
Bill Schmidt726c2372012-10-23 15:51:16 +00003742 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3743 NewCallSeqStart.getNode());
3744 return NewCallSeqStart;
3745}
3746
3747SDValue
3748PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003749 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003750 bool isTailCall,
3751 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003752 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003753 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003754 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003755 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003756
Bill Schmidt726c2372012-10-23 15:51:16 +00003757 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003758
Bill Schmidt726c2372012-10-23 15:51:16 +00003759 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3760 unsigned PtrByteSize = 8;
3761
3762 MachineFunction &MF = DAG.getMachineFunction();
3763
3764 // Mark this function as potentially containing a function that contains a
3765 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3766 // and restoring the callers stack pointer in this functions epilog. This is
3767 // done because by tail calling the called function might overwrite the value
3768 // in this function's (MF) stack pointer stack slot 0(SP).
3769 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3770 CallConv == CallingConv::Fast)
3771 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3772
3773 unsigned nAltivecParamsAtEnd = 0;
3774
3775 // Count how many bytes are to be pushed on the stack, including the linkage
3776 // area, and parameter passing area. We start with at least 48 bytes, which
3777 // is reserved space for [SP][CR][LR][3 x unused].
3778 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3779 // of this call.
3780 unsigned NumBytes =
3781 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3782 Outs, OutVals, nAltivecParamsAtEnd);
3783
3784 // Calculate by how many bytes the stack has to be adjusted in case of tail
3785 // call optimization.
3786 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3787
3788 // To protect arguments on the stack from being clobbered in a tail call,
3789 // force all the loads to happen before doing any other lowering.
3790 if (isTailCall)
3791 Chain = DAG.getStackArgumentTokenFactor(Chain);
3792
3793 // Adjust the stack pointer for the new arguments...
3794 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003795 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3796 dl);
Bill Schmidt726c2372012-10-23 15:51:16 +00003797 SDValue CallSeqStart = Chain;
3798
3799 // Load the return address and frame pointer so it can be move somewhere else
3800 // later.
3801 SDValue LROp, FPOp;
3802 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3803 dl);
3804
3805 // Set up a copy of the stack pointer for use loading and storing any
3806 // arguments that may not fit in the registers available for argument
3807 // passing.
3808 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3809
3810 // Figure out which arguments are going to go in registers, and which in
3811 // memory. Also, if this is a vararg function, floating point operations
3812 // must be stored to our stack, and loaded into integer regs as well, if
3813 // any integer regs are available for argument passing.
3814 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3815 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3816
3817 static const uint16_t GPR[] = {
3818 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3819 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3820 };
3821 static const uint16_t *FPR = GetFPR();
3822
3823 static const uint16_t VR[] = {
3824 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3825 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3826 };
3827 const unsigned NumGPRs = array_lengthof(GPR);
3828 const unsigned NumFPRs = 13;
3829 const unsigned NumVRs = array_lengthof(VR);
3830
3831 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3832 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3833
3834 SmallVector<SDValue, 8> MemOpChains;
3835 for (unsigned i = 0; i != NumOps; ++i) {
3836 SDValue Arg = OutVals[i];
3837 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3838
3839 // PtrOff will be used to store the current argument to the stack if a
3840 // register cannot be found for it.
3841 SDValue PtrOff;
3842
3843 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3844
3845 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3846
3847 // Promote integers to 64-bit values.
3848 if (Arg.getValueType() == MVT::i32) {
3849 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3850 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3851 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3852 }
3853
3854 // FIXME memcpy is used way more than necessary. Correctness first.
3855 // Note: "by value" is code for passing a structure by value, not
3856 // basic types.
3857 if (Flags.isByVal()) {
3858 // Note: Size includes alignment padding, so
3859 // struct x { short a; char b; }
3860 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3861 // These are the proper values we need for right-justifying the
3862 // aggregate in a parameter register.
3863 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003864
3865 // An empty aggregate parameter takes up no storage and no
3866 // registers.
3867 if (Size == 0)
3868 continue;
3869
Bill Schmidt726c2372012-10-23 15:51:16 +00003870 // All aggregates smaller than 8 bytes must be passed right-justified.
3871 if (Size==1 || Size==2 || Size==4) {
3872 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3873 if (GPR_idx != NumGPRs) {
3874 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3875 MachinePointerInfo(), VT,
3876 false, false, 0);
3877 MemOpChains.push_back(Load.getValue(1));
3878 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3879
3880 ArgOffset += PtrByteSize;
3881 continue;
3882 }
3883 }
3884
3885 if (GPR_idx == NumGPRs && Size < 8) {
3886 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3887 PtrOff.getValueType());
3888 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3889 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3890 CallSeqStart,
3891 Flags, DAG, dl);
3892 ArgOffset += PtrByteSize;
3893 continue;
3894 }
3895 // Copy entire object into memory. There are cases where gcc-generated
3896 // code assumes it is there, even if it could be put entirely into
3897 // registers. (This is not what the doc says.)
3898
3899 // FIXME: The above statement is likely due to a misunderstanding of the
3900 // documents. All arguments must be copied into the parameter area BY
3901 // THE CALLEE in the event that the callee takes the address of any
3902 // formal argument. That has not yet been implemented. However, it is
3903 // reasonable to use the stack area as a staging area for the register
3904 // load.
3905
3906 // Skip this for small aggregates, as we will use the same slot for a
3907 // right-justified copy, below.
3908 if (Size >= 8)
3909 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3910 CallSeqStart,
3911 Flags, DAG, dl);
3912
3913 // When a register is available, pass a small aggregate right-justified.
3914 if (Size < 8 && GPR_idx != NumGPRs) {
3915 // The easiest way to get this right-justified in a register
3916 // is to copy the structure into the rightmost portion of a
3917 // local variable slot, then load the whole slot into the
3918 // register.
3919 // FIXME: The memcpy seems to produce pretty awful code for
3920 // small aggregates, particularly for packed ones.
Matt Arsenault225ed702013-05-18 00:21:46 +00003921 // FIXME: It would be preferable to use the slot in the
Bill Schmidt726c2372012-10-23 15:51:16 +00003922 // parameter save area instead of a new local variable.
3923 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3924 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3925 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3926 CallSeqStart,
3927 Flags, DAG, dl);
3928
3929 // Load the slot into the register.
3930 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3931 MachinePointerInfo(),
3932 false, false, false, 0);
3933 MemOpChains.push_back(Load.getValue(1));
3934 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3935
3936 // Done with this argument.
3937 ArgOffset += PtrByteSize;
3938 continue;
3939 }
3940
3941 // For aggregates larger than PtrByteSize, copy the pieces of the
3942 // object that fit into registers from the parameter save area.
3943 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3944 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3945 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3946 if (GPR_idx != NumGPRs) {
3947 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3948 MachinePointerInfo(),
3949 false, false, false, 0);
3950 MemOpChains.push_back(Load.getValue(1));
3951 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3952 ArgOffset += PtrByteSize;
3953 } else {
3954 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3955 break;
3956 }
3957 }
3958 continue;
3959 }
3960
Craig Topper5a0910b2013-08-15 02:33:50 +00003961 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt726c2372012-10-23 15:51:16 +00003962 default: llvm_unreachable("Unexpected ValueType for argument!");
3963 case MVT::i32:
3964 case MVT::i64:
3965 if (GPR_idx != NumGPRs) {
3966 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3967 } else {
3968 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3969 true, isTailCall, false, MemOpChains,
3970 TailCallArguments, dl);
3971 }
3972 ArgOffset += PtrByteSize;
3973 break;
3974 case MVT::f32:
3975 case MVT::f64:
3976 if (FPR_idx != NumFPRs) {
3977 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3978
3979 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003980 // A single float or an aggregate containing only a single float
3981 // must be passed right-justified in the stack doubleword, and
3982 // in the GPR, if one is available.
3983 SDValue StoreOff;
Craig Topper5a0910b2013-08-15 02:33:50 +00003984 if (Arg.getSimpleValueType().SimpleTy == MVT::f32) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003985 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3986 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3987 } else
3988 StoreOff = PtrOff;
3989
3990 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003991 MachinePointerInfo(), false, false, 0);
3992 MemOpChains.push_back(Store);
3993
3994 // Float varargs are always shadowed in available integer registers
3995 if (GPR_idx != NumGPRs) {
3996 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3997 MachinePointerInfo(), false, false,
3998 false, 0);
3999 MemOpChains.push_back(Load.getValue(1));
4000 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4001 }
4002 } else if (GPR_idx != NumGPRs)
4003 // If we have any FPRs remaining, we may also have GPRs remaining.
4004 ++GPR_idx;
4005 } else {
4006 // Single-precision floating-point values are mapped to the
4007 // second (rightmost) word of the stack doubleword.
4008 if (Arg.getValueType() == MVT::f32) {
4009 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4010 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4011 }
4012
4013 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4014 true, isTailCall, false, MemOpChains,
4015 TailCallArguments, dl);
4016 }
4017 ArgOffset += 8;
4018 break;
4019 case MVT::v4f32:
4020 case MVT::v4i32:
4021 case MVT::v8i16:
4022 case MVT::v16i8:
4023 if (isVarArg) {
4024 // These go aligned on the stack, or in the corresponding R registers
4025 // when within range. The Darwin PPC ABI doc claims they also go in
4026 // V registers; in fact gcc does this only for arguments that are
4027 // prototyped, not for those that match the ... We do it for all
4028 // arguments, seems to work.
4029 while (ArgOffset % 16 !=0) {
4030 ArgOffset += PtrByteSize;
4031 if (GPR_idx != NumGPRs)
4032 GPR_idx++;
4033 }
4034 // We could elide this store in the case where the object fits
4035 // entirely in R registers. Maybe later.
4036 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4037 DAG.getConstant(ArgOffset, PtrVT));
4038 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4039 MachinePointerInfo(), false, false, 0);
4040 MemOpChains.push_back(Store);
4041 if (VR_idx != NumVRs) {
4042 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4043 MachinePointerInfo(),
4044 false, false, false, 0);
4045 MemOpChains.push_back(Load.getValue(1));
4046 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4047 }
4048 ArgOffset += 16;
4049 for (unsigned i=0; i<16; i+=PtrByteSize) {
4050 if (GPR_idx == NumGPRs)
4051 break;
4052 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4053 DAG.getConstant(i, PtrVT));
4054 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4055 false, false, false, 0);
4056 MemOpChains.push_back(Load.getValue(1));
4057 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4058 }
4059 break;
4060 }
4061
4062 // Non-varargs Altivec params generally go in registers, but have
4063 // stack space allocated at the end.
4064 if (VR_idx != NumVRs) {
4065 // Doesn't have GPR space allocated.
4066 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4067 } else {
4068 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4069 true, isTailCall, true, MemOpChains,
4070 TailCallArguments, dl);
4071 ArgOffset += 16;
4072 }
4073 break;
4074 }
4075 }
4076
4077 if (!MemOpChains.empty())
4078 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4079 &MemOpChains[0], MemOpChains.size());
4080
4081 // Check if this is an indirect call (MTCTR/BCTRL).
4082 // See PrepareCall() for more information about calls through function
4083 // pointers in the 64-bit SVR4 ABI.
4084 if (!isTailCall &&
4085 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4086 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4087 !isBLACompatibleAddress(Callee, DAG)) {
4088 // Load r2 into a virtual register and store it to the TOC save area.
4089 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4090 // TOC save area offset.
4091 SDValue PtrOff = DAG.getIntPtrConstant(40);
4092 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4093 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4094 false, false, 0);
4095 // R12 must contain the address of an indirect callee. This does not
4096 // mean the MTCTR instruction must use R12; it's easier to model this
4097 // as an extra parameter, so do that.
4098 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4099 }
4100
4101 // Build a sequence of copy-to-reg nodes chained together with token chain
4102 // and flag operands which copy the outgoing args into the appropriate regs.
4103 SDValue InFlag;
4104 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4105 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4106 RegsToPass[i].second, InFlag);
4107 InFlag = Chain.getValue(1);
4108 }
4109
4110 if (isTailCall)
4111 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4112 FPOp, true, TailCallArguments);
4113
4114 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4115 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4116 Ins, InVals);
4117}
4118
4119SDValue
4120PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4121 CallingConv::ID CallConv, bool isVarArg,
4122 bool isTailCall,
4123 const SmallVectorImpl<ISD::OutputArg> &Outs,
4124 const SmallVectorImpl<SDValue> &OutVals,
4125 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004126 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt726c2372012-10-23 15:51:16 +00004127 SmallVectorImpl<SDValue> &InVals) const {
4128
4129 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004130
Owen Andersone50ed302009-08-10 22:56:29 +00004131 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004133 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004134
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004135 MachineFunction &MF = DAG.getMachineFunction();
4136
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004137 // Mark this function as potentially containing a function that contains a
4138 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4139 // and restoring the callers stack pointer in this functions epilog. This is
4140 // done because by tail calling the called function might overwrite the value
4141 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004142 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4143 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004144 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4145
4146 unsigned nAltivecParamsAtEnd = 0;
4147
Chris Lattnerabde4602006-05-16 22:56:08 +00004148 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004149 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004150 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004151 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004152 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004153 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004154 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004155
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004156 // Calculate by how many bytes the stack has to be adjusted in case of tail
4157 // call optimization.
4158 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004159
Dan Gohman98ca4f22009-08-05 01:29:28 +00004160 // To protect arguments on the stack from being clobbered in a tail call,
4161 // force all the loads to happen before doing any other lowering.
4162 if (isTailCall)
4163 Chain = DAG.getStackArgumentTokenFactor(Chain);
4164
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004165 // Adjust the stack pointer for the new arguments...
4166 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00004167 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4168 dl);
Dan Gohman475871a2008-07-27 21:46:04 +00004169 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004170
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004171 // Load the return address and frame pointer so it can be move somewhere else
4172 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004173 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004174 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4175 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004176
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004177 // Set up a copy of the stack pointer for use loading and storing any
4178 // arguments that may not fit in the registers available for argument
4179 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004180 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004181 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004183 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004185
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004186 // Figure out which arguments are going to go in registers, and which in
4187 // memory. Also, if this is a vararg function, floating point operations
4188 // must be stored to our stack, and loaded into integer regs as well, if
4189 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004190 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004191 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004192
Craig Topperb78ca422012-03-11 07:16:55 +00004193 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004194 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4195 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4196 };
Craig Topperb78ca422012-03-11 07:16:55 +00004197 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004198 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4199 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4200 };
Craig Topperb78ca422012-03-11 07:16:55 +00004201 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004202
Craig Topperb78ca422012-03-11 07:16:55 +00004203 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004204 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4205 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4206 };
Owen Anderson718cb662007-09-07 04:06:50 +00004207 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004208 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004209 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004210
Craig Topperb78ca422012-03-11 07:16:55 +00004211 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004212
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004213 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004214 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4215
Dan Gohman475871a2008-07-27 21:46:04 +00004216 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004217 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004218 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004219 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004220
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004221 // PtrOff will be used to store the current argument to the stack if a
4222 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004223 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004224
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004225 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004226
Dale Johannesen39355f92009-02-04 02:34:38 +00004227 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004228
4229 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004231 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4232 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004234 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004235
Dale Johannesen8419dd62008-03-07 20:27:40 +00004236 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004237 // Note: "by value" is code for passing a structure by value, not
4238 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004239 if (Flags.isByVal()) {
4240 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004241 // Very small objects are passed right-justified. Everything else is
4242 // passed left-justified.
4243 if (Size==1 || Size==2) {
4244 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004245 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004246 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004247 MachinePointerInfo(), VT,
4248 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004249 MemOpChains.push_back(Load.getValue(1));
4250 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004251
4252 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004253 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004254 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4255 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004256 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004257 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4258 CallSeqStart,
4259 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004260 ArgOffset += PtrByteSize;
4261 }
4262 continue;
4263 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004264 // Copy entire object into memory. There are cases where gcc-generated
4265 // code assumes it is there, even if it could be put entirely into
4266 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004267 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4268 CallSeqStart,
4269 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004270
4271 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4272 // copy the pieces of the object that fit into registers from the
4273 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004274 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004275 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004276 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004277 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004278 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4279 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004280 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004281 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004282 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004283 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004284 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004285 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004286 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004287 }
4288 }
4289 continue;
4290 }
4291
Craig Topper5a0910b2013-08-15 02:33:50 +00004292 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004293 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 case MVT::i32:
4295 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004296 if (GPR_idx != NumGPRs) {
4297 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004298 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004299 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4300 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004301 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004302 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004303 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004304 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 case MVT::f32:
4306 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004307 if (FPR_idx != NumFPRs) {
4308 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4309
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004310 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004311 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4312 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004313 MemOpChains.push_back(Store);
4314
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004315 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004316 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004317 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004318 MachinePointerInfo(), false, false,
4319 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004320 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004321 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004322 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004324 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004325 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004326 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4327 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004328 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004329 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004330 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004331 }
4332 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004333 // If we have any FPRs remaining, we may also have GPRs remaining.
4334 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4335 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004336 if (GPR_idx != NumGPRs)
4337 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004338 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004339 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4340 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004341 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004342 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004343 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4344 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004345 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004346 if (isPPC64)
4347 ArgOffset += 8;
4348 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004350 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004351 case MVT::v4f32:
4352 case MVT::v4i32:
4353 case MVT::v8i16:
4354 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004355 if (isVarArg) {
4356 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004357 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004358 // V registers; in fact gcc does this only for arguments that are
4359 // prototyped, not for those that match the ... We do it for all
4360 // arguments, seems to work.
4361 while (ArgOffset % 16 !=0) {
4362 ArgOffset += PtrByteSize;
4363 if (GPR_idx != NumGPRs)
4364 GPR_idx++;
4365 }
4366 // We could elide this store in the case where the object fits
4367 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004368 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004369 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004370 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4371 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004372 MemOpChains.push_back(Store);
4373 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004374 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004375 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004376 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004377 MemOpChains.push_back(Load.getValue(1));
4378 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4379 }
4380 ArgOffset += 16;
4381 for (unsigned i=0; i<16; i+=PtrByteSize) {
4382 if (GPR_idx == NumGPRs)
4383 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004384 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004385 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004386 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004387 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004388 MemOpChains.push_back(Load.getValue(1));
4389 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4390 }
4391 break;
4392 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004393
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004394 // Non-varargs Altivec params generally go in registers, but have
4395 // stack space allocated at the end.
4396 if (VR_idx != NumVRs) {
4397 // Doesn't have GPR space allocated.
4398 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4399 } else if (nAltivecParamsAtEnd==0) {
4400 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004401 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4402 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004403 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004404 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004405 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004406 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004407 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004408 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004409 // If all Altivec parameters fit in registers, as they usually do,
4410 // they get stack space following the non-Altivec parameters. We
4411 // don't track this here because nobody below needs it.
4412 // If there are more Altivec parameters than fit in registers emit
4413 // the stores here.
4414 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4415 unsigned j = 0;
4416 // Offset is aligned; skip 1st 12 params which go in V registers.
4417 ArgOffset = ((ArgOffset+15)/16)*16;
4418 ArgOffset += 12*16;
4419 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004420 SDValue Arg = OutVals[i];
4421 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4423 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004424 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004425 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004426 // We are emitting Altivec params in order.
4427 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4428 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004429 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004430 ArgOffset += 16;
4431 }
4432 }
4433 }
4434 }
4435
Chris Lattner9a2a4972006-05-17 06:01:33 +00004436 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004438 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004439
Dale Johannesenf7b73042010-03-09 20:15:42 +00004440 // On Darwin, R12 must contain the address of an indirect callee. This does
4441 // not mean the MTCTR instruction must use R12; it's easier to model this as
4442 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004443 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004444 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4445 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4446 !isBLACompatibleAddress(Callee, DAG))
4447 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4448 PPC::R12), Callee));
4449
Chris Lattner9a2a4972006-05-17 06:01:33 +00004450 // Build a sequence of copy-to-reg nodes chained together with token chain
4451 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004452 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004453 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004454 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004455 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004456 InFlag = Chain.getValue(1);
4457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004458
Chris Lattnerb9082582010-11-14 23:42:06 +00004459 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004460 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4461 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004462
Dan Gohman98ca4f22009-08-05 01:29:28 +00004463 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4464 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4465 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004466}
4467
Hal Finkeld712f932011-10-14 19:51:36 +00004468bool
4469PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4470 MachineFunction &MF, bool isVarArg,
4471 const SmallVectorImpl<ISD::OutputArg> &Outs,
4472 LLVMContext &Context) const {
4473 SmallVector<CCValAssign, 16> RVLocs;
4474 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4475 RVLocs, Context);
4476 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4477}
4478
Dan Gohman98ca4f22009-08-05 01:29:28 +00004479SDValue
4480PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004481 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004482 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004483 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004484 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004485
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004486 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004487 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004488 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004489 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004490
Dan Gohman475871a2008-07-27 21:46:04 +00004491 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004492 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004493
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004494 // Copy the result values into the output registers.
4495 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4496 CCValAssign &VA = RVLocs[i];
4497 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004498
4499 SDValue Arg = OutVals[i];
4500
4501 switch (VA.getLocInfo()) {
4502 default: llvm_unreachable("Unknown loc info!");
4503 case CCValAssign::Full: break;
4504 case CCValAssign::AExt:
4505 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4506 break;
4507 case CCValAssign::ZExt:
4508 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4509 break;
4510 case CCValAssign::SExt:
4511 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4512 break;
4513 }
4514
4515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004516 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004517 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004518 }
4519
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004520 RetOps[0] = Chain; // Update chain.
4521
4522 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004523 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004524 RetOps.push_back(Flag);
4525
4526 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4527 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004528}
4529
Dan Gohman475871a2008-07-27 21:46:04 +00004530SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004531 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004532 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004533 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004534
Jim Laskeyefc7e522006-12-04 22:04:42 +00004535 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004536 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004537
4538 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004539 bool isPPC64 = Subtarget.isPPC64();
4540 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004541 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004542
4543 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004544 SDValue Chain = Op.getOperand(0);
4545 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004546
Jim Laskeyefc7e522006-12-04 22:04:42 +00004547 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004548 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4549 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004550 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004551
Jim Laskeyefc7e522006-12-04 22:04:42 +00004552 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004553 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004554
Jim Laskeyefc7e522006-12-04 22:04:42 +00004555 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004556 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004557 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004558}
4559
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004560
4561
Dan Gohman475871a2008-07-27 21:46:04 +00004562SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004563PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004564 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004565 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004566 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004567 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004568
4569 // Get current frame pointer save index. The users of this index will be
4570 // primarily DYNALLOC instructions.
4571 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4572 int RASI = FI->getReturnAddrSaveIndex();
4573
4574 // If the frame pointer save index hasn't been defined yet.
4575 if (!RASI) {
4576 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004577 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004578 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004579 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004580 // Save the result.
4581 FI->setReturnAddrSaveIndex(RASI);
4582 }
4583 return DAG.getFrameIndex(RASI, PtrVT);
4584}
4585
Dan Gohman475871a2008-07-27 21:46:04 +00004586SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004587PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4588 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004589 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004590 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004591 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004592
4593 // Get current frame pointer save index. The users of this index will be
4594 // primarily DYNALLOC instructions.
4595 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4596 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004597
Jim Laskey2f616bf2006-11-16 22:43:37 +00004598 // If the frame pointer save index hasn't been defined yet.
4599 if (!FPSI) {
4600 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004601 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004602 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004603
Jim Laskey2f616bf2006-11-16 22:43:37 +00004604 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004605 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004606 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004607 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004608 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004609 return DAG.getFrameIndex(FPSI, PtrVT);
4610}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004611
Dan Gohman475871a2008-07-27 21:46:04 +00004612SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004613 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004614 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004615 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004616 SDValue Chain = Op.getOperand(0);
4617 SDValue Size = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004618 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004619
Jim Laskey2f616bf2006-11-16 22:43:37 +00004620 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004621 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004622 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004623 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004624 DAG.getConstant(0, PtrVT), Size);
4625 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004626 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004627 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004628 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004629 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004630 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004631}
4632
Hal Finkel7ee74a62013-03-21 21:37:52 +00004633SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4634 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004635 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004636 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4637 DAG.getVTList(MVT::i32, MVT::Other),
4638 Op.getOperand(0), Op.getOperand(1));
4639}
4640
4641SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4642 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004643 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004644 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4645 Op.getOperand(0), Op.getOperand(1));
4646}
4647
Chris Lattner1a635d62006-04-14 06:01:58 +00004648/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4649/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004650SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004651 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004652 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4653 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004654 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004655
Hal Finkel59889f72013-04-07 22:11:09 +00004656 // We might be able to do better than this under some circumstances, but in
4657 // general, fsel-based lowering of select is a finite-math-only optimization.
4658 // For more information, see section F.3 of the 2.06 ISA specification.
4659 if (!DAG.getTarget().Options.NoInfsFPMath ||
4660 !DAG.getTarget().Options.NoNaNsFPMath)
4661 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004662
Hal Finkel59889f72013-04-07 22:11:09 +00004663 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004664
Owen Andersone50ed302009-08-10 22:56:29 +00004665 EVT ResVT = Op.getValueType();
4666 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004667 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4668 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004669 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004670
Chris Lattner1a635d62006-04-14 06:01:58 +00004671 // If the RHS of the comparison is a 0.0, we don't need to do the
4672 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004673 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004674 if (isFloatingPointZero(RHS))
4675 switch (CC) {
4676 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004677 case ISD::SETNE:
4678 std::swap(TV, FV);
4679 case ISD::SETEQ:
4680 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4681 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4682 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4683 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4684 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4685 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4686 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004687 case ISD::SETULT:
4688 case ISD::SETLT:
4689 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004690 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004691 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004692 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4693 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004694 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004695 case ISD::SETUGT:
4696 case ISD::SETGT:
4697 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004698 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004699 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4701 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004702 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004704 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004705
Dan Gohman475871a2008-07-27 21:46:04 +00004706 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004707 switch (CC) {
4708 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004709 case ISD::SETNE:
4710 std::swap(TV, FV);
4711 case ISD::SETEQ:
4712 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4713 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4714 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4715 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4716 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4717 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4718 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4719 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004720 case ISD::SETULT:
4721 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004722 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4724 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004725 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004726 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004727 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004728 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4730 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004731 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004732 case ISD::SETUGT:
4733 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004734 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4736 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004737 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004738 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004739 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004740 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4742 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004743 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004744 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004745 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004746}
4747
Chris Lattner1f873002007-11-28 18:44:47 +00004748// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004749SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004750 SDLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004751 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004752 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004753 if (Src.getValueType() == MVT::f32)
4754 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004755
Dan Gohman475871a2008-07-27 21:46:04 +00004756 SDValue Tmp;
Craig Topper5a0910b2013-08-15 02:33:50 +00004757 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004758 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004759 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004760 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004761 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4762 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004764 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004766 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4767 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004768 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4769 PPCISD::FCTIDUZ,
4770 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004771 break;
4772 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004773
Chris Lattner1a635d62006-04-14 06:01:58 +00004774 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004775 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4776 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4777 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4778 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4779 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004780
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004781 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004782 SDValue Chain;
4783 if (i32Stack) {
4784 MachineFunction &MF = DAG.getMachineFunction();
4785 MachineMemOperand *MMO =
4786 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4787 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4788 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4789 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4790 MVT::i32, MMO);
4791 } else
4792 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4793 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004794
4795 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4796 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004797 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004798 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004799 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004800 MPI = MachinePointerInfo();
4801 }
4802
4803 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004804 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004805}
4806
Hal Finkel46479192013-04-01 17:52:07 +00004807SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004808 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004809 SDLoc dl(Op);
Dan Gohman034f60e2008-03-11 01:59:03 +00004810 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004812 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004813
Hal Finkel46479192013-04-01 17:52:07 +00004814 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4815 "UINT_TO_FP is supported only with FPCVT");
4816
4817 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004818 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004819 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4820 (Op.getOpcode() == ISD::UINT_TO_FP ?
4821 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4822 (Op.getOpcode() == ISD::UINT_TO_FP ?
4823 PPCISD::FCFIDU : PPCISD::FCFID);
4824 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4825 MVT::f32 : MVT::f64;
4826
Owen Anderson825b72b2009-08-11 20:47:22 +00004827 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004828 SDValue SINT = Op.getOperand(0);
4829 // When converting to single-precision, we actually need to convert
4830 // to double-precision first and then round to single-precision.
4831 // To avoid double-rounding effects during that operation, we have
4832 // to prepare the input operand. Bits that might be truncated when
4833 // converting to double-precision are replaced by a bit that won't
4834 // be lost at this stage, but is below the single-precision rounding
4835 // position.
4836 //
4837 // However, if -enable-unsafe-fp-math is in effect, accept double
4838 // rounding to avoid the extra overhead.
4839 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004840 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004841 !DAG.getTarget().Options.UnsafeFPMath) {
4842
4843 // Twiddle input to make sure the low 11 bits are zero. (If this
4844 // is the case, we are guaranteed the value will fit into the 53 bit
4845 // mantissa of an IEEE double-precision value without rounding.)
4846 // If any of those low 11 bits were not zero originally, make sure
4847 // bit 12 (value 2048) is set instead, so that the final rounding
4848 // to single-precision gets the correct result.
4849 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4850 SINT, DAG.getConstant(2047, MVT::i64));
4851 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4852 Round, DAG.getConstant(2047, MVT::i64));
4853 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4854 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4855 Round, DAG.getConstant(-2048, MVT::i64));
4856
4857 // However, we cannot use that value unconditionally: if the magnitude
4858 // of the input value is small, the bit-twiddling we did above might
4859 // end up visibly changing the output. Fortunately, in that case, we
4860 // don't need to twiddle bits since the original input will convert
4861 // exactly to double-precision floating-point already. Therefore,
4862 // construct a conditional to use the original value if the top 11
4863 // bits are all sign-bit copies, and use the rounded value computed
4864 // above otherwise.
4865 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4866 SINT, DAG.getConstant(53, MVT::i32));
4867 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4868 Cond, DAG.getConstant(1, MVT::i64));
4869 Cond = DAG.getSetCC(dl, MVT::i32,
4870 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4871
4872 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4873 }
Hal Finkel46479192013-04-01 17:52:07 +00004874
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004875 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004876 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4877
4878 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004879 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004881 return FP;
4882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004883
Owen Anderson825b72b2009-08-11 20:47:22 +00004884 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004885 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004886 // Since we only generate this in 64-bit mode, we can take advantage of
4887 // 64-bit registers. In particular, sign extend the input value into the
4888 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4889 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004890 MachineFunction &MF = DAG.getMachineFunction();
4891 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004892 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004893
Hal Finkel8049ab12013-03-31 10:12:51 +00004894 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004895 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004896 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4897 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004898
Hal Finkel8049ab12013-03-31 10:12:51 +00004899 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4900 MachinePointerInfo::getFixedStack(FrameIdx),
4901 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004902
Hal Finkel8049ab12013-03-31 10:12:51 +00004903 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4904 "Expected an i32 store");
4905 MachineMemOperand *MMO =
4906 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4907 MachineMemOperand::MOLoad, 4, 4);
4908 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004909 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4910 PPCISD::LFIWZX : PPCISD::LFIWAX,
4911 dl, DAG.getVTList(MVT::f64, MVT::Other),
4912 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004913 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004914 assert(PPCSubTarget.isPPC64() &&
4915 "i32->FP without LFIWAX supported only on PPC64");
4916
Hal Finkel8049ab12013-03-31 10:12:51 +00004917 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4918 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4919
4920 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4921 Op.getOperand(0));
4922
4923 // STD the extended value into the stack slot.
4924 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4925 MachinePointerInfo::getFixedStack(FrameIdx),
4926 false, false, 0);
4927
4928 // Load the value as a double.
4929 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4930 MachinePointerInfo::getFixedStack(FrameIdx),
4931 false, false, false, 0);
4932 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004933
Chris Lattner1a635d62006-04-14 06:01:58 +00004934 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004935 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4936 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004937 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004938 return FP;
4939}
4940
Dan Gohmand858e902010-04-17 15:26:15 +00004941SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4942 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004943 SDLoc dl(Op);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004944 /*
4945 The rounding mode is in bits 30:31 of FPSR, and has the following
4946 settings:
4947 00 Round to nearest
4948 01 Round to 0
4949 10 Round to +inf
4950 11 Round to -inf
4951
4952 FLT_ROUNDS, on the other hand, expects the following:
4953 -1 Undefined
4954 0 Round to 0
4955 1 Round to nearest
4956 2 Round to +inf
4957 3 Round to -inf
4958
4959 To perform the conversion, we do:
4960 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4961 */
4962
4963 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004964 EVT VT = Op.getValueType();
4965 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004966 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004967
4968 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004969 EVT NodeTys[] = {
4970 MVT::f64, // return register
4971 MVT::Glue // unused in this context
4972 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004973 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004974
4975 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004976 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004977 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004978 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004979 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004980
4981 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004982 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004983 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004984 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004985 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004986
4987 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004988 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 DAG.getNode(ISD::AND, dl, MVT::i32,
4990 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004991 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 DAG.getNode(ISD::SRL, dl, MVT::i32,
4993 DAG.getNode(ISD::AND, dl, MVT::i32,
4994 DAG.getNode(ISD::XOR, dl, MVT::i32,
4995 CWD, DAG.getConstant(3, MVT::i32)),
4996 DAG.getConstant(3, MVT::i32)),
4997 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004998
Dan Gohman475871a2008-07-27 21:46:04 +00004999 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00005000 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005001
Duncan Sands83ec4b62008-06-06 12:08:01 +00005002 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00005003 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005004}
5005
Dan Gohmand858e902010-04-17 15:26:15 +00005006SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005007 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005008 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005009 SDLoc dl(Op);
Dan Gohman9ed06db2008-03-07 20:36:53 +00005010 assert(Op.getNumOperands() == 3 &&
5011 VT == Op.getOperand(1).getValueType() &&
5012 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005013
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005014 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005015 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005016 SDValue Lo = Op.getOperand(0);
5017 SDValue Hi = Op.getOperand(1);
5018 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005019 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005020
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005021 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005022 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005023 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5024 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5025 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5026 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005027 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005028 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5029 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5030 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005031 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005032 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005033}
5034
Dan Gohmand858e902010-04-17 15:26:15 +00005035SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005036 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005037 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005038 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005039 assert(Op.getNumOperands() == 3 &&
5040 VT == Op.getOperand(1).getValueType() &&
5041 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005042
Dan Gohman9ed06db2008-03-07 20:36:53 +00005043 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005044 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005045 SDValue Lo = Op.getOperand(0);
5046 SDValue Hi = Op.getOperand(1);
5047 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005048 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005049
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005050 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005051 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005052 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5053 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5054 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5055 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005056 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005057 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5058 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5059 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005060 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005061 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005062}
5063
Dan Gohmand858e902010-04-17 15:26:15 +00005064SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005065 SDLoc dl(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005066 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005067 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005068 assert(Op.getNumOperands() == 3 &&
5069 VT == Op.getOperand(1).getValueType() &&
5070 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005071
Dan Gohman9ed06db2008-03-07 20:36:53 +00005072 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005073 SDValue Lo = Op.getOperand(0);
5074 SDValue Hi = Op.getOperand(1);
5075 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005076 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005077
Dale Johannesenf5d97892009-02-04 01:48:28 +00005078 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005079 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005080 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5081 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5082 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5083 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005084 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005085 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5086 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5087 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005088 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005089 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005090 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005091}
5092
5093//===----------------------------------------------------------------------===//
5094// Vector related lowering.
5095//
5096
Chris Lattner4a998b92006-04-17 06:00:21 +00005097/// BuildSplatI - Build a canonical splati of Val with an element size of
5098/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005099static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005100 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005101 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005102
Owen Andersone50ed302009-08-10 22:56:29 +00005103 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005105 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005106
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005108
Chris Lattner70fa4932006-12-01 01:45:39 +00005109 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5110 if (Val == -1)
5111 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005112
Owen Andersone50ed302009-08-10 22:56:29 +00005113 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005114
Chris Lattner4a998b92006-04-17 06:00:21 +00005115 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005116 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005117 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005118 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005119 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5120 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005121 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005122}
5123
Hal Finkel80d10de2013-05-24 23:00:14 +00005124/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5125/// specified intrinsic ID.
5126static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005127 SelectionDAG &DAG, SDLoc dl,
Hal Finkel80d10de2013-05-24 23:00:14 +00005128 EVT DestVT = MVT::Other) {
5129 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5130 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5131 DAG.getConstant(IID, MVT::i32), Op);
5132}
5133
Chris Lattnere7c768e2006-04-18 03:24:30 +00005134/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005135/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005136static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005137 SelectionDAG &DAG, SDLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005138 EVT DestVT = MVT::Other) {
5139 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005140 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005142}
5143
Chris Lattnere7c768e2006-04-18 03:24:30 +00005144/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5145/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005146static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005147 SDValue Op2, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005148 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005150 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005151 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005152}
5153
5154
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005155/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5156/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005157static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005158 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005159 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005160 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5161 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005162
Nate Begeman9008ca62009-04-27 18:41:29 +00005163 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005164 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005165 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005166 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005167 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005168}
5169
Chris Lattnerf1b47082006-04-14 05:19:18 +00005170// If this is a case we can't handle, return null and let the default
5171// expansion code take care of it. If we CAN select this case, and if it
5172// selects to a single instruction, return Op. Otherwise, if we can codegen
5173// this case more efficiently than a constant pool load, lower it to the
5174// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005175SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5176 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005177 SDLoc dl(Op);
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005178 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5179 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005180
Bob Wilson24e338e2009-03-02 23:24:16 +00005181 // Check if this is a splat of a constant value.
5182 APInt APSplatBits, APSplatUndef;
5183 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005184 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005185 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005186 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005187 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005188
Bob Wilsonf2950b02009-03-03 19:26:27 +00005189 unsigned SplatBits = APSplatBits.getZExtValue();
5190 unsigned SplatUndef = APSplatUndef.getZExtValue();
5191 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005192
Bob Wilsonf2950b02009-03-03 19:26:27 +00005193 // First, handle single instruction cases.
5194
5195 // All zeros?
5196 if (SplatBits == 0) {
5197 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005198 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5199 SDValue Z = DAG.getConstant(0, MVT::i32);
5200 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005201 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005202 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005203 return Op;
5204 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005205
Bob Wilsonf2950b02009-03-03 19:26:27 +00005206 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5207 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5208 (32-SplatBitSize));
5209 if (SextVal >= -16 && SextVal <= 15)
5210 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005211
5212
Bob Wilsonf2950b02009-03-03 19:26:27 +00005213 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Bob Wilsonf2950b02009-03-03 19:26:27 +00005215 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005216 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5217 // If this value is in the range [17,31] and is odd, use:
5218 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5219 // If this value is in the range [-31,-17] and is odd, use:
5220 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5221 // Note the last two are three-instruction sequences.
5222 if (SextVal >= -32 && SextVal <= 31) {
5223 // To avoid having these optimizations undone by constant folding,
5224 // we convert to a pseudo that will be expanded later into one of
5225 // the above forms.
5226 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005227 EVT VT = Op.getValueType();
5228 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5229 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5230 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005231 }
5232
5233 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5234 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5235 // for fneg/fabs.
5236 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5237 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005238 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005239
5240 // Make the VSLW intrinsic, computing 0x8000_0000.
5241 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5242 OnesV, DAG, dl);
5243
5244 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005246 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005247 }
5248
5249 // Check to see if this is a wide variety of vsplti*, binop self cases.
5250 static const signed char SplatCsts[] = {
5251 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5252 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5253 };
5254
5255 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5256 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5257 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5258 int i = SplatCsts[idx];
5259
5260 // Figure out what shift amount will be used by altivec if shifted by i in
5261 // this splat size.
5262 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5263
5264 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005265 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005267 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5268 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5269 Intrinsic::ppc_altivec_vslw
5270 };
5271 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005272 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005274
Bob Wilsonf2950b02009-03-03 19:26:27 +00005275 // vsplti + srl self.
5276 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005278 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5279 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5280 Intrinsic::ppc_altivec_vsrw
5281 };
5282 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005283 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005284 }
5285
Bob Wilsonf2950b02009-03-03 19:26:27 +00005286 // vsplti + sra self.
5287 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005288 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005289 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5290 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5291 Intrinsic::ppc_altivec_vsraw
5292 };
5293 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005294 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005295 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005296
Bob Wilsonf2950b02009-03-03 19:26:27 +00005297 // vsplti + rol self.
5298 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5299 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005301 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5302 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5303 Intrinsic::ppc_altivec_vrlw
5304 };
5305 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005306 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005307 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005308
Bob Wilsonf2950b02009-03-03 19:26:27 +00005309 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005310 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005311 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005312 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005313 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005314 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005315 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005316 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005317 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005318 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005319 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005320 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005321 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005322 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5323 }
5324 }
5325
Dan Gohman475871a2008-07-27 21:46:04 +00005326 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005327}
5328
Chris Lattner59138102006-04-17 05:28:54 +00005329/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5330/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005331static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005332 SDValue RHS, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005333 SDLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005334 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005335 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005336 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005337
Chris Lattner59138102006-04-17 05:28:54 +00005338 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005339 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005340 OP_VMRGHW,
5341 OP_VMRGLW,
5342 OP_VSPLTISW0,
5343 OP_VSPLTISW1,
5344 OP_VSPLTISW2,
5345 OP_VSPLTISW3,
5346 OP_VSLDOI4,
5347 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005348 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005349 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005350
Chris Lattner59138102006-04-17 05:28:54 +00005351 if (OpNum == OP_COPY) {
5352 if (LHSID == (1*9+2)*9+3) return LHS;
5353 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5354 return RHS;
5355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005356
Dan Gohman475871a2008-07-27 21:46:04 +00005357 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005358 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5359 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005360
Nate Begeman9008ca62009-04-27 18:41:29 +00005361 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005362 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005363 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005364 case OP_VMRGHW:
5365 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5366 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5367 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5368 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5369 break;
5370 case OP_VMRGLW:
5371 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5372 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5373 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5374 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5375 break;
5376 case OP_VSPLTISW0:
5377 for (unsigned i = 0; i != 16; ++i)
5378 ShufIdxs[i] = (i&3)+0;
5379 break;
5380 case OP_VSPLTISW1:
5381 for (unsigned i = 0; i != 16; ++i)
5382 ShufIdxs[i] = (i&3)+4;
5383 break;
5384 case OP_VSPLTISW2:
5385 for (unsigned i = 0; i != 16; ++i)
5386 ShufIdxs[i] = (i&3)+8;
5387 break;
5388 case OP_VSPLTISW3:
5389 for (unsigned i = 0; i != 16; ++i)
5390 ShufIdxs[i] = (i&3)+12;
5391 break;
5392 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005393 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005394 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005395 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005396 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005397 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005398 }
Owen Andersone50ed302009-08-10 22:56:29 +00005399 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005400 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5401 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005403 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005404}
5405
Chris Lattnerf1b47082006-04-14 05:19:18 +00005406/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5407/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5408/// return the code it can be lowered into. Worst case, it can always be
5409/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005410SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005411 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005412 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005413 SDValue V1 = Op.getOperand(0);
5414 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005415 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005416 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005417
Chris Lattnerf1b47082006-04-14 05:19:18 +00005418 // Cases that are handled by instructions that take permute immediates
5419 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5420 // selected by the instruction selector.
5421 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005422 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5423 PPC::isSplatShuffleMask(SVOp, 2) ||
5424 PPC::isSplatShuffleMask(SVOp, 4) ||
5425 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5426 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5427 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5428 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5429 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5430 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5431 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5432 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5433 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005434 return Op;
5435 }
5436 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005437
Chris Lattnerf1b47082006-04-14 05:19:18 +00005438 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5439 // and produce a fixed permutation. If any of these match, do not lower to
5440 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005441 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5442 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5443 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5444 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5445 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5446 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5447 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5448 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5449 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005450 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005451
Chris Lattner59138102006-04-17 05:28:54 +00005452 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5453 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005454 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005455
Chris Lattner59138102006-04-17 05:28:54 +00005456 unsigned PFIndexes[4];
5457 bool isFourElementShuffle = true;
5458 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5459 unsigned EltNo = 8; // Start out undef.
5460 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005461 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005462 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005463
Nate Begeman9008ca62009-04-27 18:41:29 +00005464 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005465 if ((ByteSource & 3) != j) {
5466 isFourElementShuffle = false;
5467 break;
5468 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005469
Chris Lattner59138102006-04-17 05:28:54 +00005470 if (EltNo == 8) {
5471 EltNo = ByteSource/4;
5472 } else if (EltNo != ByteSource/4) {
5473 isFourElementShuffle = false;
5474 break;
5475 }
5476 }
5477 PFIndexes[i] = EltNo;
5478 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005479
5480 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005481 // perfect shuffle vector to determine if it is cost effective to do this as
5482 // discrete instructions, or whether we should use a vperm.
5483 if (isFourElementShuffle) {
5484 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005485 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005486 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Chris Lattner59138102006-04-17 05:28:54 +00005488 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5489 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
Chris Lattner59138102006-04-17 05:28:54 +00005491 // Determining when to avoid vperm is tricky. Many things affect the cost
5492 // of vperm, particularly how many times the perm mask needs to be computed.
5493 // For example, if the perm mask can be hoisted out of a loop or is already
5494 // used (perhaps because there are multiple permutes with the same shuffle
5495 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5496 // the loop requires an extra register.
5497 //
5498 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005499 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005500 // available, if this block is within a loop, we should avoid using vperm
5501 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005502 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005503 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005504 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005505
Chris Lattnerf1b47082006-04-14 05:19:18 +00005506 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5507 // vector that will get spilled to the constant pool.
5508 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005509
Chris Lattnerf1b47082006-04-14 05:19:18 +00005510 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5511 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005512 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005513 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Dan Gohman475871a2008-07-27 21:46:04 +00005515 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005516 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5517 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005518
Chris Lattnerf1b47082006-04-14 05:19:18 +00005519 for (unsigned j = 0; j != BytesPerElement; ++j)
5520 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005522 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005523
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005525 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005526 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005527}
5528
Chris Lattner90564f22006-04-18 17:59:36 +00005529/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5530/// altivec comparison. If it is, return true and fill in Opc/isDot with
5531/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005532static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005533 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005534 unsigned IntrinsicID =
5535 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005536 CompareOpc = -1;
5537 isDot = false;
5538 switch (IntrinsicID) {
5539 default: return false;
5540 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005541 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5542 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5543 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5544 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5545 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5546 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5547 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5548 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5549 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5550 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5551 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5552 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5553 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005554
Chris Lattner1a635d62006-04-14 06:01:58 +00005555 // Normal Comparisons.
5556 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5557 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5558 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5559 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5560 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5561 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5562 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5563 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5564 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5565 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5566 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5567 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5568 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5569 }
Chris Lattner90564f22006-04-18 17:59:36 +00005570 return true;
5571}
5572
5573/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5574/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005575SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005576 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005577 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5578 // opcode number of the comparison.
Andrew Trickac6d9be2013-05-25 02:42:55 +00005579 SDLoc dl(Op);
Chris Lattner90564f22006-04-18 17:59:36 +00005580 int CompareOpc;
5581 bool isDot;
5582 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005583 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005584
Chris Lattner90564f22006-04-18 17:59:36 +00005585 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005586 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005587 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005588 Op.getOperand(1), Op.getOperand(2),
5589 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005590 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005591 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005592
Chris Lattner1a635d62006-04-14 06:01:58 +00005593 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005594 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005595 Op.getOperand(2), // LHS
5596 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005598 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005599 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005600 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005601
Chris Lattner1a635d62006-04-14 06:01:58 +00005602 // Now that we have the comparison, emit a copy from the CR to a GPR.
5603 // This is flagged to the above dot comparison.
Ulrich Weigand965b20e2013-07-03 17:05:42 +00005604 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005606 CompNode.getValue(1));
5607
Chris Lattner1a635d62006-04-14 06:01:58 +00005608 // Unpack the result based on how the target uses it.
5609 unsigned BitNo; // Bit # of CR6.
5610 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005611 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005612 default: // Can't happen, don't crash on invalid number though.
5613 case 0: // Return the value of the EQ bit of CR6.
5614 BitNo = 0; InvertBit = false;
5615 break;
5616 case 1: // Return the inverted value of the EQ bit of CR6.
5617 BitNo = 0; InvertBit = true;
5618 break;
5619 case 2: // Return the value of the LT bit of CR6.
5620 BitNo = 2; InvertBit = false;
5621 break;
5622 case 3: // Return the inverted value of the LT bit of CR6.
5623 BitNo = 2; InvertBit = true;
5624 break;
5625 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005626
Chris Lattner1a635d62006-04-14 06:01:58 +00005627 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5629 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005630 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5632 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005633
Chris Lattner1a635d62006-04-14 06:01:58 +00005634 // If we are supposed to, toggle the bit.
5635 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5637 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005638 return Flags;
5639}
5640
Scott Michelfdc40a02009-02-17 22:15:04 +00005641SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005642 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005643 SDLoc dl(Op);
Chris Lattner1a635d62006-04-14 06:01:58 +00005644 // Create a stack slot that is 16-byte aligned.
5645 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005646 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005647 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005648 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005649
Chris Lattner1a635d62006-04-14 06:01:58 +00005650 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005651 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005652 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005653 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005654 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005655 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005656 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005657}
5658
Dan Gohmand858e902010-04-17 15:26:15 +00005659SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005660 SDLoc dl(Op);
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005662 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005663
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5665 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005666
Dan Gohman475871a2008-07-27 21:46:04 +00005667 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005668 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005669
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005670 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005671 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5672 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5673 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005674
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005675 // Low parts multiplied together, generating 32-bit results (we ignore the
5676 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005677 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005679
Dan Gohman475871a2008-07-27 21:46:04 +00005680 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005682 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005683 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005684 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005685 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5686 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005687 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005688
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005690
Chris Lattnercea2aa72006-04-18 04:28:57 +00005691 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005692 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005694 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005695
Chris Lattner19a81522006-04-18 03:57:35 +00005696 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005697 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005699 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005700
Chris Lattner19a81522006-04-18 03:57:35 +00005701 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005702 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005704 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005705
Chris Lattner19a81522006-04-18 03:57:35 +00005706 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005707 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005708 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005709 Ops[i*2 ] = 2*i+1;
5710 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005711 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005713 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005714 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005715 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005716}
5717
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005718/// LowerOperation - Provide custom lowering hooks for some operations.
5719///
Dan Gohmand858e902010-04-17 15:26:15 +00005720SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005721 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005722 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005723 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005724 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005725 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005726 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005727 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005728 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005729 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5730 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005731 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005732 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005733
5734 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005735 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005736
Roman Divacky6ebf55d2013-07-25 21:36:47 +00005737 case ISD::VACOPY:
5738 return LowerVACOPY(Op, DAG, PPCSubTarget);
5739
Jim Laskeyefc7e522006-12-04 22:04:42 +00005740 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005741 case ISD::DYNAMIC_STACKALLOC:
5742 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005743
Hal Finkel7ee74a62013-03-21 21:37:52 +00005744 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5745 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5746
Chris Lattner1a635d62006-04-14 06:01:58 +00005747 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005748 case ISD::FP_TO_UINT:
5749 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005750 SDLoc(Op));
Hal Finkel46479192013-04-01 17:52:07 +00005751 case ISD::UINT_TO_FP:
5752 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005753 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005754
Chris Lattner1a635d62006-04-14 06:01:58 +00005755 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005756 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5757 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5758 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005759
Chris Lattner1a635d62006-04-14 06:01:58 +00005760 // Vector-related lowering.
5761 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5762 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5763 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5764 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005765 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005766
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005767 // For counter-based loop handling.
5768 case ISD::INTRINSIC_W_CHAIN: return SDValue();
5769
Chris Lattner3fc027d2007-12-08 06:59:59 +00005770 // Frame & Return address.
5771 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005772 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005773 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005774}
5775
Duncan Sands1607f052008-12-01 11:39:25 +00005776void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5777 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005778 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005779 const TargetMachine &TM = getTargetMachine();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005780 SDLoc dl(N);
Chris Lattner1f873002007-11-28 18:44:47 +00005781 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005782 default:
Craig Topperbc219812012-02-07 02:50:20 +00005783 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005784 case ISD::INTRINSIC_W_CHAIN: {
5785 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
5786 Intrinsic::ppc_is_decremented_ctr_nonzero)
5787 break;
5788
5789 assert(N->getValueType(0) == MVT::i1 &&
5790 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault225ed702013-05-18 00:21:46 +00005791 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005792 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
5793 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
5794 N->getOperand(1));
5795
5796 Results.push_back(NewInt);
5797 Results.push_back(NewInt.getValue(1));
5798 break;
5799 }
Roman Divackybdb226e2011-06-28 15:30:42 +00005800 case ISD::VAARG: {
5801 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5802 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5803 return;
5804
5805 EVT VT = N->getValueType(0);
5806
5807 if (VT == MVT::i64) {
5808 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5809
5810 Results.push_back(NewNode);
5811 Results.push_back(NewNode.getValue(1));
5812 }
5813 return;
5814 }
Duncan Sands1607f052008-12-01 11:39:25 +00005815 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 assert(N->getValueType(0) == MVT::ppcf128);
5817 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005818 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005820 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005821 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005823 DAG.getIntPtrConstant(1));
5824
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005825 // Add the two halves of the long double in round-to-zero mode.
5826 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005827
5828 // We know the low half is about to be thrown away, so just use something
5829 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005831 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005832 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005833 }
Duncan Sands1607f052008-12-01 11:39:25 +00005834 case ISD::FP_TO_SINT:
Bill Schmidt7c2d8f72013-07-09 18:50:20 +00005835 // LowerFP_TO_INT() can only handle f32 and f64.
5836 if (N->getOperand(0).getValueType() == MVT::ppcf128)
5837 return;
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005838 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005839 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005840 }
5841}
5842
5843
Chris Lattner1a635d62006-04-14 06:01:58 +00005844//===----------------------------------------------------------------------===//
5845// Other Lowering Code
5846//===----------------------------------------------------------------------===//
5847
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005848MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005849PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005850 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005851 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005852 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5853
5854 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5855 MachineFunction *F = BB->getParent();
5856 MachineFunction::iterator It = BB;
5857 ++It;
5858
5859 unsigned dest = MI->getOperand(0).getReg();
5860 unsigned ptrA = MI->getOperand(1).getReg();
5861 unsigned ptrB = MI->getOperand(2).getReg();
5862 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005863 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005864
5865 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5866 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5867 F->insert(It, loopMBB);
5868 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005869 exitMBB->splice(exitMBB->begin(), BB,
5870 llvm::next(MachineBasicBlock::iterator(MI)),
5871 BB->end());
5872 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005873
5874 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005875 unsigned TmpReg = (!BinOpcode) ? incr :
5876 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005877 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5878 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005879
5880 // thisMBB:
5881 // ...
5882 // fallthrough --> loopMBB
5883 BB->addSuccessor(loopMBB);
5884
5885 // loopMBB:
5886 // l[wd]arx dest, ptr
5887 // add r0, dest, incr
5888 // st[wd]cx. r0, ptr
5889 // bne- loopMBB
5890 // fallthrough --> exitMBB
5891 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005892 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005893 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005894 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005895 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5896 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005897 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005898 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005899 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005900 BB->addSuccessor(loopMBB);
5901 BB->addSuccessor(exitMBB);
5902
5903 // exitMBB:
5904 // ...
5905 BB = exitMBB;
5906 return BB;
5907}
5908
5909MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005910PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005911 MachineBasicBlock *BB,
5912 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005913 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005914 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005915 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5916 // In 64 bit mode we have to use 64 bits for addresses, even though the
5917 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5918 // registers without caring whether they're 32 or 64, but here we're
5919 // doing actual arithmetic on the addresses.
5920 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005921 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005922
5923 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5924 MachineFunction *F = BB->getParent();
5925 MachineFunction::iterator It = BB;
5926 ++It;
5927
5928 unsigned dest = MI->getOperand(0).getReg();
5929 unsigned ptrA = MI->getOperand(1).getReg();
5930 unsigned ptrB = MI->getOperand(2).getReg();
5931 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005932 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005933
5934 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5935 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5936 F->insert(It, loopMBB);
5937 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005938 exitMBB->splice(exitMBB->begin(), BB,
5939 llvm::next(MachineBasicBlock::iterator(MI)),
5940 BB->end());
5941 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005942
5943 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005944 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005945 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5946 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005947 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5948 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5949 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5950 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5951 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5952 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5953 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5954 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5955 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5956 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005957 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005958 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005959 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005960
5961 // thisMBB:
5962 // ...
5963 // fallthrough --> loopMBB
5964 BB->addSuccessor(loopMBB);
5965
5966 // The 4-byte load must be aligned, while a char or short may be
5967 // anywhere in the word. Hence all this nasty bookkeeping code.
5968 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5969 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005970 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005971 // rlwinm ptr, ptr1, 0, 0, 29
5972 // slw incr2, incr, shift
5973 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5974 // slw mask, mask2, shift
5975 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005976 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005977 // add tmp, tmpDest, incr2
5978 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005979 // and tmp3, tmp, mask
5980 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005981 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005982 // bne- loopMBB
5983 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005984 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005985 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005986 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005987 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005988 .addReg(ptrA).addReg(ptrB);
5989 } else {
5990 Ptr1Reg = ptrB;
5991 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005992 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005993 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005994 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005995 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5996 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005997 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005998 .addReg(Ptr1Reg).addImm(0).addImm(61);
5999 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006000 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006001 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006002 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006003 .addReg(incr).addReg(ShiftReg);
6004 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006005 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00006006 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006007 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6008 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00006009 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006010 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006011 .addReg(Mask2Reg).addReg(ShiftReg);
6012
6013 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006014 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006015 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00006016 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006017 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006018 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006019 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006020 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006021 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006022 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006023 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006024 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00006025 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006026 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006027 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00006028 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00006029 BB->addSuccessor(loopMBB);
6030 BB->addSuccessor(exitMBB);
6031
6032 // exitMBB:
6033 // ...
6034 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006035 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6036 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00006037 return BB;
6038}
6039
Hal Finkel7ee74a62013-03-21 21:37:52 +00006040llvm::MachineBasicBlock*
6041PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6042 MachineBasicBlock *MBB) const {
6043 DebugLoc DL = MI->getDebugLoc();
6044 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6045
6046 MachineFunction *MF = MBB->getParent();
6047 MachineRegisterInfo &MRI = MF->getRegInfo();
6048
6049 const BasicBlock *BB = MBB->getBasicBlock();
6050 MachineFunction::iterator I = MBB;
6051 ++I;
6052
6053 // Memory Reference
6054 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6055 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6056
6057 unsigned DstReg = MI->getOperand(0).getReg();
6058 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6059 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6060 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6061 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6062
6063 MVT PVT = getPointerTy();
6064 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6065 "Invalid Pointer Size!");
6066 // For v = setjmp(buf), we generate
6067 //
6068 // thisMBB:
6069 // SjLjSetup mainMBB
6070 // bl mainMBB
6071 // v_restore = 1
6072 // b sinkMBB
6073 //
6074 // mainMBB:
6075 // buf[LabelOffset] = LR
6076 // v_main = 0
6077 //
6078 // sinkMBB:
6079 // v = phi(main, restore)
6080 //
6081
6082 MachineBasicBlock *thisMBB = MBB;
6083 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6084 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6085 MF->insert(I, mainMBB);
6086 MF->insert(I, sinkMBB);
6087
6088 MachineInstrBuilder MIB;
6089
6090 // Transfer the remainder of BB and its successor edges to sinkMBB.
6091 sinkMBB->splice(sinkMBB->begin(), MBB,
6092 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6093 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6094
6095 // Note that the structure of the jmp_buf used here is not compatible
6096 // with that used by libc, and is not designed to be. Specifically, it
6097 // stores only those 'reserved' registers that LLVM does not otherwise
6098 // understand how to spill. Also, by convention, by the time this
6099 // intrinsic is called, Clang has already stored the frame address in the
6100 // first slot of the buffer and stack address in the third. Following the
6101 // X86 target code, we'll store the jump address in the second slot. We also
6102 // need to save the TOC pointer (R2) to handle jumps between shared
6103 // libraries, and that will be stored in the fourth slot. The thread
6104 // identifier (R13) is not affected.
6105
6106 // thisMBB:
6107 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6108 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkel05417222013-07-17 23:50:51 +00006109 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel7ee74a62013-03-21 21:37:52 +00006110
6111 // Prepare IP either in reg.
6112 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6113 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6114 unsigned BufReg = MI->getOperand(1).getReg();
6115
6116 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6117 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6118 .addReg(PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006119 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006120 .addReg(BufReg);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006121 MIB.setMemRefs(MMOBegin, MMOEnd);
6122 }
6123
Hal Finkel05417222013-07-17 23:50:51 +00006124 // Naked functions never have a base pointer, and so we use r1. For all
6125 // other functions, this decision must be delayed until during PEI.
6126 unsigned BaseReg;
6127 if (MF->getFunction()->getAttributes().hasAttribute(
6128 AttributeSet::FunctionIndex, Attribute::Naked))
6129 BaseReg = PPCSubTarget.isPPC64() ? PPC::X1 : PPC::R1;
6130 else
6131 BaseReg = PPCSubTarget.isPPC64() ? PPC::BP8 : PPC::BP;
6132
6133 MIB = BuildMI(*thisMBB, MI, DL,
6134 TII->get(PPCSubTarget.isPPC64() ? PPC::STD : PPC::STW))
6135 .addReg(BaseReg)
6136 .addImm(BPOffset)
6137 .addReg(BufReg);
6138 MIB.setMemRefs(MMOBegin, MMOEnd);
6139
Hal Finkel7ee74a62013-03-21 21:37:52 +00006140 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006141 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling80ada582013-06-07 07:55:53 +00006142 const PPCRegisterInfo *TRI =
6143 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6144 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel7ee74a62013-03-21 21:37:52 +00006145
6146 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6147
6148 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6149 .addMBB(mainMBB);
6150 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6151
6152 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6153 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6154
6155 // mainMBB:
6156 // mainDstReg = 0
6157 MIB = BuildMI(mainMBB, DL,
6158 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6159
6160 // Store IP
6161 if (PPCSubTarget.isPPC64()) {
6162 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6163 .addReg(LabelReg)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006164 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006165 .addReg(BufReg);
6166 } else {
6167 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6168 .addReg(LabelReg)
6169 .addImm(LabelOffset)
6170 .addReg(BufReg);
6171 }
6172
6173 MIB.setMemRefs(MMOBegin, MMOEnd);
6174
6175 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6176 mainMBB->addSuccessor(sinkMBB);
6177
6178 // sinkMBB:
6179 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6180 TII->get(PPC::PHI), DstReg)
6181 .addReg(mainDstReg).addMBB(mainMBB)
6182 .addReg(restoreDstReg).addMBB(thisMBB);
6183
6184 MI->eraseFromParent();
6185 return sinkMBB;
6186}
6187
6188MachineBasicBlock *
6189PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6190 MachineBasicBlock *MBB) const {
6191 DebugLoc DL = MI->getDebugLoc();
6192 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6193
6194 MachineFunction *MF = MBB->getParent();
6195 MachineRegisterInfo &MRI = MF->getRegInfo();
6196
6197 // Memory Reference
6198 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6199 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6200
6201 MVT PVT = getPointerTy();
6202 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6203 "Invalid Pointer Size!");
6204
6205 const TargetRegisterClass *RC =
6206 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6207 unsigned Tmp = MRI.createVirtualRegister(RC);
6208 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6209 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6210 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel05417222013-07-17 23:50:51 +00006211 unsigned BP = (PVT == MVT::i64) ? PPC::X30 : PPC::R30;
Hal Finkel7ee74a62013-03-21 21:37:52 +00006212
6213 MachineInstrBuilder MIB;
6214
6215 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6216 const int64_t SPOffset = 2 * PVT.getStoreSize();
6217 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkel05417222013-07-17 23:50:51 +00006218 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel7ee74a62013-03-21 21:37:52 +00006219
6220 unsigned BufReg = MI->getOperand(0).getReg();
6221
6222 // Reload FP (the jumped-to function may not have had a
6223 // frame pointer, and if so, then its r31 will be restored
6224 // as necessary).
6225 if (PVT == MVT::i64) {
6226 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6227 .addImm(0)
6228 .addReg(BufReg);
6229 } else {
6230 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6231 .addImm(0)
6232 .addReg(BufReg);
6233 }
6234 MIB.setMemRefs(MMOBegin, MMOEnd);
6235
6236 // Reload IP
6237 if (PVT == MVT::i64) {
6238 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006239 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006240 .addReg(BufReg);
6241 } else {
6242 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6243 .addImm(LabelOffset)
6244 .addReg(BufReg);
6245 }
6246 MIB.setMemRefs(MMOBegin, MMOEnd);
6247
6248 // Reload SP
6249 if (PVT == MVT::i64) {
6250 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006251 .addImm(SPOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006252 .addReg(BufReg);
6253 } else {
6254 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6255 .addImm(SPOffset)
6256 .addReg(BufReg);
6257 }
6258 MIB.setMemRefs(MMOBegin, MMOEnd);
6259
Hal Finkel05417222013-07-17 23:50:51 +00006260 // Reload BP
6261 if (PVT == MVT::i64) {
6262 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6263 .addImm(BPOffset)
6264 .addReg(BufReg);
6265 } else {
6266 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6267 .addImm(BPOffset)
6268 .addReg(BufReg);
6269 }
6270 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006271
6272 // Reload TOC
6273 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6274 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006275 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006276 .addReg(BufReg);
6277
6278 MIB.setMemRefs(MMOBegin, MMOEnd);
6279 }
6280
6281 // Jump
6282 BuildMI(*MBB, MI, DL,
6283 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6284 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6285
6286 MI->eraseFromParent();
6287 return MBB;
6288}
6289
Dale Johannesen97efa362008-08-28 17:53:09 +00006290MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006291PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006292 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006293 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6294 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6295 return emitEHSjLjSetJmp(MI, BB);
6296 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6297 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6298 return emitEHSjLjLongJmp(MI, BB);
6299 }
6300
Evan Chengc0f64ff2006-11-27 23:37:22 +00006301 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006302
6303 // To "insert" these instructions we actually have to insert their
6304 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006305 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006306 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006307 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006308
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006309 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006310
Hal Finkel009f7af2012-06-22 23:10:08 +00006311 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6312 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006313 SmallVector<MachineOperand, 2> Cond;
6314 Cond.push_back(MI->getOperand(4));
6315 Cond.push_back(MI->getOperand(1));
6316
Hal Finkel009f7af2012-06-22 23:10:08 +00006317 DebugLoc dl = MI->getDebugLoc();
Bill Wendling80ada582013-06-07 07:55:53 +00006318 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6319 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6320 Cond, MI->getOperand(2).getReg(),
6321 MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006322 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6323 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6324 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6325 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6326 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6327
Evan Cheng53301922008-07-12 02:23:19 +00006328
6329 // The incoming instruction knows the destination vreg to set, the
6330 // condition code register to branch on, the true/false values to
6331 // select between, and a branch opcode to use.
6332
6333 // thisMBB:
6334 // ...
6335 // TrueVal = ...
6336 // cmpTY ccX, r1, r2
6337 // bCC copy1MBB
6338 // fallthrough --> copy0MBB
6339 MachineBasicBlock *thisMBB = BB;
6340 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6341 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6342 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006343 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006344 F->insert(It, copy0MBB);
6345 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006346
6347 // Transfer the remainder of BB and its successor edges to sinkMBB.
6348 sinkMBB->splice(sinkMBB->begin(), BB,
6349 llvm::next(MachineBasicBlock::iterator(MI)),
6350 BB->end());
6351 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6352
Evan Cheng53301922008-07-12 02:23:19 +00006353 // Next, add the true and fallthrough blocks as its successors.
6354 BB->addSuccessor(copy0MBB);
6355 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006356
Dan Gohman14152b42010-07-06 20:24:04 +00006357 BuildMI(BB, dl, TII->get(PPC::BCC))
6358 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6359
Evan Cheng53301922008-07-12 02:23:19 +00006360 // copy0MBB:
6361 // %FalseValue = ...
6362 // # fallthrough to sinkMBB
6363 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006364
Evan Cheng53301922008-07-12 02:23:19 +00006365 // Update machine-CFG edges
6366 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006367
Evan Cheng53301922008-07-12 02:23:19 +00006368 // sinkMBB:
6369 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6370 // ...
6371 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006372 BuildMI(*BB, BB->begin(), dl,
6373 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006374 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6375 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6376 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006377 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6378 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6379 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6380 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006381 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6382 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6383 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6384 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006385
6386 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6387 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6388 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6389 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006390 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6391 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6392 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6393 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006394
6395 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6396 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6397 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6398 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006399 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6400 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6401 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6402 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006403
6404 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6405 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6406 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6407 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006408 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6409 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6410 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6411 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006412
6413 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006414 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006415 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006416 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006417 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006418 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006419 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006420 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006421
6422 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6423 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6424 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6425 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006426 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6427 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6428 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6429 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006430
Dale Johannesen0e55f062008-08-29 18:29:46 +00006431 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6432 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6433 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6434 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6435 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6436 BB = EmitAtomicBinary(MI, BB, false, 0);
6437 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6438 BB = EmitAtomicBinary(MI, BB, true, 0);
6439
Evan Cheng53301922008-07-12 02:23:19 +00006440 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6441 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6442 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6443
6444 unsigned dest = MI->getOperand(0).getReg();
6445 unsigned ptrA = MI->getOperand(1).getReg();
6446 unsigned ptrB = MI->getOperand(2).getReg();
6447 unsigned oldval = MI->getOperand(3).getReg();
6448 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006449 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006450
Dale Johannesen65e39732008-08-25 18:53:26 +00006451 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6452 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6453 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006454 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006455 F->insert(It, loop1MBB);
6456 F->insert(It, loop2MBB);
6457 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006458 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006459 exitMBB->splice(exitMBB->begin(), BB,
6460 llvm::next(MachineBasicBlock::iterator(MI)),
6461 BB->end());
6462 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006463
6464 // thisMBB:
6465 // ...
6466 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006467 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006468
Dale Johannesen65e39732008-08-25 18:53:26 +00006469 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006470 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006471 // cmp[wd] dest, oldval
6472 // bne- midMBB
6473 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006474 // st[wd]cx. newval, ptr
6475 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006476 // b exitBB
6477 // midMBB:
6478 // st[wd]cx. dest, ptr
6479 // exitBB:
6480 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006481 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006482 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006483 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006484 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006485 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006486 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6487 BB->addSuccessor(loop2MBB);
6488 BB->addSuccessor(midMBB);
6489
6490 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006491 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006492 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006493 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006494 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006495 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006496 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006497 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006498
Dale Johannesen65e39732008-08-25 18:53:26 +00006499 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006500 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006501 .addReg(dest).addReg(ptrA).addReg(ptrB);
6502 BB->addSuccessor(exitMBB);
6503
Evan Cheng53301922008-07-12 02:23:19 +00006504 // exitMBB:
6505 // ...
6506 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006507 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6508 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6509 // We must use 64-bit registers for addresses when targeting 64-bit,
6510 // since we're actually doing arithmetic on them. Other registers
6511 // can be 32-bit.
6512 bool is64bit = PPCSubTarget.isPPC64();
6513 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6514
6515 unsigned dest = MI->getOperand(0).getReg();
6516 unsigned ptrA = MI->getOperand(1).getReg();
6517 unsigned ptrB = MI->getOperand(2).getReg();
6518 unsigned oldval = MI->getOperand(3).getReg();
6519 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006520 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006521
6522 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6523 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6524 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6525 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6526 F->insert(It, loop1MBB);
6527 F->insert(It, loop2MBB);
6528 F->insert(It, midMBB);
6529 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006530 exitMBB->splice(exitMBB->begin(), BB,
6531 llvm::next(MachineBasicBlock::iterator(MI)),
6532 BB->end());
6533 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006534
6535 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006536 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006537 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6538 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006539 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6540 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6541 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6542 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6543 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6544 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6545 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6546 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6547 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6548 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6549 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6550 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6551 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6552 unsigned Ptr1Reg;
6553 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006554 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006555 // thisMBB:
6556 // ...
6557 // fallthrough --> loopMBB
6558 BB->addSuccessor(loop1MBB);
6559
6560 // The 4-byte load must be aligned, while a char or short may be
6561 // anywhere in the word. Hence all this nasty bookkeeping code.
6562 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6563 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006564 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006565 // rlwinm ptr, ptr1, 0, 0, 29
6566 // slw newval2, newval, shift
6567 // slw oldval2, oldval,shift
6568 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6569 // slw mask, mask2, shift
6570 // and newval3, newval2, mask
6571 // and oldval3, oldval2, mask
6572 // loop1MBB:
6573 // lwarx tmpDest, ptr
6574 // and tmp, tmpDest, mask
6575 // cmpw tmp, oldval3
6576 // bne- midMBB
6577 // loop2MBB:
6578 // andc tmp2, tmpDest, mask
6579 // or tmp4, tmp2, newval3
6580 // stwcx. tmp4, ptr
6581 // bne- loop1MBB
6582 // b exitBB
6583 // midMBB:
6584 // stwcx. tmpDest, ptr
6585 // exitBB:
6586 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006587 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006588 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006589 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006590 .addReg(ptrA).addReg(ptrB);
6591 } else {
6592 Ptr1Reg = ptrB;
6593 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006594 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006595 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006596 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006597 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6598 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006599 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006600 .addReg(Ptr1Reg).addImm(0).addImm(61);
6601 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006602 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006603 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006604 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006605 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006606 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006607 .addReg(oldval).addReg(ShiftReg);
6608 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006609 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006610 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006611 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6612 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6613 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006614 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006615 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006616 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006617 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006618 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006619 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006620 .addReg(OldVal2Reg).addReg(MaskReg);
6621
6622 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006623 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006624 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006625 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6626 .addReg(TmpDestReg).addReg(MaskReg);
6627 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006628 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006629 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006630 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6631 BB->addSuccessor(loop2MBB);
6632 BB->addSuccessor(midMBB);
6633
6634 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006635 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6636 .addReg(TmpDestReg).addReg(MaskReg);
6637 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6638 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6639 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006640 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006641 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006642 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006643 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006644 BB->addSuccessor(loop1MBB);
6645 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006646
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006647 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006648 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006649 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006650 BB->addSuccessor(exitMBB);
6651
6652 // exitMBB:
6653 // ...
6654 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006655 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6656 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006657 } else if (MI->getOpcode() == PPC::FADDrtz) {
6658 // This pseudo performs an FADD with rounding mode temporarily forced
6659 // to round-to-zero. We emit this via custom inserter since the FPSCR
6660 // is not modeled at the SelectionDAG level.
6661 unsigned Dest = MI->getOperand(0).getReg();
6662 unsigned Src1 = MI->getOperand(1).getReg();
6663 unsigned Src2 = MI->getOperand(2).getReg();
6664 DebugLoc dl = MI->getDebugLoc();
6665
6666 MachineRegisterInfo &RegInfo = F->getRegInfo();
6667 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6668
6669 // Save FPSCR value.
6670 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6671
6672 // Set rounding mode to round-to-zero.
6673 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6674 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6675
6676 // Perform addition.
6677 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6678
6679 // Restore FPSCR value.
6680 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006681 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006682 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006683 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006684
Dan Gohman14152b42010-07-06 20:24:04 +00006685 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006686 return BB;
6687}
6688
Chris Lattner1a635d62006-04-14 06:01:58 +00006689//===----------------------------------------------------------------------===//
6690// Target Optimization Hooks
6691//===----------------------------------------------------------------------===//
6692
Hal Finkel63c32a72013-04-03 17:44:56 +00006693SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6694 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006695 if (DCI.isAfterLegalizeVectorOps())
6696 return SDValue();
6697
Hal Finkel63c32a72013-04-03 17:44:56 +00006698 EVT VT = Op.getValueType();
6699
6700 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6701 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6702 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006703
6704 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6705 // For the reciprocal, we need to find the zero of the function:
6706 // F(X) = A X - 1 [which has a zero at X = 1/A]
6707 // =>
6708 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6709 // does not require additional intermediate precision]
6710
6711 // Convergence is quadratic, so we essentially double the number of digits
6712 // correct after every iteration. The minimum architected relative
6713 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6714 // 23 digits and double has 52 digits.
6715 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006716 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006717 ++Iterations;
6718
6719 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006720 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006721
6722 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006723 DAG.getConstantFP(1.0, VT.getScalarType());
6724 if (VT.isVector()) {
6725 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006726 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006727 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006728 FPOne, FPOne, FPOne, FPOne);
6729 }
6730
Hal Finkel63c32a72013-04-03 17:44:56 +00006731 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006732 DCI.AddToWorklist(Est.getNode());
6733
6734 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6735 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006736 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006737 DCI.AddToWorklist(NewEst.getNode());
6738
Hal Finkel63c32a72013-04-03 17:44:56 +00006739 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006740 DCI.AddToWorklist(NewEst.getNode());
6741
Hal Finkel63c32a72013-04-03 17:44:56 +00006742 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006743 DCI.AddToWorklist(NewEst.getNode());
6744
Hal Finkel63c32a72013-04-03 17:44:56 +00006745 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006746 DCI.AddToWorklist(Est.getNode());
6747 }
6748
6749 return Est;
6750 }
6751
6752 return SDValue();
6753}
6754
Hal Finkel63c32a72013-04-03 17:44:56 +00006755SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006756 DAGCombinerInfo &DCI) const {
6757 if (DCI.isAfterLegalizeVectorOps())
6758 return SDValue();
6759
Hal Finkel63c32a72013-04-03 17:44:56 +00006760 EVT VT = Op.getValueType();
6761
6762 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6763 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6764 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006765
6766 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6767 // For the reciprocal sqrt, we need to find the zero of the function:
6768 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6769 // =>
6770 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6771 // As a result, we precompute A/2 prior to the iteration loop.
6772
6773 // Convergence is quadratic, so we essentially double the number of digits
6774 // correct after every iteration. The minimum architected relative
6775 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6776 // 23 digits and double has 52 digits.
6777 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006778 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006779 ++Iterations;
6780
6781 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006782 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006783
Hal Finkel63c32a72013-04-03 17:44:56 +00006784 SDValue FPThreeHalves =
6785 DAG.getConstantFP(1.5, VT.getScalarType());
6786 if (VT.isVector()) {
6787 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006788 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006789 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6790 FPThreeHalves, FPThreeHalves,
6791 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006792 }
6793
Hal Finkel63c32a72013-04-03 17:44:56 +00006794 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006795 DCI.AddToWorklist(Est.getNode());
6796
6797 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6798 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006799 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006800 DCI.AddToWorklist(HalfArg.getNode());
6801
Hal Finkel63c32a72013-04-03 17:44:56 +00006802 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006803 DCI.AddToWorklist(HalfArg.getNode());
6804
6805 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6806 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006807 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006808 DCI.AddToWorklist(NewEst.getNode());
6809
Hal Finkel63c32a72013-04-03 17:44:56 +00006810 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006811 DCI.AddToWorklist(NewEst.getNode());
6812
Hal Finkel63c32a72013-04-03 17:44:56 +00006813 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006814 DCI.AddToWorklist(NewEst.getNode());
6815
Hal Finkel63c32a72013-04-03 17:44:56 +00006816 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006817 DCI.AddToWorklist(Est.getNode());
6818 }
6819
6820 return Est;
6821 }
6822
6823 return SDValue();
6824}
6825
Hal Finkel119da2e2013-05-27 02:06:39 +00006826// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
6827// not enforce equality of the chain operands.
6828static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
6829 unsigned Bytes, int Dist,
6830 SelectionDAG &DAG) {
6831 EVT VT = LS->getMemoryVT();
6832 if (VT.getSizeInBits() / 8 != Bytes)
6833 return false;
6834
6835 SDValue Loc = LS->getBasePtr();
6836 SDValue BaseLoc = Base->getBasePtr();
6837 if (Loc.getOpcode() == ISD::FrameIndex) {
6838 if (BaseLoc.getOpcode() != ISD::FrameIndex)
6839 return false;
6840 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6841 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
6842 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
6843 int FS = MFI->getObjectSize(FI);
6844 int BFS = MFI->getObjectSize(BFI);
6845 if (FS != BFS || FS != (int)Bytes) return false;
6846 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
6847 }
6848
6849 // Handle X+C
6850 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
6851 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
6852 return true;
6853
6854 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6855 const GlobalValue *GV1 = NULL;
6856 const GlobalValue *GV2 = NULL;
6857 int64_t Offset1 = 0;
6858 int64_t Offset2 = 0;
6859 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
6860 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
6861 if (isGA1 && isGA2 && GV1 == GV2)
6862 return Offset1 == (Offset2 + Dist*Bytes);
6863 return false;
6864}
6865
Hal Finkel1907cad2013-05-26 18:08:30 +00006866// Return true is there is a nearyby consecutive load to the one provided
6867// (regardless of alignment). We search up and down the chain, looking though
6868// token factors and other loads (but nothing else). As a result, a true
6869// results indicates that it is safe to create a new consecutive load adjacent
6870// to the load provided.
6871static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
6872 SDValue Chain = LD->getChain();
6873 EVT VT = LD->getMemoryVT();
6874
6875 SmallSet<SDNode *, 16> LoadRoots;
6876 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
6877 SmallSet<SDNode *, 16> Visited;
6878
6879 // First, search up the chain, branching to follow all token-factor operands.
6880 // If we find a consecutive load, then we're done, otherwise, record all
6881 // nodes just above the top-level loads and token factors.
6882 while (!Queue.empty()) {
6883 SDNode *ChainNext = Queue.pop_back_val();
6884 if (!Visited.insert(ChainNext))
6885 continue;
6886
6887 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel119da2e2013-05-27 02:06:39 +00006888 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006889 return true;
6890
6891 if (!Visited.count(ChainLD->getChain().getNode()))
6892 Queue.push_back(ChainLD->getChain().getNode());
6893 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
6894 for (SDNode::op_iterator O = ChainNext->op_begin(),
6895 OE = ChainNext->op_end(); O != OE; ++O)
6896 if (!Visited.count(O->getNode()))
6897 Queue.push_back(O->getNode());
6898 } else
6899 LoadRoots.insert(ChainNext);
6900 }
6901
6902 // Second, search down the chain, starting from the top-level nodes recorded
6903 // in the first phase. These top-level nodes are the nodes just above all
6904 // loads and token factors. Starting with their uses, recursively look though
6905 // all loads (just the chain uses) and token factors to find a consecutive
6906 // load.
6907 Visited.clear();
6908 Queue.clear();
6909
6910 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
6911 IE = LoadRoots.end(); I != IE; ++I) {
6912 Queue.push_back(*I);
6913
6914 while (!Queue.empty()) {
6915 SDNode *LoadRoot = Queue.pop_back_val();
6916 if (!Visited.insert(LoadRoot))
6917 continue;
6918
6919 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel119da2e2013-05-27 02:06:39 +00006920 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006921 return true;
6922
6923 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
6924 UE = LoadRoot->use_end(); UI != UE; ++UI)
6925 if (((isa<LoadSDNode>(*UI) &&
6926 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
6927 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
6928 Queue.push_back(*UI);
6929 }
6930 }
6931
6932 return false;
6933}
6934
Duncan Sands25cf2272008-11-24 14:53:14 +00006935SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6936 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006937 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006938 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006939 SDLoc dl(N);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006940 switch (N->getOpcode()) {
6941 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006942 case PPCISD::SHL:
6943 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006944 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006945 return N->getOperand(0);
6946 }
6947 break;
6948 case PPCISD::SRL:
6949 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006950 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006951 return N->getOperand(0);
6952 }
6953 break;
6954 case PPCISD::SRA:
6955 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006956 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006957 C->isAllOnesValue()) // -1 >>s V -> -1.
6958 return N->getOperand(0);
6959 }
6960 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006961 case ISD::FDIV: {
6962 assert(TM.Options.UnsafeFPMath &&
6963 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006964
Hal Finkel827307b2013-04-03 04:01:11 +00006965 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006966 SDValue RV =
6967 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006968 if (RV.getNode() != 0) {
6969 DCI.AddToWorklist(RV.getNode());
6970 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6971 N->getOperand(0), RV);
6972 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006973 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6974 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6975 SDValue RV =
6976 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6977 DCI);
6978 if (RV.getNode() != 0) {
6979 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006980 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006981 N->getValueType(0), RV);
6982 DCI.AddToWorklist(RV.getNode());
6983 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6984 N->getOperand(0), RV);
6985 }
6986 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6987 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6988 SDValue RV =
6989 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6990 DCI);
6991 if (RV.getNode() != 0) {
6992 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006993 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006994 N->getValueType(0), RV,
6995 N->getOperand(1).getOperand(1));
6996 DCI.AddToWorklist(RV.getNode());
6997 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6998 N->getOperand(0), RV);
6999 }
Hal Finkel827307b2013-04-03 04:01:11 +00007000 }
7001
Hal Finkel63c32a72013-04-03 17:44:56 +00007002 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007003 if (RV.getNode() != 0) {
7004 DCI.AddToWorklist(RV.getNode());
7005 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7006 N->getOperand(0), RV);
7007 }
7008
7009 }
7010 break;
7011 case ISD::FSQRT: {
7012 assert(TM.Options.UnsafeFPMath &&
7013 "Reciprocal estimates require UnsafeFPMath");
7014
7015 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
7016 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00007017 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007018 if (RV.getNode() != 0) {
7019 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00007020 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007021 if (RV.getNode() != 0)
7022 return RV;
7023 }
7024
7025 }
7026 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007027 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00007028 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007029 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
7030 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
7031 // We allow the src/dst to be either f32/f64, but the intermediate
7032 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00007033 if (N->getOperand(0).getValueType() == MVT::i64 &&
7034 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007035 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007036 if (Val.getValueType() == MVT::f32) {
7037 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007038 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007039 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007040
Owen Anderson825b72b2009-08-11 20:47:22 +00007041 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007042 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00007043 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007044 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00007045 if (N->getValueType(0) == MVT::f32) {
7046 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00007047 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00007048 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007049 }
7050 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007052 // If the intermediate type is i32, we can avoid the load/store here
7053 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007054 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007055 }
7056 }
7057 break;
Chris Lattner51269842006-03-01 05:50:56 +00007058 case ISD::STORE:
7059 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
7060 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00007061 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00007062 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007063 N->getOperand(1).getValueType() == MVT::i32 &&
7064 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007065 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 if (Val.getValueType() == MVT::f32) {
7067 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007068 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007069 }
Owen Anderson825b72b2009-08-11 20:47:22 +00007070 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007071 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007072
Hal Finkelf170cc92013-04-01 15:37:53 +00007073 SDValue Ops[] = {
7074 N->getOperand(0), Val, N->getOperand(2),
7075 DAG.getValueType(N->getOperand(1).getValueType())
7076 };
7077
7078 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
7079 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
7080 cast<StoreSDNode>(N)->getMemoryVT(),
7081 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00007082 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007083 return Val;
7084 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007085
Chris Lattnerd9989382006-07-10 20:56:58 +00007086 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00007087 if (cast<StoreSDNode>(N)->isUnindexed() &&
7088 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00007089 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00007091 N->getOperand(1).getValueType() == MVT::i16 ||
7092 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007093 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007094 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007095 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007096 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00007097 if (BSwapOp.getValueType() == MVT::i16)
7098 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00007099
Dan Gohmanc76909a2009-09-25 20:36:54 +00007100 SDValue Ops[] = {
7101 N->getOperand(0), BSwapOp, N->getOperand(2),
7102 DAG.getValueType(N->getOperand(1).getValueType())
7103 };
7104 return
7105 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
7106 Ops, array_lengthof(Ops),
7107 cast<StoreSDNode>(N)->getMemoryVT(),
7108 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007109 }
7110 break;
Hal Finkel80d10de2013-05-24 23:00:14 +00007111 case ISD::LOAD: {
7112 LoadSDNode *LD = cast<LoadSDNode>(N);
7113 EVT VT = LD->getValueType(0);
7114 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
7115 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
7116 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
7117 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
7118 DCI.getDAGCombineLevel() == AfterLegalizeTypes &&
7119 LD->getAlignment() < ABIAlignment) {
7120 // This is a type-legal unaligned Altivec load.
7121 SDValue Chain = LD->getChain();
7122 SDValue Ptr = LD->getBasePtr();
7123
7124 // This implements the loading of unaligned vectors as described in
7125 // the venerable Apple Velocity Engine overview. Specifically:
7126 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
7127 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
7128 //
7129 // The general idea is to expand a sequence of one or more unaligned
7130 // loads into a alignment-based permutation-control instruction (lvsl),
7131 // a series of regular vector loads (which always truncate their
7132 // input address to an aligned address), and a series of permutations.
7133 // The results of these permutations are the requested loaded values.
7134 // The trick is that the last "extra" load is not taken from the address
7135 // you might suspect (sizeof(vector) bytes after the last requested
7136 // load), but rather sizeof(vector) - 1 bytes after the last
7137 // requested vector. The point of this is to avoid a page fault if the
7138 // base address happend to be aligned. This works because if the base
7139 // address is aligned, then adding less than a full vector length will
7140 // cause the last vector in the sequence to be (re)loaded. Otherwise,
7141 // the next vector will be fetched as you might suspect was necessary.
7142
Hal Finkel5a0e6042013-05-25 04:05:05 +00007143 // We might be able to reuse the permutation generation from
Hal Finkel80d10de2013-05-24 23:00:14 +00007144 // a different base address offset from this one by an aligned amount.
Hal Finkel5a0e6042013-05-25 04:05:05 +00007145 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
7146 // optimization later.
Hal Finkel80d10de2013-05-24 23:00:14 +00007147 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
7148 DAG, dl, MVT::v16i8);
7149
7150 // Refine the alignment of the original load (a "new" load created here
7151 // which was identical to the first except for the alignment would be
7152 // merged with the existing node regardless).
7153 MachineFunction &MF = DAG.getMachineFunction();
7154 MachineMemOperand *MMO =
7155 MF.getMachineMemOperand(LD->getPointerInfo(),
7156 LD->getMemOperand()->getFlags(),
7157 LD->getMemoryVT().getStoreSize(),
7158 ABIAlignment);
7159 LD->refineAlignment(MMO);
7160 SDValue BaseLoad = SDValue(LD, 0);
7161
7162 // Note that the value of IncOffset (which is provided to the next
7163 // load's pointer info offset value, and thus used to calculate the
7164 // alignment), and the value of IncValue (which is actually used to
7165 // increment the pointer value) are different! This is because we
7166 // require the next load to appear to be aligned, even though it
7167 // is actually offset from the base pointer by a lesser amount.
7168 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel1907cad2013-05-26 18:08:30 +00007169 int IncValue = IncOffset;
7170
7171 // Walk (both up and down) the chain looking for another load at the real
7172 // (aligned) offset (the alignment of the other load does not matter in
7173 // this case). If found, then do not use the offset reduction trick, as
7174 // that will prevent the loads from being later combined (as they would
7175 // otherwise be duplicates).
7176 if (!findConsecutiveLoad(LD, DAG))
7177 --IncValue;
7178
Hal Finkel80d10de2013-05-24 23:00:14 +00007179 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
7180 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
7181
Hal Finkel80d10de2013-05-24 23:00:14 +00007182 SDValue ExtraLoad =
7183 DAG.getLoad(VT, dl, Chain, Ptr,
7184 LD->getPointerInfo().getWithOffset(IncOffset),
7185 LD->isVolatile(), LD->isNonTemporal(),
7186 LD->isInvariant(), ABIAlignment);
7187
7188 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
7189 BaseLoad.getValue(1), ExtraLoad.getValue(1));
7190
7191 if (BaseLoad.getValueType() != MVT::v4i32)
7192 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
7193
7194 if (ExtraLoad.getValueType() != MVT::v4i32)
7195 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
7196
7197 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
7198 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
7199
7200 if (VT != MVT::v4i32)
7201 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
7202
7203 // Now we need to be really careful about how we update the users of the
7204 // original load. We cannot just call DCI.CombineTo (or
7205 // DAG.ReplaceAllUsesWith for that matter), because the load still has
7206 // uses created here (the permutation for example) that need to stay.
7207 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
7208 while (UI != UE) {
7209 SDUse &Use = UI.getUse();
7210 SDNode *User = *UI;
7211 // Note: BaseLoad is checked here because it might not be N, but a
7212 // bitcast of N.
7213 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
7214 User == TF.getNode() || Use.getResNo() > 1) {
7215 ++UI;
7216 continue;
7217 }
7218
7219 SDValue To = Use.getResNo() ? TF : Perm;
7220 ++UI;
7221
7222 SmallVector<SDValue, 8> Ops;
7223 for (SDNode::op_iterator O = User->op_begin(),
7224 OE = User->op_end(); O != OE; ++O) {
7225 if (*O == Use)
7226 Ops.push_back(To);
7227 else
7228 Ops.push_back(*O);
7229 }
7230
7231 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
7232 }
7233
7234 return SDValue(N, 0);
7235 }
7236 }
7237 break;
Hal Finkel5a0e6042013-05-25 04:05:05 +00007238 case ISD::INTRINSIC_WO_CHAIN:
7239 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() ==
7240 Intrinsic::ppc_altivec_lvsl &&
7241 N->getOperand(1)->getOpcode() == ISD::ADD) {
7242 SDValue Add = N->getOperand(1);
7243
7244 if (DAG.MaskedValueIsZero(Add->getOperand(1),
7245 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
7246 Add.getValueType().getScalarType().getSizeInBits()))) {
7247 SDNode *BasePtr = Add->getOperand(0).getNode();
7248 for (SDNode::use_iterator UI = BasePtr->use_begin(),
7249 UE = BasePtr->use_end(); UI != UE; ++UI) {
7250 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7251 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
7252 Intrinsic::ppc_altivec_lvsl) {
7253 // We've found another LVSL, and this address if an aligned
7254 // multiple of that one. The results will be the same, so use the
7255 // one we've just found instead.
7256
7257 return SDValue(*UI, 0);
7258 }
7259 }
7260 }
7261 }
Chris Lattnerd9989382006-07-10 20:56:58 +00007262 case ISD::BSWAP:
7263 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007264 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007265 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007266 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7267 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007268 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007269 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007270 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007271 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007272 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007273 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007274 LD->getChain(), // Chain
7275 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007276 DAG.getValueType(N->getValueType(0)) // VT
7277 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007278 SDValue BSLoad =
7279 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007280 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7281 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007282 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007283
Scott Michelfdc40a02009-02-17 22:15:04 +00007284 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007285 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007286 if (N->getValueType(0) == MVT::i16)
7287 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007288
Chris Lattnerd9989382006-07-10 20:56:58 +00007289 // First, combine the bswap away. This makes the value produced by the
7290 // load dead.
7291 DCI.CombineTo(N, ResVal);
7292
7293 // Next, combine the load away, we give it a bogus result value but a real
7294 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007295 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007296
Chris Lattnerd9989382006-07-10 20:56:58 +00007297 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007298 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007299 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007300
Chris Lattner51269842006-03-01 05:50:56 +00007301 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007302 case PPCISD::VCMP: {
7303 // If a VCMPo node already exists with exactly the same operands as this
7304 // node, use its result instead of this node (VCMPo computes both a CR6 and
7305 // a normal output).
7306 //
7307 if (!N->getOperand(0).hasOneUse() &&
7308 !N->getOperand(1).hasOneUse() &&
7309 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007310
Chris Lattner4468c222006-03-31 06:02:07 +00007311 // Scan all of the users of the LHS, looking for VCMPo's that match.
7312 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007313
Gabor Greifba36cb52008-08-28 21:40:38 +00007314 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007315 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7316 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007317 if (UI->getOpcode() == PPCISD::VCMPo &&
7318 UI->getOperand(1) == N->getOperand(1) &&
7319 UI->getOperand(2) == N->getOperand(2) &&
7320 UI->getOperand(0) == N->getOperand(0)) {
7321 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007322 break;
7323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007324
Chris Lattner00901202006-04-18 18:28:22 +00007325 // If there is no VCMPo node, or if the flag value has a single use, don't
7326 // transform this.
7327 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7328 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007329
7330 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007331 // chain, this transformation is more complex. Note that multiple things
7332 // could use the value result, which we should ignore.
7333 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007334 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007335 FlagUser == 0; ++UI) {
7336 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007337 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007338 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007339 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007340 FlagUser = User;
7341 break;
7342 }
7343 }
7344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007345
Ulrich Weigand965b20e2013-07-03 17:05:42 +00007346 // If the user is a MFOCRF instruction, we know this is safe.
7347 // Otherwise we give up for right now.
7348 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman475871a2008-07-27 21:46:04 +00007349 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007350 }
7351 break;
7352 }
Chris Lattner90564f22006-04-18 17:59:36 +00007353 case ISD::BR_CC: {
7354 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigand965b20e2013-07-03 17:05:42 +00007355 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner90564f22006-04-18 17:59:36 +00007356 // lowering is done pre-legalize, because the legalizer lowers the predicate
7357 // compare down to code that is difficult to reassemble.
7358 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007359 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00007360
7361 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
7362 // value. If so, pass-through the AND to get to the intrinsic.
7363 if (LHS.getOpcode() == ISD::AND &&
7364 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7365 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
7366 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7367 isa<ConstantSDNode>(LHS.getOperand(1)) &&
7368 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
7369 isZero())
7370 LHS = LHS.getOperand(0);
7371
7372 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7373 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
7374 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7375 isa<ConstantSDNode>(RHS)) {
7376 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
7377 "Counter decrement comparison is not EQ or NE");
7378
7379 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
7380 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
7381 (CC == ISD::SETNE && !Val);
7382
7383 // We now need to make the intrinsic dead (it cannot be instruction
7384 // selected).
7385 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
7386 assert(LHS.getNode()->hasOneUse() &&
7387 "Counter decrement has more than one use");
7388
7389 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
7390 N->getOperand(0), N->getOperand(4));
7391 }
7392
Chris Lattner90564f22006-04-18 17:59:36 +00007393 int CompareOpc;
7394 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007395
Chris Lattner90564f22006-04-18 17:59:36 +00007396 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7397 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7398 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7399 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007400
Chris Lattner90564f22006-04-18 17:59:36 +00007401 // If this is a comparison against something other than 0/1, then we know
7402 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007403 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007404 if (Val != 0 && Val != 1) {
7405 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7406 return N->getOperand(0);
7407 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007408 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007409 N->getOperand(0), N->getOperand(4));
7410 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007411
Chris Lattner90564f22006-04-18 17:59:36 +00007412 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007413
Chris Lattner90564f22006-04-18 17:59:36 +00007414 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007415 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007416 LHS.getOperand(2), // LHS of compare
7417 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007418 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007419 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007420 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007421 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007422
Chris Lattner90564f22006-04-18 17:59:36 +00007423 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007424 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007425 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007426 default: // Can't happen, don't crash on invalid number though.
7427 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007428 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007429 break;
7430 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007431 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007432 break;
7433 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007434 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007435 break;
7436 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007437 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007438 break;
7439 }
7440
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7442 DAG.getConstant(CompOpc, MVT::i32),
7443 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007444 N->getOperand(4), CompNode.getValue(1));
7445 }
7446 break;
7447 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007448 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007449
Dan Gohman475871a2008-07-27 21:46:04 +00007450 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007451}
7452
Chris Lattner1a635d62006-04-14 06:01:58 +00007453//===----------------------------------------------------------------------===//
7454// Inline Assembly Support
7455//===----------------------------------------------------------------------===//
7456
Dan Gohman475871a2008-07-27 21:46:04 +00007457void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007458 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007459 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007460 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007461 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007462 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007463 switch (Op.getOpcode()) {
7464 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007465 case PPCISD::LBRX: {
7466 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007467 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007468 KnownZero = 0xFFFF0000;
7469 break;
7470 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007471 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007472 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007473 default: break;
7474 case Intrinsic::ppc_altivec_vcmpbfp_p:
7475 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7476 case Intrinsic::ppc_altivec_vcmpequb_p:
7477 case Intrinsic::ppc_altivec_vcmpequh_p:
7478 case Intrinsic::ppc_altivec_vcmpequw_p:
7479 case Intrinsic::ppc_altivec_vcmpgefp_p:
7480 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7481 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7482 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7483 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7484 case Intrinsic::ppc_altivec_vcmpgtub_p:
7485 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7486 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7487 KnownZero = ~1U; // All bits but the low one are known to be zero.
7488 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007489 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007490 }
7491 }
7492}
7493
7494
Chris Lattner4234f572007-03-25 02:14:49 +00007495/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007496/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007497PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007498PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7499 if (Constraint.size() == 1) {
7500 switch (Constraint[0]) {
7501 default: break;
7502 case 'b':
7503 case 'r':
7504 case 'f':
7505 case 'v':
7506 case 'y':
7507 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007508 case 'Z':
7509 // FIXME: While Z does indicate a memory constraint, it specifically
7510 // indicates an r+r address (used in conjunction with the 'y' modifier
7511 // in the replacement string). Currently, we're forcing the base
7512 // register to be r0 in the asm printer (which is interpreted as zero)
7513 // and forming the complete address in the second register. This is
7514 // suboptimal.
7515 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007516 }
7517 }
7518 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007519}
7520
John Thompson44ab89e2010-10-29 17:29:13 +00007521/// Examine constraint type and operand type and determine a weight value.
7522/// This object must already have been set up with the operand type
7523/// and the current alternative constraint selected.
7524TargetLowering::ConstraintWeight
7525PPCTargetLowering::getSingleConstraintMatchWeight(
7526 AsmOperandInfo &info, const char *constraint) const {
7527 ConstraintWeight weight = CW_Invalid;
7528 Value *CallOperandVal = info.CallOperandVal;
7529 // If we don't have a value, we can't do a match,
7530 // but allow it at the lowest weight.
7531 if (CallOperandVal == NULL)
7532 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007533 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007534 // Look at the constraint type.
7535 switch (*constraint) {
7536 default:
7537 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7538 break;
7539 case 'b':
7540 if (type->isIntegerTy())
7541 weight = CW_Register;
7542 break;
7543 case 'f':
7544 if (type->isFloatTy())
7545 weight = CW_Register;
7546 break;
7547 case 'd':
7548 if (type->isDoubleTy())
7549 weight = CW_Register;
7550 break;
7551 case 'v':
7552 if (type->isVectorTy())
7553 weight = CW_Register;
7554 break;
7555 case 'y':
7556 weight = CW_Register;
7557 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007558 case 'Z':
7559 weight = CW_Memory;
7560 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007561 }
7562 return weight;
7563}
7564
Scott Michelfdc40a02009-02-17 22:15:04 +00007565std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007566PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +00007567 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007568 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007569 // GCC RS6000 Constraint Letters
7570 switch (Constraint[0]) {
7571 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007572 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7573 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7574 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007575 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007576 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007577 return std::make_pair(0U, &PPC::G8RCRegClass);
7578 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007579 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007580 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007581 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007582 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007583 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007584 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007585 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007586 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007587 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007588 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007589 }
7590 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007591
Hal Finkel5cad12d2013-08-03 12:25:10 +00007592 std::pair<unsigned, const TargetRegisterClass*> R =
7593 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7594
7595 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
7596 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
7597 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
7598 // register.
7599 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
7600 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
7601 if (R.first && VT == MVT::i64 && PPCSubTarget.isPPC64() &&
7602 PPC::GPRCRegClass.contains(R.first)) {
7603 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
7604 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkel341c1a52013-08-14 20:05:04 +00007605 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkel5cad12d2013-08-03 12:25:10 +00007606 &PPC::G8RCRegClass);
7607 }
7608
7609 return R;
Chris Lattnerddc787d2006-01-31 19:20:21 +00007610}
Chris Lattner763317d2006-02-07 00:47:13 +00007611
Chris Lattner331d1bc2006-11-02 01:44:04 +00007612
Chris Lattner48884cd2007-08-25 00:47:38 +00007613/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007614/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007615void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007616 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007617 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007618 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007619 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007620
Eric Christopher100c8332011-06-02 23:16:42 +00007621 // Only support length 1 constraints.
7622 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007623
Eric Christopher100c8332011-06-02 23:16:42 +00007624 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007625 switch (Letter) {
7626 default: break;
7627 case 'I':
7628 case 'J':
7629 case 'K':
7630 case 'L':
7631 case 'M':
7632 case 'N':
7633 case 'O':
7634 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007635 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007636 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007637 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007638 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007639 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007640 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007641 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007642 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007643 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007644 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7645 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007646 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007647 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007648 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007649 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007650 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007651 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007652 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007653 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007654 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007655 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007656 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007657 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007658 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007659 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007660 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007661 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007662 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007663 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007664 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007665 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007666 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007667 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007668 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007669 }
7670 break;
7671 }
7672 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007673
Gabor Greifba36cb52008-08-28 21:40:38 +00007674 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007675 Ops.push_back(Result);
7676 return;
7677 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007678
Chris Lattner763317d2006-02-07 00:47:13 +00007679 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007680 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007681}
Evan Chengc4c62572006-03-13 23:20:37 +00007682
Chris Lattnerc9addb72007-03-30 23:15:24 +00007683// isLegalAddressingMode - Return true if the addressing mode represented
7684// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007685bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007686 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007687 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007688
Chris Lattnerc9addb72007-03-30 23:15:24 +00007689 // PPC allows a sign-extended 16-bit immediate field.
7690 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7691 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007692
Chris Lattnerc9addb72007-03-30 23:15:24 +00007693 // No global is ever allowed as a base.
7694 if (AM.BaseGV)
7695 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007696
7697 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007698 switch (AM.Scale) {
7699 case 0: // "r+i" or just "i", depending on HasBaseReg.
7700 break;
7701 case 1:
7702 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7703 return false;
7704 // Otherwise we have r+r or r+i.
7705 break;
7706 case 2:
7707 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7708 return false;
7709 // Allow 2*r as r+r.
7710 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007711 default:
7712 // No other scales are supported.
7713 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007714 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007715
Chris Lattnerc9addb72007-03-30 23:15:24 +00007716 return true;
7717}
7718
Dan Gohmand858e902010-04-17 15:26:15 +00007719SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7720 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007721 MachineFunction &MF = DAG.getMachineFunction();
7722 MachineFrameInfo *MFI = MF.getFrameInfo();
7723 MFI->setReturnAddressIsTaken(true);
7724
Andrew Trickac6d9be2013-05-25 02:42:55 +00007725 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007726 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007727
Dale Johannesen08673d22010-05-03 22:59:34 +00007728 // Make sure the function does not optimize away the store of the RA to
7729 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007730 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007731 FuncInfo->setLRStoreRequired();
7732 bool isPPC64 = PPCSubTarget.isPPC64();
7733 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7734
7735 if (Depth > 0) {
7736 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7737 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007738
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007739 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007740 isPPC64? MVT::i64 : MVT::i32);
7741 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7742 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7743 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007744 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007745 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007746
Chris Lattner3fc027d2007-12-08 06:59:59 +00007747 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007748 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007749 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007750 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007751}
7752
Dan Gohmand858e902010-04-17 15:26:15 +00007753SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7754 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007755 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007756 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007757
Owen Andersone50ed302009-08-10 22:56:29 +00007758 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007759 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007760
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007761 MachineFunction &MF = DAG.getMachineFunction();
7762 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007763 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007764
7765 // Naked functions never have a frame pointer, and so we use r1. For all
7766 // other functions, this decision must be delayed until during PEI.
7767 unsigned FrameReg;
7768 if (MF.getFunction()->getAttributes().hasAttribute(
7769 AttributeSet::FunctionIndex, Attribute::Naked))
7770 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7771 else
7772 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7773
Dale Johannesen08673d22010-05-03 22:59:34 +00007774 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7775 PtrVT);
7776 while (Depth--)
7777 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007778 FrameAddr, MachinePointerInfo(), false, false,
7779 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007780 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007781}
Dan Gohman54aeea32008-10-21 03:41:46 +00007782
7783bool
7784PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7785 // The PowerPC target isn't yet aware of offsets.
7786 return false;
7787}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007788
Evan Cheng42642d02010-04-01 20:10:42 +00007789/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007790/// and store operations as a result of memset, memcpy, and memmove
7791/// lowering. If DstAlign is zero that means it's safe to destination
7792/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7793/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007794/// probably because the source does not need to be loaded. If 'IsMemset' is
7795/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7796/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7797/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007798/// It returns EVT::Other if the type should be determined using generic
7799/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007800EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7801 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007802 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007803 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007804 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007805 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007806 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007807 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007808 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007809 }
7810}
Hal Finkel3f31d492012-04-01 19:23:08 +00007811
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007812bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7813 bool *Fast) const {
7814 if (DisablePPCUnaligned)
7815 return false;
7816
7817 // PowerPC supports unaligned memory access for simple non-vector types.
7818 // Although accessing unaligned addresses is not as efficient as accessing
7819 // aligned addresses, it is generally more efficient than manual expansion,
7820 // and generally only traps for software emulation when crossing page
7821 // boundaries.
7822
7823 if (!VT.isSimple())
7824 return false;
7825
7826 if (VT.getSimpleVT().isVector())
7827 return false;
7828
7829 if (VT == MVT::ppcf128)
7830 return false;
7831
7832 if (Fast)
7833 *Fast = true;
7834
7835 return true;
7836}
7837
Stephen Line54885a2013-07-09 18:16:56 +00007838bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
7839 VT = VT.getScalarType();
7840
Hal Finkel070b8db2012-06-22 00:49:52 +00007841 if (!VT.isSimple())
7842 return false;
7843
7844 switch (VT.getSimpleVT().SimpleTy) {
7845 case MVT::f32:
7846 case MVT::f64:
Hal Finkel070b8db2012-06-22 00:49:52 +00007847 return true;
7848 default:
7849 break;
7850 }
7851
7852 return false;
7853}
7854
Hal Finkel3f31d492012-04-01 19:23:08 +00007855Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007856 if (DisableILPPref)
7857 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007858
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007859 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007860}
7861
Bill Schmidt646cd792013-07-30 00:50:39 +00007862// Create a fast isel object.
7863FastISel *
7864PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
7865 const TargetLibraryInfo *LibInfo) const {
7866 return PPC::createFastISel(FuncInfo, LibInfo);
7867}