Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 1 | //===-- NEONPreAllocPass.cpp - Allocate adjacent NEON registers--*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #define DEBUG_TYPE "neon-prealloc" |
| 11 | #include "ARM.h" |
| 12 | #include "ARMInstrInfo.h" |
| 13 | #include "llvm/CodeGen/MachineInstr.h" |
| 14 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 15 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 16 | using namespace llvm; |
| 17 | |
| 18 | namespace { |
Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 19 | class NEONPreAllocPass : public MachineFunctionPass { |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 20 | const TargetInstrInfo *TII; |
| 21 | |
| 22 | public: |
| 23 | static char ID; |
| 24 | NEONPreAllocPass() : MachineFunctionPass(&ID) {} |
| 25 | |
| 26 | virtual bool runOnMachineFunction(MachineFunction &MF); |
| 27 | |
| 28 | virtual const char *getPassName() const { |
| 29 | return "NEON register pre-allocation pass"; |
| 30 | } |
| 31 | |
| 32 | private: |
| 33 | bool PreAllocNEONRegisters(MachineBasicBlock &MBB); |
| 34 | }; |
| 35 | |
| 36 | char NEONPreAllocPass::ID = 0; |
| 37 | } |
| 38 | |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 39 | static bool isNEONMultiRegOp(int Opcode, unsigned &FirstOpnd, unsigned &NumRegs, |
| 40 | unsigned &Offset, unsigned &Stride) { |
| 41 | // Default to unit stride with no offset. |
| 42 | Stride = 1; |
| 43 | Offset = 0; |
| 44 | |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 45 | switch (Opcode) { |
| 46 | default: |
| 47 | break; |
| 48 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 49 | case ARM::VLD1q8: |
| 50 | case ARM::VLD1q16: |
| 51 | case ARM::VLD1q32: |
| 52 | case ARM::VLD1q64: |
| 53 | FirstOpnd = 0; |
| 54 | NumRegs = 2; |
| 55 | return true; |
| 56 | |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 57 | case ARM::VLD2d8: |
| 58 | case ARM::VLD2d16: |
| 59 | case ARM::VLD2d32: |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 60 | case ARM::VLD2LNd8: |
| 61 | case ARM::VLD2LNd16: |
| 62 | case ARM::VLD2LNd32: |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 63 | FirstOpnd = 0; |
| 64 | NumRegs = 2; |
| 65 | return true; |
| 66 | |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 67 | case ARM::VLD2q8: |
| 68 | case ARM::VLD2q16: |
| 69 | case ARM::VLD2q32: |
| 70 | FirstOpnd = 0; |
| 71 | NumRegs = 4; |
| 72 | return true; |
| 73 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 74 | case ARM::VLD2LNq16: |
| 75 | case ARM::VLD2LNq32: |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 76 | FirstOpnd = 0; |
| 77 | NumRegs = 2; |
| 78 | Offset = 0; |
| 79 | Stride = 2; |
| 80 | return true; |
| 81 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 82 | case ARM::VLD2LNq16odd: |
| 83 | case ARM::VLD2LNq32odd: |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 84 | FirstOpnd = 0; |
| 85 | NumRegs = 2; |
| 86 | Offset = 1; |
| 87 | Stride = 2; |
| 88 | return true; |
| 89 | |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 90 | case ARM::VLD3d8: |
| 91 | case ARM::VLD3d16: |
| 92 | case ARM::VLD3d32: |
Bob Wilson | a697975 | 2010-03-22 18:13:18 +0000 | [diff] [blame] | 93 | case ARM::VLD1d64T: |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 94 | case ARM::VLD3LNd8: |
| 95 | case ARM::VLD3LNd16: |
| 96 | case ARM::VLD3LNd32: |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 97 | FirstOpnd = 0; |
| 98 | NumRegs = 3; |
| 99 | return true; |
| 100 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 101 | case ARM::VLD3q8_UPD: |
| 102 | case ARM::VLD3q16_UPD: |
| 103 | case ARM::VLD3q32_UPD: |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 104 | FirstOpnd = 0; |
| 105 | NumRegs = 3; |
| 106 | Offset = 0; |
| 107 | Stride = 2; |
| 108 | return true; |
| 109 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 110 | case ARM::VLD3q8odd_UPD: |
| 111 | case ARM::VLD3q16odd_UPD: |
| 112 | case ARM::VLD3q32odd_UPD: |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 113 | FirstOpnd = 0; |
| 114 | NumRegs = 3; |
| 115 | Offset = 1; |
| 116 | Stride = 2; |
| 117 | return true; |
| 118 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 119 | case ARM::VLD3LNq16: |
| 120 | case ARM::VLD3LNq32: |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 121 | FirstOpnd = 0; |
| 122 | NumRegs = 3; |
| 123 | Offset = 0; |
| 124 | Stride = 2; |
| 125 | return true; |
| 126 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 127 | case ARM::VLD3LNq16odd: |
| 128 | case ARM::VLD3LNq32odd: |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 129 | FirstOpnd = 0; |
| 130 | NumRegs = 3; |
| 131 | Offset = 1; |
| 132 | Stride = 2; |
| 133 | return true; |
| 134 | |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 135 | case ARM::VLD4d8: |
| 136 | case ARM::VLD4d16: |
| 137 | case ARM::VLD4d32: |
Bob Wilson | a697975 | 2010-03-22 18:13:18 +0000 | [diff] [blame] | 138 | case ARM::VLD1d64Q: |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 139 | case ARM::VLD4LNd8: |
| 140 | case ARM::VLD4LNd16: |
| 141 | case ARM::VLD4LNd32: |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 142 | FirstOpnd = 0; |
| 143 | NumRegs = 4; |
| 144 | return true; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 145 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 146 | case ARM::VLD4q8_UPD: |
| 147 | case ARM::VLD4q16_UPD: |
| 148 | case ARM::VLD4q32_UPD: |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 149 | FirstOpnd = 0; |
| 150 | NumRegs = 4; |
| 151 | Offset = 0; |
| 152 | Stride = 2; |
| 153 | return true; |
| 154 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 155 | case ARM::VLD4q8odd_UPD: |
| 156 | case ARM::VLD4q16odd_UPD: |
| 157 | case ARM::VLD4q32odd_UPD: |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 158 | FirstOpnd = 0; |
| 159 | NumRegs = 4; |
| 160 | Offset = 1; |
| 161 | Stride = 2; |
| 162 | return true; |
| 163 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 164 | case ARM::VLD4LNq16: |
| 165 | case ARM::VLD4LNq32: |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 166 | FirstOpnd = 0; |
| 167 | NumRegs = 4; |
| 168 | Offset = 0; |
| 169 | Stride = 2; |
| 170 | return true; |
| 171 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 172 | case ARM::VLD4LNq16odd: |
| 173 | case ARM::VLD4LNq32odd: |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 174 | FirstOpnd = 0; |
| 175 | NumRegs = 4; |
| 176 | Offset = 1; |
| 177 | Stride = 2; |
| 178 | return true; |
| 179 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 180 | case ARM::VST2d8: |
| 181 | case ARM::VST2d16: |
| 182 | case ARM::VST2d32: |
Bob Wilson | 24e04c5 | 2009-10-08 00:21:01 +0000 | [diff] [blame] | 183 | case ARM::VST2d64: |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 184 | case ARM::VST2LNd8: |
| 185 | case ARM::VST2LNd16: |
| 186 | case ARM::VST2LNd32: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 187 | FirstOpnd = 2; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 188 | NumRegs = 2; |
| 189 | return true; |
| 190 | |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 191 | case ARM::VST2q8: |
| 192 | case ARM::VST2q16: |
| 193 | case ARM::VST2q32: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 194 | FirstOpnd = 2; |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 195 | NumRegs = 4; |
| 196 | return true; |
| 197 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 198 | case ARM::VST2LNq16: |
| 199 | case ARM::VST2LNq32: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 200 | FirstOpnd = 2; |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 201 | NumRegs = 2; |
| 202 | Offset = 0; |
| 203 | Stride = 2; |
| 204 | return true; |
| 205 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 206 | case ARM::VST2LNq16odd: |
| 207 | case ARM::VST2LNq32odd: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 208 | FirstOpnd = 2; |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 209 | NumRegs = 2; |
| 210 | Offset = 1; |
| 211 | Stride = 2; |
| 212 | return true; |
| 213 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 214 | case ARM::VST3d8: |
| 215 | case ARM::VST3d16: |
| 216 | case ARM::VST3d32: |
Bob Wilson | a697975 | 2010-03-22 18:13:18 +0000 | [diff] [blame] | 217 | case ARM::VST1d64T: |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 218 | case ARM::VST3LNd8: |
| 219 | case ARM::VST3LNd16: |
| 220 | case ARM::VST3LNd32: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 221 | FirstOpnd = 2; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 222 | NumRegs = 3; |
| 223 | return true; |
| 224 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 225 | case ARM::VST3q8_UPD: |
| 226 | case ARM::VST3q16_UPD: |
| 227 | case ARM::VST3q32_UPD: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 228 | FirstOpnd = 4; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 229 | NumRegs = 3; |
| 230 | Offset = 0; |
| 231 | Stride = 2; |
| 232 | return true; |
| 233 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 234 | case ARM::VST3q8odd_UPD: |
| 235 | case ARM::VST3q16odd_UPD: |
| 236 | case ARM::VST3q32odd_UPD: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 237 | FirstOpnd = 4; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 238 | NumRegs = 3; |
| 239 | Offset = 1; |
| 240 | Stride = 2; |
| 241 | return true; |
| 242 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 243 | case ARM::VST3LNq16: |
| 244 | case ARM::VST3LNq32: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 245 | FirstOpnd = 2; |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 246 | NumRegs = 3; |
| 247 | Offset = 0; |
| 248 | Stride = 2; |
| 249 | return true; |
| 250 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 251 | case ARM::VST3LNq16odd: |
| 252 | case ARM::VST3LNq32odd: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 253 | FirstOpnd = 2; |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 254 | NumRegs = 3; |
| 255 | Offset = 1; |
| 256 | Stride = 2; |
| 257 | return true; |
| 258 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 259 | case ARM::VST4d8: |
| 260 | case ARM::VST4d16: |
| 261 | case ARM::VST4d32: |
Bob Wilson | a697975 | 2010-03-22 18:13:18 +0000 | [diff] [blame] | 262 | case ARM::VST1d64Q: |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 263 | case ARM::VST4LNd8: |
| 264 | case ARM::VST4LNd16: |
| 265 | case ARM::VST4LNd32: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 266 | FirstOpnd = 2; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 267 | NumRegs = 4; |
| 268 | return true; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 269 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 270 | case ARM::VST4q8_UPD: |
| 271 | case ARM::VST4q16_UPD: |
| 272 | case ARM::VST4q32_UPD: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 273 | FirstOpnd = 4; |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 274 | NumRegs = 4; |
| 275 | Offset = 0; |
| 276 | Stride = 2; |
| 277 | return true; |
| 278 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 279 | case ARM::VST4q8odd_UPD: |
| 280 | case ARM::VST4q16odd_UPD: |
| 281 | case ARM::VST4q32odd_UPD: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 282 | FirstOpnd = 4; |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 283 | NumRegs = 4; |
| 284 | Offset = 1; |
| 285 | Stride = 2; |
| 286 | return true; |
| 287 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 288 | case ARM::VST4LNq16: |
| 289 | case ARM::VST4LNq32: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 290 | FirstOpnd = 2; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 291 | NumRegs = 4; |
| 292 | Offset = 0; |
| 293 | Stride = 2; |
| 294 | return true; |
| 295 | |
Bob Wilson | 95ffecd | 2010-03-20 18:35:24 +0000 | [diff] [blame] | 296 | case ARM::VST4LNq16odd: |
| 297 | case ARM::VST4LNq32odd: |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 298 | FirstOpnd = 2; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 299 | NumRegs = 4; |
| 300 | Offset = 1; |
| 301 | Stride = 2; |
| 302 | return true; |
| 303 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 304 | case ARM::VTBL2: |
| 305 | FirstOpnd = 1; |
| 306 | NumRegs = 2; |
| 307 | return true; |
| 308 | |
| 309 | case ARM::VTBL3: |
| 310 | FirstOpnd = 1; |
| 311 | NumRegs = 3; |
| 312 | return true; |
| 313 | |
| 314 | case ARM::VTBL4: |
| 315 | FirstOpnd = 1; |
| 316 | NumRegs = 4; |
| 317 | return true; |
| 318 | |
| 319 | case ARM::VTBX2: |
| 320 | FirstOpnd = 2; |
| 321 | NumRegs = 2; |
| 322 | return true; |
| 323 | |
| 324 | case ARM::VTBX3: |
| 325 | FirstOpnd = 2; |
| 326 | NumRegs = 3; |
| 327 | return true; |
| 328 | |
| 329 | case ARM::VTBX4: |
| 330 | FirstOpnd = 2; |
| 331 | NumRegs = 4; |
| 332 | return true; |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 333 | } |
| 334 | |
| 335 | return false; |
| 336 | } |
| 337 | |
| 338 | bool NEONPreAllocPass::PreAllocNEONRegisters(MachineBasicBlock &MBB) { |
| 339 | bool Modified = false; |
| 340 | |
| 341 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 342 | for (; MBBI != E; ++MBBI) { |
| 343 | MachineInstr *MI = &*MBBI; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 344 | unsigned FirstOpnd, NumRegs, Offset, Stride; |
| 345 | if (!isNEONMultiRegOp(MI->getOpcode(), FirstOpnd, NumRegs, Offset, Stride)) |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 346 | continue; |
| 347 | |
Chris Lattner | 7896c9f | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 348 | MachineBasicBlock::iterator NextI = llvm::next(MBBI); |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 349 | for (unsigned R = 0; R < NumRegs; ++R) { |
| 350 | MachineOperand &MO = MI->getOperand(FirstOpnd + R); |
| 351 | assert(MO.isReg() && MO.getSubReg() == 0 && "unexpected operand"); |
| 352 | unsigned VirtReg = MO.getReg(); |
| 353 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 354 | "expected a virtual register"); |
| 355 | |
| 356 | // For now, just assign a fixed set of adjacent registers. |
| 357 | // This leaves plenty of room for future improvements. |
| 358 | static const unsigned NEONDRegs[] = { |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 359 | ARM::D0, ARM::D1, ARM::D2, ARM::D3, |
| 360 | ARM::D4, ARM::D5, ARM::D6, ARM::D7 |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 361 | }; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 362 | MO.setReg(NEONDRegs[Offset + R * Stride]); |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 363 | |
| 364 | if (MO.isUse()) { |
| 365 | // Insert a copy from VirtReg. |
Bob Wilson | 349d82d | 2009-10-06 22:01:15 +0000 | [diff] [blame] | 366 | TII->copyRegToReg(MBB, MBBI, MO.getReg(), VirtReg, |
| 367 | ARM::DPRRegisterClass, ARM::DPRRegisterClass); |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 368 | if (MO.isKill()) { |
| 369 | MachineInstr *CopyMI = prior(MBBI); |
| 370 | CopyMI->findRegisterUseOperand(VirtReg)->setIsKill(); |
| 371 | } |
| 372 | MO.setIsKill(); |
| 373 | } else if (MO.isDef() && !MO.isDead()) { |
| 374 | // Add a copy to VirtReg. |
Bob Wilson | 349d82d | 2009-10-06 22:01:15 +0000 | [diff] [blame] | 375 | TII->copyRegToReg(MBB, NextI, VirtReg, MO.getReg(), |
| 376 | ARM::DPRRegisterClass, ARM::DPRRegisterClass); |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 377 | } |
| 378 | } |
| 379 | } |
| 380 | |
| 381 | return Modified; |
| 382 | } |
| 383 | |
| 384 | bool NEONPreAllocPass::runOnMachineFunction(MachineFunction &MF) { |
| 385 | TII = MF.getTarget().getInstrInfo(); |
| 386 | |
| 387 | bool Modified = false; |
| 388 | for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E; |
| 389 | ++MFI) { |
| 390 | MachineBasicBlock &MBB = *MFI; |
| 391 | Modified |= PreAllocNEONRegisters(MBB); |
| 392 | } |
| 393 | |
| 394 | return Modified; |
| 395 | } |
| 396 | |
| 397 | /// createNEONPreAllocPass - returns an instance of the NEON register |
| 398 | /// pre-allocation pass. |
| 399 | FunctionPass *llvm::createNEONPreAllocPass() { |
| 400 | return new NEONPreAllocPass(); |
| 401 | } |