blob: d47827932800f4af575c3a80e31fe4e00baf5b60 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Evan Chenga8e29892007-01-19 07:51:42 +000047def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
48
49def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
50 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
51
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000052def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000053def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
54 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000055def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056
Evan Cheng11db0682010-08-11 06:22:01 +000057def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
58def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
59def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
60def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000061
Dale Johannesen51e28e62010-06-03 21:09:53 +000062def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
63
Jim Grosbach469bbdb2010-07-16 23:05:05 +000064def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
65 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
66
Evan Chenga8e29892007-01-19 07:51:42 +000067// Node definitions.
68def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000069def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
70
Bill Wendlingc69107c2007-11-13 09:19:02 +000071def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000072 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000073def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000074 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
76def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
78 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000079def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000082def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085
Chris Lattner48be23c2008-01-15 22:02:54 +000086def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000087 [SDNPHasChain, SDNPOptInFlag]>;
88
89def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
90 [SDNPInFlag]>;
91def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
92 [SDNPInFlag]>;
93
94def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
95 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
96
97def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
98 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000099def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
100 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
Evan Cheng218977b2010-07-13 19:27:42 +0000102def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
103 [SDNPHasChain]>;
104
Evan Chenga8e29892007-01-19 07:51:42 +0000105def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
106 [SDNPOutFlag]>;
107
David Goodwinc0309b42009-06-29 15:33:01 +0000108def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
109 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
112
113def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
114def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
115def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000116
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000117def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000118def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
119 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000120def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
121 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122
Evan Cheng11db0682010-08-11 06:22:01 +0000123def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
124 [SDNPHasChain]>;
125def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
126 [SDNPHasChain]>;
127def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
128 [SDNPHasChain]>;
129def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
130 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000131
Evan Chengf609bb82010-01-19 00:44:15 +0000132def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
133
Dale Johannesen51e28e62010-06-03 21:09:53 +0000134def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
135 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
136
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000137
138def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
139
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000141// ARM Instruction Predicate Definitions.
142//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000143def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
144def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000145def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
146def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
147def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000148def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000149def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000150def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000151def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000152def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
153def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
154def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000155def HasDivide : Predicate<"Subtarget->hasDivide()">;
156def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Evan Cheng11db0682010-08-11 06:22:01 +0000157def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000158def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
159def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000160def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000161def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000162def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000163def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000164def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
165def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000167// FIXME: Eventually this will be just "hasV6T2Ops".
168def UseMovt : Predicate<"Subtarget->useMovt()">;
169def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
170
Jim Grosbach26767372010-03-24 22:31:46 +0000171def UseVMLx : Predicate<"Subtarget->useVMLx()">;
172
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000173//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000174// ARM Flag Definitions.
175
176class RegConstraint<string C> {
177 string Constraints = C;
178}
179
180//===----------------------------------------------------------------------===//
181// ARM specific transformation functions and pattern fragments.
182//
183
Evan Chenga8e29892007-01-19 07:51:42 +0000184// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
185// so_imm_neg def below.
186def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000188}]>;
189
190// so_imm_not_XFORM - Return a so_imm value packed into the format described for
191// so_imm_not def below.
192def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
197def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000198 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000199 return v == 8 || v == 16 || v == 24;
200}]>;
201
202/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
203def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
207/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
208def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
Jim Grosbach64171712010-02-16 21:07:46 +0000212def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
215 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Chenga2515702007-03-19 07:09:02 +0000217def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
219 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
220 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
222// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
223def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000224 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000225}]>;
226
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000227/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
228/// e.g., 0xf000ffff
229def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000230 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000231 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000232}] > {
233 let PrintMethod = "printBitfieldInvMaskImmOperand";
234}
235
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000236/// Split a 32-bit immediate into two 16 bit parts.
237def lo16 : SDNodeXForm<imm, [{
238 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
239 MVT::i32);
240}]>;
241
242def hi16 : SDNodeXForm<imm, [{
243 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
244}]>;
245
246def lo16AllZero : PatLeaf<(i32 imm), [{
247 // Returns true if all low 16-bits are 0.
248 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000249}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000250
Jim Grosbach64171712010-02-16 21:07:46 +0000251/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000252/// [0.65535].
253def imm0_65535 : PatLeaf<(i32 imm), [{
254 return (uint32_t)N->getZExtValue() < 65536;
255}]>;
256
Evan Cheng37f25d92008-08-28 23:39:26 +0000257class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
258class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000259
Jim Grosbach0a145f32010-02-16 20:17:57 +0000260/// adde and sube predicates - True based on whether the carry flag output
261/// will be needed or not.
262def adde_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def sube_dead_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
267 [{return !N->hasAnyUseOfValue(1);}]>;
268def adde_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271def sube_live_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
273 [{return N->hasAnyUseOfValue(1);}]>;
274
Evan Chenga8e29892007-01-19 07:51:42 +0000275//===----------------------------------------------------------------------===//
276// Operand Definitions.
277//
278
279// Branch target.
280def brtarget : Operand<OtherVT>;
281
Evan Chenga8e29892007-01-19 07:51:42 +0000282// A list of registers separated by comma. Used by load/store multiple.
283def reglist : Operand<i32> {
284 let PrintMethod = "printRegisterList";
285}
286
287// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
288def cpinst_operand : Operand<i32> {
289 let PrintMethod = "printCPInstOperand";
290}
291
292def jtblock_operand : Operand<i32> {
293 let PrintMethod = "printJTBlockOperand";
294}
Evan Cheng66ac5312009-07-25 00:33:29 +0000295def jt2block_operand : Operand<i32> {
296 let PrintMethod = "printJT2BlockOperand";
297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
299// Local PC labels.
300def pclabel : Operand<i32> {
301 let PrintMethod = "printPCLabel";
302}
303
304// shifter_operand operands: so_reg and so_imm.
305def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000306 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000307 [shl,srl,sra,rotr]> {
308 let PrintMethod = "printSORegOperand";
309 let MIOperandInfo = (ops GPR, GPR, i32imm);
310}
311
312// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
313// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
314// represented in the imm field in the same 12-bit form that they are encoded
315// into so_imm instructions: the 8-bit immediate is the least significant bits
316// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
317def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000318 PatLeaf<(imm), [{
319 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
320 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000321 let PrintMethod = "printSOImmOperand";
322}
323
Evan Chengc70d1842007-03-20 08:11:30 +0000324// Break so_imm's up into two pieces. This handles immediates with up to 16
325// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
326// get the first/second pieces.
327def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000328 PatLeaf<(imm), [{
329 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
330 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000331 let PrintMethod = "printSOImm2PartOperand";
332}
333
334def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000335 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000337}]>;
338
339def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000344def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
345 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
346 }]> {
347 let PrintMethod = "printSOImm2PartOperand";
348}
349
350def so_neg_imm2part_1 : SDNodeXForm<imm, [{
351 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
352 return CurDAG->getTargetConstant(V, MVT::i32);
353}]>;
354
355def so_neg_imm2part_2 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000360/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
361def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
362 return (int32_t)N->getZExtValue() < 32;
363}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000364
365// Define ARM specific addressing modes.
366
367// addrmode2 := reg +/- reg shop imm
368// addrmode2 := reg +/- imm12
369//
370def addrmode2 : Operand<i32>,
371 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
372 let PrintMethod = "printAddrMode2Operand";
373 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
374}
375
376def am2offset : Operand<i32>,
377 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
378 let PrintMethod = "printAddrMode2OffsetOperand";
379 let MIOperandInfo = (ops GPR, i32imm);
380}
381
382// addrmode3 := reg +/- reg
383// addrmode3 := reg +/- imm8
384//
385def addrmode3 : Operand<i32>,
386 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
387 let PrintMethod = "printAddrMode3Operand";
388 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
389}
390
391def am3offset : Operand<i32>,
392 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
393 let PrintMethod = "printAddrMode3OffsetOperand";
394 let MIOperandInfo = (ops GPR, i32imm);
395}
396
397// addrmode4 := reg, <mode|W>
398//
399def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000400 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000401 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000402 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000403}
404
405// addrmode5 := reg +/- imm8*4
406//
407def addrmode5 : Operand<i32>,
408 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
409 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000410 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000411}
412
Bob Wilson8b024a52009-07-01 23:16:05 +0000413// addrmode6 := reg with optional writeback
414//
415def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000416 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000417 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000418 let MIOperandInfo = (ops GPR:$addr, i32imm);
419}
420
421def am6offset : Operand<i32> {
422 let PrintMethod = "printAddrMode6OffsetOperand";
423 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000424}
425
Evan Chenga8e29892007-01-19 07:51:42 +0000426// addrmodepc := pc + reg
427//
428def addrmodepc : Operand<i32>,
429 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
430 let PrintMethod = "printAddrModePCOperand";
431 let MIOperandInfo = (ops GPR, i32imm);
432}
433
Bob Wilson4f38b382009-08-21 21:58:55 +0000434def nohash_imm : Operand<i32> {
435 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000436}
437
Evan Chenga8e29892007-01-19 07:51:42 +0000438//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000439
Evan Cheng37f25d92008-08-28 23:39:26 +0000440include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000441
442//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000443// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000444//
445
Evan Cheng3924f782008-08-29 07:36:24 +0000446/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000447/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000448multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
449 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000450 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000451 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000452 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
453 let Inst{25} = 1;
454 }
Evan Chengedda31c2008-11-05 18:35:52 +0000455 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000456 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000457 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000458 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000459 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000460 let isCommutable = Commutable;
461 }
Evan Chengedda31c2008-11-05 18:35:52 +0000462 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000463 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
465 let Inst{25} = 0;
466 }
Evan Chenga8e29892007-01-19 07:51:42 +0000467}
468
Evan Cheng1e249e32009-06-25 20:59:23 +0000469/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000470/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000471let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000472multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
473 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000474 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000475 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000476 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000477 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000478 let Inst{25} = 1;
479 }
Evan Chengedda31c2008-11-05 18:35:52 +0000480 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000481 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000482 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
483 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000484 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000485 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000486 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 }
Evan Chengedda31c2008-11-05 18:35:52 +0000488 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000489 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000490 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000491 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000492 let Inst{25} = 0;
493 }
Evan Cheng071a2792007-09-11 19:55:27 +0000494}
Evan Chengc85e8322007-07-05 07:13:32 +0000495}
496
497/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000498/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000499/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000500let isCompare = 1, Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000501multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
502 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000503 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000504 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000505 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000506 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000507 let Inst{25} = 1;
508 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000509 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000510 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000511 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000512 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000513 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000514 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000515 let isCommutable = Commutable;
516 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000517 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000518 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000519 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000520 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000521 let Inst{25} = 0;
522 }
Evan Cheng071a2792007-09-11 19:55:27 +0000523}
Evan Chenga8e29892007-01-19 07:51:42 +0000524}
525
Evan Chenga8e29892007-01-19 07:51:42 +0000526/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
527/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000528/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
529multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000530 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000531 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000532 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000533 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000534 let Inst{11-10} = 0b00;
535 let Inst{19-16} = 0b1111;
536 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000537 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000538 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000539 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000540 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000541 let Inst{19-16} = 0b1111;
542 }
Evan Chenga8e29892007-01-19 07:51:42 +0000543}
544
Johnny Chen2ec5e492010-02-22 21:50:40 +0000545multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
546 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
547 IIC_iUNAr, opc, "\t$dst, $src",
548 [/* For disassembly only; pattern left blank */]>,
549 Requires<[IsARM, HasV6]> {
550 let Inst{11-10} = 0b00;
551 let Inst{19-16} = 0b1111;
552 }
553 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
554 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
555 [/* For disassembly only; pattern left blank */]>,
556 Requires<[IsARM, HasV6]> {
557 let Inst{19-16} = 0b1111;
558 }
559}
560
Evan Chenga8e29892007-01-19 07:51:42 +0000561/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
562/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000563multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
564 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000565 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000566 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000567 Requires<[IsARM, HasV6]> {
568 let Inst{11-10} = 0b00;
569 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000570 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
571 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000572 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000573 [(set GPR:$dst, (opnode GPR:$LHS,
574 (rotr GPR:$RHS, rot_imm:$rot)))]>,
575 Requires<[IsARM, HasV6]>;
576}
577
Johnny Chen2ec5e492010-02-22 21:50:40 +0000578// For disassembly only.
579multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
580 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
581 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
582 [/* For disassembly only; pattern left blank */]>,
583 Requires<[IsARM, HasV6]> {
584 let Inst{11-10} = 0b00;
585 }
586 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
587 i32imm:$rot),
588 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
589 [/* For disassembly only; pattern left blank */]>,
590 Requires<[IsARM, HasV6]>;
591}
592
Evan Cheng62674222009-06-25 23:34:10 +0000593/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
594let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000595multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
596 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000597 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000598 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000599 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000600 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000601 let Inst{25} = 1;
602 }
Evan Cheng62674222009-06-25 23:34:10 +0000603 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000604 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000605 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000606 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000607 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000608 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000609 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000610 }
Evan Cheng62674222009-06-25 23:34:10 +0000611 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000612 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000613 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000614 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000615 let Inst{25} = 0;
616 }
Jim Grosbache5165492009-11-09 00:11:35 +0000617}
618// Carry setting variants
619let Defs = [CPSR] in {
620multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
621 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000622 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000623 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000624 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000625 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000626 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000627 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000628 }
Evan Cheng62674222009-06-25 23:34:10 +0000629 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000630 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000631 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000632 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000633 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000634 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000636 }
Evan Cheng62674222009-06-25 23:34:10 +0000637 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000638 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000639 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000640 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000641 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000642 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000643 }
Evan Cheng071a2792007-09-11 19:55:27 +0000644}
Evan Chengc85e8322007-07-05 07:13:32 +0000645}
Jim Grosbache5165492009-11-09 00:11:35 +0000646}
Evan Chengc85e8322007-07-05 07:13:32 +0000647
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000648//===----------------------------------------------------------------------===//
649// Instructions
650//===----------------------------------------------------------------------===//
651
Evan Chenga8e29892007-01-19 07:51:42 +0000652//===----------------------------------------------------------------------===//
653// Miscellaneous Instructions.
654//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000655
Evan Chenga8e29892007-01-19 07:51:42 +0000656/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
657/// the function. The first operand is the ID# for this instruction, the second
658/// is the index into the MachineConstantPool that this is, the third is the
659/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000660let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000661def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000662PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000663 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000664 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000665
Jim Grosbach4642ad32010-02-22 23:10:38 +0000666// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
667// from removing one half of the matched pairs. That breaks PEI, which assumes
668// these will always be in pairs, and asserts if it finds otherwise. Better way?
669let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000670def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000671PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000672 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000673 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000674
Jim Grosbach64171712010-02-16 21:07:46 +0000675def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000676PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000677 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000678 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000679}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000680
Johnny Chenf4d81052010-02-12 22:53:19 +0000681def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000682 [/* For disassembly only; pattern left blank */]>,
683 Requires<[IsARM, HasV6T2]> {
684 let Inst{27-16} = 0b001100100000;
685 let Inst{7-0} = 0b00000000;
686}
687
Johnny Chenf4d81052010-02-12 22:53:19 +0000688def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
689 [/* For disassembly only; pattern left blank */]>,
690 Requires<[IsARM, HasV6T2]> {
691 let Inst{27-16} = 0b001100100000;
692 let Inst{7-0} = 0b00000001;
693}
694
695def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
696 [/* For disassembly only; pattern left blank */]>,
697 Requires<[IsARM, HasV6T2]> {
698 let Inst{27-16} = 0b001100100000;
699 let Inst{7-0} = 0b00000010;
700}
701
702def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
703 [/* For disassembly only; pattern left blank */]>,
704 Requires<[IsARM, HasV6T2]> {
705 let Inst{27-16} = 0b001100100000;
706 let Inst{7-0} = 0b00000011;
707}
708
Johnny Chen2ec5e492010-02-22 21:50:40 +0000709def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
710 "\t$dst, $a, $b",
711 [/* For disassembly only; pattern left blank */]>,
712 Requires<[IsARM, HasV6]> {
713 let Inst{27-20} = 0b01101000;
714 let Inst{7-4} = 0b1011;
715}
716
Johnny Chenf4d81052010-02-12 22:53:19 +0000717def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
718 [/* For disassembly only; pattern left blank */]>,
719 Requires<[IsARM, HasV6T2]> {
720 let Inst{27-16} = 0b001100100000;
721 let Inst{7-0} = 0b00000100;
722}
723
Johnny Chenc6f7b272010-02-11 18:12:29 +0000724// The i32imm operand $val can be used by a debugger to store more information
725// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000726def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000727 [/* For disassembly only; pattern left blank */]>,
728 Requires<[IsARM]> {
729 let Inst{27-20} = 0b00010010;
730 let Inst{7-4} = 0b0111;
731}
732
Johnny Chenb98e1602010-02-12 18:55:33 +0000733// Change Processor State is a system instruction -- for disassembly only.
734// The singleton $opt operand contains the following information:
735// opt{4-0} = mode from Inst{4-0}
736// opt{5} = changemode from Inst{17}
737// opt{8-6} = AIF from Inst{8-6}
738// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000739def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000740 [/* For disassembly only; pattern left blank */]>,
741 Requires<[IsARM]> {
742 let Inst{31-28} = 0b1111;
743 let Inst{27-20} = 0b00010000;
744 let Inst{16} = 0;
745 let Inst{5} = 0;
746}
747
Johnny Chenb92a23f2010-02-21 04:42:01 +0000748// Preload signals the memory system of possible future data/instruction access.
749// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000750//
751// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
752// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000753multiclass APreLoad<bit data, bit read, string opc> {
754
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000755 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000756 !strconcat(opc, "\t[$base, $imm]"), []> {
757 let Inst{31-26} = 0b111101;
758 let Inst{25} = 0; // 0 for immediate form
759 let Inst{24} = data;
760 let Inst{22} = read;
761 let Inst{21-20} = 0b01;
762 }
763
764 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
765 !strconcat(opc, "\t$addr"), []> {
766 let Inst{31-26} = 0b111101;
767 let Inst{25} = 1; // 1 for register form
768 let Inst{24} = data;
769 let Inst{22} = read;
770 let Inst{21-20} = 0b01;
771 let Inst{4} = 0;
772 }
773}
774
775defm PLD : APreLoad<1, 1, "pld">;
776defm PLDW : APreLoad<1, 0, "pldw">;
777defm PLI : APreLoad<0, 1, "pli">;
778
Johnny Chena1e76212010-02-13 02:51:09 +0000779def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
780 [/* For disassembly only; pattern left blank */]>,
781 Requires<[IsARM]> {
782 let Inst{31-28} = 0b1111;
783 let Inst{27-20} = 0b00010000;
784 let Inst{16} = 1;
785 let Inst{9} = 1;
786 let Inst{7-4} = 0b0000;
787}
788
789def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
790 [/* For disassembly only; pattern left blank */]>,
791 Requires<[IsARM]> {
792 let Inst{31-28} = 0b1111;
793 let Inst{27-20} = 0b00010000;
794 let Inst{16} = 1;
795 let Inst{9} = 0;
796 let Inst{7-4} = 0b0000;
797}
798
Johnny Chenf4d81052010-02-12 22:53:19 +0000799def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000800 [/* For disassembly only; pattern left blank */]>,
801 Requires<[IsARM, HasV7]> {
802 let Inst{27-16} = 0b001100100000;
803 let Inst{7-4} = 0b1111;
804}
805
Johnny Chenba6e0332010-02-11 17:14:31 +0000806// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000807// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
808// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000809let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000810def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000811 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000812 Requires<[IsARM]> {
813 let Inst{27-25} = 0b011;
814 let Inst{24-20} = 0b11111;
815 let Inst{7-5} = 0b111;
816 let Inst{4} = 0b1;
817}
818
Evan Cheng12c3a532008-11-06 17:48:05 +0000819// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000820let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000821def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000822 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000823 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000824
Evan Cheng325474e2008-01-07 23:56:57 +0000825let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000826def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000827 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000828 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000829
Evan Chengd87293c2008-11-06 08:47:38 +0000830def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000831 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000832 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
833
Evan Chengd87293c2008-11-06 08:47:38 +0000834def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000835 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000836 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
837
Evan Chengd87293c2008-11-06 08:47:38 +0000838def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000839 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000840 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
841
Evan Chengd87293c2008-11-06 08:47:38 +0000842def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000843 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000844 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
845}
Chris Lattner13c63102008-01-06 05:55:01 +0000846let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000847def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000848 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000849 [(store GPR:$src, addrmodepc:$addr)]>;
850
Evan Chengd87293c2008-11-06 08:47:38 +0000851def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000852 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000853 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
854
Evan Chengd87293c2008-11-06 08:47:38 +0000855def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000856 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000857 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
858}
Evan Cheng12c3a532008-11-06 17:48:05 +0000859} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000860
Evan Chenge07715c2009-06-23 05:25:29 +0000861
862// LEApcrel - Load a pc-relative address into a register without offending the
863// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000864let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000865let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000866def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000867 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000868 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000869
Jim Grosbacha967d112010-06-21 21:27:27 +0000870} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000871def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000872 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000873 Pseudo, IIC_iALUi,
874 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000875 let Inst{25} = 1;
876}
Evan Chenge07715c2009-06-23 05:25:29 +0000877
Evan Chenga8e29892007-01-19 07:51:42 +0000878//===----------------------------------------------------------------------===//
879// Control Flow Instructions.
880//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000881
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000882let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
883 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000884 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000885 "bx", "\tlr", [(ARMretflag)]>,
886 Requires<[IsARM, HasV4T]> {
887 let Inst{3-0} = 0b1110;
888 let Inst{7-4} = 0b0001;
889 let Inst{19-8} = 0b111111111111;
890 let Inst{27-20} = 0b00010010;
891 }
892
893 // ARMV4 only
894 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
895 "mov", "\tpc, lr", [(ARMretflag)]>,
896 Requires<[IsARM, NoV4T]> {
897 let Inst{11-0} = 0b000000001110;
898 let Inst{15-12} = 0b1111;
899 let Inst{19-16} = 0b0000;
900 let Inst{27-20} = 0b00011010;
901 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000902}
Rafael Espindola27185192006-09-29 21:20:16 +0000903
Bob Wilson04ea6e52009-10-28 00:37:03 +0000904// Indirect branches
905let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000906 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000907 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000908 [(brind GPR:$dst)]>,
909 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000910 let Inst{7-4} = 0b0001;
911 let Inst{19-8} = 0b111111111111;
912 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000913 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000914 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000915
916 // ARMV4 only
917 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
918 [(brind GPR:$dst)]>,
919 Requires<[IsARM, NoV4T]> {
920 let Inst{11-4} = 0b00000000;
921 let Inst{15-12} = 0b1111;
922 let Inst{19-16} = 0b0000;
923 let Inst{27-20} = 0b00011010;
924 let Inst{31-28} = 0b1110;
925 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000926}
927
Evan Chenga8e29892007-01-19 07:51:42 +0000928// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000929// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000930let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
931 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000932 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
933 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000934 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000935 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000936 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000937
Bob Wilson54fc1242009-06-22 21:01:46 +0000938// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000939let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000940 Defs = [R0, R1, R2, R3, R12, LR,
941 D0, D1, D2, D3, D4, D5, D6, D7,
942 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000943 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000944 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000945 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000946 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000947 Requires<[IsARM, IsNotDarwin]> {
948 let Inst{31-28} = 0b1110;
949 }
Evan Cheng277f0742007-06-19 21:05:09 +0000950
Evan Cheng12c3a532008-11-06 17:48:05 +0000951 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000952 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000953 [(ARMcall_pred tglobaladdr:$func)]>,
954 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000955
Evan Chenga8e29892007-01-19 07:51:42 +0000956 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000957 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000958 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000959 [(ARMcall GPR:$func)]>,
960 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000961 let Inst{7-4} = 0b0011;
962 let Inst{19-8} = 0b111111111111;
963 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000964 }
965
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000966 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000967 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
968 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000969 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000970 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000971 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000972 let Inst{7-4} = 0b0001;
973 let Inst{19-8} = 0b111111111111;
974 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000975 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000976
977 // ARMv4
978 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
979 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
980 [(ARMcall_nolink tGPR:$func)]>,
981 Requires<[IsARM, NoV4T, IsNotDarwin]> {
982 let Inst{11-4} = 0b00000000;
983 let Inst{15-12} = 0b1111;
984 let Inst{19-16} = 0b0000;
985 let Inst{27-20} = 0b00011010;
986 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000987}
988
989// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000990let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000991 Defs = [R0, R1, R2, R3, R9, R12, LR,
992 D0, D1, D2, D3, D4, D5, D6, D7,
993 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000994 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000995 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000996 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000997 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
998 let Inst{31-28} = 0b1110;
999 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001000
1001 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001002 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001003 [(ARMcall_pred tglobaladdr:$func)]>,
1004 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001005
1006 // ARMv5T and above
1007 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001008 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001009 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1010 let Inst{7-4} = 0b0011;
1011 let Inst{19-8} = 0b111111111111;
1012 let Inst{27-20} = 0b00010010;
1013 }
1014
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001015 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001016 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1017 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001018 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001019 [(ARMcall_nolink tGPR:$func)]>,
1020 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001021 let Inst{7-4} = 0b0001;
1022 let Inst{19-8} = 0b111111111111;
1023 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001024 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001025
1026 // ARMv4
1027 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1028 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1029 [(ARMcall_nolink tGPR:$func)]>,
1030 Requires<[IsARM, NoV4T, IsDarwin]> {
1031 let Inst{11-4} = 0b00000000;
1032 let Inst{15-12} = 0b1111;
1033 let Inst{19-16} = 0b0000;
1034 let Inst{27-20} = 0b00011010;
1035 }
Rafael Espindola35574632006-07-18 17:00:30 +00001036}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001037
Dale Johannesen51e28e62010-06-03 21:09:53 +00001038// Tail calls.
1039
1040let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1041 // Darwin versions.
1042 let Defs = [R0, R1, R2, R3, R9, R12,
1043 D0, D1, D2, D3, D4, D5, D6, D7,
1044 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1045 D27, D28, D29, D30, D31, PC],
1046 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001047 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1048 Pseudo, IIC_Br,
1049 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001050
Evan Cheng6523d2f2010-06-19 00:11:54 +00001051 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1052 Pseudo, IIC_Br,
1053 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001054
Evan Cheng6523d2f2010-06-19 00:11:54 +00001055 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001056 IIC_Br, "b\t$dst @ TAILCALL",
1057 []>, Requires<[IsDarwin]>;
1058
1059 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001060 IIC_Br, "b.w\t$dst @ TAILCALL",
1061 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001062
Evan Cheng6523d2f2010-06-19 00:11:54 +00001063 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1064 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1065 []>, Requires<[IsDarwin]> {
1066 let Inst{7-4} = 0b0001;
1067 let Inst{19-8} = 0b111111111111;
1068 let Inst{27-20} = 0b00010010;
1069 let Inst{31-28} = 0b1110;
1070 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001071 }
1072
1073 // Non-Darwin versions (the difference is R9).
1074 let Defs = [R0, R1, R2, R3, R12,
1075 D0, D1, D2, D3, D4, D5, D6, D7,
1076 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1077 D27, D28, D29, D30, D31, PC],
1078 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001079 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1080 Pseudo, IIC_Br,
1081 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001082
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001083 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001084 Pseudo, IIC_Br,
1085 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001086
Evan Cheng6523d2f2010-06-19 00:11:54 +00001087 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1088 IIC_Br, "b\t$dst @ TAILCALL",
1089 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001090
Evan Cheng6523d2f2010-06-19 00:11:54 +00001091 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1092 IIC_Br, "b.w\t$dst @ TAILCALL",
1093 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001094
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001095 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001096 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1097 []>, Requires<[IsNotDarwin]> {
1098 let Inst{7-4} = 0b0001;
1099 let Inst{19-8} = 0b111111111111;
1100 let Inst{27-20} = 0b00010010;
1101 let Inst{31-28} = 0b1110;
1102 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001103 }
1104}
1105
David Goodwin1a8f36e2009-08-12 18:31:53 +00001106let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001107 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001108 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001109 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001110 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001111 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001112
Owen Anderson20ab2902007-11-12 07:39:39 +00001113 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001114 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001115 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001116 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001117 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001118 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001119 let Inst{20} = 0; // S Bit
1120 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001121 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001122 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001123 def BR_JTm : JTI<(outs),
1124 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001125 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001126 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1127 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001128 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001129 let Inst{20} = 1; // L bit
1130 let Inst{21} = 0; // W bit
1131 let Inst{22} = 0; // B bit
1132 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001133 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001134 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001135 def BR_JTadd : JTI<(outs),
1136 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001137 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001138 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1139 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001140 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001141 let Inst{20} = 0; // S bit
1142 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001143 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001144 }
1145 } // isNotDuplicable = 1, isIndirectBranch = 1
1146 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001147
Evan Chengc85e8322007-07-05 07:13:32 +00001148 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001149 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001150 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001151 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001152 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001153}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001154
Johnny Chena1e76212010-02-13 02:51:09 +00001155// Branch and Exchange Jazelle -- for disassembly only
1156def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1157 [/* For disassembly only; pattern left blank */]> {
1158 let Inst{23-20} = 0b0010;
1159 //let Inst{19-8} = 0xfff;
1160 let Inst{7-4} = 0b0010;
1161}
1162
Johnny Chen0296f3e2010-02-16 21:59:54 +00001163// Secure Monitor Call is a system instruction -- for disassembly only
1164def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1165 [/* For disassembly only; pattern left blank */]> {
1166 let Inst{23-20} = 0b0110;
1167 let Inst{7-4} = 0b0111;
1168}
1169
Johnny Chen64dfb782010-02-16 20:04:27 +00001170// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001171let isCall = 1 in {
1172def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1173 [/* For disassembly only; pattern left blank */]>;
1174}
1175
Johnny Chenfb566792010-02-17 21:39:10 +00001176// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001177def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1178 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001179 [/* For disassembly only; pattern left blank */]> {
1180 let Inst{31-28} = 0b1111;
1181 let Inst{22-20} = 0b110; // W = 1
1182}
1183
1184def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1185 NoItinerary, "srs${addr:submode}\tsp, $mode",
1186 [/* For disassembly only; pattern left blank */]> {
1187 let Inst{31-28} = 0b1111;
1188 let Inst{22-20} = 0b100; // W = 0
1189}
1190
Johnny Chenfb566792010-02-17 21:39:10 +00001191// Return From Exception is a system instruction -- for disassembly only
1192def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1193 NoItinerary, "rfe${addr:submode}\t$base!",
1194 [/* For disassembly only; pattern left blank */]> {
1195 let Inst{31-28} = 0b1111;
1196 let Inst{22-20} = 0b011; // W = 1
1197}
1198
1199def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1200 NoItinerary, "rfe${addr:submode}\t$base",
1201 [/* For disassembly only; pattern left blank */]> {
1202 let Inst{31-28} = 0b1111;
1203 let Inst{22-20} = 0b001; // W = 0
1204}
1205
Evan Chenga8e29892007-01-19 07:51:42 +00001206//===----------------------------------------------------------------------===//
1207// Load / store Instructions.
1208//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001209
Evan Chenga8e29892007-01-19 07:51:42 +00001210// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001211let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001212def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001213 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001214 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001215
Evan Chengfa775d02007-03-19 07:20:03 +00001216// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001217let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1218 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001219def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001220 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001221
Evan Chenga8e29892007-01-19 07:51:42 +00001222// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001223def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001224 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001225 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001226
Jim Grosbach64171712010-02-16 21:07:46 +00001227def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001228 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001229 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001230
Evan Chenga8e29892007-01-19 07:51:42 +00001231// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001232def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001233 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001234 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001235
David Goodwin5d598aa2009-08-19 18:00:44 +00001236def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001237 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001238 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001239
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001240let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001241// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001242def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001243 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001244 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001245
Evan Chenga8e29892007-01-19 07:51:42 +00001246// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001247def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001248 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001249 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001250
Evan Chengd87293c2008-11-06 08:47:38 +00001251def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001252 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001253 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001254
Evan Chengd87293c2008-11-06 08:47:38 +00001255def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001256 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001257 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001258
Evan Chengd87293c2008-11-06 08:47:38 +00001259def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001260 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001261 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001262
Evan Chengd87293c2008-11-06 08:47:38 +00001263def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001264 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001265 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001266
Evan Chengd87293c2008-11-06 08:47:38 +00001267def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001268 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001269 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001270
Evan Chengd87293c2008-11-06 08:47:38 +00001271def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001272 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001273 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001274
Evan Chengd87293c2008-11-06 08:47:38 +00001275def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001276 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001277 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001278
Evan Chengd87293c2008-11-06 08:47:38 +00001279def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001280 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001281 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001282
Evan Chengd87293c2008-11-06 08:47:38 +00001283def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001284 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001285 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001286
1287// For disassembly only
1288def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1289 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1290 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1291 Requires<[IsARM, HasV5TE]>;
1292
1293// For disassembly only
1294def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1295 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1296 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1297 Requires<[IsARM, HasV5TE]>;
1298
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001299} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001300
Johnny Chenadb561d2010-02-18 03:27:42 +00001301// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001302
1303def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1304 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1305 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1306 let Inst{21} = 1; // overwrite
1307}
1308
1309def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001310 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1311 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1312 let Inst{21} = 1; // overwrite
1313}
1314
1315def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001316 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001317 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1318 let Inst{21} = 1; // overwrite
1319}
1320
1321def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1322 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1323 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1324 let Inst{21} = 1; // overwrite
1325}
1326
1327def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1328 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1329 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001330 let Inst{21} = 1; // overwrite
1331}
1332
Evan Chenga8e29892007-01-19 07:51:42 +00001333// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001334def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001335 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001336 [(store GPR:$src, addrmode2:$addr)]>;
1337
1338// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001339def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1340 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001341 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1342
David Goodwin5d598aa2009-08-19 18:00:44 +00001343def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001344 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001345 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1346
1347// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001348let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001349def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001350 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001351 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001352
1353// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001354def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001355 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001356 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001357 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001358 [(set GPR:$base_wb,
1359 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1360
Evan Chengd87293c2008-11-06 08:47:38 +00001361def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001362 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001363 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001364 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001365 [(set GPR:$base_wb,
1366 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1367
Evan Chengd87293c2008-11-06 08:47:38 +00001368def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001369 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001370 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001371 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001372 [(set GPR:$base_wb,
1373 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1374
Evan Chengd87293c2008-11-06 08:47:38 +00001375def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001376 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001377 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001378 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001379 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1380 GPR:$base, am3offset:$offset))]>;
1381
Evan Chengd87293c2008-11-06 08:47:38 +00001382def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001383 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001384 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001385 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001386 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1387 GPR:$base, am2offset:$offset))]>;
1388
Evan Chengd87293c2008-11-06 08:47:38 +00001389def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001390 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001391 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001392 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001393 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1394 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001395
Johnny Chen39a4bb32010-02-18 22:31:18 +00001396// For disassembly only
1397def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1398 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1399 StMiscFrm, IIC_iStoreru,
1400 "strd", "\t$src1, $src2, [$base, $offset]!",
1401 "$base = $base_wb", []>;
1402
1403// For disassembly only
1404def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1405 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1406 StMiscFrm, IIC_iStoreru,
1407 "strd", "\t$src1, $src2, [$base], $offset",
1408 "$base = $base_wb", []>;
1409
Johnny Chenad4df4c2010-03-01 19:22:00 +00001410// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001411
1412def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001413 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001414 StFrm, IIC_iStoreru,
1415 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1416 [/* For disassembly only; pattern left blank */]> {
1417 let Inst{21} = 1; // overwrite
1418}
1419
1420def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001421 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001422 StFrm, IIC_iStoreru,
1423 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1424 [/* For disassembly only; pattern left blank */]> {
1425 let Inst{21} = 1; // overwrite
1426}
1427
Johnny Chenad4df4c2010-03-01 19:22:00 +00001428def STRHT: AI3sthpo<(outs GPR:$base_wb),
1429 (ins GPR:$src, GPR:$base,am3offset:$offset),
1430 StMiscFrm, IIC_iStoreru,
1431 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1432 [/* For disassembly only; pattern left blank */]> {
1433 let Inst{21} = 1; // overwrite
1434}
1435
Evan Chenga8e29892007-01-19 07:51:42 +00001436//===----------------------------------------------------------------------===//
1437// Load / store multiple Instructions.
1438//
1439
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001440let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001441def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001442 reglist:$dsts, variable_ops),
1443 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001444 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001445
Bob Wilson815baeb2010-03-13 01:08:20 +00001446def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1447 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001448 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001449 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001450 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001451} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001452
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001453let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001454def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001455 reglist:$srcs, variable_ops),
1456 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001457 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1458
1459def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1460 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001461 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001462 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001463 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001464} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001465
1466//===----------------------------------------------------------------------===//
1467// Move Instructions.
1468//
1469
Evan Chengcd799b92009-06-12 20:46:18 +00001470let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001471def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001472 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001473 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001474 let Inst{25} = 0;
1475}
1476
Dale Johannesen38d5f042010-06-15 22:24:08 +00001477// A version for the smaller set of tail call registers.
1478let neverHasSideEffects = 1 in
1479def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1480 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1481 let Inst{11-4} = 0b00000000;
1482 let Inst{25} = 0;
1483}
1484
Jim Grosbach64171712010-02-16 21:07:46 +00001485def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001486 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001487 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001488 let Inst{25} = 0;
1489}
Evan Chenga2515702007-03-19 07:09:02 +00001490
Evan Chengb3379fb2009-02-05 08:42:55 +00001491let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001492def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001493 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001494 let Inst{25} = 1;
1495}
1496
1497let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001498def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001499 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001500 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001501 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001502 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001503 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001504 let Inst{25} = 1;
1505}
1506
Evan Cheng5adb66a2009-09-28 09:14:39 +00001507let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001508def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1509 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001510 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001511 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001512 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001513 lo16AllZero:$imm))]>, UnaryDP,
1514 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001515 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001516 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001517}
Evan Cheng13ab0202007-07-10 18:08:01 +00001518
Evan Cheng20956592009-10-21 08:15:52 +00001519def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1520 Requires<[IsARM, HasV6T2]>;
1521
David Goodwinca01a8d2009-09-01 18:32:09 +00001522let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001523def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001524 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001525 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001526
1527// These aren't really mov instructions, but we have to define them this way
1528// due to flag operands.
1529
Evan Cheng071a2792007-09-11 19:55:27 +00001530let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001531def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001532 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001533 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001534def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001535 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001536 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001537}
Evan Chenga8e29892007-01-19 07:51:42 +00001538
Evan Chenga8e29892007-01-19 07:51:42 +00001539//===----------------------------------------------------------------------===//
1540// Extend Instructions.
1541//
1542
1543// Sign extenders
1544
Evan Cheng97f48c32008-11-06 22:15:19 +00001545defm SXTB : AI_unary_rrot<0b01101010,
1546 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1547defm SXTH : AI_unary_rrot<0b01101011,
1548 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001549
Evan Cheng97f48c32008-11-06 22:15:19 +00001550defm SXTAB : AI_bin_rrot<0b01101010,
1551 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1552defm SXTAH : AI_bin_rrot<0b01101011,
1553 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001554
Johnny Chen2ec5e492010-02-22 21:50:40 +00001555// For disassembly only
1556defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1557
1558// For disassembly only
1559defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001560
1561// Zero extenders
1562
1563let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001564defm UXTB : AI_unary_rrot<0b01101110,
1565 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1566defm UXTH : AI_unary_rrot<0b01101111,
1567 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1568defm UXTB16 : AI_unary_rrot<0b01101100,
1569 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001570
Jim Grosbach542f6422010-07-28 23:25:44 +00001571// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1572// The transformation should probably be done as a combiner action
1573// instead so we can include a check for masking back in the upper
1574// eight bits of the source into the lower eight bits of the result.
1575//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1576// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001577def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001578 (UXTB16r_rot GPR:$Src, 8)>;
1579
Evan Cheng97f48c32008-11-06 22:15:19 +00001580defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001581 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001582defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001583 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001584}
1585
Evan Chenga8e29892007-01-19 07:51:42 +00001586// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001587// For disassembly only
1588defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001589
Evan Chenga8e29892007-01-19 07:51:42 +00001590
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001591def SBFX : I<(outs GPR:$dst),
1592 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1593 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001594 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001595 Requires<[IsARM, HasV6T2]> {
1596 let Inst{27-21} = 0b0111101;
1597 let Inst{6-4} = 0b101;
1598}
1599
1600def UBFX : I<(outs GPR:$dst),
1601 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1602 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001603 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001604 Requires<[IsARM, HasV6T2]> {
1605 let Inst{27-21} = 0b0111111;
1606 let Inst{6-4} = 0b101;
1607}
1608
Evan Chenga8e29892007-01-19 07:51:42 +00001609//===----------------------------------------------------------------------===//
1610// Arithmetic Instructions.
1611//
1612
Jim Grosbach26421962008-10-14 20:36:24 +00001613defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001614 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001615defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001616 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001617
Evan Chengc85e8322007-07-05 07:13:32 +00001618// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001619defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1620 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1621defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001622 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001623
Evan Cheng62674222009-06-25 23:34:10 +00001624defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001625 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001626defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001627 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001628defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001629 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001630defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001631 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001632
Evan Chengedda31c2008-11-05 18:35:52 +00001633def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001634 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1635 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001636 let Inst{25} = 1;
1637}
Evan Cheng13ab0202007-07-10 18:08:01 +00001638
Bob Wilsoncff71782010-08-05 18:23:43 +00001639// The reg/reg form is only defined for the disassembler; for codegen it is
1640// equivalent to SUBrr.
1641def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001642 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1643 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001644 let Inst{25} = 0;
1645 let Inst{11-4} = 0b00000000;
1646}
1647
Evan Chengedda31c2008-11-05 18:35:52 +00001648def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001649 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1650 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001651 let Inst{25} = 0;
1652}
Evan Chengc85e8322007-07-05 07:13:32 +00001653
1654// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001655let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001656def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001657 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001658 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001659 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001660 let Inst{25} = 1;
1661}
Evan Chengedda31c2008-11-05 18:35:52 +00001662def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001663 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001664 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001665 let Inst{20} = 1;
1666 let Inst{25} = 0;
1667}
Evan Cheng071a2792007-09-11 19:55:27 +00001668}
Evan Chengc85e8322007-07-05 07:13:32 +00001669
Evan Cheng62674222009-06-25 23:34:10 +00001670let Uses = [CPSR] in {
1671def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001672 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001673 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1674 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001675 let Inst{25} = 1;
1676}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001677// The reg/reg form is only defined for the disassembler; for codegen it is
1678// equivalent to SUBrr.
1679def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1680 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1681 [/* For disassembly only; pattern left blank */]> {
1682 let Inst{25} = 0;
1683 let Inst{11-4} = 0b00000000;
1684}
Evan Cheng62674222009-06-25 23:34:10 +00001685def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001686 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001687 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1688 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001689 let Inst{25} = 0;
1690}
Evan Cheng62674222009-06-25 23:34:10 +00001691}
1692
1693// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001694let Defs = [CPSR], Uses = [CPSR] in {
1695def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001696 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001697 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1698 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001699 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001700 let Inst{25} = 1;
1701}
Evan Cheng1e249e32009-06-25 20:59:23 +00001702def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001703 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001704 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1705 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001706 let Inst{20} = 1;
1707 let Inst{25} = 0;
1708}
Evan Cheng071a2792007-09-11 19:55:27 +00001709}
Evan Cheng2c614c52007-06-06 10:17:05 +00001710
Evan Chenga8e29892007-01-19 07:51:42 +00001711// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001712// The assume-no-carry-in form uses the negation of the input since add/sub
1713// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1714// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1715// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001716def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1717 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001718def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1719 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1720// The with-carry-in form matches bitwise not instead of the negation.
1721// Effectively, the inverse interpretation of the carry flag already accounts
1722// for part of the negation.
1723def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1724 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001725
1726// Note: These are implemented in C++ code, because they have to generate
1727// ADD/SUBrs instructions, which use a complex pattern that a xform function
1728// cannot produce.
1729// (mul X, 2^n+1) -> (add (X << n), X)
1730// (mul X, 2^n-1) -> (rsb X, (X << n))
1731
Johnny Chen667d1272010-02-22 18:50:54 +00001732// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001733// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001734class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1735 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001736 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001737 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001738 let Inst{27-20} = op27_20;
1739 let Inst{7-4} = op7_4;
1740}
1741
Johnny Chen667d1272010-02-22 18:50:54 +00001742// Saturating add/subtract -- for disassembly only
1743
Nate Begeman692433b2010-07-29 17:56:55 +00001744def QADD : AAI<0b00010000, 0b0101, "qadd",
1745 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001746def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1747def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1748def QASX : AAI<0b01100010, 0b0011, "qasx">;
1749def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1750def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1751def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001752def QSUB : AAI<0b00010010, 0b0101, "qsub",
1753 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001754def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1755def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1756def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1757def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1758def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1759def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1760def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1761def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1762
1763// Signed/Unsigned add/subtract -- for disassembly only
1764
1765def SASX : AAI<0b01100001, 0b0011, "sasx">;
1766def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1767def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1768def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1769def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1770def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1771def UASX : AAI<0b01100101, 0b0011, "uasx">;
1772def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1773def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1774def USAX : AAI<0b01100101, 0b0101, "usax">;
1775def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1776def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1777
1778// Signed/Unsigned halving add/subtract -- for disassembly only
1779
1780def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1781def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1782def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1783def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1784def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1785def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1786def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1787def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1788def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1789def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1790def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1791def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1792
Johnny Chenadc77332010-02-26 22:04:29 +00001793// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001794
Johnny Chenadc77332010-02-26 22:04:29 +00001795def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001796 MulFrm /* for convenience */, NoItinerary, "usad8",
1797 "\t$dst, $a, $b", []>,
1798 Requires<[IsARM, HasV6]> {
1799 let Inst{27-20} = 0b01111000;
1800 let Inst{15-12} = 0b1111;
1801 let Inst{7-4} = 0b0001;
1802}
1803def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1804 MulFrm /* for convenience */, NoItinerary, "usada8",
1805 "\t$dst, $a, $b, $acc", []>,
1806 Requires<[IsARM, HasV6]> {
1807 let Inst{27-20} = 0b01111000;
1808 let Inst{7-4} = 0b0001;
1809}
1810
1811// Signed/Unsigned saturate -- for disassembly only
1812
1813def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Bob Wilson9a1c1892010-08-11 00:01:18 +00001814 SatFrm, NoItinerary,
1815 "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001816 [/* For disassembly only; pattern left blank */]> {
1817 let Inst{27-21} = 0b0110101;
1818 let Inst{6-4} = 0b001;
1819}
1820
1821def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Bob Wilson9a1c1892010-08-11 00:01:18 +00001822 SatFrm, NoItinerary,
1823 "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001824 [/* For disassembly only; pattern left blank */]> {
1825 let Inst{27-21} = 0b0110101;
1826 let Inst{6-4} = 0b101;
1827}
1828
Bob Wilson9a1c1892010-08-11 00:01:18 +00001829def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001830 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1831 [/* For disassembly only; pattern left blank */]> {
1832 let Inst{27-20} = 0b01101010;
1833 let Inst{7-4} = 0b0011;
1834}
1835
1836def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Bob Wilson9a1c1892010-08-11 00:01:18 +00001837 SatFrm, NoItinerary,
1838 "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001839 [/* For disassembly only; pattern left blank */]> {
1840 let Inst{27-21} = 0b0110111;
1841 let Inst{6-4} = 0b001;
1842}
1843
1844def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Bob Wilson9a1c1892010-08-11 00:01:18 +00001845 SatFrm, NoItinerary,
1846 "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001847 [/* For disassembly only; pattern left blank */]> {
1848 let Inst{27-21} = 0b0110111;
1849 let Inst{6-4} = 0b101;
1850}
1851
Bob Wilson9a1c1892010-08-11 00:01:18 +00001852def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001853 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1854 [/* For disassembly only; pattern left blank */]> {
1855 let Inst{27-20} = 0b01101110;
1856 let Inst{7-4} = 0b0011;
1857}
Evan Chenga8e29892007-01-19 07:51:42 +00001858
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001859def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSATlsl imm:$pos, GPR:$a, 0)>;
1860def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USATlsl imm:$pos, GPR:$a, 0)>;
1861
Evan Chenga8e29892007-01-19 07:51:42 +00001862//===----------------------------------------------------------------------===//
1863// Bitwise Instructions.
1864//
1865
Jim Grosbach26421962008-10-14 20:36:24 +00001866defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001867 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001868defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001869 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001870defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001871 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001872defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001873 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001874
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001875def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001876 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001877 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001878 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1879 Requires<[IsARM, HasV6T2]> {
1880 let Inst{27-21} = 0b0111110;
1881 let Inst{6-0} = 0b0011111;
1882}
1883
Johnny Chenb2503c02010-02-17 06:31:48 +00001884// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001885def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001886 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001887 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1888 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1889 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001890 Requires<[IsARM, HasV6T2]> {
1891 let Inst{27-21} = 0b0111110;
1892 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1893}
1894
David Goodwin5d598aa2009-08-19 18:00:44 +00001895def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001896 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001897 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001898 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001899 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001900}
Evan Chengedda31c2008-11-05 18:35:52 +00001901def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001902 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001903 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1904 let Inst{25} = 0;
1905}
Evan Chengb3379fb2009-02-05 08:42:55 +00001906let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001907def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001908 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001909 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1910 let Inst{25} = 1;
1911}
Evan Chenga8e29892007-01-19 07:51:42 +00001912
1913def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1914 (BICri GPR:$src, so_imm_not:$imm)>;
1915
1916//===----------------------------------------------------------------------===//
1917// Multiply Instructions.
1918//
1919
Evan Cheng8de898a2009-06-26 00:19:44 +00001920let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001921def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001922 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001923 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001924
Evan Chengfbc9d412008-11-06 01:21:28 +00001925def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001926 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001927 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001928
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001929def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001930 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001931 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1932 Requires<[IsARM, HasV6T2]>;
1933
Evan Chenga8e29892007-01-19 07:51:42 +00001934// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001935let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001936let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001937def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001938 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001939 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001940
Evan Chengfbc9d412008-11-06 01:21:28 +00001941def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001942 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001943 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001944}
Evan Chenga8e29892007-01-19 07:51:42 +00001945
1946// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001947def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001948 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001949 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001950
Evan Chengfbc9d412008-11-06 01:21:28 +00001951def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001952 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001953 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001954
Evan Chengfbc9d412008-11-06 01:21:28 +00001955def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001956 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001957 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001958 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001959} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001960
1961// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001962def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001963 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001964 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001965 Requires<[IsARM, HasV6]> {
1966 let Inst{7-4} = 0b0001;
1967 let Inst{15-12} = 0b1111;
1968}
Evan Cheng13ab0202007-07-10 18:08:01 +00001969
Johnny Chen2ec5e492010-02-22 21:50:40 +00001970def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1971 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1972 [/* For disassembly only; pattern left blank */]>,
1973 Requires<[IsARM, HasV6]> {
1974 let Inst{7-4} = 0b0011; // R = 1
1975 let Inst{15-12} = 0b1111;
1976}
1977
Evan Chengfbc9d412008-11-06 01:21:28 +00001978def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001979 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001980 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001981 Requires<[IsARM, HasV6]> {
1982 let Inst{7-4} = 0b0001;
1983}
Evan Chenga8e29892007-01-19 07:51:42 +00001984
Johnny Chen2ec5e492010-02-22 21:50:40 +00001985def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1986 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1987 [/* For disassembly only; pattern left blank */]>,
1988 Requires<[IsARM, HasV6]> {
1989 let Inst{7-4} = 0b0011; // R = 1
1990}
Evan Chenga8e29892007-01-19 07:51:42 +00001991
Evan Chengfbc9d412008-11-06 01:21:28 +00001992def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001993 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001994 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001995 Requires<[IsARM, HasV6]> {
1996 let Inst{7-4} = 0b1101;
1997}
Evan Chenga8e29892007-01-19 07:51:42 +00001998
Johnny Chen2ec5e492010-02-22 21:50:40 +00001999def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2000 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2001 [/* For disassembly only; pattern left blank */]>,
2002 Requires<[IsARM, HasV6]> {
2003 let Inst{7-4} = 0b1111; // R = 1
2004}
2005
Raul Herbster37fb5b12007-08-30 23:25:47 +00002006multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002007 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002008 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002009 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2010 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002011 Requires<[IsARM, HasV5TE]> {
2012 let Inst{5} = 0;
2013 let Inst{6} = 0;
2014 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002015
Evan Chengeb4f52e2008-11-06 03:35:07 +00002016 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002017 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002018 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002019 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002020 Requires<[IsARM, HasV5TE]> {
2021 let Inst{5} = 0;
2022 let Inst{6} = 1;
2023 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002024
Evan Chengeb4f52e2008-11-06 03:35:07 +00002025 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002026 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002027 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002028 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002029 Requires<[IsARM, HasV5TE]> {
2030 let Inst{5} = 1;
2031 let Inst{6} = 0;
2032 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002033
Evan Chengeb4f52e2008-11-06 03:35:07 +00002034 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002035 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002036 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2037 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002038 Requires<[IsARM, HasV5TE]> {
2039 let Inst{5} = 1;
2040 let Inst{6} = 1;
2041 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002042
Evan Chengeb4f52e2008-11-06 03:35:07 +00002043 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002044 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002045 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002046 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002047 Requires<[IsARM, HasV5TE]> {
2048 let Inst{5} = 1;
2049 let Inst{6} = 0;
2050 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002051
Evan Chengeb4f52e2008-11-06 03:35:07 +00002052 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002053 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002054 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002055 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002056 Requires<[IsARM, HasV5TE]> {
2057 let Inst{5} = 1;
2058 let Inst{6} = 1;
2059 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002060}
2061
Raul Herbster37fb5b12007-08-30 23:25:47 +00002062
2063multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002064 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002065 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002066 [(set GPR:$dst, (add GPR:$acc,
2067 (opnode (sext_inreg GPR:$a, i16),
2068 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002069 Requires<[IsARM, HasV5TE]> {
2070 let Inst{5} = 0;
2071 let Inst{6} = 0;
2072 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002073
Evan Chengeb4f52e2008-11-06 03:35:07 +00002074 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002075 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002076 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002077 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002078 Requires<[IsARM, HasV5TE]> {
2079 let Inst{5} = 0;
2080 let Inst{6} = 1;
2081 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002082
Evan Chengeb4f52e2008-11-06 03:35:07 +00002083 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002084 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002085 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002086 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002087 Requires<[IsARM, HasV5TE]> {
2088 let Inst{5} = 1;
2089 let Inst{6} = 0;
2090 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002091
Evan Chengeb4f52e2008-11-06 03:35:07 +00002092 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002093 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2094 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2095 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002096 Requires<[IsARM, HasV5TE]> {
2097 let Inst{5} = 1;
2098 let Inst{6} = 1;
2099 }
Evan Chenga8e29892007-01-19 07:51:42 +00002100
Evan Chengeb4f52e2008-11-06 03:35:07 +00002101 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002102 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002103 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002104 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002105 Requires<[IsARM, HasV5TE]> {
2106 let Inst{5} = 0;
2107 let Inst{6} = 0;
2108 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002109
Evan Chengeb4f52e2008-11-06 03:35:07 +00002110 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002111 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002112 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002113 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002114 Requires<[IsARM, HasV5TE]> {
2115 let Inst{5} = 0;
2116 let Inst{6} = 1;
2117 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002118}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002119
Raul Herbster37fb5b12007-08-30 23:25:47 +00002120defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2121defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002122
Johnny Chen83498e52010-02-12 21:59:23 +00002123// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2124def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2125 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2126 [/* For disassembly only; pattern left blank */]>,
2127 Requires<[IsARM, HasV5TE]> {
2128 let Inst{5} = 0;
2129 let Inst{6} = 0;
2130}
2131
2132def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2133 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2134 [/* For disassembly only; pattern left blank */]>,
2135 Requires<[IsARM, HasV5TE]> {
2136 let Inst{5} = 0;
2137 let Inst{6} = 1;
2138}
2139
2140def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2141 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2142 [/* For disassembly only; pattern left blank */]>,
2143 Requires<[IsARM, HasV5TE]> {
2144 let Inst{5} = 1;
2145 let Inst{6} = 0;
2146}
2147
2148def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2149 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2150 [/* For disassembly only; pattern left blank */]>,
2151 Requires<[IsARM, HasV5TE]> {
2152 let Inst{5} = 1;
2153 let Inst{6} = 1;
2154}
2155
Johnny Chen667d1272010-02-22 18:50:54 +00002156// Helper class for AI_smld -- for disassembly only
2157class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2158 InstrItinClass itin, string opc, string asm>
2159 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2160 let Inst{4} = 1;
2161 let Inst{5} = swap;
2162 let Inst{6} = sub;
2163 let Inst{7} = 0;
2164 let Inst{21-20} = 0b00;
2165 let Inst{22} = long;
2166 let Inst{27-23} = 0b01110;
2167}
2168
2169multiclass AI_smld<bit sub, string opc> {
2170
2171 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2172 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2173
2174 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2175 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2176
2177 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2178 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2179
2180 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2181 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2182
2183}
2184
2185defm SMLA : AI_smld<0, "smla">;
2186defm SMLS : AI_smld<1, "smls">;
2187
Johnny Chen2ec5e492010-02-22 21:50:40 +00002188multiclass AI_sdml<bit sub, string opc> {
2189
2190 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2191 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2192 let Inst{15-12} = 0b1111;
2193 }
2194
2195 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2196 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2197 let Inst{15-12} = 0b1111;
2198 }
2199
2200}
2201
2202defm SMUA : AI_sdml<0, "smua">;
2203defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002204
Evan Chenga8e29892007-01-19 07:51:42 +00002205//===----------------------------------------------------------------------===//
2206// Misc. Arithmetic Instructions.
2207//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002208
David Goodwin5d598aa2009-08-19 18:00:44 +00002209def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002210 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002211 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2212 let Inst{7-4} = 0b0001;
2213 let Inst{11-8} = 0b1111;
2214 let Inst{19-16} = 0b1111;
2215}
Rafael Espindola199dd672006-10-17 13:13:23 +00002216
Jim Grosbach3482c802010-01-18 19:58:49 +00002217def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002218 "rbit", "\t$dst, $src",
2219 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2220 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002221 let Inst{7-4} = 0b0011;
2222 let Inst{11-8} = 0b1111;
2223 let Inst{19-16} = 0b1111;
2224}
2225
David Goodwin5d598aa2009-08-19 18:00:44 +00002226def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002227 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002228 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2229 let Inst{7-4} = 0b0011;
2230 let Inst{11-8} = 0b1111;
2231 let Inst{19-16} = 0b1111;
2232}
Rafael Espindola199dd672006-10-17 13:13:23 +00002233
David Goodwin5d598aa2009-08-19 18:00:44 +00002234def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002235 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002236 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002237 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2238 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2239 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2240 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002241 Requires<[IsARM, HasV6]> {
2242 let Inst{7-4} = 0b1011;
2243 let Inst{11-8} = 0b1111;
2244 let Inst{19-16} = 0b1111;
2245}
Rafael Espindola27185192006-09-29 21:20:16 +00002246
David Goodwin5d598aa2009-08-19 18:00:44 +00002247def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002248 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002249 [(set GPR:$dst,
2250 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002251 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2252 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002253 Requires<[IsARM, HasV6]> {
2254 let Inst{7-4} = 0b1011;
2255 let Inst{11-8} = 0b1111;
2256 let Inst{19-16} = 0b1111;
2257}
Rafael Espindola27185192006-09-29 21:20:16 +00002258
Evan Cheng8b59db32008-11-07 01:41:35 +00002259def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2260 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002261 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002262 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2263 (and (shl GPR:$src2, (i32 imm:$shamt)),
2264 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002265 Requires<[IsARM, HasV6]> {
2266 let Inst{6-4} = 0b001;
2267}
Rafael Espindola27185192006-09-29 21:20:16 +00002268
Evan Chenga8e29892007-01-19 07:51:42 +00002269// Alternate cases for PKHBT where identities eliminate some nodes.
2270def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2271 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2272def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2273 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002274
Rafael Espindolaa2845842006-10-05 16:48:49 +00002275
Evan Cheng8b59db32008-11-07 01:41:35 +00002276def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2277 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002278 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002279 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2280 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002281 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2282 let Inst{6-4} = 0b101;
2283}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002284
Evan Chenga8e29892007-01-19 07:51:42 +00002285// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2286// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002287def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002288 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2289def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2290 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2291 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002292
Evan Chenga8e29892007-01-19 07:51:42 +00002293//===----------------------------------------------------------------------===//
2294// Comparison Instructions...
2295//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002296
Jim Grosbach26421962008-10-14 20:36:24 +00002297defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002298 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002299//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2300// Compare-to-zero still works out, just not the relationals
2301//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2302// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002303
Evan Chenga8e29892007-01-19 07:51:42 +00002304// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002305defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002306 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002307defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002308 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002309
David Goodwinc0309b42009-06-29 15:33:01 +00002310defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2311 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2312defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2313 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002314
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002315//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2316// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002317
David Goodwinc0309b42009-06-29 15:33:01 +00002318def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002319 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002320
Evan Cheng218977b2010-07-13 19:27:42 +00002321// Pseudo i64 compares for some floating point compares.
2322let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2323 Defs = [CPSR] in {
2324def BCCi64 : PseudoInst<(outs),
2325 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2326 IIC_Br,
2327 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2328 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2329
2330def BCCZi64 : PseudoInst<(outs),
2331 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2332 IIC_Br,
2333 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2334 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2335} // usesCustomInserter
2336
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002337
Evan Chenga8e29892007-01-19 07:51:42 +00002338// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002339// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002340// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002341let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002342def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002343 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002344 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002345 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002346 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002347 let Inst{25} = 0;
2348}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002349
Evan Chengd87293c2008-11-06 08:47:38 +00002350def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002351 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002352 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002353 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002354 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002355 let Inst{25} = 0;
2356}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002357
Evan Chengd87293c2008-11-06 08:47:38 +00002358def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002359 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002360 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002361 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002362 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002363 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002364}
Evan Chengea420b22010-05-19 01:52:25 +00002365} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002366
Jim Grosbach3728e962009-12-10 00:11:09 +00002367//===----------------------------------------------------------------------===//
2368// Atomic operations intrinsics
2369//
2370
2371// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002372let hasSideEffects = 1 in {
Evan Cheng11db0682010-08-11 06:22:01 +00002373def DMBsy : AInoP<(outs), (ins), Pseudo, NoItinerary, "dmb", "",
2374 [(ARMMemBarrier)]>, Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002375 let Inst{31-4} = 0xf57ff05;
2376 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002377 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002378 let Inst{3-0} = 0b1111;
2379}
Jim Grosbach3728e962009-12-10 00:11:09 +00002380
Evan Cheng11db0682010-08-11 06:22:01 +00002381def DSBsy : AInoP<(outs), (ins), Pseudo, NoItinerary, "dsb", "",
2382 [(ARMSyncBarrier)]>, Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002383 let Inst{31-4} = 0xf57ff04;
2384 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002385 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002386 let Inst{3-0} = 0b1111;
2387}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002388
Evan Cheng11db0682010-08-11 06:22:01 +00002389def DMB_MCR : AInoP<(outs), (ins GPR:$zero), Pseudo, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002390 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002391 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002392 Requires<[IsARM, HasV6]> {
2393 // FIXME: add support for options other than a full system DMB
2394 // FIXME: add encoding
2395}
2396
Evan Cheng11db0682010-08-11 06:22:01 +00002397def DSB_MCR : AInoP<(outs), (ins GPR:$zero), Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002398 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002399 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002400 Requires<[IsARM, HasV6]> {
2401 // FIXME: add support for options other than a full system DSB
2402 // FIXME: add encoding
2403}
Jim Grosbach3728e962009-12-10 00:11:09 +00002404}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002405
Johnny Chenfd6037d2010-02-18 00:19:08 +00002406// Helper class for multiclass MemB -- for disassembly only
2407class AMBI<string opc, string asm>
2408 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2409 [/* For disassembly only; pattern left blank */]>,
2410 Requires<[IsARM, HasV7]> {
2411 let Inst{31-20} = 0xf57;
2412}
2413
2414multiclass MemB<bits<4> op7_4, string opc> {
2415
2416 def st : AMBI<opc, "\tst"> {
2417 let Inst{7-4} = op7_4;
2418 let Inst{3-0} = 0b1110;
2419 }
2420
2421 def ish : AMBI<opc, "\tish"> {
2422 let Inst{7-4} = op7_4;
2423 let Inst{3-0} = 0b1011;
2424 }
2425
2426 def ishst : AMBI<opc, "\tishst"> {
2427 let Inst{7-4} = op7_4;
2428 let Inst{3-0} = 0b1010;
2429 }
2430
2431 def nsh : AMBI<opc, "\tnsh"> {
2432 let Inst{7-4} = op7_4;
2433 let Inst{3-0} = 0b0111;
2434 }
2435
2436 def nshst : AMBI<opc, "\tnshst"> {
2437 let Inst{7-4} = op7_4;
2438 let Inst{3-0} = 0b0110;
2439 }
2440
2441 def osh : AMBI<opc, "\tosh"> {
2442 let Inst{7-4} = op7_4;
2443 let Inst{3-0} = 0b0011;
2444 }
2445
2446 def oshst : AMBI<opc, "\toshst"> {
2447 let Inst{7-4} = op7_4;
2448 let Inst{3-0} = 0b0010;
2449 }
2450}
2451
2452// These DMB variants are for disassembly only.
2453defm DMB : MemB<0b0101, "dmb">;
2454
2455// These DSB variants are for disassembly only.
2456defm DSB : MemB<0b0100, "dsb">;
2457
2458// ISB has only full system option -- for disassembly only
2459def ISBsy : AMBI<"isb", ""> {
2460 let Inst{7-4} = 0b0110;
2461 let Inst{3-0} = 0b1111;
2462}
2463
Jim Grosbach66869102009-12-11 18:52:41 +00002464let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002465 let Uses = [CPSR] in {
2466 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2467 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2468 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2469 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2470 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2471 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2472 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2473 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2474 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2475 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2476 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2477 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2478 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2479 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2480 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2481 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2482 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2483 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2484 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2485 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2486 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2487 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2488 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2489 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2490 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2491 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2492 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2493 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2494 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2495 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2496 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2497 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2498 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2499 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2500 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2501 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2502 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2503 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2504 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2505 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2506 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2507 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2508 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2509 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2510 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2511 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2512 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2513 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2514 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2515 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2516 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2517 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2518 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2519 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2520 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2521 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2522 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2523 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2524 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2525 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2526 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2527 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2528 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2529 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2530 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2531 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2532 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2533 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2534 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2535 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2536 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2537 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2538
2539 def ATOMIC_SWAP_I8 : PseudoInst<
2540 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2541 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2542 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2543 def ATOMIC_SWAP_I16 : PseudoInst<
2544 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2545 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2546 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2547 def ATOMIC_SWAP_I32 : PseudoInst<
2548 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2549 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2550 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2551
Jim Grosbache801dc42009-12-12 01:40:06 +00002552 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2553 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2554 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2555 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2556 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2557 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2558 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2559 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2560 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2561 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2562 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2563 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2564}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002565}
2566
2567let mayLoad = 1 in {
2568def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2569 "ldrexb", "\t$dest, [$ptr]",
2570 []>;
2571def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2572 "ldrexh", "\t$dest, [$ptr]",
2573 []>;
2574def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2575 "ldrex", "\t$dest, [$ptr]",
2576 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002577def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002578 NoItinerary,
2579 "ldrexd", "\t$dest, $dest2, [$ptr]",
2580 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002581}
2582
Jim Grosbach587b0722009-12-16 19:44:06 +00002583let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002584def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002585 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002586 "strexb", "\t$success, $src, [$ptr]",
2587 []>;
2588def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2589 NoItinerary,
2590 "strexh", "\t$success, $src, [$ptr]",
2591 []>;
2592def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002593 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002594 "strex", "\t$success, $src, [$ptr]",
2595 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002596def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002597 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2598 NoItinerary,
2599 "strexd", "\t$success, $src, $src2, [$ptr]",
2600 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002601}
2602
Johnny Chenb9436272010-02-17 22:37:58 +00002603// Clear-Exclusive is for disassembly only.
2604def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2605 [/* For disassembly only; pattern left blank */]>,
2606 Requires<[IsARM, HasV7]> {
2607 let Inst{31-20} = 0xf57;
2608 let Inst{7-4} = 0b0001;
2609}
2610
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002611// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2612let mayLoad = 1 in {
2613def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2614 "swp", "\t$dst, $src, [$ptr]",
2615 [/* For disassembly only; pattern left blank */]> {
2616 let Inst{27-23} = 0b00010;
2617 let Inst{22} = 0; // B = 0
2618 let Inst{21-20} = 0b00;
2619 let Inst{7-4} = 0b1001;
2620}
2621
2622def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2623 "swpb", "\t$dst, $src, [$ptr]",
2624 [/* For disassembly only; pattern left blank */]> {
2625 let Inst{27-23} = 0b00010;
2626 let Inst{22} = 1; // B = 1
2627 let Inst{21-20} = 0b00;
2628 let Inst{7-4} = 0b1001;
2629}
2630}
2631
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002632//===----------------------------------------------------------------------===//
2633// TLS Instructions
2634//
2635
2636// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002637let isCall = 1,
2638 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002639 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002640 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002641 [(set R0, ARMthread_pointer)]>;
2642}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002643
Evan Chenga8e29892007-01-19 07:51:42 +00002644//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002645// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002646// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002647// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002648// Since by its nature we may be coming from some other function to get
2649// here, and we're using the stack frame for the containing function to
2650// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002651// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002652// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002653// except for our own input by listing the relevant registers in Defs. By
2654// doing so, we also cause the prologue/epilogue code to actively preserve
2655// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002656// A constant value is passed in $val, and we use the location as a scratch.
2657let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002658 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2659 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002660 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002661 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002662 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002663 AddrModeNone, SizeSpecial, IndexModeNone,
2664 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002665 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
2666 "str\t$val, [$src, #+4]\n\t"
2667 "mov\tr0, #0\n\t"
2668 "add\tpc, pc, #0\n\t"
2669 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002670 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2671 Requires<[IsARM, HasVFP2]>;
2672}
2673
2674let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002675 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2676 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002677 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2678 AddrModeNone, SizeSpecial, IndexModeNone,
2679 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002680 "add\t$val, pc, #8\n ${:comment} eh_setjmp begin\n\t"
2681 "str\t$val, [$src, #+4]\n\t"
2682 "mov\tr0, #0\n\t"
2683 "add\tpc, pc, #0\n\t"
2684 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002685 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2686 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002687}
2688
Jim Grosbach5eb19512010-05-22 01:06:18 +00002689// FIXME: Non-Darwin version(s)
2690let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2691 Defs = [ R7, LR, SP ] in {
2692def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2693 AddrModeNone, SizeSpecial, IndexModeNone,
2694 Pseudo, NoItinerary,
2695 "ldr\tsp, [$src, #8]\n\t"
2696 "ldr\t$scratch, [$src, #4]\n\t"
2697 "ldr\tr7, [$src]\n\t"
2698 "bx\t$scratch", "",
2699 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2700 Requires<[IsARM, IsDarwin]>;
2701}
2702
Jim Grosbach0e0da732009-05-12 23:59:14 +00002703//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002704// Non-Instruction Patterns
2705//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002706
Evan Chenga8e29892007-01-19 07:51:42 +00002707// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002708
Evan Chenga8e29892007-01-19 07:51:42 +00002709// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002710let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002711def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002712 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002713 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002714 [(set GPR:$dst, so_imm2part:$src)]>,
2715 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002716
Evan Chenga8e29892007-01-19 07:51:42 +00002717def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002718 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2719 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002720def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002721 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2722 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002723def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2724 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2725 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002726def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2727 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2728 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002729
Evan Cheng5adb66a2009-09-28 09:14:39 +00002730// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002731// This is a single pseudo instruction, the benefit is that it can be remat'd
2732// as a single unit instead of having to handle reg inputs.
2733// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002734let isReMaterializable = 1 in
2735def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002736 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002737 [(set GPR:$dst, (i32 imm:$src))]>,
2738 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002739
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002740// ConstantPool, GlobalAddress, and JumpTable
2741def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2742 Requires<[IsARM, DontUseMovt]>;
2743def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2744def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2745 Requires<[IsARM, UseMovt]>;
2746def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2747 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2748
Evan Chenga8e29892007-01-19 07:51:42 +00002749// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002750
Dale Johannesen51e28e62010-06-03 21:09:53 +00002751// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002752def : ARMPat<(ARMtcret tcGPR:$dst),
2753 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002754
2755def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2756 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2757
2758def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2759 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2760
Dale Johannesen38d5f042010-06-15 22:24:08 +00002761def : ARMPat<(ARMtcret tcGPR:$dst),
2762 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002763
2764def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2765 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2766
2767def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2768 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002769
Evan Chenga8e29892007-01-19 07:51:42 +00002770// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002771def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002772 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002773def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002774 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002775
Evan Chenga8e29892007-01-19 07:51:42 +00002776// zextload i1 -> zextload i8
2777def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002778
Evan Chenga8e29892007-01-19 07:51:42 +00002779// extload -> zextload
2780def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2781def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2782def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002783
Evan Cheng83b5cf02008-11-05 23:22:34 +00002784def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2785def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2786
Evan Cheng34b12d22007-01-19 20:27:35 +00002787// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002788def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2789 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002790 (SMULBB GPR:$a, GPR:$b)>;
2791def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2792 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002793def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2794 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002795 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002796def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002797 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002798def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2799 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002800 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002801def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002802 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002803def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2804 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002805 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002806def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002807 (SMULWB GPR:$a, GPR:$b)>;
2808
2809def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002810 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2811 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002812 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2813def : ARMV5TEPat<(add GPR:$acc,
2814 (mul sext_16_node:$a, sext_16_node:$b)),
2815 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2816def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002817 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2818 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002819 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2820def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002821 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002822 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2823def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002824 (mul (sra GPR:$a, (i32 16)),
2825 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002826 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2827def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002828 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002829 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2830def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002831 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2832 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002833 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2834def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002835 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002836 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2837
Evan Chenga8e29892007-01-19 07:51:42 +00002838//===----------------------------------------------------------------------===//
2839// Thumb Support
2840//
2841
2842include "ARMInstrThumb.td"
2843
2844//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002845// Thumb2 Support
2846//
2847
2848include "ARMInstrThumb2.td"
2849
2850//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002851// Floating Point Support
2852//
2853
2854include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002855
2856//===----------------------------------------------------------------------===//
2857// Advanced SIMD (NEON) Support
2858//
2859
2860include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002861
2862//===----------------------------------------------------------------------===//
2863// Coprocessor Instructions. For disassembly only.
2864//
2865
2866def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2867 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2868 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2869 [/* For disassembly only; pattern left blank */]> {
2870 let Inst{4} = 0;
2871}
2872
2873def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2874 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2875 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2876 [/* For disassembly only; pattern left blank */]> {
2877 let Inst{31-28} = 0b1111;
2878 let Inst{4} = 0;
2879}
2880
Johnny Chen64dfb782010-02-16 20:04:27 +00002881class ACI<dag oops, dag iops, string opc, string asm>
2882 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2883 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2884 let Inst{27-25} = 0b110;
2885}
2886
2887multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2888
2889 def _OFFSET : ACI<(outs),
2890 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2891 opc, "\tp$cop, cr$CRd, $addr"> {
2892 let Inst{31-28} = op31_28;
2893 let Inst{24} = 1; // P = 1
2894 let Inst{21} = 0; // W = 0
2895 let Inst{22} = 0; // D = 0
2896 let Inst{20} = load;
2897 }
2898
2899 def _PRE : ACI<(outs),
2900 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2901 opc, "\tp$cop, cr$CRd, $addr!"> {
2902 let Inst{31-28} = op31_28;
2903 let Inst{24} = 1; // P = 1
2904 let Inst{21} = 1; // W = 1
2905 let Inst{22} = 0; // D = 0
2906 let Inst{20} = load;
2907 }
2908
2909 def _POST : ACI<(outs),
2910 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2911 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2912 let Inst{31-28} = op31_28;
2913 let Inst{24} = 0; // P = 0
2914 let Inst{21} = 1; // W = 1
2915 let Inst{22} = 0; // D = 0
2916 let Inst{20} = load;
2917 }
2918
2919 def _OPTION : ACI<(outs),
2920 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2921 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2922 let Inst{31-28} = op31_28;
2923 let Inst{24} = 0; // P = 0
2924 let Inst{23} = 1; // U = 1
2925 let Inst{21} = 0; // W = 0
2926 let Inst{22} = 0; // D = 0
2927 let Inst{20} = load;
2928 }
2929
2930 def L_OFFSET : ACI<(outs),
2931 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002932 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002933 let Inst{31-28} = op31_28;
2934 let Inst{24} = 1; // P = 1
2935 let Inst{21} = 0; // W = 0
2936 let Inst{22} = 1; // D = 1
2937 let Inst{20} = load;
2938 }
2939
2940 def L_PRE : ACI<(outs),
2941 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002942 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002943 let Inst{31-28} = op31_28;
2944 let Inst{24} = 1; // P = 1
2945 let Inst{21} = 1; // W = 1
2946 let Inst{22} = 1; // D = 1
2947 let Inst{20} = load;
2948 }
2949
2950 def L_POST : ACI<(outs),
2951 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002952 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002953 let Inst{31-28} = op31_28;
2954 let Inst{24} = 0; // P = 0
2955 let Inst{21} = 1; // W = 1
2956 let Inst{22} = 1; // D = 1
2957 let Inst{20} = load;
2958 }
2959
2960 def L_OPTION : ACI<(outs),
2961 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002962 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002963 let Inst{31-28} = op31_28;
2964 let Inst{24} = 0; // P = 0
2965 let Inst{23} = 1; // U = 1
2966 let Inst{21} = 0; // W = 0
2967 let Inst{22} = 1; // D = 1
2968 let Inst{20} = load;
2969 }
2970}
2971
2972defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2973defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2974defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2975defm STC2 : LdStCop<0b1111, 0, "stc2">;
2976
Johnny Chen906d57f2010-02-12 01:44:23 +00002977def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2978 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2979 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2980 [/* For disassembly only; pattern left blank */]> {
2981 let Inst{20} = 0;
2982 let Inst{4} = 1;
2983}
2984
2985def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2986 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2987 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2988 [/* For disassembly only; pattern left blank */]> {
2989 let Inst{31-28} = 0b1111;
2990 let Inst{20} = 0;
2991 let Inst{4} = 1;
2992}
2993
2994def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2995 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2996 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2997 [/* For disassembly only; pattern left blank */]> {
2998 let Inst{20} = 1;
2999 let Inst{4} = 1;
3000}
3001
3002def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3003 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3004 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3005 [/* For disassembly only; pattern left blank */]> {
3006 let Inst{31-28} = 0b1111;
3007 let Inst{20} = 1;
3008 let Inst{4} = 1;
3009}
3010
3011def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3012 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3013 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3014 [/* For disassembly only; pattern left blank */]> {
3015 let Inst{23-20} = 0b0100;
3016}
3017
3018def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3019 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3020 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3021 [/* For disassembly only; pattern left blank */]> {
3022 let Inst{31-28} = 0b1111;
3023 let Inst{23-20} = 0b0100;
3024}
3025
3026def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3027 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3028 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3029 [/* For disassembly only; pattern left blank */]> {
3030 let Inst{23-20} = 0b0101;
3031}
3032
3033def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3034 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3035 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3036 [/* For disassembly only; pattern left blank */]> {
3037 let Inst{31-28} = 0b1111;
3038 let Inst{23-20} = 0b0101;
3039}
3040
Johnny Chenb98e1602010-02-12 18:55:33 +00003041//===----------------------------------------------------------------------===//
3042// Move between special register and ARM core register -- for disassembly only
3043//
3044
3045def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3046 [/* For disassembly only; pattern left blank */]> {
3047 let Inst{23-20} = 0b0000;
3048 let Inst{7-4} = 0b0000;
3049}
3050
3051def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3052 [/* For disassembly only; pattern left blank */]> {
3053 let Inst{23-20} = 0b0100;
3054 let Inst{7-4} = 0b0000;
3055}
3056
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003057def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3058 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003059 [/* For disassembly only; pattern left blank */]> {
3060 let Inst{23-20} = 0b0010;
3061 let Inst{7-4} = 0b0000;
3062}
3063
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003064def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3065 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003066 [/* For disassembly only; pattern left blank */]> {
3067 let Inst{23-20} = 0b0010;
3068 let Inst{7-4} = 0b0000;
3069}
3070
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003071def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3072 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003073 [/* For disassembly only; pattern left blank */]> {
3074 let Inst{23-20} = 0b0110;
3075 let Inst{7-4} = 0b0000;
3076}
3077
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003078def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3079 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003080 [/* For disassembly only; pattern left blank */]> {
3081 let Inst{23-20} = 0b0110;
3082 let Inst{7-4} = 0b0000;
3083}