blob: 5c1692be3d5fe7e5cefb16d7aabed743c1bd7ee8 [file] [log] [blame]
Chris Lattner4ee451d2007-12-29 20:36:04 +00001//===-- SPUISelDAGToDAG.cpp - CellSPU pattern matching inst selector ------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for the Cell SPU,
11// converting from a legalized dag to a SPU-target dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SPU.h"
16#include "SPUTargetMachine.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000017#include "SPUHazardRecognizers.h"
18#include "SPUFrameInfo.h"
Scott Michel203b2d62008-04-30 00:30:08 +000019#include "SPURegisterNames.h"
Scott Michel94bd57e2009-01-15 04:41:47 +000020#include "SPUTargetMachine.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000021#include "llvm/CodeGen/MachineConstantPool.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineFunction.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000024#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
Scott Michel94bd57e2009-01-15 04:41:47 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/Target/TargetOptions.h"
28#include "llvm/ADT/Statistic.h"
29#include "llvm/Constants.h"
30#include "llvm/GlobalValue.h"
31#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000032#include "llvm/LLVMContext.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include "llvm/Support/MathExtras.h"
36#include "llvm/Support/Compiler.h"
Torok Edwindac237e2009-07-08 20:53:28 +000037#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000038
39using namespace llvm;
40
41namespace {
42 //! ConstantSDNode predicate for i32 sign-extended, 10-bit immediates
43 bool
Scott Michel266bc8f2007-12-04 22:23:35 +000044 isI32IntS10Immediate(ConstantSDNode *CN)
45 {
Benjamin Kramer7e09deb2010-03-29 19:07:58 +000046 return isInt<10>(CN->getSExtValue());
Scott Michel266bc8f2007-12-04 22:23:35 +000047 }
48
Scott Michel504c3692007-12-17 22:32:34 +000049 //! ConstantSDNode predicate for i32 unsigned 10-bit immediate values
50 bool
51 isI32IntU10Immediate(ConstantSDNode *CN)
52 {
Benjamin Kramer34247a02010-03-29 21:13:41 +000053 return isUInt<10>(CN->getSExtValue());
Scott Michel504c3692007-12-17 22:32:34 +000054 }
55
Scott Michel266bc8f2007-12-04 22:23:35 +000056 //! ConstantSDNode predicate for i16 sign-extended, 10-bit immediate values
57 bool
58 isI16IntS10Immediate(ConstantSDNode *CN)
59 {
Benjamin Kramer7e09deb2010-03-29 19:07:58 +000060 return isInt<10>(CN->getSExtValue());
Scott Michel266bc8f2007-12-04 22:23:35 +000061 }
62
Scott Michelec2a08f2007-12-15 00:38:50 +000063 //! ConstantSDNode predicate for i16 unsigned 10-bit immediate values
64 bool
65 isI16IntU10Immediate(ConstantSDNode *CN)
66 {
Benjamin Kramer34247a02010-03-29 21:13:41 +000067 return isUInt<10>((short) CN->getZExtValue());
Scott Michelec2a08f2007-12-15 00:38:50 +000068 }
69
Scott Michel266bc8f2007-12-04 22:23:35 +000070 //! ConstantSDNode predicate for signed 16-bit values
71 /*!
72 \arg CN The constant SelectionDAG node holding the value
73 \arg Imm The returned 16-bit value, if returning true
74
75 This predicate tests the value in \a CN to see whether it can be
76 represented as a 16-bit, sign-extended quantity. Returns true if
77 this is the case.
78 */
79 bool
80 isIntS16Immediate(ConstantSDNode *CN, short &Imm)
81 {
Owen Andersone50ed302009-08-10 22:56:29 +000082 EVT vt = CN->getValueType(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000083 Imm = (short) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000084 if (vt.getSimpleVT() >= MVT::i1 && vt.getSimpleVT() <= MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +000085 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +000086 } else if (vt == MVT::i32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000087 int32_t i_val = (int32_t) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +000088 short s_val = (short) i_val;
89 return i_val == s_val;
90 } else {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000091 int64_t i_val = (int64_t) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +000092 short s_val = (short) i_val;
93 return i_val == s_val;
94 }
95
96 return false;
97 }
98
Scott Michel266bc8f2007-12-04 22:23:35 +000099 //! ConstantFPSDNode predicate for representing floats as 16-bit sign ext.
100 static bool
101 isFPS16Immediate(ConstantFPSDNode *FPN, short &Imm)
102 {
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT vt = FPN->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 if (vt == MVT::f32) {
Chris Lattnerd3ada752007-12-22 22:45:38 +0000105 int val = FloatToBits(FPN->getValueAPF().convertToFloat());
Scott Michel266bc8f2007-12-04 22:23:35 +0000106 int sval = (int) ((val << 16) >> 16);
107 Imm = (short) val;
108 return val == sval;
109 }
110
111 return false;
112 }
113
Scott Michel7ea02ff2009-03-17 01:15:45 +0000114 //! Generate the carry-generate shuffle mask.
115 SDValue getCarryGenerateShufMask(SelectionDAG &DAG, DebugLoc dl) {
116 SmallVector<SDValue, 16 > ShufBytes;
Dan Gohman844731a2008-05-13 00:00:25 +0000117
Scott Michel7ea02ff2009-03-17 01:15:45 +0000118 // Create the shuffle mask for "rotating" the borrow up one register slot
119 // once the borrow is generated.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 ShufBytes.push_back(DAG.getConstant(0x04050607, MVT::i32));
121 ShufBytes.push_back(DAG.getConstant(0x80808080, MVT::i32));
122 ShufBytes.push_back(DAG.getConstant(0x0c0d0e0f, MVT::i32));
123 ShufBytes.push_back(DAG.getConstant(0x80808080, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +0000124
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000126 &ShufBytes[0], ShufBytes.size());
Scott Michel266bc8f2007-12-04 22:23:35 +0000127 }
Scott Michel02d711b2008-12-30 23:28:25 +0000128
Scott Michel7ea02ff2009-03-17 01:15:45 +0000129 //! Generate the borrow-generate shuffle mask
130 SDValue getBorrowGenerateShufMask(SelectionDAG &DAG, DebugLoc dl) {
131 SmallVector<SDValue, 16 > ShufBytes;
132
133 // Create the shuffle mask for "rotating" the borrow up one register slot
134 // once the borrow is generated.
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 ShufBytes.push_back(DAG.getConstant(0x04050607, MVT::i32));
136 ShufBytes.push_back(DAG.getConstant(0xc0c0c0c0, MVT::i32));
137 ShufBytes.push_back(DAG.getConstant(0x0c0d0e0f, MVT::i32));
138 ShufBytes.push_back(DAG.getConstant(0xc0c0c0c0, MVT::i32));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000139
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000141 &ShufBytes[0], ShufBytes.size());
Scott Michel266bc8f2007-12-04 22:23:35 +0000142 }
143
Scott Michel7ea02ff2009-03-17 01:15:45 +0000144 //===------------------------------------------------------------------===//
145 /// SPUDAGToDAGISel - Cell SPU-specific code to select SPU machine
146 /// instructions for SelectionDAG operations.
147 ///
148 class SPUDAGToDAGISel :
149 public SelectionDAGISel
150 {
Dan Gohmand858e902010-04-17 15:26:15 +0000151 const SPUTargetMachine &TM;
152 const SPUTargetLowering &SPUtli;
Scott Michel7ea02ff2009-03-17 01:15:45 +0000153 unsigned GlobalBaseReg;
Scott Michel02d711b2008-12-30 23:28:25 +0000154
Scott Michel7ea02ff2009-03-17 01:15:45 +0000155 public:
156 explicit SPUDAGToDAGISel(SPUTargetMachine &tm) :
157 SelectionDAGISel(tm),
158 TM(tm),
159 SPUtli(*tm.getTargetLowering())
160 { }
161
Dan Gohmanad2afc22009-07-31 18:16:33 +0000162 virtual bool runOnMachineFunction(MachineFunction &MF) {
Scott Michel7ea02ff2009-03-17 01:15:45 +0000163 // Make sure we re-emit a set of the global base reg if necessary
164 GlobalBaseReg = 0;
Dan Gohmanad2afc22009-07-31 18:16:33 +0000165 SelectionDAGISel::runOnMachineFunction(MF);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000166 return true;
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000167 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000168
Scott Michel7ea02ff2009-03-17 01:15:45 +0000169 /// getI32Imm - Return a target constant with the specified value, of type
170 /// i32.
171 inline SDValue getI32Imm(uint32_t Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 return CurDAG->getTargetConstant(Imm, MVT::i32);
Scott Michel94bd57e2009-01-15 04:41:47 +0000173 }
174
Scott Michel7ea02ff2009-03-17 01:15:45 +0000175 /// getSmallIPtrImm - Return a target constant of pointer type.
176 inline SDValue getSmallIPtrImm(unsigned Imm) {
177 return CurDAG->getTargetConstant(Imm, SPUtli.getPointerTy());
Chris Lattner17aa6802010-09-04 18:12:00 +0000178 }
Scott Michel7ea02ff2009-03-17 01:15:45 +0000179
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000180 SDNode *emitBuildVector(SDNode *bvNode) {
181 EVT vecVT = bvNode->getValueType(0);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000182 DebugLoc dl = bvNode->getDebugLoc();
183
184 // Check to see if this vector can be represented as a CellSPU immediate
185 // constant by invoking all of the instruction selection predicates:
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 if (((vecVT == MVT::v8i16) &&
187 (SPU::get_vec_i16imm(bvNode, *CurDAG, MVT::i16).getNode() != 0)) ||
188 ((vecVT == MVT::v4i32) &&
189 ((SPU::get_vec_i16imm(bvNode, *CurDAG, MVT::i32).getNode() != 0) ||
190 (SPU::get_ILHUvec_imm(bvNode, *CurDAG, MVT::i32).getNode() != 0) ||
191 (SPU::get_vec_u18imm(bvNode, *CurDAG, MVT::i32).getNode() != 0) ||
Scott Michel7ea02ff2009-03-17 01:15:45 +0000192 (SPU::get_v4i32_imm(bvNode, *CurDAG).getNode() != 0))) ||
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 ((vecVT == MVT::v2i64) &&
194 ((SPU::get_vec_i16imm(bvNode, *CurDAG, MVT::i64).getNode() != 0) ||
195 (SPU::get_ILHUvec_imm(bvNode, *CurDAG, MVT::i64).getNode() != 0) ||
Chris Lattnera8e76142010-02-23 05:30:43 +0000196 (SPU::get_vec_u18imm(bvNode, *CurDAG, MVT::i64).getNode() != 0)))) {
197 HandleSDNode Dummy(SDValue(bvNode, 0));
198 if (SDNode *N = Select(bvNode))
199 return N;
200 return Dummy.getValue().getNode();
201 }
Scott Michel7ea02ff2009-03-17 01:15:45 +0000202
203 // No, need to emit a constant pool spill:
204 std::vector<Constant*> CV;
205
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000206 for (size_t i = 0; i < bvNode->getNumOperands(); ++i) {
Dan Gohmanb6f778a2010-04-17 15:31:16 +0000207 ConstantSDNode *V = cast<ConstantSDNode > (bvNode->getOperand(i));
Chris Lattnera8e76142010-02-23 05:30:43 +0000208 CV.push_back(const_cast<ConstantInt *>(V->getConstantIntValue()));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000209 }
210
Dan Gohman46510a72010-04-15 01:51:59 +0000211 const Constant *CP = ConstantVector::get(CV);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000212 SDValue CPIdx = CurDAG->getConstantPool(CP, SPUtli.getPointerTy());
213 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
214 SDValue CGPoolOffset =
Dan Gohmand858e902010-04-17 15:26:15 +0000215 SPU::LowerConstantPool(CPIdx, *CurDAG, TM);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000216
Chris Lattnera8e76142010-02-23 05:30:43 +0000217 HandleSDNode Dummy(CurDAG->getLoad(vecVT, dl,
218 CurDAG->getEntryNode(), CGPoolOffset,
Chris Lattnere8639032010-09-21 06:22:23 +0000219 MachinePointerInfo::getConstantPool(),
Chris Lattnera8e76142010-02-23 05:30:43 +0000220 false, false, Alignment));
221 CurDAG->ReplaceAllUsesWith(SDValue(bvNode, 0), Dummy.getValue());
222 if (SDNode *N = SelectCode(Dummy.getValue().getNode()))
223 return N;
224 return Dummy.getValue().getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +0000225 }
Scott Michel02d711b2008-12-30 23:28:25 +0000226
Scott Michel7ea02ff2009-03-17 01:15:45 +0000227 /// Select - Convert the specified operand from a target-independent to a
228 /// target-specific node if it hasn't already been changed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000229 SDNode *Select(SDNode *N);
Scott Michel266bc8f2007-12-04 22:23:35 +0000230
Scott Michel7ea02ff2009-03-17 01:15:45 +0000231 //! Emit the instruction sequence for i64 shl
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000232 SDNode *SelectSHLi64(SDNode *N, EVT OpVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000233
Scott Michel7ea02ff2009-03-17 01:15:45 +0000234 //! Emit the instruction sequence for i64 srl
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000235 SDNode *SelectSRLi64(SDNode *N, EVT OpVT);
Scott Michel02d711b2008-12-30 23:28:25 +0000236
Scott Michel7ea02ff2009-03-17 01:15:45 +0000237 //! Emit the instruction sequence for i64 sra
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000238 SDNode *SelectSRAi64(SDNode *N, EVT OpVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000239
Scott Michel7ea02ff2009-03-17 01:15:45 +0000240 //! Emit the necessary sequence for loading i64 constants:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000241 SDNode *SelectI64Constant(SDNode *N, EVT OpVT, DebugLoc dl);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000242
243 //! Alternate instruction emit sequence for loading i64 constants
Owen Andersone50ed302009-08-10 22:56:29 +0000244 SDNode *SelectI64Constant(uint64_t i64const, EVT OpVT, DebugLoc dl);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000245
246 //! Returns true if the address N is an A-form (local store) address
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000247 bool SelectAFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000248 SDValue &Index);
249
250 //! D-form address predicate
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000251 bool SelectDFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000252 SDValue &Index);
253
254 /// Alternate D-form address using i7 offset predicate
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000255 bool SelectDForm2Addr(SDNode *Op, SDValue N, SDValue &Disp,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000256 SDValue &Base);
257
258 /// D-form address selection workhorse
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000259 bool DFormAddressPredicate(SDNode *Op, SDValue N, SDValue &Disp,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000260 SDValue &Base, int minOffset, int maxOffset);
261
262 //! Address predicate if N can be expressed as an indexed [r+r] operation.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000263 bool SelectXFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000264 SDValue &Index);
265
266 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
267 /// inline asm expressions.
268 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
269 char ConstraintCode,
270 std::vector<SDValue> &OutOps) {
271 SDValue Op0, Op1;
272 switch (ConstraintCode) {
273 default: return true;
274 case 'm': // memory
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000275 if (!SelectDFormAddr(Op.getNode(), Op, Op0, Op1)
276 && !SelectAFormAddr(Op.getNode(), Op, Op0, Op1))
277 SelectXFormAddr(Op.getNode(), Op, Op0, Op1);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000278 break;
279 case 'o': // offsetable
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000280 if (!SelectDFormAddr(Op.getNode(), Op, Op0, Op1)
281 && !SelectAFormAddr(Op.getNode(), Op, Op0, Op1)) {
Scott Michel7ea02ff2009-03-17 01:15:45 +0000282 Op0 = Op;
283 Op1 = getSmallIPtrImm(0);
284 }
285 break;
286 case 'v': // not offsetable
287#if 1
Torok Edwinc23197a2009-07-14 16:55:14 +0000288 llvm_unreachable("InlineAsmMemoryOperand 'v' constraint not handled.");
Scott Michel7ea02ff2009-03-17 01:15:45 +0000289#else
290 SelectAddrIdxOnly(Op, Op, Op0, Op1);
291#endif
292 break;
293 }
294
295 OutOps.push_back(Op0);
296 OutOps.push_back(Op1);
297 return false;
298 }
299
Scott Michel7ea02ff2009-03-17 01:15:45 +0000300 virtual const char *getPassName() const {
301 return "Cell SPU DAG->DAG Pattern Instruction Selection";
302 }
303
304 /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
305 /// this target when scheduling the DAG.
306 virtual ScheduleHazardRecognizer *CreateTargetHazardRecognizer() {
307 const TargetInstrInfo *II = TM.getInstrInfo();
308 assert(II && "No InstrInfo?");
309 return new SPUHazardRecognizer(*II);
310 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000311
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000312 private:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000313 SDValue getRC( MVT );
Scott Michel7ea02ff2009-03-17 01:15:45 +0000314
315 // Include the pieces autogenerated from the target description.
Scott Michel266bc8f2007-12-04 22:23:35 +0000316#include "SPUGenDAGISel.inc"
Scott Michel7ea02ff2009-03-17 01:15:45 +0000317 };
Dan Gohman844731a2008-05-13 00:00:25 +0000318}
319
Scott Michel266bc8f2007-12-04 22:23:35 +0000320/*!
Scott Michel9de57a92009-01-26 22:33:37 +0000321 \arg Op The ISD instruction operand
Scott Michel266bc8f2007-12-04 22:23:35 +0000322 \arg N The address to be tested
323 \arg Base The base address
324 \arg Index The base address index
325 */
326bool
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000327SPUDAGToDAGISel::SelectAFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000328 SDValue &Index) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000329 // These match the addr256k operand type:
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 EVT OffsVT = MVT::i16;
Dan Gohman475871a2008-07-27 21:46:04 +0000331 SDValue Zero = CurDAG->getTargetConstant(0, OffsVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000332
333 switch (N.getOpcode()) {
334 case ISD::Constant:
Scott Michel9de5d0d2008-01-11 02:53:15 +0000335 case ISD::ConstantPool:
336 case ISD::GlobalAddress:
Chris Lattner75361b62010-04-07 22:58:41 +0000337 report_fatal_error("SPU SelectAFormAddr: Constant/Pool/Global not lowered.");
Scott Michel9de5d0d2008-01-11 02:53:15 +0000338 /*NOTREACHED*/
339
Scott Michel053c1da2008-01-29 02:16:57 +0000340 case ISD::TargetConstant:
Scott Michel9de5d0d2008-01-11 02:53:15 +0000341 case ISD::TargetGlobalAddress:
Scott Michel053c1da2008-01-29 02:16:57 +0000342 case ISD::TargetJumpTable:
Chris Lattner75361b62010-04-07 22:58:41 +0000343 report_fatal_error("SPUSelectAFormAddr: Target Constant/Pool/Global "
Torok Edwindac237e2009-07-08 20:53:28 +0000344 "not wrapped as A-form address.");
Scott Michel053c1da2008-01-29 02:16:57 +0000345 /*NOTREACHED*/
Scott Michel266bc8f2007-12-04 22:23:35 +0000346
Scott Michel02d711b2008-12-30 23:28:25 +0000347 case SPUISD::AFormAddr:
Scott Michel053c1da2008-01-29 02:16:57 +0000348 // Just load from memory if there's only a single use of the location,
349 // otherwise, this will get handled below with D-form offset addresses
350 if (N.hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000351 SDValue Op0 = N.getOperand(0);
Scott Michel053c1da2008-01-29 02:16:57 +0000352 switch (Op0.getOpcode()) {
353 case ISD::TargetConstantPool:
354 case ISD::TargetJumpTable:
355 Base = Op0;
356 Index = Zero;
357 return true;
358
359 case ISD::TargetGlobalAddress: {
360 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op0);
Dan Gohman46510a72010-04-15 01:51:59 +0000361 const GlobalValue *GV = GSDN->getGlobal();
Scott Michel053c1da2008-01-29 02:16:57 +0000362 if (GV->getAlignment() == 16) {
363 Base = Op0;
364 Index = Zero;
365 return true;
366 }
367 break;
368 }
369 }
370 }
371 break;
372 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000373 return false;
374}
375
Scott Michel02d711b2008-12-30 23:28:25 +0000376bool
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000377SPUDAGToDAGISel::SelectDForm2Addr(SDNode *Op, SDValue N, SDValue &Disp,
Dan Gohman475871a2008-07-27 21:46:04 +0000378 SDValue &Base) {
Scott Michel203b2d62008-04-30 00:30:08 +0000379 const int minDForm2Offset = -(1 << 7);
380 const int maxDForm2Offset = (1 << 7) - 1;
381 return DFormAddressPredicate(Op, N, Disp, Base, minDForm2Offset,
382 maxDForm2Offset);
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000383}
384
Scott Michel266bc8f2007-12-04 22:23:35 +0000385/*!
386 \arg Op The ISD instruction (ignored)
387 \arg N The address to be tested
388 \arg Base Base address register/pointer
389 \arg Index Base address index
390
391 Examine the input address by a base register plus a signed 10-bit
392 displacement, [r+I10] (D-form address).
393
394 \return true if \a N is a D-form address with \a Base and \a Index set
Dan Gohman475871a2008-07-27 21:46:04 +0000395 to non-empty SDValue instances.
Scott Michel266bc8f2007-12-04 22:23:35 +0000396*/
397bool
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000398SPUDAGToDAGISel::SelectDFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000399 SDValue &Index) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000400 return DFormAddressPredicate(Op, N, Base, Index,
Scott Michel9c0c6b22008-11-21 02:56:16 +0000401 SPUFrameInfo::minFrameOffset(),
402 SPUFrameInfo::maxFrameOffset());
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000403}
404
405bool
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000406SPUDAGToDAGISel::DFormAddressPredicate(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000407 SDValue &Index, int minOffset,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000408 int maxOffset) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000409 unsigned Opc = N.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +0000410 EVT PtrTy = SPUtli.getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +0000411
Scott Michel053c1da2008-01-29 02:16:57 +0000412 if (Opc == ISD::FrameIndex) {
413 // Stack frame index must be less than 512 (divided by 16):
Dan Gohmanb6f778a2010-04-17 15:31:16 +0000414 FrameIndexSDNode *FIN = cast<FrameIndexSDNode>(N);
Scott Michel203b2d62008-04-30 00:30:08 +0000415 int FI = int(FIN->getIndex());
Chris Lattner4437ae22009-08-23 07:05:07 +0000416 DEBUG(errs() << "SelectDFormAddr: ISD::FrameIndex = "
Scott Michel203b2d62008-04-30 00:30:08 +0000417 << FI << "\n");
418 if (SPUFrameInfo::FItoStackOffset(FI) < maxOffset) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000419 Base = CurDAG->getTargetConstant(0, PtrTy);
Scott Michel203b2d62008-04-30 00:30:08 +0000420 Index = CurDAG->getTargetFrameIndex(FI, PtrTy);
Scott Michel266bc8f2007-12-04 22:23:35 +0000421 return true;
422 }
423 } else if (Opc == ISD::ADD) {
424 // Generated by getelementptr
Dan Gohman475871a2008-07-27 21:46:04 +0000425 const SDValue Op0 = N.getOperand(0);
426 const SDValue Op1 = N.getOperand(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000427
Scott Michel053c1da2008-01-29 02:16:57 +0000428 if ((Op0.getOpcode() == SPUISD::Hi && Op1.getOpcode() == SPUISD::Lo)
429 || (Op1.getOpcode() == SPUISD::Hi && Op0.getOpcode() == SPUISD::Lo)) {
430 Base = CurDAG->getTargetConstant(0, PtrTy);
431 Index = N;
432 return true;
433 } else if (Op1.getOpcode() == ISD::Constant
434 || Op1.getOpcode() == ISD::TargetConstant) {
Dan Gohmanb6f778a2010-04-17 15:31:16 +0000435 ConstantSDNode *CN = cast<ConstantSDNode>(Op1);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000436 int32_t offset = int32_t(CN->getSExtValue());
Scott Michel9de5d0d2008-01-11 02:53:15 +0000437
Scott Michel053c1da2008-01-29 02:16:57 +0000438 if (Op0.getOpcode() == ISD::FrameIndex) {
Dan Gohmanb6f778a2010-04-17 15:31:16 +0000439 FrameIndexSDNode *FIN = cast<FrameIndexSDNode>(Op0);
Scott Michel203b2d62008-04-30 00:30:08 +0000440 int FI = int(FIN->getIndex());
Chris Lattner4437ae22009-08-23 07:05:07 +0000441 DEBUG(errs() << "SelectDFormAddr: ISD::ADD offset = " << offset
Scott Michel203b2d62008-04-30 00:30:08 +0000442 << " frame index = " << FI << "\n");
Scott Michel9de5d0d2008-01-11 02:53:15 +0000443
Scott Michel203b2d62008-04-30 00:30:08 +0000444 if (SPUFrameInfo::FItoStackOffset(FI) < maxOffset) {
Scott Michel9de5d0d2008-01-11 02:53:15 +0000445 Base = CurDAG->getTargetConstant(offset, PtrTy);
Scott Michel203b2d62008-04-30 00:30:08 +0000446 Index = CurDAG->getTargetFrameIndex(FI, PtrTy);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000447 return true;
448 }
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000449 } else if (offset > minOffset && offset < maxOffset) {
Scott Michel9de5d0d2008-01-11 02:53:15 +0000450 Base = CurDAG->getTargetConstant(offset, PtrTy);
Scott Michel053c1da2008-01-29 02:16:57 +0000451 Index = Op0;
452 return true;
453 }
454 } else if (Op0.getOpcode() == ISD::Constant
455 || Op0.getOpcode() == ISD::TargetConstant) {
Dan Gohmanb6f778a2010-04-17 15:31:16 +0000456 ConstantSDNode *CN = cast<ConstantSDNode>(Op0);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000457 int32_t offset = int32_t(CN->getSExtValue());
Scott Michel053c1da2008-01-29 02:16:57 +0000458
459 if (Op1.getOpcode() == ISD::FrameIndex) {
Dan Gohmanb6f778a2010-04-17 15:31:16 +0000460 FrameIndexSDNode *FIN = cast<FrameIndexSDNode>(Op1);
Scott Michel203b2d62008-04-30 00:30:08 +0000461 int FI = int(FIN->getIndex());
Chris Lattner4437ae22009-08-23 07:05:07 +0000462 DEBUG(errs() << "SelectDFormAddr: ISD::ADD offset = " << offset
Scott Michel203b2d62008-04-30 00:30:08 +0000463 << " frame index = " << FI << "\n");
Scott Michel053c1da2008-01-29 02:16:57 +0000464
Scott Michel203b2d62008-04-30 00:30:08 +0000465 if (SPUFrameInfo::FItoStackOffset(FI) < maxOffset) {
Scott Michel053c1da2008-01-29 02:16:57 +0000466 Base = CurDAG->getTargetConstant(offset, PtrTy);
Scott Michel203b2d62008-04-30 00:30:08 +0000467 Index = CurDAG->getTargetFrameIndex(FI, PtrTy);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000468 return true;
469 }
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000470 } else if (offset > minOffset && offset < maxOffset) {
Scott Michel053c1da2008-01-29 02:16:57 +0000471 Base = CurDAG->getTargetConstant(offset, PtrTy);
472 Index = Op1;
473 return true;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000474 }
Scott Michel053c1da2008-01-29 02:16:57 +0000475 }
476 } else if (Opc == SPUISD::IndirectAddr) {
477 // Indirect with constant offset -> D-Form address
Dan Gohman475871a2008-07-27 21:46:04 +0000478 const SDValue Op0 = N.getOperand(0);
479 const SDValue Op1 = N.getOperand(1);
Scott Michel497e8882008-01-11 21:01:19 +0000480
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000481 if (Op0.getOpcode() == SPUISD::Hi
482 && Op1.getOpcode() == SPUISD::Lo) {
Scott Michel053c1da2008-01-29 02:16:57 +0000483 // (SPUindirect (SPUhi <arg>, 0), (SPUlo <arg>, 0))
Scott Michel9de5d0d2008-01-11 02:53:15 +0000484 Base = CurDAG->getTargetConstant(0, PtrTy);
Scott Michel053c1da2008-01-29 02:16:57 +0000485 Index = N;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000486 return true;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000487 } else if (isa<ConstantSDNode>(Op0) || isa<ConstantSDNode>(Op1)) {
488 int32_t offset = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000489 SDValue idxOp;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000490
491 if (isa<ConstantSDNode>(Op1)) {
492 ConstantSDNode *CN = cast<ConstantSDNode>(Op1);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000493 offset = int32_t(CN->getSExtValue());
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000494 idxOp = Op0;
495 } else if (isa<ConstantSDNode>(Op0)) {
496 ConstantSDNode *CN = cast<ConstantSDNode>(Op0);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000497 offset = int32_t(CN->getSExtValue());
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000498 idxOp = Op1;
Scott Michel02d711b2008-12-30 23:28:25 +0000499 }
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000500
501 if (offset >= minOffset && offset <= maxOffset) {
502 Base = CurDAG->getTargetConstant(offset, PtrTy);
503 Index = idxOp;
504 return true;
505 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000506 }
Scott Michel053c1da2008-01-29 02:16:57 +0000507 } else if (Opc == SPUISD::AFormAddr) {
508 Base = CurDAG->getTargetConstant(0, N.getValueType());
509 Index = N;
Scott Michel58c58182008-01-17 20:38:41 +0000510 return true;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000511 } else if (Opc == SPUISD::LDRESULT) {
512 Base = CurDAG->getTargetConstant(0, N.getValueType());
513 Index = N;
514 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000515 } else if (Opc == ISD::Register
516 ||Opc == ISD::CopyFromReg
Kalle Raiskilabc2697c2010-08-04 13:59:48 +0000517 ||Opc == ISD::UNDEF
518 ||Opc == ISD::Constant) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000519 unsigned OpOpc = Op->getOpcode();
Scott Michel9c0c6b22008-11-21 02:56:16 +0000520
521 if (OpOpc == ISD::STORE || OpOpc == ISD::LOAD) {
522 // Direct load/store without getelementptr
Kalle Raiskila11fe2462010-06-01 13:34:47 +0000523 SDValue Offs;
Scott Michel9c0c6b22008-11-21 02:56:16 +0000524
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000525 Offs = ((OpOpc == ISD::STORE) ? Op->getOperand(3) : Op->getOperand(2));
Scott Michel9c0c6b22008-11-21 02:56:16 +0000526
527 if (Offs.getOpcode() == ISD::Constant || Offs.getOpcode() == ISD::UNDEF) {
528 if (Offs.getOpcode() == ISD::UNDEF)
529 Offs = CurDAG->getTargetConstant(0, Offs.getValueType());
530
531 Base = Offs;
Kalle Raiskila11fe2462010-06-01 13:34:47 +0000532 Index = N;
Scott Michel9c0c6b22008-11-21 02:56:16 +0000533 return true;
534 }
Scott Michelaedc6372008-12-10 00:15:19 +0000535 } else {
536 /* If otherwise unadorned, default to D-form address with 0 offset: */
537 if (Opc == ISD::CopyFromReg) {
Scott Michel19c10e62009-01-26 03:37:41 +0000538 Index = N.getOperand(1);
Scott Michelaedc6372008-12-10 00:15:19 +0000539 } else {
Scott Michel19c10e62009-01-26 03:37:41 +0000540 Index = N;
Scott Michelaedc6372008-12-10 00:15:19 +0000541 }
542
543 Base = CurDAG->getTargetConstant(0, Index.getValueType());
544 return true;
Scott Michel9c0c6b22008-11-21 02:56:16 +0000545 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000546 }
Scott Michel9c0c6b22008-11-21 02:56:16 +0000547
Scott Michel266bc8f2007-12-04 22:23:35 +0000548 return false;
549}
550
551/*!
552 \arg Op The ISD instruction operand
553 \arg N The address operand
554 \arg Base The base pointer operand
555 \arg Index The offset/index operand
556
Scott Michel9c0c6b22008-11-21 02:56:16 +0000557 If the address \a N can be expressed as an A-form or D-form address, returns
558 false. Otherwise, creates two operands, Base and Index that will become the
559 (r)(r) X-form address.
Scott Michel266bc8f2007-12-04 22:23:35 +0000560*/
561bool
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000562SPUDAGToDAGISel::SelectXFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000563 SDValue &Index) {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000564 if (!SelectAFormAddr(Op, N, Base, Index)
565 && !SelectDFormAddr(Op, N, Base, Index)) {
Scott Michel18fae692008-11-25 17:29:43 +0000566 // If the address is neither A-form or D-form, punt and use an X-form
567 // address:
Scott Michel1a6cdb62008-12-01 17:56:02 +0000568 Base = N.getOperand(1);
569 Index = N.getOperand(0);
Scott Michel50843c02008-11-25 04:03:47 +0000570 return true;
Scott Michel9c0c6b22008-11-21 02:56:16 +0000571 }
572
573 return false;
Scott Michel58c58182008-01-17 20:38:41 +0000574}
575
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000576/*!
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000577 Utility function to use with COPY_TO_REGCLASS instructions. Returns a SDValue
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000578 to be used as the last parameter of a
579CurDAG->getMachineNode(COPY_TO_REGCLASS,..., ) function call
580 \arg VT the value type for which we want a register class
581*/
582SDValue SPUDAGToDAGISel::getRC( MVT VT ) {
583 switch( VT.SimpleTy ) {
Kalle Raiskila218c98c2010-10-07 16:32:42 +0000584 case MVT::i8:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000585 return CurDAG->getTargetConstant(SPU::R8CRegClass.getID(), MVT::i32);
586 break;
Kalle Raiskila218c98c2010-10-07 16:32:42 +0000587 case MVT::i16:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000588 return CurDAG->getTargetConstant(SPU::R16CRegClass.getID(), MVT::i32);
589 break;
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000590 case MVT::i32:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000591 return CurDAG->getTargetConstant(SPU::R32CRegClass.getID(), MVT::i32);
592 break;
Kalle Raiskila218c98c2010-10-07 16:32:42 +0000593 case MVT::f32:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000594 return CurDAG->getTargetConstant(SPU::R32FPRegClass.getID(), MVT::i32);
595 break;
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000596 case MVT::i64:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000597 return CurDAG->getTargetConstant(SPU::R64CRegClass.getID(), MVT::i32);
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000598 break;
Kalle Raiskila11edd0c2010-11-29 09:36:26 +0000599 case MVT::i128:
600 return CurDAG->getTargetConstant(SPU::GPRCRegClass.getID(), MVT::i32);
601 break;
Kalle Raiskila218c98c2010-10-07 16:32:42 +0000602 case MVT::v16i8:
603 case MVT::v8i16:
604 case MVT::v4i32:
605 case MVT::v4f32:
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000606 case MVT::v2i64:
Kalle Raiskila218c98c2010-10-07 16:32:42 +0000607 case MVT::v2f64:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000608 return CurDAG->getTargetConstant(SPU::VECREGRegClass.getID(), MVT::i32);
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000609 break;
610 default:
611 assert( false && "add a new case here" );
612 }
613 return SDValue();
614}
615
Scott Michel266bc8f2007-12-04 22:23:35 +0000616//! Convert the operand from a target-independent to a target-specific node
617/*!
618 */
619SDNode *
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000620SPUDAGToDAGISel::Select(SDNode *N) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000621 unsigned Opc = N->getOpcode();
Scott Michel58c58182008-01-17 20:38:41 +0000622 int n_ops = -1;
623 unsigned NewOpc;
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000624 EVT OpVT = N->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000625 SDValue Ops[8];
Dale Johannesened2eee62009-02-06 01:31:28 +0000626 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000627
Chris Lattnera8e76142010-02-23 05:30:43 +0000628 if (N->isMachineOpcode())
Scott Michel266bc8f2007-12-04 22:23:35 +0000629 return NULL; // Already selected.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000630
631 if (Opc == ISD::FrameIndex) {
Scott Michel02d711b2008-12-30 23:28:25 +0000632 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000633 SDValue TFI = CurDAG->getTargetFrameIndex(FI, N->getValueType(0));
634 SDValue Imm0 = CurDAG->getTargetConstant(0, N->getValueType(0));
Scott Michel266bc8f2007-12-04 22:23:35 +0000635
Scott Michel02d711b2008-12-30 23:28:25 +0000636 if (FI < 128) {
Scott Michel203b2d62008-04-30 00:30:08 +0000637 NewOpc = SPU::AIr32;
Scott Michel02d711b2008-12-30 23:28:25 +0000638 Ops[0] = TFI;
639 Ops[1] = Imm0;
Scott Michel203b2d62008-04-30 00:30:08 +0000640 n_ops = 2;
641 } else {
Scott Michel203b2d62008-04-30 00:30:08 +0000642 NewOpc = SPU::Ar32;
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000643 Ops[0] = CurDAG->getRegister(SPU::R1, N->getValueType(0));
Dan Gohman602b0c82009-09-25 18:54:59 +0000644 Ops[1] = SDValue(CurDAG->getMachineNode(SPU::ILAr32, dl,
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000645 N->getValueType(0), TFI, Imm0),
Dan Gohman602b0c82009-09-25 18:54:59 +0000646 0);
Scott Michel203b2d62008-04-30 00:30:08 +0000647 n_ops = 2;
Scott Michel203b2d62008-04-30 00:30:08 +0000648 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 } else if (Opc == ISD::Constant && OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000650 // Catch the i64 constants that end up here. Note: The backend doesn't
651 // attempt to legalize the constant (it's useless because DAGCombiner
652 // will insert 64-bit constants and we can't stop it).
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000653 return SelectI64Constant(N, OpVT, N->getDebugLoc());
Scott Michel94bd57e2009-01-15 04:41:47 +0000654 } else if ((Opc == ISD::ZERO_EXTEND || Opc == ISD::ANY_EXTEND)
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 && OpVT == MVT::i64) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000656 SDValue Op0 = N->getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +0000657 EVT Op0VT = Op0.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000658 EVT Op0VecVT = EVT::getVectorVT(*CurDAG->getContext(),
659 Op0VT, (128 / Op0VT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000660 EVT OpVecVT = EVT::getVectorVT(*CurDAG->getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000661 OpVT, (128 / OpVT.getSizeInBits()));
Scott Michel94bd57e2009-01-15 04:41:47 +0000662 SDValue shufMask;
Scott Michel58c58182008-01-17 20:38:41 +0000663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 switch (Op0VT.getSimpleVT().SimpleTy) {
Scott Michel94bd57e2009-01-15 04:41:47 +0000665 default:
Chris Lattner75361b62010-04-07 22:58:41 +0000666 report_fatal_error("CellSPU Select: Unhandled zero/any extend EVT");
Scott Michel94bd57e2009-01-15 04:41:47 +0000667 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 case MVT::i32:
669 shufMask = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
670 CurDAG->getConstant(0x80808080, MVT::i32),
671 CurDAG->getConstant(0x00010203, MVT::i32),
672 CurDAG->getConstant(0x80808080, MVT::i32),
673 CurDAG->getConstant(0x08090a0b, MVT::i32));
Scott Michel94bd57e2009-01-15 04:41:47 +0000674 break;
675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 case MVT::i16:
677 shufMask = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
678 CurDAG->getConstant(0x80808080, MVT::i32),
679 CurDAG->getConstant(0x80800203, MVT::i32),
680 CurDAG->getConstant(0x80808080, MVT::i32),
681 CurDAG->getConstant(0x80800a0b, MVT::i32));
Scott Michel94bd57e2009-01-15 04:41:47 +0000682 break;
683
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 case MVT::i8:
685 shufMask = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
686 CurDAG->getConstant(0x80808080, MVT::i32),
687 CurDAG->getConstant(0x80808003, MVT::i32),
688 CurDAG->getConstant(0x80808080, MVT::i32),
689 CurDAG->getConstant(0x8080800b, MVT::i32));
Scott Michel94bd57e2009-01-15 04:41:47 +0000690 break;
Scott Michel58c58182008-01-17 20:38:41 +0000691 }
Scott Michel94bd57e2009-01-15 04:41:47 +0000692
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000693 SDNode *shufMaskLoad = emitBuildVector(shufMask.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000694
Chris Lattnera8e76142010-02-23 05:30:43 +0000695 HandleSDNode PromoteScalar(CurDAG->getNode(SPUISD::PREFSLOT2VEC, dl,
696 Op0VecVT, Op0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697
Chris Lattnera8e76142010-02-23 05:30:43 +0000698 SDValue PromScalar;
699 if (SDNode *N = SelectCode(PromoteScalar.getValue().getNode()))
700 PromScalar = SDValue(N, 0);
701 else
702 PromScalar = PromoteScalar.getValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000703
Scott Michel94bd57e2009-01-15 04:41:47 +0000704 SDValue zextShuffle =
Dale Johannesened2eee62009-02-06 01:31:28 +0000705 CurDAG->getNode(SPUISD::SHUFB, dl, OpVecVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706 PromScalar, PromScalar,
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000707 SDValue(shufMaskLoad, 0));
Scott Michel94bd57e2009-01-15 04:41:47 +0000708
Chris Lattnera8e76142010-02-23 05:30:43 +0000709 HandleSDNode Dummy2(zextShuffle);
710 if (SDNode *N = SelectCode(Dummy2.getValue().getNode()))
711 zextShuffle = SDValue(N, 0);
712 else
713 zextShuffle = Dummy2.getValue();
714 HandleSDNode Dummy(CurDAG->getNode(SPUISD::VEC2PREFSLOT, dl, OpVT,
715 zextShuffle));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000716
Chris Lattnera8e76142010-02-23 05:30:43 +0000717 CurDAG->ReplaceAllUsesWith(N, Dummy.getValue().getNode());
718 SelectCode(Dummy.getValue().getNode());
719 return Dummy.getValue().getNode();
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 } else if (Opc == ISD::ADD && (OpVT == MVT::i64 || OpVT == MVT::v2i64)) {
Scott Michel94bd57e2009-01-15 04:41:47 +0000721 SDNode *CGLoad =
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000722 emitBuildVector(getCarryGenerateShufMask(*CurDAG, dl).getNode());
Scott Michel94bd57e2009-01-15 04:41:47 +0000723
Chris Lattnera8e76142010-02-23 05:30:43 +0000724 HandleSDNode Dummy(CurDAG->getNode(SPUISD::ADD64_MARKER, dl, OpVT,
725 N->getOperand(0), N->getOperand(1),
726 SDValue(CGLoad, 0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000727
Chris Lattnera8e76142010-02-23 05:30:43 +0000728 CurDAG->ReplaceAllUsesWith(N, Dummy.getValue().getNode());
729 if (SDNode *N = SelectCode(Dummy.getValue().getNode()))
730 return N;
731 return Dummy.getValue().getNode();
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 } else if (Opc == ISD::SUB && (OpVT == MVT::i64 || OpVT == MVT::v2i64)) {
Scott Michel94bd57e2009-01-15 04:41:47 +0000733 SDNode *CGLoad =
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000734 emitBuildVector(getBorrowGenerateShufMask(*CurDAG, dl).getNode());
Scott Michel94bd57e2009-01-15 04:41:47 +0000735
Chris Lattnera8e76142010-02-23 05:30:43 +0000736 HandleSDNode Dummy(CurDAG->getNode(SPUISD::SUB64_MARKER, dl, OpVT,
737 N->getOperand(0), N->getOperand(1),
738 SDValue(CGLoad, 0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000739
Chris Lattnera8e76142010-02-23 05:30:43 +0000740 CurDAG->ReplaceAllUsesWith(N, Dummy.getValue().getNode());
741 if (SDNode *N = SelectCode(Dummy.getValue().getNode()))
742 return N;
743 return Dummy.getValue().getNode();
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 } else if (Opc == ISD::MUL && (OpVT == MVT::i64 || OpVT == MVT::v2i64)) {
Scott Michel94bd57e2009-01-15 04:41:47 +0000745 SDNode *CGLoad =
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000746 emitBuildVector(getCarryGenerateShufMask(*CurDAG, dl).getNode());
Scott Michel94bd57e2009-01-15 04:41:47 +0000747
Chris Lattnera8e76142010-02-23 05:30:43 +0000748 HandleSDNode Dummy(CurDAG->getNode(SPUISD::MUL64_MARKER, dl, OpVT,
749 N->getOperand(0), N->getOperand(1),
750 SDValue(CGLoad, 0)));
751 CurDAG->ReplaceAllUsesWith(N, Dummy.getValue().getNode());
752 if (SDNode *N = SelectCode(Dummy.getValue().getNode()))
753 return N;
754 return Dummy.getValue().getNode();
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000755 } else if (Opc == ISD::TRUNCATE) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000756 SDValue Op0 = N->getOperand(0);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000757 if ((Op0.getOpcode() == ISD::SRA || Op0.getOpcode() == ISD::SRL)
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 && OpVT == MVT::i32
759 && Op0.getValueType() == MVT::i64) {
Scott Michel9de57a92009-01-26 22:33:37 +0000760 // Catch (truncate:i32 ([sra|srl]:i64 arg, c), where c >= 32
761 //
762 // Take advantage of the fact that the upper 32 bits are in the
763 // i32 preferred slot and avoid shuffle gymnastics:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000764 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op0.getOperand(1));
765 if (CN != 0) {
766 unsigned shift_amt = unsigned(CN->getZExtValue());
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000767
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000768 if (shift_amt >= 32) {
769 SDNode *hi32 =
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000770 CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl, OpVT,
771 Op0.getOperand(0), getRC(MVT::i32));
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000772
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000773 shift_amt -= 32;
774 if (shift_amt > 0) {
775 // Take care of the additional shift, if present:
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 SDValue shift = CurDAG->getTargetConstant(shift_amt, MVT::i32);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000777 unsigned Opc = SPU::ROTMAIr32_i32;
Scott Michel9de57a92009-01-26 22:33:37 +0000778
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000779 if (Op0.getOpcode() == ISD::SRL)
780 Opc = SPU::ROTMr32;
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000781
Dan Gohman602b0c82009-09-25 18:54:59 +0000782 hi32 = CurDAG->getMachineNode(Opc, dl, OpVT, SDValue(hi32, 0),
783 shift);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000784 }
785
786 return hi32;
787 }
788 }
789 }
Scott Michel02d711b2008-12-30 23:28:25 +0000790 } else if (Opc == ISD::SHL) {
Chris Lattnera8e76142010-02-23 05:30:43 +0000791 if (OpVT == MVT::i64)
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000792 return SelectSHLi64(N, OpVT);
Scott Michel02d711b2008-12-30 23:28:25 +0000793 } else if (Opc == ISD::SRL) {
Chris Lattnera8e76142010-02-23 05:30:43 +0000794 if (OpVT == MVT::i64)
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000795 return SelectSRLi64(N, OpVT);
Scott Michel02d711b2008-12-30 23:28:25 +0000796 } else if (Opc == ISD::SRA) {
Chris Lattnera8e76142010-02-23 05:30:43 +0000797 if (OpVT == MVT::i64)
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000798 return SelectSRAi64(N, OpVT);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000799 } else if (Opc == ISD::FNEG
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 && (OpVT == MVT::f64 || OpVT == MVT::v2f64)) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000801 DebugLoc dl = N->getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +0000802 // Check if the pattern is a special form of DFNMS:
803 // (fneg (fsub (fmul R64FP:$rA, R64FP:$rB), R64FP:$rC))
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000804 SDValue Op0 = N->getOperand(0);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000805 if (Op0.getOpcode() == ISD::FSUB) {
806 SDValue Op00 = Op0.getOperand(0);
807 if (Op00.getOpcode() == ISD::FMUL) {
808 unsigned Opc = SPU::DFNMSf64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 if (OpVT == MVT::v2f64)
Scott Michel7ea02ff2009-03-17 01:15:45 +0000810 Opc = SPU::DFNMSv2f64;
811
Dan Gohman602b0c82009-09-25 18:54:59 +0000812 return CurDAG->getMachineNode(Opc, dl, OpVT,
813 Op00.getOperand(0),
814 Op00.getOperand(1),
815 Op0.getOperand(1));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000816 }
817 }
818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 SDValue negConst = CurDAG->getConstant(0x8000000000000000ULL, MVT::i64);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000820 SDNode *signMask = 0;
Scott Michela82d3f72009-03-17 16:45:16 +0000821 unsigned Opc = SPU::XORfneg64;
Scott Michel7ea02ff2009-03-17 01:15:45 +0000822
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 if (OpVT == MVT::f64) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000824 signMask = SelectI64Constant(negConst.getNode(), MVT::i64, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 } else if (OpVT == MVT::v2f64) {
Scott Michela82d3f72009-03-17 16:45:16 +0000826 Opc = SPU::XORfnegvec;
Scott Michel7ea02ff2009-03-17 01:15:45 +0000827 signMask = emitBuildVector(CurDAG->getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 MVT::v2i64,
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000829 negConst, negConst).getNode());
Scott Michel7ea02ff2009-03-17 01:15:45 +0000830 }
831
Dan Gohman602b0c82009-09-25 18:54:59 +0000832 return CurDAG->getMachineNode(Opc, dl, OpVT,
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000833 N->getOperand(0), SDValue(signMask, 0));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000834 } else if (Opc == ISD::FABS) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 if (OpVT == MVT::f64) {
836 SDNode *signMask = SelectI64Constant(0x7fffffffffffffffULL, MVT::i64, dl);
Dan Gohman602b0c82009-09-25 18:54:59 +0000837 return CurDAG->getMachineNode(SPU::ANDfabs64, dl, OpVT,
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000838 N->getOperand(0), SDValue(signMask, 0));
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 } else if (OpVT == MVT::v2f64) {
840 SDValue absConst = CurDAG->getConstant(0x7fffffffffffffffULL, MVT::i64);
841 SDValue absVec = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000842 absConst, absConst);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000843 SDNode *signMask = emitBuildVector(absVec.getNode());
Dan Gohman602b0c82009-09-25 18:54:59 +0000844 return CurDAG->getMachineNode(SPU::ANDfabsvec, dl, OpVT,
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000845 N->getOperand(0), SDValue(signMask, 0));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000846 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000847 } else if (Opc == SPUISD::LDRESULT) {
848 // Custom select instructions for LDRESULT
Owen Andersone50ed302009-08-10 22:56:29 +0000849 EVT VT = N->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000850 SDValue Arg = N->getOperand(0);
851 SDValue Chain = N->getOperand(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000852 SDNode *Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000853
Kalle Raiskila82581352010-10-01 09:20:01 +0000854 Result = CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl, VT,
855 MVT::Other, Arg,
856 getRC( VT.getSimpleVT()), Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +0000857 return Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000858
Scott Michel053c1da2008-01-29 02:16:57 +0000859 } else if (Opc == SPUISD::IndirectAddr) {
Scott Michelf0569be2008-12-27 04:51:36 +0000860 // Look at the operands: SelectCode() will catch the cases that aren't
861 // specifically handled here.
862 //
863 // SPUInstrInfo catches the following patterns:
864 // (SPUindirect (SPUhi ...), (SPUlo ...))
865 // (SPUindirect $sp, imm)
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000866 EVT VT = N->getValueType(0);
Scott Michelf0569be2008-12-27 04:51:36 +0000867 SDValue Op0 = N->getOperand(0);
868 SDValue Op1 = N->getOperand(1);
869 RegisterSDNode *RN;
Scott Michel58c58182008-01-17 20:38:41 +0000870
Scott Michelf0569be2008-12-27 04:51:36 +0000871 if ((Op0.getOpcode() != SPUISD::Hi && Op1.getOpcode() != SPUISD::Lo)
872 || (Op0.getOpcode() == ISD::Register
873 && ((RN = dyn_cast<RegisterSDNode>(Op0.getNode())) != 0
874 && RN->getReg() != SPU::R1))) {
875 NewOpc = SPU::Ar32;
Chris Lattnerd4ac35b2010-05-04 17:58:46 +0000876 Ops[1] = Op1;
Scott Michel58c58182008-01-17 20:38:41 +0000877 if (Op1.getOpcode() == ISD::Constant) {
878 ConstantSDNode *CN = cast<ConstantSDNode>(Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000879 Op1 = CurDAG->getTargetConstant(CN->getSExtValue(), VT);
Chris Lattnerd4ac35b2010-05-04 17:58:46 +0000880 if (isInt<10>(CN->getSExtValue())) {
881 NewOpc = SPU::AIr32;
882 Ops[1] = Op1;
883 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000884 Ops[1] = SDValue(CurDAG->getMachineNode(SPU::ILr32, dl,
885 N->getValueType(0),
Chris Lattnerd4ac35b2010-05-04 17:58:46 +0000886 Op1),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000887 0);
Chris Lattnerd4ac35b2010-05-04 17:58:46 +0000888 }
Scott Michel58c58182008-01-17 20:38:41 +0000889 }
Scott Michelf0569be2008-12-27 04:51:36 +0000890 Ops[0] = Op0;
Scott Michelf0569be2008-12-27 04:51:36 +0000891 n_ops = 2;
Scott Michel58c58182008-01-17 20:38:41 +0000892 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000893 }
Scott Michel02d711b2008-12-30 23:28:25 +0000894
Scott Michel58c58182008-01-17 20:38:41 +0000895 if (n_ops > 0) {
896 if (N->hasOneUse())
897 return CurDAG->SelectNodeTo(N, NewOpc, OpVT, Ops, n_ops);
898 else
Dan Gohman602b0c82009-09-25 18:54:59 +0000899 return CurDAG->getMachineNode(NewOpc, dl, OpVT, Ops, n_ops);
Scott Michel58c58182008-01-17 20:38:41 +0000900 } else
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000901 return SelectCode(N);
Scott Michel266bc8f2007-12-04 22:23:35 +0000902}
903
Scott Michel02d711b2008-12-30 23:28:25 +0000904/*!
905 * Emit the instruction sequence for i64 left shifts. The basic algorithm
906 * is to fill the bottom two word slots with zeros so that zeros are shifted
907 * in as the entire quadword is shifted left.
908 *
909 * \note This code could also be used to implement v2i64 shl.
910 *
911 * @param Op The shl operand
912 * @param OpVT Op's machine value value type (doesn't need to be passed, but
913 * makes life easier.)
914 * @return The SDNode with the entire instruction sequence
915 */
916SDNode *
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000917SPUDAGToDAGISel::SelectSHLi64(SDNode *N, EVT OpVT) {
918 SDValue Op0 = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000919 EVT VecVT = EVT::getVectorVT(*CurDAG->getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000920 OpVT, (128 / OpVT.getSizeInBits()));
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000921 SDValue ShiftAmt = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +0000922 EVT ShiftAmtVT = ShiftAmt.getValueType();
Scott Michel02d711b2008-12-30 23:28:25 +0000923 SDNode *VecOp0, *SelMask, *ZeroFill, *Shift = 0;
924 SDValue SelMaskVal;
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000925 DebugLoc dl = N->getDebugLoc();
Scott Michel02d711b2008-12-30 23:28:25 +0000926
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000927 VecOp0 = CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl, VecVT,
928 Op0, getRC(MVT::v2i64) );
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 SelMaskVal = CurDAG->getTargetConstant(0xff00ULL, MVT::i16);
Dan Gohman602b0c82009-09-25 18:54:59 +0000930 SelMask = CurDAG->getMachineNode(SPU::FSMBIv2i64, dl, VecVT, SelMaskVal);
931 ZeroFill = CurDAG->getMachineNode(SPU::ILv2i64, dl, VecVT,
932 CurDAG->getTargetConstant(0, OpVT));
933 VecOp0 = CurDAG->getMachineNode(SPU::SELBv2i64, dl, VecVT,
934 SDValue(ZeroFill, 0),
935 SDValue(VecOp0, 0),
936 SDValue(SelMask, 0));
Scott Michel02d711b2008-12-30 23:28:25 +0000937
938 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(ShiftAmt)) {
939 unsigned bytes = unsigned(CN->getZExtValue()) >> 3;
940 unsigned bits = unsigned(CN->getZExtValue()) & 7;
941
942 if (bytes > 0) {
943 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +0000944 CurDAG->getMachineNode(SPU::SHLQBYIv2i64, dl, VecVT,
945 SDValue(VecOp0, 0),
946 CurDAG->getTargetConstant(bytes, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +0000947 }
948
949 if (bits > 0) {
950 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +0000951 CurDAG->getMachineNode(SPU::SHLQBIIv2i64, dl, VecVT,
952 SDValue((Shift != 0 ? Shift : VecOp0), 0),
953 CurDAG->getTargetConstant(bits, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +0000954 }
955 } else {
956 SDNode *Bytes =
Dan Gohman602b0c82009-09-25 18:54:59 +0000957 CurDAG->getMachineNode(SPU::ROTMIr32, dl, ShiftAmtVT,
958 ShiftAmt,
959 CurDAG->getTargetConstant(3, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +0000960 SDNode *Bits =
Dan Gohman602b0c82009-09-25 18:54:59 +0000961 CurDAG->getMachineNode(SPU::ANDIr32, dl, ShiftAmtVT,
962 ShiftAmt,
963 CurDAG->getTargetConstant(7, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +0000964 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +0000965 CurDAG->getMachineNode(SPU::SHLQBYv2i64, dl, VecVT,
966 SDValue(VecOp0, 0), SDValue(Bytes, 0));
Scott Michel02d711b2008-12-30 23:28:25 +0000967 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +0000968 CurDAG->getMachineNode(SPU::SHLQBIv2i64, dl, VecVT,
969 SDValue(Shift, 0), SDValue(Bits, 0));
Scott Michel02d711b2008-12-30 23:28:25 +0000970 }
971
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000972 return CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl,
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000973 OpVT, SDValue(Shift, 0), getRC(MVT::i64));
Scott Michel02d711b2008-12-30 23:28:25 +0000974}
975
976/*!
977 * Emit the instruction sequence for i64 logical right shifts.
978 *
979 * @param Op The shl operand
980 * @param OpVT Op's machine value value type (doesn't need to be passed, but
981 * makes life easier.)
982 * @return The SDNode with the entire instruction sequence
983 */
984SDNode *
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000985SPUDAGToDAGISel::SelectSRLi64(SDNode *N, EVT OpVT) {
986 SDValue Op0 = N->getOperand(0);
Owen Anderson23b9b192009-08-12 00:36:31 +0000987 EVT VecVT = EVT::getVectorVT(*CurDAG->getContext(),
988 OpVT, (128 / OpVT.getSizeInBits()));
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000989 SDValue ShiftAmt = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +0000990 EVT ShiftAmtVT = ShiftAmt.getValueType();
Scott Michel02d711b2008-12-30 23:28:25 +0000991 SDNode *VecOp0, *Shift = 0;
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000992 DebugLoc dl = N->getDebugLoc();
Scott Michel02d711b2008-12-30 23:28:25 +0000993
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +0000994 VecOp0 = CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl, VecVT,
995 Op0, getRC(MVT::v2i64) );
Scott Michel02d711b2008-12-30 23:28:25 +0000996
997 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(ShiftAmt)) {
998 unsigned bytes = unsigned(CN->getZExtValue()) >> 3;
999 unsigned bits = unsigned(CN->getZExtValue()) & 7;
1000
1001 if (bytes > 0) {
1002 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001003 CurDAG->getMachineNode(SPU::ROTQMBYIv2i64, dl, VecVT,
1004 SDValue(VecOp0, 0),
1005 CurDAG->getTargetConstant(bytes, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001006 }
1007
1008 if (bits > 0) {
1009 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001010 CurDAG->getMachineNode(SPU::ROTQMBIIv2i64, dl, VecVT,
1011 SDValue((Shift != 0 ? Shift : VecOp0), 0),
1012 CurDAG->getTargetConstant(bits, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001013 }
1014 } else {
1015 SDNode *Bytes =
Dan Gohman602b0c82009-09-25 18:54:59 +00001016 CurDAG->getMachineNode(SPU::ROTMIr32, dl, ShiftAmtVT,
1017 ShiftAmt,
1018 CurDAG->getTargetConstant(3, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001019 SDNode *Bits =
Dan Gohman602b0c82009-09-25 18:54:59 +00001020 CurDAG->getMachineNode(SPU::ANDIr32, dl, ShiftAmtVT,
1021 ShiftAmt,
1022 CurDAG->getTargetConstant(7, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001023
1024 // Ensure that the shift amounts are negated!
Dan Gohman602b0c82009-09-25 18:54:59 +00001025 Bytes = CurDAG->getMachineNode(SPU::SFIr32, dl, ShiftAmtVT,
1026 SDValue(Bytes, 0),
1027 CurDAG->getTargetConstant(0, ShiftAmtVT));
1028
1029 Bits = CurDAG->getMachineNode(SPU::SFIr32, dl, ShiftAmtVT,
1030 SDValue(Bits, 0),
Scott Michel02d711b2008-12-30 23:28:25 +00001031 CurDAG->getTargetConstant(0, ShiftAmtVT));
1032
Scott Michel02d711b2008-12-30 23:28:25 +00001033 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001034 CurDAG->getMachineNode(SPU::ROTQMBYv2i64, dl, VecVT,
1035 SDValue(VecOp0, 0), SDValue(Bytes, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001036 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001037 CurDAG->getMachineNode(SPU::ROTQMBIv2i64, dl, VecVT,
1038 SDValue(Shift, 0), SDValue(Bits, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001039 }
1040
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001041 return CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl,
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +00001042 OpVT, SDValue(Shift, 0), getRC(MVT::i64));
Scott Michel02d711b2008-12-30 23:28:25 +00001043}
1044
1045/*!
1046 * Emit the instruction sequence for i64 arithmetic right shifts.
1047 *
1048 * @param Op The shl operand
1049 * @param OpVT Op's machine value value type (doesn't need to be passed, but
1050 * makes life easier.)
1051 * @return The SDNode with the entire instruction sequence
1052 */
1053SDNode *
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001054SPUDAGToDAGISel::SelectSRAi64(SDNode *N, EVT OpVT) {
Scott Michel02d711b2008-12-30 23:28:25 +00001055 // Promote Op0 to vector
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001056 EVT VecVT = EVT::getVectorVT(*CurDAG->getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00001057 OpVT, (128 / OpVT.getSizeInBits()));
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001058 SDValue ShiftAmt = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00001059 EVT ShiftAmtVT = ShiftAmt.getValueType();
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001060 DebugLoc dl = N->getDebugLoc();
Scott Michel02d711b2008-12-30 23:28:25 +00001061
1062 SDNode *VecOp0 =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001063 CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl,
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +00001064 VecVT, N->getOperand(0), getRC(MVT::v2i64));
Scott Michel02d711b2008-12-30 23:28:25 +00001065
1066 SDValue SignRotAmt = CurDAG->getTargetConstant(31, ShiftAmtVT);
1067 SDNode *SignRot =
Dan Gohman602b0c82009-09-25 18:54:59 +00001068 CurDAG->getMachineNode(SPU::ROTMAIv2i64_i32, dl, MVT::v2i64,
1069 SDValue(VecOp0, 0), SignRotAmt);
Scott Michel02d711b2008-12-30 23:28:25 +00001070 SDNode *UpperHalfSign =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001071 CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl,
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +00001072 MVT::i32, SDValue(SignRot, 0), getRC(MVT::i32));
Scott Michel02d711b2008-12-30 23:28:25 +00001073
1074 SDNode *UpperHalfSignMask =
Dan Gohman602b0c82009-09-25 18:54:59 +00001075 CurDAG->getMachineNode(SPU::FSM64r32, dl, VecVT, SDValue(UpperHalfSign, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001076 SDNode *UpperLowerMask =
Dan Gohman602b0c82009-09-25 18:54:59 +00001077 CurDAG->getMachineNode(SPU::FSMBIv2i64, dl, VecVT,
1078 CurDAG->getTargetConstant(0xff00ULL, MVT::i16));
Scott Michel02d711b2008-12-30 23:28:25 +00001079 SDNode *UpperLowerSelect =
Dan Gohman602b0c82009-09-25 18:54:59 +00001080 CurDAG->getMachineNode(SPU::SELBv2i64, dl, VecVT,
1081 SDValue(UpperHalfSignMask, 0),
1082 SDValue(VecOp0, 0),
1083 SDValue(UpperLowerMask, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001084
1085 SDNode *Shift = 0;
1086
1087 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(ShiftAmt)) {
1088 unsigned bytes = unsigned(CN->getZExtValue()) >> 3;
1089 unsigned bits = unsigned(CN->getZExtValue()) & 7;
1090
1091 if (bytes > 0) {
1092 bytes = 31 - bytes;
1093 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001094 CurDAG->getMachineNode(SPU::ROTQBYIv2i64, dl, VecVT,
1095 SDValue(UpperLowerSelect, 0),
1096 CurDAG->getTargetConstant(bytes, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001097 }
1098
1099 if (bits > 0) {
1100 bits = 8 - bits;
1101 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001102 CurDAG->getMachineNode(SPU::ROTQBIIv2i64, dl, VecVT,
1103 SDValue((Shift != 0 ? Shift : UpperLowerSelect), 0),
1104 CurDAG->getTargetConstant(bits, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001105 }
1106 } else {
1107 SDNode *NegShift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001108 CurDAG->getMachineNode(SPU::SFIr32, dl, ShiftAmtVT,
1109 ShiftAmt, CurDAG->getTargetConstant(0, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001110
1111 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001112 CurDAG->getMachineNode(SPU::ROTQBYBIv2i64_r32, dl, VecVT,
1113 SDValue(UpperLowerSelect, 0), SDValue(NegShift, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001114 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001115 CurDAG->getMachineNode(SPU::ROTQBIv2i64, dl, VecVT,
1116 SDValue(Shift, 0), SDValue(NegShift, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001117 }
1118
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001119 return CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl,
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +00001120 OpVT, SDValue(Shift, 0), getRC(MVT::i64));
Scott Michel02d711b2008-12-30 23:28:25 +00001121}
1122
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001123/*!
1124 Do the necessary magic necessary to load a i64 constant
1125 */
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001126SDNode *SPUDAGToDAGISel::SelectI64Constant(SDNode *N, EVT OpVT,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001127 DebugLoc dl) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001128 ConstantSDNode *CN = cast<ConstantSDNode>(N);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001129 return SelectI64Constant(CN->getZExtValue(), OpVT, dl);
1130}
1131
Owen Andersone50ed302009-08-10 22:56:29 +00001132SDNode *SPUDAGToDAGISel::SelectI64Constant(uint64_t Value64, EVT OpVT,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001133 DebugLoc dl) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001134 EVT OpVecVT = EVT::getVectorVT(*CurDAG->getContext(), OpVT, 2);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001135 SDValue i64vec =
Scott Michel7ea02ff2009-03-17 01:15:45 +00001136 SPU::LowerV2I64Splat(OpVecVT, *CurDAG, Value64, dl);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001137
1138 // Here's where it gets interesting, because we have to parse out the
1139 // subtree handed back in i64vec:
1140
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001141 if (i64vec.getOpcode() == ISD::BITCAST) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001142 // The degenerate case where the upper and lower bits in the splat are
1143 // identical:
1144 SDValue Op0 = i64vec.getOperand(0);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001145
Scott Michel9de57a92009-01-26 22:33:37 +00001146 ReplaceUses(i64vec, Op0);
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +00001147 return CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl, OpVT,
1148 SDValue(emitBuildVector(Op0.getNode()), 0),
1149 getRC(MVT::i64));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001150 } else if (i64vec.getOpcode() == SPUISD::SHUFB) {
1151 SDValue lhs = i64vec.getOperand(0);
1152 SDValue rhs = i64vec.getOperand(1);
1153 SDValue shufmask = i64vec.getOperand(2);
1154
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001155 if (lhs.getOpcode() == ISD::BITCAST) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001156 ReplaceUses(lhs, lhs.getOperand(0));
1157 lhs = lhs.getOperand(0);
1158 }
1159
1160 SDNode *lhsNode = (lhs.getNode()->isMachineOpcode()
1161 ? lhs.getNode()
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001162 : emitBuildVector(lhs.getNode()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001163
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001164 if (rhs.getOpcode() == ISD::BITCAST) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001165 ReplaceUses(rhs, rhs.getOperand(0));
1166 rhs = rhs.getOperand(0);
1167 }
1168
1169 SDNode *rhsNode = (rhs.getNode()->isMachineOpcode()
1170 ? rhs.getNode()
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001171 : emitBuildVector(rhs.getNode()));
Scott Michel9de57a92009-01-26 22:33:37 +00001172
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001173 if (shufmask.getOpcode() == ISD::BITCAST) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001174 ReplaceUses(shufmask, shufmask.getOperand(0));
1175 shufmask = shufmask.getOperand(0);
1176 }
1177
1178 SDNode *shufMaskNode = (shufmask.getNode()->isMachineOpcode()
1179 ? shufmask.getNode()
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001180 : emitBuildVector(shufmask.getNode()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001181
Chris Lattnera8e76142010-02-23 05:30:43 +00001182 SDValue shufNode =
1183 CurDAG->getNode(SPUISD::SHUFB, dl, OpVecVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001184 SDValue(lhsNode, 0), SDValue(rhsNode, 0),
Chris Lattnera8e76142010-02-23 05:30:43 +00001185 SDValue(shufMaskNode, 0));
1186 HandleSDNode Dummy(shufNode);
1187 SDNode *SN = SelectCode(Dummy.getValue().getNode());
1188 if (SN == 0) SN = Dummy.getValue().getNode();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001189
1190 return CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl,
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +00001191 OpVT, SDValue(SN, 0), getRC(MVT::i64));
Scott Michel7ea02ff2009-03-17 01:15:45 +00001192 } else if (i64vec.getOpcode() == ISD::BUILD_VECTOR) {
Kalle Raiskila1cd1b0b2010-09-16 12:29:33 +00001193 return CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS, dl, OpVT,
1194 SDValue(emitBuildVector(i64vec.getNode()), 0),
1195 getRC(MVT::i64));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001196 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001197 report_fatal_error("SPUDAGToDAGISel::SelectI64Constant: Unhandled i64vec"
Torok Edwindac237e2009-07-08 20:53:28 +00001198 "condition");
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001199 }
1200}
1201
Scott Michel02d711b2008-12-30 23:28:25 +00001202/// createSPUISelDag - This pass converts a legalized DAG into a
Scott Michel266bc8f2007-12-04 22:23:35 +00001203/// SPU-specific DAG, ready for instruction scheduling.
1204///
1205FunctionPass *llvm::createSPUISelDag(SPUTargetMachine &TM) {
1206 return new SPUDAGToDAGISel(TM);
1207}