blob: f24f71aefeb559da957f19bd1ee2cc2adb07f2bd [file] [log] [blame]
Misha Brukman91b5ca82004-07-26 18:45:48 +00001//===-- X86FloatingPoint.cpp - Floating point Reg -> Stack converter ------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file defines the pass which converts floating point instructions from
Chris Lattner847df252004-01-30 22:25:18 +000011// virtual registers into register stack instructions. This pass uses live
12// variable information to indicate where the FPn registers are used and their
13// lifetimes.
14//
15// This pass is hampered by the lack of decent CFG manipulation routines for
16// machine code. In particular, this wants to be able to split critical edges
17// as necessary, traverse the machine basic block CFG in depth-first order, and
18// allow there to be multiple machine basic blocks for each LLVM basicblock
19// (needed for critical edge splitting).
20//
21// In particular, this pass currently barfs on critical edges. Because of this,
22// it requires the instruction selector to insert FP_REG_KILL instructions on
23// the exits of any basic block that has critical edges going from it, or which
24// branch to a critical basic block.
25//
26// FIXME: this is not implemented yet. The stackifier pass only works on local
27// basic blocks.
Chris Lattnera960d952003-01-13 01:01:59 +000028//
29//===----------------------------------------------------------------------===//
30
Chris Lattnercb533582003-08-03 21:14:38 +000031#define DEBUG_TYPE "fp"
Chris Lattnera960d952003-01-13 01:01:59 +000032#include "X86.h"
33#include "X86InstrInfo.h"
34#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
36#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos359b65f2003-12-13 05:36:22 +000037#include "llvm/CodeGen/Passes.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000038#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnera960d952003-01-13 01:01:59 +000039#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000040#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000041#include "llvm/Support/Compiler.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/DepthFirstIterator.h"
Evan Chengddd2a452006-11-15 20:56:39 +000043#include "llvm/ADT/SmallVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000044#include "llvm/ADT/Statistic.h"
45#include "llvm/ADT/STLExtras.h"
Chris Lattnera960d952003-01-13 01:01:59 +000046#include <algorithm>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000047#include <iostream>
Chris Lattner847df252004-01-30 22:25:18 +000048#include <set>
Chris Lattnerf2e49d42003-12-20 09:58:55 +000049using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000050
Chris Lattnera960d952003-01-13 01:01:59 +000051namespace {
52 Statistic<> NumFXCH("x86-codegen", "Number of fxch instructions inserted");
53 Statistic<> NumFP ("x86-codegen", "Number of floating point instructions");
54
Chris Lattner2c79de82006-06-28 23:27:49 +000055 struct VISIBILITY_HIDDEN FPS : public MachineFunctionPass {
Chris Lattnera960d952003-01-13 01:01:59 +000056 virtual bool runOnMachineFunction(MachineFunction &MF);
57
58 virtual const char *getPassName() const { return "X86 FP Stackifier"; }
59
60 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<LiveVariables>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
64 private:
65 LiveVariables *LV; // Live variable info for current function...
66 MachineBasicBlock *MBB; // Current basic block
67 unsigned Stack[8]; // FP<n> Registers in each stack slot...
68 unsigned RegMap[8]; // Track which stack slot contains each register
69 unsigned StackTop; // The current top of the FP stack.
70
71 void dumpStack() const {
72 std::cerr << "Stack contents:";
73 for (unsigned i = 0; i != StackTop; ++i) {
Misha Brukman0e0a7a452005-04-21 23:38:14 +000074 std::cerr << " FP" << Stack[i];
75 assert(RegMap[Stack[i]] == i && "Stack[] doesn't match RegMap[]!");
Chris Lattnera960d952003-01-13 01:01:59 +000076 }
77 std::cerr << "\n";
78 }
79 private:
80 // getSlot - Return the stack slot number a particular register number is
81 // in...
82 unsigned getSlot(unsigned RegNo) const {
83 assert(RegNo < 8 && "Regno out of range!");
84 return RegMap[RegNo];
85 }
86
87 // getStackEntry - Return the X86::FP<n> register in register ST(i)
88 unsigned getStackEntry(unsigned STi) const {
89 assert(STi < StackTop && "Access past stack top!");
90 return Stack[StackTop-1-STi];
91 }
92
93 // getSTReg - Return the X86::ST(i) register which contains the specified
94 // FP<RegNo> register
95 unsigned getSTReg(unsigned RegNo) const {
Brian Gaeked0fde302003-11-11 22:41:34 +000096 return StackTop - 1 - getSlot(RegNo) + llvm::X86::ST0;
Chris Lattnera960d952003-01-13 01:01:59 +000097 }
98
Chris Lattner4a06f352004-02-02 19:23:15 +000099 // pushReg - Push the specified FP<n> register onto the stack
Chris Lattnera960d952003-01-13 01:01:59 +0000100 void pushReg(unsigned Reg) {
101 assert(Reg < 8 && "Register number out of range!");
102 assert(StackTop < 8 && "Stack overflow!");
103 Stack[StackTop] = Reg;
104 RegMap[Reg] = StackTop++;
105 }
106
107 bool isAtTop(unsigned RegNo) const { return getSlot(RegNo) == StackTop-1; }
108 void moveToTop(unsigned RegNo, MachineBasicBlock::iterator &I) {
109 if (!isAtTop(RegNo)) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000110 MachineFunction *MF = I->getParent()->getParent();
111 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
112
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000113 unsigned STReg = getSTReg(RegNo);
114 unsigned RegOnTop = getStackEntry(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000115
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000116 // Swap the slots the regs are in
117 std::swap(RegMap[RegNo], RegMap[RegOnTop]);
Chris Lattnera960d952003-01-13 01:01:59 +0000118
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000119 // Swap stack slot contents
120 assert(RegMap[RegOnTop] < StackTop);
121 std::swap(Stack[RegMap[RegOnTop]], Stack[StackTop-1]);
Chris Lattnera960d952003-01-13 01:01:59 +0000122
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000123 // Emit an fxch to update the runtime processors version of the state
Evan Chengc0f64ff2006-11-27 23:37:22 +0000124 BuildMI(*MBB, I, TII.get(X86::FXCH)).addReg(STReg);
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000125 NumFXCH++;
Chris Lattnera960d952003-01-13 01:01:59 +0000126 }
127 }
128
Chris Lattner0526f012004-04-01 04:06:09 +0000129 void duplicateToTop(unsigned RegNo, unsigned AsReg, MachineInstr *I) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000130 MachineFunction *MF = I->getParent()->getParent();
131 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
Chris Lattnera960d952003-01-13 01:01:59 +0000132 unsigned STReg = getSTReg(RegNo);
133 pushReg(AsReg); // New register on top of stack
134
Evan Chengc0f64ff2006-11-27 23:37:22 +0000135 BuildMI(*MBB, I, TII.get(X86::FLDrr)).addReg(STReg);
Chris Lattnera960d952003-01-13 01:01:59 +0000136 }
137
138 // popStackAfter - Pop the current value off of the top of the FP stack
139 // after the specified instruction.
140 void popStackAfter(MachineBasicBlock::iterator &I);
141
Chris Lattner0526f012004-04-01 04:06:09 +0000142 // freeStackSlotAfter - Free the specified register from the register stack,
143 // so that it is no longer in a register. If the register is currently at
144 // the top of the stack, we just pop the current instruction, otherwise we
145 // store the current top-of-stack into the specified slot, then pop the top
146 // of stack.
147 void freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned Reg);
148
Chris Lattnera960d952003-01-13 01:01:59 +0000149 bool processBasicBlock(MachineFunction &MF, MachineBasicBlock &MBB);
150
151 void handleZeroArgFP(MachineBasicBlock::iterator &I);
152 void handleOneArgFP(MachineBasicBlock::iterator &I);
Chris Lattner4a06f352004-02-02 19:23:15 +0000153 void handleOneArgFPRW(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000154 void handleTwoArgFP(MachineBasicBlock::iterator &I);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000155 void handleCompareFP(MachineBasicBlock::iterator &I);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000156 void handleCondMovFP(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000157 void handleSpecialFP(MachineBasicBlock::iterator &I);
158 };
159}
160
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000161FunctionPass *llvm::createX86FloatingPointStackifierPass() { return new FPS(); }
Chris Lattnera960d952003-01-13 01:01:59 +0000162
163/// runOnMachineFunction - Loop over all of the basic blocks, transforming FP
164/// register references into FP stack references.
165///
166bool FPS::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000167 // We only need to run this pass if there are any FP registers used in this
168 // function. If it is all integer, there is nothing for us to do!
169 const bool *PhysRegsUsed = MF.getUsedPhysregs();
170 bool FPIsUsed = false;
171
172 assert(X86::FP6 == X86::FP0+6 && "Register enums aren't sorted right!");
173 for (unsigned i = 0; i <= 6; ++i)
174 if (PhysRegsUsed[X86::FP0+i]) {
175 FPIsUsed = true;
176 break;
177 }
178
179 // Early exit.
180 if (!FPIsUsed) return false;
181
Chris Lattnera960d952003-01-13 01:01:59 +0000182 LV = &getAnalysis<LiveVariables>();
183 StackTop = 0;
184
Chris Lattner847df252004-01-30 22:25:18 +0000185 // Process the function in depth first order so that we process at least one
186 // of the predecessors for every reachable block in the function.
Chris Lattner22686842004-05-01 21:27:53 +0000187 std::set<MachineBasicBlock*> Processed;
188 MachineBasicBlock *Entry = MF.begin();
Chris Lattner847df252004-01-30 22:25:18 +0000189
190 bool Changed = false;
Chris Lattner22686842004-05-01 21:27:53 +0000191 for (df_ext_iterator<MachineBasicBlock*, std::set<MachineBasicBlock*> >
Chris Lattner847df252004-01-30 22:25:18 +0000192 I = df_ext_begin(Entry, Processed), E = df_ext_end(Entry, Processed);
193 I != E; ++I)
Chris Lattner22686842004-05-01 21:27:53 +0000194 Changed |= processBasicBlock(MF, **I);
Chris Lattner847df252004-01-30 22:25:18 +0000195
Chris Lattnera960d952003-01-13 01:01:59 +0000196 return Changed;
197}
198
199/// processBasicBlock - Loop over all of the instructions in the basic block,
200/// transforming FP instructions into their stack form.
201///
202bool FPS::processBasicBlock(MachineFunction &MF, MachineBasicBlock &BB) {
Chris Lattnerd029cd22004-06-02 05:55:25 +0000203 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Chris Lattnera960d952003-01-13 01:01:59 +0000204 bool Changed = false;
205 MBB = &BB;
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000206
Chris Lattnera960d952003-01-13 01:01:59 +0000207 for (MachineBasicBlock::iterator I = BB.begin(); I != BB.end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000208 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000209 unsigned Flags = TII.get(MI->getOpcode()).TSFlags;
Chris Lattner847df252004-01-30 22:25:18 +0000210 if ((Flags & X86II::FPTypeMask) == X86II::NotFP)
211 continue; // Efficiently ignore non-fp insts!
Chris Lattnera960d952003-01-13 01:01:59 +0000212
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000213 MachineInstr *PrevMI = 0;
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000214 if (I != BB.begin())
215 PrevMI = prior(I);
Chris Lattnera960d952003-01-13 01:01:59 +0000216
217 ++NumFP; // Keep track of # of pseudo instrs
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000218 DEBUG(std::cerr << "\nFPInst:\t"; MI->print(std::cerr, &(MF.getTarget())));
Chris Lattnera960d952003-01-13 01:01:59 +0000219
220 // Get dead variables list now because the MI pointer may be deleted as part
221 // of processing!
Evan Chengddd2a452006-11-15 20:56:39 +0000222 SmallVector<unsigned, 8> DeadRegs;
223 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
224 const MachineOperand &MO = MI->getOperand(i);
225 if (MO.isReg() && MO.isDead())
226 DeadRegs.push_back(MO.getReg());
227 }
Chris Lattnera960d952003-01-13 01:01:59 +0000228
229 switch (Flags & X86II::FPTypeMask) {
Chris Lattner4a06f352004-02-02 19:23:15 +0000230 case X86II::ZeroArgFP: handleZeroArgFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000231 case X86II::OneArgFP: handleOneArgFP(I); break; // fstp ST(0)
Chris Lattner4a06f352004-02-02 19:23:15 +0000232 case X86II::OneArgFPRW: handleOneArgFPRW(I); break; // ST(0) = fsqrt(ST(0))
Evan Cheng5cd3e9f2006-11-11 10:21:44 +0000233 case X86II::TwoArgFP: handleTwoArgFP(I); break;
Chris Lattnerab8decc2004-06-11 04:41:24 +0000234 case X86II::CompareFP: handleCompareFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000235 case X86II::CondMovFP: handleCondMovFP(I); break;
Chris Lattner4a06f352004-02-02 19:23:15 +0000236 case X86II::SpecialFP: handleSpecialFP(I); break;
Chris Lattnera960d952003-01-13 01:01:59 +0000237 default: assert(0 && "Unknown FP Type!");
238 }
239
240 // Check to see if any of the values defined by this instruction are dead
241 // after definition. If so, pop them.
Evan Chengddd2a452006-11-15 20:56:39 +0000242 for (unsigned i = 0, e = DeadRegs.size(); i != e; ++i) {
243 unsigned Reg = DeadRegs[i];
Chris Lattnera960d952003-01-13 01:01:59 +0000244 if (Reg >= X86::FP0 && Reg <= X86::FP6) {
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000245 DEBUG(std::cerr << "Register FP#" << Reg-X86::FP0 << " is dead!\n");
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000246 freeStackSlotAfter(I, Reg-X86::FP0);
Chris Lattnera960d952003-01-13 01:01:59 +0000247 }
248 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000249
Chris Lattnera960d952003-01-13 01:01:59 +0000250 // Print out all of the instructions expanded to if -debug
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000251 DEBUG(
252 MachineBasicBlock::iterator PrevI(PrevMI);
253 if (I == PrevI) {
Chris Lattner0526f012004-04-01 04:06:09 +0000254 std::cerr << "Just deleted pseudo instruction\n";
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000255 } else {
256 MachineBasicBlock::iterator Start = I;
257 // Rewind to first instruction newly inserted.
258 while (Start != BB.begin() && prior(Start) != PrevI) --Start;
259 std::cerr << "Inserted instructions:\n\t";
Tanya Lattnerb1407622004-06-25 00:13:11 +0000260 Start->print(std::cerr, &MF.getTarget());
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000261 while (++Start != next(I));
262 }
263 dumpStack();
264 );
Chris Lattnera960d952003-01-13 01:01:59 +0000265
266 Changed = true;
267 }
268
269 assert(StackTop == 0 && "Stack not empty at end of basic block?");
270 return Changed;
271}
272
273//===----------------------------------------------------------------------===//
274// Efficient Lookup Table Support
275//===----------------------------------------------------------------------===//
276
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000277namespace {
278 struct TableEntry {
279 unsigned from;
280 unsigned to;
281 bool operator<(const TableEntry &TE) const { return from < TE.from; }
Jeff Cohen9471c8a2006-01-26 20:41:32 +0000282 friend bool operator<(const TableEntry &TE, unsigned V) {
283 return TE.from < V;
284 }
285 friend bool operator<(unsigned V, const TableEntry &TE) {
286 return V < TE.from;
287 }
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000288 };
289}
Chris Lattnera960d952003-01-13 01:01:59 +0000290
291static bool TableIsSorted(const TableEntry *Table, unsigned NumEntries) {
292 for (unsigned i = 0; i != NumEntries-1; ++i)
293 if (!(Table[i] < Table[i+1])) return false;
294 return true;
295}
296
297static int Lookup(const TableEntry *Table, unsigned N, unsigned Opcode) {
298 const TableEntry *I = std::lower_bound(Table, Table+N, Opcode);
299 if (I != Table+N && I->from == Opcode)
300 return I->to;
301 return -1;
302}
303
304#define ARRAY_SIZE(TABLE) \
305 (sizeof(TABLE)/sizeof(TABLE[0]))
306
307#ifdef NDEBUG
308#define ASSERT_SORTED(TABLE)
309#else
310#define ASSERT_SORTED(TABLE) \
311 { static bool TABLE##Checked = false; \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000312 if (!TABLE##Checked) { \
Chris Lattnera960d952003-01-13 01:01:59 +0000313 assert(TableIsSorted(TABLE, ARRAY_SIZE(TABLE)) && \
314 "All lookup tables must be sorted for efficient access!"); \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000315 TABLE##Checked = true; \
316 } \
Chris Lattnera960d952003-01-13 01:01:59 +0000317 }
318#endif
319
Chris Lattner58fe4592005-12-21 07:47:04 +0000320//===----------------------------------------------------------------------===//
321// Register File -> Register Stack Mapping Methods
322//===----------------------------------------------------------------------===//
323
324// OpcodeTable - Sorted map of register instructions to their stack version.
325// The first element is an register file pseudo instruction, the second is the
326// concrete X86 instruction which uses the register stack.
327//
328static const TableEntry OpcodeTable[] = {
Evan Chengf7100622006-01-10 22:22:02 +0000329 { X86::FpABS , X86::FABS },
330 { X86::FpADD32m , X86::FADD32m },
331 { X86::FpADD64m , X86::FADD64m },
332 { X86::FpCHS , X86::FCHS },
Evan Chengf7100622006-01-10 22:22:02 +0000333 { X86::FpCMOVB , X86::FCMOVB },
334 { X86::FpCMOVBE , X86::FCMOVBE },
335 { X86::FpCMOVE , X86::FCMOVE },
Evan Cheng86556a52006-01-21 02:55:41 +0000336 { X86::FpCMOVNB , X86::FCMOVNB },
337 { X86::FpCMOVNBE , X86::FCMOVNBE },
Evan Chengf7100622006-01-10 22:22:02 +0000338 { X86::FpCMOVNE , X86::FCMOVNE },
339 { X86::FpCMOVNP , X86::FCMOVNP },
340 { X86::FpCMOVP , X86::FCMOVP },
341 { X86::FpCOS , X86::FCOS },
342 { X86::FpDIV32m , X86::FDIV32m },
343 { X86::FpDIV64m , X86::FDIV64m },
344 { X86::FpDIVR32m , X86::FDIVR32m },
345 { X86::FpDIVR64m , X86::FDIVR64m },
346 { X86::FpIADD16m , X86::FIADD16m },
347 { X86::FpIADD32m , X86::FIADD32m },
348 { X86::FpIDIV16m , X86::FIDIV16m },
349 { X86::FpIDIV32m , X86::FIDIV32m },
350 { X86::FpIDIVR16m, X86::FIDIVR16m},
351 { X86::FpIDIVR32m, X86::FIDIVR32m},
352 { X86::FpILD16m , X86::FILD16m },
353 { X86::FpILD32m , X86::FILD32m },
354 { X86::FpILD64m , X86::FILD64m },
355 { X86::FpIMUL16m , X86::FIMUL16m },
356 { X86::FpIMUL32m , X86::FIMUL32m },
357 { X86::FpIST16m , X86::FIST16m },
358 { X86::FpIST32m , X86::FIST32m },
359 { X86::FpIST64m , X86::FISTP64m },
Evan Cheng2b152712006-02-18 02:36:28 +0000360 { X86::FpISTT16m , X86::FISTTP16m},
361 { X86::FpISTT32m , X86::FISTTP32m},
362 { X86::FpISTT64m , X86::FISTTP64m},
Evan Chengf7100622006-01-10 22:22:02 +0000363 { X86::FpISUB16m , X86::FISUB16m },
364 { X86::FpISUB32m , X86::FISUB32m },
365 { X86::FpISUBR16m, X86::FISUBR16m},
366 { X86::FpISUBR32m, X86::FISUBR32m},
367 { X86::FpLD0 , X86::FLD0 },
368 { X86::FpLD1 , X86::FLD1 },
369 { X86::FpLD32m , X86::FLD32m },
370 { X86::FpLD64m , X86::FLD64m },
371 { X86::FpMUL32m , X86::FMUL32m },
372 { X86::FpMUL64m , X86::FMUL64m },
373 { X86::FpSIN , X86::FSIN },
374 { X86::FpSQRT , X86::FSQRT },
375 { X86::FpST32m , X86::FST32m },
376 { X86::FpST64m , X86::FST64m },
377 { X86::FpSUB32m , X86::FSUB32m },
378 { X86::FpSUB64m , X86::FSUB64m },
379 { X86::FpSUBR32m , X86::FSUBR32m },
380 { X86::FpSUBR64m , X86::FSUBR64m },
381 { X86::FpTST , X86::FTST },
382 { X86::FpUCOMIr , X86::FUCOMIr },
383 { X86::FpUCOMr , X86::FUCOMr },
Chris Lattner58fe4592005-12-21 07:47:04 +0000384};
385
386static unsigned getConcreteOpcode(unsigned Opcode) {
387 ASSERT_SORTED(OpcodeTable);
388 int Opc = Lookup(OpcodeTable, ARRAY_SIZE(OpcodeTable), Opcode);
389 assert(Opc != -1 && "FP Stack instruction not in OpcodeTable!");
390 return Opc;
391}
Chris Lattnera960d952003-01-13 01:01:59 +0000392
393//===----------------------------------------------------------------------===//
394// Helper Methods
395//===----------------------------------------------------------------------===//
396
397// PopTable - Sorted map of instructions to their popping version. The first
398// element is an instruction, the second is the version which pops.
399//
400static const TableEntry PopTable[] = {
Chris Lattner113455b2003-08-03 21:56:36 +0000401 { X86::FADDrST0 , X86::FADDPrST0 },
402
403 { X86::FDIVRrST0, X86::FDIVRPrST0 },
404 { X86::FDIVrST0 , X86::FDIVPrST0 },
405
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000406 { X86::FIST16m , X86::FISTP16m },
407 { X86::FIST32m , X86::FISTP32m },
Chris Lattnera960d952003-01-13 01:01:59 +0000408
Chris Lattnera960d952003-01-13 01:01:59 +0000409 { X86::FMULrST0 , X86::FMULPrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000410
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000411 { X86::FST32m , X86::FSTP32m },
412 { X86::FST64m , X86::FSTP64m },
Chris Lattner113455b2003-08-03 21:56:36 +0000413 { X86::FSTrr , X86::FSTPrr },
414
415 { X86::FSUBRrST0, X86::FSUBRPrST0 },
416 { X86::FSUBrST0 , X86::FSUBPrST0 },
417
Chris Lattnerc040bca2004-04-12 01:39:15 +0000418 { X86::FUCOMIr , X86::FUCOMIPr },
419
Chris Lattnera960d952003-01-13 01:01:59 +0000420 { X86::FUCOMPr , X86::FUCOMPPr },
Chris Lattner113455b2003-08-03 21:56:36 +0000421 { X86::FUCOMr , X86::FUCOMPr },
Chris Lattnera960d952003-01-13 01:01:59 +0000422};
423
424/// popStackAfter - Pop the current value off of the top of the FP stack after
425/// the specified instruction. This attempts to be sneaky and combine the pop
426/// into the instruction itself if possible. The iterator is left pointing to
427/// the last instruction, be it a new pop instruction inserted, or the old
428/// instruction if it was modified in place.
429///
430void FPS::popStackAfter(MachineBasicBlock::iterator &I) {
431 ASSERT_SORTED(PopTable);
432 assert(StackTop > 0 && "Cannot pop empty stack!");
433 RegMap[Stack[--StackTop]] = ~0; // Update state
434
435 // Check to see if there is a popping version of this instruction...
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000436 int Opcode = Lookup(PopTable, ARRAY_SIZE(PopTable), I->getOpcode());
Chris Lattnera960d952003-01-13 01:01:59 +0000437 if (Opcode != -1) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000438 I->setOpcode(Opcode);
Chris Lattnera960d952003-01-13 01:01:59 +0000439 if (Opcode == X86::FUCOMPPr)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000440 I->RemoveOperand(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000441
442 } else { // Insert an explicit pop
Evan Chengc0f64ff2006-11-27 23:37:22 +0000443 MachineFunction *MF = I->getParent()->getParent();
444 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
445 I = BuildMI(*MBB, ++I, TII.get(X86::FSTPrr)).addReg(X86::ST0);
Chris Lattnera960d952003-01-13 01:01:59 +0000446 }
447}
448
Chris Lattner0526f012004-04-01 04:06:09 +0000449/// freeStackSlotAfter - Free the specified register from the register stack, so
450/// that it is no longer in a register. If the register is currently at the top
451/// of the stack, we just pop the current instruction, otherwise we store the
452/// current top-of-stack into the specified slot, then pop the top of stack.
453void FPS::freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned FPRegNo) {
454 if (getStackEntry(0) == FPRegNo) { // already at the top of stack? easy.
455 popStackAfter(I);
456 return;
457 }
458
459 // Otherwise, store the top of stack into the dead slot, killing the operand
460 // without having to add in an explicit xchg then pop.
461 //
462 unsigned STReg = getSTReg(FPRegNo);
463 unsigned OldSlot = getSlot(FPRegNo);
464 unsigned TopReg = Stack[StackTop-1];
465 Stack[OldSlot] = TopReg;
466 RegMap[TopReg] = OldSlot;
467 RegMap[FPRegNo] = ~0;
468 Stack[--StackTop] = ~0;
Evan Chengc0f64ff2006-11-27 23:37:22 +0000469 MachineFunction *MF = I->getParent()->getParent();
470 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
471 I = BuildMI(*MBB, ++I, TII.get(X86::FSTPrr)).addReg(STReg);
Chris Lattner0526f012004-04-01 04:06:09 +0000472}
473
474
Chris Lattnera960d952003-01-13 01:01:59 +0000475static unsigned getFPReg(const MachineOperand &MO) {
Chris Lattner6d215182004-02-10 20:31:28 +0000476 assert(MO.isRegister() && "Expected an FP register!");
Chris Lattnera960d952003-01-13 01:01:59 +0000477 unsigned Reg = MO.getReg();
478 assert(Reg >= X86::FP0 && Reg <= X86::FP6 && "Expected FP register!");
479 return Reg - X86::FP0;
480}
481
482
483//===----------------------------------------------------------------------===//
484// Instruction transformation implementation
485//===----------------------------------------------------------------------===//
486
487/// handleZeroArgFP - ST(0) = fld0 ST(0) = flds <mem>
Chris Lattner4a06f352004-02-02 19:23:15 +0000488///
Chris Lattnera960d952003-01-13 01:01:59 +0000489void FPS::handleZeroArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000490 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000491 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000492
Chris Lattner58fe4592005-12-21 07:47:04 +0000493 // Change from the pseudo instruction to the concrete instruction.
494 MI->RemoveOperand(0); // Remove the explicit ST(0) operand
495 MI->setOpcode(getConcreteOpcode(MI->getOpcode()));
496
497 // Result gets pushed on the stack.
Chris Lattnera960d952003-01-13 01:01:59 +0000498 pushReg(DestReg);
499}
500
Chris Lattner4a06f352004-02-02 19:23:15 +0000501/// handleOneArgFP - fst <mem>, ST(0)
502///
Chris Lattnera960d952003-01-13 01:01:59 +0000503void FPS::handleOneArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000504 MachineInstr *MI = I;
Evan Cheng171d09e2006-11-10 01:28:43 +0000505 MachineFunction *MF = MI->getParent()->getParent();
506 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
507 unsigned NumOps = TII.getNumOperands(MI->getOpcode());
508 assert((NumOps == 5 || NumOps == 1) &&
Chris Lattnerb97046a2004-02-03 07:27:34 +0000509 "Can only handle fst* & ftst instructions!");
Chris Lattnera960d952003-01-13 01:01:59 +0000510
Chris Lattner4a06f352004-02-02 19:23:15 +0000511 // Is this the last use of the source register?
Evan Cheng171d09e2006-11-10 01:28:43 +0000512 unsigned Reg = getFPReg(MI->getOperand(NumOps-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000513 bool KillsSrc = LV->KillsRegister(MI, X86::FP0+Reg);
Chris Lattnera960d952003-01-13 01:01:59 +0000514
Evan Cheng2b152712006-02-18 02:36:28 +0000515 // FISTP64m is strange because there isn't a non-popping versions.
Chris Lattnera960d952003-01-13 01:01:59 +0000516 // If we have one _and_ we don't want to pop the operand, duplicate the value
517 // on the stack instead of moving it. This ensure that popping the value is
518 // always ok.
Evan Cheng2b152712006-02-18 02:36:28 +0000519 // Ditto FISTTP16m, FISTTP32m, FISTTP64m.
Chris Lattnera960d952003-01-13 01:01:59 +0000520 //
Evan Cheng2b152712006-02-18 02:36:28 +0000521 if (!KillsSrc &&
522 (MI->getOpcode() == X86::FpIST64m ||
523 MI->getOpcode() == X86::FpISTT16m ||
524 MI->getOpcode() == X86::FpISTT32m ||
525 MI->getOpcode() == X86::FpISTT64m)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000526 duplicateToTop(Reg, 7 /*temp register*/, I);
527 } else {
528 moveToTop(Reg, I); // Move to the top of the stack...
529 }
Chris Lattner58fe4592005-12-21 07:47:04 +0000530
531 // Convert from the pseudo instruction to the concrete instruction.
Evan Cheng171d09e2006-11-10 01:28:43 +0000532 MI->RemoveOperand(NumOps-1); // Remove explicit ST(0) operand
Chris Lattner58fe4592005-12-21 07:47:04 +0000533 MI->setOpcode(getConcreteOpcode(MI->getOpcode()));
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000534
Evan Cheng2b152712006-02-18 02:36:28 +0000535 if (MI->getOpcode() == X86::FISTP64m ||
536 MI->getOpcode() == X86::FISTTP16m ||
537 MI->getOpcode() == X86::FISTTP32m ||
538 MI->getOpcode() == X86::FISTTP64m) {
Chris Lattnera960d952003-01-13 01:01:59 +0000539 assert(StackTop > 0 && "Stack empty??");
540 --StackTop;
541 } else if (KillsSrc) { // Last use of operand?
542 popStackAfter(I);
543 }
544}
545
Chris Lattner4a06f352004-02-02 19:23:15 +0000546
Chris Lattner4cf15e72004-04-11 20:21:06 +0000547/// handleOneArgFPRW: Handle instructions that read from the top of stack and
548/// replace the value with a newly computed value. These instructions may have
549/// non-fp operands after their FP operands.
550///
551/// Examples:
552/// R1 = fchs R2
553/// R1 = fadd R2, [mem]
Chris Lattner4a06f352004-02-02 19:23:15 +0000554///
555void FPS::handleOneArgFPRW(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000556 MachineInstr *MI = I;
Evan Cheng171d09e2006-11-10 01:28:43 +0000557 MachineFunction *MF = MI->getParent()->getParent();
558 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
559 unsigned NumOps = TII.getNumOperands(MI->getOpcode());
560 assert(NumOps >= 2 && "FPRW instructions must have 2 ops!!");
Chris Lattner4a06f352004-02-02 19:23:15 +0000561
562 // Is this the last use of the source register?
563 unsigned Reg = getFPReg(MI->getOperand(1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000564 bool KillsSrc = LV->KillsRegister(MI, X86::FP0+Reg);
Chris Lattner4a06f352004-02-02 19:23:15 +0000565
566 if (KillsSrc) {
567 // If this is the last use of the source register, just make sure it's on
568 // the top of the stack.
569 moveToTop(Reg, I);
570 assert(StackTop > 0 && "Stack cannot be empty!");
571 --StackTop;
572 pushReg(getFPReg(MI->getOperand(0)));
573 } else {
574 // If this is not the last use of the source register, _copy_ it to the top
575 // of the stack.
576 duplicateToTop(Reg, getFPReg(MI->getOperand(0)), I);
577 }
578
Chris Lattner58fe4592005-12-21 07:47:04 +0000579 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner4a06f352004-02-02 19:23:15 +0000580 MI->RemoveOperand(1); // Drop the source operand.
581 MI->RemoveOperand(0); // Drop the destination operand.
Chris Lattner58fe4592005-12-21 07:47:04 +0000582 MI->setOpcode(getConcreteOpcode(MI->getOpcode()));
Chris Lattner4a06f352004-02-02 19:23:15 +0000583}
584
585
Chris Lattnera960d952003-01-13 01:01:59 +0000586//===----------------------------------------------------------------------===//
587// Define tables of various ways to map pseudo instructions
588//
589
590// ForwardST0Table - Map: A = B op C into: ST(0) = ST(0) op ST(i)
591static const TableEntry ForwardST0Table[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000592 { X86::FpADD , X86::FADDST0r },
593 { X86::FpDIV , X86::FDIVST0r },
594 { X86::FpMUL , X86::FMULST0r },
595 { X86::FpSUB , X86::FSUBST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000596};
597
598// ReverseST0Table - Map: A = B op C into: ST(0) = ST(i) op ST(0)
599static const TableEntry ReverseST0Table[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000600 { X86::FpADD , X86::FADDST0r }, // commutative
601 { X86::FpDIV , X86::FDIVRST0r },
602 { X86::FpMUL , X86::FMULST0r }, // commutative
603 { X86::FpSUB , X86::FSUBRST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000604};
605
606// ForwardSTiTable - Map: A = B op C into: ST(i) = ST(0) op ST(i)
607static const TableEntry ForwardSTiTable[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000608 { X86::FpADD , X86::FADDrST0 }, // commutative
609 { X86::FpDIV , X86::FDIVRrST0 },
610 { X86::FpMUL , X86::FMULrST0 }, // commutative
611 { X86::FpSUB , X86::FSUBRrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000612};
613
614// ReverseSTiTable - Map: A = B op C into: ST(i) = ST(i) op ST(0)
615static const TableEntry ReverseSTiTable[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000616 { X86::FpADD , X86::FADDrST0 },
617 { X86::FpDIV , X86::FDIVrST0 },
618 { X86::FpMUL , X86::FMULrST0 },
619 { X86::FpSUB , X86::FSUBrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000620};
621
622
623/// handleTwoArgFP - Handle instructions like FADD and friends which are virtual
624/// instructions which need to be simplified and possibly transformed.
625///
626/// Result: ST(0) = fsub ST(0), ST(i)
627/// ST(i) = fsub ST(0), ST(i)
628/// ST(0) = fsubr ST(0), ST(i)
629/// ST(i) = fsubr ST(0), ST(i)
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000630///
Chris Lattnera960d952003-01-13 01:01:59 +0000631void FPS::handleTwoArgFP(MachineBasicBlock::iterator &I) {
632 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
633 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000634 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000635
Evan Cheng171d09e2006-11-10 01:28:43 +0000636 MachineFunction *MF = MI->getParent()->getParent();
637 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
638 unsigned NumOperands = TII.getNumOperands(MI->getOpcode());
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000639 assert(NumOperands == 3 && "Illegal TwoArgFP instruction!");
Chris Lattnera960d952003-01-13 01:01:59 +0000640 unsigned Dest = getFPReg(MI->getOperand(0));
641 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
642 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000643 bool KillsOp0 = LV->KillsRegister(MI, X86::FP0+Op0);
644 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000645
Chris Lattnera960d952003-01-13 01:01:59 +0000646 unsigned TOS = getStackEntry(0);
647
648 // One of our operands must be on the top of the stack. If neither is yet, we
649 // need to move one.
650 if (Op0 != TOS && Op1 != TOS) { // No operand at TOS?
651 // We can choose to move either operand to the top of the stack. If one of
652 // the operands is killed by this instruction, we want that one so that we
653 // can update right on top of the old version.
654 if (KillsOp0) {
655 moveToTop(Op0, I); // Move dead operand to TOS.
656 TOS = Op0;
657 } else if (KillsOp1) {
658 moveToTop(Op1, I);
659 TOS = Op1;
660 } else {
661 // All of the operands are live after this instruction executes, so we
662 // cannot update on top of any operand. Because of this, we must
663 // duplicate one of the stack elements to the top. It doesn't matter
664 // which one we pick.
665 //
666 duplicateToTop(Op0, Dest, I);
667 Op0 = TOS = Dest;
668 KillsOp0 = true;
669 }
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000670 } else if (!KillsOp0 && !KillsOp1) {
Chris Lattnera960d952003-01-13 01:01:59 +0000671 // If we DO have one of our operands at the top of the stack, but we don't
672 // have a dead operand, we must duplicate one of the operands to a new slot
673 // on the stack.
674 duplicateToTop(Op0, Dest, I);
675 Op0 = TOS = Dest;
676 KillsOp0 = true;
677 }
678
679 // Now we know that one of our operands is on the top of the stack, and at
680 // least one of our operands is killed by this instruction.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000681 assert((TOS == Op0 || TOS == Op1) && (KillsOp0 || KillsOp1) &&
682 "Stack conditions not set up right!");
Chris Lattnera960d952003-01-13 01:01:59 +0000683
684 // We decide which form to use based on what is on the top of the stack, and
685 // which operand is killed by this instruction.
686 const TableEntry *InstTable;
687 bool isForward = TOS == Op0;
688 bool updateST0 = (TOS == Op0 && !KillsOp1) || (TOS == Op1 && !KillsOp0);
689 if (updateST0) {
690 if (isForward)
691 InstTable = ForwardST0Table;
692 else
693 InstTable = ReverseST0Table;
694 } else {
695 if (isForward)
696 InstTable = ForwardSTiTable;
697 else
698 InstTable = ReverseSTiTable;
699 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000700
Chris Lattnera960d952003-01-13 01:01:59 +0000701 int Opcode = Lookup(InstTable, ARRAY_SIZE(ForwardST0Table), MI->getOpcode());
702 assert(Opcode != -1 && "Unknown TwoArgFP pseudo instruction!");
703
704 // NotTOS - The register which is not on the top of stack...
705 unsigned NotTOS = (TOS == Op0) ? Op1 : Op0;
706
707 // Replace the old instruction with a new instruction
Chris Lattnerc1bab322004-03-31 22:02:36 +0000708 MBB->remove(I++);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000709 I = BuildMI(*MBB, I, TII.get(Opcode)).addReg(getSTReg(NotTOS));
Chris Lattnera960d952003-01-13 01:01:59 +0000710
711 // If both operands are killed, pop one off of the stack in addition to
712 // overwriting the other one.
713 if (KillsOp0 && KillsOp1 && Op0 != Op1) {
714 assert(!updateST0 && "Should have updated other operand!");
715 popStackAfter(I); // Pop the top of stack
716 }
717
Chris Lattnera960d952003-01-13 01:01:59 +0000718 // Update stack information so that we know the destination register is now on
719 // the stack.
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000720 unsigned UpdatedSlot = getSlot(updateST0 ? TOS : NotTOS);
721 assert(UpdatedSlot < StackTop && Dest < 7);
722 Stack[UpdatedSlot] = Dest;
723 RegMap[Dest] = UpdatedSlot;
724 delete MI; // Remove the old instruction
725}
726
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000727/// handleCompareFP - Handle FUCOM and FUCOMI instructions, which have two FP
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000728/// register arguments and no explicit destinations.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000729///
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000730void FPS::handleCompareFP(MachineBasicBlock::iterator &I) {
731 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
732 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
733 MachineInstr *MI = I;
734
Evan Cheng171d09e2006-11-10 01:28:43 +0000735 MachineFunction *MF = MI->getParent()->getParent();
736 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
737 unsigned NumOperands = TII.getNumOperands(MI->getOpcode());
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000738 assert(NumOperands == 2 && "Illegal FUCOM* instruction!");
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000739 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
740 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000741 bool KillsOp0 = LV->KillsRegister(MI, X86::FP0+Op0);
742 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000743
744 // Make sure the first operand is on the top of stack, the other one can be
745 // anywhere.
746 moveToTop(Op0, I);
747
Chris Lattner58fe4592005-12-21 07:47:04 +0000748 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner57790422004-06-11 05:22:44 +0000749 MI->getOperand(0).setReg(getSTReg(Op1));
750 MI->RemoveOperand(1);
Chris Lattner58fe4592005-12-21 07:47:04 +0000751 MI->setOpcode(getConcreteOpcode(MI->getOpcode()));
Chris Lattner57790422004-06-11 05:22:44 +0000752
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000753 // If any of the operands are killed by this instruction, free them.
754 if (KillsOp0) freeStackSlotAfter(I, Op0);
755 if (KillsOp1 && Op0 != Op1) freeStackSlotAfter(I, Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000756}
757
Chris Lattnerc1bab322004-03-31 22:02:36 +0000758/// handleCondMovFP - Handle two address conditional move instructions. These
759/// instructions move a st(i) register to st(0) iff a condition is true. These
760/// instructions require that the first operand is at the top of the stack, but
761/// otherwise don't modify the stack at all.
762void FPS::handleCondMovFP(MachineBasicBlock::iterator &I) {
763 MachineInstr *MI = I;
764
765 unsigned Op0 = getFPReg(MI->getOperand(0));
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000766 unsigned Op1 = getFPReg(MI->getOperand(2));
Evan Chengddd2a452006-11-15 20:56:39 +0000767 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000768
769 // The first operand *must* be on the top of the stack.
770 moveToTop(Op0, I);
771
772 // Change the second operand to the stack register that the operand is in.
Chris Lattner58fe4592005-12-21 07:47:04 +0000773 // Change from the pseudo instruction to the concrete instruction.
Chris Lattnerc1bab322004-03-31 22:02:36 +0000774 MI->RemoveOperand(0);
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000775 MI->RemoveOperand(1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000776 MI->getOperand(0).setReg(getSTReg(Op1));
Chris Lattner58fe4592005-12-21 07:47:04 +0000777 MI->setOpcode(getConcreteOpcode(MI->getOpcode()));
778
Chris Lattnerc1bab322004-03-31 22:02:36 +0000779 // If we kill the second operand, make sure to pop it from the stack.
Evan Chengddd2a452006-11-15 20:56:39 +0000780 if (Op0 != Op1 && KillsOp1) {
Chris Lattner76eb08b2005-08-23 22:49:55 +0000781 // Get this value off of the register stack.
782 freeStackSlotAfter(I, Op1);
783 }
Chris Lattnerc1bab322004-03-31 22:02:36 +0000784}
785
Chris Lattnera960d952003-01-13 01:01:59 +0000786
787/// handleSpecialFP - Handle special instructions which behave unlike other
Misha Brukmancf00c4a2003-10-10 17:57:28 +0000788/// floating point instructions. This is primarily intended for use by pseudo
Chris Lattnera960d952003-01-13 01:01:59 +0000789/// instructions.
790///
791void FPS::handleSpecialFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000792 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000793 switch (MI->getOpcode()) {
794 default: assert(0 && "Unknown SpecialFP instruction!");
795 case X86::FpGETRESULT: // Appears immediately after a call returning FP type!
796 assert(StackTop == 0 && "Stack should be empty after a call!");
797 pushReg(getFPReg(MI->getOperand(0)));
798 break;
799 case X86::FpSETRESULT:
800 assert(StackTop == 1 && "Stack should have one element on it to return!");
801 --StackTop; // "Forget" we have something on the top of stack!
802 break;
803 case X86::FpMOV: {
804 unsigned SrcReg = getFPReg(MI->getOperand(1));
805 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000806
Chris Lattner76eb08b2005-08-23 22:49:55 +0000807 if (LV->KillsRegister(MI, X86::FP0+SrcReg)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000808 // If the input operand is killed, we can just change the owner of the
809 // incoming stack slot into the result.
810 unsigned Slot = getSlot(SrcReg);
811 assert(Slot < 7 && DestReg < 7 && "FpMOV operands invalid!");
812 Stack[Slot] = DestReg;
813 RegMap[DestReg] = Slot;
814
815 } else {
816 // For FMOV we just duplicate the specified value to a new stack slot.
817 // This could be made better, but would require substantial changes.
818 duplicateToTop(SrcReg, DestReg, I);
819 }
820 break;
821 }
822 }
823
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000824 I = MBB->erase(I); // Remove the pseudo instruction
825 --I;
Chris Lattnera960d952003-01-13 01:01:59 +0000826}