blob: 90bc5b4e15639349b06bafea2e0d1ff3abaec34f [file] [log] [blame]
Andrew Trick2661b412012-07-07 04:00:00 +00001//===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines structures to encapsulate the machine model as decribed in
11// the target description.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "subtarget-emitter"
16
17#include "CodeGenSchedule.h"
18#include "CodeGenTarget.h"
Andrew Trick48605c32012-09-15 00:19:57 +000019#include "llvm/TableGen/Error.h"
Andrew Trick2661b412012-07-07 04:00:00 +000020#include "llvm/Support/Debug.h"
21
22using namespace llvm;
23
Andrew Trick48605c32012-09-15 00:19:57 +000024#ifndef NDEBUG
25static void dumpIdxVec(const IdxVec &V) {
26 for (unsigned i = 0, e = V.size(); i < e; ++i) {
27 dbgs() << V[i] << ", ";
28 }
29}
Andrew Trick5e613c22012-09-15 00:19:59 +000030static void dumpIdxVec(const SmallVectorImpl<unsigned> &V) {
31 for (unsigned i = 0, e = V.size(); i < e; ++i) {
32 dbgs() << V[i] << ", ";
33 }
34}
Andrew Trick48605c32012-09-15 00:19:57 +000035#endif
36
37/// CodeGenModels ctor interprets machine model records and populates maps.
Andrew Trick2661b412012-07-07 04:00:00 +000038CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK,
39 const CodeGenTarget &TGT):
Andrew Trick48605c32012-09-15 00:19:57 +000040 Records(RK), Target(TGT), NumItineraryClasses(0) {
Andrew Trick2661b412012-07-07 04:00:00 +000041
Andrew Trick48605c32012-09-15 00:19:57 +000042 // Instantiate a CodeGenProcModel for each SchedMachineModel with the values
43 // that are explicitly referenced in tablegen records. Resources associated
44 // with each processor will be derived later. Populate ProcModelMap with the
45 // CodeGenProcModel instances.
46 collectProcModels();
Andrew Trick2661b412012-07-07 04:00:00 +000047
Andrew Trick48605c32012-09-15 00:19:57 +000048 // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly
49 // defined, and populate SchedReads and SchedWrites vectors. Implicit
50 // SchedReadWrites that represent sequences derived from expanded variant will
51 // be inferred later.
52 collectSchedRW();
53
54 // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly
55 // required by an instruction definition, and populate SchedClassIdxMap. Set
56 // NumItineraryClasses to the number of explicit itinerary classes referenced
57 // by instructions. Set NumInstrSchedClasses to the number of itinerary
58 // classes plus any classes implied by instructions that derive from class
59 // Sched and provide SchedRW list. This does not infer any new classes from
60 // SchedVariant.
61 collectSchedClasses();
62
63 // Find instruction itineraries for each processor. Sort and populate
Andrew Trick92649882012-09-22 02:24:21 +000064 // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires
Andrew Trick48605c32012-09-15 00:19:57 +000065 // all itinerary classes to be discovered.
66 collectProcItins();
67
68 // Find ItinRW records for each processor and itinerary class.
69 // (For per-operand resources mapped to itinerary classes).
70 collectProcItinRW();
Andrew Trick5e613c22012-09-15 00:19:59 +000071
72 // Infer new SchedClasses from SchedVariant.
73 inferSchedClasses();
74
Andrew Trick3cbd1782012-09-15 00:20:02 +000075 // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and
76 // ProcResourceDefs.
77 collectProcResources();
Andrew Trick2661b412012-07-07 04:00:00 +000078}
79
Andrew Trick48605c32012-09-15 00:19:57 +000080/// Gather all processor models.
81void CodeGenSchedModels::collectProcModels() {
82 RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor");
83 std::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName());
Andrew Trick2661b412012-07-07 04:00:00 +000084
Andrew Trick48605c32012-09-15 00:19:57 +000085 // Reserve space because we can. Reallocation would be ok.
86 ProcModels.reserve(ProcRecords.size()+1);
87
88 // Use idx=0 for NoModel/NoItineraries.
89 Record *NoModelDef = Records.getDef("NoSchedModel");
90 Record *NoItinsDef = Records.getDef("NoItineraries");
91 ProcModels.push_back(CodeGenProcModel(0, "NoSchedModel",
92 NoModelDef, NoItinsDef));
93 ProcModelMap[NoModelDef] = 0;
94
95 // For each processor, find a unique machine model.
96 for (unsigned i = 0, N = ProcRecords.size(); i < N; ++i)
97 addProcModel(ProcRecords[i]);
98}
99
100/// Get a unique processor model based on the defined MachineModel and
101/// ProcessorItineraries.
102void CodeGenSchedModels::addProcModel(Record *ProcDef) {
103 Record *ModelKey = getModelOrItinDef(ProcDef);
104 if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second)
105 return;
106
107 std::string Name = ModelKey->getName();
108 if (ModelKey->isSubClassOf("SchedMachineModel")) {
109 Record *ItinsDef = ModelKey->getValueAsDef("Itineraries");
110 ProcModels.push_back(
111 CodeGenProcModel(ProcModels.size(), Name, ModelKey, ItinsDef));
112 }
113 else {
114 // An itinerary is defined without a machine model. Infer a new model.
115 if (!ModelKey->getValueAsListOfDefs("IID").empty())
116 Name = Name + "Model";
117 ProcModels.push_back(
118 CodeGenProcModel(ProcModels.size(), Name,
119 ProcDef->getValueAsDef("SchedModel"), ModelKey));
120 }
121 DEBUG(ProcModels.back().dump());
122}
123
124// Recursively find all reachable SchedReadWrite records.
125static void scanSchedRW(Record *RWDef, RecVec &RWDefs,
126 SmallPtrSet<Record*, 16> &RWSet) {
127 if (!RWSet.insert(RWDef))
128 return;
129 RWDefs.push_back(RWDef);
130 // Reads don't current have sequence records, but it can be added later.
131 if (RWDef->isSubClassOf("WriteSequence")) {
132 RecVec Seq = RWDef->getValueAsListOfDefs("Writes");
133 for (RecIter I = Seq.begin(), E = Seq.end(); I != E; ++I)
134 scanSchedRW(*I, RWDefs, RWSet);
135 }
136 else if (RWDef->isSubClassOf("SchedVariant")) {
137 // Visit each variant (guarded by a different predicate).
138 RecVec Vars = RWDef->getValueAsListOfDefs("Variants");
139 for (RecIter VI = Vars.begin(), VE = Vars.end(); VI != VE; ++VI) {
140 // Visit each RW in the sequence selected by the current variant.
141 RecVec Selected = (*VI)->getValueAsListOfDefs("Selected");
142 for (RecIter I = Selected.begin(), E = Selected.end(); I != E; ++I)
143 scanSchedRW(*I, RWDefs, RWSet);
144 }
145 }
146}
147
148// Collect and sort all SchedReadWrites reachable via tablegen records.
149// More may be inferred later when inferring new SchedClasses from variants.
150void CodeGenSchedModels::collectSchedRW() {
151 // Reserve idx=0 for invalid writes/reads.
152 SchedWrites.resize(1);
153 SchedReads.resize(1);
154
155 SmallPtrSet<Record*, 16> RWSet;
156
157 // Find all SchedReadWrites referenced by instruction defs.
158 RecVec SWDefs, SRDefs;
159 for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
160 E = Target.inst_end(); I != E; ++I) {
161 Record *SchedDef = (*I)->TheDef;
162 if (!SchedDef->isSubClassOf("Sched"))
163 continue;
164 RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW");
165 for (RecIter RWI = RWs.begin(), RWE = RWs.end(); RWI != RWE; ++RWI) {
166 if ((*RWI)->isSubClassOf("SchedWrite"))
167 scanSchedRW(*RWI, SWDefs, RWSet);
168 else {
169 assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
170 scanSchedRW(*RWI, SRDefs, RWSet);
171 }
172 }
173 }
174 // Find all ReadWrites referenced by InstRW.
175 RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
176 for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI) {
177 // For all OperandReadWrites.
178 RecVec RWDefs = (*OI)->getValueAsListOfDefs("OperandReadWrites");
179 for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
180 RWI != RWE; ++RWI) {
181 if ((*RWI)->isSubClassOf("SchedWrite"))
182 scanSchedRW(*RWI, SWDefs, RWSet);
183 else {
184 assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
185 scanSchedRW(*RWI, SRDefs, RWSet);
186 }
187 }
188 }
189 // Find all ReadWrites referenced by ItinRW.
190 RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
191 for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) {
192 // For all OperandReadWrites.
193 RecVec RWDefs = (*II)->getValueAsListOfDefs("OperandReadWrites");
194 for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
195 RWI != RWE; ++RWI) {
196 if ((*RWI)->isSubClassOf("SchedWrite"))
197 scanSchedRW(*RWI, SWDefs, RWSet);
198 else {
199 assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
200 scanSchedRW(*RWI, SRDefs, RWSet);
201 }
202 }
203 }
Andrew Trick92649882012-09-22 02:24:21 +0000204 // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted
205 // for the loop below that initializes Alias vectors.
206 RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias");
207 std::sort(AliasDefs.begin(), AliasDefs.end(), LessRecord());
208 for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) {
209 Record *MatchDef = (*AI)->getValueAsDef("MatchRW");
210 Record *AliasDef = (*AI)->getValueAsDef("AliasRW");
211 if (MatchDef->isSubClassOf("SchedWrite")) {
212 if (!AliasDef->isSubClassOf("SchedWrite"))
213 throw TGError((*AI)->getLoc(), "SchedWrite Alias must be SchedWrite");
214 scanSchedRW(AliasDef, SWDefs, RWSet);
215 }
216 else {
217 assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
218 if (!AliasDef->isSubClassOf("SchedRead"))
219 throw TGError((*AI)->getLoc(), "SchedRead Alias must be SchedRead");
220 scanSchedRW(AliasDef, SRDefs, RWSet);
221 }
222 }
Andrew Trick48605c32012-09-15 00:19:57 +0000223 // Sort and add the SchedReadWrites directly referenced by instructions or
224 // itinerary resources. Index reads and writes in separate domains.
225 std::sort(SWDefs.begin(), SWDefs.end(), LessRecord());
226 for (RecIter SWI = SWDefs.begin(), SWE = SWDefs.end(); SWI != SWE; ++SWI) {
227 assert(!getSchedRWIdx(*SWI, /*IsRead=*/false) && "duplicate SchedWrite");
Andrew Trick2062b122012-10-03 23:06:28 +0000228 SchedWrites.push_back(CodeGenSchedRW(SchedWrites.size(), *SWI));
Andrew Trick48605c32012-09-15 00:19:57 +0000229 }
230 std::sort(SRDefs.begin(), SRDefs.end(), LessRecord());
231 for (RecIter SRI = SRDefs.begin(), SRE = SRDefs.end(); SRI != SRE; ++SRI) {
232 assert(!getSchedRWIdx(*SRI, /*IsRead-*/true) && "duplicate SchedWrite");
Andrew Trick2062b122012-10-03 23:06:28 +0000233 SchedReads.push_back(CodeGenSchedRW(SchedReads.size(), *SRI));
Andrew Trick48605c32012-09-15 00:19:57 +0000234 }
235 // Initialize WriteSequence vectors.
236 for (std::vector<CodeGenSchedRW>::iterator WI = SchedWrites.begin(),
237 WE = SchedWrites.end(); WI != WE; ++WI) {
238 if (!WI->IsSequence)
239 continue;
240 findRWs(WI->TheDef->getValueAsListOfDefs("Writes"), WI->Sequence,
241 /*IsRead=*/false);
242 }
Andrew Trick92649882012-09-22 02:24:21 +0000243 // Initialize Aliases vectors.
244 for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) {
245 Record *AliasDef = (*AI)->getValueAsDef("AliasRW");
246 getSchedRW(AliasDef).IsAlias = true;
247 Record *MatchDef = (*AI)->getValueAsDef("MatchRW");
248 CodeGenSchedRW &RW = getSchedRW(MatchDef);
249 if (RW.IsAlias)
250 throw TGError((*AI)->getLoc(), "Cannot Alias an Alias");
251 RW.Aliases.push_back(*AI);
252 }
Andrew Trick48605c32012-09-15 00:19:57 +0000253 DEBUG(
254 for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) {
255 dbgs() << WIdx << ": ";
256 SchedWrites[WIdx].dump();
257 dbgs() << '\n';
258 }
259 for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) {
260 dbgs() << RIdx << ": ";
261 SchedReads[RIdx].dump();
262 dbgs() << '\n';
263 }
264 RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite");
265 for (RecIter RI = RWDefs.begin(), RE = RWDefs.end();
266 RI != RE; ++RI) {
267 if (!getSchedRWIdx(*RI, (*RI)->isSubClassOf("SchedRead"))) {
268 const std::string &Name = (*RI)->getName();
269 if (Name != "NoWrite" && Name != "ReadDefault")
270 dbgs() << "Unused SchedReadWrite " << (*RI)->getName() << '\n';
271 }
272 });
273}
274
275/// Compute a SchedWrite name from a sequence of writes.
276std::string CodeGenSchedModels::genRWName(const IdxVec& Seq, bool IsRead) {
277 std::string Name("(");
278 for (IdxIter I = Seq.begin(), E = Seq.end(); I != E; ++I) {
279 if (I != Seq.begin())
280 Name += '_';
281 Name += getSchedRW(*I, IsRead).Name;
282 }
283 Name += ')';
284 return Name;
285}
286
287unsigned CodeGenSchedModels::getSchedRWIdx(Record *Def, bool IsRead,
288 unsigned After) const {
289 const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
290 assert(After < RWVec.size() && "start position out of bounds");
291 for (std::vector<CodeGenSchedRW>::const_iterator I = RWVec.begin() + After,
292 E = RWVec.end(); I != E; ++I) {
293 if (I->TheDef == Def)
294 return I - RWVec.begin();
295 }
296 return 0;
297}
298
Andrew Trick3b8fb642012-09-19 04:43:19 +0000299bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const {
300 for (unsigned i = 0, e = SchedReads.size(); i < e; ++i) {
301 Record *ReadDef = SchedReads[i].TheDef;
302 if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance"))
303 continue;
304
305 RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites");
306 if (std::find(ValidWrites.begin(), ValidWrites.end(), WriteDef)
307 != ValidWrites.end()) {
308 return true;
309 }
310 }
311 return false;
312}
313
Andrew Trick48605c32012-09-15 00:19:57 +0000314namespace llvm {
315void splitSchedReadWrites(const RecVec &RWDefs,
316 RecVec &WriteDefs, RecVec &ReadDefs) {
317 for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) {
318 if ((*RWI)->isSubClassOf("SchedWrite"))
319 WriteDefs.push_back(*RWI);
320 else {
321 assert((*RWI)->isSubClassOf("SchedRead") && "unknown SchedReadWrite");
322 ReadDefs.push_back(*RWI);
323 }
324 }
325}
326} // namespace llvm
327
328// Split the SchedReadWrites defs and call findRWs for each list.
329void CodeGenSchedModels::findRWs(const RecVec &RWDefs,
330 IdxVec &Writes, IdxVec &Reads) const {
331 RecVec WriteDefs;
332 RecVec ReadDefs;
333 splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs);
334 findRWs(WriteDefs, Writes, false);
335 findRWs(ReadDefs, Reads, true);
336}
337
338// Call getSchedRWIdx for all elements in a sequence of SchedRW defs.
339void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs,
340 bool IsRead) const {
341 for (RecIter RI = RWDefs.begin(), RE = RWDefs.end(); RI != RE; ++RI) {
342 unsigned Idx = getSchedRWIdx(*RI, IsRead);
343 assert(Idx && "failed to collect SchedReadWrite");
344 RWs.push_back(Idx);
345 }
346}
347
Andrew Trick5e613c22012-09-15 00:19:59 +0000348void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq,
349 bool IsRead) const {
350 const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
351 if (!SchedRW.IsSequence) {
352 RWSeq.push_back(RWIdx);
353 return;
354 }
355 int Repeat =
356 SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1;
357 for (int i = 0; i < Repeat; ++i) {
358 for (IdxIter I = SchedRW.Sequence.begin(), E = SchedRW.Sequence.end();
359 I != E; ++I) {
360 expandRWSequence(*I, RWSeq, IsRead);
361 }
362 }
363}
364
Andrew Trick2062b122012-10-03 23:06:28 +0000365// Expand a SchedWrite as a sequence following any aliases that coincide with
366// the given processor model.
367void CodeGenSchedModels::expandRWSeqForProc(
368 unsigned RWIdx, IdxVec &RWSeq, bool IsRead,
369 const CodeGenProcModel &ProcModel) const {
370
371 const CodeGenSchedRW &SchedWrite = getSchedRW(RWIdx, IsRead);
372 Record *AliasDef = 0;
373 for (RecIter AI = SchedWrite.Aliases.begin(), AE = SchedWrite.Aliases.end();
374 AI != AE; ++AI) {
375 const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW"));
376 if ((*AI)->getValueInit("SchedModel")->isComplete()) {
377 Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
378 if (&getProcModel(ModelDef) != &ProcModel)
379 continue;
380 }
381 if (AliasDef)
382 throw TGError(AliasRW.TheDef->getLoc(), "Multiple aliases "
383 "defined for processor " + ProcModel.ModelName +
384 " Ensure only one SchedAlias exists per RW.");
385 AliasDef = AliasRW.TheDef;
386 }
387 if (AliasDef) {
388 expandRWSeqForProc(getSchedRWIdx(AliasDef, IsRead),
389 RWSeq, IsRead,ProcModel);
390 return;
391 }
392 if (!SchedWrite.IsSequence) {
393 RWSeq.push_back(RWIdx);
394 return;
395 }
396 int Repeat =
397 SchedWrite.TheDef ? SchedWrite.TheDef->getValueAsInt("Repeat") : 1;
398 for (int i = 0; i < Repeat; ++i) {
399 for (IdxIter I = SchedWrite.Sequence.begin(), E = SchedWrite.Sequence.end();
400 I != E; ++I) {
401 expandRWSeqForProc(*I, RWSeq, IsRead, ProcModel);
402 }
403 }
404}
405
Andrew Trick5e613c22012-09-15 00:19:59 +0000406// Find the existing SchedWrite that models this sequence of writes.
407unsigned CodeGenSchedModels::findRWForSequence(const IdxVec &Seq,
408 bool IsRead) {
409 std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
410
411 for (std::vector<CodeGenSchedRW>::iterator I = RWVec.begin(), E = RWVec.end();
412 I != E; ++I) {
413 if (I->Sequence == Seq)
414 return I - RWVec.begin();
415 }
416 // Index zero reserved for invalid RW.
417 return 0;
418}
419
420/// Add this ReadWrite if it doesn't already exist.
421unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq,
422 bool IsRead) {
423 assert(!Seq.empty() && "cannot insert empty sequence");
424 if (Seq.size() == 1)
425 return Seq.back();
426
427 unsigned Idx = findRWForSequence(Seq, IsRead);
428 if (Idx)
429 return Idx;
430
Andrew Trick2062b122012-10-03 23:06:28 +0000431 unsigned RWIdx = IsRead ? SchedReads.size() : SchedWrites.size();
432 CodeGenSchedRW SchedRW(RWIdx, IsRead, Seq, genRWName(Seq, IsRead));
433 if (IsRead)
Andrew Trick5e613c22012-09-15 00:19:59 +0000434 SchedReads.push_back(SchedRW);
Andrew Trick2062b122012-10-03 23:06:28 +0000435 else
436 SchedWrites.push_back(SchedRW);
437 return RWIdx;
Andrew Trick5e613c22012-09-15 00:19:59 +0000438}
439
Andrew Trick48605c32012-09-15 00:19:57 +0000440/// Visit all the instruction definitions for this target to gather and
441/// enumerate the itinerary classes. These are the explicitly specified
442/// SchedClasses. More SchedClasses may be inferred.
443void CodeGenSchedModels::collectSchedClasses() {
444
445 // NoItinerary is always the first class at Idx=0
Andrew Trick2661b412012-07-07 04:00:00 +0000446 SchedClasses.resize(1);
447 SchedClasses.back().Name = "NoItinerary";
Andrew Trick48605c32012-09-15 00:19:57 +0000448 SchedClasses.back().ProcIndices.push_back(0);
Andrew Trick2661b412012-07-07 04:00:00 +0000449 SchedClassIdxMap[SchedClasses.back().Name] = 0;
450
451 // Gather and sort all itinerary classes used by instruction descriptions.
Andrew Trick48605c32012-09-15 00:19:57 +0000452 RecVec ItinClassList;
Andrew Trick2661b412012-07-07 04:00:00 +0000453 for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
454 E = Target.inst_end(); I != E; ++I) {
Andrew Trick48605c32012-09-15 00:19:57 +0000455 Record *ItinDef = (*I)->TheDef->getValueAsDef("Itinerary");
Andrew Trick2661b412012-07-07 04:00:00 +0000456 // Map a new SchedClass with no index.
Andrew Trick48605c32012-09-15 00:19:57 +0000457 if (!SchedClassIdxMap.count(ItinDef->getName())) {
458 SchedClassIdxMap[ItinDef->getName()] = 0;
459 ItinClassList.push_back(ItinDef);
Andrew Trick2661b412012-07-07 04:00:00 +0000460 }
461 }
462 // Assign each itinerary class unique number, skipping NoItinerary==0
463 NumItineraryClasses = ItinClassList.size();
464 std::sort(ItinClassList.begin(), ItinClassList.end(), LessRecord());
465 for (unsigned i = 0, N = NumItineraryClasses; i < N; i++) {
466 Record *ItinDef = ItinClassList[i];
467 SchedClassIdxMap[ItinDef->getName()] = SchedClasses.size();
468 SchedClasses.push_back(CodeGenSchedClass(ItinDef));
469 }
Andrew Trick48605c32012-09-15 00:19:57 +0000470 // Infer classes from SchedReadWrite resources listed for each
471 // instruction definition that inherits from class Sched.
472 for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
473 E = Target.inst_end(); I != E; ++I) {
474 if (!(*I)->TheDef->isSubClassOf("Sched"))
475 continue;
476 IdxVec Writes, Reads;
477 findRWs((*I)->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads);
478 // ProcIdx == 0 indicates the class applies to all processors.
479 IdxVec ProcIndices(1, 0);
480 addSchedClass(Writes, Reads, ProcIndices);
481 }
Andrew Trick92649882012-09-22 02:24:21 +0000482 // Create classes for InstRW defs.
Andrew Trick48605c32012-09-15 00:19:57 +0000483 RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
484 std::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord());
485 for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI)
486 createInstRWClass(*OI);
Andrew Trick2661b412012-07-07 04:00:00 +0000487
Andrew Trick48605c32012-09-15 00:19:57 +0000488 NumInstrSchedClasses = SchedClasses.size();
Andrew Trick2661b412012-07-07 04:00:00 +0000489
Andrew Trick48605c32012-09-15 00:19:57 +0000490 bool EnableDump = false;
491 DEBUG(EnableDump = true);
492 if (!EnableDump)
Andrew Trick2661b412012-07-07 04:00:00 +0000493 return;
Andrew Trick48605c32012-09-15 00:19:57 +0000494 for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
495 E = Target.inst_end(); I != E; ++I) {
496 Record *SchedDef = (*I)->TheDef;
497 std::string InstName = (*I)->TheDef->getName();
498 if (SchedDef->isSubClassOf("Sched")) {
499 IdxVec Writes;
500 IdxVec Reads;
501 findRWs((*I)->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads);
502 dbgs() << "SchedRW machine model for " << InstName;
503 for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI)
504 dbgs() << " " << SchedWrites[*WI].Name;
505 for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI)
506 dbgs() << " " << SchedReads[*RI].Name;
507 dbgs() << '\n';
508 }
509 unsigned SCIdx = InstrClassMap.lookup((*I)->TheDef);
510 if (SCIdx) {
511 const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
512 for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
513 RWI != RWE; ++RWI) {
514 const CodeGenProcModel &ProcModel =
515 getProcModel((*RWI)->getValueAsDef("SchedModel"));
Andrew Trickfe05d982012-10-03 23:06:25 +0000516 dbgs() << "InstRW on " << ProcModel.ModelName << " for " << InstName;
Andrew Trick48605c32012-09-15 00:19:57 +0000517 IdxVec Writes;
518 IdxVec Reads;
519 findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"),
520 Writes, Reads);
521 for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI)
522 dbgs() << " " << SchedWrites[*WI].Name;
523 for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI)
524 dbgs() << " " << SchedReads[*RI].Name;
525 dbgs() << '\n';
526 }
527 continue;
528 }
529 if (!SchedDef->isSubClassOf("Sched")
530 && (SchedDef->getValueAsDef("Itinerary")->getName() == "NoItinerary")) {
531 dbgs() << "No machine model for " << (*I)->TheDef->getName() << '\n';
Andrew Trick2661b412012-07-07 04:00:00 +0000532 }
533 }
Andrew Trick48605c32012-09-15 00:19:57 +0000534}
535
536unsigned CodeGenSchedModels::getSchedClassIdx(
537 const RecVec &RWDefs) const {
538
539 IdxVec Writes, Reads;
540 findRWs(RWDefs, Writes, Reads);
541 return findSchedClassIdx(Writes, Reads);
542}
543
544/// Find an SchedClass that has been inferred from a per-operand list of
545/// SchedWrites and SchedReads.
546unsigned CodeGenSchedModels::findSchedClassIdx(const IdxVec &Writes,
547 const IdxVec &Reads) const {
548 for (SchedClassIter I = schedClassBegin(), E = schedClassEnd(); I != E; ++I) {
549 // Classes with InstRWs may have the same Writes/Reads as a class originally
550 // produced by a SchedRW definition. We need to be able to recover the
551 // original class index for processors that don't match any InstRWs.
552 if (I->ItinClassDef || !I->InstRWs.empty())
553 continue;
554
555 if (I->Writes == Writes && I->Reads == Reads) {
556 return I - schedClassBegin();
557 }
Andrew Trick2661b412012-07-07 04:00:00 +0000558 }
Andrew Trick48605c32012-09-15 00:19:57 +0000559 return 0;
560}
Andrew Trick2661b412012-07-07 04:00:00 +0000561
Andrew Trick48605c32012-09-15 00:19:57 +0000562// Get the SchedClass index for an instruction.
563unsigned CodeGenSchedModels::getSchedClassIdx(
564 const CodeGenInstruction &Inst) const {
Andrew Trick2661b412012-07-07 04:00:00 +0000565
Andrew Trick48605c32012-09-15 00:19:57 +0000566 unsigned SCIdx = InstrClassMap.lookup(Inst.TheDef);
567 if (SCIdx)
568 return SCIdx;
Andrew Trick2661b412012-07-07 04:00:00 +0000569
Andrew Trick48605c32012-09-15 00:19:57 +0000570 // If this opcode isn't mapped by the subtarget fallback to the instruction
571 // definition's SchedRW or ItinDef values.
572 if (Inst.TheDef->isSubClassOf("Sched")) {
573 RecVec RWs = Inst.TheDef->getValueAsListOfDefs("SchedRW");
574 return getSchedClassIdx(RWs);
575 }
576 Record *ItinDef = Inst.TheDef->getValueAsDef("Itinerary");
577 assert(SchedClassIdxMap.count(ItinDef->getName()) && "missing ItinClass");
578 unsigned Idx = SchedClassIdxMap.lookup(ItinDef->getName());
579 assert(Idx <= NumItineraryClasses && "bad ItinClass index");
580 return Idx;
581}
582
583std::string CodeGenSchedModels::createSchedClassName(
584 const IdxVec &OperWrites, const IdxVec &OperReads) {
585
586 std::string Name;
587 for (IdxIter WI = OperWrites.begin(), WE = OperWrites.end(); WI != WE; ++WI) {
588 if (WI != OperWrites.begin())
589 Name += '_';
590 Name += SchedWrites[*WI].Name;
591 }
592 for (IdxIter RI = OperReads.begin(), RE = OperReads.end(); RI != RE; ++RI) {
593 Name += '_';
594 Name += SchedReads[*RI].Name;
595 }
596 return Name;
597}
598
599std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) {
600
601 std::string Name;
602 for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) {
603 if (I != InstDefs.begin())
604 Name += '_';
605 Name += (*I)->getName();
606 }
607 return Name;
608}
609
610/// Add an inferred sched class from a per-operand list of SchedWrites and
611/// SchedReads. ProcIndices contains the set of IDs of processors that may
612/// utilize this class.
613unsigned CodeGenSchedModels::addSchedClass(const IdxVec &OperWrites,
614 const IdxVec &OperReads,
615 const IdxVec &ProcIndices)
616{
617 assert(!ProcIndices.empty() && "expect at least one ProcIdx");
618
619 unsigned Idx = findSchedClassIdx(OperWrites, OperReads);
620 if (Idx) {
621 IdxVec PI;
622 std::set_union(SchedClasses[Idx].ProcIndices.begin(),
623 SchedClasses[Idx].ProcIndices.end(),
624 ProcIndices.begin(), ProcIndices.end(),
625 std::back_inserter(PI));
626 SchedClasses[Idx].ProcIndices.swap(PI);
627 return Idx;
628 }
629 Idx = SchedClasses.size();
630 SchedClasses.resize(Idx+1);
631 CodeGenSchedClass &SC = SchedClasses.back();
632 SC.Name = createSchedClassName(OperWrites, OperReads);
633 SC.Writes = OperWrites;
634 SC.Reads = OperReads;
635 SC.ProcIndices = ProcIndices;
636
637 return Idx;
638}
639
640// Create classes for each set of opcodes that are in the same InstReadWrite
641// definition across all processors.
642void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) {
643 // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that
644 // intersects with an existing class via a previous InstRWDef. Instrs that do
645 // not intersect with an existing class refer back to their former class as
646 // determined from ItinDef or SchedRW.
647 SmallVector<std::pair<unsigned, SmallVector<Record *, 8> >, 4> ClassInstrs;
648 // Sort Instrs into sets.
649 RecVec InstDefs = InstRWDef->getValueAsListOfDefs("Instrs");
650 std::sort(InstDefs.begin(), InstDefs.end(), LessRecord());
651 for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) {
652 unsigned SCIdx = 0;
653 InstClassMapTy::const_iterator Pos = InstrClassMap.find(*I);
654 if (Pos != InstrClassMap.end())
655 SCIdx = Pos->second;
656 else {
657 // This instruction has not been mapped yet. Get the original class. All
658 // instructions in the same InstrRW class must be from the same original
659 // class because that is the fall-back class for other processors.
660 Record *ItinDef = (*I)->getValueAsDef("Itinerary");
661 SCIdx = SchedClassIdxMap.lookup(ItinDef->getName());
662 if (!SCIdx && (*I)->isSubClassOf("Sched"))
663 SCIdx = getSchedClassIdx((*I)->getValueAsListOfDefs("SchedRW"));
664 }
665 unsigned CIdx = 0, CEnd = ClassInstrs.size();
666 for (; CIdx != CEnd; ++CIdx) {
667 if (ClassInstrs[CIdx].first == SCIdx)
668 break;
669 }
670 if (CIdx == CEnd) {
671 ClassInstrs.resize(CEnd + 1);
672 ClassInstrs[CIdx].first = SCIdx;
673 }
674 ClassInstrs[CIdx].second.push_back(*I);
675 }
676 // For each set of Instrs, create a new class if necessary, and map or remap
677 // the Instrs to it.
678 unsigned CIdx = 0, CEnd = ClassInstrs.size();
679 for (; CIdx != CEnd; ++CIdx) {
680 unsigned OldSCIdx = ClassInstrs[CIdx].first;
681 ArrayRef<Record*> InstDefs = ClassInstrs[CIdx].second;
682 // If the all instrs in the current class are accounted for, then leave
683 // them mapped to their old class.
684 if (SchedClasses[OldSCIdx].InstRWs.size() == InstDefs.size()) {
685 assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 &&
686 "expected a generic SchedClass");
687 continue;
688 }
689 unsigned SCIdx = SchedClasses.size();
690 SchedClasses.resize(SCIdx+1);
691 CodeGenSchedClass &SC = SchedClasses.back();
692 SC.Name = createSchedClassName(InstDefs);
693 // Preserve ItinDef and Writes/Reads for processors without an InstRW entry.
694 SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef;
695 SC.Writes = SchedClasses[OldSCIdx].Writes;
696 SC.Reads = SchedClasses[OldSCIdx].Reads;
697 SC.ProcIndices.push_back(0);
698 // Map each Instr to this new class.
699 // Note that InstDefs may be a smaller list than InstRWDef's "Instrs".
700 for (ArrayRef<Record*>::const_iterator
701 II = InstDefs.begin(), IE = InstDefs.end(); II != IE; ++II) {
702 unsigned OldSCIdx = InstrClassMap[*II];
703 if (OldSCIdx) {
704 SC.InstRWs.insert(SC.InstRWs.end(),
705 SchedClasses[OldSCIdx].InstRWs.begin(),
706 SchedClasses[OldSCIdx].InstRWs.end());
707 }
708 InstrClassMap[*II] = SCIdx;
709 }
710 SC.InstRWs.push_back(InstRWDef);
711 }
Andrew Trick2661b412012-07-07 04:00:00 +0000712}
713
714// Gather the processor itineraries.
Andrew Trick48605c32012-09-15 00:19:57 +0000715void CodeGenSchedModels::collectProcItins() {
716 for (std::vector<CodeGenProcModel>::iterator PI = ProcModels.begin(),
717 PE = ProcModels.end(); PI != PE; ++PI) {
718 CodeGenProcModel &ProcModel = *PI;
719 RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID");
720 // Skip empty itinerary.
721 if (ItinRecords.empty())
Andrew Trick2661b412012-07-07 04:00:00 +0000722 continue;
Andrew Trick48605c32012-09-15 00:19:57 +0000723
724 ProcModel.ItinDefList.resize(NumItineraryClasses+1);
725
726 // Insert each itinerary data record in the correct position within
727 // the processor model's ItinDefList.
728 for (unsigned i = 0, N = ItinRecords.size(); i < N; i++) {
729 Record *ItinData = ItinRecords[i];
730 Record *ItinDef = ItinData->getValueAsDef("TheClass");
731 if (!SchedClassIdxMap.count(ItinDef->getName())) {
732 DEBUG(dbgs() << ProcModel.ItinsDef->getName()
733 << " has unused itinerary class " << ItinDef->getName() << '\n');
734 continue;
735 }
736 assert(SchedClassIdxMap.count(ItinDef->getName()) && "missing ItinClass");
737 unsigned Idx = SchedClassIdxMap.lookup(ItinDef->getName());
738 assert(Idx <= NumItineraryClasses && "bad ItinClass index");
739 ProcModel.ItinDefList[Idx] = ItinData;
Andrew Trick2661b412012-07-07 04:00:00 +0000740 }
Andrew Trick48605c32012-09-15 00:19:57 +0000741 // Check for missing itinerary entries.
742 assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec");
743 DEBUG(
744 for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) {
745 if (!ProcModel.ItinDefList[i])
746 dbgs() << ProcModel.ItinsDef->getName()
747 << " missing itinerary for class "
748 << SchedClasses[i].Name << '\n';
749 });
Andrew Trick2661b412012-07-07 04:00:00 +0000750 }
Andrew Trick2661b412012-07-07 04:00:00 +0000751}
Andrew Trick48605c32012-09-15 00:19:57 +0000752
753// Gather the read/write types for each itinerary class.
754void CodeGenSchedModels::collectProcItinRW() {
755 RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
756 std::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord());
757 for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) {
758 if (!(*II)->getValueInit("SchedModel")->isComplete())
759 throw TGError((*II)->getLoc(), "SchedModel is undefined");
760 Record *ModelDef = (*II)->getValueAsDef("SchedModel");
761 ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef);
762 if (I == ProcModelMap.end()) {
763 throw TGError((*II)->getLoc(), "Undefined SchedMachineModel "
764 + ModelDef->getName());
765 }
766 ProcModels[I->second].ItinRWDefs.push_back(*II);
767 }
768}
769
Andrew Trick5e613c22012-09-15 00:19:59 +0000770/// Infer new classes from existing classes. In the process, this may create new
771/// SchedWrites from sequences of existing SchedWrites.
772void CodeGenSchedModels::inferSchedClasses() {
773 // Visit all existing classes and newly created classes.
774 for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) {
775 if (SchedClasses[Idx].ItinClassDef)
776 inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx);
777 else if (!SchedClasses[Idx].InstRWs.empty())
778 inferFromInstRWs(Idx);
779 else {
780 inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads,
781 Idx, SchedClasses[Idx].ProcIndices);
782 }
783 assert(SchedClasses.size() < (NumInstrSchedClasses*6) &&
784 "too many SchedVariants");
785 }
786}
787
788/// Infer classes from per-processor itinerary resources.
789void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef,
790 unsigned FromClassIdx) {
791 for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
792 const CodeGenProcModel &PM = ProcModels[PIdx];
793 // For all ItinRW entries.
794 bool HasMatch = false;
795 for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
796 II != IE; ++II) {
797 RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
798 if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
799 continue;
800 if (HasMatch)
801 throw TGError((*II)->getLoc(), "Duplicate itinerary class "
802 + ItinClassDef->getName()
803 + " in ItinResources for " + PM.ModelName);
804 HasMatch = true;
805 IdxVec Writes, Reads;
806 findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
807 IdxVec ProcIndices(1, PIdx);
808 inferFromRW(Writes, Reads, FromClassIdx, ProcIndices);
809 }
810 }
811}
812
813/// Infer classes from per-processor InstReadWrite definitions.
814void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) {
815 const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
816 for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) {
817 RecVec Instrs = (*RWI)->getValueAsListOfDefs("Instrs");
818 RecIter II = Instrs.begin(), IE = Instrs.end();
819 for (; II != IE; ++II) {
820 if (InstrClassMap[*II] == SCIdx)
821 break;
822 }
823 // If this class no longer has any instructions mapped to it, it has become
824 // irrelevant.
825 if (II == IE)
826 continue;
827 IdxVec Writes, Reads;
828 findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
829 unsigned PIdx = getProcModel((*RWI)->getValueAsDef("SchedModel")).Index;
830 IdxVec ProcIndices(1, PIdx);
831 inferFromRW(Writes, Reads, SCIdx, ProcIndices);
832 }
833}
834
835namespace {
Andrew Trick92649882012-09-22 02:24:21 +0000836// Helper for substituteVariantOperand.
837struct TransVariant {
Andrew Trick2062b122012-10-03 23:06:28 +0000838 Record *VarOrSeqDef; // Variant or sequence.
839 unsigned RWIdx; // Index of this variant or sequence's matched type.
Andrew Trick92649882012-09-22 02:24:21 +0000840 unsigned ProcIdx; // Processor model index or zero for any.
841 unsigned TransVecIdx; // Index into PredTransitions::TransVec.
842
843 TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti):
Andrew Trick2062b122012-10-03 23:06:28 +0000844 VarOrSeqDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {}
Andrew Trick92649882012-09-22 02:24:21 +0000845};
846
Andrew Trick5e613c22012-09-15 00:19:59 +0000847// Associate a predicate with the SchedReadWrite that it guards.
848// RWIdx is the index of the read/write variant.
849struct PredCheck {
850 bool IsRead;
851 unsigned RWIdx;
852 Record *Predicate;
853
854 PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {}
855};
856
857// A Predicate transition is a list of RW sequences guarded by a PredTerm.
858struct PredTransition {
859 // A predicate term is a conjunction of PredChecks.
860 SmallVector<PredCheck, 4> PredTerm;
861 SmallVector<SmallVector<unsigned,4>, 16> WriteSequences;
862 SmallVector<SmallVector<unsigned,4>, 16> ReadSequences;
Andrew Trick92649882012-09-22 02:24:21 +0000863 SmallVector<unsigned, 4> ProcIndices;
Andrew Trick5e613c22012-09-15 00:19:59 +0000864};
865
866// Encapsulate a set of partially constructed transitions.
867// The results are built by repeated calls to substituteVariants.
868class PredTransitions {
869 CodeGenSchedModels &SchedModels;
870
871public:
872 std::vector<PredTransition> TransVec;
873
874 PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {}
875
876 void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq,
877 bool IsRead, unsigned StartIdx);
878
879 void substituteVariants(const PredTransition &Trans);
880
881#ifndef NDEBUG
882 void dump() const;
883#endif
884
885private:
886 bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term);
Andrew Trick2062b122012-10-03 23:06:28 +0000887 void getIntersectingVariants(
888 const CodeGenSchedRW &SchedRW, unsigned TransIdx,
889 std::vector<TransVariant> &IntersectingVariants);
Andrew Trick92649882012-09-22 02:24:21 +0000890 void pushVariant(const TransVariant &VInfo, bool IsRead);
Andrew Trick5e613c22012-09-15 00:19:59 +0000891};
892} // anonymous
893
894// Return true if this predicate is mutually exclusive with a PredTerm. This
895// degenerates into checking if the predicate is mutually exclusive with any
896// predicate in the Term's conjunction.
897//
898// All predicates associated with a given SchedRW are considered mutually
899// exclusive. This should work even if the conditions expressed by the
900// predicates are not exclusive because the predicates for a given SchedWrite
901// are always checked in the order they are defined in the .td file. Later
902// conditions implicitly negate any prior condition.
903bool PredTransitions::mutuallyExclusive(Record *PredDef,
904 ArrayRef<PredCheck> Term) {
905
906 for (ArrayRef<PredCheck>::iterator I = Term.begin(), E = Term.end();
907 I != E; ++I) {
908 if (I->Predicate == PredDef)
909 return false;
910
911 const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(I->RWIdx, I->IsRead);
912 assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant");
913 RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants");
914 for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) {
915 if ((*VI)->getValueAsDef("Predicate") == PredDef)
916 return true;
917 }
918 }
919 return false;
920}
921
Andrew Trick2062b122012-10-03 23:06:28 +0000922static bool hasAliasedVariants(const CodeGenSchedRW &RW,
923 CodeGenSchedModels &SchedModels) {
924 if (RW.HasVariants)
925 return true;
926
927 for (RecIter I = RW.Aliases.begin(), E = RW.Aliases.end(); I != E; ++I) {
928 const CodeGenSchedRW &AliasRW =
929 SchedModels.getSchedRW((*I)->getValueAsDef("AliasRW"));
930 if (AliasRW.HasVariants)
931 return true;
932 if (AliasRW.IsSequence) {
933 IdxVec ExpandedRWs;
934 SchedModels.expandRWSequence(AliasRW.Index, ExpandedRWs, AliasRW.IsRead);
935 for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end();
936 SI != SE; ++SI) {
937 if (hasAliasedVariants(SchedModels.getSchedRW(*SI, AliasRW.IsRead),
938 SchedModels)) {
939 return true;
940 }
941 }
942 }
943 }
944 return false;
945}
946
947static bool hasVariant(ArrayRef<PredTransition> Transitions,
948 CodeGenSchedModels &SchedModels) {
949 for (ArrayRef<PredTransition>::iterator
950 PTI = Transitions.begin(), PTE = Transitions.end();
951 PTI != PTE; ++PTI) {
952 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
953 WSI = PTI->WriteSequences.begin(), WSE = PTI->WriteSequences.end();
954 WSI != WSE; ++WSI) {
955 for (SmallVectorImpl<unsigned>::const_iterator
956 WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
957 if (hasAliasedVariants(SchedModels.getSchedWrite(*WI), SchedModels))
958 return true;
959 }
960 }
961 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
962 RSI = PTI->ReadSequences.begin(), RSE = PTI->ReadSequences.end();
963 RSI != RSE; ++RSI) {
964 for (SmallVectorImpl<unsigned>::const_iterator
965 RI = RSI->begin(), RE = RSI->end(); RI != RE; ++RI) {
966 if (hasAliasedVariants(SchedModels.getSchedRead(*RI), SchedModels))
967 return true;
968 }
969 }
970 }
971 return false;
972}
973
974// Populate IntersectingVariants with any variants or aliased sequences of the
975// given SchedRW whose processor indices and predicates are not mutually
976// exclusive with the given transition,
977void PredTransitions::getIntersectingVariants(
978 const CodeGenSchedRW &SchedRW, unsigned TransIdx,
979 std::vector<TransVariant> &IntersectingVariants) {
980
981 std::vector<TransVariant> Variants;
982 if (SchedRW.HasVariants) {
983 unsigned VarProcIdx = 0;
984 if (SchedRW.TheDef->getValueInit("SchedModel")->isComplete()) {
985 Record *ModelDef = SchedRW.TheDef->getValueAsDef("SchedModel");
986 VarProcIdx = SchedModels.getProcModel(ModelDef).Index;
987 }
988 // Push each variant. Assign TransVecIdx later.
989 const RecVec VarDefs = SchedRW.TheDef->getValueAsListOfDefs("Variants");
990 for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI)
991 Variants.push_back(TransVariant(*RI, SchedRW.Index, VarProcIdx, 0));
992 }
993 for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
994 AI != AE; ++AI) {
995 // If either the SchedAlias itself or the SchedReadWrite that it aliases
996 // to is defined within a processor model, constrain all variants to
997 // that processor.
998 unsigned AliasProcIdx = 0;
999 if ((*AI)->getValueInit("SchedModel")->isComplete()) {
1000 Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
1001 AliasProcIdx = SchedModels.getProcModel(ModelDef).Index;
1002 }
1003 const CodeGenSchedRW &AliasRW =
1004 SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW"));
1005
1006 if (AliasRW.HasVariants) {
1007 const RecVec VarDefs = AliasRW.TheDef->getValueAsListOfDefs("Variants");
1008 for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI)
1009 Variants.push_back(TransVariant(*RI, AliasRW.Index, AliasProcIdx, 0));
1010 }
1011 if (AliasRW.IsSequence) {
1012 Variants.push_back(
1013 TransVariant(AliasRW.TheDef, SchedRW.Index, AliasProcIdx, 0));
1014 }
1015 }
1016 for (unsigned VIdx = 0, VEnd = Variants.size(); VIdx != VEnd; ++VIdx) {
1017 TransVariant &Variant = Variants[VIdx];
1018 // Don't expand variants if the processor models don't intersect.
1019 // A zero processor index means any processor.
1020 SmallVector<unsigned, 4> &ProcIndices = TransVec[TransIdx].ProcIndices;
1021 if (ProcIndices[0] && Variants[VIdx].ProcIdx) {
1022 unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(),
1023 Variant.ProcIdx);
1024 if (!Cnt)
1025 continue;
1026 if (Cnt > 1) {
1027 const CodeGenProcModel &PM =
1028 *(SchedModels.procModelBegin() + Variant.ProcIdx);
1029 throw TGError(Variant.VarOrSeqDef->getLoc(),
1030 "Multiple variants defined for processor " + PM.ModelName +
1031 " Ensure only one SchedAlias exists per RW.");
1032 }
1033 }
1034 if (Variant.VarOrSeqDef->isSubClassOf("SchedVar")) {
1035 Record *PredDef = Variant.VarOrSeqDef->getValueAsDef("Predicate");
1036 if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm))
1037 continue;
1038 }
1039 if (IntersectingVariants.empty()) {
1040 // The first variant builds on the existing transition.
1041 Variant.TransVecIdx = TransIdx;
1042 IntersectingVariants.push_back(Variant);
1043 }
1044 else {
1045 // Push another copy of the current transition for more variants.
1046 Variant.TransVecIdx = TransVec.size();
1047 IntersectingVariants.push_back(Variant);
1048 TransVec.push_back(TransVec[TransIdx]);
1049 }
1050 }
1051}
1052
Andrew Trick92649882012-09-22 02:24:21 +00001053// Push the Reads/Writes selected by this variant onto the PredTransition
1054// specified by VInfo.
1055void PredTransitions::
1056pushVariant(const TransVariant &VInfo, bool IsRead) {
1057
1058 PredTransition &Trans = TransVec[VInfo.TransVecIdx];
1059
Andrew Trick92649882012-09-22 02:24:21 +00001060 // If this operand transition is reached through a processor-specific alias,
1061 // then the whole transition is specific to this processor.
1062 if (VInfo.ProcIdx != 0)
1063 Trans.ProcIndices.assign(1, VInfo.ProcIdx);
1064
Andrew Trick5e613c22012-09-15 00:19:59 +00001065 IdxVec SelectedRWs;
Andrew Trick2062b122012-10-03 23:06:28 +00001066 if (VInfo.VarOrSeqDef->isSubClassOf("SchedVar")) {
1067 Record *PredDef = VInfo.VarOrSeqDef->getValueAsDef("Predicate");
1068 Trans.PredTerm.push_back(PredCheck(IsRead, VInfo.RWIdx,PredDef));
1069 RecVec SelectedDefs = VInfo.VarOrSeqDef->getValueAsListOfDefs("Selected");
1070 SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead);
1071 }
1072 else {
1073 assert(VInfo.VarOrSeqDef->isSubClassOf("WriteSequence") &&
1074 "variant must be a SchedVariant or aliased WriteSequence");
1075 SelectedRWs.push_back(SchedModels.getSchedRWIdx(VInfo.VarOrSeqDef, IsRead));
1076 }
Andrew Trick5e613c22012-09-15 00:19:59 +00001077
Andrew Trick92649882012-09-22 02:24:21 +00001078 const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead);
Andrew Trick5e613c22012-09-15 00:19:59 +00001079
1080 SmallVectorImpl<SmallVector<unsigned,4> > &RWSequences = IsRead
1081 ? Trans.ReadSequences : Trans.WriteSequences;
1082 if (SchedRW.IsVariadic) {
1083 unsigned OperIdx = RWSequences.size()-1;
1084 // Make N-1 copies of this transition's last sequence.
1085 for (unsigned i = 1, e = SelectedRWs.size(); i != e; ++i) {
1086 RWSequences.push_back(RWSequences[OperIdx]);
1087 }
1088 // Push each of the N elements of the SelectedRWs onto a copy of the last
1089 // sequence (split the current operand into N operands).
1090 // Note that write sequences should be expanded within this loop--the entire
1091 // sequence belongs to a single operand.
1092 for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
1093 RWI != RWE; ++RWI, ++OperIdx) {
1094 IdxVec ExpandedRWs;
1095 if (IsRead)
1096 ExpandedRWs.push_back(*RWI);
1097 else
1098 SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
1099 RWSequences[OperIdx].insert(RWSequences[OperIdx].end(),
1100 ExpandedRWs.begin(), ExpandedRWs.end());
1101 }
1102 assert(OperIdx == RWSequences.size() && "missed a sequence");
1103 }
1104 else {
1105 // Push this transition's expanded sequence onto this transition's last
1106 // sequence (add to the current operand's sequence).
1107 SmallVectorImpl<unsigned> &Seq = RWSequences.back();
1108 IdxVec ExpandedRWs;
1109 for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
1110 RWI != RWE; ++RWI) {
1111 if (IsRead)
1112 ExpandedRWs.push_back(*RWI);
1113 else
1114 SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
1115 }
1116 Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end());
1117 }
1118}
1119
1120// RWSeq is a sequence of all Reads or all Writes for the next read or write
1121// operand. StartIdx is an index into TransVec where partial results
Andrew Trick92649882012-09-22 02:24:21 +00001122// starts. RWSeq must be applied to all transitions between StartIdx and the end
Andrew Trick5e613c22012-09-15 00:19:59 +00001123// of TransVec.
1124void PredTransitions::substituteVariantOperand(
1125 const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) {
1126
1127 // Visit each original RW within the current sequence.
1128 for (SmallVectorImpl<unsigned>::const_iterator
1129 RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) {
1130 const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead);
1131 // Push this RW on all partial PredTransitions or distribute variants.
1132 // New PredTransitions may be pushed within this loop which should not be
1133 // revisited (TransEnd must be loop invariant).
1134 for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size();
1135 TransIdx != TransEnd; ++TransIdx) {
1136 // In the common case, push RW onto the current operand's sequence.
Andrew Trick92649882012-09-22 02:24:21 +00001137 if (!hasAliasedVariants(SchedRW, SchedModels)) {
Andrew Trick5e613c22012-09-15 00:19:59 +00001138 if (IsRead)
1139 TransVec[TransIdx].ReadSequences.back().push_back(*RWI);
1140 else
1141 TransVec[TransIdx].WriteSequences.back().push_back(*RWI);
1142 continue;
1143 }
1144 // Distribute this partial PredTransition across intersecting variants.
Andrew Trick2062b122012-10-03 23:06:28 +00001145 // This will push a copies of TransVec[TransIdx] on the back of TransVec.
Andrew Trick92649882012-09-22 02:24:21 +00001146 std::vector<TransVariant> IntersectingVariants;
Andrew Trick2062b122012-10-03 23:06:28 +00001147 getIntersectingVariants(SchedRW, TransIdx, IntersectingVariants);
Andrew Trick92649882012-09-22 02:24:21 +00001148 if (IntersectingVariants.empty())
1149 throw TGError(SchedRW.TheDef->getLoc(), "No variant of this type has a "
1150 "matching predicate on any processor ");
Andrew Trick5e613c22012-09-15 00:19:59 +00001151 // Now expand each variant on top of its copy of the transition.
Andrew Trick92649882012-09-22 02:24:21 +00001152 for (std::vector<TransVariant>::const_iterator
Andrew Trick5e613c22012-09-15 00:19:59 +00001153 IVI = IntersectingVariants.begin(),
1154 IVE = IntersectingVariants.end();
Andrew Trick92649882012-09-22 02:24:21 +00001155 IVI != IVE; ++IVI) {
1156 pushVariant(*IVI, IsRead);
1157 }
Andrew Trick5e613c22012-09-15 00:19:59 +00001158 }
1159 }
1160}
1161
1162// For each variant of a Read/Write in Trans, substitute the sequence of
1163// Read/Writes guarded by the variant. This is exponential in the number of
1164// variant Read/Writes, but in practice detection of mutually exclusive
1165// predicates should result in linear growth in the total number variants.
1166//
1167// This is one step in a breadth-first search of nested variants.
1168void PredTransitions::substituteVariants(const PredTransition &Trans) {
1169 // Build up a set of partial results starting at the back of
1170 // PredTransitions. Remember the first new transition.
1171 unsigned StartIdx = TransVec.size();
1172 TransVec.resize(TransVec.size() + 1);
1173 TransVec.back().PredTerm = Trans.PredTerm;
Andrew Trick92649882012-09-22 02:24:21 +00001174 TransVec.back().ProcIndices = Trans.ProcIndices;
Andrew Trick5e613c22012-09-15 00:19:59 +00001175
1176 // Visit each original write sequence.
1177 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1178 WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end();
1179 WSI != WSE; ++WSI) {
1180 // Push a new (empty) write sequence onto all partial Transitions.
1181 for (std::vector<PredTransition>::iterator I =
1182 TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
1183 I->WriteSequences.resize(I->WriteSequences.size() + 1);
1184 }
1185 substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx);
1186 }
1187 // Visit each original read sequence.
1188 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1189 RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end();
1190 RSI != RSE; ++RSI) {
1191 // Push a new (empty) read sequence onto all partial Transitions.
1192 for (std::vector<PredTransition>::iterator I =
1193 TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
1194 I->ReadSequences.resize(I->ReadSequences.size() + 1);
1195 }
1196 substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx);
1197 }
1198}
1199
Andrew Trick5e613c22012-09-15 00:19:59 +00001200// Create a new SchedClass for each variant found by inferFromRW. Pass
Andrew Trick5e613c22012-09-15 00:19:59 +00001201static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions,
Andrew Trick92649882012-09-22 02:24:21 +00001202 unsigned FromClassIdx,
Andrew Trick5e613c22012-09-15 00:19:59 +00001203 CodeGenSchedModels &SchedModels) {
1204 // For each PredTransition, create a new CodeGenSchedTransition, which usually
1205 // requires creating a new SchedClass.
1206 for (ArrayRef<PredTransition>::iterator
1207 I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) {
1208 IdxVec OperWritesVariant;
1209 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1210 WSI = I->WriteSequences.begin(), WSE = I->WriteSequences.end();
1211 WSI != WSE; ++WSI) {
1212 // Create a new write representing the expanded sequence.
1213 OperWritesVariant.push_back(
1214 SchedModels.findOrInsertRW(*WSI, /*IsRead=*/false));
1215 }
1216 IdxVec OperReadsVariant;
1217 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1218 RSI = I->ReadSequences.begin(), RSE = I->ReadSequences.end();
1219 RSI != RSE; ++RSI) {
Andrew Trick92649882012-09-22 02:24:21 +00001220 // Create a new read representing the expanded sequence.
Andrew Trick5e613c22012-09-15 00:19:59 +00001221 OperReadsVariant.push_back(
1222 SchedModels.findOrInsertRW(*RSI, /*IsRead=*/true));
1223 }
Andrew Trick92649882012-09-22 02:24:21 +00001224 IdxVec ProcIndices(I->ProcIndices.begin(), I->ProcIndices.end());
Andrew Trick5e613c22012-09-15 00:19:59 +00001225 CodeGenSchedTransition SCTrans;
1226 SCTrans.ToClassIdx =
1227 SchedModels.addSchedClass(OperWritesVariant, OperReadsVariant,
1228 ProcIndices);
1229 SCTrans.ProcIndices = ProcIndices;
1230 // The final PredTerm is unique set of predicates guarding the transition.
1231 RecVec Preds;
1232 for (SmallVectorImpl<PredCheck>::const_iterator
1233 PI = I->PredTerm.begin(), PE = I->PredTerm.end(); PI != PE; ++PI) {
1234 Preds.push_back(PI->Predicate);
1235 }
1236 RecIter PredsEnd = std::unique(Preds.begin(), Preds.end());
1237 Preds.resize(PredsEnd - Preds.begin());
1238 SCTrans.PredTerm = Preds;
1239 SchedModels.getSchedClass(FromClassIdx).Transitions.push_back(SCTrans);
1240 }
1241}
1242
Andrew Trick92649882012-09-22 02:24:21 +00001243// Create new SchedClasses for the given ReadWrite list. If any of the
1244// ReadWrites refers to a SchedVariant, create a new SchedClass for each variant
1245// of the ReadWrite list, following Aliases if necessary.
Andrew Trick5e613c22012-09-15 00:19:59 +00001246void CodeGenSchedModels::inferFromRW(const IdxVec &OperWrites,
1247 const IdxVec &OperReads,
1248 unsigned FromClassIdx,
1249 const IdxVec &ProcIndices) {
Andrew Trick92649882012-09-22 02:24:21 +00001250 DEBUG(dbgs() << "INFER RW: ");
Andrew Trick5e613c22012-09-15 00:19:59 +00001251
1252 // Create a seed transition with an empty PredTerm and the expanded sequences
1253 // of SchedWrites for the current SchedClass.
1254 std::vector<PredTransition> LastTransitions;
1255 LastTransitions.resize(1);
Andrew Trick92649882012-09-22 02:24:21 +00001256 LastTransitions.back().ProcIndices.append(ProcIndices.begin(),
1257 ProcIndices.end());
1258
Andrew Trick5e613c22012-09-15 00:19:59 +00001259 for (IdxIter I = OperWrites.begin(), E = OperWrites.end(); I != E; ++I) {
1260 IdxVec WriteSeq;
1261 expandRWSequence(*I, WriteSeq, /*IsRead=*/false);
1262 unsigned Idx = LastTransitions[0].WriteSequences.size();
1263 LastTransitions[0].WriteSequences.resize(Idx + 1);
1264 SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences[Idx];
1265 for (IdxIter WI = WriteSeq.begin(), WE = WriteSeq.end(); WI != WE; ++WI)
1266 Seq.push_back(*WI);
1267 DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
1268 }
1269 DEBUG(dbgs() << " Reads: ");
1270 for (IdxIter I = OperReads.begin(), E = OperReads.end(); I != E; ++I) {
1271 IdxVec ReadSeq;
1272 expandRWSequence(*I, ReadSeq, /*IsRead=*/true);
1273 unsigned Idx = LastTransitions[0].ReadSequences.size();
1274 LastTransitions[0].ReadSequences.resize(Idx + 1);
1275 SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences[Idx];
1276 for (IdxIter RI = ReadSeq.begin(), RE = ReadSeq.end(); RI != RE; ++RI)
1277 Seq.push_back(*RI);
1278 DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
1279 }
1280 DEBUG(dbgs() << '\n');
1281
1282 // Collect all PredTransitions for individual operands.
1283 // Iterate until no variant writes remain.
1284 while (hasVariant(LastTransitions, *this)) {
1285 PredTransitions Transitions(*this);
1286 for (std::vector<PredTransition>::const_iterator
1287 I = LastTransitions.begin(), E = LastTransitions.end();
1288 I != E; ++I) {
1289 Transitions.substituteVariants(*I);
1290 }
1291 DEBUG(Transitions.dump());
1292 LastTransitions.swap(Transitions.TransVec);
1293 }
1294 // If the first transition has no variants, nothing to do.
1295 if (LastTransitions[0].PredTerm.empty())
1296 return;
1297
1298 // WARNING: We are about to mutate the SchedClasses vector. Do not refer to
1299 // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions.
Andrew Trick92649882012-09-22 02:24:21 +00001300 inferFromTransitions(LastTransitions, FromClassIdx, *this);
Andrew Trick5e613c22012-09-15 00:19:59 +00001301}
1302
Andrew Trick3cbd1782012-09-15 00:20:02 +00001303// Collect and sort WriteRes, ReadAdvance, and ProcResources.
1304void CodeGenSchedModels::collectProcResources() {
1305 // Add any subtarget-specific SchedReadWrites that are directly associated
1306 // with processor resources. Refer to the parent SchedClass's ProcIndices to
1307 // determine which processors they apply to.
1308 for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd();
1309 SCI != SCE; ++SCI) {
1310 if (SCI->ItinClassDef)
1311 collectItinProcResources(SCI->ItinClassDef);
1312 else
1313 collectRWResources(SCI->Writes, SCI->Reads, SCI->ProcIndices);
1314 }
1315 // Add resources separately defined by each subtarget.
1316 RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes");
1317 for (RecIter WRI = WRDefs.begin(), WRE = WRDefs.end(); WRI != WRE; ++WRI) {
1318 Record *ModelDef = (*WRI)->getValueAsDef("SchedModel");
1319 addWriteRes(*WRI, getProcModel(ModelDef).Index);
1320 }
1321 RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance");
1322 for (RecIter RAI = RADefs.begin(), RAE = RADefs.end(); RAI != RAE; ++RAI) {
1323 Record *ModelDef = (*RAI)->getValueAsDef("SchedModel");
1324 addReadAdvance(*RAI, getProcModel(ModelDef).Index);
1325 }
1326 // Finalize each ProcModel by sorting the record arrays.
1327 for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
1328 CodeGenProcModel &PM = ProcModels[PIdx];
1329 std::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(),
1330 LessRecord());
1331 std::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(),
1332 LessRecord());
1333 std::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(),
1334 LessRecord());
1335 DEBUG(
1336 PM.dump();
1337 dbgs() << "WriteResDefs: ";
1338 for (RecIter RI = PM.WriteResDefs.begin(),
1339 RE = PM.WriteResDefs.end(); RI != RE; ++RI) {
1340 if ((*RI)->isSubClassOf("WriteRes"))
1341 dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " ";
1342 else
1343 dbgs() << (*RI)->getName() << " ";
1344 }
1345 dbgs() << "\nReadAdvanceDefs: ";
1346 for (RecIter RI = PM.ReadAdvanceDefs.begin(),
1347 RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) {
1348 if ((*RI)->isSubClassOf("ReadAdvance"))
1349 dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " ";
1350 else
1351 dbgs() << (*RI)->getName() << " ";
1352 }
1353 dbgs() << "\nProcResourceDefs: ";
1354 for (RecIter RI = PM.ProcResourceDefs.begin(),
1355 RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) {
1356 dbgs() << (*RI)->getName() << " ";
1357 }
1358 dbgs() << '\n');
1359 }
1360}
1361
1362// Collect itinerary class resources for each processor.
1363void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) {
1364 for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
1365 const CodeGenProcModel &PM = ProcModels[PIdx];
1366 // For all ItinRW entries.
1367 bool HasMatch = false;
1368 for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
1369 II != IE; ++II) {
1370 RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
1371 if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
1372 continue;
1373 if (HasMatch)
1374 throw TGError((*II)->getLoc(), "Duplicate itinerary class "
1375 + ItinClassDef->getName()
1376 + " in ItinResources for " + PM.ModelName);
1377 HasMatch = true;
1378 IdxVec Writes, Reads;
1379 findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
1380 IdxVec ProcIndices(1, PIdx);
1381 collectRWResources(Writes, Reads, ProcIndices);
1382 }
1383 }
1384}
1385
1386
1387// Collect resources for a set of read/write types and processor indices.
1388void CodeGenSchedModels::collectRWResources(const IdxVec &Writes,
1389 const IdxVec &Reads,
1390 const IdxVec &ProcIndices) {
1391
1392 for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) {
1393 const CodeGenSchedRW &SchedRW = getSchedRW(*WI, /*IsRead=*/false);
1394 if (SchedRW.TheDef && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) {
1395 for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end();
1396 PI != PE; ++PI) {
1397 addWriteRes(SchedRW.TheDef, *PI);
1398 }
1399 }
Andrew Trick92649882012-09-22 02:24:21 +00001400 for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1401 AI != AE; ++AI) {
1402 const CodeGenSchedRW &AliasRW =
1403 getSchedRW((*AI)->getValueAsDef("AliasRW"));
1404 if (AliasRW.TheDef && AliasRW.TheDef->isSubClassOf("SchedWriteRes")) {
1405 Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
1406 addWriteRes(AliasRW.TheDef, getProcModel(ModelDef).Index);
1407 }
1408 }
Andrew Trick3cbd1782012-09-15 00:20:02 +00001409 }
1410 for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI) {
1411 const CodeGenSchedRW &SchedRW = getSchedRW(*RI, /*IsRead=*/true);
1412 if (SchedRW.TheDef && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) {
1413 for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end();
1414 PI != PE; ++PI) {
1415 addReadAdvance(SchedRW.TheDef, *PI);
1416 }
1417 }
Andrew Trick92649882012-09-22 02:24:21 +00001418 for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1419 AI != AE; ++AI) {
1420 const CodeGenSchedRW &AliasRW =
1421 getSchedRW((*AI)->getValueAsDef("AliasRW"));
1422 if (AliasRW.TheDef && AliasRW.TheDef->isSubClassOf("SchedReadAdvance")) {
1423 Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
1424 addReadAdvance(AliasRW.TheDef, getProcModel(ModelDef).Index);
1425 }
1426 }
Andrew Trick3cbd1782012-09-15 00:20:02 +00001427 }
1428}
1429
1430// Find the processor's resource units for this kind of resource.
1431Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind,
1432 const CodeGenProcModel &PM) const {
1433 if (ProcResKind->isSubClassOf("ProcResourceUnits"))
1434 return ProcResKind;
1435
1436 Record *ProcUnitDef = 0;
1437 RecVec ProcResourceDefs =
1438 Records.getAllDerivedDefinitions("ProcResourceUnits");
1439
1440 for (RecIter RI = ProcResourceDefs.begin(), RE = ProcResourceDefs.end();
1441 RI != RE; ++RI) {
1442
1443 if ((*RI)->getValueAsDef("Kind") == ProcResKind
1444 && (*RI)->getValueAsDef("SchedModel") == PM.ModelDef) {
1445 if (ProcUnitDef) {
1446 throw TGError((*RI)->getLoc(),
1447 "Multiple ProcessorResourceUnits associated with "
1448 + ProcResKind->getName());
1449 }
1450 ProcUnitDef = *RI;
1451 }
1452 }
1453 if (!ProcUnitDef) {
1454 throw TGError(ProcResKind->getLoc(),
1455 "No ProcessorResources associated with "
1456 + ProcResKind->getName());
1457 }
1458 return ProcUnitDef;
1459}
1460
1461// Iteratively add a resource and its super resources.
1462void CodeGenSchedModels::addProcResource(Record *ProcResKind,
1463 CodeGenProcModel &PM) {
1464 for (;;) {
1465 Record *ProcResUnits = findProcResUnits(ProcResKind, PM);
1466
1467 // See if this ProcResource is already associated with this processor.
1468 RecIter I = std::find(PM.ProcResourceDefs.begin(),
1469 PM.ProcResourceDefs.end(), ProcResUnits);
1470 if (I != PM.ProcResourceDefs.end())
1471 return;
1472
1473 PM.ProcResourceDefs.push_back(ProcResUnits);
1474 if (!ProcResUnits->getValueInit("Super")->isComplete())
1475 return;
1476
1477 ProcResKind = ProcResUnits->getValueAsDef("Super");
1478 }
1479}
1480
1481// Add resources for a SchedWrite to this processor if they don't exist.
1482void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) {
Andrew Trick92649882012-09-22 02:24:21 +00001483 assert(PIdx && "don't add resources to an invalid Processor model");
1484
Andrew Trick3cbd1782012-09-15 00:20:02 +00001485 RecVec &WRDefs = ProcModels[PIdx].WriteResDefs;
1486 RecIter WRI = std::find(WRDefs.begin(), WRDefs.end(), ProcWriteResDef);
1487 if (WRI != WRDefs.end())
1488 return;
1489 WRDefs.push_back(ProcWriteResDef);
1490
1491 // Visit ProcResourceKinds referenced by the newly discovered WriteRes.
1492 RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources");
1493 for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end();
1494 WritePRI != WritePRE; ++WritePRI) {
1495 addProcResource(*WritePRI, ProcModels[PIdx]);
1496 }
1497}
1498
1499// Add resources for a ReadAdvance to this processor if they don't exist.
1500void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef,
1501 unsigned PIdx) {
1502 RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs;
1503 RecIter I = std::find(RADefs.begin(), RADefs.end(), ProcReadAdvanceDef);
1504 if (I != RADefs.end())
1505 return;
1506 RADefs.push_back(ProcReadAdvanceDef);
1507}
1508
Andrew Trickbc4ff6e2012-09-17 22:18:43 +00001509unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const {
1510 RecIter PRPos = std::find(ProcResourceDefs.begin(), ProcResourceDefs.end(),
1511 PRDef);
1512 if (PRPos == ProcResourceDefs.end())
1513 throw TGError(PRDef->getLoc(), "ProcResource def is not included in "
1514 "the ProcResources list for " + ModelName);
1515 // Idx=0 is reserved for invalid.
1516 return 1 + PRPos - ProcResourceDefs.begin();
1517}
1518
Andrew Trick48605c32012-09-15 00:19:57 +00001519#ifndef NDEBUG
1520void CodeGenProcModel::dump() const {
1521 dbgs() << Index << ": " << ModelName << " "
1522 << (ModelDef ? ModelDef->getName() : "inferred") << " "
1523 << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n';
1524}
1525
1526void CodeGenSchedRW::dump() const {
1527 dbgs() << Name << (IsVariadic ? " (V) " : " ");
1528 if (IsSequence) {
1529 dbgs() << "(";
1530 dumpIdxVec(Sequence);
1531 dbgs() << ")";
1532 }
1533}
1534
1535void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const {
1536 dbgs() << "SCHEDCLASS " << Name << '\n'
1537 << " Writes: ";
1538 for (unsigned i = 0, N = Writes.size(); i < N; ++i) {
1539 SchedModels->getSchedWrite(Writes[i]).dump();
1540 if (i < N-1) {
1541 dbgs() << '\n';
1542 dbgs().indent(10);
1543 }
1544 }
1545 dbgs() << "\n Reads: ";
1546 for (unsigned i = 0, N = Reads.size(); i < N; ++i) {
1547 SchedModels->getSchedRead(Reads[i]).dump();
1548 if (i < N-1) {
1549 dbgs() << '\n';
1550 dbgs().indent(10);
1551 }
1552 }
1553 dbgs() << "\n ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n';
1554}
Andrew Trick5e613c22012-09-15 00:19:59 +00001555
1556void PredTransitions::dump() const {
1557 dbgs() << "Expanded Variants:\n";
1558 for (std::vector<PredTransition>::const_iterator
1559 TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) {
1560 dbgs() << "{";
1561 for (SmallVectorImpl<PredCheck>::const_iterator
1562 PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end();
1563 PCI != PCE; ++PCI) {
1564 if (PCI != TI->PredTerm.begin())
1565 dbgs() << ", ";
1566 dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name
1567 << ":" << PCI->Predicate->getName();
1568 }
1569 dbgs() << "},\n => {";
1570 for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1571 WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end();
1572 WSI != WSE; ++WSI) {
1573 dbgs() << "(";
1574 for (SmallVectorImpl<unsigned>::const_iterator
1575 WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
1576 if (WI != WSI->begin())
1577 dbgs() << ", ";
1578 dbgs() << SchedModels.getSchedWrite(*WI).Name;
1579 }
1580 dbgs() << "),";
1581 }
1582 dbgs() << "}\n";
1583 }
1584}
Andrew Trick48605c32012-09-15 00:19:57 +00001585#endif // NDEBUG