blob: 933651d8b15cc1035a88cbf75b15a99d917ea90c [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000015#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARMTargetMachine.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMAddressingModes.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000018#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
22#include "llvm/Intrinsics.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/SelectionDAG.h"
27#include "llvm/CodeGen/SelectionDAGISel.h"
28#include "llvm/CodeGen/SSARegMap.h"
29#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032using namespace llvm;
33
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000034//===--------------------------------------------------------------------===//
35/// ARMDAGToDAGISel - ARM specific code to select ARM machine
36/// instructions for SelectionDAG operations.
37///
38namespace {
39class ARMDAGToDAGISel : public SelectionDAGISel {
40 ARMTargetLowering Lowering;
41
Evan Chenga8e29892007-01-19 07:51:42 +000042 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
43 /// make the right decision when generating code for different targets.
44 const ARMSubtarget *Subtarget;
45
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046public:
Evan Chenga8e29892007-01-19 07:51:42 +000047 ARMDAGToDAGISel(ARMTargetMachine &TM)
48 : SelectionDAGISel(Lowering), Lowering(TM),
49 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050 }
51
Evan Chenga8e29892007-01-19 07:51:42 +000052 virtual const char *getPassName() const {
53 return "ARM Instruction Selection";
54 }
55
Evan Cheng9ade2182006-08-26 05:34:46 +000056 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Evan Chenga8e29892007-01-19 07:51:42 +000058 bool SelectAddrMode2(SDOperand Op, SDOperand N, SDOperand &Base,
59 SDOperand &Offset, SDOperand &Opc);
60 bool SelectAddrMode2Offset(SDOperand Op, SDOperand N,
61 SDOperand &Offset, SDOperand &Opc);
62 bool SelectAddrMode3(SDOperand Op, SDOperand N, SDOperand &Base,
63 SDOperand &Offset, SDOperand &Opc);
64 bool SelectAddrMode3Offset(SDOperand Op, SDOperand N,
65 SDOperand &Offset, SDOperand &Opc);
66 bool SelectAddrMode5(SDOperand Op, SDOperand N, SDOperand &Base,
Evan Cheng0d538262006-11-08 20:34:28 +000067 SDOperand &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000068
Evan Chenga8e29892007-01-19 07:51:42 +000069 bool SelectAddrModePC(SDOperand Op, SDOperand N, SDOperand &Offset,
70 SDOperand &Label);
71
72 bool SelectThumbAddrModeRR(SDOperand Op, SDOperand N, SDOperand &Base,
73 SDOperand &Offset);
Evan Cheng79d43262007-01-24 02:21:22 +000074 bool SelectThumbAddrModeRI5(SDOperand Op, SDOperand N, unsigned Scale,
Evan Chengcea117d2007-01-30 02:35:32 +000075 SDOperand &Base, SDOperand &OffImm,
76 SDOperand &Offset);
Evan Chengc38f2bc2007-01-23 22:59:13 +000077 bool SelectThumbAddrModeS1(SDOperand Op, SDOperand N, SDOperand &Base,
Evan Chengcea117d2007-01-30 02:35:32 +000078 SDOperand &OffImm, SDOperand &Offset);
Evan Chengc38f2bc2007-01-23 22:59:13 +000079 bool SelectThumbAddrModeS2(SDOperand Op, SDOperand N, SDOperand &Base,
Evan Chengcea117d2007-01-30 02:35:32 +000080 SDOperand &OffImm, SDOperand &Offset);
Evan Chengc38f2bc2007-01-23 22:59:13 +000081 bool SelectThumbAddrModeS4(SDOperand Op, SDOperand N, SDOperand &Base,
Evan Chengcea117d2007-01-30 02:35:32 +000082 SDOperand &OffImm, SDOperand &Offset);
Evan Chenga8e29892007-01-19 07:51:42 +000083 bool SelectThumbAddrModeSP(SDOperand Op, SDOperand N, SDOperand &Base,
Evan Cheng79d43262007-01-24 02:21:22 +000084 SDOperand &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000085
86 bool SelectShifterOperandReg(SDOperand Op, SDOperand N, SDOperand &A,
87 SDOperand &B, SDOperand &C);
88
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000089 // Include the pieces autogenerated from the target description.
90#include "ARMGenDAGISel.inc"
91};
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000093
94void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
95 DEBUG(BB->dump());
96
97 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000098 DAG.RemoveDeadNodes();
99
100 ScheduleAndEmitDAG(DAG);
101}
102
Evan Cheng0d538262006-11-08 20:34:28 +0000103bool ARMDAGToDAGISel::SelectAddrMode2(SDOperand Op, SDOperand N,
Evan Chenga8e29892007-01-19 07:51:42 +0000104 SDOperand &Base, SDOperand &Offset,
105 SDOperand &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000106 if (N.getOpcode() == ISD::MUL) {
107 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
108 // X * [3,5,9] -> X + X * [2,4,8] etc.
109 int RHSC = (int)RHS->getValue();
110 if (RHSC & 1) {
111 RHSC = RHSC & ~1;
112 ARM_AM::AddrOpc AddSub = ARM_AM::add;
113 if (RHSC < 0) {
114 AddSub = ARM_AM::sub;
115 RHSC = - RHSC;
116 }
117 if (isPowerOf2_32(RHSC)) {
118 unsigned ShAmt = Log2_32(RHSC);
119 Base = Offset = N.getOperand(0);
120 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
121 ARM_AM::lsl),
122 MVT::i32);
123 return true;
124 }
125 }
126 }
127 }
128
Evan Chenga8e29892007-01-19 07:51:42 +0000129 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
130 Base = N;
131 if (N.getOpcode() == ISD::FrameIndex) {
132 int FI = cast<FrameIndexSDNode>(N)->getIndex();
133 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
134 } else if (N.getOpcode() == ARMISD::Wrapper) {
135 Base = N.getOperand(0);
136 }
137 Offset = CurDAG->getRegister(0, MVT::i32);
138 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
139 ARM_AM::no_shift),
140 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000141 return true;
142 }
Evan Chenga8e29892007-01-19 07:51:42 +0000143
144 // Match simple R +/- imm12 operands.
145 if (N.getOpcode() == ISD::ADD)
146 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
147 int RHSC = (int)RHS->getValue();
Evan Chenge966d642007-01-24 02:45:25 +0000148 if ((RHSC >= 0 && RHSC < 0x1000) ||
149 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000150 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000151 if (Base.getOpcode() == ISD::FrameIndex) {
152 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
153 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
154 }
Evan Chenga8e29892007-01-19 07:51:42 +0000155 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000156
157 ARM_AM::AddrOpc AddSub = ARM_AM::add;
158 if (RHSC < 0) {
159 AddSub = ARM_AM::sub;
160 RHSC = - RHSC;
161 }
162 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000163 ARM_AM::no_shift),
164 MVT::i32);
165 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000166 }
Evan Chenga8e29892007-01-19 07:51:42 +0000167 }
168
169 // Otherwise this is R +/- [possibly shifted] R
170 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
171 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
172 unsigned ShAmt = 0;
173
174 Base = N.getOperand(0);
175 Offset = N.getOperand(1);
176
177 if (ShOpcVal != ARM_AM::no_shift) {
178 // Check to see if the RHS of the shift is a constant, if not, we can't fold
179 // it.
180 if (ConstantSDNode *Sh =
181 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
182 ShAmt = Sh->getValue();
183 Offset = N.getOperand(1).getOperand(0);
184 } else {
185 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000186 }
187 }
Evan Chenga8e29892007-01-19 07:51:42 +0000188
189 // Try matching (R shl C) + (R).
190 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
191 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
192 if (ShOpcVal != ARM_AM::no_shift) {
193 // Check to see if the RHS of the shift is a constant, if not, we can't
194 // fold it.
195 if (ConstantSDNode *Sh =
196 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
197 ShAmt = Sh->getValue();
198 Offset = N.getOperand(0).getOperand(0);
199 Base = N.getOperand(1);
200 } else {
201 ShOpcVal = ARM_AM::no_shift;
202 }
203 }
204 }
205
206 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
207 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000208 return true;
209}
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDOperand Op, SDOperand N,
212 SDOperand &Offset, SDOperand &Opc) {
213 unsigned Opcode = Op.getOpcode();
214 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
215 ? cast<LoadSDNode>(Op)->getAddressingMode()
216 : cast<StoreSDNode>(Op)->getAddressingMode();
217 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
218 ? ARM_AM::add : ARM_AM::sub;
219 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
220 int Val = (int)C->getValue();
221 if (Val >= 0 && Val < 0x1000) { // 12 bits.
222 Offset = CurDAG->getRegister(0, MVT::i32);
223 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
224 ARM_AM::no_shift),
225 MVT::i32);
226 return true;
227 }
228 }
229
230 Offset = N;
231 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
232 unsigned ShAmt = 0;
233 if (ShOpcVal != ARM_AM::no_shift) {
234 // Check to see if the RHS of the shift is a constant, if not, we can't fold
235 // it.
236 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
237 ShAmt = Sh->getValue();
238 Offset = N.getOperand(0);
239 } else {
240 ShOpcVal = ARM_AM::no_shift;
241 }
242 }
243
244 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
245 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000246 return true;
247}
248
Evan Chenga8e29892007-01-19 07:51:42 +0000249
250bool ARMDAGToDAGISel::SelectAddrMode3(SDOperand Op, SDOperand N,
251 SDOperand &Base, SDOperand &Offset,
252 SDOperand &Opc) {
253 if (N.getOpcode() == ISD::SUB) {
254 // X - C is canonicalize to X + -C, no need to handle it here.
255 Base = N.getOperand(0);
256 Offset = N.getOperand(1);
257 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
258 return true;
259 }
260
261 if (N.getOpcode() != ISD::ADD) {
262 Base = N;
263 if (N.getOpcode() == ISD::FrameIndex) {
264 int FI = cast<FrameIndexSDNode>(N)->getIndex();
265 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
266 }
267 Offset = CurDAG->getRegister(0, MVT::i32);
268 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
269 return true;
270 }
271
272 // If the RHS is +/- imm8, fold into addr mode.
273 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
274 int RHSC = (int)RHS->getValue();
Evan Chenge966d642007-01-24 02:45:25 +0000275 if ((RHSC >= 0 && RHSC < 256) ||
276 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000277 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000278 if (Base.getOpcode() == ISD::FrameIndex) {
279 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
280 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
281 }
Evan Chenga8e29892007-01-19 07:51:42 +0000282 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000283
284 ARM_AM::AddrOpc AddSub = ARM_AM::add;
285 if (RHSC < 0) {
286 AddSub = ARM_AM::sub;
287 RHSC = - RHSC;
288 }
289 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000290 return true;
291 }
292 }
293
294 Base = N.getOperand(0);
295 Offset = N.getOperand(1);
296 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
297 return true;
298}
299
300bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDOperand Op, SDOperand N,
301 SDOperand &Offset, SDOperand &Opc) {
302 unsigned Opcode = Op.getOpcode();
303 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
304 ? cast<LoadSDNode>(Op)->getAddressingMode()
305 : cast<StoreSDNode>(Op)->getAddressingMode();
306 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
307 ? ARM_AM::add : ARM_AM::sub;
308 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
309 int Val = (int)C->getValue();
310 if (Val >= 0 && Val < 256) {
311 Offset = CurDAG->getRegister(0, MVT::i32);
312 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
313 return true;
314 }
315 }
316
317 Offset = N;
318 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
319 return true;
320}
321
322
323bool ARMDAGToDAGISel::SelectAddrMode5(SDOperand Op, SDOperand N,
324 SDOperand &Base, SDOperand &Offset) {
325 if (N.getOpcode() != ISD::ADD) {
326 Base = N;
327 if (N.getOpcode() == ISD::FrameIndex) {
328 int FI = cast<FrameIndexSDNode>(N)->getIndex();
329 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
330 } else if (N.getOpcode() == ARMISD::Wrapper) {
331 Base = N.getOperand(0);
332 }
333 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
334 MVT::i32);
335 return true;
336 }
337
338 // If the RHS is +/- imm8, fold into addr mode.
339 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
340 int RHSC = (int)RHS->getValue();
341 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
342 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000343 if ((RHSC >= 0 && RHSC < 256) ||
344 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000345 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000346 if (Base.getOpcode() == ISD::FrameIndex) {
347 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
348 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
349 }
350
351 ARM_AM::AddrOpc AddSub = ARM_AM::add;
352 if (RHSC < 0) {
353 AddSub = ARM_AM::sub;
354 RHSC = - RHSC;
355 }
356 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000357 MVT::i32);
358 return true;
359 }
360 }
361 }
362
363 Base = N;
364 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
365 MVT::i32);
366 return true;
367}
368
369bool ARMDAGToDAGISel::SelectAddrModePC(SDOperand Op, SDOperand N,
370 SDOperand &Offset, SDOperand &Label) {
371 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
372 Offset = N.getOperand(0);
373 SDOperand N1 = N.getOperand(1);
374 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getValue(),
375 MVT::i32);
376 return true;
377 }
378 return false;
379}
380
381bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDOperand Op, SDOperand N,
382 SDOperand &Base, SDOperand &Offset){
Evan Chengc38f2bc2007-01-23 22:59:13 +0000383 if (N.getOpcode() != ISD::ADD) {
384 Base = N;
385 // We must materialize a zero in a reg! Returning an constant here won't
386 // work since its node is -1 so it won't get added to the selection queue.
387 // Explicitly issue a tMOVri8 node!
Evan Cheng9f6636f2007-03-19 07:48:02 +0000388 Offset = SDOperand(CurDAG->getTargetNode(ARM::tMOVi8, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000389 CurDAG->getTargetConstant(0, MVT::i32)), 0);
390 return true;
391 }
392
Evan Chenga8e29892007-01-19 07:51:42 +0000393 Base = N.getOperand(0);
394 Offset = N.getOperand(1);
395 return true;
396}
397
Evan Cheng79d43262007-01-24 02:21:22 +0000398bool
399ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDOperand Op, SDOperand N,
400 unsigned Scale, SDOperand &Base,
Evan Chengcea117d2007-01-30 02:35:32 +0000401 SDOperand &OffImm, SDOperand &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000402 if (Scale == 4) {
403 SDOperand TmpBase, TmpOffImm;
404 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
405 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000406 if (N.getOpcode() == ARMISD::Wrapper &&
407 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
408 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000409 }
410
Evan Chenga8e29892007-01-19 07:51:42 +0000411 if (N.getOpcode() != ISD::ADD) {
412 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000413 Offset = CurDAG->getRegister(0, MVT::i32);
414 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000415 return true;
416 }
417
Evan Chengad0e4652007-02-06 00:22:06 +0000418 // Thumb does not have [sp, r] address mode.
419 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
420 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
421 if ((LHSR && LHSR->getReg() == ARM::SP) ||
422 (RHSR && RHSR->getReg() == ARM::SP)) {
423 Base = N;
424 Offset = CurDAG->getRegister(0, MVT::i32);
425 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
426 return true;
427 }
428
Evan Chenga8e29892007-01-19 07:51:42 +0000429 // If the RHS is + imm5 * scale, fold into addr mode.
430 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
431 int RHSC = (int)RHS->getValue();
432 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
433 RHSC /= Scale;
434 if (RHSC >= 0 && RHSC < 32) {
435 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000436 Offset = CurDAG->getRegister(0, MVT::i32);
437 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000438 return true;
439 }
440 }
441 }
442
Evan Chengc38f2bc2007-01-23 22:59:13 +0000443 Base = N.getOperand(0);
444 Offset = N.getOperand(1);
445 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
446 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000447}
448
Evan Chengc38f2bc2007-01-23 22:59:13 +0000449bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDOperand Op, SDOperand N,
Evan Chengcea117d2007-01-30 02:35:32 +0000450 SDOperand &Base, SDOperand &OffImm,
451 SDOperand &Offset) {
452 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000453}
454
Evan Chengc38f2bc2007-01-23 22:59:13 +0000455bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDOperand Op, SDOperand N,
Evan Chengcea117d2007-01-30 02:35:32 +0000456 SDOperand &Base, SDOperand &OffImm,
457 SDOperand &Offset) {
458 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000459}
460
Evan Chengc38f2bc2007-01-23 22:59:13 +0000461bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDOperand Op, SDOperand N,
Evan Chengcea117d2007-01-30 02:35:32 +0000462 SDOperand &Base, SDOperand &OffImm,
463 SDOperand &Offset) {
464 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000465}
466
467bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDOperand Op, SDOperand N,
Evan Cheng79d43262007-01-24 02:21:22 +0000468 SDOperand &Base, SDOperand &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000469 if (N.getOpcode() == ISD::FrameIndex) {
470 int FI = cast<FrameIndexSDNode>(N)->getIndex();
471 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000472 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000473 return true;
474 }
Evan Cheng79d43262007-01-24 02:21:22 +0000475
Evan Chengad0e4652007-02-06 00:22:06 +0000476 if (N.getOpcode() != ISD::ADD)
477 return false;
478
479 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000480 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
481 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000482 // If the RHS is + imm8 * scale, fold into addr mode.
483 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
484 int RHSC = (int)RHS->getValue();
485 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
486 RHSC >>= 2;
487 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000488 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000489 if (Base.getOpcode() == ISD::FrameIndex) {
490 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
491 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
492 }
Evan Cheng79d43262007-01-24 02:21:22 +0000493 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
494 return true;
495 }
496 }
497 }
498 }
Evan Chenga8e29892007-01-19 07:51:42 +0000499
500 return false;
501}
502
503bool ARMDAGToDAGISel::SelectShifterOperandReg(SDOperand Op,
504 SDOperand N,
505 SDOperand &BaseReg,
506 SDOperand &ShReg,
507 SDOperand &Opc) {
508 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
509
510 // Don't match base register only case. That is matched to a separate
511 // lower complexity pattern with explicit register operand.
512 if (ShOpcVal == ARM_AM::no_shift) return false;
513
514 BaseReg = N.getOperand(0);
515 unsigned ShImmVal = 0;
516 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
517 ShReg = CurDAG->getRegister(0, MVT::i32);
518 ShImmVal = RHS->getValue() & 31;
519 } else {
520 ShReg = N.getOperand(1);
521 }
522 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
523 MVT::i32);
524 return true;
525}
526
Evan Chengee568cf2007-07-05 07:15:27 +0000527/// getAL - Returns a ARMCC::AL immediate node.
528static inline SDOperand getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000529 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
530}
531
Evan Chenga8e29892007-01-19 07:51:42 +0000532
Evan Cheng9ade2182006-08-26 05:34:46 +0000533SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000534 SDNode *N = Op.Val;
Evan Chenga8e29892007-01-19 07:51:42 +0000535 unsigned Opcode = N->getOpcode();
536
537 if (Opcode >= ISD::BUILTIN_OP_END && Opcode < ARMISD::FIRST_NUMBER)
538 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000539
540 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000541 default: break;
542 case ISD::Constant: {
543 unsigned Val = cast<ConstantSDNode>(N)->getValue();
544 bool UseCP = true;
545 if (Subtarget->isThumb())
546 UseCP = (Val > 255 && // MOV
547 ~Val > 255 && // MOV + MVN
548 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
549 else
550 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
551 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
552 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
553 if (UseCP) {
554 SDOperand CPIdx =
555 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
556 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000557
558 SDNode *ResNode;
559 if (Subtarget->isThumb())
Evan Chengfa775d02007-03-19 07:20:03 +0000560 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000561 CPIdx, CurDAG->getEntryNode());
562 else {
563 SDOperand Ops[] = {
564 CPIdx,
565 CurDAG->getRegister(0, MVT::i32),
566 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000567 getAL(CurDAG),
568 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000569 CurDAG->getEntryNode()
570 };
Evan Chengee568cf2007-07-05 07:15:27 +0000571 ResNode=CurDAG->getTargetNode(ARM::LDRcp, MVT::i32, MVT::Other, Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000572 }
Evan Chenga8e29892007-01-19 07:51:42 +0000573 ReplaceUses(Op, SDOperand(ResNode, 0));
574 return NULL;
575 }
576
577 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000578 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000579 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000580 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000581 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000582 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000583 SDOperand TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng44bec522007-05-15 01:29:07 +0000584 if (Subtarget->isThumb())
585 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
586 CurDAG->getTargetConstant(0, MVT::i32));
Evan Chengee568cf2007-07-05 07:15:27 +0000587 else {
588 SDOperand Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000589 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
590 CurDAG->getRegister(0, MVT::i32) };
591 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000592 }
Evan Chenga8e29892007-01-19 07:51:42 +0000593 }
Evan Chengad0e4652007-02-06 00:22:06 +0000594 case ISD::ADD: {
595 // Select add sp, c to tADDhirr.
596 SDOperand N0 = Op.getOperand(0);
597 SDOperand N1 = Op.getOperand(1);
598 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
599 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
600 if (LHSR && LHSR->getReg() == ARM::SP) {
601 std::swap(N0, N1);
602 std::swap(LHSR, RHSR);
603 }
604 if (RHSR && RHSR->getReg() == ARM::SP) {
605 AddToISelQueue(N0);
606 AddToISelQueue(N1);
607 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), N0, N1);
608 }
609 break;
610 }
Evan Chenga8e29892007-01-19 07:51:42 +0000611 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000612 if (Subtarget->isThumb())
613 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000614 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
615 unsigned RHSV = C->getValue();
616 if (!RHSV) break;
617 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
618 SDOperand V = Op.getOperand(0);
619 AddToISelQueue(V);
620 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
621 SDOperand Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000622 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000623 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
624 CurDAG->getRegister(0, MVT::i32) };
625 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000626 }
627 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
628 SDOperand V = Op.getOperand(0);
629 AddToISelQueue(V);
630 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
631 SDOperand Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000632 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000633 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000634 CurDAG->getRegister(0, MVT::i32) };
635 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000636 }
637 }
638 break;
639 case ARMISD::FMRRD:
640 AddToISelQueue(Op.getOperand(0));
641 return CurDAG->getTargetNode(ARM::FMRRD, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000642 Op.getOperand(0), getAL(CurDAG),
643 CurDAG->getRegister(0, MVT::i32));
644 case ARMISD::MULHILOU: {
Evan Chenga8e29892007-01-19 07:51:42 +0000645 AddToISelQueue(Op.getOperand(0));
646 AddToISelQueue(Op.getOperand(1));
Evan Chengee568cf2007-07-05 07:15:27 +0000647 SDOperand Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000648 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
649 CurDAG->getRegister(0, MVT::i32) };
650 return CurDAG->getTargetNode(ARM::UMULL, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000651 }
652 case ARMISD::MULHILOS: {
Evan Chenga8e29892007-01-19 07:51:42 +0000653 AddToISelQueue(Op.getOperand(0));
654 AddToISelQueue(Op.getOperand(1));
Evan Chengee568cf2007-07-05 07:15:27 +0000655 SDOperand Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000656 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
657 CurDAG->getRegister(0, MVT::i32) };
658 return CurDAG->getTargetNode(ARM::SMULL, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000659 }
Evan Chenga8e29892007-01-19 07:51:42 +0000660 case ISD::LOAD: {
661 LoadSDNode *LD = cast<LoadSDNode>(Op);
662 ISD::MemIndexedMode AM = LD->getAddressingMode();
663 MVT::ValueType LoadedVT = LD->getLoadedVT();
664 if (AM != ISD::UNINDEXED) {
665 SDOperand Offset, AMOpc;
666 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
667 unsigned Opcode = 0;
668 bool Match = false;
669 if (LoadedVT == MVT::i32 &&
670 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
671 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
672 Match = true;
673 } else if (LoadedVT == MVT::i16 &&
674 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
675 Match = true;
676 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
677 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
678 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
679 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
680 if (LD->getExtensionType() == ISD::SEXTLOAD) {
681 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
682 Match = true;
683 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
684 }
685 } else {
686 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
687 Match = true;
688 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
689 }
690 }
691 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000692
Evan Chenga8e29892007-01-19 07:51:42 +0000693 if (Match) {
694 SDOperand Chain = LD->getChain();
695 SDOperand Base = LD->getBasePtr();
696 AddToISelQueue(Chain);
697 AddToISelQueue(Base);
698 AddToISelQueue(Offset);
Evan Chengee568cf2007-07-05 07:15:27 +0000699 SDOperand Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
700 CurDAG->getRegister(0, MVT::i32), Chain };
Evan Chenga8e29892007-01-19 07:51:42 +0000701 return CurDAG->getTargetNode(Opcode, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000702 MVT::Other, Ops, 6);
Evan Chenga8e29892007-01-19 07:51:42 +0000703 }
704 }
705 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000706 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000707 }
Evan Chengee568cf2007-07-05 07:15:27 +0000708 case ARMISD::BRCOND: {
709 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
710 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
711 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000712
Evan Chengee568cf2007-07-05 07:15:27 +0000713 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
714 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
715 // Pattern complexity = 6 cost = 1 size = 0
716
717 unsigned Opc = Subtarget->isThumb() ? ARM::tBcc : ARM::Bcc;
718 SDOperand Chain = Op.getOperand(0);
719 SDOperand N1 = Op.getOperand(1);
720 SDOperand N2 = Op.getOperand(2);
721 SDOperand N3 = Op.getOperand(3);
722 SDOperand InFlag = Op.getOperand(4);
723 assert(N1.getOpcode() == ISD::BasicBlock);
724 assert(N2.getOpcode() == ISD::Constant);
725 assert(N3.getOpcode() == ISD::Register);
726
727 AddToISelQueue(Chain);
728 AddToISelQueue(N1);
729 AddToISelQueue(InFlag);
730 SDOperand Tmp2 = CurDAG->getTargetConstant(((unsigned)
731 cast<ConstantSDNode>(N2)->getValue()), MVT::i32);
732 SDOperand Ops[] = { N1, Tmp2, N3, Chain, InFlag };
733 SDNode *ResNode = CurDAG->getTargetNode(Opc, MVT::Other, MVT::Flag, Ops, 5);
734 Chain = SDOperand(ResNode, 0);
735 InFlag = SDOperand(ResNode, 1);
736 ReplaceUses(SDOperand(Op.Val, 1), InFlag);
737 ReplaceUses(SDOperand(Op.Val, 0), SDOperand(Chain.Val, Chain.ResNo));
738 return NULL;
739 }
740 case ARMISD::CMOV: {
741 bool isThumb = Subtarget->isThumb();
742 MVT::ValueType VT = Op.getValueType();
743 SDOperand N0 = Op.getOperand(0);
744 SDOperand N1 = Op.getOperand(1);
745 SDOperand N2 = Op.getOperand(2);
746 SDOperand N3 = Op.getOperand(3);
747 SDOperand InFlag = Op.getOperand(4);
748 assert(N2.getOpcode() == ISD::Constant);
749 assert(N3.getOpcode() == ISD::Register);
750
751 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
752 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
753 // Pattern complexity = 18 cost = 1 size = 0
754 SDOperand CPTmp0;
755 SDOperand CPTmp1;
756 SDOperand CPTmp2;
757 if (!isThumb && VT == MVT::i32 &&
758 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
759 AddToISelQueue(N0);
760 AddToISelQueue(CPTmp0);
761 AddToISelQueue(CPTmp1);
762 AddToISelQueue(CPTmp2);
763 AddToISelQueue(InFlag);
764 SDOperand Tmp2 = CurDAG->getTargetConstant(((unsigned)
765 cast<ConstantSDNode>(N2)->getValue()), MVT::i32);
766 SDOperand Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
767 return CurDAG->SelectNodeTo(Op.Val, ARM::MOVCCs, MVT::i32, Ops, 7);
768 }
769
770 // Pattern: (ARMcmov:i32 GPR:i32:$false,
771 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
772 // (imm:i32):$cc)
773 // Emits: (MOVCCi:i32 GPR:i32:$false,
774 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
775 // Pattern complexity = 10 cost = 1 size = 0
776 if (VT == MVT::i32 &&
777 N3.getOpcode() == ISD::Constant &&
778 Predicate_so_imm(N3.Val)) {
779 AddToISelQueue(N0);
780 AddToISelQueue(InFlag);
781 SDOperand Tmp1 = CurDAG->getTargetConstant(((unsigned)
782 cast<ConstantSDNode>(N1)->getValue()), MVT::i32);
783 Tmp1 = Transform_so_imm_XFORM(Tmp1.Val);
784 SDOperand Tmp2 = CurDAG->getTargetConstant(((unsigned)
785 cast<ConstantSDNode>(N2)->getValue()), MVT::i32);
786 SDOperand Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
787 return CurDAG->SelectNodeTo(Op.Val, ARM::MOVCCi, MVT::i32, Ops, 5);
788 }
789
790 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
791 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
792 // Pattern complexity = 6 cost = 1 size = 0
793 //
794 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
795 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
796 // Pattern complexity = 6 cost = 11 size = 0
797 //
798 // Also FCPYScc and FCPYDcc.
799 AddToISelQueue(N0);
800 AddToISelQueue(N1);
801 AddToISelQueue(InFlag);
802 SDOperand Tmp2 = CurDAG->getTargetConstant(((unsigned)
803 cast<ConstantSDNode>(N2)->getValue()), MVT::i32);
804 SDOperand Ops[] = { N0, N1, Tmp2, N3, InFlag };
805 unsigned Opc = 0;
806 switch (VT) {
807 default: assert(false && "Illegal conditional move type!");
808 break;
809 case MVT::i32:
810 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
811 break;
812 case MVT::f32:
813 Opc = ARM::FCPYScc;
814 break;
815 case MVT::f64:
816 Opc = ARM::FCPYDcc;
817 break;
818 }
819 return CurDAG->SelectNodeTo(Op.Val, Opc, VT, Ops, 5);
820 }
821 case ARMISD::CNEG: {
822 MVT::ValueType VT = Op.getValueType();
823 SDOperand N0 = Op.getOperand(0);
824 SDOperand N1 = Op.getOperand(1);
825 SDOperand N2 = Op.getOperand(2);
826 SDOperand N3 = Op.getOperand(3);
827 SDOperand InFlag = Op.getOperand(4);
828 assert(N2.getOpcode() == ISD::Constant);
829 assert(N3.getOpcode() == ISD::Register);
830
831 AddToISelQueue(N0);
832 AddToISelQueue(N1);
833 AddToISelQueue(InFlag);
834 SDOperand Tmp2 = CurDAG->getTargetConstant(((unsigned)
835 cast<ConstantSDNode>(N2)->getValue()), MVT::i32);
836 SDOperand Ops[] = { N0, N1, Tmp2, N3, InFlag };
837 unsigned Opc = 0;
838 switch (VT) {
839 default: assert(false && "Illegal conditional move type!");
840 break;
841 case MVT::f32:
842 Opc = ARM::FNEGScc;
843 break;
844 case MVT::f64:
845 Opc = ARM::FNEGDcc;
846 break;
847 }
848 return CurDAG->SelectNodeTo(Op.Val, Opc, VT, Ops, 5);
849 }
850 }
Evan Chenga8e29892007-01-19 07:51:42 +0000851 return SelectCode(Op);
852}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000853
854/// createARMISelDag - This pass converts a legalized DAG into a
855/// ARM-specific DAG, ready for instruction scheduling.
856///
Evan Chenga8e29892007-01-19 07:51:42 +0000857FunctionPass *llvm::createARMISelDag(ARMTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000858 return new ARMDAGToDAGISel(TM);
859}