blob: 9daaf4128593a94b1c4a7beb325d3407ccb9cd8f [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
19#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000020#include "ARMBaseRegisterInfo.h"
21#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000022#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000027#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000029#include "llvm/Support/CommandLine.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000030#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000031using namespace llvm;
32
Benjamin Kramera67f14b2011-08-19 01:42:18 +000033static cl::opt<bool>
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000034VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
35 cl::desc("Verify machine code after expanding ARM pseudos"));
36
Evan Chengb9803a82009-11-06 23:52:48 +000037namespace {
38 class ARMExpandPseudo : public MachineFunctionPass {
39 public:
40 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000041 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000042
Jim Grosbache4ad3872010-10-19 23:27:08 +000043 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000044 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000045 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000046 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000047
48 virtual bool runOnMachineFunction(MachineFunction &Fn);
49
50 virtual const char *getPassName() const {
51 return "ARM pseudo instruction expansion pass";
52 }
53
54 private:
Evan Cheng43130072010-05-12 23:13:12 +000055 void TransferImpOps(MachineInstr &OldMI,
56 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000057 bool ExpandMI(MachineBasicBlock &MBB,
58 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000059 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000060 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
61 void ExpandVST(MachineBasicBlock::iterator &MBBI);
62 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000063 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
64 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Cheng9fe20092011-01-20 08:34:58 +000065 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
66 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000067 };
68 char ARMExpandPseudo::ID = 0;
69}
70
Evan Cheng43130072010-05-12 23:13:12 +000071/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
72/// the instructions created from the expansion.
73void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
74 MachineInstrBuilder &UseMI,
75 MachineInstrBuilder &DefMI) {
Evan Chenge837dea2011-06-28 19:10:37 +000076 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng43130072010-05-12 23:13:12 +000077 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
78 i != e; ++i) {
79 const MachineOperand &MO = OldMI.getOperand(i);
80 assert(MO.isReg() && MO.getReg());
81 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000082 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000083 else
Bob Wilson63569c92010-09-09 00:15:32 +000084 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000085 }
86}
87
Bob Wilson8466fa12010-09-13 23:01:35 +000088namespace {
89 // Constants for register spacing in NEON load/store instructions.
90 // For quad-register load-lane and store-lane pseudo instructors, the
91 // spacing is initially assumed to be EvenDblSpc, and that is changed to
92 // OddDblSpc depending on the lane number operand.
93 enum NEONRegSpacing {
94 SingleSpc,
95 EvenDblSpc,
96 OddDblSpc
97 };
98
99 // Entries for NEON load/store information table. The table is sorted by
100 // PseudoOpc for fast binary-search lookups.
101 struct NEONLdStTableEntry {
102 unsigned PseudoOpc;
103 unsigned RealOpc;
104 bool IsLoad;
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000105 bool isUpdating;
106 bool hasWritebackOperand;
Bob Wilson8466fa12010-09-13 23:01:35 +0000107 NEONRegSpacing RegSpacing;
108 unsigned char NumRegs; // D registers loaded or stored
109 unsigned char RegElts; // elements per D register; used for lane ops
Jim Grosbach280dfad2011-10-21 18:54:25 +0000110 // FIXME: Temporary flag to denote whether the real instruction takes
111 // a single register (like the encoding) or all of the registers in
112 // the list (like the asm syntax and the isel DAG). When all definitions
113 // are converted to take only the single encoded register, this will
114 // go away.
115 bool copyAllListRegs;
Bob Wilson8466fa12010-09-13 23:01:35 +0000116
117 // Comparison methods for binary search of the table.
118 bool operator<(const NEONLdStTableEntry &TE) const {
119 return PseudoOpc < TE.PseudoOpc;
120 }
121 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
122 return TE.PseudoOpc < PseudoOpc;
123 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000124 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
125 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000126 return PseudoOpc < TE.PseudoOpc;
127 }
128 };
129}
130
131static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbach13af2222011-11-30 18:21:25 +0000132{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, false, SingleSpc, 2, 4,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000133{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, true, SingleSpc, 2, 4,true},
Jim Grosbach13af2222011-11-30 18:21:25 +0000134{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, false, SingleSpc, 2, 2,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000135{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, true, SingleSpc, 2, 2,true},
Jim Grosbach13af2222011-11-30 18:21:25 +0000136{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, false, SingleSpc, 2, 8,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000137{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, true, SingleSpc, 2, 8,true},
Bob Wilson2a0e9742010-11-27 06:35:16 +0000138
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000139{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
140{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
141{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
142{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
143{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
144{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000145
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000146{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
147{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
148{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, false, SingleSpc, 2, 4 ,false},
149{ ARM::VLD1q16PseudoWB_fixed, ARM::VLD1q16wb_fixed,true,false,false,SingleSpc, 2, 4 ,false},
150{ ARM::VLD1q16PseudoWB_register, ARM::VLD1q16wb_register, true, true, true, SingleSpc, 2, 4 ,false},
151{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, false, SingleSpc, 2, 2 ,false},
152{ ARM::VLD1q32PseudoWB_fixed, ARM::VLD1q32wb_fixed,true,false, false,SingleSpc, 2, 2 ,false},
153{ ARM::VLD1q32PseudoWB_register, ARM::VLD1q32wb_register, true, true, true, SingleSpc, 2, 2 ,false},
154{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, false, SingleSpc, 2, 1 ,false},
155{ ARM::VLD1q64PseudoWB_fixed, ARM::VLD1q64wb_fixed,true,false, false,SingleSpc, 2, 2 ,false},
156{ ARM::VLD1q64PseudoWB_register, ARM::VLD1q64wb_register, true, true, true, SingleSpc, 2, 1 ,false},
157{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, false, SingleSpc, 2, 8 ,false},
158{ ARM::VLD1q8PseudoWB_fixed, ARM::VLD1q8wb_fixed,true,false, false, SingleSpc, 2, 8 ,false},
159{ ARM::VLD1q8PseudoWB_register, ARM::VLD1q8wb_register,true,true, true,SingleSpc,2,8,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000160
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000161{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, false, SingleSpc, 2, 4,true},
162{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, true, SingleSpc, 2, 4,true},
163{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, false, SingleSpc, 2, 2,true},
164{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, true, SingleSpc, 2, 2,true},
165{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, false, SingleSpc, 2, 8,true},
166{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, true, SingleSpc, 2, 8,true},
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000167
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000168{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
169{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
170{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
171{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
172{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
173{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
174{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
175{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
176{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
177{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000178
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000179{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, false, SingleSpc, 2, 4 ,false},
180{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, true, SingleSpc, 2, 4 ,false},
181{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, false, SingleSpc, 2, 2 ,false},
182{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, true, SingleSpc, 2, 2 ,false},
183{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, false, SingleSpc, 2, 8 ,false},
184{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000185
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000186{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
187{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, true, SingleSpc, 4, 4 ,false},
188{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
189{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, true, SingleSpc, 4, 2 ,false},
190{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
191{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000192
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000193{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
194{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
195{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
196{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
197{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
198{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson86c6d802010-11-29 19:35:29 +0000199
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000200{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
201{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
202{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
203{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
204{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
205{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
206{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
207{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
208{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
209{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000210
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000211{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
212{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
213{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
214{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
215{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
216{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000217
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000218{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
219{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
220{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
221{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
222{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
223{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
224{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
225{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
226{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000227
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000228{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
229{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
230{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
231{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
232{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
233{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson6c4c9822010-11-30 00:00:35 +0000234
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000235{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
236{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
237{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
238{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
239{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
240{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
241{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
242{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
243{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
244{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000245
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000246{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
247{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
248{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
249{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
250{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
251{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000252
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000253{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
254{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
255{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
256{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
257{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
258{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
259{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
260{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
261{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000262
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000263{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
264{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
265{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
266{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
267{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
268{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000269
Jim Grosbach4c7edb32011-11-29 22:58:48 +0000270{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
271{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
272{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbachd5ca2012011-11-29 22:38:04 +0000273{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
274{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
275{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000276
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000277{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, false, SingleSpc, 2, 4 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000278{ ARM::VST1q16PseudoWB_fixed, ARM::VST1q16wb_fixed, false, true, false, SingleSpc, 2, 4 ,false},
279{ ARM::VST1q16PseudoWB_register, ARM::VST1q16wb_register, false, true, true, SingleSpc, 2, 4 ,false},
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000280{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, false, SingleSpc, 2, 2 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000281{ ARM::VST1q32PseudoWB_fixed, ARM::VST1q32wb_fixed, false, true, false, SingleSpc, 2, 2 ,false},
282{ ARM::VST1q32PseudoWB_register, ARM::VST1q32wb_register, false, true, true, SingleSpc, 2, 2 ,false},
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000283{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, false, SingleSpc, 2, 1 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000284{ ARM::VST1q64PseudoWB_fixed, ARM::VST1q64wb_fixed, false, true, false, SingleSpc, 2, 1 ,false},
285{ ARM::VST1q64PseudoWB_register, ARM::VST1q64wb_register, false, true, true, SingleSpc, 2, 1 ,false},
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000286{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, false, SingleSpc, 2, 8 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000287{ ARM::VST1q8PseudoWB_fixed, ARM::VST1q8wb_fixed, false, true, false, SingleSpc, 2, 8 ,false},
288{ ARM::VST1q8PseudoWB_register, ARM::VST1q8wb_register, false, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000289
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000290{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
291{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
292{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
293{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
294{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
295{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
296{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
297{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
298{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
299{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000300
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000301{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, false, SingleSpc, 2, 4 ,true},
302{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
303{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, false, SingleSpc, 2, 2 ,true},
304{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
305{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, false, SingleSpc, 2, 8 ,true},
306{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000307
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000308{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,true},
309{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
310{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,true},
311{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
312{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,true},
313{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000314
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000315{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
316{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
317{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
318{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
319{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
320{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
321{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
322{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
323{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
324{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000325
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000326{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
327{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
328{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
329{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
330{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
331{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000332
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000333{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
334{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
335{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
336{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
337{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
338{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
339{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
340{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
341{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000342
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000343{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
344{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
345{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
346{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
347{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
348{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
349{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
350{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
351{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
352{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000353
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000354{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
355{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
356{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
357{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
358{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
359{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000360
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000361{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
362{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
363{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
364{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
365{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
366{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
367{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
368{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
369{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilson8466fa12010-09-13 23:01:35 +0000370};
371
372/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
373/// load or store pseudo instruction.
374static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
375 unsigned NumEntries = array_lengthof(NEONLdStTable);
376
377#ifndef NDEBUG
378 // Make sure the table is sorted.
379 static bool TableChecked = false;
380 if (!TableChecked) {
381 for (unsigned i = 0; i != NumEntries-1; ++i)
382 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
383 "NEONLdStTable is not sorted!");
384 TableChecked = true;
385 }
386#endif
387
388 const NEONLdStTableEntry *I =
389 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
390 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
391 return I;
392 return NULL;
393}
394
395/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
396/// corresponding to the specified register spacing. Not all of the results
397/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
398static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
399 const TargetRegisterInfo *TRI, unsigned &D0,
400 unsigned &D1, unsigned &D2, unsigned &D3) {
401 if (RegSpc == SingleSpc) {
402 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
403 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
404 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
405 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
406 } else if (RegSpc == EvenDblSpc) {
407 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
408 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
409 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
410 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
411 } else {
412 assert(RegSpc == OddDblSpc && "unknown register spacing");
413 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
414 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
415 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
416 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000417 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000418}
419
Bob Wilson82a9c842010-09-02 16:17:29 +0000420/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
421/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000422void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000423 MachineInstr &MI = *MBBI;
424 MachineBasicBlock &MBB = *MI.getParent();
425
Bob Wilson8466fa12010-09-13 23:01:35 +0000426 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
427 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
428 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
429 unsigned NumRegs = TableEntry->NumRegs;
430
431 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
432 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000433 unsigned OpIdx = 0;
434
435 bool DstIsDead = MI.getOperand(OpIdx).isDead();
436 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
437 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000438 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach280dfad2011-10-21 18:54:25 +0000439 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
440 if (NumRegs > 1 && TableEntry->copyAllListRegs)
441 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
442 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000443 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach280dfad2011-10-21 18:54:25 +0000444 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000445 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000446
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000447 if (TableEntry->isUpdating)
Bob Wilson63569c92010-09-09 00:15:32 +0000448 MIB.addOperand(MI.getOperand(OpIdx++));
449
Bob Wilsonffde0802010-09-02 16:00:54 +0000450 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000451 MIB.addOperand(MI.getOperand(OpIdx++));
452 MIB.addOperand(MI.getOperand(OpIdx++));
453 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000454 if (TableEntry->hasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000455 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000456
Bob Wilson19d644d2010-09-09 00:38:32 +0000457 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000458 // has an extra operand that is a use of the super-register. Record the
459 // operand index and skip over it.
460 unsigned SrcOpIdx = 0;
461 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
462 SrcOpIdx = OpIdx++;
463
464 // Copy the predicate operands.
465 MIB.addOperand(MI.getOperand(OpIdx++));
466 MIB.addOperand(MI.getOperand(OpIdx++));
467
468 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000469 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000470 if (SrcOpIdx != 0) {
471 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000472 MO.setImplicit(true);
473 MIB.addOperand(MO);
474 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000475 // Add an implicit def for the super-register.
476 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000477 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000478
479 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000480 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000481
Bob Wilsonffde0802010-09-02 16:00:54 +0000482 MI.eraseFromParent();
483}
484
Bob Wilson01ba4612010-08-26 18:51:29 +0000485/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
486/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000487void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000488 MachineInstr &MI = *MBBI;
489 MachineBasicBlock &MBB = *MI.getParent();
490
Bob Wilson8466fa12010-09-13 23:01:35 +0000491 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
492 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
493 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
494 unsigned NumRegs = TableEntry->NumRegs;
495
496 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
497 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000498 unsigned OpIdx = 0;
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000499 if (TableEntry->isUpdating)
Bob Wilson63569c92010-09-09 00:15:32 +0000500 MIB.addOperand(MI.getOperand(OpIdx++));
501
Bob Wilson709d5922010-08-25 23:27:42 +0000502 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000503 MIB.addOperand(MI.getOperand(OpIdx++));
504 MIB.addOperand(MI.getOperand(OpIdx++));
505 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000506 if (TableEntry->hasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000507 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000508
509 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000510 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000511 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000512 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4334e032011-10-31 21:50:31 +0000513 MIB.addReg(D0);
514 if (NumRegs > 1 && TableEntry->copyAllListRegs)
515 MIB.addReg(D1);
516 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson7e701972010-08-30 18:10:48 +0000517 MIB.addReg(D2);
Jim Grosbach4334e032011-10-31 21:50:31 +0000518 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson7e701972010-08-30 18:10:48 +0000519 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000520
521 // Copy the predicate operands.
522 MIB.addOperand(MI.getOperand(OpIdx++));
523 MIB.addOperand(MI.getOperand(OpIdx++));
524
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000525 if (SrcIsKill) // Add an implicit kill for the super-reg.
526 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000527 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000528
529 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000530 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000531
Bob Wilson709d5922010-08-25 23:27:42 +0000532 MI.eraseFromParent();
533}
534
Bob Wilson8466fa12010-09-13 23:01:35 +0000535/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
536/// register operands to real instructions with D register operands.
537void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
538 MachineInstr &MI = *MBBI;
539 MachineBasicBlock &MBB = *MI.getParent();
540
541 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
542 assert(TableEntry && "NEONLdStTable lookup failed");
543 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
544 unsigned NumRegs = TableEntry->NumRegs;
545 unsigned RegElts = TableEntry->RegElts;
546
547 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
548 TII->get(TableEntry->RealOpc));
549 unsigned OpIdx = 0;
550 // The lane operand is always the 3rd from last operand, before the 2
551 // predicate operands.
552 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
553
554 // Adjust the lane and spacing as needed for Q registers.
555 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
556 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
557 RegSpc = OddDblSpc;
558 Lane -= RegElts;
559 }
560 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
561
Ted Kremenek584520e2011-01-23 17:05:06 +0000562 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000563 unsigned DstReg = 0;
564 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000565 if (TableEntry->IsLoad) {
566 DstIsDead = MI.getOperand(OpIdx).isDead();
567 DstReg = MI.getOperand(OpIdx++).getReg();
568 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000569 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
570 if (NumRegs > 1)
571 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000572 if (NumRegs > 2)
573 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
574 if (NumRegs > 3)
575 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
576 }
577
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000578 if (TableEntry->isUpdating)
Bob Wilson8466fa12010-09-13 23:01:35 +0000579 MIB.addOperand(MI.getOperand(OpIdx++));
580
581 // Copy the addrmode6 operands.
582 MIB.addOperand(MI.getOperand(OpIdx++));
583 MIB.addOperand(MI.getOperand(OpIdx++));
584 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000585 if (TableEntry->hasWritebackOperand)
Bob Wilson8466fa12010-09-13 23:01:35 +0000586 MIB.addOperand(MI.getOperand(OpIdx++));
587
588 // Grab the super-register source.
589 MachineOperand MO = MI.getOperand(OpIdx++);
590 if (!TableEntry->IsLoad)
591 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
592
593 // Add the subregs as sources of the new instruction.
594 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
595 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000596 MIB.addReg(D0, SrcFlags);
597 if (NumRegs > 1)
598 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000599 if (NumRegs > 2)
600 MIB.addReg(D2, SrcFlags);
601 if (NumRegs > 3)
602 MIB.addReg(D3, SrcFlags);
603
604 // Add the lane number operand.
605 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000606 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000607
Bob Wilson823611b2010-09-16 04:25:37 +0000608 // Copy the predicate operands.
609 MIB.addOperand(MI.getOperand(OpIdx++));
610 MIB.addOperand(MI.getOperand(OpIdx++));
611
Bob Wilson8466fa12010-09-13 23:01:35 +0000612 // Copy the super-register source to be an implicit source.
613 MO.setImplicit(true);
614 MIB.addOperand(MO);
615 if (TableEntry->IsLoad)
616 // Add an implicit def for the super-register.
617 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
618 TransferImpOps(MI, MIB, MIB);
619 MI.eraseFromParent();
620}
621
Bob Wilsonbd916c52010-09-13 23:55:10 +0000622/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
623/// register operands to real instructions with D register operands.
624void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
625 unsigned Opc, bool IsExt, unsigned NumRegs) {
626 MachineInstr &MI = *MBBI;
627 MachineBasicBlock &MBB = *MI.getParent();
628
629 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
630 unsigned OpIdx = 0;
631
632 // Transfer the destination register operand.
633 MIB.addOperand(MI.getOperand(OpIdx++));
634 if (IsExt)
635 MIB.addOperand(MI.getOperand(OpIdx++));
636
637 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
638 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
639 unsigned D0, D1, D2, D3;
640 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
641 MIB.addReg(D0).addReg(D1);
642 if (NumRegs > 2)
643 MIB.addReg(D2);
644 if (NumRegs > 3)
645 MIB.addReg(D3);
646
647 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000648 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000649
Bob Wilson823611b2010-09-16 04:25:37 +0000650 // Copy the predicate operands.
651 MIB.addOperand(MI.getOperand(OpIdx++));
652 MIB.addOperand(MI.getOperand(OpIdx++));
653
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000654 if (SrcIsKill) // Add an implicit kill for the super-reg.
655 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000656 TransferImpOps(MI, MIB, MIB);
657 MI.eraseFromParent();
658}
659
Evan Cheng9fe20092011-01-20 08:34:58 +0000660void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
661 MachineBasicBlock::iterator &MBBI) {
662 MachineInstr &MI = *MBBI;
663 unsigned Opcode = MI.getOpcode();
664 unsigned PredReg = 0;
665 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
666 unsigned DstReg = MI.getOperand(0).getReg();
667 bool DstIsDead = MI.getOperand(0).isDead();
668 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
669 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
670 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000671
Evan Cheng9fe20092011-01-20 08:34:58 +0000672 if (!STI->hasV6T2Ops() &&
673 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
674 // Expand into a movi + orr.
675 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
676 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
677 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
678 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000679
Evan Cheng9fe20092011-01-20 08:34:58 +0000680 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
681 unsigned ImmVal = (unsigned)MO.getImm();
682 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
683 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
684 LO16 = LO16.addImm(SOImmValV1);
685 HI16 = HI16.addImm(SOImmValV2);
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000686 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
687 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000688 LO16.addImm(Pred).addReg(PredReg).addReg(0);
689 HI16.addImm(Pred).addReg(PredReg).addReg(0);
690 TransferImpOps(MI, LO16, HI16);
691 MI.eraseFromParent();
692 return;
693 }
694
695 unsigned LO16Opc = 0;
696 unsigned HI16Opc = 0;
697 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
698 LO16Opc = ARM::t2MOVi16;
699 HI16Opc = ARM::t2MOVTi16;
700 } else {
701 LO16Opc = ARM::MOVi16;
702 HI16Opc = ARM::MOVTi16;
703 }
704
705 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
706 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
707 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
708 .addReg(DstReg);
709
710 if (MO.isImm()) {
711 unsigned Imm = MO.getImm();
712 unsigned Lo16 = Imm & 0xffff;
713 unsigned Hi16 = (Imm >> 16) & 0xffff;
714 LO16 = LO16.addImm(Lo16);
715 HI16 = HI16.addImm(Hi16);
716 } else {
717 const GlobalValue *GV = MO.getGlobal();
718 unsigned TF = MO.getTargetFlags();
719 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
720 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
721 }
722
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000723 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
724 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000725 LO16.addImm(Pred).addReg(PredReg);
726 HI16.addImm(Pred).addReg(PredReg);
727
728 TransferImpOps(MI, LO16, HI16);
729 MI.eraseFromParent();
730}
731
732bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
733 MachineBasicBlock::iterator MBBI) {
734 MachineInstr &MI = *MBBI;
735 unsigned Opcode = MI.getOpcode();
736 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000737 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000738 return false;
Jim Grosbachf219f312011-03-11 23:09:50 +0000739 case ARM::VMOVScc:
740 case ARM::VMOVDcc: {
741 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
742 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
743 MI.getOperand(1).getReg())
744 .addReg(MI.getOperand(2).getReg(),
745 getKillRegState(MI.getOperand(2).isKill()))
746 .addImm(MI.getOperand(3).getImm()) // 'pred'
747 .addReg(MI.getOperand(4).getReg());
748
749 MI.eraseFromParent();
750 return true;
751 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000752 case ARM::t2MOVCCr:
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000753 case ARM::MOVCCr: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000754 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
755 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000756 MI.getOperand(1).getReg())
757 .addReg(MI.getOperand(2).getReg(),
758 getKillRegState(MI.getOperand(2).isKill()))
759 .addImm(MI.getOperand(3).getImm()) // 'pred'
760 .addReg(MI.getOperand(4).getReg())
761 .addReg(0); // 's' bit
762
763 MI.eraseFromParent();
764 return true;
765 }
Owen Anderson152d4a42011-07-21 23:38:37 +0000766 case ARM::MOVCCsi: {
767 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
768 (MI.getOperand(1).getReg()))
769 .addReg(MI.getOperand(2).getReg(),
770 getKillRegState(MI.getOperand(2).isKill()))
771 .addImm(MI.getOperand(3).getImm())
772 .addImm(MI.getOperand(4).getImm()) // 'pred'
773 .addReg(MI.getOperand(5).getReg())
774 .addReg(0); // 's' bit
775
776 MI.eraseFromParent();
777 return true;
778 }
779
Owen Anderson92a20222011-07-21 18:54:16 +0000780 case ARM::MOVCCsr: {
Owen Anderson152d4a42011-07-21 23:38:37 +0000781 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000782 (MI.getOperand(1).getReg()))
783 .addReg(MI.getOperand(2).getReg(),
784 getKillRegState(MI.getOperand(2).isKill()))
785 .addReg(MI.getOperand(3).getReg(),
786 getKillRegState(MI.getOperand(3).isKill()))
787 .addImm(MI.getOperand(4).getImm())
788 .addImm(MI.getOperand(5).getImm()) // 'pred'
789 .addReg(MI.getOperand(6).getReg())
790 .addReg(0); // 's' bit
791
792 MI.eraseFromParent();
793 return true;
794 }
Jim Grosbach39062762011-03-11 01:09:28 +0000795 case ARM::MOVCCi16: {
796 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16),
797 MI.getOperand(1).getReg())
798 .addImm(MI.getOperand(2).getImm())
799 .addImm(MI.getOperand(3).getImm()) // 'pred'
800 .addReg(MI.getOperand(4).getReg());
801
802 MI.eraseFromParent();
803 return true;
804 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000805 case ARM::t2MOVCCi:
Jim Grosbach39062762011-03-11 01:09:28 +0000806 case ARM::MOVCCi: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000807 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
808 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach39062762011-03-11 01:09:28 +0000809 MI.getOperand(1).getReg())
810 .addImm(MI.getOperand(2).getImm())
811 .addImm(MI.getOperand(3).getImm()) // 'pred'
812 .addReg(MI.getOperand(4).getReg())
813 .addReg(0); // 's' bit
814
815 MI.eraseFromParent();
816 return true;
817 }
Jim Grosbache672ff82011-03-11 19:55:55 +0000818 case ARM::MVNCCi: {
819 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi),
820 MI.getOperand(1).getReg())
821 .addImm(MI.getOperand(2).getImm())
822 .addImm(MI.getOperand(3).getImm()) // 'pred'
823 .addReg(MI.getOperand(4).getReg())
824 .addReg(0); // 's' bit
825
826 MI.eraseFromParent();
827 return true;
828 }
Bob Wilsoneaab6ef2011-11-16 07:11:57 +0000829 case ARM::eh_sjlj_dispatchsetup: {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000830 MachineFunction &MF = *MI.getParent()->getParent();
831 const ARMBaseInstrInfo *AII =
832 static_cast<const ARMBaseInstrInfo*>(TII);
833 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
834 // For functions using a base pointer, we rematerialize it (via the frame
835 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
836 // for us. Otherwise, expand to nothing.
837 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000838 int32_t NumBytes = AFI->getFramePtrSpillOffset();
839 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000840 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000841 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000842
843 if (AFI->isThumb2Function()) {
844 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
845 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
846 } else if (AFI->isThumbFunction()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000847 llvm::emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
848 FramePtr, -NumBytes, *TII, RI);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000849 } else {
850 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
851 FramePtr, -NumBytes, ARMCC::AL, 0,
852 *TII);
853 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000854 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000855 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000856 MachineFrameInfo *MFI = MF.getFrameInfo();
857 unsigned MaxAlign = MFI->getMaxAlignment();
858 assert (!AFI->isThumb1OnlyFunction());
859 // Emit bic r6, r6, MaxAlign
860 unsigned bicOpc = AFI->isThumbFunction() ?
861 ARM::t2BICri : ARM::BICri;
862 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
863 TII->get(bicOpc), ARM::R6)
864 .addReg(ARM::R6, RegState::Kill)
865 .addImm(MaxAlign-1)));
866 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000867
868 }
869 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000870 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000871 }
872
Jim Grosbach7032f922010-10-14 22:57:13 +0000873 case ARM::MOVsrl_flag:
874 case ARM::MOVsra_flag: {
875 // These are just fancy MOVs insructions.
Owen Anderson152d4a42011-07-21 23:38:37 +0000876 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000877 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000878 .addOperand(MI.getOperand(1))
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000879 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
880 ARM_AM::lsr : ARM_AM::asr),
881 1)))
Evan Cheng9fe20092011-01-20 08:34:58 +0000882 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000883 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000884 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000885 }
886 case ARM::RRX: {
887 // This encodes as "MOVs Rd, Rm, rrx
888 MachineInstrBuilder MIB =
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000889 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach7032f922010-10-14 22:57:13 +0000890 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000891 .addOperand(MI.getOperand(1))
Evan Cheng9fe20092011-01-20 08:34:58 +0000892 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000893 .addReg(0);
894 TransferImpOps(MI, MIB, MIB);
895 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000896 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000897 }
Jim Grosbachff97eb02011-06-30 19:38:01 +0000898 case ARM::tTPsoft:
Jason W Kima0871e72010-12-08 23:14:44 +0000899 case ARM::TPsoft: {
Owen Anderson971b83b2011-02-08 22:39:40 +0000900 MachineInstrBuilder MIB =
Jason W Kima0871e72010-12-08 23:14:44 +0000901 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbachff97eb02011-06-30 19:38:01 +0000902 TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL))
Jason W Kima0871e72010-12-08 23:14:44 +0000903 .addExternalSymbol("__aeabi_read_tp", 0);
904
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000905 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kima0871e72010-12-08 23:14:44 +0000906 TransferImpOps(MI, MIB, MIB);
907 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000908 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000909 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000910 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000911 case ARM::t2LDRpci_pic: {
912 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson971b83b2011-02-08 22:39:40 +0000913 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Chengb9803a82009-11-06 23:52:48 +0000914 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000915 bool DstIsDead = MI.getOperand(0).isDead();
916 MachineInstrBuilder MIB1 =
Owen Anderson971b83b2011-02-08 22:39:40 +0000917 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
918 TII->get(NewLdOpc), DstReg)
919 .addOperand(MI.getOperand(1)));
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000920 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng43130072010-05-12 23:13:12 +0000921 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
922 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000923 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000924 .addReg(DstReg)
925 .addOperand(MI.getOperand(2));
926 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000927 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000928 return true;
929 }
930
Evan Cheng53519f02011-01-21 18:55:51 +0000931 case ARM::MOV_ga_dyn:
932 case ARM::MOV_ga_pcrel:
933 case ARM::MOV_ga_pcrel_ldr:
934 case ARM::t2MOV_ga_dyn:
935 case ARM::t2MOV_ga_pcrel: {
936 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000937 unsigned LabelId = AFI->createPICLabelUId();
938 unsigned DstReg = MI.getOperand(0).getReg();
939 bool DstIsDead = MI.getOperand(0).isDead();
940 const MachineOperand &MO1 = MI.getOperand(1);
941 const GlobalValue *GV = MO1.getGlobal();
942 unsigned TF = MO1.getTargetFlags();
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000943 bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode!=ARM::t2MOV_ga_dyn);
Evan Cheng53519f02011-01-21 18:55:51 +0000944 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
945 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000946 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Evan Cheng53519f02011-01-21 18:55:51 +0000947 unsigned LO16TF = isPIC
948 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
949 unsigned HI16TF = isPIC
950 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000951 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000952 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000953 : ARM::tPICADD;
954 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
955 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000956 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000957 .addImm(LabelId);
958 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000959 TII->get(HI16Opc), DstReg)
960 .addReg(DstReg)
961 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
962 .addImm(LabelId);
963 if (!isPIC) {
964 TransferImpOps(MI, MIB1, MIB2);
965 MI.eraseFromParent();
966 return true;
967 }
968
969 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000970 TII->get(PICAddOpc))
971 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
972 .addReg(DstReg).addImm(LabelId);
973 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000974 AddDefaultPred(MIB3);
975 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000976 MIB2->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000977 }
Evan Cheng53519f02011-01-21 18:55:51 +0000978 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000979 MI.eraseFromParent();
980 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000981 }
Evan Cheng43130072010-05-12 23:13:12 +0000982
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000983 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000984 case ARM::MOVCCi32imm:
985 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000986 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +0000987 ExpandMOV32BitImm(MBB, MBBI);
988 return true;
Evan Chengd929f772010-05-13 00:17:02 +0000989
Owen Anderson848b0c32011-03-29 16:45:53 +0000990 case ARM::VLDMQIA: {
991 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000992 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000993 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000994 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000995
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000996 // Grab the Q register destination.
997 bool DstIsDead = MI.getOperand(OpIdx).isDead();
998 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000999
1000 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001001 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001002
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001003 // Copy the predicate operands.
1004 MIB.addOperand(MI.getOperand(OpIdx++));
1005 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001006
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001007 // Add the destination operands (D subregs).
1008 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1009 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1010 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1011 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001012
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001013 // Add an implicit def for the super-register.
1014 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1015 TransferImpOps(MI, MIB, MIB);
1016 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001017 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001018 }
1019
Owen Anderson848b0c32011-03-29 16:45:53 +00001020 case ARM::VSTMQIA: {
1021 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001022 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001023 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001024 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001025
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001026 // Grab the Q register source.
1027 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1028 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001029
1030 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001031 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001032
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001033 // Copy the predicate operands.
1034 MIB.addOperand(MI.getOperand(OpIdx++));
1035 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001036
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001037 // Add the source operands (D subregs).
1038 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1039 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1040 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001041
Chris Lattnerd7d030a2011-04-29 05:24:29 +00001042 if (SrcIsKill) // Add an implicit kill for the Q register.
1043 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001044
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001045 TransferImpOps(MI, MIB, MIB);
1046 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001047 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001048 }
Jim Grosbach65dc3032010-10-06 21:16:16 +00001049 case ARM::VDUPfqf:
1050 case ARM::VDUPfdf:{
Jim Grosbach8b8515c2011-03-11 20:31:17 +00001051 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1052 ARM::VDUPLN32d;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001053 MachineInstrBuilder MIB =
1054 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1055 unsigned OpIdx = 0;
1056 unsigned SrcReg = MI.getOperand(1).getReg();
1057 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
1058 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbachb181ad32011-03-11 23:00:16 +00001059 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1060 &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +00001061 // The lane is [0,1] for the containing DReg superregister.
1062 // Copy the dst/src register operands.
1063 MIB.addOperand(MI.getOperand(OpIdx++));
1064 MIB.addReg(DReg);
1065 ++OpIdx;
1066 // Add the lane select operand.
1067 MIB.addImm(Lane);
1068 // Add the predicate operands.
1069 MIB.addOperand(MI.getOperand(OpIdx++));
1070 MIB.addOperand(MI.getOperand(OpIdx++));
1071
1072 TransferImpOps(MI, MIB, MIB);
1073 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001074 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001075 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001076
Bob Wilsonffde0802010-09-02 16:00:54 +00001077 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001078 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001079 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001080 case ARM::VLD1q64Pseudo:
Jim Grosbach10b90a92011-10-24 21:45:13 +00001081 case ARM::VLD1q8PseudoWB_register:
1082 case ARM::VLD1q16PseudoWB_register:
1083 case ARM::VLD1q32PseudoWB_register:
1084 case ARM::VLD1q64PseudoWB_register:
1085 case ARM::VLD1q8PseudoWB_fixed:
1086 case ARM::VLD1q16PseudoWB_fixed:
1087 case ARM::VLD1q32PseudoWB_fixed:
1088 case ARM::VLD1q64PseudoWB_fixed:
Bob Wilsonffde0802010-09-02 16:00:54 +00001089 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001090 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001091 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001092 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001093 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001094 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001095 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001096 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001097 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001098 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001099 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001100 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001101 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001102 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001103 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001104 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001105 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001106 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001107 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001108 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001109 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001110 case ARM::VLD3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001111 case ARM::VLD3q8oddPseudo:
1112 case ARM::VLD3q16oddPseudo:
1113 case ARM::VLD3q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001114 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001115 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001116 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001117 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001118 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001119 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001120 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001121 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001122 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001123 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001124 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001125 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001126 case ARM::VLD4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001127 case ARM::VLD4q8oddPseudo:
1128 case ARM::VLD4q16oddPseudo:
1129 case ARM::VLD4q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001130 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001131 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001132 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +00001133 case ARM::VLD1DUPq8Pseudo:
1134 case ARM::VLD1DUPq16Pseudo:
1135 case ARM::VLD1DUPq32Pseudo:
1136 case ARM::VLD1DUPq8Pseudo_UPD:
1137 case ARM::VLD1DUPq16Pseudo_UPD:
1138 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001139 case ARM::VLD2DUPd8Pseudo:
1140 case ARM::VLD2DUPd16Pseudo:
1141 case ARM::VLD2DUPd32Pseudo:
1142 case ARM::VLD2DUPd8Pseudo_UPD:
1143 case ARM::VLD2DUPd16Pseudo_UPD:
1144 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +00001145 case ARM::VLD3DUPd8Pseudo:
1146 case ARM::VLD3DUPd16Pseudo:
1147 case ARM::VLD3DUPd32Pseudo:
1148 case ARM::VLD3DUPd8Pseudo_UPD:
1149 case ARM::VLD3DUPd16Pseudo_UPD:
1150 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001151 case ARM::VLD4DUPd8Pseudo:
1152 case ARM::VLD4DUPd16Pseudo:
1153 case ARM::VLD4DUPd32Pseudo:
1154 case ARM::VLD4DUPd8Pseudo_UPD:
1155 case ARM::VLD4DUPd16Pseudo_UPD:
1156 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001157 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001158 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001159
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001160 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001161 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001162 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001163 case ARM::VST1q64Pseudo:
Jim Grosbach4334e032011-10-31 21:50:31 +00001164 case ARM::VST1q8PseudoWB_fixed:
1165 case ARM::VST1q16PseudoWB_fixed:
1166 case ARM::VST1q32PseudoWB_fixed:
1167 case ARM::VST1q64PseudoWB_fixed:
1168 case ARM::VST1q8PseudoWB_register:
1169 case ARM::VST1q16PseudoWB_register:
1170 case ARM::VST1q32PseudoWB_register:
1171 case ARM::VST1q64PseudoWB_register:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001172 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001173 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001174 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001175 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001176 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001177 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001178 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001179 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001180 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001181 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001182 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001183 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001184 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001185 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001186 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001187 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001188 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001189 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001190 case ARM::VST3d32Pseudo_UPD:
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001191 case ARM::VST1d64TPseudoWB_fixed:
1192 case ARM::VST1d64TPseudoWB_register:
Bob Wilson01ba4612010-08-26 18:51:29 +00001193 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001194 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001195 case ARM::VST3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001196 case ARM::VST3q8oddPseudo:
1197 case ARM::VST3q16oddPseudo:
1198 case ARM::VST3q32oddPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001199 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001200 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001201 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001202 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001203 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001204 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001205 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001206 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001207 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001208 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001209 case ARM::VST1d64QPseudoWB_fixed:
1210 case ARM::VST1d64QPseudoWB_register:
Bob Wilson709d5922010-08-25 23:27:42 +00001211 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001212 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001213 case ARM::VST4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001214 case ARM::VST4q8oddPseudo:
1215 case ARM::VST4q16oddPseudo:
1216 case ARM::VST4q32oddPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001217 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001218 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001219 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001220 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001221 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001222
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001223 case ARM::VLD1LNq8Pseudo:
1224 case ARM::VLD1LNq16Pseudo:
1225 case ARM::VLD1LNq32Pseudo:
1226 case ARM::VLD1LNq8Pseudo_UPD:
1227 case ARM::VLD1LNq16Pseudo_UPD:
1228 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001229 case ARM::VLD2LNd8Pseudo:
1230 case ARM::VLD2LNd16Pseudo:
1231 case ARM::VLD2LNd32Pseudo:
1232 case ARM::VLD2LNq16Pseudo:
1233 case ARM::VLD2LNq32Pseudo:
1234 case ARM::VLD2LNd8Pseudo_UPD:
1235 case ARM::VLD2LNd16Pseudo_UPD:
1236 case ARM::VLD2LNd32Pseudo_UPD:
1237 case ARM::VLD2LNq16Pseudo_UPD:
1238 case ARM::VLD2LNq32Pseudo_UPD:
1239 case ARM::VLD3LNd8Pseudo:
1240 case ARM::VLD3LNd16Pseudo:
1241 case ARM::VLD3LNd32Pseudo:
1242 case ARM::VLD3LNq16Pseudo:
1243 case ARM::VLD3LNq32Pseudo:
1244 case ARM::VLD3LNd8Pseudo_UPD:
1245 case ARM::VLD3LNd16Pseudo_UPD:
1246 case ARM::VLD3LNd32Pseudo_UPD:
1247 case ARM::VLD3LNq16Pseudo_UPD:
1248 case ARM::VLD3LNq32Pseudo_UPD:
1249 case ARM::VLD4LNd8Pseudo:
1250 case ARM::VLD4LNd16Pseudo:
1251 case ARM::VLD4LNd32Pseudo:
1252 case ARM::VLD4LNq16Pseudo:
1253 case ARM::VLD4LNq32Pseudo:
1254 case ARM::VLD4LNd8Pseudo_UPD:
1255 case ARM::VLD4LNd16Pseudo_UPD:
1256 case ARM::VLD4LNd32Pseudo_UPD:
1257 case ARM::VLD4LNq16Pseudo_UPD:
1258 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001259 case ARM::VST1LNq8Pseudo:
1260 case ARM::VST1LNq16Pseudo:
1261 case ARM::VST1LNq32Pseudo:
1262 case ARM::VST1LNq8Pseudo_UPD:
1263 case ARM::VST1LNq16Pseudo_UPD:
1264 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001265 case ARM::VST2LNd8Pseudo:
1266 case ARM::VST2LNd16Pseudo:
1267 case ARM::VST2LNd32Pseudo:
1268 case ARM::VST2LNq16Pseudo:
1269 case ARM::VST2LNq32Pseudo:
1270 case ARM::VST2LNd8Pseudo_UPD:
1271 case ARM::VST2LNd16Pseudo_UPD:
1272 case ARM::VST2LNd32Pseudo_UPD:
1273 case ARM::VST2LNq16Pseudo_UPD:
1274 case ARM::VST2LNq32Pseudo_UPD:
1275 case ARM::VST3LNd8Pseudo:
1276 case ARM::VST3LNd16Pseudo:
1277 case ARM::VST3LNd32Pseudo:
1278 case ARM::VST3LNq16Pseudo:
1279 case ARM::VST3LNq32Pseudo:
1280 case ARM::VST3LNd8Pseudo_UPD:
1281 case ARM::VST3LNd16Pseudo_UPD:
1282 case ARM::VST3LNd32Pseudo_UPD:
1283 case ARM::VST3LNq16Pseudo_UPD:
1284 case ARM::VST3LNq32Pseudo_UPD:
1285 case ARM::VST4LNd8Pseudo:
1286 case ARM::VST4LNd16Pseudo:
1287 case ARM::VST4LNd32Pseudo:
1288 case ARM::VST4LNq16Pseudo:
1289 case ARM::VST4LNq32Pseudo:
1290 case ARM::VST4LNd8Pseudo_UPD:
1291 case ARM::VST4LNd16Pseudo_UPD:
1292 case ARM::VST4LNd32Pseudo_UPD:
1293 case ARM::VST4LNq16Pseudo_UPD:
1294 case ARM::VST4LNq32Pseudo_UPD:
1295 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001296 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001297
Evan Cheng9fe20092011-01-20 08:34:58 +00001298 case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false, 2); return true;
1299 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false, 3); return true;
1300 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false, 4); return true;
1301 case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true, 2); return true;
1302 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true, 3); return true;
1303 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true, 4); return true;
1304 }
Bob Wilson709d5922010-08-25 23:27:42 +00001305
Evan Cheng9fe20092011-01-20 08:34:58 +00001306 return false;
1307}
1308
1309bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1310 bool Modified = false;
1311
1312 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1313 while (MBBI != E) {
1314 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1315 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001316 MBBI = NMBBI;
1317 }
1318
1319 return Modified;
1320}
1321
1322bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001323 const TargetMachine &TM = MF.getTarget();
1324 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1325 TRI = TM.getRegisterInfo();
1326 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001327 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001328
1329 bool Modified = false;
1330 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1331 ++MFI)
1332 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +00001333 if (VerifyARMPseudo)
1334 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Chengb9803a82009-11-06 23:52:48 +00001335 return Modified;
1336}
1337
1338/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1339/// expansion pass.
1340FunctionPass *llvm::createARMExpandPseudoPass() {
1341 return new ARMExpandPseudo();
1342}