blob: 8a0673feb641ad119481dd0b8a410af402ba82d9 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
37
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka2b861be2012-10-19 21:47:33 +000040STATISTIC(NumTailCalls, "Number of tail calls");
41
42static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000043LargeGOT("mxgot", cl::Hidden,
44 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
45
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000046static const uint16_t O32IntRegs[4] = {
47 Mips::A0, Mips::A1, Mips::A2, Mips::A3
48};
49
50static const uint16_t Mips64IntRegs[8] = {
51 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
52 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
53};
54
55static const uint16_t Mips64DPRegs[8] = {
56 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
57 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
58};
59
Jia Liubb481f82012-02-28 07:46:26 +000060// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000061// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000062// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000063static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000064 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000065 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000066
Akira Hatanakad6bc5232011-12-05 21:26:34 +000067 Size = CountPopulation_64(I);
68 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000069 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000070}
71
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000072SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000073 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
74 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
75}
76
Akira Hatanaka6b28b802012-11-21 20:26:38 +000077static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
78 EVT Ty = Op.getValueType();
79
80 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
81 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
82 Flag);
83 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
84 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
85 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
86 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
87 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
88 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
89 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
90 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
91 N->getOffset(), Flag);
92
93 llvm_unreachable("Unexpected node type.");
94 return SDValue();
95}
96
97static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
98 DebugLoc DL = Op.getDebugLoc();
99 EVT Ty = Op.getValueType();
100 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
101 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
102 return DAG.getNode(ISD::ADD, DL, Ty,
103 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
104 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
105}
106
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000107SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
108 bool HasMips64) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000109 DebugLoc DL = Op.getDebugLoc();
110 EVT Ty = Op.getValueType();
111 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000112 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000113 getTargetNode(Op, DAG, GOTFlag));
114 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
115 MachinePointerInfo::getGOT(), false, false, false,
116 0);
117 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
118 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
119 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
120}
121
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000122SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
123 unsigned Flag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000124 DebugLoc DL = Op.getDebugLoc();
125 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000126 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000127 getTargetNode(Op, DAG, Flag));
128 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
129 MachinePointerInfo::getGOT(), false, false, false, 0);
130}
131
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000132SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
133 unsigned HiFlag,
134 unsigned LoFlag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000135 DebugLoc DL = Op.getDebugLoc();
136 EVT Ty = Op.getValueType();
137 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000138 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000139 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
140 getTargetNode(Op, DAG, LoFlag));
141 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
142 MachinePointerInfo::getGOT(), false, false, false, 0);
143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
146 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000147 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000148 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000149 case MipsISD::Hi: return "MipsISD::Hi";
150 case MipsISD::Lo: return "MipsISD::Lo";
151 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000152 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000153 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000154 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000155 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
156 case MipsISD::FPCmp: return "MipsISD::FPCmp";
157 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
158 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
159 case MipsISD::FPRound: return "MipsISD::FPRound";
Akira Hatanakadd958922013-03-30 01:14:04 +0000160 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
161 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
162 case MipsISD::Mult: return "MipsISD::Mult";
163 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000164 case MipsISD::MAdd: return "MipsISD::MAdd";
165 case MipsISD::MAddu: return "MipsISD::MAddu";
166 case MipsISD::MSub: return "MipsISD::MSub";
167 case MipsISD::MSubu: return "MipsISD::MSubu";
168 case MipsISD::DivRem: return "MipsISD::DivRem";
169 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000170 case MipsISD::DivRem16: return "MipsISD::DivRem16";
171 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000172 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
173 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000174 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000175 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000176 case MipsISD::Ext: return "MipsISD::Ext";
177 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000178 case MipsISD::LWL: return "MipsISD::LWL";
179 case MipsISD::LWR: return "MipsISD::LWR";
180 case MipsISD::SWL: return "MipsISD::SWL";
181 case MipsISD::SWR: return "MipsISD::SWR";
182 case MipsISD::LDL: return "MipsISD::LDL";
183 case MipsISD::LDR: return "MipsISD::LDR";
184 case MipsISD::SDL: return "MipsISD::SDL";
185 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000186 case MipsISD::EXTP: return "MipsISD::EXTP";
187 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
188 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
189 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
190 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
191 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
192 case MipsISD::SHILO: return "MipsISD::SHILO";
193 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
194 case MipsISD::MULT: return "MipsISD::MULT";
195 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000196 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000197 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
198 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
199 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka97a62bf2013-04-19 23:21:32 +0000200 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
201 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
202 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000203 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000204 }
205}
206
207MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000208MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000209 : TargetLowering(TM, new MipsTargetObjectFile()),
210 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000211 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
212 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000213 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000214 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000215 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000216 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000217
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000218 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
220 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
221 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222
Eli Friedman6055a6a2009-07-17 04:07:24 +0000223 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
225 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000226
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000227 // Used by legalize types to correctly generate the setcc result.
228 // Without this, every float setcc comes with a AND/OR with the result,
229 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000230 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000232
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000233 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000234 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000236 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
238 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
239 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
240 setOperationAction(ISD::SELECT, MVT::f32, Custom);
241 setOperationAction(ISD::SELECT, MVT::f64, Custom);
242 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000243 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
244 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000245 setOperationAction(ISD::SETCC, MVT::f32, Custom);
246 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000248 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000249 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
250 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000251
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000252 if (!TM.Options.NoNaNsFPMath) {
253 setOperationAction(ISD::FABS, MVT::f32, Custom);
254 setOperationAction(ISD::FABS, MVT::f64, Custom);
255 }
256
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000257 if (HasMips64) {
258 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
259 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
260 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
261 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
262 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
263 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000264 setOperationAction(ISD::LOAD, MVT::i64, Custom);
265 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000266 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000267
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000268 if (!HasMips64) {
269 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
270 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
271 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
272 }
273
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000274 setOperationAction(ISD::ADD, MVT::i32, Custom);
275 if (HasMips64)
276 setOperationAction(ISD::ADD, MVT::i64, Custom);
277
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000278 setOperationAction(ISD::SDIV, MVT::i32, Expand);
279 setOperationAction(ISD::SREM, MVT::i32, Expand);
280 setOperationAction(ISD::UDIV, MVT::i32, Expand);
281 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000282 setOperationAction(ISD::SDIV, MVT::i64, Expand);
283 setOperationAction(ISD::SREM, MVT::i64, Expand);
284 setOperationAction(ISD::UDIV, MVT::i64, Expand);
285 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000286
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000287 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000288 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
290 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
291 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
293 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000294 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000296 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
298 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000299 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000301 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000302 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
303 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
304 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
305 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000307 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000308 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
309 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000310
Akira Hatanaka56633442011-09-20 23:53:09 +0000311 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000312 setOperationAction(ISD::ROTR, MVT::i32, Expand);
313
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000314 if (!Subtarget->hasMips64r2())
315 setOperationAction(ISD::ROTR, MVT::i64, Expand);
316
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000318 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000320 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000321 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
322 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
324 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000325 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FLOG, MVT::f32, Expand);
327 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
328 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
329 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000330 setOperationAction(ISD::FMA, MVT::f32, Expand);
331 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000332 setOperationAction(ISD::FREM, MVT::f32, Expand);
333 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000334
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000335 if (!TM.Options.NoNaNsFPMath) {
336 setOperationAction(ISD::FNEG, MVT::f32, Expand);
337 setOperationAction(ISD::FNEG, MVT::f64, Expand);
338 }
339
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000340 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000341 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000342 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000343 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000344
Akira Hatanaka544cc212013-01-30 00:26:49 +0000345 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
346
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000347 setOperationAction(ISD::VAARG, MVT::Other, Expand);
348 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
349 setOperationAction(ISD::VAEND, MVT::Other, Expand);
350
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000351 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
353 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000354
Jia Liubb481f82012-02-28 07:46:26 +0000355 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
356 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
357 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
358 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000359
Eli Friedman26689ac2011-08-03 21:06:02 +0000360 setInsertFencesForAtomic(true);
361
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000362 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
364 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000365 }
366
Akira Hatanakac79507a2011-12-21 00:20:27 +0000367 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000369 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
370 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000371
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000372 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000374 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
375 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000376
Akira Hatanaka7664f052012-06-02 00:04:42 +0000377 if (HasMips64) {
378 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
379 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
380 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
381 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
382 }
383
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000384 setTargetDAGCombine(ISD::SDIVREM);
385 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000386 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000387 setTargetDAGCombine(ISD::AND);
388 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000389 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000390
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000391 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000392
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000393 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000394
Akira Hatanaka590baca2012-02-02 03:13:40 +0000395 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
396 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000397
Jim Grosbach3450f802013-02-20 21:13:59 +0000398 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000399}
400
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000401const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
402 if (TM.getSubtargetImpl()->inMips16Mode())
403 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000404
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000405 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000406}
407
Duncan Sands28b77e92011-09-06 19:07:46 +0000408EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000409 if (!VT.isVector())
410 return MVT::i32;
411 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000412}
413
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000414static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000415 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000416 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000417 if (DCI.isBeforeLegalizeOps())
418 return SDValue();
419
Akira Hatanakadda4a072011-10-03 21:06:13 +0000420 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000421 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
422 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000423 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
424 MipsISD::DivRemU16;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000425 DebugLoc DL = N->getDebugLoc();
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000426
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000427 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000428 N->getOperand(0), N->getOperand(1));
429 SDValue InChain = DAG.getEntryNode();
430 SDValue InGlue = DivRem;
431
432 // insert MFLO
433 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000434 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000435 InGlue);
436 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
437 InChain = CopyFromLo.getValue(1);
438 InGlue = CopyFromLo.getValue(2);
439 }
440
441 // insert MFHI
442 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000443 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000444 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000445 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
446 }
447
448 return SDValue();
449}
450
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000451static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000452 switch (CC) {
453 default: llvm_unreachable("Unknown fp condition code!");
454 case ISD::SETEQ:
455 case ISD::SETOEQ: return Mips::FCOND_OEQ;
456 case ISD::SETUNE: return Mips::FCOND_UNE;
457 case ISD::SETLT:
458 case ISD::SETOLT: return Mips::FCOND_OLT;
459 case ISD::SETGT:
460 case ISD::SETOGT: return Mips::FCOND_OGT;
461 case ISD::SETLE:
462 case ISD::SETOLE: return Mips::FCOND_OLE;
463 case ISD::SETGE:
464 case ISD::SETOGE: return Mips::FCOND_OGE;
465 case ISD::SETULT: return Mips::FCOND_ULT;
466 case ISD::SETULE: return Mips::FCOND_ULE;
467 case ISD::SETUGT: return Mips::FCOND_UGT;
468 case ISD::SETUGE: return Mips::FCOND_UGE;
469 case ISD::SETUO: return Mips::FCOND_UN;
470 case ISD::SETO: return Mips::FCOND_OR;
471 case ISD::SETNE:
472 case ISD::SETONE: return Mips::FCOND_ONE;
473 case ISD::SETUEQ: return Mips::FCOND_UEQ;
474 }
475}
476
477
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000478/// This function returns true if the floating point conditional branches and
479/// conditional moves which use condition code CC should be inverted.
480static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000481 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
482 return false;
483
Akira Hatanaka82099682011-12-19 19:52:25 +0000484 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
485 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000486
Akira Hatanaka82099682011-12-19 19:52:25 +0000487 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000488}
489
490// Creates and returns an FPCmp node from a setcc node.
491// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000492static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000493 // must be a SETCC node
494 if (Op.getOpcode() != ISD::SETCC)
495 return Op;
496
497 SDValue LHS = Op.getOperand(0);
498
499 if (!LHS.getValueType().isFloatingPoint())
500 return Op;
501
502 SDValue RHS = Op.getOperand(1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000503 DebugLoc DL = Op.getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000504
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000505 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
506 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000507 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
508
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000509 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000510 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000511}
512
513// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000514static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000515 SDValue False, DebugLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000516 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
517 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000518
519 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
520 True.getValueType(), True, False, Cond);
521}
522
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000523static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000524 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000525 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000526 if (DCI.isBeforeLegalizeOps())
527 return SDValue();
528
529 SDValue SetCC = N->getOperand(0);
530
531 if ((SetCC.getOpcode() != ISD::SETCC) ||
532 !SetCC.getOperand(0).getValueType().isInteger())
533 return SDValue();
534
535 SDValue False = N->getOperand(2);
536 EVT FalseTy = False.getValueType();
537
538 if (!FalseTy.isInteger())
539 return SDValue();
540
541 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
542
543 if (!CN || CN->getZExtValue())
544 return SDValue();
545
546 const DebugLoc DL = N->getDebugLoc();
547 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
548 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000549
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000550 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
551 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000552
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000553 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
554}
555
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000556static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000557 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000558 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000559 // Pattern match EXT.
560 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
561 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000562 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000563 return SDValue();
564
565 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000566 unsigned ShiftRightOpc = ShiftRight.getOpcode();
567
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000568 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000569 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000570 return SDValue();
571
572 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000573 ConstantSDNode *CN;
574 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
575 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000576
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000577 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000578 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000579
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000580 // Op's second operand must be a shifted mask.
581 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000582 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000583 return SDValue();
584
585 // Return if the shifted mask does not start at bit 0 or the sum of its size
586 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000587 EVT ValTy = N->getValueType(0);
588 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000589 return SDValue();
590
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000591 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000592 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000593 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000594}
Jia Liubb481f82012-02-28 07:46:26 +0000595
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000596static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000597 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000598 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000599 // Pattern match INS.
600 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000601 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000602 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000603 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000604 return SDValue();
605
606 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
607 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
608 ConstantSDNode *CN;
609
610 // See if Op's first operand matches (and $src1 , mask0).
611 if (And0.getOpcode() != ISD::AND)
612 return SDValue();
613
614 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000615 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000616 return SDValue();
617
618 // See if Op's second operand matches (and (shl $src, pos), mask1).
619 if (And1.getOpcode() != ISD::AND)
620 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000621
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000622 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000623 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000624 return SDValue();
625
626 // The shift masks must have the same position and size.
627 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
628 return SDValue();
629
630 SDValue Shl = And1.getOperand(0);
631 if (Shl.getOpcode() != ISD::SHL)
632 return SDValue();
633
634 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
635 return SDValue();
636
637 unsigned Shamt = CN->getZExtValue();
638
639 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000640 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000641 EVT ValTy = N->getValueType(0);
642 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000643 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000644
Akira Hatanaka82099682011-12-19 19:52:25 +0000645 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000646 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000647 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000648}
Jia Liubb481f82012-02-28 07:46:26 +0000649
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000650static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000651 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000652 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000653 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
654
655 if (DCI.isBeforeLegalizeOps())
656 return SDValue();
657
658 SDValue Add = N->getOperand(1);
659
660 if (Add.getOpcode() != ISD::ADD)
661 return SDValue();
662
663 SDValue Lo = Add.getOperand(1);
664
665 if ((Lo.getOpcode() != MipsISD::Lo) ||
666 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
667 return SDValue();
668
669 EVT ValTy = N->getValueType(0);
670 DebugLoc DL = N->getDebugLoc();
671
672 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
673 Add.getOperand(0));
674 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
675}
676
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000677SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000678 const {
679 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000680 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000681
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000682 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000683 default: break;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000684 case ISD::SDIVREM:
685 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000686 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000687 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000688 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000689 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000690 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000691 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000692 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000693 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000694 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000695 }
696
697 return SDValue();
698}
699
Akira Hatanakab430cec2012-09-21 23:58:31 +0000700void
701MipsTargetLowering::LowerOperationWrapper(SDNode *N,
702 SmallVectorImpl<SDValue> &Results,
703 SelectionDAG &DAG) const {
704 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
705
706 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
707 Results.push_back(Res.getValue(I));
708}
709
710void
711MipsTargetLowering::ReplaceNodeResults(SDNode *N,
712 SmallVectorImpl<SDValue> &Results,
713 SelectionDAG &DAG) const {
Akira Hatanaka13ec4812013-04-30 21:17:07 +0000714 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakab430cec2012-09-21 23:58:31 +0000715}
716
Dan Gohman475871a2008-07-27 21:46:04 +0000717SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000718LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000719{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000720 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000721 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000722 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
723 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
724 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
725 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
726 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
727 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
728 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
729 case ISD::SELECT: return lowerSELECT(Op, DAG);
730 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
731 case ISD::SETCC: return lowerSETCC(Op, DAG);
732 case ISD::VASTART: return lowerVASTART(Op, DAG);
733 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
734 case ISD::FABS: return lowerFABS(Op, DAG);
735 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
736 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
737 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000738 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
739 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
740 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
741 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
742 case ISD::LOAD: return lowerLOAD(Op, DAG);
743 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000744 case ISD::ADD: return lowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000745 }
Dan Gohman475871a2008-07-27 21:46:04 +0000746 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000747}
748
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000749//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000750// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000751//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000753// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000754// MachineFunction as a live in value. It also creates a corresponding
755// virtual register for it.
756static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000757addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000758{
Chris Lattner84bc5422007-12-31 04:13:23 +0000759 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
760 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000761 return VReg;
762}
763
Akira Hatanaka01f70892012-09-27 02:15:57 +0000764MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000765MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000766 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000767 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000768 default:
769 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000770 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000771 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000772 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000773 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000774 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000775 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000776 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000777 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000778 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000779 case Mips::ATOMIC_LOAD_ADD_I64:
780 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000781 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000782
783 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000784 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000785 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000786 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000787 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000788 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000789 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000790 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000791 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000792 case Mips::ATOMIC_LOAD_AND_I64:
793 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000794 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000795
796 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000797 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000798 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000799 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000800 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000801 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000802 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000803 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000804 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000805 case Mips::ATOMIC_LOAD_OR_I64:
806 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000807 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000808
809 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000810 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000811 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000812 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000813 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000814 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000815 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000816 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000817 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000818 case Mips::ATOMIC_LOAD_XOR_I64:
819 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000820 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000821
822 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000823 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000824 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000825 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000826 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000827 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000828 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000829 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000830 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000831 case Mips::ATOMIC_LOAD_NAND_I64:
832 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000833 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834
835 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000836 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000837 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000838 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000839 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000840 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000841 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000842 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000843 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000844 case Mips::ATOMIC_LOAD_SUB_I64:
845 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000846 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000847
848 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000849 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000850 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000851 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000852 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000853 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000854 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000855 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000856 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_SWAP_I64:
858 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000859 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000860
861 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000863 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000864 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000865 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000866 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000867 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000868 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000869 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_CMP_SWAP_I64:
871 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000872 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000873 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000874}
875
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
877// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
878MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000879MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000880 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000881 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000882 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000883
884 MachineFunction *MF = BB->getParent();
885 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000886 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000887 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000888 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000889 unsigned LL, SC, AND, NOR, ZERO, BEQ;
890
891 if (Size == 4) {
892 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
893 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
894 AND = Mips::AND;
895 NOR = Mips::NOR;
896 ZERO = Mips::ZERO;
897 BEQ = Mips::BEQ;
898 }
899 else {
900 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
901 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
902 AND = Mips::AND64;
903 NOR = Mips::NOR64;
904 ZERO = Mips::ZERO_64;
905 BEQ = Mips::BEQ64;
906 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907
Akira Hatanaka4061da12011-07-19 20:11:17 +0000908 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000909 unsigned Ptr = MI->getOperand(1).getReg();
910 unsigned Incr = MI->getOperand(2).getReg();
911
Akira Hatanaka4061da12011-07-19 20:11:17 +0000912 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
913 unsigned AndRes = RegInfo.createVirtualRegister(RC);
914 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915
916 // insert new blocks after the current block
917 const BasicBlock *LLVM_BB = BB->getBasicBlock();
918 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
919 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
920 MachineFunction::iterator It = BB;
921 ++It;
922 MF->insert(It, loopMBB);
923 MF->insert(It, exitMBB);
924
925 // Transfer the remainder of BB and its successor edges to exitMBB.
926 exitMBB->splice(exitMBB->begin(), BB,
927 llvm::next(MachineBasicBlock::iterator(MI)),
928 BB->end());
929 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
930
931 // thisMBB:
932 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000933 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000934 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000935 loopMBB->addSuccessor(loopMBB);
936 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000937
938 // loopMBB:
939 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000940 // <binop> storeval, oldval, incr
941 // sc success, storeval, 0(ptr)
942 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000944 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000945 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000946 // and andres, oldval, incr
947 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000948 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
949 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000950 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000951 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000952 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000953 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000954 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000955 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000956 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
957 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000958
959 MI->eraseFromParent(); // The instruction is gone now.
960
Akira Hatanaka939ece12011-07-19 03:42:13 +0000961 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000962}
963
964MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000965MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000966 MachineBasicBlock *BB,
967 unsigned Size, unsigned BinOpcode,
968 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969 assert((Size == 1 || Size == 2) &&
970 "Unsupported size for EmitAtomicBinaryPartial.");
971
972 MachineFunction *MF = BB->getParent();
973 MachineRegisterInfo &RegInfo = MF->getRegInfo();
974 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
975 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000976 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000977 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
978 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000979
980 unsigned Dest = MI->getOperand(0).getReg();
981 unsigned Ptr = MI->getOperand(1).getReg();
982 unsigned Incr = MI->getOperand(2).getReg();
983
Akira Hatanaka4061da12011-07-19 20:11:17 +0000984 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
985 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986 unsigned Mask = RegInfo.createVirtualRegister(RC);
987 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000988 unsigned NewVal = RegInfo.createVirtualRegister(RC);
989 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000991 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
992 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
993 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
994 unsigned AndRes = RegInfo.createVirtualRegister(RC);
995 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000996 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000997 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
998 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
999 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1000 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1001 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001002
1003 // insert new blocks after the current block
1004 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1005 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001006 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001007 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1008 MachineFunction::iterator It = BB;
1009 ++It;
1010 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001011 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012 MF->insert(It, exitMBB);
1013
1014 // Transfer the remainder of BB and its successor edges to exitMBB.
1015 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001016 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001017 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1018
Akira Hatanaka81b44112011-07-19 17:09:53 +00001019 BB->addSuccessor(loopMBB);
1020 loopMBB->addSuccessor(loopMBB);
1021 loopMBB->addSuccessor(sinkMBB);
1022 sinkMBB->addSuccessor(exitMBB);
1023
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001024 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001025 // addiu masklsb2,$0,-4 # 0xfffffffc
1026 // and alignedaddr,ptr,masklsb2
1027 // andi ptrlsb2,ptr,3
1028 // sll shiftamt,ptrlsb2,3
1029 // ori maskupper,$0,255 # 0xff
1030 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001031 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001032 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001033
1034 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001035 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001036 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001037 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001038 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001039 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1040 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1041 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001042 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001043 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001044 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001045 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1046 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001047
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001048 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001049 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001050 // ll oldval,0(alignedaddr)
1051 // binop binopres,oldval,incr2
1052 // and newval,binopres,mask
1053 // and maskedoldval0,oldval,mask2
1054 // or storeval,maskedoldval0,newval
1055 // sc success,storeval,0(alignedaddr)
1056 // beq success,$0,loopMBB
1057
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001058 // atomic.swap
1059 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001060 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001061 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001062 // and maskedoldval0,oldval,mask2
1063 // or storeval,maskedoldval0,newval
1064 // sc success,storeval,0(alignedaddr)
1065 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001066
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001067 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001068 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001070 // and andres, oldval, incr2
1071 // nor binopres, $0, andres
1072 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001073 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1074 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001075 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001076 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001077 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001078 // <binop> binopres, oldval, incr2
1079 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001080 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1081 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001082 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001083 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001084 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001085 }
Jia Liubb481f82012-02-28 07:46:26 +00001086
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001087 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001088 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001089 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001090 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001091 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001092 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001093 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001094 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001095
Akira Hatanaka939ece12011-07-19 03:42:13 +00001096 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001097 // and maskedoldval1,oldval,mask
1098 // srl srlres,maskedoldval1,shiftamt
1099 // sll sllres,srlres,24
1100 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001101 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001102 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001103
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001104 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001105 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001106 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001107 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001108 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001109 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001110 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001111 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001112
1113 MI->eraseFromParent(); // The instruction is gone now.
1114
Akira Hatanaka939ece12011-07-19 03:42:13 +00001115 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001116}
1117
1118MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001119MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001120 MachineBasicBlock *BB,
1121 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001122 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123
1124 MachineFunction *MF = BB->getParent();
1125 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001126 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001127 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001128 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001129 unsigned LL, SC, ZERO, BNE, BEQ;
1130
1131 if (Size == 4) {
1132 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1133 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1134 ZERO = Mips::ZERO;
1135 BNE = Mips::BNE;
1136 BEQ = Mips::BEQ;
1137 }
1138 else {
1139 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1140 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1141 ZERO = Mips::ZERO_64;
1142 BNE = Mips::BNE64;
1143 BEQ = Mips::BEQ64;
1144 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001145
1146 unsigned Dest = MI->getOperand(0).getReg();
1147 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001148 unsigned OldVal = MI->getOperand(2).getReg();
1149 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150
Akira Hatanaka4061da12011-07-19 20:11:17 +00001151 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001152
1153 // insert new blocks after the current block
1154 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1155 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1156 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1157 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1158 MachineFunction::iterator It = BB;
1159 ++It;
1160 MF->insert(It, loop1MBB);
1161 MF->insert(It, loop2MBB);
1162 MF->insert(It, exitMBB);
1163
1164 // Transfer the remainder of BB and its successor edges to exitMBB.
1165 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001166 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001167 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1168
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001169 // thisMBB:
1170 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001173 loop1MBB->addSuccessor(exitMBB);
1174 loop1MBB->addSuccessor(loop2MBB);
1175 loop2MBB->addSuccessor(loop1MBB);
1176 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001177
1178 // loop1MBB:
1179 // ll dest, 0(ptr)
1180 // bne dest, oldval, exitMBB
1181 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001182 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1183 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001184 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001185
1186 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001187 // sc success, newval, 0(ptr)
1188 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001189 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001190 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001191 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001192 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001193 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001194
1195 MI->eraseFromParent(); // The instruction is gone now.
1196
Akira Hatanaka939ece12011-07-19 03:42:13 +00001197 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001198}
1199
1200MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001201MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001202 MachineBasicBlock *BB,
1203 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001204 assert((Size == 1 || Size == 2) &&
1205 "Unsupported size for EmitAtomicCmpSwapPartial.");
1206
1207 MachineFunction *MF = BB->getParent();
1208 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1209 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1210 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001211 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001212 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1213 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001214
1215 unsigned Dest = MI->getOperand(0).getReg();
1216 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001217 unsigned CmpVal = MI->getOperand(2).getReg();
1218 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001219
Akira Hatanaka4061da12011-07-19 20:11:17 +00001220 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1221 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001222 unsigned Mask = RegInfo.createVirtualRegister(RC);
1223 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001224 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1225 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1226 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1227 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1228 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1229 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1230 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1231 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1232 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1233 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1234 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1235 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1236 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1237 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001238
1239 // insert new blocks after the current block
1240 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1241 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1242 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001243 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001244 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1245 MachineFunction::iterator It = BB;
1246 ++It;
1247 MF->insert(It, loop1MBB);
1248 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001249 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250 MF->insert(It, exitMBB);
1251
1252 // Transfer the remainder of BB and its successor edges to exitMBB.
1253 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001254 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001255 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1256
Akira Hatanaka81b44112011-07-19 17:09:53 +00001257 BB->addSuccessor(loop1MBB);
1258 loop1MBB->addSuccessor(sinkMBB);
1259 loop1MBB->addSuccessor(loop2MBB);
1260 loop2MBB->addSuccessor(loop1MBB);
1261 loop2MBB->addSuccessor(sinkMBB);
1262 sinkMBB->addSuccessor(exitMBB);
1263
Akira Hatanaka70564a92011-07-19 18:14:26 +00001264 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001265 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001266 // addiu masklsb2,$0,-4 # 0xfffffffc
1267 // and alignedaddr,ptr,masklsb2
1268 // andi ptrlsb2,ptr,3
1269 // sll shiftamt,ptrlsb2,3
1270 // ori maskupper,$0,255 # 0xff
1271 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001273 // andi maskedcmpval,cmpval,255
1274 // sll shiftedcmpval,maskedcmpval,shiftamt
1275 // andi maskednewval,newval,255
1276 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001277 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001278 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001279 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001280 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001281 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001282 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1283 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1284 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001285 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001286 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001287 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001288 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1289 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001290 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001291 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001292 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001293 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001294 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001295 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001296 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001297
1298 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001299 // ll oldval,0(alginedaddr)
1300 // and maskedoldval0,oldval,mask
1301 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001302 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001303 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1304 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001305 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001306 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001307 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001308
1309 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001310 // and maskedoldval1,oldval,mask2
1311 // or storeval,maskedoldval1,shiftednewval
1312 // sc success,storeval,0(alignedaddr)
1313 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001314 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001315 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001316 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001317 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001318 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001319 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001320 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001321 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001322 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001323
Akira Hatanaka939ece12011-07-19 03:42:13 +00001324 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001325 // srl srlres,maskedoldval0,shiftamt
1326 // sll sllres,srlres,24
1327 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001328 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001329 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001330
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001331 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001332 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001333 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001334 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001335 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001336 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001337
1338 MI->eraseFromParent(); // The instruction is gone now.
1339
Akira Hatanaka939ece12011-07-19 03:42:13 +00001340 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001341}
1342
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001343//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001344// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001345//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001346SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001347 SDValue Chain = Op.getOperand(0);
1348 SDValue Table = Op.getOperand(1);
1349 SDValue Index = Op.getOperand(2);
1350 DebugLoc DL = Op.getDebugLoc();
1351 EVT PTy = getPointerTy();
1352 unsigned EntrySize =
1353 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1354
1355 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1356 DAG.getConstant(EntrySize, PTy));
1357 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1358
1359 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1360 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1361 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1362 0);
1363 Chain = Addr.getValue(1);
1364
1365 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1366 // For PIC, the sequence is:
1367 // BRIND(load(Jumptable + index) + RelocBase)
1368 // RelocBase can be JumpTable, GOT or some sort of global base.
1369 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1370 getPICJumpTableRelocBase(Table, DAG));
1371 }
1372
1373 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1374}
1375
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001376SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001377lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001378{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001379 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001380 // the block to branch to if the condition is true.
1381 SDValue Chain = Op.getOperand(0);
1382 SDValue Dest = Op.getOperand(2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001383 DebugLoc DL = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001384
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001385 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001386
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001387 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001388 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001389 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001390
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001391 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001392 Mips::CondCode CC =
1393 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001394 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1395 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001396 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001397 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001398}
1399
1400SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001401lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001402{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001403 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001404
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001405 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001406 if (Cond.getOpcode() != MipsISD::FPCmp)
1407 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001408
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001409 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001410 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001411}
1412
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001413SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001414lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001415{
1416 DebugLoc DL = Op.getDebugLoc();
1417 EVT Ty = Op.getOperand(0).getValueType();
1418 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1419 Op.getOperand(0), Op.getOperand(1),
1420 Op.getOperand(4));
1421
1422 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1423 Op.getOperand(3));
1424}
1425
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001426SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1427 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001428
1429 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1430 "Floating point operand expected.");
1431
1432 SDValue True = DAG.getConstant(1, MVT::i32);
1433 SDValue False = DAG.getConstant(0, MVT::i32);
1434
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001435 return createCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001436}
1437
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001438SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001439 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001440 // FIXME there isn't actually debug info here
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001441 DebugLoc DL = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001442 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001443
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001444 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001445 const MipsTargetObjectFile &TLOF =
1446 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001447
Chris Lattnere3736f82009-08-13 05:41:27 +00001448 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001449 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001450 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001451 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001452 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001453 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001454 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001455 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001456 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001457
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001458 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001459 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001460 }
1461
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001462 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1463 return getAddrLocal(Op, DAG, HasMips64);
1464
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001465 if (LargeGOT)
1466 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1467 MipsII::MO_GOT_LO16);
1468
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001469 return getAddrGlobal(Op, DAG,
1470 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001471}
1472
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001473SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001474 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001475 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1476 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001477
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001478 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001479}
1480
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001481SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001482lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001483{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001484 // If the relocation model is PIC, use the General Dynamic TLS Model or
1485 // Local Dynamic TLS model, otherwise use the Initial Exec or
1486 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001487
1488 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001489 DebugLoc DL = GA->getDebugLoc();
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001490 const GlobalValue *GV = GA->getGlobal();
1491 EVT PtrVT = getPointerTy();
1492
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001493 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1494
1495 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001496 // General Dynamic and Local Dynamic TLS Model.
1497 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1498 : MipsII::MO_TLSGD;
1499
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001500 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1501 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1502 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001503 unsigned PtrSize = PtrVT.getSizeInBits();
1504 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1505
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001506 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001507
1508 ArgListTy Args;
1509 ArgListEntry Entry;
1510 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001511 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001512 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001513
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001514 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001515 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001516 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001517 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001518 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001519 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001520
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001521 SDValue Ret = CallResult.first;
1522
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001523 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001524 return Ret;
1525
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001526 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001527 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001528 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1529 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001530 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001531 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1532 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1533 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001534 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001535
1536 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001537 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001538 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001539 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001540 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001541 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001542 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001543 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001544 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001545 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001546 } else {
1547 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001548 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001549 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001550 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001551 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001552 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001553 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1554 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1555 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001556 }
1557
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001558 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1559 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001560}
1561
1562SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001563lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001564{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001565 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1566 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001567
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001568 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001569}
1570
Dan Gohman475871a2008-07-27 21:46:04 +00001571SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001572lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001573{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001574 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001575 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001576 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001578 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001579 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1581 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001582 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001583
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001584 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1585 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001586
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001587 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001588}
1589
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001590SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001591 MachineFunction &MF = DAG.getMachineFunction();
1592 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1593
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001594 DebugLoc DL = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001595 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1596 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001597
1598 // vastart just stores the address of the VarArgsFrameIndex slot into the
1599 // memory location argument.
1600 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001601 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001602 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001603}
Jia Liubb481f82012-02-28 07:46:26 +00001604
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001605static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001606 EVT TyX = Op.getOperand(0).getValueType();
1607 EVT TyY = Op.getOperand(1).getValueType();
1608 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1609 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1610 DebugLoc DL = Op.getDebugLoc();
1611 SDValue Res;
1612
1613 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1614 // to i32.
1615 SDValue X = (TyX == MVT::f32) ?
1616 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1617 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1618 Const1);
1619 SDValue Y = (TyY == MVT::f32) ?
1620 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1621 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1622 Const1);
1623
1624 if (HasR2) {
1625 // ext E, Y, 31, 1 ; extract bit31 of Y
1626 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1627 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1628 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1629 } else {
1630 // sll SllX, X, 1
1631 // srl SrlX, SllX, 1
1632 // srl SrlY, Y, 31
1633 // sll SllY, SrlX, 31
1634 // or Or, SrlX, SllY
1635 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1636 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1637 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1638 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1639 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1640 }
1641
1642 if (TyX == MVT::f32)
1643 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1644
1645 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1646 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1647 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001648}
1649
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001650static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001651 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1652 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1653 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1654 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1655 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001656
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001657 // Bitcast to integer nodes.
1658 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1659 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001660
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001661 if (HasR2) {
1662 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1663 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1664 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1665 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001666
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001667 if (WidthX > WidthY)
1668 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1669 else if (WidthY > WidthX)
1670 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001671
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001672 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1673 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1674 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1675 }
1676
1677 // (d)sll SllX, X, 1
1678 // (d)srl SrlX, SllX, 1
1679 // (d)srl SrlY, Y, width(Y)-1
1680 // (d)sll SllY, SrlX, width(Y)-1
1681 // or Or, SrlX, SllY
1682 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1683 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1684 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1685 DAG.getConstant(WidthY - 1, MVT::i32));
1686
1687 if (WidthX > WidthY)
1688 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1689 else if (WidthY > WidthX)
1690 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1691
1692 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1693 DAG.getConstant(WidthX - 1, MVT::i32));
1694 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1695 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001696}
1697
Akira Hatanaka82099682011-12-19 19:52:25 +00001698SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001699MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001700 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001701 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001702
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001703 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001704}
1705
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001706static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001707 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1708 DebugLoc DL = Op.getDebugLoc();
1709
1710 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1711 // to i32.
1712 SDValue X = (Op.getValueType() == MVT::f32) ?
1713 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1714 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1715 Const1);
1716
1717 // Clear MSB.
1718 if (HasR2)
1719 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1720 DAG.getRegister(Mips::ZERO, MVT::i32),
1721 DAG.getConstant(31, MVT::i32), Const1, X);
1722 else {
1723 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1724 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1725 }
1726
1727 if (Op.getValueType() == MVT::f32)
1728 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1729
1730 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1731 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1732 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1733}
1734
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001735static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001736 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1737 DebugLoc DL = Op.getDebugLoc();
1738
1739 // Bitcast to integer node.
1740 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1741
1742 // Clear MSB.
1743 if (HasR2)
1744 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1745 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1746 DAG.getConstant(63, MVT::i32), Const1, X);
1747 else {
1748 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1749 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1750 }
1751
1752 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1753}
1754
1755SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001756MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001757 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001758 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001759
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001760 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001761}
1762
Akira Hatanaka2e591472011-06-02 00:24:44 +00001763SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001764lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001765 // check the depth
1766 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001767 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001768
1769 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1770 MFI->setFrameAddressIsTaken(true);
1771 EVT VT = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001772 DebugLoc DL = Op.getDebugLoc();
1773 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001774 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001775 return FrameAddr;
1776}
1777
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001778SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001779 SelectionDAG &DAG) const {
1780 // check the depth
1781 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1782 "Return address can be determined only for current frame.");
1783
1784 MachineFunction &MF = DAG.getMachineFunction();
1785 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001786 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001787 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1788 MFI->setReturnAddressIsTaken(true);
1789
1790 // Return RA, which contains the return address. Mark it an implicit live-in.
1791 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
1792 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
1793}
1794
Akira Hatanaka544cc212013-01-30 00:26:49 +00001795// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1796// generated from __builtin_eh_return (offset, handler)
1797// The effect of this is to adjust the stack pointer by "offset"
1798// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001799SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001800 const {
1801 MachineFunction &MF = DAG.getMachineFunction();
1802 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1803
1804 MipsFI->setCallsEhReturn();
1805 SDValue Chain = Op.getOperand(0);
1806 SDValue Offset = Op.getOperand(1);
1807 SDValue Handler = Op.getOperand(2);
1808 DebugLoc DL = Op.getDebugLoc();
1809 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1810
1811 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1812 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1813 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1814 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1815 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1816 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1817 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1818 DAG.getRegister(OffsetReg, Ty),
1819 DAG.getRegister(AddrReg, getPointerTy()),
1820 Chain.getValue(1));
1821}
1822
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001823SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001824 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00001825 // FIXME: Need pseudo-fence for 'singlethread' fences
1826 // FIXME: Set SType for weaker fences where supported/appropriate.
1827 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001828 DebugLoc DL = Op.getDebugLoc();
1829 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00001830 DAG.getConstant(SType, MVT::i32));
1831}
1832
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001833SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001834 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001835 DebugLoc DL = Op.getDebugLoc();
1836 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1837 SDValue Shamt = Op.getOperand(2);
1838
1839 // if shamt < 32:
1840 // lo = (shl lo, shamt)
1841 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1842 // else:
1843 // lo = 0
1844 // hi = (shl lo, shamt[4:0])
1845 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1846 DAG.getConstant(-1, MVT::i32));
1847 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1848 DAG.getConstant(1, MVT::i32));
1849 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1850 Not);
1851 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1852 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1853 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1854 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1855 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00001856 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1857 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001858 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1859
1860 SDValue Ops[2] = {Lo, Hi};
1861 return DAG.getMergeValues(Ops, 2, DL);
1862}
1863
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001864SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001865 bool IsSRA) const {
1866 DebugLoc DL = Op.getDebugLoc();
1867 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1868 SDValue Shamt = Op.getOperand(2);
1869
1870 // if shamt < 32:
1871 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1872 // if isSRA:
1873 // hi = (sra hi, shamt)
1874 // else:
1875 // hi = (srl hi, shamt)
1876 // else:
1877 // if isSRA:
1878 // lo = (sra hi, shamt[4:0])
1879 // hi = (sra hi, 31)
1880 // else:
1881 // lo = (srl hi, shamt[4:0])
1882 // hi = 0
1883 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1884 DAG.getConstant(-1, MVT::i32));
1885 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1886 DAG.getConstant(1, MVT::i32));
1887 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1888 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1889 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1890 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1891 Hi, Shamt);
1892 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1893 DAG.getConstant(0x20, MVT::i32));
1894 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1895 DAG.getConstant(31, MVT::i32));
1896 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1897 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1898 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1899 ShiftRightHi);
1900
1901 SDValue Ops[2] = {Lo, Hi};
1902 return DAG.getMergeValues(Ops, 2, DL);
1903}
1904
Akira Hatanakafee62c12013-04-11 19:07:14 +00001905static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001906 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001907 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001908 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001909 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001910 DebugLoc DL = LD->getDebugLoc();
1911 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1912
1913 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001914 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001915 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001916
1917 SDValue Ops[] = { Chain, Ptr, Src };
1918 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1919 LD->getMemOperand());
1920}
1921
1922// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001923SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001924 LoadSDNode *LD = cast<LoadSDNode>(Op);
1925 EVT MemVT = LD->getMemoryVT();
1926
1927 // Return if load is aligned or if MemVT is neither i32 nor i64.
1928 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1929 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1930 return SDValue();
1931
1932 bool IsLittle = Subtarget->isLittle();
1933 EVT VT = Op.getValueType();
1934 ISD::LoadExtType ExtType = LD->getExtensionType();
1935 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1936
1937 assert((VT == MVT::i32) || (VT == MVT::i64));
1938
1939 // Expand
1940 // (set dst, (i64 (load baseptr)))
1941 // to
1942 // (set tmp, (ldl (add baseptr, 7), undef))
1943 // (set dst, (ldr baseptr, tmp))
1944 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00001945 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001946 IsLittle ? 7 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001947 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001948 IsLittle ? 0 : 7);
1949 }
1950
Akira Hatanakafee62c12013-04-11 19:07:14 +00001951 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001952 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001953 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001954 IsLittle ? 0 : 3);
1955
1956 // Expand
1957 // (set dst, (i32 (load baseptr))) or
1958 // (set dst, (i64 (sextload baseptr))) or
1959 // (set dst, (i64 (extload baseptr)))
1960 // to
1961 // (set tmp, (lwl (add baseptr, 3), undef))
1962 // (set dst, (lwr baseptr, tmp))
1963 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1964 (ExtType == ISD::EXTLOAD))
1965 return LWR;
1966
1967 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1968
1969 // Expand
1970 // (set dst, (i64 (zextload baseptr)))
1971 // to
1972 // (set tmp0, (lwl (add baseptr, 3), undef))
1973 // (set tmp1, (lwr baseptr, tmp0))
1974 // (set tmp2, (shl tmp1, 32))
1975 // (set dst, (srl tmp2, 32))
1976 DebugLoc DL = LD->getDebugLoc();
1977 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1978 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00001979 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
1980 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001981 return DAG.getMergeValues(Ops, 2, DL);
1982}
1983
Akira Hatanakafee62c12013-04-11 19:07:14 +00001984static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001985 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001986 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
1987 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001988 DebugLoc DL = SD->getDebugLoc();
1989 SDVTList VTList = DAG.getVTList(MVT::Other);
1990
1991 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001992 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001993 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001994
1995 SDValue Ops[] = { Chain, Value, Ptr };
1996 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1997 SD->getMemOperand());
1998}
1999
2000// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002001SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002002 StoreSDNode *SD = cast<StoreSDNode>(Op);
2003 EVT MemVT = SD->getMemoryVT();
2004
2005 // Return if store is aligned or if MemVT is neither i32 nor i64.
2006 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2007 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2008 return SDValue();
2009
2010 bool IsLittle = Subtarget->isLittle();
2011 SDValue Value = SD->getValue(), Chain = SD->getChain();
2012 EVT VT = Value.getValueType();
2013
2014 // Expand
2015 // (store val, baseptr) or
2016 // (truncstore val, baseptr)
2017 // to
2018 // (swl val, (add baseptr, 3))
2019 // (swr val, baseptr)
2020 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00002021 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002022 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002023 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002024 }
2025
2026 assert(VT == MVT::i64);
2027
2028 // Expand
2029 // (store val, baseptr)
2030 // to
2031 // (sdl val, (add baseptr, 7))
2032 // (sdr val, baseptr)
Akira Hatanakafee62c12013-04-11 19:07:14 +00002033 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2034 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002035}
2036
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002037SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002038 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2039 || cast<ConstantSDNode>
2040 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2041 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2042 return SDValue();
2043
2044 // The pattern
2045 // (add (frameaddr 0), (frame_to_args_offset))
2046 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2047 // (add FrameObject, 0)
2048 // where FrameObject is a fixed StackObject with offset 0 which points to
2049 // the old stack pointer.
2050 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2051 EVT ValTy = Op->getValueType(0);
2052 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2053 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2054 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2055 DAG.getConstant(0, ValTy));
2056}
2057
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002058//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002059// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002060//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002061
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002062//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002063// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002064// Mips O32 ABI rules:
2065// ---
2066// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002067// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002068// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002069// f64 - Only passed in two aliased f32 registers if no int reg has been used
2070// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002071// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2072// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002073//
2074// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002075//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002076
Duncan Sands1e96bab2010-11-04 10:49:57 +00002077static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002078 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002079 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2080
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002081 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002082
Craig Topperc5eaae42012-03-11 07:57:25 +00002083 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002084 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2085 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002086 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002087 Mips::F12, Mips::F14
2088 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002089 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002090 Mips::D6, Mips::D7
2091 };
2092
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002093 // Do not process byval args here.
2094 if (ArgFlags.isByVal())
2095 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002096
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002097 // Promote i8 and i16
2098 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2099 LocVT = MVT::i32;
2100 if (ArgFlags.isSExt())
2101 LocInfo = CCValAssign::SExt;
2102 else if (ArgFlags.isZExt())
2103 LocInfo = CCValAssign::ZExt;
2104 else
2105 LocInfo = CCValAssign::AExt;
2106 }
2107
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002108 unsigned Reg;
2109
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002110 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2111 // is true: function is vararg, argument is 3rd or higher, there is previous
2112 // argument which is not f32 or f64.
2113 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2114 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002115 unsigned OrigAlign = ArgFlags.getOrigAlign();
2116 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002117
2118 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002119 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002120 // If this is the first part of an i64 arg,
2121 // the allocated register must be either A0 or A2.
2122 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2123 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002124 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002125 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2126 // Allocate int register and shadow next int register. If first
2127 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002128 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2129 if (Reg == Mips::A1 || Reg == Mips::A3)
2130 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2131 State.AllocateReg(IntRegs, IntRegsSize);
2132 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002133 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2134 // we are guaranteed to find an available float register
2135 if (ValVT == MVT::f32) {
2136 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2137 // Shadow int register
2138 State.AllocateReg(IntRegs, IntRegsSize);
2139 } else {
2140 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2141 // Shadow int registers
2142 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2143 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2144 State.AllocateReg(IntRegs, IntRegsSize);
2145 State.AllocateReg(IntRegs, IntRegsSize);
2146 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002147 } else
2148 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002149
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002150 if (!Reg) {
2151 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2152 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002153 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002154 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002155 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002156
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002157 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002158}
2159
2160#include "MipsGenCallingConv.inc"
2161
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002162//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002164//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002165
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002166static const unsigned O32IntRegsSize = 4;
2167
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002168// Return next O32 integer argument register.
2169static unsigned getNextIntArgReg(unsigned Reg) {
2170 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2171 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2172}
2173
Akira Hatanaka7d712092012-10-30 19:23:25 +00002174SDValue
2175MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2176 SDValue Chain, SDValue Arg, DebugLoc DL,
2177 bool IsTailCall, SelectionDAG &DAG) const {
2178 if (!IsTailCall) {
2179 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2180 DAG.getIntPtrConstant(Offset));
2181 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2182 false, 0);
2183 }
2184
2185 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2186 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2187 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2188 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2189 /*isVolatile=*/ true, false, 0);
2190}
2191
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002192void MipsTargetLowering::
2193getOpndList(SmallVectorImpl<SDValue> &Ops,
2194 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2195 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2196 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2197 // Insert node "GP copy globalreg" before call to function.
2198 //
2199 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2200 // in PIC mode) allow symbols to be resolved via lazy binding.
2201 // The lazy binding stub requires GP to point to the GOT.
2202 if (IsPICCall && !InternalLinkage) {
2203 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2204 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2205 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2206 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002207
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002208 // Build a sequence of copy-to-reg nodes chained together with token
2209 // chain and flag operands which copy the outgoing args into registers.
2210 // The InFlag in necessary since all emitted instructions must be
2211 // stuck together.
2212 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002213
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002214 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2215 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2216 RegsToPass[i].second, InFlag);
2217 InFlag = Chain.getValue(1);
2218 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002219
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002220 // Add argument registers to the end of the list so that they are
2221 // known live into the call.
2222 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2223 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2224 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002225
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002226 // Add a register mask operand representing the call-preserved registers.
2227 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2228 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2229 assert(Mask && "Missing call preserved mask for calling convention");
2230 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2231
2232 if (InFlag.getNode())
2233 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002234}
2235
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002237/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002239MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002240 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002241 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002242 DebugLoc &DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002243 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2244 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2245 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002246 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002247 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002248 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002249 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002250 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002251
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002252 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002253 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002254 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002255 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002256
2257 // Analyze operands of the call, assigning locations to each operand.
2258 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002259 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002260 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002261 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002262
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002263 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002264 getTargetMachine().Options.UseSoftFloat,
2265 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002266
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002267 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002268 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002269
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002270 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002271 if (IsTailCall)
2272 IsTailCall =
2273 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002274 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002275
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002276 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002277 ++NumTailCalls;
2278
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002279 // Chain is the output chain of the last Load/Store or CopyToReg node.
2280 // ByValChain is the output chain of the last Memcpy node created for copying
2281 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002282 unsigned StackAlignment = TFL->getStackAlignment();
2283 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002284 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002285
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002286 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002287 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002288
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002289 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002290 IsN64 ? Mips::SP_64 : Mips::SP,
2291 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002292
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002293 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002294 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002295 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002296 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002297
2298 // Walk the register/memloc assignments, inserting copies/loads.
2299 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002300 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002301 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002302 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002303 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2304
2305 // ByVal Arg.
2306 if (Flags.isByVal()) {
2307 assert(Flags.getByValSize() &&
2308 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002309 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002310 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002311 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002312 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002313 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2314 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002315 continue;
2316 }
Jia Liubb481f82012-02-28 07:46:26 +00002317
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002318 // Promote the value if needed.
2319 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002320 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002321 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002322 if (VA.isRegLoc()) {
2323 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002324 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2325 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002326 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002327 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002328 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002329 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002330 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002331 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002332 if (!Subtarget->isLittle())
2333 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002334 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002335 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2336 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2337 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002338 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002339 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002340 }
2341 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002342 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002343 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002344 break;
2345 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002346 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002347 break;
2348 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002349 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002350 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002351 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002352
2353 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002354 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002355 if (VA.isRegLoc()) {
2356 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002357 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002358 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002359
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002360 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002361 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002362
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002363 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002364 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002365 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002366 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002367 }
2368
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002369 // Transform all store nodes into one single node because all store
2370 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002371 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002372 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002373 &MemOpChains[0], MemOpChains.size());
2374
Bill Wendling056292f2008-09-16 21:48:12 +00002375 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002376 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2377 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002378 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002379 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002380 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002381
2382 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002383 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002384 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2385
2386 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002387 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002388 else if (LargeGOT)
2389 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2390 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002391 else
2392 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2393 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002394 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002395 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002396 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002397 }
2398 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002399 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002400 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2401 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002402 else if (LargeGOT)
2403 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2404 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002405 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002406 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2407
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002408 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002409 }
2410
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002411 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002412 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002413
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002414 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2415 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002416
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002417 if (IsTailCall)
2418 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002419
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002420 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002421 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002422
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002423 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002424 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002425 DAG.getIntPtrConstant(0, true), InFlag);
2426 InFlag = Chain.getValue(1);
2427
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002428 // Handle result values, copying them out of physregs into vregs that we
2429 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002430 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2431 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002432}
2433
Dan Gohman98ca4f22009-08-05 01:29:28 +00002434/// LowerCallResult - Lower the result values of a call into the
2435/// appropriate copies out of appropriate physical registers.
2436SDValue
2437MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002438 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002439 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002440 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002441 SmallVectorImpl<SDValue> &InVals,
2442 const SDNode *CallNode,
2443 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002444 // Assign locations to each value returned by this call.
2445 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002446 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002447 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002448 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002449
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002450 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2451 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002452
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002453 // Copy all of the result registers out of their specified physreg.
2454 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002455 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002456 RVLocs[i].getLocVT(), InFlag);
2457 Chain = Val.getValue(1);
2458 InFlag = Val.getValue(2);
2459
2460 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002461 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002462
2463 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002464 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002465
Dan Gohman98ca4f22009-08-05 01:29:28 +00002466 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002467}
2468
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002469//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002470// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002471//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002472/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002473/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002474SDValue
2475MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002476 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002477 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002478 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002479 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002480 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002481 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002482 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002483 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002484 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002485
Dan Gohman1e93df62010-04-17 14:41:14 +00002486 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002487
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002488 // Used with vargs to acumulate store chains.
2489 std::vector<SDValue> OutChains;
2490
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002491 // Assign locations to all of the incoming arguments.
2492 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002493 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002494 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002495 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002496 Function::const_arg_iterator FuncArg =
2497 DAG.getMachineFunction().getFunction()->arg_begin();
2498 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002499
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002500 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002501 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2502 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002503
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002504 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002505 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002506
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002507 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002508 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002509 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2510 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002511 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002512 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2513 bool IsRegLoc = VA.isRegLoc();
2514
2515 if (Flags.isByVal()) {
2516 assert(Flags.getByValSize() &&
2517 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002518 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002519 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002520 MipsCCInfo, *ByValArg);
2521 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002522 continue;
2523 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002524
2525 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002526 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002527 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002528 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002529 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002530
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002532 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2533 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002534 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002535 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002536 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002537 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002538 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002539 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002540 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002541 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002542
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002543 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002544 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002545 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2546 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002547
2548 // If this is an 8 or 16-bit value, it has been passed promoted
2549 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002550 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002551 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002552 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002553 if (VA.getLocInfo() == CCValAssign::SExt)
2554 Opcode = ISD::AssertSext;
2555 else if (VA.getLocInfo() == CCValAssign::ZExt)
2556 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002557 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002558 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002559 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002560 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002561 }
2562
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002563 // Handle floating point arguments passed in integer registers and
2564 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002565 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002566 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2567 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002568 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002569 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002570 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002571 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002572 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002573 if (!Subtarget->isLittle())
2574 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002575 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002576 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002577 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002578
Dan Gohman98ca4f22009-08-05 01:29:28 +00002579 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002580 } else { // VA.isRegLoc()
2581
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002582 // sanity check
2583 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002584
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002586 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002587 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002588
2589 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002590 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002591 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002592 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002593 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002594 }
2595 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002596
2597 // The mips ABIs for returning structs by value requires that we copy
2598 // the sret argument into $v0 for the return. Save the argument into
2599 // a virtual register so that we can access it from the return points.
2600 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2601 unsigned Reg = MipsFI->getSRetReturnReg();
2602 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002603 Reg = MF.getRegInfo().
2604 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002605 MipsFI->setSRetReturnReg(Reg);
2606 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002607 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2608 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002609 }
2610
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002611 if (IsVarArg)
2612 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002613
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002614 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002615 // the size of Ins and InVals. This only happens when on varg functions
2616 if (!OutChains.empty()) {
2617 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002618 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002619 &OutChains[0], OutChains.size());
2620 }
2621
Dan Gohman98ca4f22009-08-05 01:29:28 +00002622 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002623}
2624
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002625//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002626// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002627//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002628
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002629bool
2630MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002631 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002632 const SmallVectorImpl<ISD::OutputArg> &Outs,
2633 LLVMContext &Context) const {
2634 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002635 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002636 RVLocs, Context);
2637 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2638}
2639
Dan Gohman98ca4f22009-08-05 01:29:28 +00002640SDValue
2641MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002642 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002644 const SmallVectorImpl<SDValue> &OutVals,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002645 DebugLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002646 // CCValAssign - represent the assignment of
2647 // the return value to a location
2648 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002649 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002650
2651 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002652 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002653 *DAG.getContext());
2654 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002655
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002656 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002657 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
2658 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002659
Dan Gohman475871a2008-07-27 21:46:04 +00002660 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002661 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002662
2663 // Copy the result values into the output registers.
2664 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002665 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002666 CCValAssign &VA = RVLocs[i];
2667 assert(VA.isRegLoc() && "Can only return in registers!");
2668
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002669 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002670 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002671
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002672 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002673
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002674 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002675 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002676 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002677 }
2678
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002679 // The mips ABIs for returning structs by value requires that we copy
2680 // the sret argument into $v0 for the return. We saved the argument into
2681 // a virtual register in the entry block, so now we copy the value out
2682 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002683 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002684 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2685 unsigned Reg = MipsFI->getSRetReturnReg();
2686
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002687 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002688 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002689 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00002690 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002691
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002692 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002693 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002694 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002695 }
2696
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002697 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00002698
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002699 // Add the flag if we have it.
2700 if (Flag.getNode())
2701 RetOps.push_back(Flag);
2702
2703 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002704 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002705}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002706
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002707//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002708// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002709//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002710
2711/// getConstraintType - Given a constraint letter, return the type of
2712/// constraint it is for this target.
2713MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002714getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002715{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002716 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002717 // GCC config/mips/constraints.md
2718 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002719 // 'd' : An address register. Equivalent to r
2720 // unless generating MIPS16 code.
2721 // 'y' : Equivalent to r; retained for
2722 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00002723 // 'c' : A register suitable for use in an indirect
2724 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00002725 // 'l' : The lo register. 1 word storage.
2726 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002727 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002728 switch (Constraint[0]) {
2729 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002730 case 'd':
2731 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002732 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00002733 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00002734 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00002735 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002736 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00002737 case 'R':
2738 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002739 }
2740 }
2741 return TargetLowering::getConstraintType(Constraint);
2742}
2743
John Thompson44ab89e2010-10-29 17:29:13 +00002744/// Examine constraint type and operand type and determine a weight value.
2745/// This object must already have been set up with the operand type
2746/// and the current alternative constraint selected.
2747TargetLowering::ConstraintWeight
2748MipsTargetLowering::getSingleConstraintMatchWeight(
2749 AsmOperandInfo &info, const char *constraint) const {
2750 ConstraintWeight weight = CW_Invalid;
2751 Value *CallOperandVal = info.CallOperandVal;
2752 // If we don't have a value, we can't do a match,
2753 // but allow it at the lowest weight.
2754 if (CallOperandVal == NULL)
2755 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002756 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002757 // Look at the constraint type.
2758 switch (*constraint) {
2759 default:
2760 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2761 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002762 case 'd':
2763 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002764 if (type->isIntegerTy())
2765 weight = CW_Register;
2766 break;
2767 case 'f':
2768 if (type->isFloatTy())
2769 weight = CW_Register;
2770 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00002771 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00002772 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00002773 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00002774 if (type->isIntegerTy())
2775 weight = CW_SpecificReg;
2776 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00002777 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00002778 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00002779 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002780 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00002781 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00002782 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00002783 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00002784 if (isa<ConstantInt>(CallOperandVal))
2785 weight = CW_Constant;
2786 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00002787 case 'R':
2788 weight = CW_Memory;
2789 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002790 }
2791 return weight;
2792}
2793
Eric Christopher38d64262011-06-29 19:33:04 +00002794/// Given a register class constraint, like 'r', if this corresponds directly
2795/// to an LLVM register class, return a register of 0 and the register class
2796/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002797std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002798getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002799{
2800 if (Constraint.size() == 1) {
2801 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002802 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2803 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002804 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002805 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2806 if (Subtarget->inMips16Mode())
2807 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00002808 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002809 }
Jack Carter10de0252012-07-02 23:35:23 +00002810 if (VT == MVT::i64 && !HasMips64)
2811 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002812 if (VT == MVT::i64 && HasMips64)
2813 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
2814 // This will generate an error message
2815 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002816 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002817 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002818 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002819 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2820 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00002821 return std::make_pair(0U, &Mips::FGR64RegClass);
2822 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002823 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00002824 break;
2825 case 'c': // register suitable for indirect jump
2826 if (VT == MVT::i32)
2827 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
2828 assert(VT == MVT::i64 && "Unexpected type.");
2829 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00002830 case 'l': // register suitable for indirect jump
2831 if (VT == MVT::i32)
2832 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
2833 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00002834 case 'x': // register suitable for indirect jump
2835 // Fixme: Not triggering the use of both hi and low
2836 // This will generate an error message
2837 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002838 }
2839 }
2840 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2841}
2842
Eric Christopher50ab0392012-05-07 03:13:32 +00002843/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2844/// vector. If it is invalid, don't add anything to Ops.
2845void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2846 std::string &Constraint,
2847 std::vector<SDValue>&Ops,
2848 SelectionDAG &DAG) const {
2849 SDValue Result(0, 0);
2850
2851 // Only support length 1 constraints for now.
2852 if (Constraint.length() > 1) return;
2853
2854 char ConstraintLetter = Constraint[0];
2855 switch (ConstraintLetter) {
2856 default: break; // This will fall through to the generic implementation
2857 case 'I': // Signed 16 bit constant
2858 // If this fails, the parent routine will give an error
2859 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2860 EVT Type = Op.getValueType();
2861 int64_t Val = C->getSExtValue();
2862 if (isInt<16>(Val)) {
2863 Result = DAG.getTargetConstant(Val, Type);
2864 break;
2865 }
2866 }
2867 return;
Eric Christophere5076d42012-05-07 03:13:42 +00002868 case 'J': // integer zero
2869 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2870 EVT Type = Op.getValueType();
2871 int64_t Val = C->getZExtValue();
2872 if (Val == 0) {
2873 Result = DAG.getTargetConstant(0, Type);
2874 break;
2875 }
2876 }
2877 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00002878 case 'K': // unsigned 16 bit immediate
2879 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2880 EVT Type = Op.getValueType();
2881 uint64_t Val = (uint64_t)C->getZExtValue();
2882 if (isUInt<16>(Val)) {
2883 Result = DAG.getTargetConstant(Val, Type);
2884 break;
2885 }
2886 }
2887 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002888 case 'L': // signed 32 bit immediate where lower 16 bits are 0
2889 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2890 EVT Type = Op.getValueType();
2891 int64_t Val = C->getSExtValue();
2892 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
2893 Result = DAG.getTargetConstant(Val, Type);
2894 break;
2895 }
2896 }
2897 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00002898 case 'N': // immediate in the range of -65535 to -1 (inclusive)
2899 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2900 EVT Type = Op.getValueType();
2901 int64_t Val = C->getSExtValue();
2902 if ((Val >= -65535) && (Val <= -1)) {
2903 Result = DAG.getTargetConstant(Val, Type);
2904 break;
2905 }
2906 }
2907 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00002908 case 'O': // signed 15 bit immediate
2909 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2910 EVT Type = Op.getValueType();
2911 int64_t Val = C->getSExtValue();
2912 if ((isInt<15>(Val))) {
2913 Result = DAG.getTargetConstant(Val, Type);
2914 break;
2915 }
2916 }
2917 return;
Eric Christopher54412a72012-05-07 06:25:02 +00002918 case 'P': // immediate in the range of 1 to 65535 (inclusive)
2919 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2920 EVT Type = Op.getValueType();
2921 int64_t Val = C->getSExtValue();
2922 if ((Val <= 65535) && (Val >= 1)) {
2923 Result = DAG.getTargetConstant(Val, Type);
2924 break;
2925 }
2926 }
2927 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00002928 }
2929
2930 if (Result.getNode()) {
2931 Ops.push_back(Result);
2932 return;
2933 }
2934
2935 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2936}
2937
Dan Gohman6520e202008-10-18 02:06:02 +00002938bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00002939MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
2940 // No global is ever allowed as a base.
2941 if (AM.BaseGV)
2942 return false;
2943
2944 switch (AM.Scale) {
2945 case 0: // "r+i" or just "i", depending on HasBaseReg.
2946 break;
2947 case 1:
2948 if (!AM.HasBaseReg) // allow "r+i".
2949 break;
2950 return false; // disallow "r+r" or "r+r+i".
2951 default:
2952 return false;
2953 }
2954
2955 return true;
2956}
2957
2958bool
Dan Gohman6520e202008-10-18 02:06:02 +00002959MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2960 // The Mips target isn't yet aware of offsets.
2961 return false;
2962}
Evan Chengeb2f9692009-10-27 19:56:55 +00002963
Akira Hatanakae193b322012-06-13 19:33:32 +00002964EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00002965 unsigned SrcAlign,
2966 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00002967 bool MemcpyStrSrc,
2968 MachineFunction &MF) const {
2969 if (Subtarget->hasMips64())
2970 return MVT::i64;
2971
2972 return MVT::i32;
2973}
2974
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002975bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2976 if (VT != MVT::f32 && VT != MVT::f64)
2977 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002978 if (Imm.isNegZero())
2979 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002980 return Imm.isZero();
2981}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002982
2983unsigned MipsTargetLowering::getJumpTableEncoding() const {
2984 if (IsN64)
2985 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002986
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002987 return TargetLowering::getJumpTableEncoding();
2988}
Akira Hatanaka7887c902012-10-26 23:56:38 +00002989
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00002990/// This function returns true if CallSym is a long double emulation routine.
2991static bool isF128SoftLibCall(const char *CallSym) {
2992 const char *const LibCalls[] =
2993 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
2994 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
2995 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
2996 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
2997 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
2998 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
2999 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3000 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3001 "truncl"};
3002
3003 const char * const *End = LibCalls + array_lengthof(LibCalls);
3004
3005 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003006 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003007
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003008#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003009 for (const char * const *I = LibCalls; I < End - 1; ++I)
3010 assert(Comp(*I, *(I + 1)));
3011#endif
3012
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003013 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003014}
3015
3016/// This function returns true if Ty is fp128 or i128 which was originally a
3017/// fp128.
3018static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3019 if (Ty->isFP128Ty())
3020 return true;
3021
3022 const ExternalSymbolSDNode *ES =
3023 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3024
3025 // If the Ty is i128 and the function being called is a long double emulation
3026 // routine, then the original type is f128.
3027 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3028}
3029
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003030MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
3031 CCState &Info)
3032 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003033 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003034 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003035}
3036
3037void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003038analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003039 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3040 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003041 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3042 "CallingConv::Fast shouldn't be used for vararg functions.");
3043
Akira Hatanaka7887c902012-10-26 23:56:38 +00003044 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003045 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003046
3047 for (unsigned I = 0; I != NumOpnds; ++I) {
3048 MVT ArgVT = Args[I].VT;
3049 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3050 bool R;
3051
3052 if (ArgFlags.isByVal()) {
3053 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3054 continue;
3055 }
3056
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003057 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003058 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003059 else {
3060 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3061 IsSoftFloat);
3062 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3063 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003064
3065 if (R) {
3066#ifndef NDEBUG
3067 dbgs() << "Call operand #" << I << " has unhandled type "
3068 << EVT(ArgVT).getEVTString();
3069#endif
3070 llvm_unreachable(0);
3071 }
3072 }
3073}
3074
3075void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003076analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3077 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003078 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003079 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003080 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003081
3082 for (unsigned I = 0; I != NumArgs; ++I) {
3083 MVT ArgVT = Args[I].VT;
3084 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003085 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3086 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003087
3088 if (ArgFlags.isByVal()) {
3089 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3090 continue;
3091 }
3092
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003093 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3094
3095 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003096 continue;
3097
3098#ifndef NDEBUG
3099 dbgs() << "Formal Arg #" << I << " has unhandled type "
3100 << EVT(ArgVT).getEVTString();
3101#endif
3102 llvm_unreachable(0);
3103 }
3104}
3105
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003106template<typename Ty>
3107void MipsTargetLowering::MipsCC::
3108analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3109 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003110 CCAssignFn *Fn;
3111
3112 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3113 Fn = RetCC_F128Soft;
3114 else
3115 Fn = RetCC_Mips;
3116
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003117 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3118 MVT VT = RetVals[I].VT;
3119 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3120 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3121
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003122 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003123#ifndef NDEBUG
3124 dbgs() << "Call result #" << I << " has unhandled type "
3125 << EVT(VT).getEVTString() << '\n';
3126#endif
3127 llvm_unreachable(0);
3128 }
3129 }
3130}
3131
3132void MipsTargetLowering::MipsCC::
3133analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3134 const SDNode *CallNode, const Type *RetTy) const {
3135 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3136}
3137
3138void MipsTargetLowering::MipsCC::
3139analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3140 const Type *RetTy) const {
3141 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3142}
3143
Akira Hatanaka7887c902012-10-26 23:56:38 +00003144void
3145MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3146 MVT LocVT,
3147 CCValAssign::LocInfo LocInfo,
3148 ISD::ArgFlagsTy ArgFlags) {
3149 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3150
3151 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003152 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003153 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3154 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3155 RegSize * 2);
3156
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003157 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003158 allocateRegs(ByVal, ByValSize, Align);
3159
3160 // Allocate space on caller's stack.
3161 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3162 Align);
3163 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3164 LocInfo));
3165 ByValArgs.push_back(ByVal);
3166}
3167
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003168unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3169 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3170}
3171
3172unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3173 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3174}
3175
3176const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3177 return IsO32 ? O32IntRegs : Mips64IntRegs;
3178}
3179
3180llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3181 if (CallConv == CallingConv::Fast)
3182 return CC_Mips_FastCC;
3183
3184 return IsO32 ? CC_MipsO32 : CC_MipsN;
3185}
3186
3187llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3188 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3189}
3190
3191const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3192 return IsO32 ? O32IntRegs : Mips64DPRegs;
3193}
3194
Akira Hatanaka7887c902012-10-26 23:56:38 +00003195void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3196 unsigned ByValSize,
3197 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003198 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3199 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003200 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3201 "Byval argument's size and alignment should be a multiple of"
3202 "RegSize.");
3203
3204 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3205
3206 // If Align > RegSize, the first arg register must be even.
3207 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3208 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3209 ++ByVal.FirstIdx;
3210 }
3211
3212 // Mark the registers allocated.
3213 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3214 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3215 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3216}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003217
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003218MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3219 const SDNode *CallNode,
3220 bool IsSoftFloat) const {
3221 if (IsSoftFloat || IsO32)
3222 return VT;
3223
3224 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003225 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003226 assert(VT == MVT::i64);
3227 return MVT::f64;
3228 }
3229
3230 return VT;
3231}
3232
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003233void MipsTargetLowering::
3234copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3235 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3236 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3237 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3238 MachineFunction &MF = DAG.getMachineFunction();
3239 MachineFrameInfo *MFI = MF.getFrameInfo();
3240 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3241 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3242 int FrameObjOffset;
3243
3244 if (RegAreaSize)
3245 FrameObjOffset = (int)CC.reservedArgArea() -
3246 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3247 else
3248 FrameObjOffset = ByVal.Address;
3249
3250 // Create frame object.
3251 EVT PtrTy = getPointerTy();
3252 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3253 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3254 InVals.push_back(FIN);
3255
3256 if (!ByVal.NumRegs)
3257 return;
3258
3259 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003260 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003261 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3262
3263 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3264 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003265 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003266 unsigned Offset = I * CC.regSize();
3267 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3268 DAG.getConstant(Offset, PtrTy));
3269 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3270 StorePtr, MachinePointerInfo(FuncArg, Offset),
3271 false, false, 0);
3272 OutChains.push_back(Store);
3273 }
3274}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003275
3276// Copy byVal arg to registers and stack.
3277void MipsTargetLowering::
3278passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003279 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003280 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3281 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3282 const MipsCC &CC, const ByValArgInfo &ByVal,
3283 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3284 unsigned ByValSize = Flags.getByValSize();
3285 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3286 unsigned RegSize = CC.regSize();
3287 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3288 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3289
3290 if (ByVal.NumRegs) {
3291 const uint16_t *ArgRegs = CC.intArgRegs();
3292 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3293 unsigned I = 0;
3294
3295 // Copy words to registers.
3296 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3297 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3298 DAG.getConstant(Offset, PtrTy));
3299 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3300 MachinePointerInfo(), false, false, false,
3301 Alignment);
3302 MemOpChains.push_back(LoadVal.getValue(1));
3303 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3304 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3305 }
3306
3307 // Return if the struct has been fully copied.
3308 if (ByValSize == Offset)
3309 return;
3310
3311 // Copy the remainder of the byval argument with sub-word loads and shifts.
3312 if (LeftoverBytes) {
3313 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3314 "Size of the remainder should be smaller than RegSize.");
3315 SDValue Val;
3316
3317 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3318 Offset < ByValSize; LoadSize /= 2) {
3319 unsigned RemSize = ByValSize - Offset;
3320
3321 if (RemSize < LoadSize)
3322 continue;
3323
3324 // Load subword.
3325 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3326 DAG.getConstant(Offset, PtrTy));
3327 SDValue LoadVal =
3328 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3329 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3330 false, false, Alignment);
3331 MemOpChains.push_back(LoadVal.getValue(1));
3332
3333 // Shift the loaded value.
3334 unsigned Shamt;
3335
3336 if (isLittle)
3337 Shamt = TotalSizeLoaded;
3338 else
3339 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3340
3341 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3342 DAG.getConstant(Shamt, MVT::i32));
3343
3344 if (Val.getNode())
3345 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3346 else
3347 Val = Shift;
3348
3349 Offset += LoadSize;
3350 TotalSizeLoaded += LoadSize;
3351 Alignment = std::min(Alignment, LoadSize);
3352 }
3353
3354 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3355 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3356 return;
3357 }
3358 }
3359
3360 // Copy remainder of byval arg to it with memcpy.
3361 unsigned MemCpySize = ByValSize - Offset;
3362 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3363 DAG.getConstant(Offset, PtrTy));
3364 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3365 DAG.getIntPtrConstant(ByVal.Address));
3366 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3367 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3368 /*isVolatile=*/false, /*AlwaysInline=*/false,
3369 MachinePointerInfo(0), MachinePointerInfo(0));
3370 MemOpChains.push_back(Chain);
3371}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003372
3373void
3374MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3375 const MipsCC &CC, SDValue Chain,
3376 DebugLoc DL, SelectionDAG &DAG) const {
3377 unsigned NumRegs = CC.numIntArgRegs();
3378 const uint16_t *ArgRegs = CC.intArgRegs();
3379 const CCState &CCInfo = CC.getCCInfo();
3380 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3381 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003382 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003383 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3384 MachineFunction &MF = DAG.getMachineFunction();
3385 MachineFrameInfo *MFI = MF.getFrameInfo();
3386 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3387
3388 // Offset of the first variable argument from stack pointer.
3389 int VaArgOffset;
3390
3391 if (NumRegs == Idx)
3392 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3393 else
3394 VaArgOffset =
3395 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3396
3397 // Record the frame index of the first variable argument
3398 // which is a value necessary to VASTART.
3399 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3400 MipsFI->setVarArgsFrameIndex(FI);
3401
3402 // Copy the integer registers that have not been used for argument passing
3403 // to the argument register save area. For O32, the save area is allocated
3404 // in the caller's stack frame, while for N32/64, it is allocated in the
3405 // callee's stack frame.
3406 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003407 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003408 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3409 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3410 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3411 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3412 MachinePointerInfo(), false, false, 0);
3413 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3414 OutChains.push_back(Store);
3415 }
3416}