blob: 5dc48790d132ff28cdba2fa8289da7473d1531e7 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Chris Lattner017ec352010-02-08 22:33:55 +000019#include "X86MCTargetExpr.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Evan Cheng87ed7162006-02-14 08:25:08 +00001004 // FIXME: These should be based on subtarget info. Plus, the values should
1005 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001006 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1007 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1008 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001009 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001010 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001011}
1012
Scott Michel5b8f82e2008-03-10 15:42:14 +00001013
Owen Anderson825b72b2009-08-11 20:47:22 +00001014MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1015 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001016}
1017
1018
Evan Cheng29286502008-01-23 23:17:41 +00001019/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1020/// the desired ByVal argument alignment.
1021static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1022 if (MaxAlign == 16)
1023 return;
1024 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1025 if (VTy->getBitWidth() == 128)
1026 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001027 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1028 unsigned EltAlign = 0;
1029 getMaxByValAlign(ATy->getElementType(), EltAlign);
1030 if (EltAlign > MaxAlign)
1031 MaxAlign = EltAlign;
1032 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1033 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1034 unsigned EltAlign = 0;
1035 getMaxByValAlign(STy->getElementType(i), EltAlign);
1036 if (EltAlign > MaxAlign)
1037 MaxAlign = EltAlign;
1038 if (MaxAlign == 16)
1039 break;
1040 }
1041 }
1042 return;
1043}
1044
1045/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1046/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001047/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1048/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001049unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001050 if (Subtarget->is64Bit()) {
1051 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001052 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001053 if (TyAlign > 8)
1054 return TyAlign;
1055 return 8;
1056 }
1057
Evan Cheng29286502008-01-23 23:17:41 +00001058 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001059 if (Subtarget->hasSSE1())
1060 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001061 return Align;
1062}
Chris Lattner2b02a442007-02-25 08:29:00 +00001063
Evan Chengf0df0312008-05-15 08:39:06 +00001064/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001065/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001066/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001067/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001068EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001069X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001070 bool isSrcConst, bool isSrcStr,
1071 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001072 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1073 // linux. This is because the stack realignment code can't handle certain
1074 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001075 const Function *F = DAG.getMachineFunction().getFunction();
1076 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1077 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001078 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001080 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001082 }
Evan Chengf0df0312008-05-15 08:39:06 +00001083 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 return MVT::i64;
1085 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001086}
1087
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001088/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1089/// current function. The returned value is a member of the
1090/// MachineJumpTableInfo::JTEntryKind enum.
1091unsigned X86TargetLowering::getJumpTableEncoding() const {
1092 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1093 // symbol.
1094 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1095 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001096 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001097
1098 // Otherwise, use the normal jump table encoding heuristics.
1099 return TargetLowering::getJumpTableEncoding();
1100}
1101
Chris Lattner589c6f62010-01-26 06:28:43 +00001102/// getPICBaseSymbol - Return the X86-32 PIC base.
1103MCSymbol *
1104X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1105 MCContext &Ctx) const {
1106 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1107 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1108 Twine(MF->getFunctionNumber())+"$pb");
1109}
1110
1111
Chris Lattnerc64daab2010-01-26 05:02:42 +00001112const MCExpr *
1113X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1114 const MachineBasicBlock *MBB,
1115 unsigned uid,MCContext &Ctx) const{
1116 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1117 Subtarget->isPICStyleGOT());
1118 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1119 // entries.
Chris Lattner017ec352010-02-08 22:33:55 +00001120 return X86MCTargetExpr::Create(MBB->getSymbol(Ctx),
1121 X86MCTargetExpr::GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001122}
1123
Evan Chengcc415862007-11-09 01:32:10 +00001124/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1125/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001126SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001127 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001128 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001129 // This doesn't have DebugLoc associated with it, but is not really the
1130 // same as a Register.
1131 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1132 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001133 return Table;
1134}
1135
Chris Lattner589c6f62010-01-26 06:28:43 +00001136/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1137/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1138/// MCExpr.
1139const MCExpr *X86TargetLowering::
1140getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1141 MCContext &Ctx) const {
1142 // X86-64 uses RIP relative addressing based on the jump table label.
1143 if (Subtarget->isPICStyleRIPRel())
1144 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1145
1146 // Otherwise, the reference is relative to the PIC base.
1147 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1148}
1149
Bill Wendlingb4202b82009-07-01 18:50:55 +00001150/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001151unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001152 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001153}
1154
Chris Lattner2b02a442007-02-25 08:29:00 +00001155//===----------------------------------------------------------------------===//
1156// Return Value Calling Convention Implementation
1157//===----------------------------------------------------------------------===//
1158
Chris Lattner59ed56b2007-02-28 04:55:35 +00001159#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001160
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001161bool
1162X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1163 const SmallVectorImpl<EVT> &OutTys,
1164 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1165 SelectionDAG &DAG) {
1166 SmallVector<CCValAssign, 16> RVLocs;
1167 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1168 RVLocs, *DAG.getContext());
1169 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1170}
1171
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172SDValue
1173X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001174 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 const SmallVectorImpl<ISD::OutputArg> &Outs,
1176 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
Chris Lattner9774c912007-02-27 05:28:59 +00001178 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1180 RVLocs, *DAG.getContext());
1181 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001182
Evan Chengdcea1632010-02-04 02:40:39 +00001183 // Add the regs to the liveout set for the function.
1184 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1185 for (unsigned i = 0; i != RVLocs.size(); ++i)
1186 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1187 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001188
Dan Gohman475871a2008-07-27 21:46:04 +00001189 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001190
Dan Gohman475871a2008-07-27 21:46:04 +00001191 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001192 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1193 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001194 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001195
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001196 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001197 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1198 CCValAssign &VA = RVLocs[i];
1199 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001200 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Chris Lattner447ff682008-03-11 03:23:40 +00001202 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1203 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001204 if (VA.getLocReg() == X86::ST0 ||
1205 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001206 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1207 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001208 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001210 RetOps.push_back(ValToCopy);
1211 // Don't emit a copytoreg.
1212 continue;
1213 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001214
Evan Cheng242b38b2009-02-23 09:03:22 +00001215 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1216 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001217 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001218 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001220 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001221 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001224 }
1225
Dale Johannesendd64c412009-02-04 00:33:20 +00001226 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001227 Flag = Chain.getValue(1);
1228 }
Dan Gohman61a92132008-04-21 23:59:07 +00001229
1230 // The x86-64 ABI for returning structs by value requires that we copy
1231 // the sret argument into %rax for the return. We saved the argument into
1232 // a virtual register in the entry block, so now we copy the value out
1233 // and into %rax.
1234 if (Subtarget->is64Bit() &&
1235 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1236 MachineFunction &MF = DAG.getMachineFunction();
1237 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1238 unsigned Reg = FuncInfo->getSRetReturnReg();
1239 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001240 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001241 FuncInfo->setSRetReturnReg(Reg);
1242 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001244
Dale Johannesendd64c412009-02-04 00:33:20 +00001245 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001246 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001247
1248 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001249 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001251
Chris Lattner447ff682008-03-11 03:23:40 +00001252 RetOps[0] = Chain; // Update chain.
1253
1254 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001255 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001256 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
1258 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001260}
1261
Dan Gohman98ca4f22009-08-05 01:29:28 +00001262/// LowerCallResult - Lower the result values of a call into the
1263/// appropriate copies out of appropriate physical registers.
1264///
1265SDValue
1266X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001267 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001268 const SmallVectorImpl<ISD::InputArg> &Ins,
1269 DebugLoc dl, SelectionDAG &DAG,
1270 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001271
Chris Lattnere32bbf62007-02-28 07:09:55 +00001272 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001273 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001274 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001276 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001278
Chris Lattner3085e152007-02-25 08:59:22 +00001279 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001280 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001281 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001282 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001283
Torok Edwin3f142c32009-02-01 18:15:56 +00001284 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001287 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001288 }
1289
Chris Lattner8e6da152008-03-10 21:08:41 +00001290 // If this is a call to a function that returns an fp value on the floating
1291 // point stack, but where we prefer to use the value in xmm registers, copy
1292 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001293 if ((VA.getLocReg() == X86::ST0 ||
1294 VA.getLocReg() == X86::ST1) &&
1295 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001296 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Evan Cheng79fb3b42009-02-20 20:43:02 +00001299 SDValue Val;
1300 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001301 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1302 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1303 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001305 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1307 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001308 } else {
1309 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001311 Val = Chain.getValue(0);
1312 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001313 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1314 } else {
1315 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1316 CopyVT, InFlag).getValue(1);
1317 Val = Chain.getValue(0);
1318 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001319 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001320
Dan Gohman37eed792009-02-04 17:28:58 +00001321 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001322 // Round the F80 the right size, which also moves to the appropriate xmm
1323 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001324 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001325 // This truncation won't change the value.
1326 DAG.getIntPtrConstant(1));
1327 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Dan Gohman98ca4f22009-08-05 01:29:28 +00001329 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001330 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001331
Dan Gohman98ca4f22009-08-05 01:29:28 +00001332 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001333}
1334
1335
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001336//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001337// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001338//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001339// StdCall calling convention seems to be standard for many Windows' API
1340// routines and around. It differs from C calling convention just a little:
1341// callee should clean up the stack, not caller. Symbols should be also
1342// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001343// For info on fast calling convention see Fast Calling Convention (tail call)
1344// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001347/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1349 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001350 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001351
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001353}
1354
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001355/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001356/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357static bool
1358ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1359 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001360 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001361
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001363}
1364
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001365/// IsCalleePop - Determines whether the callee is required to pop its
1366/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001367bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001368 if (IsVarArg)
1369 return false;
1370
Dan Gohman095cc292008-09-13 01:54:27 +00001371 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001372 default:
1373 return false;
1374 case CallingConv::X86_StdCall:
1375 return !Subtarget->is64Bit();
1376 case CallingConv::X86_FastCall:
1377 return !Subtarget->is64Bit();
1378 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001379 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001380 }
1381}
1382
Dan Gohman095cc292008-09-13 01:54:27 +00001383/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1384/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001385CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001386 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001387 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001388 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001389 else
1390 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001391 }
1392
Gordon Henriksen86737662008-01-05 16:56:59 +00001393 if (CC == CallingConv::X86_FastCall)
1394 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001395 else if (CC == CallingConv::Fast)
1396 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001397 else
1398 return CC_X86_32_C;
1399}
1400
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001401/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1402/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001403/// the specific parameter attribute. The copy will be passed as a byval
1404/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001405static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001406CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001407 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1408 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001410 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001411 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001412}
1413
Evan Cheng0c439eb2010-01-27 00:07:07 +00001414/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1415/// a tailcall target by changing its ABI.
1416static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Dan Gohman1797ed52010-02-08 20:27:50 +00001417 return GuaranteedTailCallOpt && CC == CallingConv::Fast;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001418}
1419
Dan Gohman98ca4f22009-08-05 01:29:28 +00001420SDValue
1421X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001422 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001423 const SmallVectorImpl<ISD::InputArg> &Ins,
1424 DebugLoc dl, SelectionDAG &DAG,
1425 const CCValAssign &VA,
1426 MachineFrameInfo *MFI,
1427 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001428 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001429 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001430 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001431 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001432 EVT ValVT;
1433
1434 // If value is passed by pointer we have address passed instead of the value
1435 // itself.
1436 if (VA.getLocInfo() == CCValAssign::Indirect)
1437 ValVT = VA.getLocVT();
1438 else
1439 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001440
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001441 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001442 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001443 // In case of tail call optimization mark all arguments mutable. Since they
1444 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001445 if (Flags.isByVal()) {
1446 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1447 VA.getLocMemOffset(), isImmutable, false);
1448 return DAG.getFrameIndex(FI, getPointerTy());
1449 } else {
1450 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1451 VA.getLocMemOffset(), isImmutable, false);
1452 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1453 return DAG.getLoad(ValVT, dl, Chain, FIN,
1454 PseudoSourceValue::getFixedStack(FI), 0);
1455 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001456}
1457
Dan Gohman475871a2008-07-27 21:46:04 +00001458SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001460 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461 bool isVarArg,
1462 const SmallVectorImpl<ISD::InputArg> &Ins,
1463 DebugLoc dl,
1464 SelectionDAG &DAG,
1465 SmallVectorImpl<SDValue> &InVals) {
1466
Evan Cheng1bc78042006-04-26 01:20:17 +00001467 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001468 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001469
Gordon Henriksen86737662008-01-05 16:56:59 +00001470 const Function* Fn = MF.getFunction();
1471 if (Fn->hasExternalLinkage() &&
1472 Subtarget->isTargetCygMing() &&
1473 Fn->getName() == "main")
1474 FuncInfo->setForceFramePointer(true);
1475
Evan Cheng1bc78042006-04-26 01:20:17 +00001476 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001477 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001478 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001479
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001481 "Var args not supported with calling convention fastcc");
1482
Chris Lattner638402b2007-02-28 07:00:42 +00001483 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001484 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1486 ArgLocs, *DAG.getContext());
1487 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Chris Lattnerf39f7712007-02-28 05:46:49 +00001489 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001490 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001491 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1492 CCValAssign &VA = ArgLocs[i];
1493 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1494 // places.
1495 assert(VA.getValNo() != LastVal &&
1496 "Don't support value assigned to multiple locs yet");
1497 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001498
Chris Lattnerf39f7712007-02-28 05:46:49 +00001499 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001500 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001501 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001502 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001503 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001506 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001510 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001511 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001512 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1513 RC = X86::VR64RegisterClass;
1514 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001515 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001516
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001517 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001518 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001519
Chris Lattnerf39f7712007-02-28 05:46:49 +00001520 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1521 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1522 // right size.
1523 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001524 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001525 DAG.getValueType(VA.getValVT()));
1526 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001527 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001528 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001529 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001530 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001531
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001532 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001533 // Handle MMX values passed in XMM regs.
1534 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1536 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001537 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1538 } else
1539 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001540 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001541 } else {
1542 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001543 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001544 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001545
1546 // If value is passed via pointer - do a load.
1547 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001549
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001551 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001552
Dan Gohman61a92132008-04-21 23:59:07 +00001553 // The x86-64 ABI for returning structs by value requires that we copy
1554 // the sret argument into %rax for the return. Save the argument into
1555 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001556 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001557 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1558 unsigned Reg = FuncInfo->getSRetReturnReg();
1559 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001560 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001561 FuncInfo->setSRetReturnReg(Reg);
1562 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001563 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 }
1566
Chris Lattnerf39f7712007-02-28 05:46:49 +00001567 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001568 // Align stack specially for tail calls.
1569 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001570 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001571
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 // If the function takes variable number of arguments, make a frame index for
1573 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001574 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001575 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001576 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001577 }
1578 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001579 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1580
1581 // FIXME: We should really autogenerate these arrays
1582 static const unsigned GPR64ArgRegsWin64[] = {
1583 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001584 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001585 static const unsigned XMMArgRegsWin64[] = {
1586 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1587 };
1588 static const unsigned GPR64ArgRegs64Bit[] = {
1589 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1590 };
1591 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1593 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1594 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001595 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1596
1597 if (IsWin64) {
1598 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1599 GPR64ArgRegs = GPR64ArgRegsWin64;
1600 XMMArgRegs = XMMArgRegsWin64;
1601 } else {
1602 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1603 GPR64ArgRegs = GPR64ArgRegs64Bit;
1604 XMMArgRegs = XMMArgRegs64Bit;
1605 }
1606 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1607 TotalNumIntRegs);
1608 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1609 TotalNumXMMRegs);
1610
Devang Patel578efa92009-06-05 21:57:13 +00001611 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001612 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001613 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001614 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001615 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001616 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001617 // Kernel mode asks for SSE to be disabled, so don't push them
1618 // on the stack.
1619 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001620
Gordon Henriksen86737662008-01-05 16:56:59 +00001621 // For X86-64, if there are vararg parameters that are passed via
1622 // registers, then we must store them to their spots on the stack so they
1623 // may be loaded by deferencing the result of va_next.
1624 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001625 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1626 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001627 TotalNumXMMRegs * 16, 16,
1628 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001629
Gordon Henriksen86737662008-01-05 16:56:59 +00001630 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SmallVector<SDValue, 8> MemOps;
1632 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001633 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001634 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001635 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1636 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001637 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1638 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001640 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001641 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001642 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001643 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001644 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001645 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001646 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001647
Dan Gohmanface41a2009-08-16 21:24:25 +00001648 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1649 // Now store the XMM (fp + vector) parameter registers.
1650 SmallVector<SDValue, 11> SaveXMMOps;
1651 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001652
Dan Gohmanface41a2009-08-16 21:24:25 +00001653 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1654 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1655 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001656
Dan Gohmanface41a2009-08-16 21:24:25 +00001657 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1658 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001659
Dan Gohmanface41a2009-08-16 21:24:25 +00001660 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1661 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1662 X86::VR128RegisterClass);
1663 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1664 SaveXMMOps.push_back(Val);
1665 }
1666 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1667 MVT::Other,
1668 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001669 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001670
1671 if (!MemOps.empty())
1672 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1673 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001675 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001676
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001679 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001680 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001681 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001682 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001684 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001685 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001686
Gordon Henriksen86737662008-01-05 16:56:59 +00001687 if (!Is64Bit) {
1688 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001690 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1691 }
Evan Cheng25caf632006-05-23 21:06:34 +00001692
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001693 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001696}
1697
Dan Gohman475871a2008-07-27 21:46:04 +00001698SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1700 SDValue StackPtr, SDValue Arg,
1701 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001702 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001704 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001705 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001706 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001707 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001708 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001709 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001710 }
Dale Johannesenace16102009-02-03 19:33:06 +00001711 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001712 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001713}
1714
Bill Wendling64e87322009-01-16 19:25:27 +00001715/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001716/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001717SDValue
1718X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001719 SDValue &OutRetAddr, SDValue Chain,
1720 bool IsTailCall, bool Is64Bit,
1721 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001722 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001723 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001724 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001725
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001726 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001727 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001728 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001729}
1730
1731/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1732/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001733static SDValue
1734EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001735 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001736 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001737 // Store the return address to the appropriate stack slot.
1738 if (!FPDiff) return Chain;
1739 // Calculate the new stack slot for the return address.
1740 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001741 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001742 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001744 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001745 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001746 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001747 return Chain;
1748}
1749
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001751X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001752 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001753 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754 const SmallVectorImpl<ISD::OutputArg> &Outs,
1755 const SmallVectorImpl<ISD::InputArg> &Ins,
1756 DebugLoc dl, SelectionDAG &DAG,
1757 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 MachineFunction &MF = DAG.getMachineFunction();
1759 bool Is64Bit = Subtarget->is64Bit();
1760 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001761 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762
Evan Cheng5f941932010-02-05 02:21:12 +00001763 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001764 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001765 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1766 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001767
1768 // Sibcalls are automatically detected tailcalls which do not require
1769 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001770 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001771 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001772
1773 if (isTailCall)
1774 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001775 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001776
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001778 "Var args not supported with calling convention fastcc");
1779
Chris Lattner638402b2007-02-28 07:00:42 +00001780 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001781 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1783 ArgLocs, *DAG.getContext());
1784 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001785
Chris Lattner423c5f42007-02-28 05:31:48 +00001786 // Get a count of how many bytes are to be pushed on the stack.
1787 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001788 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001789 // This is a sibcall. The memory operands are available in caller's
1790 // own caller's stack.
1791 NumBytes = 0;
Dan Gohman1797ed52010-02-08 20:27:50 +00001792 else if (GuaranteedTailCallOpt && CallConv == CallingConv::Fast)
Evan Chengf22f9b32010-02-06 03:28:46 +00001793 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001794
Gordon Henriksen86737662008-01-05 16:56:59 +00001795 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001796 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001797 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001798 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001799 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1800 FPDiff = NumBytesCallerPushed - NumBytes;
1801
1802 // Set the delta of movement of the returnaddr stackslot.
1803 // But only set if delta is greater than previous delta.
1804 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1805 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1806 }
1807
Evan Chengf22f9b32010-02-06 03:28:46 +00001808 if (!IsSibcall)
1809 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001810
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001812 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001813 if (isTailCall && FPDiff)
1814 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1815 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001816
Dan Gohman475871a2008-07-27 21:46:04 +00001817 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1818 SmallVector<SDValue, 8> MemOpChains;
1819 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001820
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001821 // Walk the register/memloc assignments, inserting copies/loads. In the case
1822 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001823 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1824 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001825 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 SDValue Arg = Outs[i].Val;
1827 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001828 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001829
Chris Lattner423c5f42007-02-28 05:31:48 +00001830 // Promote the value if needed.
1831 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001832 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001833 case CCValAssign::Full: break;
1834 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001835 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001836 break;
1837 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001838 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001839 break;
1840 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001841 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1842 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1844 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1845 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001846 } else
1847 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1848 break;
1849 case CCValAssign::BCvt:
1850 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001851 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001852 case CCValAssign::Indirect: {
1853 // Store the argument.
1854 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001855 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001857 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001858 Arg = SpillSlot;
1859 break;
1860 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001861 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001862
Chris Lattner423c5f42007-02-28 05:31:48 +00001863 if (VA.isRegLoc()) {
1864 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001865 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001866 assert(VA.isMemLoc());
1867 if (StackPtr.getNode() == 0)
1868 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1869 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1870 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001871 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001872 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001873
Evan Cheng32fe1032006-05-25 00:59:30 +00001874 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001876 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001877
Evan Cheng347d5f72006-04-28 21:29:37 +00001878 // Build a sequence of copy-to-reg nodes chained together with token chain
1879 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001880 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001881 // Tail call byval lowering might overwrite argument registers so in case of
1882 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001884 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001885 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001886 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001887 InFlag = Chain.getValue(1);
1888 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001889
Chris Lattner88e1fd52009-07-09 04:24:46 +00001890 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001891 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1892 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001894 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1895 DAG.getNode(X86ISD::GlobalBaseReg,
1896 DebugLoc::getUnknownLoc(),
1897 getPointerTy()),
1898 InFlag);
1899 InFlag = Chain.getValue(1);
1900 } else {
1901 // If we are tail calling and generating PIC/GOT style code load the
1902 // address of the callee into ECX. The value in ecx is used as target of
1903 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1904 // for tail calls on PIC/GOT architectures. Normally we would just put the
1905 // address of GOT into ebx and then call target@PLT. But for tail calls
1906 // ebx would be restored (since ebx is callee saved) before jumping to the
1907 // target@PLT.
1908
1909 // Note: The actual moving to ECX is done further down.
1910 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1911 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1912 !G->getGlobal()->hasProtectedVisibility())
1913 Callee = LowerGlobalAddress(Callee, DAG);
1914 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001915 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001916 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001917 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001918
Gordon Henriksen86737662008-01-05 16:56:59 +00001919 if (Is64Bit && isVarArg) {
1920 // From AMD64 ABI document:
1921 // For calls that may call functions that use varargs or stdargs
1922 // (prototype-less calls or calls to functions containing ellipsis (...) in
1923 // the declaration) %al is used as hidden argument to specify the number
1924 // of SSE registers used. The contents of %al do not need to match exactly
1925 // the number of registers, but must be an ubound on the number of SSE
1926 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927
1928 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001929 // Count the number of XMM registers allocated.
1930 static const unsigned XMMArgRegs[] = {
1931 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1932 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1933 };
1934 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001935 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001936 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001937
Dale Johannesendd64c412009-02-04 00:33:20 +00001938 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 InFlag = Chain.getValue(1);
1941 }
1942
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001943
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001944 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 if (isTailCall) {
1946 // Force all the incoming stack arguments to be loaded from the stack
1947 // before any new outgoing arguments are stored to the stack, because the
1948 // outgoing stack slots may alias the incoming argument stack slots, and
1949 // the alias isn't otherwise explicit. This is slightly more conservative
1950 // than necessary, because it means that each store effectively depends
1951 // on every argument instead of just those arguments it would clobber.
1952 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1953
Dan Gohman475871a2008-07-27 21:46:04 +00001954 SmallVector<SDValue, 8> MemOpChains2;
1955 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001956 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001957 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001958 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001959 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001960 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1961 CCValAssign &VA = ArgLocs[i];
1962 if (VA.isRegLoc())
1963 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001964 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 SDValue Arg = Outs[i].Val;
1966 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 // Create frame index.
1968 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001969 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001970 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001971 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001972
Duncan Sands276dcbd2008-03-21 09:14:45 +00001973 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001974 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001975 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001976 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001977 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001978 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001979 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001980
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1982 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001983 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001985 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001986 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001988 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001989 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 }
1991 }
1992
1993 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001995 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001996
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001997 // Copy arguments to their registers.
1998 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001999 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002000 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002001 InFlag = Chain.getValue(1);
2002 }
Dan Gohman475871a2008-07-27 21:46:04 +00002003 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002004
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002006 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002007 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 }
2009
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002010 bool WasGlobalOrExternal = false;
2011 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2012 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2013 // In the 64-bit large code model, we have to make all calls
2014 // through a register, since the call instruction's 32-bit
2015 // pc-relative offset may not be large enough to hold the whole
2016 // address.
2017 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2018 WasGlobalOrExternal = true;
2019 // If the callee is a GlobalAddress node (quite common, every direct call
2020 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2021 // it.
2022
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002023 // We should use extra load for direct calls to dllimported functions in
2024 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002025 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002026 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002027 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002028
Chris Lattner48a7d022009-07-09 05:02:21 +00002029 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2030 // external symbols most go through the PLT in PIC mode. If the symbol
2031 // has hidden or protected visibility, or if it is static or local, then
2032 // we don't need to use the PLT - we can directly call it.
2033 if (Subtarget->isTargetELF() &&
2034 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002035 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002036 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002037 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002038 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2039 Subtarget->getDarwinVers() < 9) {
2040 // PC-relative references to external symbols should go through $stub,
2041 // unless we're building with the leopard linker or later, which
2042 // automatically synthesizes these stubs.
2043 OpFlags = X86II::MO_DARWIN_STUB;
2044 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002045
Chris Lattner74e726e2009-07-09 05:27:35 +00002046 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002047 G->getOffset(), OpFlags);
2048 }
Bill Wendling056292f2008-09-16 21:48:12 +00002049 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002050 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002051 unsigned char OpFlags = 0;
2052
2053 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2054 // symbols should go through the PLT.
2055 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002056 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002057 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002058 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002059 Subtarget->getDarwinVers() < 9) {
2060 // PC-relative references to external symbols should go through $stub,
2061 // unless we're building with the leopard linker or later, which
2062 // automatically synthesizes these stubs.
2063 OpFlags = X86II::MO_DARWIN_STUB;
2064 }
Eric Christopherfd179292009-08-27 18:07:15 +00002065
Chris Lattner48a7d022009-07-09 05:02:21 +00002066 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2067 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002068 }
2069
2070 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002071 // Force the address into a (call preserved) caller-saved register since
2072 // tailcall must happen after callee-saved registers are poped.
2073 // FIXME: Give it a special register class that contains caller-saved
2074 // register instead?
2075 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002076 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002077 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002078 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002079 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002080 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002081
Chris Lattnerd96d0722007-02-25 06:40:16 +00002082 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002084 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002085
Evan Chengf22f9b32010-02-06 03:28:46 +00002086 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002087 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2088 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002089 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002091
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002092 Ops.push_back(Chain);
2093 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002094
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002097
Gordon Henriksen86737662008-01-05 16:56:59 +00002098 // Add argument registers to the end of the list so that they are known live
2099 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002100 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2101 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2102 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002103
Evan Cheng586ccac2008-03-18 23:36:35 +00002104 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002106 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2107
2108 // Add an implicit use of AL for x86 vararg functions.
2109 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002111
Gabor Greifba36cb52008-08-28 21:40:38 +00002112 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002113 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002114
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 if (isTailCall) {
2116 // If this is the first return lowered for this function, add the regs
2117 // to the liveout set for the function.
2118 if (MF.getRegInfo().liveout_empty()) {
2119 SmallVector<CCValAssign, 16> RVLocs;
2120 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2121 *DAG.getContext());
2122 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2123 for (unsigned i = 0; i != RVLocs.size(); ++i)
2124 if (RVLocs[i].isRegLoc())
2125 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002127
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 assert(((Callee.getOpcode() == ISD::Register &&
2129 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002130 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2132 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002133 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134
2135 return DAG.getNode(X86ISD::TC_RETURN, dl,
2136 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002137 }
2138
Dale Johannesenace16102009-02-03 19:33:06 +00002139 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002140 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002141
Chris Lattner2d297092006-05-23 18:50:38 +00002142 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002143 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002147 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002148 // pops the hidden struct pointer, so we have to push it back.
2149 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002150 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002151 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002152 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002153
Gordon Henriksenae636f82008-01-03 16:47:34 +00002154 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002155 if (!IsSibcall) {
2156 Chain = DAG.getCALLSEQ_END(Chain,
2157 DAG.getIntPtrConstant(NumBytes, true),
2158 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2159 true),
2160 InFlag);
2161 InFlag = Chain.getValue(1);
2162 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002163
Chris Lattner3085e152007-02-25 08:59:22 +00002164 // Handle result values, copying them out of physregs into vregs that we
2165 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2167 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002168}
2169
Evan Cheng25ab6902006-09-08 06:48:29 +00002170
2171//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002172// Fast Calling Convention (tail call) implementation
2173//===----------------------------------------------------------------------===//
2174
2175// Like std call, callee cleans arguments, convention except that ECX is
2176// reserved for storing the tail called function address. Only 2 registers are
2177// free for argument passing (inreg). Tail call optimization is performed
2178// provided:
2179// * tailcallopt is enabled
2180// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002181// On X86_64 architecture with GOT-style position independent code only local
2182// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002183// To keep the stack aligned according to platform abi the function
2184// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2185// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002186// If a tail called function callee has more arguments than the caller the
2187// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002188// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002189// original REtADDR, but before the saved framepointer or the spilled registers
2190// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2191// stack layout:
2192// arg1
2193// arg2
2194// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002195// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002196// move area ]
2197// (possible EBP)
2198// ESI
2199// EDI
2200// local1 ..
2201
2202/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2203/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002204unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002205 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002206 MachineFunction &MF = DAG.getMachineFunction();
2207 const TargetMachine &TM = MF.getTarget();
2208 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2209 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002210 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002211 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002212 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002213 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2214 // Number smaller than 12 so just add the difference.
2215 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2216 } else {
2217 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002218 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002219 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002222}
2223
Evan Cheng5f941932010-02-05 02:21:12 +00002224/// MatchingStackOffset - Return true if the given stack call argument is
2225/// already available in the same position (relatively) of the caller's
2226/// incoming argument stack.
2227static
2228bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2229 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2230 const X86InstrInfo *TII) {
2231 int FI;
2232 if (Arg.getOpcode() == ISD::CopyFromReg) {
2233 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2234 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2235 return false;
2236 MachineInstr *Def = MRI->getVRegDef(VR);
2237 if (!Def)
2238 return false;
2239 if (!Flags.isByVal()) {
2240 if (!TII->isLoadFromStackSlot(Def, FI))
2241 return false;
2242 } else {
2243 unsigned Opcode = Def->getOpcode();
2244 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2245 Def->getOperand(1).isFI()) {
2246 FI = Def->getOperand(1).getIndex();
2247 if (MFI->getObjectSize(FI) != Flags.getByValSize())
2248 return false;
2249 } else
2250 return false;
2251 }
2252 } else {
2253 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2254 if (!Ld)
2255 return false;
2256 SDValue Ptr = Ld->getBasePtr();
2257 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2258 if (!FINode)
2259 return false;
2260 FI = FINode->getIndex();
2261 }
2262
2263 if (!MFI->isFixedObjectIndex(FI))
2264 return false;
2265 return Offset == MFI->getObjectOffset(FI);
2266}
2267
Dan Gohman98ca4f22009-08-05 01:29:28 +00002268/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2269/// for tail call optimization. Targets which want to do tail call
2270/// optimization should implement this function.
2271bool
2272X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002273 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002275 const SmallVectorImpl<ISD::OutputArg> &Outs,
2276 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002277 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002278 if (CalleeCC != CallingConv::Fast &&
2279 CalleeCC != CallingConv::C)
2280 return false;
2281
Evan Cheng7096ae42010-01-29 06:45:59 +00002282 // If -tailcallopt is specified, make fastcc functions tail-callable.
2283 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002284 if (GuaranteedTailCallOpt) {
Evan Cheng843bd692010-01-31 06:44:49 +00002285 if (CalleeCC == CallingConv::Fast &&
2286 CallerF->getCallingConv() == CalleeCC)
2287 return true;
2288 return false;
2289 }
2290
Evan Chengb2c92902010-02-02 02:22:50 +00002291 // Look for obvious safe cases to perform tail call optimization that does not
2292 // requite ABI changes. This is what gcc calls sibcall.
2293
Evan Cheng843bd692010-01-31 06:44:49 +00002294 // Do not tail call optimize vararg calls for now.
2295 if (isVarArg)
2296 return false;
2297
Evan Chenga6bff982010-01-30 01:22:00 +00002298 // If the callee takes no arguments then go on to check the results of the
2299 // call.
2300 if (!Outs.empty()) {
2301 // Check if stack adjustment is needed. For now, do not do this if any
2302 // argument is passed on the stack.
2303 SmallVector<CCValAssign, 16> ArgLocs;
2304 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2305 ArgLocs, *DAG.getContext());
2306 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002307 if (CCInfo.getNextStackOffset()) {
2308 MachineFunction &MF = DAG.getMachineFunction();
2309 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2310 return false;
2311 if (Subtarget->isTargetWin64())
2312 // Win64 ABI has additional complications.
2313 return false;
2314
2315 // Check if the arguments are already laid out in the right way as
2316 // the caller's fixed stack objects.
2317 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002318 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2319 const X86InstrInfo *TII =
2320 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002321 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2322 CCValAssign &VA = ArgLocs[i];
2323 EVT RegVT = VA.getLocVT();
2324 SDValue Arg = Outs[i].Val;
2325 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002326 if (VA.getLocInfo() == CCValAssign::Indirect)
2327 return false;
2328 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002329 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2330 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002331 return false;
2332 }
2333 }
2334 }
Evan Chenga6bff982010-01-30 01:22:00 +00002335 }
Evan Chengb1712452010-01-27 06:25:16 +00002336
Evan Cheng86809cc2010-02-03 03:28:02 +00002337 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002338}
2339
Dan Gohman3df24e62008-09-03 23:12:08 +00002340FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002341X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2342 DwarfWriter *dw,
2343 DenseMap<const Value *, unsigned> &vm,
2344 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2345 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002346#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002347 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002348#endif
2349 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002350 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002351#ifndef NDEBUG
2352 , cil
2353#endif
2354 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002355}
2356
2357
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002358//===----------------------------------------------------------------------===//
2359// Other Lowering Hooks
2360//===----------------------------------------------------------------------===//
2361
2362
Dan Gohman475871a2008-07-27 21:46:04 +00002363SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002364 MachineFunction &MF = DAG.getMachineFunction();
2365 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2366 int ReturnAddrIndex = FuncInfo->getRAIndex();
2367
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002368 if (ReturnAddrIndex == 0) {
2369 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002370 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002371 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2372 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002373 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002374 }
2375
Evan Cheng25ab6902006-09-08 06:48:29 +00002376 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002377}
2378
2379
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002380bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2381 bool hasSymbolicDisplacement) {
2382 // Offset should fit into 32 bit immediate field.
2383 if (!isInt32(Offset))
2384 return false;
2385
2386 // If we don't have a symbolic displacement - we don't have any extra
2387 // restrictions.
2388 if (!hasSymbolicDisplacement)
2389 return true;
2390
2391 // FIXME: Some tweaks might be needed for medium code model.
2392 if (M != CodeModel::Small && M != CodeModel::Kernel)
2393 return false;
2394
2395 // For small code model we assume that latest object is 16MB before end of 31
2396 // bits boundary. We may also accept pretty large negative constants knowing
2397 // that all objects are in the positive half of address space.
2398 if (M == CodeModel::Small && Offset < 16*1024*1024)
2399 return true;
2400
2401 // For kernel code model we know that all object resist in the negative half
2402 // of 32bits address space. We may not accept negative offsets, since they may
2403 // be just off and we may accept pretty large positive ones.
2404 if (M == CodeModel::Kernel && Offset > 0)
2405 return true;
2406
2407 return false;
2408}
2409
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002410/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2411/// specific condition code, returning the condition code and the LHS/RHS of the
2412/// comparison to make.
2413static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2414 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002415 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002416 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2417 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2418 // X > -1 -> X == 0, jump !sign.
2419 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002420 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002421 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2422 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002423 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002424 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002425 // X < 1 -> X <= 0
2426 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002427 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002428 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002429 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002430
Evan Chengd9558e02006-01-06 00:43:03 +00002431 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002432 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002433 case ISD::SETEQ: return X86::COND_E;
2434 case ISD::SETGT: return X86::COND_G;
2435 case ISD::SETGE: return X86::COND_GE;
2436 case ISD::SETLT: return X86::COND_L;
2437 case ISD::SETLE: return X86::COND_LE;
2438 case ISD::SETNE: return X86::COND_NE;
2439 case ISD::SETULT: return X86::COND_B;
2440 case ISD::SETUGT: return X86::COND_A;
2441 case ISD::SETULE: return X86::COND_BE;
2442 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002443 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002444 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002445
Chris Lattner4c78e022008-12-23 23:42:27 +00002446 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002447
Chris Lattner4c78e022008-12-23 23:42:27 +00002448 // If LHS is a foldable load, but RHS is not, flip the condition.
2449 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2450 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2451 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2452 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002453 }
2454
Chris Lattner4c78e022008-12-23 23:42:27 +00002455 switch (SetCCOpcode) {
2456 default: break;
2457 case ISD::SETOLT:
2458 case ISD::SETOLE:
2459 case ISD::SETUGT:
2460 case ISD::SETUGE:
2461 std::swap(LHS, RHS);
2462 break;
2463 }
2464
2465 // On a floating point condition, the flags are set as follows:
2466 // ZF PF CF op
2467 // 0 | 0 | 0 | X > Y
2468 // 0 | 0 | 1 | X < Y
2469 // 1 | 0 | 0 | X == Y
2470 // 1 | 1 | 1 | unordered
2471 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002472 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002473 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002474 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002475 case ISD::SETOLT: // flipped
2476 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002477 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002478 case ISD::SETOLE: // flipped
2479 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002480 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002481 case ISD::SETUGT: // flipped
2482 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002483 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002484 case ISD::SETUGE: // flipped
2485 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002486 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002487 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002488 case ISD::SETNE: return X86::COND_NE;
2489 case ISD::SETUO: return X86::COND_P;
2490 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002491 case ISD::SETOEQ:
2492 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002493 }
Evan Chengd9558e02006-01-06 00:43:03 +00002494}
2495
Evan Cheng4a460802006-01-11 00:33:36 +00002496/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2497/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002498/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002499static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002500 switch (X86CC) {
2501 default:
2502 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002503 case X86::COND_B:
2504 case X86::COND_BE:
2505 case X86::COND_E:
2506 case X86::COND_P:
2507 case X86::COND_A:
2508 case X86::COND_AE:
2509 case X86::COND_NE:
2510 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002511 return true;
2512 }
2513}
2514
Evan Chengeb2f9692009-10-27 19:56:55 +00002515/// isFPImmLegal - Returns true if the target can instruction select the
2516/// specified FP immediate natively. If false, the legalizer will
2517/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002518bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002519 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2520 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2521 return true;
2522 }
2523 return false;
2524}
2525
Nate Begeman9008ca62009-04-27 18:41:29 +00002526/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2527/// the specified range (L, H].
2528static bool isUndefOrInRange(int Val, int Low, int Hi) {
2529 return (Val < 0) || (Val >= Low && Val < Hi);
2530}
2531
2532/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2533/// specified value.
2534static bool isUndefOrEqual(int Val, int CmpVal) {
2535 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002536 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002537 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002538}
2539
Nate Begeman9008ca62009-04-27 18:41:29 +00002540/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2541/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2542/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002543static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002544 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002545 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002547 return (Mask[0] < 2 && Mask[1] < 2);
2548 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002549}
2550
Nate Begeman9008ca62009-04-27 18:41:29 +00002551bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002552 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002553 N->getMask(M);
2554 return ::isPSHUFDMask(M, N->getValueType(0));
2555}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002556
Nate Begeman9008ca62009-04-27 18:41:29 +00002557/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2558/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002559static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002560 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002561 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002562
Nate Begeman9008ca62009-04-27 18:41:29 +00002563 // Lower quadword copied in order or undef.
2564 for (int i = 0; i != 4; ++i)
2565 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002566 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002567
Evan Cheng506d3df2006-03-29 23:07:14 +00002568 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002569 for (int i = 4; i != 8; ++i)
2570 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002571 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002572
Evan Cheng506d3df2006-03-29 23:07:14 +00002573 return true;
2574}
2575
Nate Begeman9008ca62009-04-27 18:41:29 +00002576bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002577 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002578 N->getMask(M);
2579 return ::isPSHUFHWMask(M, N->getValueType(0));
2580}
Evan Cheng506d3df2006-03-29 23:07:14 +00002581
Nate Begeman9008ca62009-04-27 18:41:29 +00002582/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2583/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002584static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002586 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002587
Rafael Espindola15684b22009-04-24 12:40:33 +00002588 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002589 for (int i = 4; i != 8; ++i)
2590 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002591 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002592
Rafael Espindola15684b22009-04-24 12:40:33 +00002593 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 for (int i = 0; i != 4; ++i)
2595 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002596 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002597
Rafael Espindola15684b22009-04-24 12:40:33 +00002598 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002599}
2600
Nate Begeman9008ca62009-04-27 18:41:29 +00002601bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002602 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002603 N->getMask(M);
2604 return ::isPSHUFLWMask(M, N->getValueType(0));
2605}
2606
Nate Begemana09008b2009-10-19 02:17:23 +00002607/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2608/// is suitable for input to PALIGNR.
2609static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2610 bool hasSSSE3) {
2611 int i, e = VT.getVectorNumElements();
2612
2613 // Do not handle v2i64 / v2f64 shuffles with palignr.
2614 if (e < 4 || !hasSSSE3)
2615 return false;
2616
2617 for (i = 0; i != e; ++i)
2618 if (Mask[i] >= 0)
2619 break;
2620
2621 // All undef, not a palignr.
2622 if (i == e)
2623 return false;
2624
2625 // Determine if it's ok to perform a palignr with only the LHS, since we
2626 // don't have access to the actual shuffle elements to see if RHS is undef.
2627 bool Unary = Mask[i] < (int)e;
2628 bool NeedsUnary = false;
2629
2630 int s = Mask[i] - i;
2631
2632 // Check the rest of the elements to see if they are consecutive.
2633 for (++i; i != e; ++i) {
2634 int m = Mask[i];
2635 if (m < 0)
2636 continue;
2637
2638 Unary = Unary && (m < (int)e);
2639 NeedsUnary = NeedsUnary || (m < s);
2640
2641 if (NeedsUnary && !Unary)
2642 return false;
2643 if (Unary && m != ((s+i) & (e-1)))
2644 return false;
2645 if (!Unary && m != (s+i))
2646 return false;
2647 }
2648 return true;
2649}
2650
2651bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2652 SmallVector<int, 8> M;
2653 N->getMask(M);
2654 return ::isPALIGNRMask(M, N->getValueType(0), true);
2655}
2656
Evan Cheng14aed5e2006-03-24 01:18:28 +00002657/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2658/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002659static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 int NumElems = VT.getVectorNumElements();
2661 if (NumElems != 2 && NumElems != 4)
2662 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002663
Nate Begeman9008ca62009-04-27 18:41:29 +00002664 int Half = NumElems / 2;
2665 for (int i = 0; i < Half; ++i)
2666 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002667 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 for (int i = Half; i < NumElems; ++i)
2669 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002670 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002671
Evan Cheng14aed5e2006-03-24 01:18:28 +00002672 return true;
2673}
2674
Nate Begeman9008ca62009-04-27 18:41:29 +00002675bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2676 SmallVector<int, 8> M;
2677 N->getMask(M);
2678 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002679}
2680
Evan Cheng213d2cf2007-05-17 18:45:50 +00002681/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002682/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2683/// half elements to come from vector 1 (which would equal the dest.) and
2684/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002685static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002686 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002687
2688 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002690
Nate Begeman9008ca62009-04-27 18:41:29 +00002691 int Half = NumElems / 2;
2692 for (int i = 0; i < Half; ++i)
2693 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002694 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002695 for (int i = Half; i < NumElems; ++i)
2696 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002697 return false;
2698 return true;
2699}
2700
Nate Begeman9008ca62009-04-27 18:41:29 +00002701static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2702 SmallVector<int, 8> M;
2703 N->getMask(M);
2704 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002705}
2706
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002707/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2708/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002709bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2710 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002711 return false;
2712
Evan Cheng2064a2b2006-03-28 06:50:32 +00002713 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2715 isUndefOrEqual(N->getMaskElt(1), 7) &&
2716 isUndefOrEqual(N->getMaskElt(2), 2) &&
2717 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002718}
2719
Nate Begeman0b10b912009-11-07 23:17:15 +00002720/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2721/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2722/// <2, 3, 2, 3>
2723bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2724 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2725
2726 if (NumElems != 4)
2727 return false;
2728
2729 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2730 isUndefOrEqual(N->getMaskElt(1), 3) &&
2731 isUndefOrEqual(N->getMaskElt(2), 2) &&
2732 isUndefOrEqual(N->getMaskElt(3), 3);
2733}
2734
Evan Cheng5ced1d82006-04-06 23:23:56 +00002735/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2736/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002737bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2738 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002739
Evan Cheng5ced1d82006-04-06 23:23:56 +00002740 if (NumElems != 2 && NumElems != 4)
2741 return false;
2742
Evan Chengc5cdff22006-04-07 21:53:05 +00002743 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002745 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002746
Evan Chengc5cdff22006-04-07 21:53:05 +00002747 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002749 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002750
2751 return true;
2752}
2753
Nate Begeman0b10b912009-11-07 23:17:15 +00002754/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2755/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2756bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002758
Evan Cheng5ced1d82006-04-06 23:23:56 +00002759 if (NumElems != 2 && NumElems != 4)
2760 return false;
2761
Evan Chengc5cdff22006-04-07 21:53:05 +00002762 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002764 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002765
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 for (unsigned i = 0; i < NumElems/2; ++i)
2767 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002768 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002769
2770 return true;
2771}
2772
Evan Cheng0038e592006-03-28 00:39:58 +00002773/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2774/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002775static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002776 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002778 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002779 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002780
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2782 int BitI = Mask[i];
2783 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002784 if (!isUndefOrEqual(BitI, j))
2785 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002786 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002787 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002788 return false;
2789 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002790 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002791 return false;
2792 }
Evan Cheng0038e592006-03-28 00:39:58 +00002793 }
Evan Cheng0038e592006-03-28 00:39:58 +00002794 return true;
2795}
2796
Nate Begeman9008ca62009-04-27 18:41:29 +00002797bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2798 SmallVector<int, 8> M;
2799 N->getMask(M);
2800 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002801}
2802
Evan Cheng4fcb9222006-03-28 02:43:26 +00002803/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2804/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002805static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002806 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002808 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002809 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002810
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2812 int BitI = Mask[i];
2813 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002814 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002815 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002816 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002817 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002818 return false;
2819 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002820 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002821 return false;
2822 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002823 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002824 return true;
2825}
2826
Nate Begeman9008ca62009-04-27 18:41:29 +00002827bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2828 SmallVector<int, 8> M;
2829 N->getMask(M);
2830 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002831}
2832
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002833/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2834/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2835/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002836static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002838 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002839 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2842 int BitI = Mask[i];
2843 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002844 if (!isUndefOrEqual(BitI, j))
2845 return false;
2846 if (!isUndefOrEqual(BitI1, j))
2847 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002848 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002849 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002850}
2851
Nate Begeman9008ca62009-04-27 18:41:29 +00002852bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2853 SmallVector<int, 8> M;
2854 N->getMask(M);
2855 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2856}
2857
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002858/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2859/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2860/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002861static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002862 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002863 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2864 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002865
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2867 int BitI = Mask[i];
2868 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002869 if (!isUndefOrEqual(BitI, j))
2870 return false;
2871 if (!isUndefOrEqual(BitI1, j))
2872 return false;
2873 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002874 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002875}
2876
Nate Begeman9008ca62009-04-27 18:41:29 +00002877bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2878 SmallVector<int, 8> M;
2879 N->getMask(M);
2880 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2881}
2882
Evan Cheng017dcc62006-04-21 01:05:10 +00002883/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2884/// specifies a shuffle of elements that is suitable for input to MOVSS,
2885/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002886static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002887 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002888 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002889
2890 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002891
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002893 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002894
Nate Begeman9008ca62009-04-27 18:41:29 +00002895 for (int i = 1; i < NumElts; ++i)
2896 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002897 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002898
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002899 return true;
2900}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002901
Nate Begeman9008ca62009-04-27 18:41:29 +00002902bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2903 SmallVector<int, 8> M;
2904 N->getMask(M);
2905 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002906}
2907
Evan Cheng017dcc62006-04-21 01:05:10 +00002908/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2909/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002910/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002911static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 bool V2IsSplat = false, bool V2IsUndef = false) {
2913 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002914 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002915 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002916
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002918 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002919
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 for (int i = 1; i < NumOps; ++i)
2921 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2922 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2923 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002924 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002925
Evan Cheng39623da2006-04-20 08:58:49 +00002926 return true;
2927}
2928
Nate Begeman9008ca62009-04-27 18:41:29 +00002929static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002930 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 SmallVector<int, 8> M;
2932 N->getMask(M);
2933 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002934}
2935
Evan Chengd9539472006-04-14 21:59:03 +00002936/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2937/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002938bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2939 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002940 return false;
2941
2942 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002943 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 int Elt = N->getMaskElt(i);
2945 if (Elt >= 0 && Elt != 1)
2946 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002947 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002948
2949 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002950 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 int Elt = N->getMaskElt(i);
2952 if (Elt >= 0 && Elt != 3)
2953 return false;
2954 if (Elt == 3)
2955 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002956 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002957 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002959 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002960}
2961
2962/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2963/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002964bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2965 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002966 return false;
2967
2968 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 for (unsigned i = 0; i < 2; ++i)
2970 if (N->getMaskElt(i) > 0)
2971 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002972
2973 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002974 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 int Elt = N->getMaskElt(i);
2976 if (Elt >= 0 && Elt != 2)
2977 return false;
2978 if (Elt == 2)
2979 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002980 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002982 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002983}
2984
Evan Cheng0b457f02008-09-25 20:50:48 +00002985/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2986/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002987bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2988 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002989
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 for (int i = 0; i < e; ++i)
2991 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002992 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 for (int i = 0; i < e; ++i)
2994 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002995 return false;
2996 return true;
2997}
2998
Evan Cheng63d33002006-03-22 08:01:21 +00002999/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003000/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003001unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3003 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3004
Evan Chengb9df0ca2006-03-22 02:53:00 +00003005 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3006 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 for (int i = 0; i < NumOperands; ++i) {
3008 int Val = SVOp->getMaskElt(NumOperands-i-1);
3009 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003010 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003011 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003012 if (i != NumOperands - 1)
3013 Mask <<= Shift;
3014 }
Evan Cheng63d33002006-03-22 08:01:21 +00003015 return Mask;
3016}
3017
Evan Cheng506d3df2006-03-29 23:07:14 +00003018/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003019/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003020unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003022 unsigned Mask = 0;
3023 // 8 nodes, but we only care about the last 4.
3024 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 int Val = SVOp->getMaskElt(i);
3026 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003027 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003028 if (i != 4)
3029 Mask <<= 2;
3030 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003031 return Mask;
3032}
3033
3034/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003035/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003036unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003038 unsigned Mask = 0;
3039 // 8 nodes, but we only care about the first 4.
3040 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 int Val = SVOp->getMaskElt(i);
3042 if (Val >= 0)
3043 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003044 if (i != 0)
3045 Mask <<= 2;
3046 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003047 return Mask;
3048}
3049
Nate Begemana09008b2009-10-19 02:17:23 +00003050/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3051/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3052unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3053 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3054 EVT VVT = N->getValueType(0);
3055 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3056 int Val = 0;
3057
3058 unsigned i, e;
3059 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3060 Val = SVOp->getMaskElt(i);
3061 if (Val >= 0)
3062 break;
3063 }
3064 return (Val - i) * EltSize;
3065}
3066
Evan Cheng37b73872009-07-30 08:33:02 +00003067/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3068/// constant +0.0.
3069bool X86::isZeroNode(SDValue Elt) {
3070 return ((isa<ConstantSDNode>(Elt) &&
3071 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3072 (isa<ConstantFPSDNode>(Elt) &&
3073 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3074}
3075
Nate Begeman9008ca62009-04-27 18:41:29 +00003076/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3077/// their permute mask.
3078static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3079 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003080 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003081 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003083
Nate Begeman5a5ca152009-04-29 05:20:52 +00003084 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 int idx = SVOp->getMaskElt(i);
3086 if (idx < 0)
3087 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003088 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003090 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003092 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3094 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003095}
3096
Evan Cheng779ccea2007-12-07 21:30:01 +00003097/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3098/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003099static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003100 unsigned NumElems = VT.getVectorNumElements();
3101 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 int idx = Mask[i];
3103 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003104 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003105 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003107 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003109 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003110}
3111
Evan Cheng533a0aa2006-04-19 20:35:22 +00003112/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3113/// match movhlps. The lower half elements should come from upper half of
3114/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003115/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003116static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3117 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003118 return false;
3119 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003121 return false;
3122 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003124 return false;
3125 return true;
3126}
3127
Evan Cheng5ced1d82006-04-06 23:23:56 +00003128/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003129/// is promoted to a vector. It also returns the LoadSDNode by reference if
3130/// required.
3131static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003132 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3133 return false;
3134 N = N->getOperand(0).getNode();
3135 if (!ISD::isNON_EXTLoad(N))
3136 return false;
3137 if (LD)
3138 *LD = cast<LoadSDNode>(N);
3139 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003140}
3141
Evan Cheng533a0aa2006-04-19 20:35:22 +00003142/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3143/// match movlp{s|d}. The lower half elements should come from lower half of
3144/// V1 (and in order), and the upper half elements should come from the upper
3145/// half of V2 (and in order). And since V1 will become the source of the
3146/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003147static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3148 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003149 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003150 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003151 // Is V2 is a vector load, don't do this transformation. We will try to use
3152 // load folding shufps op.
3153 if (ISD::isNON_EXTLoad(V2))
3154 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003155
Nate Begeman5a5ca152009-04-29 05:20:52 +00003156 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003157
Evan Cheng533a0aa2006-04-19 20:35:22 +00003158 if (NumElems != 2 && NumElems != 4)
3159 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003160 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003162 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003163 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003165 return false;
3166 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003167}
3168
Evan Cheng39623da2006-04-20 08:58:49 +00003169/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3170/// all the same.
3171static bool isSplatVector(SDNode *N) {
3172 if (N->getOpcode() != ISD::BUILD_VECTOR)
3173 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003174
Dan Gohman475871a2008-07-27 21:46:04 +00003175 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003176 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3177 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003178 return false;
3179 return true;
3180}
3181
Evan Cheng213d2cf2007-05-17 18:45:50 +00003182/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003183/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003184/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003185static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003186 SDValue V1 = N->getOperand(0);
3187 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003188 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3189 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003191 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003193 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3194 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003195 if (Opc != ISD::BUILD_VECTOR ||
3196 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 return false;
3198 } else if (Idx >= 0) {
3199 unsigned Opc = V1.getOpcode();
3200 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3201 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003202 if (Opc != ISD::BUILD_VECTOR ||
3203 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003204 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003205 }
3206 }
3207 return true;
3208}
3209
3210/// getZeroVector - Returns a vector of specified type with all zero elements.
3211///
Owen Andersone50ed302009-08-10 22:56:29 +00003212static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003213 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003214 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003215
Chris Lattner8a594482007-11-25 00:24:49 +00003216 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3217 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003218 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003219 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3221 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003222 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003223 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3224 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003225 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3227 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003228 }
Dale Johannesenace16102009-02-03 19:33:06 +00003229 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003230}
3231
Chris Lattner8a594482007-11-25 00:24:49 +00003232/// getOnesVector - Returns a vector of specified type with all bits set.
3233///
Owen Andersone50ed302009-08-10 22:56:29 +00003234static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003235 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003236
Chris Lattner8a594482007-11-25 00:24:49 +00003237 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3238 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003240 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003241 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003243 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003245 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003246}
3247
3248
Evan Cheng39623da2006-04-20 08:58:49 +00003249/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3250/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003251static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003252 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003253 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003254
Evan Cheng39623da2006-04-20 08:58:49 +00003255 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 SmallVector<int, 8> MaskVec;
3257 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003258
Nate Begeman5a5ca152009-04-29 05:20:52 +00003259 for (unsigned i = 0; i != NumElems; ++i) {
3260 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 MaskVec[i] = NumElems;
3262 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003263 }
Evan Cheng39623da2006-04-20 08:58:49 +00003264 }
Evan Cheng39623da2006-04-20 08:58:49 +00003265 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003266 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3267 SVOp->getOperand(1), &MaskVec[0]);
3268 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003269}
3270
Evan Cheng017dcc62006-04-21 01:05:10 +00003271/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3272/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003273static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 SDValue V2) {
3275 unsigned NumElems = VT.getVectorNumElements();
3276 SmallVector<int, 8> Mask;
3277 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003278 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 Mask.push_back(i);
3280 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003281}
3282
Nate Begeman9008ca62009-04-27 18:41:29 +00003283/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003284static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003285 SDValue V2) {
3286 unsigned NumElems = VT.getVectorNumElements();
3287 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003288 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 Mask.push_back(i);
3290 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003291 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003293}
3294
Nate Begeman9008ca62009-04-27 18:41:29 +00003295/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003296static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 SDValue V2) {
3298 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003299 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003300 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003301 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003302 Mask.push_back(i + Half);
3303 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003304 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003306}
3307
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003308/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003309static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 bool HasSSE2) {
3311 if (SV->getValueType(0).getVectorNumElements() <= 4)
3312 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003313
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003315 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003316 DebugLoc dl = SV->getDebugLoc();
3317 SDValue V1 = SV->getOperand(0);
3318 int NumElems = VT.getVectorNumElements();
3319 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003320
Nate Begeman9008ca62009-04-27 18:41:29 +00003321 // unpack elements to the correct location
3322 while (NumElems > 4) {
3323 if (EltNo < NumElems/2) {
3324 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3325 } else {
3326 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3327 EltNo -= NumElems/2;
3328 }
3329 NumElems >>= 1;
3330 }
Eric Christopherfd179292009-08-27 18:07:15 +00003331
Nate Begeman9008ca62009-04-27 18:41:29 +00003332 // Perform the splat.
3333 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003334 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3336 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003337}
3338
Evan Chengba05f722006-04-21 23:03:30 +00003339/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003340/// vector of zero or undef vector. This produces a shuffle where the low
3341/// element of V2 is swizzled into the zero/undef vector, landing at element
3342/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003343static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003344 bool isZero, bool HasSSE2,
3345 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003346 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003347 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3349 unsigned NumElems = VT.getVectorNumElements();
3350 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003351 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 // If this is the insertion idx, put the low elt of V2 here.
3353 MaskVec.push_back(i == Idx ? NumElems : i);
3354 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003355}
3356
Evan Chengf26ffe92008-05-29 08:22:04 +00003357/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3358/// a shuffle that is zero.
3359static
Nate Begeman9008ca62009-04-27 18:41:29 +00003360unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3361 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003362 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003364 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 int Idx = SVOp->getMaskElt(Index);
3366 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003367 ++NumZeros;
3368 continue;
3369 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003371 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003372 ++NumZeros;
3373 else
3374 break;
3375 }
3376 return NumZeros;
3377}
3378
3379/// isVectorShift - Returns true if the shuffle can be implemented as a
3380/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003381/// FIXME: split into pslldqi, psrldqi, palignr variants.
3382static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003383 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003385
3386 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003388 if (!NumZeros) {
3389 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003391 if (!NumZeros)
3392 return false;
3393 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003394 bool SeenV1 = false;
3395 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 for (int i = NumZeros; i < NumElems; ++i) {
3397 int Val = isLeft ? (i - NumZeros) : i;
3398 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3399 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003400 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003402 SeenV1 = true;
3403 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003405 SeenV2 = true;
3406 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003408 return false;
3409 }
3410 if (SeenV1 && SeenV2)
3411 return false;
3412
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003414 ShAmt = NumZeros;
3415 return true;
3416}
3417
3418
Evan Chengc78d3b42006-04-24 18:01:45 +00003419/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3420///
Dan Gohman475871a2008-07-27 21:46:04 +00003421static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003422 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003423 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003424 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003425 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003426
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003427 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003428 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003429 bool First = true;
3430 for (unsigned i = 0; i < 16; ++i) {
3431 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3432 if (ThisIsNonZero && First) {
3433 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003435 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003437 First = false;
3438 }
3439
3440 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003441 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003442 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3443 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003444 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003446 }
3447 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3449 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3450 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003451 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003453 } else
3454 ThisElt = LastElt;
3455
Gabor Greifba36cb52008-08-28 21:40:38 +00003456 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003458 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003459 }
3460 }
3461
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003463}
3464
Bill Wendlinga348c562007-03-22 18:42:45 +00003465/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003466///
Dan Gohman475871a2008-07-27 21:46:04 +00003467static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003468 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003469 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003470 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003471 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003472
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003473 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003474 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003475 bool First = true;
3476 for (unsigned i = 0; i < 8; ++i) {
3477 bool isNonZero = (NonZeros & (1 << i)) != 0;
3478 if (isNonZero) {
3479 if (First) {
3480 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003482 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003484 First = false;
3485 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003486 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003488 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003489 }
3490 }
3491
3492 return V;
3493}
3494
Evan Chengf26ffe92008-05-29 08:22:04 +00003495/// getVShift - Return a vector logical shift node.
3496///
Owen Andersone50ed302009-08-10 22:56:29 +00003497static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 unsigned NumBits, SelectionDAG &DAG,
3499 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003500 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003502 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003503 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3504 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3505 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003506 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003507}
3508
Dan Gohman475871a2008-07-27 21:46:04 +00003509SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003510X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3511 SelectionDAG &DAG) {
3512
3513 // Check if the scalar load can be widened into a vector load. And if
3514 // the address is "base + cst" see if the cst can be "absorbed" into
3515 // the shuffle mask.
3516 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3517 SDValue Ptr = LD->getBasePtr();
3518 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3519 return SDValue();
3520 EVT PVT = LD->getValueType(0);
3521 if (PVT != MVT::i32 && PVT != MVT::f32)
3522 return SDValue();
3523
3524 int FI = -1;
3525 int64_t Offset = 0;
3526 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3527 FI = FINode->getIndex();
3528 Offset = 0;
3529 } else if (Ptr.getOpcode() == ISD::ADD &&
3530 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3531 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3532 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3533 Offset = Ptr.getConstantOperandVal(1);
3534 Ptr = Ptr.getOperand(0);
3535 } else {
3536 return SDValue();
3537 }
3538
3539 SDValue Chain = LD->getChain();
3540 // Make sure the stack object alignment is at least 16.
3541 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3542 if (DAG.InferPtrAlignment(Ptr) < 16) {
3543 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003544 // Can't change the alignment. FIXME: It's possible to compute
3545 // the exact stack offset and reference FI + adjust offset instead.
3546 // If someone *really* cares about this. That's the way to implement it.
3547 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003548 } else {
3549 MFI->setObjectAlignment(FI, 16);
3550 }
3551 }
3552
3553 // (Offset % 16) must be multiple of 4. Then address is then
3554 // Ptr + (Offset & ~15).
3555 if (Offset < 0)
3556 return SDValue();
3557 if ((Offset % 16) & 3)
3558 return SDValue();
3559 int64_t StartOffset = Offset & ~15;
3560 if (StartOffset)
3561 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3562 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3563
3564 int EltNo = (Offset - StartOffset) >> 2;
3565 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3566 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3567 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3568 // Canonicalize it to a v4i32 shuffle.
3569 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3570 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3571 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3572 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3573 }
3574
3575 return SDValue();
3576}
3577
3578SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003579X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003580 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003581 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003582 if (ISD::isBuildVectorAllZeros(Op.getNode())
3583 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003584 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3585 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3586 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003588 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003589
Gabor Greifba36cb52008-08-28 21:40:38 +00003590 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003591 return getOnesVector(Op.getValueType(), DAG, dl);
3592 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003593 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003594
Owen Andersone50ed302009-08-10 22:56:29 +00003595 EVT VT = Op.getValueType();
3596 EVT ExtVT = VT.getVectorElementType();
3597 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003598
3599 unsigned NumElems = Op.getNumOperands();
3600 unsigned NumZero = 0;
3601 unsigned NumNonZero = 0;
3602 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003603 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003604 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003605 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003606 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003607 if (Elt.getOpcode() == ISD::UNDEF)
3608 continue;
3609 Values.insert(Elt);
3610 if (Elt.getOpcode() != ISD::Constant &&
3611 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003612 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003613 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003614 NumZero++;
3615 else {
3616 NonZeros |= (1 << i);
3617 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003618 }
3619 }
3620
Dan Gohman7f321562007-06-25 16:23:39 +00003621 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003622 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003623 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003624 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003625
Chris Lattner67f453a2008-03-09 05:42:06 +00003626 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003627 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003628 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003629 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003630
Chris Lattner62098042008-03-09 01:05:04 +00003631 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3632 // the value are obviously zero, truncate the value to i32 and do the
3633 // insertion that way. Only do this if the value is non-constant or if the
3634 // value is a constant being inserted into element 0. It is cheaper to do
3635 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003637 (!IsAllConstants || Idx == 0)) {
3638 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3639 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3641 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003642
Chris Lattner62098042008-03-09 01:05:04 +00003643 // Truncate the value (which may itself be a constant) to i32, and
3644 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003646 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003647 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3648 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003649
Chris Lattner62098042008-03-09 01:05:04 +00003650 // Now we have our 32-bit value zero extended in the low element of
3651 // a vector. If Idx != 0, swizzle it into place.
3652 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003653 SmallVector<int, 4> Mask;
3654 Mask.push_back(Idx);
3655 for (unsigned i = 1; i != VecElts; ++i)
3656 Mask.push_back(i);
3657 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003658 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003659 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003660 }
Dale Johannesenace16102009-02-03 19:33:06 +00003661 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003662 }
3663 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003664
Chris Lattner19f79692008-03-08 22:59:52 +00003665 // If we have a constant or non-constant insertion into the low element of
3666 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3667 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003668 // depending on what the source datatype is.
3669 if (Idx == 0) {
3670 if (NumZero == 0) {
3671 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3673 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003674 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3675 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3676 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3677 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3679 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3680 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003681 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3682 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3683 Subtarget->hasSSE2(), DAG);
3684 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3685 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003686 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003687
3688 // Is it a vector logical left shift?
3689 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003690 X86::isZeroNode(Op.getOperand(0)) &&
3691 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003692 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003693 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003694 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003695 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003696 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003697 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003698
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003699 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003700 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003701
Chris Lattner19f79692008-03-08 22:59:52 +00003702 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3703 // is a non-constant being inserted into an element other than the low one,
3704 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3705 // movd/movss) to move this into the low element, then shuffle it into
3706 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003707 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003708 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003709
Evan Cheng0db9fe62006-04-25 20:13:52 +00003710 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003711 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3712 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003713 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003714 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003715 MaskVec.push_back(i == Idx ? 0 : 1);
3716 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003717 }
3718 }
3719
Chris Lattner67f453a2008-03-09 05:42:06 +00003720 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003721 if (Values.size() == 1) {
3722 if (EVTBits == 32) {
3723 // Instead of a shuffle like this:
3724 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3725 // Check if it's possible to issue this instead.
3726 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3727 unsigned Idx = CountTrailingZeros_32(NonZeros);
3728 SDValue Item = Op.getOperand(Idx);
3729 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3730 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3731 }
Dan Gohman475871a2008-07-27 21:46:04 +00003732 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003733 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003734
Dan Gohmana3941172007-07-24 22:55:08 +00003735 // A vector full of immediates; various special cases are already
3736 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003737 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003738 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003739
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003740 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003741 if (EVTBits == 64) {
3742 if (NumNonZero == 1) {
3743 // One half is zero or undef.
3744 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003745 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003746 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003747 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3748 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003749 }
Dan Gohman475871a2008-07-27 21:46:04 +00003750 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003751 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003752
3753 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003754 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003755 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003756 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003757 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003758 }
3759
Bill Wendling826f36f2007-03-28 00:57:11 +00003760 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003761 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003762 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003763 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003764 }
3765
3766 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003767 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003768 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003769 if (NumElems == 4 && NumZero > 0) {
3770 for (unsigned i = 0; i < 4; ++i) {
3771 bool isZero = !(NonZeros & (1 << i));
3772 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003773 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003774 else
Dale Johannesenace16102009-02-03 19:33:06 +00003775 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003776 }
3777
3778 for (unsigned i = 0; i < 2; ++i) {
3779 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3780 default: break;
3781 case 0:
3782 V[i] = V[i*2]; // Must be a zero vector.
3783 break;
3784 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003785 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003786 break;
3787 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003788 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003789 break;
3790 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003791 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003792 break;
3793 }
3794 }
3795
Nate Begeman9008ca62009-04-27 18:41:29 +00003796 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003797 bool Reverse = (NonZeros & 0x3) == 2;
3798 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003799 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003800 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3801 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003802 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3803 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003804 }
3805
3806 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003807 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3808 // values to be inserted is equal to the number of elements, in which case
3809 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003810 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003811 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003812 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003813 getSubtarget()->hasSSE41()) {
3814 V[0] = DAG.getUNDEF(VT);
3815 for (unsigned i = 0; i < NumElems; ++i)
3816 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3817 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3818 Op.getOperand(i), DAG.getIntPtrConstant(i));
3819 return V[0];
3820 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003821 // Expand into a number of unpckl*.
3822 // e.g. for v4f32
3823 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3824 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3825 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003826 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003827 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003828 NumElems >>= 1;
3829 while (NumElems != 0) {
3830 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003831 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003832 NumElems >>= 1;
3833 }
3834 return V[0];
3835 }
3836
Dan Gohman475871a2008-07-27 21:46:04 +00003837 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003838}
3839
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003840SDValue
3841X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3842 // We support concatenate two MMX registers and place them in a MMX
3843 // register. This is better than doing a stack convert.
3844 DebugLoc dl = Op.getDebugLoc();
3845 EVT ResVT = Op.getValueType();
3846 assert(Op.getNumOperands() == 2);
3847 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3848 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3849 int Mask[2];
3850 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3851 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3852 InVec = Op.getOperand(1);
3853 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3854 unsigned NumElts = ResVT.getVectorNumElements();
3855 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3856 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3857 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3858 } else {
3859 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3860 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3861 Mask[0] = 0; Mask[1] = 2;
3862 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3863 }
3864 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3865}
3866
Nate Begemanb9a47b82009-02-23 08:49:38 +00003867// v8i16 shuffles - Prefer shuffles in the following order:
3868// 1. [all] pshuflw, pshufhw, optional move
3869// 2. [ssse3] 1 x pshufb
3870// 3. [ssse3] 2 x pshufb + 1 x por
3871// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003872static
Nate Begeman9008ca62009-04-27 18:41:29 +00003873SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3874 SelectionDAG &DAG, X86TargetLowering &TLI) {
3875 SDValue V1 = SVOp->getOperand(0);
3876 SDValue V2 = SVOp->getOperand(1);
3877 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003878 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003879
Nate Begemanb9a47b82009-02-23 08:49:38 +00003880 // Determine if more than 1 of the words in each of the low and high quadwords
3881 // of the result come from the same quadword of one of the two inputs. Undef
3882 // mask values count as coming from any quadword, for better codegen.
3883 SmallVector<unsigned, 4> LoQuad(4);
3884 SmallVector<unsigned, 4> HiQuad(4);
3885 BitVector InputQuads(4);
3886 for (unsigned i = 0; i < 8; ++i) {
3887 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003888 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003889 MaskVals.push_back(EltIdx);
3890 if (EltIdx < 0) {
3891 ++Quad[0];
3892 ++Quad[1];
3893 ++Quad[2];
3894 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003895 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003896 }
3897 ++Quad[EltIdx / 4];
3898 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003899 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003900
Nate Begemanb9a47b82009-02-23 08:49:38 +00003901 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003902 unsigned MaxQuad = 1;
3903 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003904 if (LoQuad[i] > MaxQuad) {
3905 BestLoQuad = i;
3906 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003907 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003908 }
3909
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003911 MaxQuad = 1;
3912 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003913 if (HiQuad[i] > MaxQuad) {
3914 BestHiQuad = i;
3915 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003916 }
3917 }
3918
Nate Begemanb9a47b82009-02-23 08:49:38 +00003919 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003920 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003921 // single pshufb instruction is necessary. If There are more than 2 input
3922 // quads, disable the next transformation since it does not help SSSE3.
3923 bool V1Used = InputQuads[0] || InputQuads[1];
3924 bool V2Used = InputQuads[2] || InputQuads[3];
3925 if (TLI.getSubtarget()->hasSSSE3()) {
3926 if (InputQuads.count() == 2 && V1Used && V2Used) {
3927 BestLoQuad = InputQuads.find_first();
3928 BestHiQuad = InputQuads.find_next(BestLoQuad);
3929 }
3930 if (InputQuads.count() > 2) {
3931 BestLoQuad = -1;
3932 BestHiQuad = -1;
3933 }
3934 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003935
Nate Begemanb9a47b82009-02-23 08:49:38 +00003936 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3937 // the shuffle mask. If a quad is scored as -1, that means that it contains
3938 // words from all 4 input quadwords.
3939 SDValue NewV;
3940 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 SmallVector<int, 8> MaskV;
3942 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3943 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003944 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3946 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3947 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003948
Nate Begemanb9a47b82009-02-23 08:49:38 +00003949 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3950 // source words for the shuffle, to aid later transformations.
3951 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003952 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003953 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003954 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003955 if (idx != (int)i)
3956 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003957 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003958 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003959 AllWordsInNewV = false;
3960 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003961 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003962
Nate Begemanb9a47b82009-02-23 08:49:38 +00003963 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3964 if (AllWordsInNewV) {
3965 for (int i = 0; i != 8; ++i) {
3966 int idx = MaskVals[i];
3967 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003968 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003969 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003970 if ((idx != i) && idx < 4)
3971 pshufhw = false;
3972 if ((idx != i) && idx > 3)
3973 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003974 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003975 V1 = NewV;
3976 V2Used = false;
3977 BestLoQuad = 0;
3978 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003979 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003980
Nate Begemanb9a47b82009-02-23 08:49:38 +00003981 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3982 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003983 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003984 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003986 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003987 }
Eric Christopherfd179292009-08-27 18:07:15 +00003988
Nate Begemanb9a47b82009-02-23 08:49:38 +00003989 // If we have SSSE3, and all words of the result are from 1 input vector,
3990 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3991 // is present, fall back to case 4.
3992 if (TLI.getSubtarget()->hasSSSE3()) {
3993 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003994
Nate Begemanb9a47b82009-02-23 08:49:38 +00003995 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003996 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003997 // mask, and elements that come from V1 in the V2 mask, so that the two
3998 // results can be OR'd together.
3999 bool TwoInputs = V1Used && V2Used;
4000 for (unsigned i = 0; i != 8; ++i) {
4001 int EltIdx = MaskVals[i] * 2;
4002 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4004 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005 continue;
4006 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4008 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004009 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004010 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004011 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004012 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004014 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004016
Nate Begemanb9a47b82009-02-23 08:49:38 +00004017 // Calculate the shuffle mask for the second input, shuffle it, and
4018 // OR it with the first shuffled input.
4019 pshufbMask.clear();
4020 for (unsigned i = 0; i != 8; ++i) {
4021 int EltIdx = MaskVals[i] * 2;
4022 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4024 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 continue;
4026 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4028 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004029 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004031 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004032 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 MVT::v16i8, &pshufbMask[0], 16));
4034 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4035 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004036 }
4037
4038 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4039 // and update MaskVals with new element order.
4040 BitVector InOrder(8);
4041 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004043 for (int i = 0; i != 4; ++i) {
4044 int idx = MaskVals[i];
4045 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004047 InOrder.set(i);
4048 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004050 InOrder.set(i);
4051 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004052 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004053 }
4054 }
4055 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 }
Eric Christopherfd179292009-08-27 18:07:15 +00004060
Nate Begemanb9a47b82009-02-23 08:49:38 +00004061 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4062 // and update MaskVals with the new element order.
4063 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004065 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004067 for (unsigned i = 4; i != 8; ++i) {
4068 int idx = MaskVals[i];
4069 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004071 InOrder.set(i);
4072 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004074 InOrder.set(i);
4075 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004077 }
4078 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 }
Eric Christopherfd179292009-08-27 18:07:15 +00004082
Nate Begemanb9a47b82009-02-23 08:49:38 +00004083 // In case BestHi & BestLo were both -1, which means each quadword has a word
4084 // from each of the four input quadwords, calculate the InOrder bitvector now
4085 // before falling through to the insert/extract cleanup.
4086 if (BestLoQuad == -1 && BestHiQuad == -1) {
4087 NewV = V1;
4088 for (int i = 0; i != 8; ++i)
4089 if (MaskVals[i] < 0 || MaskVals[i] == i)
4090 InOrder.set(i);
4091 }
Eric Christopherfd179292009-08-27 18:07:15 +00004092
Nate Begemanb9a47b82009-02-23 08:49:38 +00004093 // The other elements are put in the right place using pextrw and pinsrw.
4094 for (unsigned i = 0; i != 8; ++i) {
4095 if (InOrder[i])
4096 continue;
4097 int EltIdx = MaskVals[i];
4098 if (EltIdx < 0)
4099 continue;
4100 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004104 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004106 DAG.getIntPtrConstant(i));
4107 }
4108 return NewV;
4109}
4110
4111// v16i8 shuffles - Prefer shuffles in the following order:
4112// 1. [ssse3] 1 x pshufb
4113// 2. [ssse3] 2 x pshufb + 1 x por
4114// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4115static
Nate Begeman9008ca62009-04-27 18:41:29 +00004116SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4117 SelectionDAG &DAG, X86TargetLowering &TLI) {
4118 SDValue V1 = SVOp->getOperand(0);
4119 SDValue V2 = SVOp->getOperand(1);
4120 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004123
Nate Begemanb9a47b82009-02-23 08:49:38 +00004124 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004125 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004126 // present, fall back to case 3.
4127 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4128 bool V1Only = true;
4129 bool V2Only = true;
4130 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 if (EltIdx < 0)
4133 continue;
4134 if (EltIdx < 16)
4135 V2Only = false;
4136 else
4137 V1Only = false;
4138 }
Eric Christopherfd179292009-08-27 18:07:15 +00004139
Nate Begemanb9a47b82009-02-23 08:49:38 +00004140 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4141 if (TLI.getSubtarget()->hasSSSE3()) {
4142 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004143
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004145 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004146 //
4147 // Otherwise, we have elements from both input vectors, and must zero out
4148 // elements that come from V2 in the first mask, and V1 in the second mask
4149 // so that we can OR them together.
4150 bool TwoInputs = !(V1Only || V2Only);
4151 for (unsigned i = 0; i != 16; ++i) {
4152 int EltIdx = MaskVals[i];
4153 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 continue;
4156 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004158 }
4159 // If all the elements are from V2, assign it to V1 and return after
4160 // building the first pshufb.
4161 if (V2Only)
4162 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004164 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004166 if (!TwoInputs)
4167 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004168
Nate Begemanb9a47b82009-02-23 08:49:38 +00004169 // Calculate the shuffle mask for the second input, shuffle it, and
4170 // OR it with the first shuffled input.
4171 pshufbMask.clear();
4172 for (unsigned i = 0; i != 16; ++i) {
4173 int EltIdx = MaskVals[i];
4174 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 continue;
4177 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004181 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 MVT::v16i8, &pshufbMask[0], 16));
4183 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 }
Eric Christopherfd179292009-08-27 18:07:15 +00004185
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 // No SSSE3 - Calculate in place words and then fix all out of place words
4187 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4188 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4190 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 SDValue NewV = V2Only ? V2 : V1;
4192 for (int i = 0; i != 8; ++i) {
4193 int Elt0 = MaskVals[i*2];
4194 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004195
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 // This word of the result is all undef, skip it.
4197 if (Elt0 < 0 && Elt1 < 0)
4198 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004199
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 // This word of the result is already in the correct place, skip it.
4201 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4202 continue;
4203 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4204 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004205
Nate Begemanb9a47b82009-02-23 08:49:38 +00004206 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4207 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4208 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004209
4210 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4211 // using a single extract together, load it and store it.
4212 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004214 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004216 DAG.getIntPtrConstant(i));
4217 continue;
4218 }
4219
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004221 // source byte is not also odd, shift the extracted word left 8 bits
4222 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004225 DAG.getIntPtrConstant(Elt1 / 2));
4226 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004229 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4231 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 }
4233 // If Elt0 is defined, extract it from the appropriate source. If the
4234 // source byte is not also even, shift the extracted word right 8 bits. If
4235 // Elt1 was also defined, OR the extracted values together before
4236 // inserting them in the result.
4237 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4240 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004243 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4245 DAG.getConstant(0x00FF, MVT::i16));
4246 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004247 : InsElt0;
4248 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 DAG.getIntPtrConstant(i));
4251 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004253}
4254
Evan Cheng7a831ce2007-12-15 03:00:47 +00004255/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4256/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4257/// done when every pair / quad of shuffle mask elements point to elements in
4258/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004259/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4260static
Nate Begeman9008ca62009-04-27 18:41:29 +00004261SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4262 SelectionDAG &DAG,
4263 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004264 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 SDValue V1 = SVOp->getOperand(0);
4266 SDValue V2 = SVOp->getOperand(1);
4267 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004268 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004270 EVT MaskEltVT = MaskVT.getVectorElementType();
4271 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004272 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004273 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 case MVT::v4f32: NewVT = MVT::v2f64; break;
4275 case MVT::v4i32: NewVT = MVT::v2i64; break;
4276 case MVT::v8i16: NewVT = MVT::v4i32; break;
4277 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004278 }
4279
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004280 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004281 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004283 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004285 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 int Scale = NumElems / NewWidth;
4287 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004288 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 int StartIdx = -1;
4290 for (int j = 0; j < Scale; ++j) {
4291 int EltIdx = SVOp->getMaskElt(i+j);
4292 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004293 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004295 StartIdx = EltIdx - (EltIdx % Scale);
4296 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004297 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004298 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 if (StartIdx == -1)
4300 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004301 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004303 }
4304
Dale Johannesenace16102009-02-03 19:33:06 +00004305 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4306 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004308}
4309
Evan Chengd880b972008-05-09 21:53:03 +00004310/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004311///
Owen Andersone50ed302009-08-10 22:56:29 +00004312static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 SDValue SrcOp, SelectionDAG &DAG,
4314 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004316 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004317 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004318 LD = dyn_cast<LoadSDNode>(SrcOp);
4319 if (!LD) {
4320 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4321 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004322 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4323 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004324 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4325 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004326 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004327 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004328 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004329 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4330 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4331 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4332 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004333 SrcOp.getOperand(0)
4334 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004335 }
4336 }
4337 }
4338
Dale Johannesenace16102009-02-03 19:33:06 +00004339 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4340 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004341 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004342 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004343}
4344
Evan Chengace3c172008-07-22 21:13:36 +00004345/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4346/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004347static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004348LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4349 SDValue V1 = SVOp->getOperand(0);
4350 SDValue V2 = SVOp->getOperand(1);
4351 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004352 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004353
Evan Chengace3c172008-07-22 21:13:36 +00004354 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004355 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 SmallVector<int, 8> Mask1(4U, -1);
4357 SmallVector<int, 8> PermMask;
4358 SVOp->getMask(PermMask);
4359
Evan Chengace3c172008-07-22 21:13:36 +00004360 unsigned NumHi = 0;
4361 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004362 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 int Idx = PermMask[i];
4364 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004365 Locs[i] = std::make_pair(-1, -1);
4366 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4368 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004369 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004371 NumLo++;
4372 } else {
4373 Locs[i] = std::make_pair(1, NumHi);
4374 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004376 NumHi++;
4377 }
4378 }
4379 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004380
Evan Chengace3c172008-07-22 21:13:36 +00004381 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004382 // If no more than two elements come from either vector. This can be
4383 // implemented with two shuffles. First shuffle gather the elements.
4384 // The second shuffle, which takes the first shuffle as both of its
4385 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004387
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004389
Evan Chengace3c172008-07-22 21:13:36 +00004390 for (unsigned i = 0; i != 4; ++i) {
4391 if (Locs[i].first == -1)
4392 continue;
4393 else {
4394 unsigned Idx = (i < 2) ? 0 : 4;
4395 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004397 }
4398 }
4399
Nate Begeman9008ca62009-04-27 18:41:29 +00004400 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004401 } else if (NumLo == 3 || NumHi == 3) {
4402 // Otherwise, we must have three elements from one vector, call it X, and
4403 // one element from the other, call it Y. First, use a shufps to build an
4404 // intermediate vector with the one element from Y and the element from X
4405 // that will be in the same half in the final destination (the indexes don't
4406 // matter). Then, use a shufps to build the final vector, taking the half
4407 // containing the element from Y from the intermediate, and the other half
4408 // from X.
4409 if (NumHi == 3) {
4410 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004411 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004412 std::swap(V1, V2);
4413 }
4414
4415 // Find the element from V2.
4416 unsigned HiIndex;
4417 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 int Val = PermMask[HiIndex];
4419 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004420 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004421 if (Val >= 4)
4422 break;
4423 }
4424
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 Mask1[0] = PermMask[HiIndex];
4426 Mask1[1] = -1;
4427 Mask1[2] = PermMask[HiIndex^1];
4428 Mask1[3] = -1;
4429 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004430
4431 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 Mask1[0] = PermMask[0];
4433 Mask1[1] = PermMask[1];
4434 Mask1[2] = HiIndex & 1 ? 6 : 4;
4435 Mask1[3] = HiIndex & 1 ? 4 : 6;
4436 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004437 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004438 Mask1[0] = HiIndex & 1 ? 2 : 0;
4439 Mask1[1] = HiIndex & 1 ? 0 : 2;
4440 Mask1[2] = PermMask[2];
4441 Mask1[3] = PermMask[3];
4442 if (Mask1[2] >= 0)
4443 Mask1[2] += 4;
4444 if (Mask1[3] >= 0)
4445 Mask1[3] += 4;
4446 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004447 }
Evan Chengace3c172008-07-22 21:13:36 +00004448 }
4449
4450 // Break it into (shuffle shuffle_hi, shuffle_lo).
4451 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 SmallVector<int,8> LoMask(4U, -1);
4453 SmallVector<int,8> HiMask(4U, -1);
4454
4455 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004456 unsigned MaskIdx = 0;
4457 unsigned LoIdx = 0;
4458 unsigned HiIdx = 2;
4459 for (unsigned i = 0; i != 4; ++i) {
4460 if (i == 2) {
4461 MaskPtr = &HiMask;
4462 MaskIdx = 1;
4463 LoIdx = 0;
4464 HiIdx = 2;
4465 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 int Idx = PermMask[i];
4467 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004468 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004469 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004470 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004472 LoIdx++;
4473 } else {
4474 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004476 HiIdx++;
4477 }
4478 }
4479
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4481 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4482 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004483 for (unsigned i = 0; i != 4; ++i) {
4484 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004486 } else {
4487 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004488 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004489 }
4490 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004492}
4493
Dan Gohman475871a2008-07-27 21:46:04 +00004494SDValue
4495X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004497 SDValue V1 = Op.getOperand(0);
4498 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004499 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004500 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004502 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004503 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4504 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004505 bool V1IsSplat = false;
4506 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004507
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004509 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004510
Nate Begeman9008ca62009-04-27 18:41:29 +00004511 // Promote splats to v4f32.
4512 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004513 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004514 return Op;
4515 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004516 }
4517
Evan Cheng7a831ce2007-12-15 03:00:47 +00004518 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4519 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004520 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004521 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004522 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004523 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004524 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004526 // FIXME: Figure out a cleaner way to do this.
4527 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004528 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004529 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004530 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004531 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4532 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4533 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004534 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004535 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004536 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4537 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004538 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004539 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004540 }
4541 }
Eric Christopherfd179292009-08-27 18:07:15 +00004542
Nate Begeman9008ca62009-04-27 18:41:29 +00004543 if (X86::isPSHUFDMask(SVOp))
4544 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004545
Evan Chengf26ffe92008-05-29 08:22:04 +00004546 // Check if this can be converted into a logical shift.
4547 bool isLeft = false;
4548 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004549 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004551 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004552 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004553 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004554 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004555 EVT EltVT = VT.getVectorElementType();
4556 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004557 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004558 }
Eric Christopherfd179292009-08-27 18:07:15 +00004559
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004561 if (V1IsUndef)
4562 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004563 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004564 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004565 if (!isMMX)
4566 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004567 }
Eric Christopherfd179292009-08-27 18:07:15 +00004568
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 // FIXME: fold these into legal mask.
4570 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4571 X86::isMOVSLDUPMask(SVOp) ||
4572 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004573 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004575 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004576
Nate Begeman9008ca62009-04-27 18:41:29 +00004577 if (ShouldXformToMOVHLPS(SVOp) ||
4578 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4579 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004580
Evan Chengf26ffe92008-05-29 08:22:04 +00004581 if (isShift) {
4582 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004583 EVT EltVT = VT.getVectorElementType();
4584 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004585 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004586 }
Eric Christopherfd179292009-08-27 18:07:15 +00004587
Evan Cheng9eca5e82006-10-25 21:49:50 +00004588 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004589 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4590 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004591 V1IsSplat = isSplatVector(V1.getNode());
4592 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004593
Chris Lattner8a594482007-11-25 00:24:49 +00004594 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004595 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 Op = CommuteVectorShuffle(SVOp, DAG);
4597 SVOp = cast<ShuffleVectorSDNode>(Op);
4598 V1 = SVOp->getOperand(0);
4599 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004600 std::swap(V1IsSplat, V2IsSplat);
4601 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004602 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004603 }
4604
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4606 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004607 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004608 return V1;
4609 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4610 // the instruction selector will not match, so get a canonical MOVL with
4611 // swapped operands to undo the commute.
4612 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004613 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004614
Nate Begeman9008ca62009-04-27 18:41:29 +00004615 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4616 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4617 X86::isUNPCKLMask(SVOp) ||
4618 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004619 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004620
Evan Cheng9bbbb982006-10-25 20:48:19 +00004621 if (V2IsSplat) {
4622 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004623 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004624 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004625 SDValue NewMask = NormalizeMask(SVOp, DAG);
4626 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4627 if (NSVOp != SVOp) {
4628 if (X86::isUNPCKLMask(NSVOp, true)) {
4629 return NewMask;
4630 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4631 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004632 }
4633 }
4634 }
4635
Evan Cheng9eca5e82006-10-25 21:49:50 +00004636 if (Commuted) {
4637 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 // FIXME: this seems wrong.
4639 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4640 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4641 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4642 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4643 X86::isUNPCKLMask(NewSVOp) ||
4644 X86::isUNPCKHMask(NewSVOp))
4645 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004646 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004647
Nate Begemanb9a47b82009-02-23 08:49:38 +00004648 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004649
4650 // Normalize the node to match x86 shuffle ops if needed
4651 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4652 return CommuteVectorShuffle(SVOp, DAG);
4653
4654 // Check for legal shuffle and return?
4655 SmallVector<int, 16> PermMask;
4656 SVOp->getMask(PermMask);
4657 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004658 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004659
Evan Cheng14b32e12007-12-11 01:46:18 +00004660 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004662 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004663 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004664 return NewOp;
4665 }
4666
Owen Anderson825b72b2009-08-11 20:47:22 +00004667 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004669 if (NewOp.getNode())
4670 return NewOp;
4671 }
Eric Christopherfd179292009-08-27 18:07:15 +00004672
Evan Chengace3c172008-07-22 21:13:36 +00004673 // Handle all 4 wide cases with a number of shuffles except for MMX.
4674 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004676
Dan Gohman475871a2008-07-27 21:46:04 +00004677 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004678}
4679
Dan Gohman475871a2008-07-27 21:46:04 +00004680SDValue
4681X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004682 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004683 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004684 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004685 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004687 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004689 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004690 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004691 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004692 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4693 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4694 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4696 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004697 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004698 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004699 Op.getOperand(0)),
4700 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004702 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004704 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004705 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004707 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4708 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004709 // result has a single use which is a store or a bitcast to i32. And in
4710 // the case of a store, it's not worth it if the index is a constant 0,
4711 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004712 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004713 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004714 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004715 if ((User->getOpcode() != ISD::STORE ||
4716 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4717 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004718 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004719 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004720 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4722 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004723 Op.getOperand(0)),
4724 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4726 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004727 // ExtractPS works with constant index.
4728 if (isa<ConstantSDNode>(Op.getOperand(1)))
4729 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004730 }
Dan Gohman475871a2008-07-27 21:46:04 +00004731 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004732}
4733
4734
Dan Gohman475871a2008-07-27 21:46:04 +00004735SDValue
4736X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004737 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004738 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004739
Evan Cheng62a3f152008-03-24 21:52:23 +00004740 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004741 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004742 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004743 return Res;
4744 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004745
Owen Andersone50ed302009-08-10 22:56:29 +00004746 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004747 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004748 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004749 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004750 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004751 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004752 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004753 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4754 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004755 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004757 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004758 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004759 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004760 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004761 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004762 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004763 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004764 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004765 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004766 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004767 if (Idx == 0)
4768 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004769
Evan Cheng0db9fe62006-04-25 20:13:52 +00004770 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004771 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004772 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004773 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004774 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004775 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004776 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004777 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004778 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4779 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4780 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004781 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004782 if (Idx == 0)
4783 return Op;
4784
4785 // UNPCKHPD the element to the lowest double word, then movsd.
4786 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4787 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004789 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004790 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004791 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004792 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004793 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004794 }
4795
Dan Gohman475871a2008-07-27 21:46:04 +00004796 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004797}
4798
Dan Gohman475871a2008-07-27 21:46:04 +00004799SDValue
4800X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004801 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004802 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004803 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004804
Dan Gohman475871a2008-07-27 21:46:04 +00004805 SDValue N0 = Op.getOperand(0);
4806 SDValue N1 = Op.getOperand(1);
4807 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004808
Dan Gohman8a55ce42009-09-23 21:02:20 +00004809 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004810 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004811 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4812 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004813 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4814 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 if (N1.getValueType() != MVT::i32)
4816 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4817 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004818 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004819 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004820 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004821 // Bits [7:6] of the constant are the source select. This will always be
4822 // zero here. The DAG Combiner may combine an extract_elt index into these
4823 // bits. For example (insert (extract, 3), 2) could be matched by putting
4824 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004825 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004826 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004827 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004828 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004829 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004830 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004832 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004833 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004834 // PINSR* works with constant index.
4835 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004836 }
Dan Gohman475871a2008-07-27 21:46:04 +00004837 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004838}
4839
Dan Gohman475871a2008-07-27 21:46:04 +00004840SDValue
4841X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004842 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004843 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004844
4845 if (Subtarget->hasSSE41())
4846 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4847
Dan Gohman8a55ce42009-09-23 21:02:20 +00004848 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004849 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004850
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004851 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004852 SDValue N0 = Op.getOperand(0);
4853 SDValue N1 = Op.getOperand(1);
4854 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004855
Dan Gohman8a55ce42009-09-23 21:02:20 +00004856 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004857 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4858 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004859 if (N1.getValueType() != MVT::i32)
4860 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4861 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004862 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004863 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864 }
Dan Gohman475871a2008-07-27 21:46:04 +00004865 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866}
4867
Dan Gohman475871a2008-07-27 21:46:04 +00004868SDValue
4869X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004870 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004871 if (Op.getValueType() == MVT::v2f32)
4872 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4873 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4874 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004875 Op.getOperand(0))));
4876
Owen Anderson825b72b2009-08-11 20:47:22 +00004877 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4878 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004879
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4881 EVT VT = MVT::v2i32;
4882 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004883 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004884 case MVT::v16i8:
4885 case MVT::v8i16:
4886 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004887 break;
4888 }
Dale Johannesenace16102009-02-03 19:33:06 +00004889 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4890 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891}
4892
Bill Wendling056292f2008-09-16 21:48:12 +00004893// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4894// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4895// one of the above mentioned nodes. It has to be wrapped because otherwise
4896// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4897// be used to form addressing mode. These wrapped nodes will be selected
4898// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004899SDValue
4900X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004901 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004902
Chris Lattner41621a22009-06-26 19:22:52 +00004903 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4904 // global base reg.
4905 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004906 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004907 CodeModel::Model M = getTargetMachine().getCodeModel();
4908
Chris Lattner4f066492009-07-11 20:29:19 +00004909 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004910 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004911 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004912 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004913 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004914 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004915 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004916
Evan Cheng1606e8e2009-03-13 07:51:59 +00004917 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004918 CP->getAlignment(),
4919 CP->getOffset(), OpFlag);
4920 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004921 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004922 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004923 if (OpFlag) {
4924 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004925 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004926 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004927 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004928 }
4929
4930 return Result;
4931}
4932
Chris Lattner18c59872009-06-27 04:16:01 +00004933SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4934 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004935
Chris Lattner18c59872009-06-27 04:16:01 +00004936 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4937 // global base reg.
4938 unsigned char OpFlag = 0;
4939 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004940 CodeModel::Model M = getTargetMachine().getCodeModel();
4941
Chris Lattner4f066492009-07-11 20:29:19 +00004942 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004943 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004944 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004945 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004946 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004947 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004948 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004949
Chris Lattner18c59872009-06-27 04:16:01 +00004950 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4951 OpFlag);
4952 DebugLoc DL = JT->getDebugLoc();
4953 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004954
Chris Lattner18c59872009-06-27 04:16:01 +00004955 // With PIC, the address is actually $g + Offset.
4956 if (OpFlag) {
4957 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4958 DAG.getNode(X86ISD::GlobalBaseReg,
4959 DebugLoc::getUnknownLoc(), getPointerTy()),
4960 Result);
4961 }
Eric Christopherfd179292009-08-27 18:07:15 +00004962
Chris Lattner18c59872009-06-27 04:16:01 +00004963 return Result;
4964}
4965
4966SDValue
4967X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4968 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004969
Chris Lattner18c59872009-06-27 04:16:01 +00004970 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4971 // global base reg.
4972 unsigned char OpFlag = 0;
4973 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004974 CodeModel::Model M = getTargetMachine().getCodeModel();
4975
Chris Lattner4f066492009-07-11 20:29:19 +00004976 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004977 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004978 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004979 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004980 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004981 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004982 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004983
Chris Lattner18c59872009-06-27 04:16:01 +00004984 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004985
Chris Lattner18c59872009-06-27 04:16:01 +00004986 DebugLoc DL = Op.getDebugLoc();
4987 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004988
4989
Chris Lattner18c59872009-06-27 04:16:01 +00004990 // With PIC, the address is actually $g + Offset.
4991 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004992 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004993 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4994 DAG.getNode(X86ISD::GlobalBaseReg,
4995 DebugLoc::getUnknownLoc(),
4996 getPointerTy()),
4997 Result);
4998 }
Eric Christopherfd179292009-08-27 18:07:15 +00004999
Chris Lattner18c59872009-06-27 04:16:01 +00005000 return Result;
5001}
5002
Dan Gohman475871a2008-07-27 21:46:04 +00005003SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005004X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005005 // Create the TargetBlockAddressAddress node.
5006 unsigned char OpFlags =
5007 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005008 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005009 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5010 DebugLoc dl = Op.getDebugLoc();
5011 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5012 /*isTarget=*/true, OpFlags);
5013
Dan Gohmanf705adb2009-10-30 01:28:02 +00005014 if (Subtarget->isPICStyleRIPRel() &&
5015 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005016 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5017 else
5018 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005019
Dan Gohman29cbade2009-11-20 23:18:13 +00005020 // With PIC, the address is actually $g + Offset.
5021 if (isGlobalRelativeToPICBase(OpFlags)) {
5022 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5023 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5024 Result);
5025 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005026
5027 return Result;
5028}
5029
5030SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005031X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005032 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005033 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005034 // Create the TargetGlobalAddress node, folding in the constant
5035 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005036 unsigned char OpFlags =
5037 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005038 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005039 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005040 if (OpFlags == X86II::MO_NO_FLAG &&
5041 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005042 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005043 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005044 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005045 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005046 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005047 }
Eric Christopherfd179292009-08-27 18:07:15 +00005048
Chris Lattner4f066492009-07-11 20:29:19 +00005049 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005050 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005051 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5052 else
5053 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005054
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005055 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005056 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005057 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5058 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005059 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005060 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005061
Chris Lattner36c25012009-07-10 07:34:39 +00005062 // For globals that require a load from a stub to get the address, emit the
5063 // load.
5064 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005065 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005066 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067
Dan Gohman6520e202008-10-18 02:06:02 +00005068 // If there was a non-zero offset that we didn't fold, create an explicit
5069 // addition for it.
5070 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005071 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005072 DAG.getConstant(Offset, getPointerTy()));
5073
Evan Cheng0db9fe62006-04-25 20:13:52 +00005074 return Result;
5075}
5076
Evan Chengda43bcf2008-09-24 00:05:32 +00005077SDValue
5078X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5079 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005080 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005081 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005082}
5083
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005084static SDValue
5085GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005086 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005087 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005088 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005090 DebugLoc dl = GA->getDebugLoc();
5091 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5092 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005093 GA->getOffset(),
5094 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005095 if (InFlag) {
5096 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005097 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005098 } else {
5099 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005100 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005101 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005102
5103 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5104 MFI->setHasCalls(true);
5105
Rafael Espindola15f1b662009-04-24 12:59:40 +00005106 SDValue Flag = Chain.getValue(1);
5107 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005108}
5109
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005110// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005111static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005112LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005113 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005114 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005115 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5116 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005117 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005118 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005119 PtrVT), InFlag);
5120 InFlag = Chain.getValue(1);
5121
Chris Lattnerb903bed2009-06-26 21:20:29 +00005122 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005123}
5124
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005125// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005126static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005127LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005128 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005129 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5130 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005131}
5132
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005133// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5134// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005135static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005136 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005137 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005138 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005139 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005140 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5141 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005142 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005143 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005144
5145 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5146 NULL, 0);
5147
Chris Lattnerb903bed2009-06-26 21:20:29 +00005148 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005149 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5150 // initialexec.
5151 unsigned WrapperKind = X86ISD::Wrapper;
5152 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005153 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005154 } else if (is64Bit) {
5155 assert(model == TLSModel::InitialExec);
5156 OperandFlags = X86II::MO_GOTTPOFF;
5157 WrapperKind = X86ISD::WrapperRIP;
5158 } else {
5159 assert(model == TLSModel::InitialExec);
5160 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005161 }
Eric Christopherfd179292009-08-27 18:07:15 +00005162
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005163 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5164 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005165 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005166 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005167 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005168
Rafael Espindola9a580232009-02-27 13:37:18 +00005169 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005170 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005171 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005172
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005173 // The address of the thread local variable is the add of the thread
5174 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005175 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005176}
5177
Dan Gohman475871a2008-07-27 21:46:04 +00005178SDValue
5179X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005180 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005181 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005182 assert(Subtarget->isTargetELF() &&
5183 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005184 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005185 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005186
Chris Lattnerb903bed2009-06-26 21:20:29 +00005187 // If GV is an alias then use the aliasee for determining
5188 // thread-localness.
5189 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5190 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005191
Chris Lattnerb903bed2009-06-26 21:20:29 +00005192 TLSModel::Model model = getTLSModel(GV,
5193 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005194
Chris Lattnerb903bed2009-06-26 21:20:29 +00005195 switch (model) {
5196 case TLSModel::GeneralDynamic:
5197 case TLSModel::LocalDynamic: // not implemented
5198 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005199 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005200 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005201
Chris Lattnerb903bed2009-06-26 21:20:29 +00005202 case TLSModel::InitialExec:
5203 case TLSModel::LocalExec:
5204 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5205 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005206 }
Eric Christopherfd179292009-08-27 18:07:15 +00005207
Torok Edwinc23197a2009-07-14 16:55:14 +00005208 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005209 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005210}
5211
Evan Cheng0db9fe62006-04-25 20:13:52 +00005212
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005213/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005214/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005215SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005216 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005217 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005218 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005219 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005220 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005221 SDValue ShOpLo = Op.getOperand(0);
5222 SDValue ShOpHi = Op.getOperand(1);
5223 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005224 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005226 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005227
Dan Gohman475871a2008-07-27 21:46:04 +00005228 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005229 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005230 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5231 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005232 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005233 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5234 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005235 }
Evan Chenge3413162006-01-09 18:33:28 +00005236
Owen Anderson825b72b2009-08-11 20:47:22 +00005237 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5238 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005239 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005240 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005241
Dan Gohman475871a2008-07-27 21:46:04 +00005242 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005243 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005244 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5245 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005246
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005247 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005248 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5249 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005250 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005251 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5252 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005253 }
5254
Dan Gohman475871a2008-07-27 21:46:04 +00005255 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005256 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257}
Evan Chenga3195e82006-01-12 22:54:21 +00005258
Dan Gohman475871a2008-07-27 21:46:04 +00005259SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005260 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005261
5262 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005263 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005264 return Op;
5265 }
5266 return SDValue();
5267 }
5268
Owen Anderson825b72b2009-08-11 20:47:22 +00005269 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005270 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005271
Eli Friedman36df4992009-05-27 00:47:34 +00005272 // These are really Legal; return the operand so the caller accepts it as
5273 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005274 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005275 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005277 Subtarget->is64Bit()) {
5278 return Op;
5279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005280
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005281 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005282 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005284 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005285 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005286 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005287 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005288 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005289 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5290}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005291
Owen Andersone50ed302009-08-10 22:56:29 +00005292SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005293 SDValue StackSlot,
5294 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005295 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005296 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005297 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005298 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005299 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005301 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005302 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005303 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005304 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005305 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005307 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005308 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005309 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005310
5311 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5312 // shouldn't be necessary except that RFP cannot be live across
5313 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005314 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005315 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005316 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005317 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005318 SDValue Ops[] = {
5319 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5320 };
5321 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005322 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005323 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005325
Evan Cheng0db9fe62006-04-25 20:13:52 +00005326 return Result;
5327}
5328
Bill Wendling8b8a6362009-01-17 03:56:04 +00005329// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5330SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5331 // This algorithm is not obvious. Here it is in C code, more or less:
5332 /*
5333 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5334 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5335 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005336
Bill Wendling8b8a6362009-01-17 03:56:04 +00005337 // Copy ints to xmm registers.
5338 __m128i xh = _mm_cvtsi32_si128( hi );
5339 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005340
Bill Wendling8b8a6362009-01-17 03:56:04 +00005341 // Combine into low half of a single xmm register.
5342 __m128i x = _mm_unpacklo_epi32( xh, xl );
5343 __m128d d;
5344 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005345
Bill Wendling8b8a6362009-01-17 03:56:04 +00005346 // Merge in appropriate exponents to give the integer bits the right
5347 // magnitude.
5348 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005349
Bill Wendling8b8a6362009-01-17 03:56:04 +00005350 // Subtract away the biases to deal with the IEEE-754 double precision
5351 // implicit 1.
5352 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005353
Bill Wendling8b8a6362009-01-17 03:56:04 +00005354 // All conversions up to here are exact. The correctly rounded result is
5355 // calculated using the current rounding mode using the following
5356 // horizontal add.
5357 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5358 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5359 // store doesn't really need to be here (except
5360 // maybe to zero the other double)
5361 return sd;
5362 }
5363 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005364
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005365 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005366 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005367
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005368 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005369 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005370 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5371 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5372 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5373 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005374 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005375 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005376
Bill Wendling8b8a6362009-01-17 03:56:04 +00005377 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005378 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005379 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005380 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005381 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005382 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005383 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005384
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5386 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005387 Op.getOperand(0),
5388 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5390 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005391 Op.getOperand(0),
5392 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005393 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5394 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005395 PseudoSourceValue::getConstantPool(), 0,
5396 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005397 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5398 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5399 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005400 PseudoSourceValue::getConstantPool(), 0,
5401 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005403
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005404 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005405 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5407 DAG.getUNDEF(MVT::v2f64), ShufMask);
5408 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5409 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005410 DAG.getIntPtrConstant(0));
5411}
5412
Bill Wendling8b8a6362009-01-17 03:56:04 +00005413// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5414SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005415 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005416 // FP constant to bias correct the final result.
5417 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005419
5420 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005421 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5422 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005423 Op.getOperand(0),
5424 DAG.getIntPtrConstant(0)));
5425
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5427 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005428 DAG.getIntPtrConstant(0));
5429
5430 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5432 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005433 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 MVT::v2f64, Load)),
5435 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005436 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 MVT::v2f64, Bias)));
5438 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5439 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005440 DAG.getIntPtrConstant(0));
5441
5442 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005444
5445 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005446 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005447
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005449 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005450 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005452 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005453 }
5454
5455 // Handle final rounding.
5456 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005457}
5458
5459SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005460 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005461 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005462
Evan Chenga06ec9e2009-01-19 08:08:22 +00005463 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5464 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5465 // the optimization here.
5466 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005467 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005468
Owen Andersone50ed302009-08-10 22:56:29 +00005469 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005471 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005473 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005474
Bill Wendling8b8a6362009-01-17 03:56:04 +00005475 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005477 return LowerUINT_TO_FP_i32(Op, DAG);
5478 }
5479
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005481
5482 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005484 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5485 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5486 getPointerTy(), StackSlot, WordOff);
5487 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5488 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005490 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005492}
5493
Dan Gohman475871a2008-07-27 21:46:04 +00005494std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005495FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005496 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005497
Owen Andersone50ed302009-08-10 22:56:29 +00005498 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005499
5500 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5502 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005503 }
5504
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5506 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005507 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005508
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005509 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005511 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005512 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005513 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005515 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005516 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005517
Evan Cheng87c89352007-10-15 20:11:21 +00005518 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5519 // stack slot.
5520 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005521 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005522 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005523 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005524
Evan Cheng0db9fe62006-04-25 20:13:52 +00005525 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005527 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5529 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5530 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005531 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005532
Dan Gohman475871a2008-07-27 21:46:04 +00005533 SDValue Chain = DAG.getEntryNode();
5534 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005535 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005536 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005537 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005538 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005539 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005540 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005541 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5542 };
Dale Johannesenace16102009-02-03 19:33:06 +00005543 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005544 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005545 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005546 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5547 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005548
Evan Cheng0db9fe62006-04-25 20:13:52 +00005549 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005550 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005552
Chris Lattner27a6c732007-11-24 07:07:01 +00005553 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005554}
5555
Dan Gohman475871a2008-07-27 21:46:04 +00005556SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005557 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 if (Op.getValueType() == MVT::v2i32 &&
5559 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005560 return Op;
5561 }
5562 return SDValue();
5563 }
5564
Eli Friedman948e95a2009-05-23 09:59:16 +00005565 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005566 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005567 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5568 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005569
Chris Lattner27a6c732007-11-24 07:07:01 +00005570 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005571 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005572 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005573}
5574
Eli Friedman948e95a2009-05-23 09:59:16 +00005575SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5576 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5577 SDValue FIST = Vals.first, StackSlot = Vals.second;
5578 assert(FIST.getNode() && "Unexpected failure");
5579
5580 // Load the result.
5581 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5582 FIST, StackSlot, NULL, 0);
5583}
5584
Dan Gohman475871a2008-07-27 21:46:04 +00005585SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005586 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005587 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005588 EVT VT = Op.getValueType();
5589 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005590 if (VT.isVector())
5591 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005592 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005594 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005595 CV.push_back(C);
5596 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005597 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005598 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005599 CV.push_back(C);
5600 CV.push_back(C);
5601 CV.push_back(C);
5602 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005603 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005604 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005605 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005606 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005607 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005608 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005609 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005610}
5611
Dan Gohman475871a2008-07-27 21:46:04 +00005612SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005613 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005614 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005615 EVT VT = Op.getValueType();
5616 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005617 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005618 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005619 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005621 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005622 CV.push_back(C);
5623 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005624 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005625 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005626 CV.push_back(C);
5627 CV.push_back(C);
5628 CV.push_back(C);
5629 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005630 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005631 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005632 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005633 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005634 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005635 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005636 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005637 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5639 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005640 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005642 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005643 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005644 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005645}
5646
Dan Gohman475871a2008-07-27 21:46:04 +00005647SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005648 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005649 SDValue Op0 = Op.getOperand(0);
5650 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005651 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005652 EVT VT = Op.getValueType();
5653 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005654
5655 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005656 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005657 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005658 SrcVT = VT;
5659 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005660 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005661 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005662 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005663 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005664 }
5665
5666 // At this point the operands and the result should have the same
5667 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005668
Evan Cheng68c47cb2007-01-05 07:55:56 +00005669 // First get the sign bit of second operand.
5670 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005672 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5673 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005674 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005675 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5676 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5677 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5678 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005679 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005680 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005681 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005682 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005683 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005684 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005685 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005686
5687 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005688 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 // Op0 is MVT::f32, Op1 is MVT::f64.
5690 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5691 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5692 DAG.getConstant(32, MVT::i32));
5693 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5694 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005695 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005696 }
5697
Evan Cheng73d6cf12007-01-05 21:37:56 +00005698 // Clear first operand sign bit.
5699 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005701 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5702 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005703 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005704 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5705 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5706 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5707 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005708 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005709 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005710 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005711 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005712 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005713 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005714 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005715
5716 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005717 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005718}
5719
Dan Gohman076aee32009-03-04 19:44:21 +00005720/// Emit nodes that will be selected as "test Op0,Op0", or something
5721/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005722SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5723 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005724 DebugLoc dl = Op.getDebugLoc();
5725
Dan Gohman31125812009-03-07 01:58:32 +00005726 // CF and OF aren't always set the way we want. Determine which
5727 // of these we need.
5728 bool NeedCF = false;
5729 bool NeedOF = false;
5730 switch (X86CC) {
5731 case X86::COND_A: case X86::COND_AE:
5732 case X86::COND_B: case X86::COND_BE:
5733 NeedCF = true;
5734 break;
5735 case X86::COND_G: case X86::COND_GE:
5736 case X86::COND_L: case X86::COND_LE:
5737 case X86::COND_O: case X86::COND_NO:
5738 NeedOF = true;
5739 break;
5740 default: break;
5741 }
5742
Dan Gohman076aee32009-03-04 19:44:21 +00005743 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005744 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5745 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5746 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005747 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005748 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005749 switch (Op.getNode()->getOpcode()) {
5750 case ISD::ADD:
5751 // Due to an isel shortcoming, be conservative if this add is likely to
5752 // be selected as part of a load-modify-store instruction. When the root
5753 // node in a match is a store, isel doesn't know how to remap non-chain
5754 // non-flag uses of other nodes in the match, such as the ADD in this
5755 // case. This leads to the ADD being left around and reselected, with
5756 // the result being two adds in the output.
5757 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5758 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5759 if (UI->getOpcode() == ISD::STORE)
5760 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005761 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005762 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5763 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005764 if (C->getAPIntValue() == 1) {
5765 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005766 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005767 break;
5768 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005769 // An add of negative one (subtract of one) will be selected as a DEC.
5770 if (C->getAPIntValue().isAllOnesValue()) {
5771 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005772 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005773 break;
5774 }
5775 }
Dan Gohman076aee32009-03-04 19:44:21 +00005776 // Otherwise use a regular EFLAGS-setting add.
5777 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005778 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005779 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005780 case ISD::AND: {
5781 // If the primary and result isn't used, don't bother using X86ISD::AND,
5782 // because a TEST instruction will be better.
5783 bool NonFlagUse = false;
5784 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005785 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5786 SDNode *User = *UI;
5787 unsigned UOpNo = UI.getOperandNo();
5788 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5789 // Look pass truncate.
5790 UOpNo = User->use_begin().getOperandNo();
5791 User = *User->use_begin();
5792 }
5793 if (User->getOpcode() != ISD::BRCOND &&
5794 User->getOpcode() != ISD::SETCC &&
5795 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005796 NonFlagUse = true;
5797 break;
5798 }
Evan Cheng17751da2010-01-07 00:54:06 +00005799 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005800 if (!NonFlagUse)
5801 break;
5802 }
5803 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005804 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005805 case ISD::OR:
5806 case ISD::XOR:
5807 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005808 // likely to be selected as part of a load-modify-store instruction.
5809 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5810 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5811 if (UI->getOpcode() == ISD::STORE)
5812 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005813 // Otherwise use a regular EFLAGS-setting instruction.
5814 switch (Op.getNode()->getOpcode()) {
5815 case ISD::SUB: Opcode = X86ISD::SUB; break;
5816 case ISD::OR: Opcode = X86ISD::OR; break;
5817 case ISD::XOR: Opcode = X86ISD::XOR; break;
5818 case ISD::AND: Opcode = X86ISD::AND; break;
5819 default: llvm_unreachable("unexpected operator!");
5820 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005821 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005822 break;
5823 case X86ISD::ADD:
5824 case X86ISD::SUB:
5825 case X86ISD::INC:
5826 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005827 case X86ISD::OR:
5828 case X86ISD::XOR:
5829 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005830 return SDValue(Op.getNode(), 1);
5831 default:
5832 default_case:
5833 break;
5834 }
5835 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005837 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005838 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005839 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005840 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005841 DAG.ReplaceAllUsesWith(Op, New);
5842 return SDValue(New.getNode(), 1);
5843 }
5844 }
5845
5846 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005847 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005848 DAG.getConstant(0, Op.getValueType()));
5849}
5850
5851/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5852/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005853SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5854 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005855 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5856 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005857 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005858
5859 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005861}
5862
Evan Chengd40d03e2010-01-06 19:38:29 +00005863/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5864/// if it's possible.
5865static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005866 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005867 SDValue LHS, RHS;
5868 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5869 if (ConstantSDNode *Op010C =
5870 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5871 if (Op010C->getZExtValue() == 1) {
5872 LHS = Op0.getOperand(0);
5873 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005874 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005875 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5876 if (ConstantSDNode *Op000C =
5877 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5878 if (Op000C->getZExtValue() == 1) {
5879 LHS = Op0.getOperand(1);
5880 RHS = Op0.getOperand(0).getOperand(1);
5881 }
5882 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5883 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5884 SDValue AndLHS = Op0.getOperand(0);
5885 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5886 LHS = AndLHS.getOperand(0);
5887 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005888 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005889 }
Evan Cheng0488db92007-09-25 01:57:46 +00005890
Evan Chengd40d03e2010-01-06 19:38:29 +00005891 if (LHS.getNode()) {
5892 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5893 // instruction. Since the shift amount is in-range-or-undefined, we know
5894 // that doing a bittest on the i16 value is ok. We extend to i32 because
5895 // the encoding for the i16 version is larger than the i32 version.
5896 if (LHS.getValueType() == MVT::i8)
5897 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005898
Evan Chengd40d03e2010-01-06 19:38:29 +00005899 // If the operand types disagree, extend the shift amount to match. Since
5900 // BT ignores high bits (like shifts) we can use anyextend.
5901 if (LHS.getValueType() != RHS.getValueType())
5902 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005903
Evan Chengd40d03e2010-01-06 19:38:29 +00005904 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5905 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5906 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5907 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005908 }
5909
Evan Cheng54de3ea2010-01-05 06:52:31 +00005910 return SDValue();
5911}
5912
5913SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5914 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5915 SDValue Op0 = Op.getOperand(0);
5916 SDValue Op1 = Op.getOperand(1);
5917 DebugLoc dl = Op.getDebugLoc();
5918 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5919
5920 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005921 // Lower (X & (1 << N)) == 0 to BT(X, N).
5922 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5923 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5924 if (Op0.getOpcode() == ISD::AND &&
5925 Op0.hasOneUse() &&
5926 Op1.getOpcode() == ISD::Constant &&
5927 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5928 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5929 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5930 if (NewSetCC.getNode())
5931 return NewSetCC;
5932 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005933
Chris Lattnere55484e2008-12-25 05:34:37 +00005934 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5935 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005936 if (X86CC == X86::COND_INVALID)
5937 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005938
Dan Gohman31125812009-03-07 01:58:32 +00005939 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005940
5941 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005942 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005943 return DAG.getNode(ISD::AND, dl, MVT::i8,
5944 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5945 DAG.getConstant(X86CC, MVT::i8), Cond),
5946 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005947
Owen Anderson825b72b2009-08-11 20:47:22 +00005948 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5949 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005950}
5951
Dan Gohman475871a2008-07-27 21:46:04 +00005952SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5953 SDValue Cond;
5954 SDValue Op0 = Op.getOperand(0);
5955 SDValue Op1 = Op.getOperand(1);
5956 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005957 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005958 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5959 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005960 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005961
5962 if (isFP) {
5963 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005964 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005965 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5966 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005967 bool Swap = false;
5968
5969 switch (SetCCOpcode) {
5970 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005971 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005972 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005973 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005974 case ISD::SETGT: Swap = true; // Fallthrough
5975 case ISD::SETLT:
5976 case ISD::SETOLT: SSECC = 1; break;
5977 case ISD::SETOGE:
5978 case ISD::SETGE: Swap = true; // Fallthrough
5979 case ISD::SETLE:
5980 case ISD::SETOLE: SSECC = 2; break;
5981 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005982 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005983 case ISD::SETNE: SSECC = 4; break;
5984 case ISD::SETULE: Swap = true;
5985 case ISD::SETUGE: SSECC = 5; break;
5986 case ISD::SETULT: Swap = true;
5987 case ISD::SETUGT: SSECC = 6; break;
5988 case ISD::SETO: SSECC = 7; break;
5989 }
5990 if (Swap)
5991 std::swap(Op0, Op1);
5992
Nate Begemanfb8ead02008-07-25 19:05:58 +00005993 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005994 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005995 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005996 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005997 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5998 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005999 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006000 }
6001 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006002 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006003 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6004 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006005 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006006 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006007 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006008 }
6009 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006010 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006011 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006012
Nate Begeman30a0de92008-07-17 16:51:19 +00006013 // We are handling one of the integer comparisons here. Since SSE only has
6014 // GT and EQ comparisons for integer, swapping operands and multiple
6015 // operations may be required for some comparisons.
6016 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6017 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006018
Owen Anderson825b72b2009-08-11 20:47:22 +00006019 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006020 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006021 case MVT::v8i8:
6022 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6023 case MVT::v4i16:
6024 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6025 case MVT::v2i32:
6026 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6027 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006028 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006029
Nate Begeman30a0de92008-07-17 16:51:19 +00006030 switch (SetCCOpcode) {
6031 default: break;
6032 case ISD::SETNE: Invert = true;
6033 case ISD::SETEQ: Opc = EQOpc; break;
6034 case ISD::SETLT: Swap = true;
6035 case ISD::SETGT: Opc = GTOpc; break;
6036 case ISD::SETGE: Swap = true;
6037 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6038 case ISD::SETULT: Swap = true;
6039 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6040 case ISD::SETUGE: Swap = true;
6041 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6042 }
6043 if (Swap)
6044 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006045
Nate Begeman30a0de92008-07-17 16:51:19 +00006046 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6047 // bits of the inputs before performing those operations.
6048 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006049 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006050 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6051 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006052 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006053 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6054 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006055 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6056 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006058
Dale Johannesenace16102009-02-03 19:33:06 +00006059 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006060
6061 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006062 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006063 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006064
Nate Begeman30a0de92008-07-17 16:51:19 +00006065 return Result;
6066}
Evan Cheng0488db92007-09-25 01:57:46 +00006067
Evan Cheng370e5342008-12-03 08:38:43 +00006068// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006069static bool isX86LogicalCmp(SDValue Op) {
6070 unsigned Opc = Op.getNode()->getOpcode();
6071 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6072 return true;
6073 if (Op.getResNo() == 1 &&
6074 (Opc == X86ISD::ADD ||
6075 Opc == X86ISD::SUB ||
6076 Opc == X86ISD::SMUL ||
6077 Opc == X86ISD::UMUL ||
6078 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006079 Opc == X86ISD::DEC ||
6080 Opc == X86ISD::OR ||
6081 Opc == X86ISD::XOR ||
6082 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006083 return true;
6084
6085 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006086}
6087
Dan Gohman475871a2008-07-27 21:46:04 +00006088SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006089 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006090 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006091 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006092 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006093
Dan Gohman1a492952009-10-20 16:22:37 +00006094 if (Cond.getOpcode() == ISD::SETCC) {
6095 SDValue NewCond = LowerSETCC(Cond, DAG);
6096 if (NewCond.getNode())
6097 Cond = NewCond;
6098 }
Evan Cheng734503b2006-09-11 02:19:56 +00006099
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006100 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6101 SDValue Op1 = Op.getOperand(1);
6102 SDValue Op2 = Op.getOperand(2);
6103 if (Cond.getOpcode() == X86ISD::SETCC &&
6104 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6105 SDValue Cmp = Cond.getOperand(1);
6106 if (Cmp.getOpcode() == X86ISD::CMP) {
6107 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6108 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6109 ConstantSDNode *RHSC =
6110 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6111 if (N1C && N1C->isAllOnesValue() &&
6112 N2C && N2C->isNullValue() &&
6113 RHSC && RHSC->isNullValue()) {
6114 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006115 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006116 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6117 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6118 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6119 }
6120 }
6121 }
6122
Evan Chengad9c0a32009-12-15 00:53:42 +00006123 // Look pass (and (setcc_carry (cmp ...)), 1).
6124 if (Cond.getOpcode() == ISD::AND &&
6125 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6126 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6127 if (C && C->getAPIntValue() == 1)
6128 Cond = Cond.getOperand(0);
6129 }
6130
Evan Cheng3f41d662007-10-08 22:16:29 +00006131 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6132 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006133 if (Cond.getOpcode() == X86ISD::SETCC ||
6134 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006135 CC = Cond.getOperand(0);
6136
Dan Gohman475871a2008-07-27 21:46:04 +00006137 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006138 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006139 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006140
Evan Cheng3f41d662007-10-08 22:16:29 +00006141 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006142 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006143 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006144 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006145
Chris Lattnerd1980a52009-03-12 06:52:53 +00006146 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6147 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006148 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006149 addTest = false;
6150 }
6151 }
6152
6153 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006154 // Look pass the truncate.
6155 if (Cond.getOpcode() == ISD::TRUNCATE)
6156 Cond = Cond.getOperand(0);
6157
6158 // We know the result of AND is compared against zero. Try to match
6159 // it to BT.
6160 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6161 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6162 if (NewSetCC.getNode()) {
6163 CC = NewSetCC.getOperand(0);
6164 Cond = NewSetCC.getOperand(1);
6165 addTest = false;
6166 }
6167 }
6168 }
6169
6170 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006171 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006172 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006173 }
6174
Evan Cheng0488db92007-09-25 01:57:46 +00006175 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6176 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006177 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6178 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006179 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006180}
6181
Evan Cheng370e5342008-12-03 08:38:43 +00006182// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6183// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6184// from the AND / OR.
6185static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6186 Opc = Op.getOpcode();
6187 if (Opc != ISD::OR && Opc != ISD::AND)
6188 return false;
6189 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6190 Op.getOperand(0).hasOneUse() &&
6191 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6192 Op.getOperand(1).hasOneUse());
6193}
6194
Evan Cheng961d6d42009-02-02 08:19:07 +00006195// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6196// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006197static bool isXor1OfSetCC(SDValue Op) {
6198 if (Op.getOpcode() != ISD::XOR)
6199 return false;
6200 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6201 if (N1C && N1C->getAPIntValue() == 1) {
6202 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6203 Op.getOperand(0).hasOneUse();
6204 }
6205 return false;
6206}
6207
Dan Gohman475871a2008-07-27 21:46:04 +00006208SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006209 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006210 SDValue Chain = Op.getOperand(0);
6211 SDValue Cond = Op.getOperand(1);
6212 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006213 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006214 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006215
Dan Gohman1a492952009-10-20 16:22:37 +00006216 if (Cond.getOpcode() == ISD::SETCC) {
6217 SDValue NewCond = LowerSETCC(Cond, DAG);
6218 if (NewCond.getNode())
6219 Cond = NewCond;
6220 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006221#if 0
6222 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006223 else if (Cond.getOpcode() == X86ISD::ADD ||
6224 Cond.getOpcode() == X86ISD::SUB ||
6225 Cond.getOpcode() == X86ISD::SMUL ||
6226 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006227 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006228#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006229
Evan Chengad9c0a32009-12-15 00:53:42 +00006230 // Look pass (and (setcc_carry (cmp ...)), 1).
6231 if (Cond.getOpcode() == ISD::AND &&
6232 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6233 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6234 if (C && C->getAPIntValue() == 1)
6235 Cond = Cond.getOperand(0);
6236 }
6237
Evan Cheng3f41d662007-10-08 22:16:29 +00006238 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6239 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006240 if (Cond.getOpcode() == X86ISD::SETCC ||
6241 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006242 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006243
Dan Gohman475871a2008-07-27 21:46:04 +00006244 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006245 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006246 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006247 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006248 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006249 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006250 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006251 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006252 default: break;
6253 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006254 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006255 // These can only come from an arithmetic instruction with overflow,
6256 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006257 Cond = Cond.getNode()->getOperand(1);
6258 addTest = false;
6259 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006260 }
Evan Cheng0488db92007-09-25 01:57:46 +00006261 }
Evan Cheng370e5342008-12-03 08:38:43 +00006262 } else {
6263 unsigned CondOpc;
6264 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6265 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006266 if (CondOpc == ISD::OR) {
6267 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6268 // two branches instead of an explicit OR instruction with a
6269 // separate test.
6270 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006271 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006272 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006273 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006274 Chain, Dest, CC, Cmp);
6275 CC = Cond.getOperand(1).getOperand(0);
6276 Cond = Cmp;
6277 addTest = false;
6278 }
6279 } else { // ISD::AND
6280 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6281 // two branches instead of an explicit AND instruction with a
6282 // separate test. However, we only do this if this block doesn't
6283 // have a fall-through edge, because this requires an explicit
6284 // jmp when the condition is false.
6285 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006286 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006287 Op.getNode()->hasOneUse()) {
6288 X86::CondCode CCode =
6289 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6290 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006291 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006292 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6293 // Look for an unconditional branch following this conditional branch.
6294 // We need this because we need to reverse the successors in order
6295 // to implement FCMP_OEQ.
6296 if (User.getOpcode() == ISD::BR) {
6297 SDValue FalseBB = User.getOperand(1);
6298 SDValue NewBR =
6299 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6300 assert(NewBR == User);
6301 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006302
Dale Johannesene4d209d2009-02-03 20:21:25 +00006303 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006304 Chain, Dest, CC, Cmp);
6305 X86::CondCode CCode =
6306 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6307 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006308 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006309 Cond = Cmp;
6310 addTest = false;
6311 }
6312 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006313 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006314 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6315 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6316 // It should be transformed during dag combiner except when the condition
6317 // is set by a arithmetics with overflow node.
6318 X86::CondCode CCode =
6319 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6320 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006321 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006322 Cond = Cond.getOperand(0).getOperand(1);
6323 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006324 }
Evan Cheng0488db92007-09-25 01:57:46 +00006325 }
6326
6327 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006328 // Look pass the truncate.
6329 if (Cond.getOpcode() == ISD::TRUNCATE)
6330 Cond = Cond.getOperand(0);
6331
6332 // We know the result of AND is compared against zero. Try to match
6333 // it to BT.
6334 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6335 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6336 if (NewSetCC.getNode()) {
6337 CC = NewSetCC.getOperand(0);
6338 Cond = NewSetCC.getOperand(1);
6339 addTest = false;
6340 }
6341 }
6342 }
6343
6344 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006345 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006346 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006347 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006348 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006349 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006350}
6351
Anton Korobeynikove060b532007-04-17 19:34:00 +00006352
6353// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6354// Calls to _alloca is needed to probe the stack when allocating more than 4k
6355// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6356// that the guard pages used by the OS virtual memory manager are allocated in
6357// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006358SDValue
6359X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006360 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006361 assert(Subtarget->isTargetCygMing() &&
6362 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006363 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006364
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006365 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006366 SDValue Chain = Op.getOperand(0);
6367 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006368 // FIXME: Ensure alignment here
6369
Dan Gohman475871a2008-07-27 21:46:04 +00006370 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006371
Owen Andersone50ed302009-08-10 22:56:29 +00006372 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006373 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006374
Chris Lattnere563bbc2008-10-11 22:08:30 +00006375 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006376
Dale Johannesendd64c412009-02-04 00:33:20 +00006377 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006378 Flag = Chain.getValue(1);
6379
Owen Anderson825b72b2009-08-11 20:47:22 +00006380 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006381 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006382 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006383 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006384 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006385 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006386 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006387 Flag = Chain.getValue(1);
6388
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006389 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006390 DAG.getIntPtrConstant(0, true),
6391 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006392 Flag);
6393
Dale Johannesendd64c412009-02-04 00:33:20 +00006394 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006395
Dan Gohman475871a2008-07-27 21:46:04 +00006396 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006397 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006398}
6399
Dan Gohman475871a2008-07-27 21:46:04 +00006400SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006401X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006402 SDValue Chain,
6403 SDValue Dst, SDValue Src,
6404 SDValue Size, unsigned Align,
6405 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006406 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006407 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006408
Bill Wendling6f287b22008-09-30 21:22:07 +00006409 // If not DWORD aligned or size is more than the threshold, call the library.
6410 // The libc version is likely to be faster for these cases. It can use the
6411 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006412 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006413 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006414 ConstantSize->getZExtValue() >
6415 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006416 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006417
6418 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006419 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006420
Bill Wendling6158d842008-10-01 00:59:58 +00006421 if (const char *bzeroEntry = V &&
6422 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006423 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006424 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006425 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006426 TargetLowering::ArgListEntry Entry;
6427 Entry.Node = Dst;
6428 Entry.Ty = IntPtrTy;
6429 Args.push_back(Entry);
6430 Entry.Node = Size;
6431 Args.push_back(Entry);
6432 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006433 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6434 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006435 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006436 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6437 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006438 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006439 }
6440
Dan Gohman707e0182008-04-12 04:36:06 +00006441 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006442 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006443 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006444
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006445 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006446 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006447 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006448 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006449 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006450 unsigned BytesLeft = 0;
6451 bool TwoRepStos = false;
6452 if (ValC) {
6453 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006454 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006455
Evan Cheng0db9fe62006-04-25 20:13:52 +00006456 // If the value is a constant, then we can potentially use larger sets.
6457 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006458 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006459 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006460 ValReg = X86::AX;
6461 Val = (Val << 8) | Val;
6462 break;
6463 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006465 ValReg = X86::EAX;
6466 Val = (Val << 8) | Val;
6467 Val = (Val << 16) | Val;
6468 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006470 ValReg = X86::RAX;
6471 Val = (Val << 32) | Val;
6472 }
6473 break;
6474 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006475 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006476 ValReg = X86::AL;
6477 Count = DAG.getIntPtrConstant(SizeVal);
6478 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006479 }
6480
Owen Anderson825b72b2009-08-11 20:47:22 +00006481 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006482 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006483 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6484 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006485 }
6486
Dale Johannesen0f502f62009-02-03 22:26:09 +00006487 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006488 InFlag);
6489 InFlag = Chain.getValue(1);
6490 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006491 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006492 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006493 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006494 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006495 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006496
Scott Michelfdc40a02009-02-17 22:15:04 +00006497 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006498 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006499 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006500 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006501 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006502 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006503 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006504 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006505
Owen Anderson825b72b2009-08-11 20:47:22 +00006506 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006507 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6508 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006509
Evan Cheng0db9fe62006-04-25 20:13:52 +00006510 if (TwoRepStos) {
6511 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006512 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006513 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006514 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006515 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6516 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006517 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006518 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006519 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006520 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006521 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6522 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006523 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006524 // Handle the last 1 - 7 bytes.
6525 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006526 EVT AddrVT = Dst.getValueType();
6527 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006528
Dale Johannesen0f502f62009-02-03 22:26:09 +00006529 Chain = DAG.getMemset(Chain, dl,
6530 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006531 DAG.getConstant(Offset, AddrVT)),
6532 Src,
6533 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006534 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006535 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006536
Dan Gohman707e0182008-04-12 04:36:06 +00006537 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006538 return Chain;
6539}
Evan Cheng11e15b32006-04-03 20:53:28 +00006540
Dan Gohman475871a2008-07-27 21:46:04 +00006541SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006542X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006543 SDValue Chain, SDValue Dst, SDValue Src,
6544 SDValue Size, unsigned Align,
6545 bool AlwaysInline,
6546 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006547 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006548 // This requires the copy size to be a constant, preferrably
6549 // within a subtarget-specific limit.
6550 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6551 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006552 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006553 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006554 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006555 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006556
Evan Cheng1887c1c2008-08-21 21:00:15 +00006557 /// If not DWORD aligned, call the library.
6558 if ((Align & 3) != 0)
6559 return SDValue();
6560
6561 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006562 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006563 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006564 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006565
Duncan Sands83ec4b62008-06-06 12:08:01 +00006566 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006567 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006568 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006569 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006570
Dan Gohman475871a2008-07-27 21:46:04 +00006571 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006572 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006573 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006574 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006575 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006576 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006577 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006578 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006579 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006580 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006581 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006582 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006583 InFlag = Chain.getValue(1);
6584
Owen Anderson825b72b2009-08-11 20:47:22 +00006585 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006586 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6587 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6588 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006589
Dan Gohman475871a2008-07-27 21:46:04 +00006590 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006591 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006592 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006593 // Handle the last 1 - 7 bytes.
6594 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006595 EVT DstVT = Dst.getValueType();
6596 EVT SrcVT = Src.getValueType();
6597 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006598 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006599 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006600 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006601 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006602 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006603 DAG.getConstant(BytesLeft, SizeVT),
6604 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006605 DstSV, DstSVOff + Offset,
6606 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006607 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006608
Owen Anderson825b72b2009-08-11 20:47:22 +00006609 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006610 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006611}
6612
Dan Gohman475871a2008-07-27 21:46:04 +00006613SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006614 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006615 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006616
Evan Cheng25ab6902006-09-08 06:48:29 +00006617 if (!Subtarget->is64Bit()) {
6618 // vastart just stores the address of the VarArgsFrameIndex slot into the
6619 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006620 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006621 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006622 }
6623
6624 // __va_list_tag:
6625 // gp_offset (0 - 6 * 8)
6626 // fp_offset (48 - 48 + 8 * 16)
6627 // overflow_arg_area (point to parameters coming in memory).
6628 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006629 SmallVector<SDValue, 8> MemOps;
6630 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006631 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006632 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006633 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006634 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006635 MemOps.push_back(Store);
6636
6637 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006638 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006639 FIN, DAG.getIntPtrConstant(4));
6640 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006642 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006643 MemOps.push_back(Store);
6644
6645 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006646 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006647 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006648 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006649 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006650 MemOps.push_back(Store);
6651
6652 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006653 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006654 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006655 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006656 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006657 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006659 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006660}
6661
Dan Gohman475871a2008-07-27 21:46:04 +00006662SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006663 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6664 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006665 SDValue Chain = Op.getOperand(0);
6666 SDValue SrcPtr = Op.getOperand(1);
6667 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006668
Torok Edwindac237e2009-07-08 20:53:28 +00006669 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006670 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006671}
6672
Dan Gohman475871a2008-07-27 21:46:04 +00006673SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006674 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006675 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006676 SDValue Chain = Op.getOperand(0);
6677 SDValue DstPtr = Op.getOperand(1);
6678 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006679 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6680 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006681 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006682
Dale Johannesendd64c412009-02-04 00:33:20 +00006683 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006684 DAG.getIntPtrConstant(24), 8, false,
6685 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006686}
6687
Dan Gohman475871a2008-07-27 21:46:04 +00006688SDValue
6689X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006690 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006691 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006692 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006693 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006694 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006695 case Intrinsic::x86_sse_comieq_ss:
6696 case Intrinsic::x86_sse_comilt_ss:
6697 case Intrinsic::x86_sse_comile_ss:
6698 case Intrinsic::x86_sse_comigt_ss:
6699 case Intrinsic::x86_sse_comige_ss:
6700 case Intrinsic::x86_sse_comineq_ss:
6701 case Intrinsic::x86_sse_ucomieq_ss:
6702 case Intrinsic::x86_sse_ucomilt_ss:
6703 case Intrinsic::x86_sse_ucomile_ss:
6704 case Intrinsic::x86_sse_ucomigt_ss:
6705 case Intrinsic::x86_sse_ucomige_ss:
6706 case Intrinsic::x86_sse_ucomineq_ss:
6707 case Intrinsic::x86_sse2_comieq_sd:
6708 case Intrinsic::x86_sse2_comilt_sd:
6709 case Intrinsic::x86_sse2_comile_sd:
6710 case Intrinsic::x86_sse2_comigt_sd:
6711 case Intrinsic::x86_sse2_comige_sd:
6712 case Intrinsic::x86_sse2_comineq_sd:
6713 case Intrinsic::x86_sse2_ucomieq_sd:
6714 case Intrinsic::x86_sse2_ucomilt_sd:
6715 case Intrinsic::x86_sse2_ucomile_sd:
6716 case Intrinsic::x86_sse2_ucomigt_sd:
6717 case Intrinsic::x86_sse2_ucomige_sd:
6718 case Intrinsic::x86_sse2_ucomineq_sd: {
6719 unsigned Opc = 0;
6720 ISD::CondCode CC = ISD::SETCC_INVALID;
6721 switch (IntNo) {
6722 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006723 case Intrinsic::x86_sse_comieq_ss:
6724 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006725 Opc = X86ISD::COMI;
6726 CC = ISD::SETEQ;
6727 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006728 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006729 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730 Opc = X86ISD::COMI;
6731 CC = ISD::SETLT;
6732 break;
6733 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006734 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006735 Opc = X86ISD::COMI;
6736 CC = ISD::SETLE;
6737 break;
6738 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006739 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006740 Opc = X86ISD::COMI;
6741 CC = ISD::SETGT;
6742 break;
6743 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006744 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006745 Opc = X86ISD::COMI;
6746 CC = ISD::SETGE;
6747 break;
6748 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006749 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750 Opc = X86ISD::COMI;
6751 CC = ISD::SETNE;
6752 break;
6753 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006754 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755 Opc = X86ISD::UCOMI;
6756 CC = ISD::SETEQ;
6757 break;
6758 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006759 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006760 Opc = X86ISD::UCOMI;
6761 CC = ISD::SETLT;
6762 break;
6763 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006764 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006765 Opc = X86ISD::UCOMI;
6766 CC = ISD::SETLE;
6767 break;
6768 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006769 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770 Opc = X86ISD::UCOMI;
6771 CC = ISD::SETGT;
6772 break;
6773 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006774 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775 Opc = X86ISD::UCOMI;
6776 CC = ISD::SETGE;
6777 break;
6778 case Intrinsic::x86_sse_ucomineq_ss:
6779 case Intrinsic::x86_sse2_ucomineq_sd:
6780 Opc = X86ISD::UCOMI;
6781 CC = ISD::SETNE;
6782 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006783 }
Evan Cheng734503b2006-09-11 02:19:56 +00006784
Dan Gohman475871a2008-07-27 21:46:04 +00006785 SDValue LHS = Op.getOperand(1);
6786 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006787 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006788 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006789 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6790 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6791 DAG.getConstant(X86CC, MVT::i8), Cond);
6792 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006793 }
Eric Christopher71c67532009-07-29 00:28:05 +00006794 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006795 // an integer value, not just an instruction so lower it to the ptest
6796 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006797 case Intrinsic::x86_sse41_ptestz:
6798 case Intrinsic::x86_sse41_ptestc:
6799 case Intrinsic::x86_sse41_ptestnzc:{
6800 unsigned X86CC = 0;
6801 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006802 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006803 case Intrinsic::x86_sse41_ptestz:
6804 // ZF = 1
6805 X86CC = X86::COND_E;
6806 break;
6807 case Intrinsic::x86_sse41_ptestc:
6808 // CF = 1
6809 X86CC = X86::COND_B;
6810 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006811 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006812 // ZF and CF = 0
6813 X86CC = X86::COND_A;
6814 break;
6815 }
Eric Christopherfd179292009-08-27 18:07:15 +00006816
Eric Christopher71c67532009-07-29 00:28:05 +00006817 SDValue LHS = Op.getOperand(1);
6818 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6820 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6821 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6822 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006823 }
Evan Cheng5759f972008-05-04 09:15:50 +00006824
6825 // Fix vector shift instructions where the last operand is a non-immediate
6826 // i32 value.
6827 case Intrinsic::x86_sse2_pslli_w:
6828 case Intrinsic::x86_sse2_pslli_d:
6829 case Intrinsic::x86_sse2_pslli_q:
6830 case Intrinsic::x86_sse2_psrli_w:
6831 case Intrinsic::x86_sse2_psrli_d:
6832 case Intrinsic::x86_sse2_psrli_q:
6833 case Intrinsic::x86_sse2_psrai_w:
6834 case Intrinsic::x86_sse2_psrai_d:
6835 case Intrinsic::x86_mmx_pslli_w:
6836 case Intrinsic::x86_mmx_pslli_d:
6837 case Intrinsic::x86_mmx_pslli_q:
6838 case Intrinsic::x86_mmx_psrli_w:
6839 case Intrinsic::x86_mmx_psrli_d:
6840 case Intrinsic::x86_mmx_psrli_q:
6841 case Intrinsic::x86_mmx_psrai_w:
6842 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006843 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006844 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006845 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006846
6847 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006848 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006849 switch (IntNo) {
6850 case Intrinsic::x86_sse2_pslli_w:
6851 NewIntNo = Intrinsic::x86_sse2_psll_w;
6852 break;
6853 case Intrinsic::x86_sse2_pslli_d:
6854 NewIntNo = Intrinsic::x86_sse2_psll_d;
6855 break;
6856 case Intrinsic::x86_sse2_pslli_q:
6857 NewIntNo = Intrinsic::x86_sse2_psll_q;
6858 break;
6859 case Intrinsic::x86_sse2_psrli_w:
6860 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6861 break;
6862 case Intrinsic::x86_sse2_psrli_d:
6863 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6864 break;
6865 case Intrinsic::x86_sse2_psrli_q:
6866 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6867 break;
6868 case Intrinsic::x86_sse2_psrai_w:
6869 NewIntNo = Intrinsic::x86_sse2_psra_w;
6870 break;
6871 case Intrinsic::x86_sse2_psrai_d:
6872 NewIntNo = Intrinsic::x86_sse2_psra_d;
6873 break;
6874 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006875 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006876 switch (IntNo) {
6877 case Intrinsic::x86_mmx_pslli_w:
6878 NewIntNo = Intrinsic::x86_mmx_psll_w;
6879 break;
6880 case Intrinsic::x86_mmx_pslli_d:
6881 NewIntNo = Intrinsic::x86_mmx_psll_d;
6882 break;
6883 case Intrinsic::x86_mmx_pslli_q:
6884 NewIntNo = Intrinsic::x86_mmx_psll_q;
6885 break;
6886 case Intrinsic::x86_mmx_psrli_w:
6887 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6888 break;
6889 case Intrinsic::x86_mmx_psrli_d:
6890 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6891 break;
6892 case Intrinsic::x86_mmx_psrli_q:
6893 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6894 break;
6895 case Intrinsic::x86_mmx_psrai_w:
6896 NewIntNo = Intrinsic::x86_mmx_psra_w;
6897 break;
6898 case Intrinsic::x86_mmx_psrai_d:
6899 NewIntNo = Intrinsic::x86_mmx_psra_d;
6900 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006901 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006902 }
6903 break;
6904 }
6905 }
Mon P Wangefa42202009-09-03 19:56:25 +00006906
6907 // The vector shift intrinsics with scalars uses 32b shift amounts but
6908 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6909 // to be zero.
6910 SDValue ShOps[4];
6911 ShOps[0] = ShAmt;
6912 ShOps[1] = DAG.getConstant(0, MVT::i32);
6913 if (ShAmtVT == MVT::v4i32) {
6914 ShOps[2] = DAG.getUNDEF(MVT::i32);
6915 ShOps[3] = DAG.getUNDEF(MVT::i32);
6916 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6917 } else {
6918 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6919 }
6920
Owen Andersone50ed302009-08-10 22:56:29 +00006921 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006922 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006923 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006924 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006925 Op.getOperand(1), ShAmt);
6926 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006927 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006928}
Evan Cheng72261582005-12-20 06:22:03 +00006929
Dan Gohman475871a2008-07-27 21:46:04 +00006930SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006931 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006932 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006933
6934 if (Depth > 0) {
6935 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6936 SDValue Offset =
6937 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006938 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006939 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006940 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006941 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006942 NULL, 0);
6943 }
6944
6945 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006946 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006947 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006948 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006949}
6950
Dan Gohman475871a2008-07-27 21:46:04 +00006951SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006952 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6953 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006954 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006955 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006956 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6957 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006958 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006959 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006960 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006961 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006962}
6963
Dan Gohman475871a2008-07-27 21:46:04 +00006964SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006965 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006966 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006967}
6968
Dan Gohman475871a2008-07-27 21:46:04 +00006969SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006970{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006971 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006972 SDValue Chain = Op.getOperand(0);
6973 SDValue Offset = Op.getOperand(1);
6974 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006975 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006976
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006977 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6978 getPointerTy());
6979 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006980
Dale Johannesene4d209d2009-02-03 20:21:25 +00006981 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006982 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006983 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6984 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006985 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006986 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006987
Dale Johannesene4d209d2009-02-03 20:21:25 +00006988 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006989 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006990 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006991}
6992
Dan Gohman475871a2008-07-27 21:46:04 +00006993SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006994 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006995 SDValue Root = Op.getOperand(0);
6996 SDValue Trmp = Op.getOperand(1); // trampoline
6997 SDValue FPtr = Op.getOperand(2); // nested function
6998 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006999 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007000
Dan Gohman69de1932008-02-06 22:27:42 +00007001 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007002
7003 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007004 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007005
7006 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007007 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7008 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007009
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007010 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7011 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007012
7013 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7014
7015 // Load the pointer to the nested function into R11.
7016 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007017 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007018 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007019 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007020
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7022 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007023 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007024
7025 // Load the 'nest' parameter value into R10.
7026 // R10 is specified in X86CallingConv.td
7027 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007028 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7029 DAG.getConstant(10, MVT::i64));
7030 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007031 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00007032
Owen Anderson825b72b2009-08-11 20:47:22 +00007033 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7034 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007035 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007036
7037 // Jump to the nested function.
7038 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007039 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7040 DAG.getConstant(20, MVT::i64));
7041 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007042 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007043
7044 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007045 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7046 DAG.getConstant(22, MVT::i64));
7047 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007048 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007049
Dan Gohman475871a2008-07-27 21:46:04 +00007050 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007052 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007053 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007054 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007055 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007056 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007057 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007058
7059 switch (CC) {
7060 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007061 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007062 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007063 case CallingConv::X86_StdCall: {
7064 // Pass 'nest' parameter in ECX.
7065 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007066 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007067
7068 // Check that ECX wasn't needed by an 'inreg' parameter.
7069 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007070 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007071
Chris Lattner58d74912008-03-12 17:45:29 +00007072 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007073 unsigned InRegCount = 0;
7074 unsigned Idx = 1;
7075
7076 for (FunctionType::param_iterator I = FTy->param_begin(),
7077 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007078 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007079 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007080 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007081
7082 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007083 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007084 }
7085 }
7086 break;
7087 }
7088 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007089 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007090 // Pass 'nest' parameter in EAX.
7091 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007092 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007093 break;
7094 }
7095
Dan Gohman475871a2008-07-27 21:46:04 +00007096 SDValue OutChains[4];
7097 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007098
Owen Anderson825b72b2009-08-11 20:47:22 +00007099 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7100 DAG.getConstant(10, MVT::i32));
7101 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007102
Chris Lattnera62fe662010-02-05 19:20:30 +00007103 // This is storing the opcode for MOV32ri.
7104 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007105 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007106 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007107 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007108 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007109
Owen Anderson825b72b2009-08-11 20:47:22 +00007110 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7111 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007112 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007113
Chris Lattnera62fe662010-02-05 19:20:30 +00007114 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007115 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7116 DAG.getConstant(5, MVT::i32));
7117 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007118 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007119
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7121 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007122 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007123
Dan Gohman475871a2008-07-27 21:46:04 +00007124 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007125 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007126 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007127 }
7128}
7129
Dan Gohman475871a2008-07-27 21:46:04 +00007130SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007131 /*
7132 The rounding mode is in bits 11:10 of FPSR, and has the following
7133 settings:
7134 00 Round to nearest
7135 01 Round to -inf
7136 10 Round to +inf
7137 11 Round to 0
7138
7139 FLT_ROUNDS, on the other hand, expects the following:
7140 -1 Undefined
7141 0 Round to 0
7142 1 Round to nearest
7143 2 Round to +inf
7144 3 Round to -inf
7145
7146 To perform the conversion, we do:
7147 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7148 */
7149
7150 MachineFunction &MF = DAG.getMachineFunction();
7151 const TargetMachine &TM = MF.getTarget();
7152 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7153 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007154 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007155 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007156
7157 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007158 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007159 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007160
Owen Anderson825b72b2009-08-11 20:47:22 +00007161 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007162 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007163
7164 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007165 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007166
7167 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007168 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 DAG.getNode(ISD::SRL, dl, MVT::i16,
7170 DAG.getNode(ISD::AND, dl, MVT::i16,
7171 CWD, DAG.getConstant(0x800, MVT::i16)),
7172 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007173 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 DAG.getNode(ISD::SRL, dl, MVT::i16,
7175 DAG.getNode(ISD::AND, dl, MVT::i16,
7176 CWD, DAG.getConstant(0x400, MVT::i16)),
7177 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007178
Dan Gohman475871a2008-07-27 21:46:04 +00007179 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007180 DAG.getNode(ISD::AND, dl, MVT::i16,
7181 DAG.getNode(ISD::ADD, dl, MVT::i16,
7182 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7183 DAG.getConstant(1, MVT::i16)),
7184 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007185
7186
Duncan Sands83ec4b62008-06-06 12:08:01 +00007187 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007188 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007189}
7190
Dan Gohman475871a2008-07-27 21:46:04 +00007191SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007192 EVT VT = Op.getValueType();
7193 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007194 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007195 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007196
7197 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007198 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007199 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007200 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007201 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007202 }
Evan Cheng18efe262007-12-14 02:13:44 +00007203
Evan Cheng152804e2007-12-14 08:30:15 +00007204 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007205 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007206 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007207
7208 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007209 SDValue Ops[] = {
7210 Op,
7211 DAG.getConstant(NumBits+NumBits-1, OpVT),
7212 DAG.getConstant(X86::COND_E, MVT::i8),
7213 Op.getValue(1)
7214 };
7215 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007216
7217 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007218 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007219
Owen Anderson825b72b2009-08-11 20:47:22 +00007220 if (VT == MVT::i8)
7221 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007222 return Op;
7223}
7224
Dan Gohman475871a2008-07-27 21:46:04 +00007225SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007226 EVT VT = Op.getValueType();
7227 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007228 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007229 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007230
7231 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007232 if (VT == MVT::i8) {
7233 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007234 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007235 }
Evan Cheng152804e2007-12-14 08:30:15 +00007236
7237 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007238 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007239 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007240
7241 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007242 SDValue Ops[] = {
7243 Op,
7244 DAG.getConstant(NumBits, OpVT),
7245 DAG.getConstant(X86::COND_E, MVT::i8),
7246 Op.getValue(1)
7247 };
7248 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007249
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 if (VT == MVT::i8)
7251 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007252 return Op;
7253}
7254
Mon P Wangaf9b9522008-12-18 21:42:19 +00007255SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007256 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007257 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007258 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007259
Mon P Wangaf9b9522008-12-18 21:42:19 +00007260 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7261 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7262 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7263 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7264 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7265 //
7266 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7267 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7268 // return AloBlo + AloBhi + AhiBlo;
7269
7270 SDValue A = Op.getOperand(0);
7271 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007272
Dale Johannesene4d209d2009-02-03 20:21:25 +00007273 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007274 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7275 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007276 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7278 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007279 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007281 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007282 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007283 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007284 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007285 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007286 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007287 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007288 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007289 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7290 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007291 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007292 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7293 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007294 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7295 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007296 return Res;
7297}
7298
7299
Bill Wendling74c37652008-12-09 22:08:41 +00007300SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7301 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7302 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007303 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7304 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007305 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007306 SDValue LHS = N->getOperand(0);
7307 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007308 unsigned BaseOp = 0;
7309 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007310 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007311
7312 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007313 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007314 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007315 // A subtract of one will be selected as a INC. Note that INC doesn't
7316 // set CF, so we can't do this for UADDO.
7317 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7318 if (C->getAPIntValue() == 1) {
7319 BaseOp = X86ISD::INC;
7320 Cond = X86::COND_O;
7321 break;
7322 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007323 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007324 Cond = X86::COND_O;
7325 break;
7326 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007327 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007328 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007329 break;
7330 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007331 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7332 // set CF, so we can't do this for USUBO.
7333 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7334 if (C->getAPIntValue() == 1) {
7335 BaseOp = X86ISD::DEC;
7336 Cond = X86::COND_O;
7337 break;
7338 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007339 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007340 Cond = X86::COND_O;
7341 break;
7342 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007343 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007344 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007345 break;
7346 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007347 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007348 Cond = X86::COND_O;
7349 break;
7350 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007351 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007352 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007353 break;
7354 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007355
Bill Wendling61edeb52008-12-02 01:06:39 +00007356 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007357 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007358 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007359
Bill Wendling61edeb52008-12-02 01:06:39 +00007360 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007361 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007362 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007363
Bill Wendling61edeb52008-12-02 01:06:39 +00007364 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7365 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007366}
7367
Dan Gohman475871a2008-07-27 21:46:04 +00007368SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007369 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007370 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007371 unsigned Reg = 0;
7372 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007373 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007374 default:
7375 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007376 case MVT::i8: Reg = X86::AL; size = 1; break;
7377 case MVT::i16: Reg = X86::AX; size = 2; break;
7378 case MVT::i32: Reg = X86::EAX; size = 4; break;
7379 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007380 assert(Subtarget->is64Bit() && "Node not type legal!");
7381 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007382 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007383 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007384 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007385 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007386 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007387 Op.getOperand(1),
7388 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007389 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007390 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007392 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007393 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007394 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007395 return cpOut;
7396}
7397
Duncan Sands1607f052008-12-01 11:39:25 +00007398SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007399 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007400 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007401 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007402 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007403 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007404 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7406 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007407 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007408 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7409 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007410 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007411 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007412 rdx.getValue(1)
7413 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007415}
7416
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007417SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7418 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007419 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007420 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007421 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007422 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007424 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007425 Node->getOperand(0),
7426 Node->getOperand(1), negOp,
7427 cast<AtomicSDNode>(Node)->getSrcValue(),
7428 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007429}
7430
Evan Cheng0db9fe62006-04-25 20:13:52 +00007431/// LowerOperation - Provide custom lowering hooks for some operations.
7432///
Dan Gohman475871a2008-07-27 21:46:04 +00007433SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007434 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007435 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007436 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7437 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007438 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007439 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007440 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7441 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7442 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7443 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7444 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7445 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007446 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007447 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007448 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007449 case ISD::SHL_PARTS:
7450 case ISD::SRA_PARTS:
7451 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7452 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007453 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007454 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007455 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007456 case ISD::FABS: return LowerFABS(Op, DAG);
7457 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007458 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007459 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007460 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007461 case ISD::SELECT: return LowerSELECT(Op, DAG);
7462 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007463 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007464 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007465 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007466 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007467 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007468 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7469 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007470 case ISD::FRAME_TO_ARGS_OFFSET:
7471 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007472 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007473 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007474 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007475 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007476 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7477 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007478 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007479 case ISD::SADDO:
7480 case ISD::UADDO:
7481 case ISD::SSUBO:
7482 case ISD::USUBO:
7483 case ISD::SMULO:
7484 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007485 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007486 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007487}
7488
Duncan Sands1607f052008-12-01 11:39:25 +00007489void X86TargetLowering::
7490ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7491 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007492 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007493 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007495
7496 SDValue Chain = Node->getOperand(0);
7497 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007499 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007501 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007502 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007503 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007504 SDValue Result =
7505 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7506 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007507 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007508 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007509 Results.push_back(Result.getValue(2));
7510}
7511
Duncan Sands126d9072008-07-04 11:47:58 +00007512/// ReplaceNodeResults - Replace a node with an illegal result type
7513/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007514void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7515 SmallVectorImpl<SDValue>&Results,
7516 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007517 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007518 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007519 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007520 assert(false && "Do not know how to custom type legalize this operation!");
7521 return;
7522 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007523 std::pair<SDValue,SDValue> Vals =
7524 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007525 SDValue FIST = Vals.first, StackSlot = Vals.second;
7526 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007527 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007528 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007529 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007530 }
7531 return;
7532 }
7533 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007535 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007538 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007540 eax.getValue(2));
7541 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7542 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007544 Results.push_back(edx.getValue(1));
7545 return;
7546 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007547 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007548 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007550 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7552 DAG.getConstant(0, MVT::i32));
7553 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7554 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007555 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7556 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007557 cpInL.getValue(1));
7558 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7560 DAG.getConstant(0, MVT::i32));
7561 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7562 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007563 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007564 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007565 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007566 swapInL.getValue(1));
7567 SDValue Ops[] = { swapInH.getValue(0),
7568 N->getOperand(1),
7569 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007570 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007571 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007572 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007573 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007574 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007575 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007576 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007577 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007578 Results.push_back(cpOutH.getValue(1));
7579 return;
7580 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007581 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007582 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7583 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007584 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007585 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7586 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007587 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007588 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7589 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007590 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007591 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7592 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007593 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007594 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7595 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007596 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007597 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7598 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007599 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007600 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7601 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007602 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007603}
7604
Evan Cheng72261582005-12-20 06:22:03 +00007605const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7606 switch (Opcode) {
7607 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007608 case X86ISD::BSF: return "X86ISD::BSF";
7609 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007610 case X86ISD::SHLD: return "X86ISD::SHLD";
7611 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007612 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007613 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007614 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007615 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007616 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007617 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007618 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7619 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7620 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007621 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007622 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007623 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007624 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007625 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007626 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007627 case X86ISD::COMI: return "X86ISD::COMI";
7628 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007629 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007630 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007631 case X86ISD::CMOV: return "X86ISD::CMOV";
7632 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007633 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007634 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7635 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007636 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007637 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007638 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007639 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007640 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007641 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7642 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007643 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007644 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007645 case X86ISD::FMAX: return "X86ISD::FMAX";
7646 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007647 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7648 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007649 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007650 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007651 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007652 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007653 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007654 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7655 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007656 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7657 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7658 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7659 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7660 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7661 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007662 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7663 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007664 case X86ISD::VSHL: return "X86ISD::VSHL";
7665 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007666 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7667 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7668 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7669 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7670 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7671 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7672 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7673 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7674 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7675 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007676 case X86ISD::ADD: return "X86ISD::ADD";
7677 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007678 case X86ISD::SMUL: return "X86ISD::SMUL";
7679 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007680 case X86ISD::INC: return "X86ISD::INC";
7681 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007682 case X86ISD::OR: return "X86ISD::OR";
7683 case X86ISD::XOR: return "X86ISD::XOR";
7684 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007685 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007686 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007687 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007688 }
7689}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007690
Chris Lattnerc9addb72007-03-30 23:15:24 +00007691// isLegalAddressingMode - Return true if the addressing mode represented
7692// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007693bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007694 const Type *Ty) const {
7695 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007696 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007697
Chris Lattnerc9addb72007-03-30 23:15:24 +00007698 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007699 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007700 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007701
Chris Lattnerc9addb72007-03-30 23:15:24 +00007702 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007703 unsigned GVFlags =
7704 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007705
Chris Lattnerdfed4132009-07-10 07:38:24 +00007706 // If a reference to this global requires an extra load, we can't fold it.
7707 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007708 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007709
Chris Lattnerdfed4132009-07-10 07:38:24 +00007710 // If BaseGV requires a register for the PIC base, we cannot also have a
7711 // BaseReg specified.
7712 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007713 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007714
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007715 // If lower 4G is not available, then we must use rip-relative addressing.
7716 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7717 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007718 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007719
Chris Lattnerc9addb72007-03-30 23:15:24 +00007720 switch (AM.Scale) {
7721 case 0:
7722 case 1:
7723 case 2:
7724 case 4:
7725 case 8:
7726 // These scales always work.
7727 break;
7728 case 3:
7729 case 5:
7730 case 9:
7731 // These scales are formed with basereg+scalereg. Only accept if there is
7732 // no basereg yet.
7733 if (AM.HasBaseReg)
7734 return false;
7735 break;
7736 default: // Other stuff never works.
7737 return false;
7738 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007739
Chris Lattnerc9addb72007-03-30 23:15:24 +00007740 return true;
7741}
7742
7743
Evan Cheng2bd122c2007-10-26 01:56:11 +00007744bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007745 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007746 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007747 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7748 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007749 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007750 return false;
7751 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007752}
7753
Owen Andersone50ed302009-08-10 22:56:29 +00007754bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007755 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007756 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007757 unsigned NumBits1 = VT1.getSizeInBits();
7758 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007759 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007760 return false;
7761 return Subtarget->is64Bit() || NumBits1 < 64;
7762}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007763
Dan Gohman97121ba2009-04-08 00:15:30 +00007764bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007765 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007766 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007767}
7768
Owen Andersone50ed302009-08-10 22:56:29 +00007769bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007770 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007771 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007772}
7773
Owen Andersone50ed302009-08-10 22:56:29 +00007774bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007775 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007776 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007777}
7778
Evan Cheng60c07e12006-07-05 22:17:51 +00007779/// isShuffleMaskLegal - Targets can use this to indicate that they only
7780/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7781/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7782/// are assumed to be legal.
7783bool
Eric Christopherfd179292009-08-27 18:07:15 +00007784X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007785 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007786 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007787 if (VT.getSizeInBits() == 64)
7788 return false;
7789
Nate Begemana09008b2009-10-19 02:17:23 +00007790 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007791 return (VT.getVectorNumElements() == 2 ||
7792 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7793 isMOVLMask(M, VT) ||
7794 isSHUFPMask(M, VT) ||
7795 isPSHUFDMask(M, VT) ||
7796 isPSHUFHWMask(M, VT) ||
7797 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007798 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007799 isUNPCKLMask(M, VT) ||
7800 isUNPCKHMask(M, VT) ||
7801 isUNPCKL_v_undef_Mask(M, VT) ||
7802 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007803}
7804
Dan Gohman7d8143f2008-04-09 20:09:42 +00007805bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007806X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007807 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007808 unsigned NumElts = VT.getVectorNumElements();
7809 // FIXME: This collection of masks seems suspect.
7810 if (NumElts == 2)
7811 return true;
7812 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7813 return (isMOVLMask(Mask, VT) ||
7814 isCommutedMOVLMask(Mask, VT, true) ||
7815 isSHUFPMask(Mask, VT) ||
7816 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007817 }
7818 return false;
7819}
7820
7821//===----------------------------------------------------------------------===//
7822// X86 Scheduler Hooks
7823//===----------------------------------------------------------------------===//
7824
Mon P Wang63307c32008-05-05 19:05:59 +00007825// private utility function
7826MachineBasicBlock *
7827X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7828 MachineBasicBlock *MBB,
7829 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007830 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007831 unsigned LoadOpc,
7832 unsigned CXchgOpc,
7833 unsigned copyOpc,
7834 unsigned notOpc,
7835 unsigned EAXreg,
7836 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007837 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007838 // For the atomic bitwise operator, we generate
7839 // thisMBB:
7840 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007841 // ld t1 = [bitinstr.addr]
7842 // op t2 = t1, [bitinstr.val]
7843 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007844 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7845 // bz newMBB
7846 // fallthrough -->nextMBB
7847 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7848 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007849 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007850 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007851
Mon P Wang63307c32008-05-05 19:05:59 +00007852 /// First build the CFG
7853 MachineFunction *F = MBB->getParent();
7854 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007855 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7856 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7857 F->insert(MBBIter, newMBB);
7858 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007859
Mon P Wang63307c32008-05-05 19:05:59 +00007860 // Move all successors to thisMBB to nextMBB
7861 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007862
Mon P Wang63307c32008-05-05 19:05:59 +00007863 // Update thisMBB to fall through to newMBB
7864 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007865
Mon P Wang63307c32008-05-05 19:05:59 +00007866 // newMBB jumps to itself and fall through to nextMBB
7867 newMBB->addSuccessor(nextMBB);
7868 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007869
Mon P Wang63307c32008-05-05 19:05:59 +00007870 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007871 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007872 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007873 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007874 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007875 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007876 int numArgs = bInstr->getNumOperands() - 1;
7877 for (int i=0; i < numArgs; ++i)
7878 argOpers[i] = &bInstr->getOperand(i+1);
7879
7880 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007881 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7882 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007883
Dale Johannesen140be2d2008-08-19 18:47:28 +00007884 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007885 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007886 for (int i=0; i <= lastAddrIndx; ++i)
7887 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007888
Dale Johannesen140be2d2008-08-19 18:47:28 +00007889 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007890 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007891 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007892 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007893 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007894 tt = t1;
7895
Dale Johannesen140be2d2008-08-19 18:47:28 +00007896 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007897 assert((argOpers[valArgIndx]->isReg() ||
7898 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007899 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007900 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007901 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007902 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007903 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007904 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007905 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007906
Dale Johannesene4d209d2009-02-03 20:21:25 +00007907 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007908 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007909
Dale Johannesene4d209d2009-02-03 20:21:25 +00007910 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007911 for (int i=0; i <= lastAddrIndx; ++i)
7912 (*MIB).addOperand(*argOpers[i]);
7913 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007914 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007915 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7916 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007917
Dale Johannesene4d209d2009-02-03 20:21:25 +00007918 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007919 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007920
Mon P Wang63307c32008-05-05 19:05:59 +00007921 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00007922 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007923
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007924 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007925 return nextMBB;
7926}
7927
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007928// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007929MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007930X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7931 MachineBasicBlock *MBB,
7932 unsigned regOpcL,
7933 unsigned regOpcH,
7934 unsigned immOpcL,
7935 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007936 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007937 // For the atomic bitwise operator, we generate
7938 // thisMBB (instructions are in pairs, except cmpxchg8b)
7939 // ld t1,t2 = [bitinstr.addr]
7940 // newMBB:
7941 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7942 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007943 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007944 // mov ECX, EBX <- t5, t6
7945 // mov EAX, EDX <- t1, t2
7946 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7947 // mov t3, t4 <- EAX, EDX
7948 // bz newMBB
7949 // result in out1, out2
7950 // fallthrough -->nextMBB
7951
7952 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7953 const unsigned LoadOpc = X86::MOV32rm;
7954 const unsigned copyOpc = X86::MOV32rr;
7955 const unsigned NotOpc = X86::NOT32r;
7956 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7957 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7958 MachineFunction::iterator MBBIter = MBB;
7959 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007960
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007961 /// First build the CFG
7962 MachineFunction *F = MBB->getParent();
7963 MachineBasicBlock *thisMBB = MBB;
7964 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7965 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7966 F->insert(MBBIter, newMBB);
7967 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007968
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007969 // Move all successors to thisMBB to nextMBB
7970 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007971
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007972 // Update thisMBB to fall through to newMBB
7973 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007974
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007975 // newMBB jumps to itself and fall through to nextMBB
7976 newMBB->addSuccessor(nextMBB);
7977 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007978
Dale Johannesene4d209d2009-02-03 20:21:25 +00007979 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007980 // Insert instructions into newMBB based on incoming instruction
7981 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007982 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007983 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007984 MachineOperand& dest1Oper = bInstr->getOperand(0);
7985 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007986 MachineOperand* argOpers[2 + X86AddrNumOperands];
7987 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007988 argOpers[i] = &bInstr->getOperand(i+2);
7989
Evan Chengad5b52f2010-01-08 19:14:57 +00007990 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007991 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007992
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007993 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007994 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007995 for (int i=0; i <= lastAddrIndx; ++i)
7996 (*MIB).addOperand(*argOpers[i]);
7997 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007998 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007999 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008000 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008001 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008002 MachineOperand newOp3 = *(argOpers[3]);
8003 if (newOp3.isImm())
8004 newOp3.setImm(newOp3.getImm()+4);
8005 else
8006 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008007 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008008 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008009
8010 // t3/4 are defined later, at the bottom of the loop
8011 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8012 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008013 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008014 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008015 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008016 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8017
Evan Cheng306b4ca2010-01-08 23:41:50 +00008018 // The subsequent operations should be using the destination registers of
8019 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008020 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008021 t1 = F->getRegInfo().createVirtualRegister(RC);
8022 t2 = F->getRegInfo().createVirtualRegister(RC);
8023 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8024 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008025 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008026 t1 = dest1Oper.getReg();
8027 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008028 }
8029
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008030 int valArgIndx = lastAddrIndx + 1;
8031 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008032 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008033 "invalid operand");
8034 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8035 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008036 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008037 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008038 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008039 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008040 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008041 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008042 (*MIB).addOperand(*argOpers[valArgIndx]);
8043 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008044 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008045 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008046 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008047 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008048 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008049 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008050 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008051 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008052 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008053 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008054
Dale Johannesene4d209d2009-02-03 20:21:25 +00008055 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008056 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008057 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008058 MIB.addReg(t2);
8059
Dale Johannesene4d209d2009-02-03 20:21:25 +00008060 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008061 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008062 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008063 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008064
Dale Johannesene4d209d2009-02-03 20:21:25 +00008065 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008066 for (int i=0; i <= lastAddrIndx; ++i)
8067 (*MIB).addOperand(*argOpers[i]);
8068
8069 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008070 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8071 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008072
Dale Johannesene4d209d2009-02-03 20:21:25 +00008073 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008074 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008075 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008076 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008077
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008079 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008080
8081 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8082 return nextMBB;
8083}
8084
8085// private utility function
8086MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008087X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8088 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008089 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008090 // For the atomic min/max operator, we generate
8091 // thisMBB:
8092 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008093 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008094 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008095 // cmp t1, t2
8096 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008097 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008098 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8099 // bz newMBB
8100 // fallthrough -->nextMBB
8101 //
8102 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8103 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008104 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008105 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008106
Mon P Wang63307c32008-05-05 19:05:59 +00008107 /// First build the CFG
8108 MachineFunction *F = MBB->getParent();
8109 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008110 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8111 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8112 F->insert(MBBIter, newMBB);
8113 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008114
Dan Gohmand6708ea2009-08-15 01:38:56 +00008115 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008116 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008117
Mon P Wang63307c32008-05-05 19:05:59 +00008118 // Update thisMBB to fall through to newMBB
8119 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008120
Mon P Wang63307c32008-05-05 19:05:59 +00008121 // newMBB jumps to newMBB and fall through to nextMBB
8122 newMBB->addSuccessor(nextMBB);
8123 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008124
Dale Johannesene4d209d2009-02-03 20:21:25 +00008125 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008126 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008127 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008128 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008129 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008130 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008131 int numArgs = mInstr->getNumOperands() - 1;
8132 for (int i=0; i < numArgs; ++i)
8133 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008134
Mon P Wang63307c32008-05-05 19:05:59 +00008135 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008136 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8137 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008138
Mon P Wangab3e7472008-05-05 22:56:23 +00008139 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008140 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008141 for (int i=0; i <= lastAddrIndx; ++i)
8142 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008143
Mon P Wang63307c32008-05-05 19:05:59 +00008144 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008145 assert((argOpers[valArgIndx]->isReg() ||
8146 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008147 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008148
8149 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008150 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008151 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008152 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008153 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008154 (*MIB).addOperand(*argOpers[valArgIndx]);
8155
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008157 MIB.addReg(t1);
8158
Dale Johannesene4d209d2009-02-03 20:21:25 +00008159 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008160 MIB.addReg(t1);
8161 MIB.addReg(t2);
8162
8163 // Generate movc
8164 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008165 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008166 MIB.addReg(t2);
8167 MIB.addReg(t1);
8168
8169 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008170 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008171 for (int i=0; i <= lastAddrIndx; ++i)
8172 (*MIB).addOperand(*argOpers[i]);
8173 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008174 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008175 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8176 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008177
Dale Johannesene4d209d2009-02-03 20:21:25 +00008178 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008179 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008180
Mon P Wang63307c32008-05-05 19:05:59 +00008181 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008182 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008183
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008184 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008185 return nextMBB;
8186}
8187
Eric Christopherf83a5de2009-08-27 18:08:16 +00008188// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8189// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008190MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008191X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008192 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008193
8194 MachineFunction *F = BB->getParent();
8195 DebugLoc dl = MI->getDebugLoc();
8196 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8197
8198 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008199 if (memArg)
8200 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8201 else
8202 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008203
8204 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8205
8206 for (unsigned i = 0; i < numArgs; ++i) {
8207 MachineOperand &Op = MI->getOperand(i+1);
8208
8209 if (!(Op.isReg() && Op.isImplicit()))
8210 MIB.addOperand(Op);
8211 }
8212
8213 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8214 .addReg(X86::XMM0);
8215
8216 F->DeleteMachineInstr(MI);
8217
8218 return BB;
8219}
8220
8221MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008222X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8223 MachineInstr *MI,
8224 MachineBasicBlock *MBB) const {
8225 // Emit code to save XMM registers to the stack. The ABI says that the
8226 // number of registers to save is given in %al, so it's theoretically
8227 // possible to do an indirect jump trick to avoid saving all of them,
8228 // however this code takes a simpler approach and just executes all
8229 // of the stores if %al is non-zero. It's less code, and it's probably
8230 // easier on the hardware branch predictor, and stores aren't all that
8231 // expensive anyway.
8232
8233 // Create the new basic blocks. One block contains all the XMM stores,
8234 // and one block is the final destination regardless of whether any
8235 // stores were performed.
8236 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8237 MachineFunction *F = MBB->getParent();
8238 MachineFunction::iterator MBBIter = MBB;
8239 ++MBBIter;
8240 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8241 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8242 F->insert(MBBIter, XMMSaveMBB);
8243 F->insert(MBBIter, EndMBB);
8244
8245 // Set up the CFG.
8246 // Move any original successors of MBB to the end block.
8247 EndMBB->transferSuccessors(MBB);
8248 // The original block will now fall through to the XMM save block.
8249 MBB->addSuccessor(XMMSaveMBB);
8250 // The XMMSaveMBB will fall through to the end block.
8251 XMMSaveMBB->addSuccessor(EndMBB);
8252
8253 // Now add the instructions.
8254 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8255 DebugLoc DL = MI->getDebugLoc();
8256
8257 unsigned CountReg = MI->getOperand(0).getReg();
8258 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8259 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8260
8261 if (!Subtarget->isTargetWin64()) {
8262 // If %al is 0, branch around the XMM save block.
8263 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008264 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008265 MBB->addSuccessor(EndMBB);
8266 }
8267
8268 // In the XMM save block, save all the XMM argument registers.
8269 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8270 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008271 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008272 F->getMachineMemOperand(
8273 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8274 MachineMemOperand::MOStore, Offset,
8275 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008276 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8277 .addFrameIndex(RegSaveFrameIndex)
8278 .addImm(/*Scale=*/1)
8279 .addReg(/*IndexReg=*/0)
8280 .addImm(/*Disp=*/Offset)
8281 .addReg(/*Segment=*/0)
8282 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008283 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008284 }
8285
8286 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8287
8288 return EndMBB;
8289}
Mon P Wang63307c32008-05-05 19:05:59 +00008290
Evan Cheng60c07e12006-07-05 22:17:51 +00008291MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008292X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008293 MachineBasicBlock *BB,
8294 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008295 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8296 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008297
Chris Lattner52600972009-09-02 05:57:00 +00008298 // To "insert" a SELECT_CC instruction, we actually have to insert the
8299 // diamond control-flow pattern. The incoming instruction knows the
8300 // destination vreg to set, the condition code register to branch on, the
8301 // true/false values to select between, and a branch opcode to use.
8302 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8303 MachineFunction::iterator It = BB;
8304 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008305
Chris Lattner52600972009-09-02 05:57:00 +00008306 // thisMBB:
8307 // ...
8308 // TrueVal = ...
8309 // cmpTY ccX, r1, r2
8310 // bCC copy1MBB
8311 // fallthrough --> copy0MBB
8312 MachineBasicBlock *thisMBB = BB;
8313 MachineFunction *F = BB->getParent();
8314 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8315 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8316 unsigned Opc =
8317 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8318 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8319 F->insert(It, copy0MBB);
8320 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008321 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008322 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008323 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008324 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008325 E = BB->succ_end(); I != E; ++I) {
8326 EM->insert(std::make_pair(*I, sinkMBB));
8327 sinkMBB->addSuccessor(*I);
8328 }
8329 // Next, remove all successors of the current block, and add the true
8330 // and fallthrough blocks as its successors.
8331 while (!BB->succ_empty())
8332 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008333 // Add the true and fallthrough blocks as its successors.
8334 BB->addSuccessor(copy0MBB);
8335 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008336
Chris Lattner52600972009-09-02 05:57:00 +00008337 // copy0MBB:
8338 // %FalseValue = ...
8339 // # fallthrough to sinkMBB
8340 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008341
Chris Lattner52600972009-09-02 05:57:00 +00008342 // Update machine-CFG edges
8343 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008344
Chris Lattner52600972009-09-02 05:57:00 +00008345 // sinkMBB:
8346 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8347 // ...
8348 BB = sinkMBB;
8349 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8350 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8351 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8352
8353 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8354 return BB;
8355}
8356
8357
8358MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008359X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008360 MachineBasicBlock *BB,
8361 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008362 switch (MI->getOpcode()) {
8363 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008364 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008365 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008366 case X86::CMOV_FR32:
8367 case X86::CMOV_FR64:
8368 case X86::CMOV_V4F32:
8369 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008370 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008371 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008372
Dale Johannesen849f2142007-07-03 00:53:03 +00008373 case X86::FP32_TO_INT16_IN_MEM:
8374 case X86::FP32_TO_INT32_IN_MEM:
8375 case X86::FP32_TO_INT64_IN_MEM:
8376 case X86::FP64_TO_INT16_IN_MEM:
8377 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008378 case X86::FP64_TO_INT64_IN_MEM:
8379 case X86::FP80_TO_INT16_IN_MEM:
8380 case X86::FP80_TO_INT32_IN_MEM:
8381 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008382 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8383 DebugLoc DL = MI->getDebugLoc();
8384
Evan Cheng60c07e12006-07-05 22:17:51 +00008385 // Change the floating point control register to use "round towards zero"
8386 // mode when truncating to an integer value.
8387 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008388 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008389 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008390
8391 // Load the old value of the high byte of the control word...
8392 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008393 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008394 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008395 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008396
8397 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008398 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008399 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008400
8401 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008402 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008403
8404 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008405 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008406 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008407
8408 // Get the X86 opcode to use.
8409 unsigned Opc;
8410 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008411 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008412 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8413 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8414 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8415 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8416 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8417 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008418 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8419 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8420 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008421 }
8422
8423 X86AddressMode AM;
8424 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008425 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008426 AM.BaseType = X86AddressMode::RegBase;
8427 AM.Base.Reg = Op.getReg();
8428 } else {
8429 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008430 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008431 }
8432 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008433 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008434 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008435 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008436 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008437 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008438 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008439 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008440 AM.GV = Op.getGlobal();
8441 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008442 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008443 }
Chris Lattner52600972009-09-02 05:57:00 +00008444 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008445 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008446
8447 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008448 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008449
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008450 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008451 return BB;
8452 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008453 // String/text processing lowering.
8454 case X86::PCMPISTRM128REG:
8455 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8456 case X86::PCMPISTRM128MEM:
8457 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8458 case X86::PCMPESTRM128REG:
8459 return EmitPCMP(MI, BB, 5, false /* in mem */);
8460 case X86::PCMPESTRM128MEM:
8461 return EmitPCMP(MI, BB, 5, true /* in mem */);
8462
8463 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008464 case X86::ATOMAND32:
8465 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008466 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008467 X86::LCMPXCHG32, X86::MOV32rr,
8468 X86::NOT32r, X86::EAX,
8469 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008470 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008471 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8472 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008473 X86::LCMPXCHG32, X86::MOV32rr,
8474 X86::NOT32r, X86::EAX,
8475 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008476 case X86::ATOMXOR32:
8477 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008478 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008479 X86::LCMPXCHG32, X86::MOV32rr,
8480 X86::NOT32r, X86::EAX,
8481 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008482 case X86::ATOMNAND32:
8483 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008484 X86::AND32ri, X86::MOV32rm,
8485 X86::LCMPXCHG32, X86::MOV32rr,
8486 X86::NOT32r, X86::EAX,
8487 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008488 case X86::ATOMMIN32:
8489 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8490 case X86::ATOMMAX32:
8491 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8492 case X86::ATOMUMIN32:
8493 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8494 case X86::ATOMUMAX32:
8495 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008496
8497 case X86::ATOMAND16:
8498 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8499 X86::AND16ri, X86::MOV16rm,
8500 X86::LCMPXCHG16, X86::MOV16rr,
8501 X86::NOT16r, X86::AX,
8502 X86::GR16RegisterClass);
8503 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008504 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008505 X86::OR16ri, X86::MOV16rm,
8506 X86::LCMPXCHG16, X86::MOV16rr,
8507 X86::NOT16r, X86::AX,
8508 X86::GR16RegisterClass);
8509 case X86::ATOMXOR16:
8510 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8511 X86::XOR16ri, X86::MOV16rm,
8512 X86::LCMPXCHG16, X86::MOV16rr,
8513 X86::NOT16r, X86::AX,
8514 X86::GR16RegisterClass);
8515 case X86::ATOMNAND16:
8516 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8517 X86::AND16ri, X86::MOV16rm,
8518 X86::LCMPXCHG16, X86::MOV16rr,
8519 X86::NOT16r, X86::AX,
8520 X86::GR16RegisterClass, true);
8521 case X86::ATOMMIN16:
8522 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8523 case X86::ATOMMAX16:
8524 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8525 case X86::ATOMUMIN16:
8526 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8527 case X86::ATOMUMAX16:
8528 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8529
8530 case X86::ATOMAND8:
8531 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8532 X86::AND8ri, X86::MOV8rm,
8533 X86::LCMPXCHG8, X86::MOV8rr,
8534 X86::NOT8r, X86::AL,
8535 X86::GR8RegisterClass);
8536 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008538 X86::OR8ri, X86::MOV8rm,
8539 X86::LCMPXCHG8, X86::MOV8rr,
8540 X86::NOT8r, X86::AL,
8541 X86::GR8RegisterClass);
8542 case X86::ATOMXOR8:
8543 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8544 X86::XOR8ri, X86::MOV8rm,
8545 X86::LCMPXCHG8, X86::MOV8rr,
8546 X86::NOT8r, X86::AL,
8547 X86::GR8RegisterClass);
8548 case X86::ATOMNAND8:
8549 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8550 X86::AND8ri, X86::MOV8rm,
8551 X86::LCMPXCHG8, X86::MOV8rr,
8552 X86::NOT8r, X86::AL,
8553 X86::GR8RegisterClass, true);
8554 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008555 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008556 case X86::ATOMAND64:
8557 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008558 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008559 X86::LCMPXCHG64, X86::MOV64rr,
8560 X86::NOT64r, X86::RAX,
8561 X86::GR64RegisterClass);
8562 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8564 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008565 X86::LCMPXCHG64, X86::MOV64rr,
8566 X86::NOT64r, X86::RAX,
8567 X86::GR64RegisterClass);
8568 case X86::ATOMXOR64:
8569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008570 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008571 X86::LCMPXCHG64, X86::MOV64rr,
8572 X86::NOT64r, X86::RAX,
8573 X86::GR64RegisterClass);
8574 case X86::ATOMNAND64:
8575 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8576 X86::AND64ri32, X86::MOV64rm,
8577 X86::LCMPXCHG64, X86::MOV64rr,
8578 X86::NOT64r, X86::RAX,
8579 X86::GR64RegisterClass, true);
8580 case X86::ATOMMIN64:
8581 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8582 case X86::ATOMMAX64:
8583 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8584 case X86::ATOMUMIN64:
8585 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8586 case X86::ATOMUMAX64:
8587 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008588
8589 // This group does 64-bit operations on a 32-bit host.
8590 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008591 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008592 X86::AND32rr, X86::AND32rr,
8593 X86::AND32ri, X86::AND32ri,
8594 false);
8595 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008596 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008597 X86::OR32rr, X86::OR32rr,
8598 X86::OR32ri, X86::OR32ri,
8599 false);
8600 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008601 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008602 X86::XOR32rr, X86::XOR32rr,
8603 X86::XOR32ri, X86::XOR32ri,
8604 false);
8605 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008606 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008607 X86::AND32rr, X86::AND32rr,
8608 X86::AND32ri, X86::AND32ri,
8609 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008610 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008611 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008612 X86::ADD32rr, X86::ADC32rr,
8613 X86::ADD32ri, X86::ADC32ri,
8614 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008615 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008616 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008617 X86::SUB32rr, X86::SBB32rr,
8618 X86::SUB32ri, X86::SBB32ri,
8619 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008620 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008621 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008622 X86::MOV32rr, X86::MOV32rr,
8623 X86::MOV32ri, X86::MOV32ri,
8624 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008625 case X86::VASTART_SAVE_XMM_REGS:
8626 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008627 }
8628}
8629
8630//===----------------------------------------------------------------------===//
8631// X86 Optimization Hooks
8632//===----------------------------------------------------------------------===//
8633
Dan Gohman475871a2008-07-27 21:46:04 +00008634void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008635 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008636 APInt &KnownZero,
8637 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008638 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008639 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008640 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008641 assert((Opc >= ISD::BUILTIN_OP_END ||
8642 Opc == ISD::INTRINSIC_WO_CHAIN ||
8643 Opc == ISD::INTRINSIC_W_CHAIN ||
8644 Opc == ISD::INTRINSIC_VOID) &&
8645 "Should use MaskedValueIsZero if you don't know whether Op"
8646 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008647
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008648 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008649 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008650 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008651 case X86ISD::ADD:
8652 case X86ISD::SUB:
8653 case X86ISD::SMUL:
8654 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008655 case X86ISD::INC:
8656 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008657 case X86ISD::OR:
8658 case X86ISD::XOR:
8659 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008660 // These nodes' second result is a boolean.
8661 if (Op.getResNo() == 0)
8662 break;
8663 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008664 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008665 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8666 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008667 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008668 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008669}
Chris Lattner259e97c2006-01-31 19:43:35 +00008670
Evan Cheng206ee9d2006-07-07 08:33:52 +00008671/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008672/// node is a GlobalAddress + offset.
8673bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8674 GlobalValue* &GA, int64_t &Offset) const{
8675 if (N->getOpcode() == X86ISD::Wrapper) {
8676 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008677 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008678 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008679 return true;
8680 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008681 }
Evan Chengad4196b2008-05-12 19:56:52 +00008682 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008683}
8684
Nate Begeman9008ca62009-04-27 18:41:29 +00008685static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008686 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008687 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008688 SelectionDAG &DAG, MachineFrameInfo *MFI,
8689 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008690 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008691 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008692 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008693 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008694 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008695 return false;
8696 continue;
8697 }
8698
Dan Gohman475871a2008-07-27 21:46:04 +00008699 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008700 if (!Elt.getNode() ||
8701 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008702 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008703 if (!LDBase) {
8704 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008705 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008706 LDBase = cast<LoadSDNode>(Elt.getNode());
8707 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008708 continue;
8709 }
8710 if (Elt.getOpcode() == ISD::UNDEF)
8711 continue;
8712
Nate Begemanabc01992009-06-05 21:37:30 +00008713 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008714 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008715 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008716 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008717 }
8718 return true;
8719}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008720
8721/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8722/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8723/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008724/// order. In the case of v2i64, it will see if it can rewrite the
8725/// shuffle to be an appropriate build vector so it can take advantage of
8726// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008727static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008728 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008729 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008730 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008731 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008732 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8733 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008734
Eli Friedman7a5e5552009-06-07 06:52:44 +00008735 if (VT.getSizeInBits() != 128)
8736 return SDValue();
8737
Mon P Wang1e955802009-04-03 02:43:30 +00008738 // Try to combine a vector_shuffle into a 128-bit load.
8739 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008740 LoadSDNode *LD = NULL;
8741 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008742 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008743 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008744 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008745
Eli Friedman7a5e5552009-06-07 06:52:44 +00008746 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008747 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008748 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8749 LD->getSrcValue(), LD->getSrcValueOffset(),
8750 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008751 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008752 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008753 LD->isVolatile(), LD->getAlignment());
8754 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008755 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008756 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8757 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008758 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8759 }
8760 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008761}
Evan Chengd880b972008-05-09 21:53:03 +00008762
Chris Lattner83e6c992006-10-04 06:57:07 +00008763/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008764static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008765 const X86Subtarget *Subtarget) {
8766 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008767 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008768 // Get the LHS/RHS of the select.
8769 SDValue LHS = N->getOperand(1);
8770 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008771
Dan Gohman670e5392009-09-21 18:03:22 +00008772 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8773 // instructions have the peculiarity that if either operand is a NaN,
8774 // they chose what we call the RHS operand (and as such are not symmetric).
8775 // It happens that this matches the semantics of the common C idiom
8776 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008777 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008778 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008779 Cond.getOpcode() == ISD::SETCC) {
8780 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008781
Chris Lattner47b4ce82009-03-11 05:48:52 +00008782 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008783 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008784 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8785 switch (CC) {
8786 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008787 case ISD::SETULT:
8788 // This can be a min if we can prove that at least one of the operands
8789 // is not a nan.
8790 if (!FiniteOnlyFPMath()) {
8791 if (DAG.isKnownNeverNaN(RHS)) {
8792 // Put the potential NaN in the RHS so that SSE will preserve it.
8793 std::swap(LHS, RHS);
8794 } else if (!DAG.isKnownNeverNaN(LHS))
8795 break;
8796 }
8797 Opcode = X86ISD::FMIN;
8798 break;
8799 case ISD::SETOLE:
8800 // This can be a min if we can prove that at least one of the operands
8801 // is not a nan.
8802 if (!FiniteOnlyFPMath()) {
8803 if (DAG.isKnownNeverNaN(LHS)) {
8804 // Put the potential NaN in the RHS so that SSE will preserve it.
8805 std::swap(LHS, RHS);
8806 } else if (!DAG.isKnownNeverNaN(RHS))
8807 break;
8808 }
8809 Opcode = X86ISD::FMIN;
8810 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008811 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008812 // This can be a min, but if either operand is a NaN we need it to
8813 // preserve the original LHS.
8814 std::swap(LHS, RHS);
8815 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008816 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008817 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008818 Opcode = X86ISD::FMIN;
8819 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008820
Dan Gohman670e5392009-09-21 18:03:22 +00008821 case ISD::SETOGE:
8822 // This can be a max if we can prove that at least one of the operands
8823 // is not a nan.
8824 if (!FiniteOnlyFPMath()) {
8825 if (DAG.isKnownNeverNaN(LHS)) {
8826 // Put the potential NaN in the RHS so that SSE will preserve it.
8827 std::swap(LHS, RHS);
8828 } else if (!DAG.isKnownNeverNaN(RHS))
8829 break;
8830 }
8831 Opcode = X86ISD::FMAX;
8832 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008833 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008834 // This can be a max if we can prove that at least one of the operands
8835 // is not a nan.
8836 if (!FiniteOnlyFPMath()) {
8837 if (DAG.isKnownNeverNaN(RHS)) {
8838 // Put the potential NaN in the RHS so that SSE will preserve it.
8839 std::swap(LHS, RHS);
8840 } else if (!DAG.isKnownNeverNaN(LHS))
8841 break;
8842 }
8843 Opcode = X86ISD::FMAX;
8844 break;
8845 case ISD::SETUGE:
8846 // This can be a max, but if either operand is a NaN we need it to
8847 // preserve the original LHS.
8848 std::swap(LHS, RHS);
8849 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008850 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008851 case ISD::SETGE:
8852 Opcode = X86ISD::FMAX;
8853 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008854 }
Dan Gohman670e5392009-09-21 18:03:22 +00008855 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008856 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8857 switch (CC) {
8858 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008859 case ISD::SETOGE:
8860 // This can be a min if we can prove that at least one of the operands
8861 // is not a nan.
8862 if (!FiniteOnlyFPMath()) {
8863 if (DAG.isKnownNeverNaN(RHS)) {
8864 // Put the potential NaN in the RHS so that SSE will preserve it.
8865 std::swap(LHS, RHS);
8866 } else if (!DAG.isKnownNeverNaN(LHS))
8867 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008868 }
Dan Gohman670e5392009-09-21 18:03:22 +00008869 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008870 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008871 case ISD::SETUGT:
8872 // This can be a min if we can prove that at least one of the operands
8873 // is not a nan.
8874 if (!FiniteOnlyFPMath()) {
8875 if (DAG.isKnownNeverNaN(LHS)) {
8876 // Put the potential NaN in the RHS so that SSE will preserve it.
8877 std::swap(LHS, RHS);
8878 } else if (!DAG.isKnownNeverNaN(RHS))
8879 break;
8880 }
8881 Opcode = X86ISD::FMIN;
8882 break;
8883 case ISD::SETUGE:
8884 // This can be a min, but if either operand is a NaN we need it to
8885 // preserve the original LHS.
8886 std::swap(LHS, RHS);
8887 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008888 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008889 case ISD::SETGE:
8890 Opcode = X86ISD::FMIN;
8891 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008892
Dan Gohman670e5392009-09-21 18:03:22 +00008893 case ISD::SETULT:
8894 // This can be a max if we can prove that at least one of the operands
8895 // is not a nan.
8896 if (!FiniteOnlyFPMath()) {
8897 if (DAG.isKnownNeverNaN(LHS)) {
8898 // Put the potential NaN in the RHS so that SSE will preserve it.
8899 std::swap(LHS, RHS);
8900 } else if (!DAG.isKnownNeverNaN(RHS))
8901 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008902 }
Dan Gohman670e5392009-09-21 18:03:22 +00008903 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008904 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008905 case ISD::SETOLE:
8906 // This can be a max if we can prove that at least one of the operands
8907 // is not a nan.
8908 if (!FiniteOnlyFPMath()) {
8909 if (DAG.isKnownNeverNaN(RHS)) {
8910 // Put the potential NaN in the RHS so that SSE will preserve it.
8911 std::swap(LHS, RHS);
8912 } else if (!DAG.isKnownNeverNaN(LHS))
8913 break;
8914 }
8915 Opcode = X86ISD::FMAX;
8916 break;
8917 case ISD::SETULE:
8918 // This can be a max, but if either operand is a NaN we need it to
8919 // preserve the original LHS.
8920 std::swap(LHS, RHS);
8921 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008922 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008923 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008924 Opcode = X86ISD::FMAX;
8925 break;
8926 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008927 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008928
Chris Lattner47b4ce82009-03-11 05:48:52 +00008929 if (Opcode)
8930 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008931 }
Eric Christopherfd179292009-08-27 18:07:15 +00008932
Chris Lattnerd1980a52009-03-12 06:52:53 +00008933 // If this is a select between two integer constants, try to do some
8934 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008935 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8936 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008937 // Don't do this for crazy integer types.
8938 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8939 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008940 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008941 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008942
Chris Lattnercee56e72009-03-13 05:53:31 +00008943 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008944 // Efficiently invertible.
8945 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8946 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8947 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8948 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008949 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008950 }
Eric Christopherfd179292009-08-27 18:07:15 +00008951
Chris Lattnerd1980a52009-03-12 06:52:53 +00008952 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008953 if (FalseC->getAPIntValue() == 0 &&
8954 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008955 if (NeedsCondInvert) // Invert the condition if needed.
8956 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8957 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008958
Chris Lattnerd1980a52009-03-12 06:52:53 +00008959 // Zero extend the condition if needed.
8960 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008961
Chris Lattnercee56e72009-03-13 05:53:31 +00008962 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008963 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008964 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008965 }
Eric Christopherfd179292009-08-27 18:07:15 +00008966
Chris Lattner97a29a52009-03-13 05:22:11 +00008967 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008968 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008969 if (NeedsCondInvert) // Invert the condition if needed.
8970 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8971 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008972
Chris Lattner97a29a52009-03-13 05:22:11 +00008973 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008974 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8975 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008976 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008977 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008978 }
Eric Christopherfd179292009-08-27 18:07:15 +00008979
Chris Lattnercee56e72009-03-13 05:53:31 +00008980 // Optimize cases that will turn into an LEA instruction. This requires
8981 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008982 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008983 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008984 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008985
Chris Lattnercee56e72009-03-13 05:53:31 +00008986 bool isFastMultiplier = false;
8987 if (Diff < 10) {
8988 switch ((unsigned char)Diff) {
8989 default: break;
8990 case 1: // result = add base, cond
8991 case 2: // result = lea base( , cond*2)
8992 case 3: // result = lea base(cond, cond*2)
8993 case 4: // result = lea base( , cond*4)
8994 case 5: // result = lea base(cond, cond*4)
8995 case 8: // result = lea base( , cond*8)
8996 case 9: // result = lea base(cond, cond*8)
8997 isFastMultiplier = true;
8998 break;
8999 }
9000 }
Eric Christopherfd179292009-08-27 18:07:15 +00009001
Chris Lattnercee56e72009-03-13 05:53:31 +00009002 if (isFastMultiplier) {
9003 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9004 if (NeedsCondInvert) // Invert the condition if needed.
9005 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9006 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009007
Chris Lattnercee56e72009-03-13 05:53:31 +00009008 // Zero extend the condition if needed.
9009 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9010 Cond);
9011 // Scale the condition by the difference.
9012 if (Diff != 1)
9013 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9014 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009015
Chris Lattnercee56e72009-03-13 05:53:31 +00009016 // Add the base if non-zero.
9017 if (FalseC->getAPIntValue() != 0)
9018 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9019 SDValue(FalseC, 0));
9020 return Cond;
9021 }
Eric Christopherfd179292009-08-27 18:07:15 +00009022 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009023 }
9024 }
Eric Christopherfd179292009-08-27 18:07:15 +00009025
Dan Gohman475871a2008-07-27 21:46:04 +00009026 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009027}
9028
Chris Lattnerd1980a52009-03-12 06:52:53 +00009029/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9030static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9031 TargetLowering::DAGCombinerInfo &DCI) {
9032 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009033
Chris Lattnerd1980a52009-03-12 06:52:53 +00009034 // If the flag operand isn't dead, don't touch this CMOV.
9035 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9036 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009037
Chris Lattnerd1980a52009-03-12 06:52:53 +00009038 // If this is a select between two integer constants, try to do some
9039 // optimizations. Note that the operands are ordered the opposite of SELECT
9040 // operands.
9041 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9042 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9043 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9044 // larger than FalseC (the false value).
9045 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009046
Chris Lattnerd1980a52009-03-12 06:52:53 +00009047 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9048 CC = X86::GetOppositeBranchCondition(CC);
9049 std::swap(TrueC, FalseC);
9050 }
Eric Christopherfd179292009-08-27 18:07:15 +00009051
Chris Lattnerd1980a52009-03-12 06:52:53 +00009052 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009053 // This is efficient for any integer data type (including i8/i16) and
9054 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009055 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9056 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009057 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9058 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009059
Chris Lattnerd1980a52009-03-12 06:52:53 +00009060 // Zero extend the condition if needed.
9061 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009062
Chris Lattnerd1980a52009-03-12 06:52:53 +00009063 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9064 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009065 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009066 if (N->getNumValues() == 2) // Dead flag value?
9067 return DCI.CombineTo(N, Cond, SDValue());
9068 return Cond;
9069 }
Eric Christopherfd179292009-08-27 18:07:15 +00009070
Chris Lattnercee56e72009-03-13 05:53:31 +00009071 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9072 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009073 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9074 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009075 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9076 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009077
Chris Lattner97a29a52009-03-13 05:22:11 +00009078 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009079 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9080 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009081 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9082 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009083
Chris Lattner97a29a52009-03-13 05:22:11 +00009084 if (N->getNumValues() == 2) // Dead flag value?
9085 return DCI.CombineTo(N, Cond, SDValue());
9086 return Cond;
9087 }
Eric Christopherfd179292009-08-27 18:07:15 +00009088
Chris Lattnercee56e72009-03-13 05:53:31 +00009089 // Optimize cases that will turn into an LEA instruction. This requires
9090 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009092 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009093 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009094
Chris Lattnercee56e72009-03-13 05:53:31 +00009095 bool isFastMultiplier = false;
9096 if (Diff < 10) {
9097 switch ((unsigned char)Diff) {
9098 default: break;
9099 case 1: // result = add base, cond
9100 case 2: // result = lea base( , cond*2)
9101 case 3: // result = lea base(cond, cond*2)
9102 case 4: // result = lea base( , cond*4)
9103 case 5: // result = lea base(cond, cond*4)
9104 case 8: // result = lea base( , cond*8)
9105 case 9: // result = lea base(cond, cond*8)
9106 isFastMultiplier = true;
9107 break;
9108 }
9109 }
Eric Christopherfd179292009-08-27 18:07:15 +00009110
Chris Lattnercee56e72009-03-13 05:53:31 +00009111 if (isFastMultiplier) {
9112 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9113 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009114 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9115 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009116 // Zero extend the condition if needed.
9117 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9118 Cond);
9119 // Scale the condition by the difference.
9120 if (Diff != 1)
9121 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9122 DAG.getConstant(Diff, Cond.getValueType()));
9123
9124 // Add the base if non-zero.
9125 if (FalseC->getAPIntValue() != 0)
9126 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9127 SDValue(FalseC, 0));
9128 if (N->getNumValues() == 2) // Dead flag value?
9129 return DCI.CombineTo(N, Cond, SDValue());
9130 return Cond;
9131 }
Eric Christopherfd179292009-08-27 18:07:15 +00009132 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009133 }
9134 }
9135 return SDValue();
9136}
9137
9138
Evan Cheng0b0cd912009-03-28 05:57:29 +00009139/// PerformMulCombine - Optimize a single multiply with constant into two
9140/// in order to implement it with two cheaper instructions, e.g.
9141/// LEA + SHL, LEA + LEA.
9142static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9143 TargetLowering::DAGCombinerInfo &DCI) {
9144 if (DAG.getMachineFunction().
9145 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9146 return SDValue();
9147
9148 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9149 return SDValue();
9150
Owen Andersone50ed302009-08-10 22:56:29 +00009151 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009152 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009153 return SDValue();
9154
9155 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9156 if (!C)
9157 return SDValue();
9158 uint64_t MulAmt = C->getZExtValue();
9159 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9160 return SDValue();
9161
9162 uint64_t MulAmt1 = 0;
9163 uint64_t MulAmt2 = 0;
9164 if ((MulAmt % 9) == 0) {
9165 MulAmt1 = 9;
9166 MulAmt2 = MulAmt / 9;
9167 } else if ((MulAmt % 5) == 0) {
9168 MulAmt1 = 5;
9169 MulAmt2 = MulAmt / 5;
9170 } else if ((MulAmt % 3) == 0) {
9171 MulAmt1 = 3;
9172 MulAmt2 = MulAmt / 3;
9173 }
9174 if (MulAmt2 &&
9175 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9176 DebugLoc DL = N->getDebugLoc();
9177
9178 if (isPowerOf2_64(MulAmt2) &&
9179 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9180 // If second multiplifer is pow2, issue it first. We want the multiply by
9181 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9182 // is an add.
9183 std::swap(MulAmt1, MulAmt2);
9184
9185 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009186 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009187 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009188 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009189 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009190 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009191 DAG.getConstant(MulAmt1, VT));
9192
Eric Christopherfd179292009-08-27 18:07:15 +00009193 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009194 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009195 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009196 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009197 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009198 DAG.getConstant(MulAmt2, VT));
9199
9200 // Do not add new nodes to DAG combiner worklist.
9201 DCI.CombineTo(N, NewMul, false);
9202 }
9203 return SDValue();
9204}
9205
Evan Chengad9c0a32009-12-15 00:53:42 +00009206static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9207 SDValue N0 = N->getOperand(0);
9208 SDValue N1 = N->getOperand(1);
9209 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9210 EVT VT = N0.getValueType();
9211
9212 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9213 // since the result of setcc_c is all zero's or all ones.
9214 if (N1C && N0.getOpcode() == ISD::AND &&
9215 N0.getOperand(1).getOpcode() == ISD::Constant) {
9216 SDValue N00 = N0.getOperand(0);
9217 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9218 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9219 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9220 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9221 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9222 APInt ShAmt = N1C->getAPIntValue();
9223 Mask = Mask.shl(ShAmt);
9224 if (Mask != 0)
9225 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9226 N00, DAG.getConstant(Mask, VT));
9227 }
9228 }
9229
9230 return SDValue();
9231}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009232
Nate Begeman740ab032009-01-26 00:52:55 +00009233/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9234/// when possible.
9235static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9236 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009237 EVT VT = N->getValueType(0);
9238 if (!VT.isVector() && VT.isInteger() &&
9239 N->getOpcode() == ISD::SHL)
9240 return PerformSHLCombine(N, DAG);
9241
Nate Begeman740ab032009-01-26 00:52:55 +00009242 // On X86 with SSE2 support, we can transform this to a vector shift if
9243 // all elements are shifted by the same amount. We can't do this in legalize
9244 // because the a constant vector is typically transformed to a constant pool
9245 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009246 if (!Subtarget->hasSSE2())
9247 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009248
Owen Anderson825b72b2009-08-11 20:47:22 +00009249 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009250 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009251
Mon P Wang3becd092009-01-28 08:12:05 +00009252 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009253 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009254 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009255 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009256 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9257 unsigned NumElts = VT.getVectorNumElements();
9258 unsigned i = 0;
9259 for (; i != NumElts; ++i) {
9260 SDValue Arg = ShAmtOp.getOperand(i);
9261 if (Arg.getOpcode() == ISD::UNDEF) continue;
9262 BaseShAmt = Arg;
9263 break;
9264 }
9265 for (; i != NumElts; ++i) {
9266 SDValue Arg = ShAmtOp.getOperand(i);
9267 if (Arg.getOpcode() == ISD::UNDEF) continue;
9268 if (Arg != BaseShAmt) {
9269 return SDValue();
9270 }
9271 }
9272 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009273 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009274 SDValue InVec = ShAmtOp.getOperand(0);
9275 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9276 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9277 unsigned i = 0;
9278 for (; i != NumElts; ++i) {
9279 SDValue Arg = InVec.getOperand(i);
9280 if (Arg.getOpcode() == ISD::UNDEF) continue;
9281 BaseShAmt = Arg;
9282 break;
9283 }
9284 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9285 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9286 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9287 if (C->getZExtValue() == SplatIdx)
9288 BaseShAmt = InVec.getOperand(1);
9289 }
9290 }
9291 if (BaseShAmt.getNode() == 0)
9292 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9293 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009294 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009295 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009296
Mon P Wangefa42202009-09-03 19:56:25 +00009297 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009298 if (EltVT.bitsGT(MVT::i32))
9299 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9300 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009301 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009302
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009303 // The shift amount is identical so we can do a vector shift.
9304 SDValue ValOp = N->getOperand(0);
9305 switch (N->getOpcode()) {
9306 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009307 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009308 break;
9309 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009311 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009312 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009313 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009314 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009315 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009316 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009317 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009318 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009319 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009320 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009321 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009322 break;
9323 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009324 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009325 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009326 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009327 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009328 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009329 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009330 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009331 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009332 break;
9333 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009334 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009335 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009336 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009337 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009338 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009339 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009340 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009341 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009342 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009343 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009344 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009345 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009346 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009347 }
9348 return SDValue();
9349}
9350
Evan Cheng760d1942010-01-04 21:22:48 +00009351static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9352 const X86Subtarget *Subtarget) {
9353 EVT VT = N->getValueType(0);
9354 if (VT != MVT::i64 || !Subtarget->is64Bit())
9355 return SDValue();
9356
9357 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9358 SDValue N0 = N->getOperand(0);
9359 SDValue N1 = N->getOperand(1);
9360 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9361 std::swap(N0, N1);
9362 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9363 return SDValue();
9364
9365 SDValue ShAmt0 = N0.getOperand(1);
9366 if (ShAmt0.getValueType() != MVT::i8)
9367 return SDValue();
9368 SDValue ShAmt1 = N1.getOperand(1);
9369 if (ShAmt1.getValueType() != MVT::i8)
9370 return SDValue();
9371 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9372 ShAmt0 = ShAmt0.getOperand(0);
9373 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9374 ShAmt1 = ShAmt1.getOperand(0);
9375
9376 DebugLoc DL = N->getDebugLoc();
9377 unsigned Opc = X86ISD::SHLD;
9378 SDValue Op0 = N0.getOperand(0);
9379 SDValue Op1 = N1.getOperand(0);
9380 if (ShAmt0.getOpcode() == ISD::SUB) {
9381 Opc = X86ISD::SHRD;
9382 std::swap(Op0, Op1);
9383 std::swap(ShAmt0, ShAmt1);
9384 }
9385
9386 if (ShAmt1.getOpcode() == ISD::SUB) {
9387 SDValue Sum = ShAmt1.getOperand(0);
9388 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9389 if (SumC->getSExtValue() == 64 &&
9390 ShAmt1.getOperand(1) == ShAmt0)
9391 return DAG.getNode(Opc, DL, VT,
9392 Op0, Op1,
9393 DAG.getNode(ISD::TRUNCATE, DL,
9394 MVT::i8, ShAmt0));
9395 }
9396 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9397 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9398 if (ShAmt0C &&
9399 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9400 return DAG.getNode(Opc, DL, VT,
9401 N0.getOperand(0), N1.getOperand(0),
9402 DAG.getNode(ISD::TRUNCATE, DL,
9403 MVT::i8, ShAmt0));
9404 }
9405
9406 return SDValue();
9407}
9408
Chris Lattner149a4e52008-02-22 02:09:43 +00009409/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009410static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009411 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009412 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9413 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009414 // A preferable solution to the general problem is to figure out the right
9415 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009416
9417 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009418 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009419 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009420 if (VT.getSizeInBits() != 64)
9421 return SDValue();
9422
Devang Patel578efa92009-06-05 21:57:13 +00009423 const Function *F = DAG.getMachineFunction().getFunction();
9424 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009425 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009426 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009427 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009428 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009429 isa<LoadSDNode>(St->getValue()) &&
9430 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9431 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009432 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009433 LoadSDNode *Ld = 0;
9434 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009435 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009436 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009437 // Must be a store of a load. We currently handle two cases: the load
9438 // is a direct child, and it's under an intervening TokenFactor. It is
9439 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009440 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009441 Ld = cast<LoadSDNode>(St->getChain());
9442 else if (St->getValue().hasOneUse() &&
9443 ChainVal->getOpcode() == ISD::TokenFactor) {
9444 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009445 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009446 TokenFactorIndex = i;
9447 Ld = cast<LoadSDNode>(St->getValue());
9448 } else
9449 Ops.push_back(ChainVal->getOperand(i));
9450 }
9451 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009452
Evan Cheng536e6672009-03-12 05:59:15 +00009453 if (!Ld || !ISD::isNormalLoad(Ld))
9454 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009455
Evan Cheng536e6672009-03-12 05:59:15 +00009456 // If this is not the MMX case, i.e. we are just turning i64 load/store
9457 // into f64 load/store, avoid the transformation if there are multiple
9458 // uses of the loaded value.
9459 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9460 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009461
Evan Cheng536e6672009-03-12 05:59:15 +00009462 DebugLoc LdDL = Ld->getDebugLoc();
9463 DebugLoc StDL = N->getDebugLoc();
9464 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9465 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9466 // pair instead.
9467 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009468 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009469 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9470 Ld->getBasePtr(), Ld->getSrcValue(),
9471 Ld->getSrcValueOffset(), Ld->isVolatile(),
9472 Ld->getAlignment());
9473 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009474 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009475 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009476 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009477 Ops.size());
9478 }
Evan Cheng536e6672009-03-12 05:59:15 +00009479 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009480 St->getSrcValue(), St->getSrcValueOffset(),
9481 St->isVolatile(), St->getAlignment());
9482 }
Evan Cheng536e6672009-03-12 05:59:15 +00009483
9484 // Otherwise, lower to two pairs of 32-bit loads / stores.
9485 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009486 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9487 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009488
Owen Anderson825b72b2009-08-11 20:47:22 +00009489 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009490 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9491 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009492 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009493 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9494 Ld->isVolatile(),
9495 MinAlign(Ld->getAlignment(), 4));
9496
9497 SDValue NewChain = LoLd.getValue(1);
9498 if (TokenFactorIndex != -1) {
9499 Ops.push_back(LoLd);
9500 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009501 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009502 Ops.size());
9503 }
9504
9505 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009506 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9507 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009508
9509 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9510 St->getSrcValue(), St->getSrcValueOffset(),
9511 St->isVolatile(), St->getAlignment());
9512 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9513 St->getSrcValue(),
9514 St->getSrcValueOffset() + 4,
9515 St->isVolatile(),
9516 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009517 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009518 }
Dan Gohman475871a2008-07-27 21:46:04 +00009519 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009520}
9521
Chris Lattner6cf73262008-01-25 06:14:17 +00009522/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9523/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009524static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009525 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9526 // F[X]OR(0.0, x) -> x
9527 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009528 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9529 if (C->getValueAPF().isPosZero())
9530 return N->getOperand(1);
9531 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9532 if (C->getValueAPF().isPosZero())
9533 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009534 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009535}
9536
9537/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009538static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009539 // FAND(0.0, x) -> 0.0
9540 // FAND(x, 0.0) -> 0.0
9541 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9542 if (C->getValueAPF().isPosZero())
9543 return N->getOperand(0);
9544 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9545 if (C->getValueAPF().isPosZero())
9546 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009547 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009548}
9549
Dan Gohmane5af2d32009-01-29 01:59:02 +00009550static SDValue PerformBTCombine(SDNode *N,
9551 SelectionDAG &DAG,
9552 TargetLowering::DAGCombinerInfo &DCI) {
9553 // BT ignores high bits in the bit index operand.
9554 SDValue Op1 = N->getOperand(1);
9555 if (Op1.hasOneUse()) {
9556 unsigned BitWidth = Op1.getValueSizeInBits();
9557 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9558 APInt KnownZero, KnownOne;
9559 TargetLowering::TargetLoweringOpt TLO(DAG);
9560 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9561 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9562 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9563 DCI.CommitTargetLoweringOpt(TLO);
9564 }
9565 return SDValue();
9566}
Chris Lattner83e6c992006-10-04 06:57:07 +00009567
Eli Friedman7a5e5552009-06-07 06:52:44 +00009568static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9569 SDValue Op = N->getOperand(0);
9570 if (Op.getOpcode() == ISD::BIT_CONVERT)
9571 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009572 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009573 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009574 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009575 OpVT.getVectorElementType().getSizeInBits()) {
9576 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9577 }
9578 return SDValue();
9579}
9580
Owen Anderson99177002009-06-29 18:04:45 +00009581// On X86 and X86-64, atomic operations are lowered to locked instructions.
9582// Locked instructions, in turn, have implicit fence semantics (all memory
9583// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009584// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009585// fence-atomic-fence.
9586static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9587 SDValue atomic = N->getOperand(0);
9588 switch (atomic.getOpcode()) {
9589 case ISD::ATOMIC_CMP_SWAP:
9590 case ISD::ATOMIC_SWAP:
9591 case ISD::ATOMIC_LOAD_ADD:
9592 case ISD::ATOMIC_LOAD_SUB:
9593 case ISD::ATOMIC_LOAD_AND:
9594 case ISD::ATOMIC_LOAD_OR:
9595 case ISD::ATOMIC_LOAD_XOR:
9596 case ISD::ATOMIC_LOAD_NAND:
9597 case ISD::ATOMIC_LOAD_MIN:
9598 case ISD::ATOMIC_LOAD_MAX:
9599 case ISD::ATOMIC_LOAD_UMIN:
9600 case ISD::ATOMIC_LOAD_UMAX:
9601 break;
9602 default:
9603 return SDValue();
9604 }
Eric Christopherfd179292009-08-27 18:07:15 +00009605
Owen Anderson99177002009-06-29 18:04:45 +00009606 SDValue fence = atomic.getOperand(0);
9607 if (fence.getOpcode() != ISD::MEMBARRIER)
9608 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009609
Owen Anderson99177002009-06-29 18:04:45 +00009610 switch (atomic.getOpcode()) {
9611 case ISD::ATOMIC_CMP_SWAP:
9612 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9613 atomic.getOperand(1), atomic.getOperand(2),
9614 atomic.getOperand(3));
9615 case ISD::ATOMIC_SWAP:
9616 case ISD::ATOMIC_LOAD_ADD:
9617 case ISD::ATOMIC_LOAD_SUB:
9618 case ISD::ATOMIC_LOAD_AND:
9619 case ISD::ATOMIC_LOAD_OR:
9620 case ISD::ATOMIC_LOAD_XOR:
9621 case ISD::ATOMIC_LOAD_NAND:
9622 case ISD::ATOMIC_LOAD_MIN:
9623 case ISD::ATOMIC_LOAD_MAX:
9624 case ISD::ATOMIC_LOAD_UMIN:
9625 case ISD::ATOMIC_LOAD_UMAX:
9626 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9627 atomic.getOperand(1), atomic.getOperand(2));
9628 default:
9629 return SDValue();
9630 }
9631}
9632
Evan Cheng2e489c42009-12-16 00:53:11 +00009633static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9634 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9635 // (and (i32 x86isd::setcc_carry), 1)
9636 // This eliminates the zext. This transformation is necessary because
9637 // ISD::SETCC is always legalized to i8.
9638 DebugLoc dl = N->getDebugLoc();
9639 SDValue N0 = N->getOperand(0);
9640 EVT VT = N->getValueType(0);
9641 if (N0.getOpcode() == ISD::AND &&
9642 N0.hasOneUse() &&
9643 N0.getOperand(0).hasOneUse()) {
9644 SDValue N00 = N0.getOperand(0);
9645 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9646 return SDValue();
9647 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9648 if (!C || C->getZExtValue() != 1)
9649 return SDValue();
9650 return DAG.getNode(ISD::AND, dl, VT,
9651 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9652 N00.getOperand(0), N00.getOperand(1)),
9653 DAG.getConstant(1, VT));
9654 }
9655
9656 return SDValue();
9657}
9658
Dan Gohman475871a2008-07-27 21:46:04 +00009659SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009660 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009661 SelectionDAG &DAG = DCI.DAG;
9662 switch (N->getOpcode()) {
9663 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009664 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009665 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009666 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009667 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009668 case ISD::SHL:
9669 case ISD::SRA:
9670 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009671 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009672 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009673 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009674 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9675 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009676 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009677 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009678 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009679 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009680 }
9681
Dan Gohman475871a2008-07-27 21:46:04 +00009682 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009683}
9684
Evan Cheng60c07e12006-07-05 22:17:51 +00009685//===----------------------------------------------------------------------===//
9686// X86 Inline Assembly Support
9687//===----------------------------------------------------------------------===//
9688
Chris Lattnerb8105652009-07-20 17:51:36 +00009689static bool LowerToBSwap(CallInst *CI) {
9690 // FIXME: this should verify that we are targetting a 486 or better. If not,
9691 // we will turn this bswap into something that will be lowered to logical ops
9692 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9693 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009694
Chris Lattnerb8105652009-07-20 17:51:36 +00009695 // Verify this is a simple bswap.
9696 if (CI->getNumOperands() != 2 ||
9697 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009698 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009699 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009700
Chris Lattnerb8105652009-07-20 17:51:36 +00009701 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9702 if (!Ty || Ty->getBitWidth() % 16 != 0)
9703 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009704
Chris Lattnerb8105652009-07-20 17:51:36 +00009705 // Okay, we can do this xform, do so now.
9706 const Type *Tys[] = { Ty };
9707 Module *M = CI->getParent()->getParent()->getParent();
9708 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009709
Chris Lattnerb8105652009-07-20 17:51:36 +00009710 Value *Op = CI->getOperand(1);
9711 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009712
Chris Lattnerb8105652009-07-20 17:51:36 +00009713 CI->replaceAllUsesWith(Op);
9714 CI->eraseFromParent();
9715 return true;
9716}
9717
9718bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9719 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9720 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9721
9722 std::string AsmStr = IA->getAsmString();
9723
9724 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009725 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009726 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9727
9728 switch (AsmPieces.size()) {
9729 default: return false;
9730 case 1:
9731 AsmStr = AsmPieces[0];
9732 AsmPieces.clear();
9733 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9734
9735 // bswap $0
9736 if (AsmPieces.size() == 2 &&
9737 (AsmPieces[0] == "bswap" ||
9738 AsmPieces[0] == "bswapq" ||
9739 AsmPieces[0] == "bswapl") &&
9740 (AsmPieces[1] == "$0" ||
9741 AsmPieces[1] == "${0:q}")) {
9742 // No need to check constraints, nothing other than the equivalent of
9743 // "=r,0" would be valid here.
9744 return LowerToBSwap(CI);
9745 }
9746 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009747 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009748 AsmPieces.size() == 3 &&
9749 AsmPieces[0] == "rorw" &&
9750 AsmPieces[1] == "$$8," &&
9751 AsmPieces[2] == "${0:w}" &&
9752 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9753 return LowerToBSwap(CI);
9754 }
9755 break;
9756 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009757 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009758 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009759 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9760 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9761 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009762 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009763 SplitString(AsmPieces[0], Words, " \t");
9764 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9765 Words.clear();
9766 SplitString(AsmPieces[1], Words, " \t");
9767 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9768 Words.clear();
9769 SplitString(AsmPieces[2], Words, " \t,");
9770 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9771 Words[2] == "%edx") {
9772 return LowerToBSwap(CI);
9773 }
9774 }
9775 }
9776 }
9777 break;
9778 }
9779 return false;
9780}
9781
9782
9783
Chris Lattnerf4dff842006-07-11 02:54:03 +00009784/// getConstraintType - Given a constraint letter, return the type of
9785/// constraint it is for this target.
9786X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009787X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9788 if (Constraint.size() == 1) {
9789 switch (Constraint[0]) {
9790 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009791 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009792 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009793 case 'r':
9794 case 'R':
9795 case 'l':
9796 case 'q':
9797 case 'Q':
9798 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009799 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009800 case 'Y':
9801 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009802 case 'e':
9803 case 'Z':
9804 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009805 default:
9806 break;
9807 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009808 }
Chris Lattner4234f572007-03-25 02:14:49 +00009809 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009810}
9811
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009812/// LowerXConstraint - try to replace an X constraint, which matches anything,
9813/// with another that has more specific requirements based on the type of the
9814/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009815const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009816LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009817 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9818 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009819 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009820 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009821 return "Y";
9822 if (Subtarget->hasSSE1())
9823 return "x";
9824 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009825
Chris Lattner5e764232008-04-26 23:02:14 +00009826 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009827}
9828
Chris Lattner48884cd2007-08-25 00:47:38 +00009829/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9830/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009831void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009832 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009833 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009834 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009835 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009836 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009837
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009838 switch (Constraint) {
9839 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009840 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009841 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009842 if (C->getZExtValue() <= 31) {
9843 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009844 break;
9845 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009846 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009847 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009848 case 'J':
9849 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009850 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009851 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9852 break;
9853 }
9854 }
9855 return;
9856 case 'K':
9857 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009858 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009859 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9860 break;
9861 }
9862 }
9863 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009864 case 'N':
9865 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009866 if (C->getZExtValue() <= 255) {
9867 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009868 break;
9869 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009870 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009871 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009872 case 'e': {
9873 // 32-bit signed value
9874 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9875 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009876 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9877 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009878 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009880 break;
9881 }
9882 // FIXME gcc accepts some relocatable values here too, but only in certain
9883 // memory models; it's complicated.
9884 }
9885 return;
9886 }
9887 case 'Z': {
9888 // 32-bit unsigned value
9889 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9890 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009891 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9892 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009893 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9894 break;
9895 }
9896 }
9897 // FIXME gcc accepts some relocatable values here too, but only in certain
9898 // memory models; it's complicated.
9899 return;
9900 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009901 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009902 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009903 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009904 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009905 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009906 break;
9907 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009908
Chris Lattnerdc43a882007-05-03 16:52:29 +00009909 // If we are in non-pic codegen mode, we allow the address of a global (with
9910 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009911 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009912 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009913
Chris Lattner49921962009-05-08 18:23:14 +00009914 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9915 while (1) {
9916 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9917 Offset += GA->getOffset();
9918 break;
9919 } else if (Op.getOpcode() == ISD::ADD) {
9920 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9921 Offset += C->getZExtValue();
9922 Op = Op.getOperand(0);
9923 continue;
9924 }
9925 } else if (Op.getOpcode() == ISD::SUB) {
9926 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9927 Offset += -C->getZExtValue();
9928 Op = Op.getOperand(0);
9929 continue;
9930 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009931 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009932
Chris Lattner49921962009-05-08 18:23:14 +00009933 // Otherwise, this isn't something we can handle, reject it.
9934 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009935 }
Eric Christopherfd179292009-08-27 18:07:15 +00009936
Chris Lattner36c25012009-07-10 07:34:39 +00009937 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009938 // If we require an extra load to get this address, as in PIC mode, we
9939 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009940 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9941 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009942 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009943
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009944 if (hasMemory)
9945 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9946 else
9947 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009948 Result = Op;
9949 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009950 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009951 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009952
Gabor Greifba36cb52008-08-28 21:40:38 +00009953 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009954 Ops.push_back(Result);
9955 return;
9956 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009957 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9958 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009959}
9960
Chris Lattner259e97c2006-01-31 19:43:35 +00009961std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009962getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009963 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009964 if (Constraint.size() == 1) {
9965 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009966 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009967 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009968 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9969 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009970 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009971 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9972 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9973 X86::R10D,X86::R11D,X86::R12D,
9974 X86::R13D,X86::R14D,X86::R15D,
9975 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009976 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009977 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9978 X86::SI, X86::DI, X86::R8W,X86::R9W,
9979 X86::R10W,X86::R11W,X86::R12W,
9980 X86::R13W,X86::R14W,X86::R15W,
9981 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009982 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009983 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9984 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9985 X86::R10B,X86::R11B,X86::R12B,
9986 X86::R13B,X86::R14B,X86::R15B,
9987 X86::BPL, X86::SPL, 0);
9988
Owen Anderson825b72b2009-08-11 20:47:22 +00009989 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009990 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9991 X86::RSI, X86::RDI, X86::R8, X86::R9,
9992 X86::R10, X86::R11, X86::R12,
9993 X86::R13, X86::R14, X86::R15,
9994 X86::RBP, X86::RSP, 0);
9995
9996 break;
9997 }
Eric Christopherfd179292009-08-27 18:07:15 +00009998 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009999 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010000 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010001 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010003 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010005 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010007 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10008 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010009 }
10010 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010011
Chris Lattner1efa40f2006-02-22 00:56:39 +000010012 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010013}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010014
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010015std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010016X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010017 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010018 // First, see if this is a constraint that directly corresponds to an LLVM
10019 // register class.
10020 if (Constraint.size() == 1) {
10021 // GCC Constraint Letters
10022 switch (Constraint[0]) {
10023 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010024 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010025 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010026 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010027 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010028 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010029 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010030 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010031 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010032 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010033 case 'R': // LEGACY_REGS
10034 if (VT == MVT::i8)
10035 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10036 if (VT == MVT::i16)
10037 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10038 if (VT == MVT::i32 || !Subtarget->is64Bit())
10039 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10040 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010041 case 'f': // FP Stack registers.
10042 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10043 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010044 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010045 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010047 return std::make_pair(0U, X86::RFP64RegisterClass);
10048 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010049 case 'y': // MMX_REGS if MMX allowed.
10050 if (!Subtarget->hasMMX()) break;
10051 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010052 case 'Y': // SSE_REGS if SSE2 allowed
10053 if (!Subtarget->hasSSE2()) break;
10054 // FALL THROUGH.
10055 case 'x': // SSE_REGS if SSE1 allowed
10056 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010057
Owen Anderson825b72b2009-08-11 20:47:22 +000010058 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010059 default: break;
10060 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010061 case MVT::f32:
10062 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010063 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010064 case MVT::f64:
10065 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010066 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010067 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010068 case MVT::v16i8:
10069 case MVT::v8i16:
10070 case MVT::v4i32:
10071 case MVT::v2i64:
10072 case MVT::v4f32:
10073 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010074 return std::make_pair(0U, X86::VR128RegisterClass);
10075 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010076 break;
10077 }
10078 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010079
Chris Lattnerf76d1802006-07-31 23:26:50 +000010080 // Use the default implementation in TargetLowering to convert the register
10081 // constraint into a member of a register class.
10082 std::pair<unsigned, const TargetRegisterClass*> Res;
10083 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010084
10085 // Not found as a standard register?
10086 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010087 // Map st(0) -> st(7) -> ST0
10088 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10089 tolower(Constraint[1]) == 's' &&
10090 tolower(Constraint[2]) == 't' &&
10091 Constraint[3] == '(' &&
10092 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10093 Constraint[5] == ')' &&
10094 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010095
Chris Lattner56d77c72009-09-13 22:41:48 +000010096 Res.first = X86::ST0+Constraint[4]-'0';
10097 Res.second = X86::RFP80RegisterClass;
10098 return Res;
10099 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010100
Chris Lattner56d77c72009-09-13 22:41:48 +000010101 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010102 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010103 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010104 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010105 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010106 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010107
10108 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010109 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010110 Res.first = X86::EFLAGS;
10111 Res.second = X86::CCRRegisterClass;
10112 return Res;
10113 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010114
Dale Johannesen330169f2008-11-13 21:52:36 +000010115 // 'A' means EAX + EDX.
10116 if (Constraint == "A") {
10117 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010118 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010119 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010120 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010121 return Res;
10122 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010123
Chris Lattnerf76d1802006-07-31 23:26:50 +000010124 // Otherwise, check to see if this is a register class of the wrong value
10125 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10126 // turn into {ax},{dx}.
10127 if (Res.second->hasType(VT))
10128 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010129
Chris Lattnerf76d1802006-07-31 23:26:50 +000010130 // All of the single-register GCC register classes map their values onto
10131 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10132 // really want an 8-bit or 32-bit register, map to the appropriate register
10133 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010134 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010135 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010136 unsigned DestReg = 0;
10137 switch (Res.first) {
10138 default: break;
10139 case X86::AX: DestReg = X86::AL; break;
10140 case X86::DX: DestReg = X86::DL; break;
10141 case X86::CX: DestReg = X86::CL; break;
10142 case X86::BX: DestReg = X86::BL; break;
10143 }
10144 if (DestReg) {
10145 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010146 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010147 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010148 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010149 unsigned DestReg = 0;
10150 switch (Res.first) {
10151 default: break;
10152 case X86::AX: DestReg = X86::EAX; break;
10153 case X86::DX: DestReg = X86::EDX; break;
10154 case X86::CX: DestReg = X86::ECX; break;
10155 case X86::BX: DestReg = X86::EBX; break;
10156 case X86::SI: DestReg = X86::ESI; break;
10157 case X86::DI: DestReg = X86::EDI; break;
10158 case X86::BP: DestReg = X86::EBP; break;
10159 case X86::SP: DestReg = X86::ESP; break;
10160 }
10161 if (DestReg) {
10162 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010163 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010164 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010165 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010166 unsigned DestReg = 0;
10167 switch (Res.first) {
10168 default: break;
10169 case X86::AX: DestReg = X86::RAX; break;
10170 case X86::DX: DestReg = X86::RDX; break;
10171 case X86::CX: DestReg = X86::RCX; break;
10172 case X86::BX: DestReg = X86::RBX; break;
10173 case X86::SI: DestReg = X86::RSI; break;
10174 case X86::DI: DestReg = X86::RDI; break;
10175 case X86::BP: DestReg = X86::RBP; break;
10176 case X86::SP: DestReg = X86::RSP; break;
10177 }
10178 if (DestReg) {
10179 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010180 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010181 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010182 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010183 } else if (Res.second == X86::FR32RegisterClass ||
10184 Res.second == X86::FR64RegisterClass ||
10185 Res.second == X86::VR128RegisterClass) {
10186 // Handle references to XMM physical registers that got mapped into the
10187 // wrong class. This can happen with constraints like {xmm0} where the
10188 // target independent register mapper will just pick the first match it can
10189 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010190 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010191 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010192 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010193 Res.second = X86::FR64RegisterClass;
10194 else if (X86::VR128RegisterClass->hasType(VT))
10195 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010196 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010197
Chris Lattnerf76d1802006-07-31 23:26:50 +000010198 return Res;
10199}
Mon P Wang0c397192008-10-30 08:01:45 +000010200
10201//===----------------------------------------------------------------------===//
10202// X86 Widen vector type
10203//===----------------------------------------------------------------------===//
10204
10205/// getWidenVectorType: given a vector type, returns the type to widen
10206/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010207/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010208/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010209/// scalarizing vs using the wider vector type.
10210
Owen Andersone50ed302009-08-10 22:56:29 +000010211EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010212 assert(VT.isVector());
10213 if (isTypeLegal(VT))
10214 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010215
Mon P Wang0c397192008-10-30 08:01:45 +000010216 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10217 // type based on element type. This would speed up our search (though
10218 // it may not be worth it since the size of the list is relatively
10219 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010220 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010221 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010222
Mon P Wang0c397192008-10-30 08:01:45 +000010223 // On X86, it make sense to widen any vector wider than 1
10224 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010225 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010226
Owen Anderson825b72b2009-08-11 20:47:22 +000010227 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10228 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10229 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010230
10231 if (isTypeLegal(SVT) &&
10232 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010233 SVT.getVectorNumElements() > NElts)
10234 return SVT;
10235 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010236 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010237}