blob: c3300c7547ab81a4ff8cc8a79e9699d33965bcb0 [file] [log] [blame]
Chris Lattner956f43c2006-06-16 20:22:01 +00001//===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner956f43c2006-06-16 20:22:01 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
26}
27def symbolLo64 : Operand<i64> {
28 let PrintMethod = "printSymbolLo";
29}
30
Chris Lattnerb410dc92006-06-20 23:18:58 +000031//===----------------------------------------------------------------------===//
32// 64-bit transformation functions.
33//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000034
Chris Lattnerb410dc92006-06-20 23:18:58 +000035def SHL64 : SDNodeXForm<imm, [{
36 // Transformation function: 63 - imm
37 return getI32Imm(63 - N->getValue());
38}]>;
39
40def SRL64 : SDNodeXForm<imm, [{
41 // Transformation function: 64 - imm
42 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
43}]>;
44
45def HI32_48 : SDNodeXForm<imm, [{
46 // Transformation function: shift the immediate value down into the low bits.
47 return getI32Imm((unsigned short)(N->getValue() >> 32));
48}]>;
49
50def HI48_64 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
52 return getI32Imm((unsigned short)(N->getValue() >> 48));
53}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000054
Chris Lattner956f43c2006-06-16 20:22:01 +000055
56//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000057// Calls.
58//
59
60let Defs = [LR8] in
Evan Cheng64d80e32007-07-19 01:14:50 +000061 def MovePCtoLR8 : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000062 PPC970_Unit_BRU;
63
Chris Lattner9f0bc652007-02-25 05:34:32 +000064// Macho ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +000065let isCall = 1, PPC970_Unit = 7,
Chris Lattner6a5339b2006-11-14 18:44:47 +000066 // All calls clobber the PPC64 non-callee saved registers.
67 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
68 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
69 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
70 LR8,CTR8,
71 CR0,CR1,CR5,CR6,CR7] in {
72 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +000073 def BL8_Macho : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000074 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +000075 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner9f0bc652007-02-25 05:34:32 +000076 def BLA8_Macho : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000077 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +000078 "bla $func", BrB, [(PPCcall_Macho (i64 imm:$func))]>;
Evan Cheng152b7e12007-10-23 06:42:42 +000079 def BCTRL8_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
80 (outs), (ins variable_ops),
81 "bctrl", BrB,
82 [(PPCbctrl_Macho)]>, Requires<[In64BitMode]>;
Chris Lattner6a5339b2006-11-14 18:44:47 +000083}
84
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000085// ELF 64 ABI Calls = Macho ABI Calls
86// Used to define BL8_ELF and BLA8_ELF
Evan Chengffbacca2007-07-21 00:34:19 +000087let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +000088 // All calls clobber the PPC64 non-callee saved registers.
89 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000090 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +000091 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
92 LR8,CTR8,
93 CR0,CR1,CR5,CR6,CR7] in {
94 // Convenient aliases for call instructions
95 def BL8_ELF : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000096 (outs), (ins calltarget:$func, variable_ops),
Evan Cheng152b7e12007-10-23 06:42:42 +000097 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner9f0bc652007-02-25 05:34:32 +000098 def BLA8_ELF : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000099 (outs), (ins aaddr:$func, variable_ops),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000100 "bla $func", BrB, [(PPCcall_ELF (i64 imm:$func))]>;
Evan Cheng152b7e12007-10-23 06:42:42 +0000101 def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
102 (outs), (ins variable_ops),
103 "bctrl", BrB,
104 [(PPCbctrl_ELF)]>, Requires<[In64BitMode]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000105}
106
107
Chris Lattner6a5339b2006-11-14 18:44:47 +0000108// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +0000109def : Pat<(PPCcall_Macho (i64 tglobaladdr:$dst)),
110 (BL8_Macho tglobaladdr:$dst)>;
111def : Pat<(PPCcall_Macho (i64 texternalsym:$dst)),
112 (BL8_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000113
Chris Lattner9f0bc652007-02-25 05:34:32 +0000114def : Pat<(PPCcall_ELF (i64 tglobaladdr:$dst)),
115 (BL8_ELF tglobaladdr:$dst)>;
116def : Pat<(PPCcall_ELF (i64 texternalsym:$dst)),
117 (BL8_ELF texternalsym:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000118
Evan Cheng53301922008-07-12 02:23:19 +0000119// Atomic operations
120let usesCustomDAGSchedInserter = 1 in {
121 let Uses = [CR0] in {
122 def ATOMIC_LOAD_ADD_I64 : Pseudo<
123 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
124 "${:comment} ATOMIC_LOAD_ADD_I64 PSEUDO!",
125 [(set G8RC:$dst, (PPCatomic_load_add xoaddr:$ptr, G8RC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000126 def ATOMIC_SWAP_I64 : Pseudo<
127 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new),
128 "${:comment} ATOMIC_SWAP_I64 PSEUDO!",
129 [(set G8RC:$dst, (PPCatomic_swap xoaddr:$ptr, G8RC:$new))]>;
130 }
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000131 let Uses = [CR0, CR1] in {
132 def ATOMIC_CMP_SWAP_I64 : Pseudo<
133 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new),
134 "${:comment} ATOMIC_CMP_SWAP_I64 PSEUDO!",
135 [(set G8RC:$dst,
136 (PPCatomic_cmp_swap xoaddr:$ptr, G8RC:$old, G8RC:$new))]>;
137 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000138}
139
Evan Cheng53301922008-07-12 02:23:19 +0000140// Instructions to support atomic operations
141def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
142 "ldarx $rD, $ptr", LdStLDARX,
143 [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>;
144
145let Defs = [CR0] in
146def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
147 "stdcx. $rS, $dst", LdStSTDCX,
148 [(PPCstcx G8RC:$rS, xoaddr:$dst)]>,
149 isDOT;
150
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000151let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
152def TCRETURNdi8 :Pseudo< (outs),
153 (ins calltarget:$dst, i32imm:$offset, variable_ops),
154 "#TC_RETURNd8 $dst $offset",
155 []>;
156
157let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
158def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
159 "#TC_RETURNa8 $func $offset",
160 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
161
162let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
163def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset, variable_ops),
164 "#TC_RETURNr8 $dst $offset",
165 []>;
166
167
168let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
169 isIndirectBranch = 1, isCall = 1, isReturn = 1 in
170def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
171 Requires<[In64BitMode]>;
172
173
174
175let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
176 isBarrier = 1, isCall = 1, isReturn = 1 in
177def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
178 "b $dst", BrB,
179 []>;
180
181
182let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
183 isBarrier = 1, isCall = 1, isReturn = 1 in
184def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
185 "ba $dst", BrB,
186 []>;
187
188def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
189 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
190
191def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
192 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
193
194def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
195 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
196
197
Chris Lattner6a5339b2006-11-14 18:44:47 +0000198//===----------------------------------------------------------------------===//
199// 64-bit SPR manipulation instrs.
200
Evan Cheng64d80e32007-07-19 01:14:50 +0000201def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
202 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000203 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000204let Pattern = [(PPCmtctr G8RC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000205def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
206 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000207 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000208}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000209
Evan Cheng071a2792007-09-11 19:55:27 +0000210let Defs = [X1], Uses = [X1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000211def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000212 "${:comment} DYNALLOC8 $result, $negsize, $fpsi",
213 [(set G8RC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000214 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000215
Evan Cheng64d80e32007-07-19 01:14:50 +0000216def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
217 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000218 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000219def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
220 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000221 PPC970_DGroup_First, PPC970_Unit_FXU;
222
223
Chris Lattner563ecfb2006-06-27 18:18:41 +0000224//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000225// Fixed point instructions.
226//
227
228let PPC970_Unit = 1 in { // FXU Operations.
229
Chris Lattner0ea70b22006-06-20 22:34:10 +0000230// Copies, extends, truncates.
Evan Cheng64d80e32007-07-19 01:14:50 +0000231def OR4To8 : XForm_6<31, 444, (outs G8RC:$rA), (ins GPRC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000232 "or $rA, $rS, $rB", IntGeneral,
233 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000234def OR8To4 : XForm_6<31, 444, (outs GPRC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000235 "or $rA, $rS, $rB", IntGeneral,
236 []>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000237
Evan Cheng64d80e32007-07-19 01:14:50 +0000238def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000239 "li $rD, $imm", IntGeneral,
240 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000241def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000242 "lis $rD, $imm", IntGeneral,
243 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
244
245// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000246def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000247 "nand $rA, $rS, $rB", IntGeneral,
248 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000249def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000250 "and $rA, $rS, $rB", IntGeneral,
251 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000252def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000253 "andc $rA, $rS, $rB", IntGeneral,
254 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000255def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000256 "or $rA, $rS, $rB", IntGeneral,
257 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000258def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000259 "nor $rA, $rS, $rB", IntGeneral,
260 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000261def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000262 "orc $rA, $rS, $rB", IntGeneral,
263 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000264def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000265 "eqv $rA, $rS, $rB", IntGeneral,
266 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000267def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000268 "xor $rA, $rS, $rB", IntGeneral,
269 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
270
271// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000272def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000273 "andi. $dst, $src1, $src2", IntGeneral,
274 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
275 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000276def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000277 "andis. $dst, $src1, $src2", IntGeneral,
278 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
279 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000280def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000281 "ori $dst, $src1, $src2", IntGeneral,
282 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000283def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000284 "oris $dst, $src1, $src2", IntGeneral,
285 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000286def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000287 "xori $dst, $src1, $src2", IntGeneral,
288 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000289def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000290 "xoris $dst, $src1, $src2", IntGeneral,
291 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
292
Evan Cheng64d80e32007-07-19 01:14:50 +0000293def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000294 "add $rT, $rA, $rB", IntGeneral,
295 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000296
Evan Cheng64d80e32007-07-19 01:14:50 +0000297def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000298 "addc $rT, $rA, $rB", IntGeneral,
299 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
300 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000301def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000302 "adde $rT, $rA, $rB", IntGeneral,
303 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
304
Evan Cheng64d80e32007-07-19 01:14:50 +0000305def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000306 "addi $rD, $rA, $imm", IntGeneral,
307 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000308def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC:$rA, symbolHi64:$imm),
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000309 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000310 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
311
Evan Cheng64d80e32007-07-19 01:14:50 +0000312def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000313 "subfic $rD, $rA, $imm", IntGeneral,
314 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000315def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000316 "subf $rT, $rA, $rB", IntGeneral,
317 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000318
Evan Cheng64d80e32007-07-19 01:14:50 +0000319def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000320 "subfc $rT, $rA, $rB", IntGeneral,
321 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
322 PPC970_DGroup_Cracked;
323
Evan Cheng64d80e32007-07-19 01:14:50 +0000324def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000325 "subfe $rT, $rA, $rB", IntGeneral,
326 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000327def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000328 "addme $rT, $rA", IntGeneral,
329 [(set G8RC:$rT, (adde G8RC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000330def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000331 "addze $rT, $rA", IntGeneral,
332 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000333def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000334 "neg $rT, $rA", IntGeneral,
335 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000336def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000337 "subfme $rT, $rA", IntGeneral,
338 [(set G8RC:$rT, (sube immAllOnes, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000339def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000340 "subfze $rT, $rA", IntGeneral,
341 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
342
343
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000344
Evan Cheng64d80e32007-07-19 01:14:50 +0000345def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000346 "mulhd $rT, $rA, $rB", IntMulHW,
347 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000348def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000349 "mulhdu $rT, $rA, $rB", IntMulHWU,
350 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
351
Evan Chengcaf778a2007-08-01 23:07:38 +0000352def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000353 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000354def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000355 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000356def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000357 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000358def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000359 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000360
Evan Cheng64d80e32007-07-19 01:14:50 +0000361def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000362 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000363 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000364def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000365 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000366 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000367def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000368 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000369 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Chris Lattner94c96cc2006-12-06 21:46:13 +0000370
Evan Cheng64d80e32007-07-19 01:14:50 +0000371def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner94c96cc2006-12-06 21:46:13 +0000372 "extsb $rA, $rS", IntGeneral,
373 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000374def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner94c96cc2006-12-06 21:46:13 +0000375 "extsh $rA, $rS", IntGeneral,
376 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
377
Evan Cheng64d80e32007-07-19 01:14:50 +0000378def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner956f43c2006-06-16 20:22:01 +0000379 "extsw $rA, $rS", IntGeneral,
380 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
381/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000382def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Chris Lattner956f43c2006-06-16 20:22:01 +0000383 "extsw $rA, $rS", IntGeneral,
384 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000385def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Chris Lattner041e9d32006-06-26 23:53:10 +0000386 "extsw $rA, $rS", IntGeneral,
387 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000388
Evan Cheng64d80e32007-07-19 01:14:50 +0000389def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Chris Lattnere4172be2006-06-27 20:07:26 +0000390 "sradi $rA, $rS, $SH", IntRotateD,
391 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000392def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000393 "cntlzd $rA, $rS", IntGeneral,
394 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
395
Evan Cheng64d80e32007-07-19 01:14:50 +0000396def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000397 "divd $rT, $rA, $rB", IntDivD,
398 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
399 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000400def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000401 "divdu $rT, $rA, $rB", IntDivD,
402 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
403 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000404def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000405 "mulld $rT, $rA, $rB", IntMulHD,
406 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
407
Chris Lattner041e9d32006-06-26 23:53:10 +0000408
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000409let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000410def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000411 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000412 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000413 []>, isPPC64, RegConstraint<"$rSi = $rA">,
414 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000415}
416
417// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000418def RLDCL : MDForm_1<30, 0,
419 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MB),
420 "rldcl $rA, $rS, $rB, $MB", IntRotateD,
421 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000422def RLDICL : MDForm_1<30, 0,
Evan Cheng64d80e32007-07-19 01:14:50 +0000423 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000424 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
425 []>, isPPC64;
426def RLDICR : MDForm_1<30, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000427 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner956f43c2006-06-16 20:22:01 +0000428 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
429 []>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000430} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000431
432
433//===----------------------------------------------------------------------===//
434// Load/Store instructions.
435//
436
437
Chris Lattner518f9c72006-07-14 04:42:02 +0000438// Sign extending loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000439let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000440def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000441 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000442 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000443 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000444def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000445 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000446 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000447 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000448def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000449 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000450 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000451 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000452def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000453 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000454 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000455 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000456
Chris Lattner94e509c2006-11-10 23:58:45 +0000457// Update forms.
Evan Chengcaf778a2007-08-01 23:07:38 +0000458def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc:$ea_result), (ins symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000459 ptr_rc:$rA),
460 "lhau $rD, $disp($rA)", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000461 []>, RegConstraint<"$rA = $ea_result">,
462 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000463// NO LWAU!
464
465}
466
Chris Lattner518f9c72006-07-14 04:42:02 +0000467// Zero extending loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000468let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000469def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000470 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000471 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000472def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000473 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000474 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000475def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner00659b12006-06-27 17:30:08 +0000476 "lwz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000477 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000478
Evan Cheng64d80e32007-07-19 01:14:50 +0000479def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000480 "lbzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000481 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000482def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000483 "lhzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000484 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000485def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000486 "lwzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000487 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000488
489
490// Update forms.
Evan Chengcaf778a2007-08-01 23:07:38 +0000491def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000492 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000493 []>, RegConstraint<"$addr.reg = $ea_result">,
494 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000495def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000496 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000497 []>, RegConstraint<"$addr.reg = $ea_result">,
498 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000499def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000500 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000501 []>, RegConstraint<"$addr.reg = $ea_result">,
502 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000503}
Chris Lattner518f9c72006-07-14 04:42:02 +0000504
505
506// Full 8-byte loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000507let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000508def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000509 "ld $rD, $src", LdStLD,
510 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000511def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000512 "ldx $rD, $src", LdStLD,
513 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000514
Evan Chengcaf778a2007-08-01 23:07:38 +0000515def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memrix:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000516 "ldu $rD, $addr", LdStLD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000517 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
518 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000519
Chris Lattner956f43c2006-06-16 20:22:01 +0000520}
Chris Lattner518f9c72006-07-14 04:42:02 +0000521
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000522let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000523// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000524def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000525 "stb $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000526 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000527def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000528 "sth $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000529 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000530def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000531 "stw $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000532 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000533def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000534 "stbx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000535 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000536 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000537def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000538 "sthx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000539 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000540 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000541def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000542 "stwx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000543 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000544 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000545// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000546def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000547 "std $rS, $dst", LdStSTD,
548 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000549def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000550 "stdx $rS, $dst", LdStSTD,
551 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
552 PPC970_DGroup_Cracked;
553}
554
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000555let PPC970_Unit = 2 in {
Chris Lattner80df01d2006-11-16 00:57:19 +0000556
Evan Chengd5f181a2007-07-20 00:20:46 +0000557def STBU8 : DForm_1<38, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000558 symbolLo:$ptroff, ptr_rc:$ptrreg),
559 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
560 [(set ptr_rc:$ea_res,
561 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
562 iaddroff:$ptroff))]>,
563 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000564def STHU8 : DForm_1<45, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000565 symbolLo:$ptroff, ptr_rc:$ptrreg),
566 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
567 [(set ptr_rc:$ea_res,
568 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
569 iaddroff:$ptroff))]>,
570 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000571def STWU8 : DForm_1<37, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000572 symbolLo:$ptroff, ptr_rc:$ptrreg),
573 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
574 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
575 iaddroff:$ptroff))]>,
576 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
577
578
Evan Chengd5f181a2007-07-20 00:20:46 +0000579def STDU : DSForm_1<62, 1, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner1b0a2d82006-11-16 21:45:30 +0000580 s16immX4:$ptroff, ptr_rc:$ptrreg),
Chris Lattner80df01d2006-11-16 00:57:19 +0000581 "stdu $rS, $ptroff($ptrreg)", LdStSTD,
582 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
583 iaddroff:$ptroff))]>,
584 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
585 isPPC64;
586
Chris Lattner2e48a702008-01-06 08:36:04 +0000587let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000588def STDUX : XForm_8<31, 181, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000589 "stdux $rS, $dst", LdStSTD,
590 []>, isPPC64;
Chris Lattner80df01d2006-11-16 00:57:19 +0000591
592// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000593def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000594 "std $rT, $dst", LdStSTD,
595 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000596def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000597 "stdx $rT, $dst", LdStSTD,
598 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
599 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000600}
601
602
603
604//===----------------------------------------------------------------------===//
605// Floating point instructions.
606//
607
608
609let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000610def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000611 "fcfid $frD, $frB", FPGeneral,
612 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000613def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000614 "fctidz $frD, $frB", FPGeneral,
615 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
616}
617
618
619//===----------------------------------------------------------------------===//
620// Instruction Patterns
621//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000622
Chris Lattner956f43c2006-06-16 20:22:01 +0000623// Extensions and truncates to/from 32-bit regs.
624def : Pat<(i64 (zext GPRC:$in)),
625 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
626def : Pat<(i64 (anyext GPRC:$in)),
627 (OR4To8 GPRC:$in, GPRC:$in)>;
628def : Pat<(i32 (trunc G8RC:$in)),
629 (OR8To4 G8RC:$in, G8RC:$in)>;
630
Chris Lattner518f9c72006-07-14 04:42:02 +0000631// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000632def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000633 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000634def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000635 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000636def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000637 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000638def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000639 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000640def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000641 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000642def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000643 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000644def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000645 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000646def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000647 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000648def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000649 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000650def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000651 (LWZX8 xaddr:$src)>;
652
Chris Lattneraf8ee842008-03-07 20:18:24 +0000653// Standard shifts. These are represented separately from the real shifts above
654// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
655// amounts.
656def : Pat<(sra G8RC:$rS, GPRC:$rB),
657 (SRAD G8RC:$rS, GPRC:$rB)>;
658def : Pat<(srl G8RC:$rS, GPRC:$rB),
659 (SRD G8RC:$rS, GPRC:$rB)>;
660def : Pat<(shl G8RC:$rS, GPRC:$rB),
661 (SLD G8RC:$rS, GPRC:$rB)>;
662
Chris Lattner956f43c2006-06-16 20:22:01 +0000663// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000664def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000665 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000666def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000667 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000668
Evan Cheng67c906d2007-09-04 20:20:29 +0000669// ROTL
670def : Pat<(rotl G8RC:$in, GPRC:$sh),
671 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
672def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
673 (RLDICL G8RC:$in, imm:$imm, 0)>;
674
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000675// Hi and Lo for Darwin Global Addresses.
676def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
677def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
678def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
679def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
680def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
681def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
682def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
683 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
684def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
685 (ADDIS8 G8RC:$in, tconstpool:$g)>;
686def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
687 (ADDIS8 G8RC:$in, tjumptable:$g)>;