blob: 0ea42727f242c29f35a5aa7b32cf4f15957445c2 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PPCISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "PPCISelLowering.h"
15#include "PPCMachineFunctionInfo.h"
16#include "PPCPredicates.h"
17#include "PPCTargetMachine.h"
18#include "PPCPerfectShuffle.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/CallingConvLower.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofera0032722008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Constants.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
32#include "llvm/Support/MathExtras.h"
33#include "llvm/Target/TargetOptions.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000034#include "llvm/Target/TargetLoweringObjectFile.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/Support/CommandLine.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad5be6daf2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039using namespace llvm;
40
Owen Andersonac9de032009-08-10 22:56:29 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Owen Andersonac9de032009-08-10 22:56:29 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
46 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersonac9de032009-08-10 22:56:29 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
51 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michel91099d62009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
59
Chris Lattnerc4c40a92009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Chris Lattner01316272009-07-31 17:42:42 +000062 return new TargetLoweringObjectFileMachO();
Bruno Cardoso Lopes0ff6eff2009-08-13 23:30:21 +000063 return new TargetLoweringObjectFileELF();
Chris Lattnerc4c40a92009-07-28 03:13:23 +000064}
65
66
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michel91099d62009-02-17 22:15:04 +000069
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 setPow2DivIsCheap();
Dale Johannesen493492f2008-07-31 18:13:12 +000071
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michel91099d62009-02-17 22:15:04 +000075
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076 // Set up the register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000077 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
78 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
79 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +000080
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson36e3a6e2009-08-11 20:47:22 +000082 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands082524c2008-01-23 20:39:46 +000084
Owen Anderson36e3a6e2009-08-11 20:47:22 +000085 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +000086
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 // PowerPC has pre-inc load and store's.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000088 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098
Dale Johannesen3d8578b2007-10-10 01:01:31 +000099 // This is used in the ppcf128->int sequence. Note it has different semantics
100 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000101 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen472d15d2007-10-06 01:24:11 +0000102
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 // PowerPC has no SREM/UREM instructions
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000104 setOperationAction(ISD::SREM, MVT::i32, Expand);
105 setOperationAction(ISD::UREM, MVT::i32, Expand);
106 setOperationAction(ISD::SREM, MVT::i64, Expand);
107 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohmanc9130bb2007-10-08 17:28:24 +0000108
109 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000110 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
111 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
112 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
113 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
114 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
115 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
117 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000118
Dan Gohman2f7b1982007-10-11 23:21:31 +0000119 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000120 setOperationAction(ISD::FSIN , MVT::f64, Expand);
121 setOperationAction(ISD::FCOS , MVT::f64, Expand);
122 setOperationAction(ISD::FREM , MVT::f64, Expand);
123 setOperationAction(ISD::FPOW , MVT::f64, Expand);
124 setOperationAction(ISD::FSIN , MVT::f32, Expand);
125 setOperationAction(ISD::FCOS , MVT::f32, Expand);
126 setOperationAction(ISD::FREM , MVT::f32, Expand);
127 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen436e3802008-01-18 19:55:37 +0000128
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000130
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131 // If we're enabling GP optimizations, use hardware square root
132 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
134 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 }
Scott Michel91099d62009-02-17 22:15:04 +0000136
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000139
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000141 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
142 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
143 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
144 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
145 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
146 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000147
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148 // PowerPC does not have ROTR
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000149 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
150 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000151
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152 // PowerPC does not have Select
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000153 setOperationAction(ISD::SELECT, MVT::i32, Expand);
154 setOperationAction(ISD::SELECT, MVT::i64, Expand);
155 setOperationAction(ISD::SELECT, MVT::f32, Expand);
156 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000157
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
160 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161
162 // PowerPC wants to optimize integer setcc a bit
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000164
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000168 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000169
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172
173 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
175 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
178 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
179 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
180 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181
182 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184
185 // Support label based line numbers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000186 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000187
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000188 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
189 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
190 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
191 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000192
193
194 // We want to legalize GlobalAddress and ConstantPool nodes into the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000195 // appropriate instructions to materialize the address.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000196 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
197 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsone8cbca92009-11-04 21:31:18 +0000198 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000199 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
200 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
201 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
202 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsone8cbca92009-11-04 21:31:18 +0000203 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000204 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
205 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000206
Nate Begemanf46776e2008-08-11 17:36:31 +0000207 // TRAP is legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000208 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling2c394b62008-09-17 00:30:57 +0000209
210 // TRAMPOLINE is custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000211 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling2c394b62008-09-17 00:30:57 +0000212
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000213 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000214 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000215
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000216 // VAARG is custom lowered with the 32-bit SVR4 ABI.
217 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
218 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000219 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000221 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000222
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 // Use the default implementation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000224 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
225 setOperationAction(ISD::VAEND , MVT::Other, Expand);
226 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
227 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
228 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230
231 // We want to custom lower some of our intrinsics.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000232 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000233
Dale Johannesen32100b22008-11-07 22:54:33 +0000234 // Comparisons that require checking two conditions.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
239 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000247
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
249 // They also have instructions for converting between i64 and fp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000250 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
251 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
252 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
253 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesend87cf082009-06-04 20:53:52 +0000254 // This is just the low 32 bits of a (signed) fp->i64 conversion.
255 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000256 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000257
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258 // FIXME: disable this lowered code. This generates 64-bit register values,
259 // and we don't model the fact that the top part is clobbered by calls. We
260 // need to flag these together so that the value isn't live across a call.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000261 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 } else {
263 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000264 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 }
266
267 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000268 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000269 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000271 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman71619ec2008-03-07 20:36:53 +0000272 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
274 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 } else {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000277 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
279 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 }
282
283 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
284 // First set operation action for all vector types to expand. Then we
285 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000286 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
287 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
288 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands92c43912008-06-06 12:08:01 +0000289
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 // add/sub are legal for all supported vector VT's.
Duncan Sands92c43912008-06-06 12:08:01 +0000291 setOperationAction(ISD::ADD , VT, Legal);
292 setOperationAction(ISD::SUB , VT, Legal);
Scott Michel91099d62009-02-17 22:15:04 +0000293
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 // We promote all shuffles to v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +0000295 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000296 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297
298 // We promote all non-typed operations to v4i32.
Duncan Sands92c43912008-06-06 12:08:01 +0000299 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000300 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000301 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000302 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000303 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000304 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000305 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000306 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000307 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000308 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000309 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000310 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michel91099d62009-02-17 22:15:04 +0000311
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 // No other operations are legal.
Duncan Sands92c43912008-06-06 12:08:01 +0000313 setOperationAction(ISD::MUL , VT, Expand);
314 setOperationAction(ISD::SDIV, VT, Expand);
315 setOperationAction(ISD::SREM, VT, Expand);
316 setOperationAction(ISD::UDIV, VT, Expand);
317 setOperationAction(ISD::UREM, VT, Expand);
318 setOperationAction(ISD::FDIV, VT, Expand);
319 setOperationAction(ISD::FNEG, VT, Expand);
320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
321 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
323 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
324 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::UDIVREM, VT, Expand);
326 setOperationAction(ISD::SDIVREM, VT, Expand);
327 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
328 setOperationAction(ISD::FPOW, VT, Expand);
329 setOperationAction(ISD::CTPOP, VT, Expand);
330 setOperationAction(ISD::CTLZ, VT, Expand);
331 setOperationAction(ISD::CTTZ, VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 }
333
334 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
335 // with merges, splats, etc.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000336 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000338 setOperationAction(ISD::AND , MVT::v4i32, Legal);
339 setOperationAction(ISD::OR , MVT::v4i32, Legal);
340 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
341 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
342 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
343 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michel91099d62009-02-17 22:15:04 +0000344
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000345 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
346 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +0000349
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000350 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
351 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
352 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
353 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000357
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000358 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
359 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 }
Scott Michel91099d62009-02-17 22:15:04 +0000363
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000364 setShiftAmountType(MVT::i32);
Duncan Sands8cf4a822008-11-23 15:47:28 +0000365 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michel91099d62009-02-17 22:15:04 +0000366
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
368 setStackPointerRegisterToSaveRestore(PPC::X1);
369 setExceptionPointerRegister(PPC::X3);
370 setExceptionSelectorRegister(PPC::X4);
371 } else {
372 setStackPointerRegisterToSaveRestore(PPC::R1);
373 setExceptionPointerRegister(PPC::R3);
374 setExceptionSelectorRegister(PPC::R4);
375 }
Scott Michel91099d62009-02-17 22:15:04 +0000376
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 // We have target-specific dag combine patterns for the following nodes:
378 setTargetDAGCombine(ISD::SINT_TO_FP);
379 setTargetDAGCombine(ISD::STORE);
380 setTargetDAGCombine(ISD::BR_CC);
381 setTargetDAGCombine(ISD::BSWAP);
Scott Michel91099d62009-02-17 22:15:04 +0000382
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000383 // Darwin long double math library functions have $LDBL128 appended.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands37a3f472008-01-10 10:28:30 +0000385 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000386 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
387 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands37a3f472008-01-10 10:28:30 +0000388 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
389 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen92b33082008-09-04 00:47:13 +0000390 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
391 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
392 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
393 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
394 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000395 }
396
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 computeRegisterProperties();
398}
399
Dale Johannesen88945f82008-02-28 22:31:51 +0000400/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
401/// function arguments in the caller parameter area.
402unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
403 TargetMachine &TM = getTargetMachine();
404 // Darwin passes everything on 4 byte boundary.
405 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
406 return 4;
Tilmann Scheller386330d2009-07-03 06:47:08 +0000407 // FIXME SVR4 TBD
Dale Johannesen88945f82008-02-28 22:31:51 +0000408 return 4;
409}
410
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
412 switch (Opcode) {
413 default: return 0;
Evan Chengaf964df2008-07-12 02:23:19 +0000414 case PPCISD::FSEL: return "PPCISD::FSEL";
415 case PPCISD::FCFID: return "PPCISD::FCFID";
416 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
417 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
418 case PPCISD::STFIWX: return "PPCISD::STFIWX";
419 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
420 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
421 case PPCISD::VPERM: return "PPCISD::VPERM";
422 case PPCISD::Hi: return "PPCISD::Hi";
423 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000424 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Chengaf964df2008-07-12 02:23:19 +0000425 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
426 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
427 case PPCISD::SRL: return "PPCISD::SRL";
428 case PPCISD::SRA: return "PPCISD::SRA";
429 case PPCISD::SHL: return "PPCISD::SHL";
430 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
431 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller386330d2009-07-03 06:47:08 +0000432 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
433 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000434 case PPCISD::NOP: return "PPCISD::NOP";
Evan Chengaf964df2008-07-12 02:23:19 +0000435 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller386330d2009-07-03 06:47:08 +0000436 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
437 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Chengaf964df2008-07-12 02:23:19 +0000438 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
439 case PPCISD::MFCR: return "PPCISD::MFCR";
440 case PPCISD::VCMP: return "PPCISD::VCMP";
441 case PPCISD::VCMPo: return "PPCISD::VCMPo";
442 case PPCISD::LBRX: return "PPCISD::LBRX";
443 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Chengaf964df2008-07-12 02:23:19 +0000444 case PPCISD::LARX: return "PPCISD::LARX";
445 case PPCISD::STCX: return "PPCISD::STCX";
446 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
447 case PPCISD::MFFS: return "PPCISD::MFFS";
448 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
449 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
450 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
451 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Chengaf964df2008-07-12 02:23:19 +0000452 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453 }
454}
455
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000456MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
457 return MVT::i32;
Scott Michel502151f2008-03-10 15:42:14 +0000458}
459
Bill Wendling045f2632009-07-01 18:50:55 +0000460/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000461unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
462 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
463 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
464 else
465 return 2;
466}
Scott Michel502151f2008-03-10 15:42:14 +0000467
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468//===----------------------------------------------------------------------===//
469// Node matching predicates, for use by the tblgen matching code.
470//===----------------------------------------------------------------------===//
471
472/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +0000473static bool isFloatingPointZero(SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000475 return CFP->getValueAPF().isZero();
Gabor Greif1c80d112008-08-28 21:40:38 +0000476 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 // Maybe this has already been legalized into the constant pool?
478 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
479 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000480 return CFP->getValueAPF().isZero();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 }
482 return false;
483}
484
485/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
486/// true if Op is undef or if it matches the specified value.
Nate Begeman543d2142009-04-27 18:41:29 +0000487static bool isConstantOrUndef(int Op, int Val) {
488 return Op < 0 || Op == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489}
490
491/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
492/// VPKUHUM instruction.
Nate Begeman543d2142009-04-27 18:41:29 +0000493bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 if (!isUnary) {
495 for (unsigned i = 0; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000496 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 return false;
498 } else {
499 for (unsigned i = 0; i != 8; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
501 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 return false;
503 }
504 return true;
505}
506
507/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
508/// VPKUWUM instruction.
Nate Begeman543d2142009-04-27 18:41:29 +0000509bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 if (!isUnary) {
511 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman543d2142009-04-27 18:41:29 +0000512 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
513 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 return false;
515 } else {
516 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman543d2142009-04-27 18:41:29 +0000517 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
518 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
519 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
520 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 return false;
522 }
523 return true;
524}
525
526/// isVMerge - Common function, used to match vmrg* shuffles.
527///
Nate Begeman543d2142009-04-27 18:41:29 +0000528static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000530 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman543d2142009-04-27 18:41:29 +0000531 "PPC only supports shuffles by bytes!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
533 "Unsupported merge size!");
Scott Michel91099d62009-02-17 22:15:04 +0000534
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
536 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman543d2142009-04-27 18:41:29 +0000537 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 LHSStart+j+i*UnitSize) ||
Nate Begeman543d2142009-04-27 18:41:29 +0000539 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 RHSStart+j+i*UnitSize))
541 return false;
542 }
Nate Begeman543d2142009-04-27 18:41:29 +0000543 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544}
545
546/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
547/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman543d2142009-04-27 18:41:29 +0000548bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
549 bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550 if (!isUnary)
551 return isVMerge(N, UnitSize, 8, 24);
552 return isVMerge(N, UnitSize, 8, 8);
553}
554
555/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
556/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman543d2142009-04-27 18:41:29 +0000557bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
558 bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559 if (!isUnary)
560 return isVMerge(N, UnitSize, 0, 16);
561 return isVMerge(N, UnitSize, 0, 0);
562}
563
564
565/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
566/// amount, otherwise return -1.
567int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000568 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman543d2142009-04-27 18:41:29 +0000569 "PPC only supports shuffles by bytes!");
570
571 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
572
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 // Find the first non-undef value in the shuffle mask.
574 unsigned i;
Nate Begeman543d2142009-04-27 18:41:29 +0000575 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 /*search*/;
Scott Michel91099d62009-02-17 22:15:04 +0000577
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 if (i == 16) return -1; // all undef.
Scott Michel91099d62009-02-17 22:15:04 +0000579
Nate Begeman543d2142009-04-27 18:41:29 +0000580 // Otherwise, check to see if the rest of the elements are consecutively
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 // numbered from this value.
Nate Begeman543d2142009-04-27 18:41:29 +0000582 unsigned ShiftAmt = SVOp->getMaskElt(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 if (ShiftAmt < i) return -1;
584 ShiftAmt -= i;
585
586 if (!isUnary) {
Nate Begeman543d2142009-04-27 18:41:29 +0000587 // Check the rest of the elements to see if they are consecutive.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 for (++i; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000589 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 return -1;
591 } else {
Nate Begeman543d2142009-04-27 18:41:29 +0000592 // Check the rest of the elements to see if they are consecutive.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 for (++i; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595 return -1;
596 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 return ShiftAmt;
598}
599
600/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
601/// specifies a splat of a single element that is suitable for input to
602/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman543d2142009-04-27 18:41:29 +0000603bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000604 assert(N->getValueType(0) == MVT::v16i8 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michel91099d62009-02-17 22:15:04 +0000606
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 // This is a splat operation if each element of the permute is the same, and
608 // if the value doesn't reference the second vector.
Nate Begeman543d2142009-04-27 18:41:29 +0000609 unsigned ElementBase = N->getMaskElt(0);
610
611 // FIXME: Handle UNDEF elements too!
612 if (ElementBase >= 16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000614
Nate Begeman543d2142009-04-27 18:41:29 +0000615 // Check that the indices are consecutive, in the case of a multi-byte element
616 // splatted with a v16i8 mask.
617 for (unsigned i = 1; i != EltSize; ++i)
618 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000620
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman543d2142009-04-27 18:41:29 +0000622 if (N->getMaskElt(i) < 0) continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman543d2142009-04-27 18:41:29 +0000624 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 return false;
626 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 return true;
628}
629
Evan Chengc5912e32007-07-30 07:51:22 +0000630/// isAllNegativeZeroVector - Returns true if all elements of build_vector
631/// are -0.0.
632bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +0000633 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
634
635 APInt APVal, APUndef;
636 unsigned BitSize;
637 bool HasAnyUndefs;
638
Dale Johannesen48fd1e42009-11-13 01:45:18 +0000639 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman543d2142009-04-27 18:41:29 +0000640 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000641 return CFP->getValueAPF().isNegZero();
Nate Begeman543d2142009-04-27 18:41:29 +0000642
Evan Chengc5912e32007-07-30 07:51:22 +0000643 return false;
644}
645
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
647/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
648unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman543d2142009-04-27 18:41:29 +0000649 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
650 assert(isSplatShuffleMask(SVOp, EltSize));
651 return SVOp->getMaskElt(0) / EltSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652}
653
654/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
655/// by using a vspltis[bhw] instruction of the specified element size, return
656/// the constant being splatted. The ByteSize field indicates the number of
657/// bytes of each element [124] -> [bhw].
Dan Gohman8181bd12008-07-27 21:46:04 +0000658SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
659 SDValue OpVal(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660
661 // If ByteSize of the splat is bigger than the element size of the
662 // build_vector, then we have a case where we are checking for a splat where
663 // multiple elements of the buildvector are folded together into a single
664 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
665 unsigned EltSize = 16/N->getNumOperands();
666 if (EltSize < ByteSize) {
667 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman8181bd12008-07-27 21:46:04 +0000668 SDValue UniquedVals[4];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000669 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michel91099d62009-02-17 22:15:04 +0000670
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 // See if all of the elements in the buildvector agree across.
672 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
673 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
674 // If the element isn't a constant, bail fully out.
Dan Gohman8181bd12008-07-27 21:46:04 +0000675 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676
Scott Michel91099d62009-02-17 22:15:04 +0000677
Gabor Greif1c80d112008-08-28 21:40:38 +0000678 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
680 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000681 return SDValue(); // no match.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 }
Scott Michel91099d62009-02-17 22:15:04 +0000683
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
685 // either constant or undef values that are identical for each chunk. See
686 // if these chunks can form into a larger vspltis*.
Scott Michel91099d62009-02-17 22:15:04 +0000687
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688 // Check to see if all of the leading entries are either 0 or -1. If
689 // neither, then this won't fit into the immediate field.
690 bool LeadingZero = true;
691 bool LeadingOnes = true;
692 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000693 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michel91099d62009-02-17 22:15:04 +0000694
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
696 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
697 }
698 // Finally, check the least significant entry.
699 if (LeadingZero) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000700 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000701 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000702 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 if (Val < 16)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000704 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 }
706 if (LeadingOnes) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000707 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman40686732008-09-26 21:54:37 +0000709 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000711 return DAG.getTargetConstant(Val, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 }
Scott Michel91099d62009-02-17 22:15:04 +0000713
Dan Gohman8181bd12008-07-27 21:46:04 +0000714 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 }
Scott Michel91099d62009-02-17 22:15:04 +0000716
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 // Check to see if this buildvec has a single non-undef value in its elements.
718 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
719 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +0000720 if (OpVal.getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 OpVal = N->getOperand(i);
722 else if (OpVal != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000723 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 }
Scott Michel91099d62009-02-17 22:15:04 +0000725
Gabor Greif1c80d112008-08-28 21:40:38 +0000726 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michel91099d62009-02-17 22:15:04 +0000727
Eli Friedmanb0a47802009-05-24 02:03:36 +0000728 unsigned ValSizeInBytes = EltSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 uint64_t Value = 0;
730 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000731 Value = CN->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000733 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesendf8a8312007-08-31 04:03:46 +0000734 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 }
736
737 // If the splat value is larger than the element value, then we can never do
738 // this splat. The only case that we could fit the replicated bits into our
739 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman8181bd12008-07-27 21:46:04 +0000740 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +0000741
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 // If the element value is larger than the splat value, cut it in half and
743 // check to see if the two halves are equal. Continue doing this until we
744 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
745 while (ValSizeInBytes > ByteSize) {
746 ValSizeInBytes >>= 1;
Scott Michel91099d62009-02-17 22:15:04 +0000747
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 // If the top half equals the bottom half, we're still ok.
749 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
750 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman8181bd12008-07-27 21:46:04 +0000751 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 }
753
754 // Properly sign extend the value.
755 int ShAmt = (4-ByteSize)*8;
756 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michel91099d62009-02-17 22:15:04 +0000757
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman8181bd12008-07-27 21:46:04 +0000759 if (MaskVal == 0) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760
761 // Finally, if this value fits in a 5 bit sext field, return it
762 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000763 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +0000764 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765}
766
767//===----------------------------------------------------------------------===//
768// Addressing Mode Selection
769//===----------------------------------------------------------------------===//
770
771/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
772/// or 64-bit immediate, and if the value can be accurately represented as a
773/// sign extension from a 16-bit value. If so, this returns true and the
774/// immediate.
775static bool isIntS16Immediate(SDNode *N, short &Imm) {
776 if (N->getOpcode() != ISD::Constant)
777 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000778
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000779 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000780 if (N->getValueType(0) == MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000781 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000783 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784}
Dan Gohman8181bd12008-07-27 21:46:04 +0000785static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000786 return isIntS16Immediate(Op.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787}
788
789
790/// SelectAddressRegReg - Given the specified addressed, check to see if it
791/// can be represented as an indexed [r+r] operation. Returns false if it
792/// can be more efficiently represented with [r+imm].
Dan Gohman8181bd12008-07-27 21:46:04 +0000793bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
794 SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000795 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 short imm = 0;
797 if (N.getOpcode() == ISD::ADD) {
798 if (isIntS16Immediate(N.getOperand(1), imm))
799 return false; // r+i
800 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
801 return false; // r+i
Scott Michel91099d62009-02-17 22:15:04 +0000802
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 Base = N.getOperand(0);
804 Index = N.getOperand(1);
805 return true;
806 } else if (N.getOpcode() == ISD::OR) {
807 if (isIntS16Immediate(N.getOperand(1), imm))
808 return false; // r+i can fold it if we can.
Scott Michel91099d62009-02-17 22:15:04 +0000809
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 // If this is an or of disjoint bitfields, we can codegen this as an add
811 // (for better address arithmetic) if the LHS and RHS of the OR are provably
812 // disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000813 APInt LHSKnownZero, LHSKnownOne;
814 APInt RHSKnownZero, RHSKnownOne;
815 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000816 APInt::getAllOnesValue(N.getOperand(0)
817 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000818 LHSKnownZero, LHSKnownOne);
Scott Michel91099d62009-02-17 22:15:04 +0000819
Dan Gohman63f4e462008-02-27 01:23:58 +0000820 if (LHSKnownZero.getBoolValue()) {
821 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000822 APInt::getAllOnesValue(N.getOperand(1)
823 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000824 RHSKnownZero, RHSKnownOne);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 // If all of the bits are known zero on the LHS or RHS, the add won't
826 // carry.
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000827 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 Base = N.getOperand(0);
829 Index = N.getOperand(1);
830 return true;
831 }
832 }
833 }
Scott Michel91099d62009-02-17 22:15:04 +0000834
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 return false;
836}
837
838/// Returns true if the address N can be represented by a base register plus
839/// a signed 16-bit displacement [r+imm], and if it is not better
840/// represented as reg+reg.
Dan Gohman8181bd12008-07-27 21:46:04 +0000841bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000842 SDValue &Base,
843 SelectionDAG &DAG) const {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000844 // FIXME dl should come from parent load or store, not from address
845 DebugLoc dl = N.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 // If this can be more profitably realized as r+r, fail.
847 if (SelectAddressRegReg(N, Disp, Base, DAG))
848 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000849
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 if (N.getOpcode() == ISD::ADD) {
851 short imm = 0;
852 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000853 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
855 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
856 } else {
857 Base = N.getOperand(0);
858 }
859 return true; // [r+i]
860 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
861 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000862 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 && "Cannot handle constant offsets yet!");
864 Disp = N.getOperand(1).getOperand(0); // The global address.
865 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
866 Disp.getOpcode() == ISD::TargetConstantPool ||
867 Disp.getOpcode() == ISD::TargetJumpTable);
868 Base = N.getOperand(0);
869 return true; // [&g+r]
870 }
871 } else if (N.getOpcode() == ISD::OR) {
872 short imm = 0;
873 if (isIntS16Immediate(N.getOperand(1), imm)) {
874 // If this is an or of disjoint bitfields, we can codegen this as an add
875 // (for better address arithmetic) if the LHS and RHS of the OR are
876 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000877 APInt LHSKnownZero, LHSKnownOne;
878 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000879 APInt::getAllOnesValue(N.getOperand(0)
880 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000881 LHSKnownZero, LHSKnownOne);
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000882
Dan Gohman63f4e462008-02-27 01:23:58 +0000883 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 // If all of the bits are known zero on the LHS or RHS, the add won't
885 // carry.
886 Base = N.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000887 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 return true;
889 }
890 }
891 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
892 // Loading from a constant address.
Scott Michel91099d62009-02-17 22:15:04 +0000893
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 // If this address fits entirely in a 16-bit sext immediate field, codegen
895 // this as "d, 0"
896 short Imm;
897 if (isIntS16Immediate(CN, Imm)) {
898 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
899 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
900 return true;
901 }
902
903 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000904 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000905 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
906 int Addr = (int)CN->getZExtValue();
Scott Michel91099d62009-02-17 22:15:04 +0000907
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908 // Otherwise, break this down into an LIS + disp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000909 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +0000910
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000911 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
912 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman61fda0d2009-09-25 18:54:59 +0000913 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 return true;
915 }
916 }
Scott Michel91099d62009-02-17 22:15:04 +0000917
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 Disp = DAG.getTargetConstant(0, getPointerTy());
919 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
920 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
921 else
922 Base = N;
923 return true; // [r+0]
924}
925
926/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
927/// represented as an indexed [r+r] operation.
Dan Gohman8181bd12008-07-27 21:46:04 +0000928bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
929 SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000930 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 // Check to see if we can easily represent this as an [r+r] address. This
932 // will fail if it thinks that the address is more profitably represented as
933 // reg+imm, e.g. where imm = 0.
934 if (SelectAddressRegReg(N, Base, Index, DAG))
935 return true;
Scott Michel91099d62009-02-17 22:15:04 +0000936
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937 // If the operand is an addition, always emit this as [r+r], since this is
938 // better (for code size, and execution, as the memop does the add for free)
939 // than emitting an explicit add.
940 if (N.getOpcode() == ISD::ADD) {
941 Base = N.getOperand(0);
942 Index = N.getOperand(1);
943 return true;
944 }
Scott Michel91099d62009-02-17 22:15:04 +0000945
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 // Otherwise, do it the hard way, using R0 as the base register.
947 Base = DAG.getRegister(PPC::R0, N.getValueType());
948 Index = N;
949 return true;
950}
951
952/// SelectAddressRegImmShift - Returns true if the address N can be
953/// represented by a base register plus a signed 14-bit displacement
954/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman8181bd12008-07-27 21:46:04 +0000955bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
956 SDValue &Base,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000957 SelectionDAG &DAG) const {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000958 // FIXME dl should come from the parent load or store, not the address
959 DebugLoc dl = N.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960 // If this can be more profitably realized as r+r, fail.
961 if (SelectAddressRegReg(N, Disp, Base, DAG))
962 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000963
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 if (N.getOpcode() == ISD::ADD) {
965 short imm = 0;
966 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000967 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
969 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
970 } else {
971 Base = N.getOperand(0);
972 }
973 return true; // [r+i]
974 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
975 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000976 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977 && "Cannot handle constant offsets yet!");
978 Disp = N.getOperand(1).getOperand(0); // The global address.
979 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
980 Disp.getOpcode() == ISD::TargetConstantPool ||
981 Disp.getOpcode() == ISD::TargetJumpTable);
982 Base = N.getOperand(0);
983 return true; // [&g+r]
984 }
985 } else if (N.getOpcode() == ISD::OR) {
986 short imm = 0;
987 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
988 // If this is an or of disjoint bitfields, we can codegen this as an add
989 // (for better address arithmetic) if the LHS and RHS of the OR are
990 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000991 APInt LHSKnownZero, LHSKnownOne;
992 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000993 APInt::getAllOnesValue(N.getOperand(0)
994 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000995 LHSKnownZero, LHSKnownOne);
996 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 // If all of the bits are known zero on the LHS or RHS, the add won't
998 // carry.
999 Base = N.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001000 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 return true;
1002 }
1003 }
1004 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1005 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001006 if ((CN->getZExtValue() & 3) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 // If this address fits entirely in a 14-bit sext immediate field, codegen
1008 // this as "d, 0"
1009 short Imm;
1010 if (isIntS16Immediate(CN, Imm)) {
1011 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1012 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1013 return true;
1014 }
Scott Michel91099d62009-02-17 22:15:04 +00001015
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001017 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001018 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1019 int Addr = (int)CN->getZExtValue();
Scott Michel91099d62009-02-17 22:15:04 +00001020
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 // Otherwise, break this down into an LIS + disp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001022 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1023 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1024 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman61fda0d2009-09-25 18:54:59 +00001025 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 return true;
1027 }
1028 }
1029 }
Scott Michel91099d62009-02-17 22:15:04 +00001030
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 Disp = DAG.getTargetConstant(0, getPointerTy());
1032 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1033 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1034 else
1035 Base = N;
1036 return true; // [r+0]
1037}
1038
1039
1040/// getPreIndexedAddressParts - returns true by value, base pointer and
1041/// offset pointer and addressing mode by reference if the node's address
1042/// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001043bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1044 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +00001046 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 // Disabled by default for now.
1048 if (!EnablePPCPreinc) return false;
Scott Michel91099d62009-02-17 22:15:04 +00001049
Dan Gohman8181bd12008-07-27 21:46:04 +00001050 SDValue Ptr;
Owen Andersonac9de032009-08-10 22:56:29 +00001051 EVT VT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1053 Ptr = LD->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001054 VT = LD->getMemoryVT();
Scott Michel91099d62009-02-17 22:15:04 +00001055
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1057 ST = ST;
1058 Ptr = ST->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001059 VT = ST->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 } else
1061 return false;
1062
1063 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands92c43912008-06-06 12:08:01 +00001064 if (VT.isVector())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065 return false;
Scott Michel91099d62009-02-17 22:15:04 +00001066
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 // TODO: Check reg+reg first.
Scott Michel91099d62009-02-17 22:15:04 +00001068
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001070 if (VT != MVT::i64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 // reg + imm
1072 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1073 return false;
1074 } else {
1075 // reg + imm * 4.
1076 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1077 return false;
1078 }
1079
1080 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1081 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1082 // sext i32 to i64 when addr mode is r+i.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001083 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 LD->getExtensionType() == ISD::SEXTLOAD &&
1085 isa<ConstantSDNode>(Offset))
1086 return false;
Scott Michel91099d62009-02-17 22:15:04 +00001087 }
1088
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 AM = ISD::PRE_INC;
1090 return true;
1091}
1092
1093//===----------------------------------------------------------------------===//
1094// LowerOperation implementation
1095//===----------------------------------------------------------------------===//
1096
Scott Michel91099d62009-02-17 22:15:04 +00001097SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00001098 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001099 EVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
1101 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001102 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1103 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001104 // FIXME there isn't really any debug info here
1105 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106
1107 const TargetMachine &TM = DAG.getTarget();
Scott Michel91099d62009-02-17 22:15:04 +00001108
Dale Johannesen175fdef2009-02-06 21:50:26 +00001109 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1110 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111
1112 // If this is a non-darwin platform, we don't support non-static relo models
1113 // yet.
1114 if (TM.getRelocationModel() == Reloc::Static ||
1115 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1116 // Generate non-pic code that has direct accesses to the constant pool.
1117 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen175fdef2009-02-06 21:50:26 +00001118 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119 }
Scott Michel91099d62009-02-17 22:15:04 +00001120
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 if (TM.getRelocationModel() == Reloc::PIC_) {
1122 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen175fdef2009-02-06 21:50:26 +00001123 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001124 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001125 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126 }
Scott Michel91099d62009-02-17 22:15:04 +00001127
Dale Johannesen175fdef2009-02-06 21:50:26 +00001128 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 return Lo;
1130}
1131
Dan Gohman8181bd12008-07-27 21:46:04 +00001132SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001133 EVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001135 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1136 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001137 // FIXME there isn't really any debug loc here
1138 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001139
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 const TargetMachine &TM = DAG.getTarget();
1141
Dale Johannesen175fdef2009-02-06 21:50:26 +00001142 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1143 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144
1145 // If this is a non-darwin platform, we don't support non-static relo models
1146 // yet.
1147 if (TM.getRelocationModel() == Reloc::Static ||
1148 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1149 // Generate non-pic code that has direct accesses to the constant pool.
1150 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen175fdef2009-02-06 21:50:26 +00001151 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152 }
Scott Michel91099d62009-02-17 22:15:04 +00001153
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 if (TM.getRelocationModel() == Reloc::PIC_) {
1155 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen175fdef2009-02-06 21:50:26 +00001156 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001157 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001158 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 }
Scott Michel91099d62009-02-17 22:15:04 +00001160
Dale Johannesen175fdef2009-02-06 21:50:26 +00001161 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001162 return Lo;
1163}
1164
Scott Michel91099d62009-02-17 22:15:04 +00001165SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00001166 SelectionDAG &DAG) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001167 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman8181bd12008-07-27 21:46:04 +00001168 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169}
1170
Bob Wilsone8cbca92009-11-04 21:31:18 +00001171SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
1172 EVT PtrVT = Op.getValueType();
1173 DebugLoc DL = Op.getDebugLoc();
1174
1175 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman885793b2009-11-20 23:18:13 +00001176 SDValue TgtBA = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true);
Bob Wilsone8cbca92009-11-04 21:31:18 +00001177 SDValue Zero = DAG.getConstant(0, PtrVT);
1178 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, TgtBA, Zero);
1179 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, TgtBA, Zero);
1180
1181 // If this is a non-darwin platform, we don't support non-static relo models
1182 // yet.
1183 const TargetMachine &TM = DAG.getTarget();
1184 if (TM.getRelocationModel() == Reloc::Static ||
1185 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1186 // Generate non-pic code that has direct accesses to globals.
1187 // The address of the global is just (hi(&g)+lo(&g)).
1188 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1189 }
1190
1191 if (TM.getRelocationModel() == Reloc::PIC_) {
1192 // With PIC, the first instruction is actually "GR+hi(&G)".
1193 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1194 DAG.getNode(PPCISD::GlobalBaseReg,
1195 DebugLoc::getUnknownLoc(), PtrVT), Hi);
1196 }
1197
1198 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1199}
1200
Scott Michel91099d62009-02-17 22:15:04 +00001201SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengb6facc42009-01-16 22:57:32 +00001202 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001203 EVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1205 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001206 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00001207 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001208 // FIXME there isn't really any debug info here
Dale Johannesenea996922009-02-04 20:06:27 +00001209 DebugLoc dl = GSDN->getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001210
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211 const TargetMachine &TM = DAG.getTarget();
1212
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001213 // 64-bit SVR4 ABI code is always position-independent.
1214 // The actual address of the GlobalValue is stored in the TOC.
1215 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1216 return DAG.getNode(PPCISD::TOC_ENTRY, dl, MVT::i64, GA,
1217 DAG.getRegister(PPC::X2, MVT::i64));
1218 }
1219
Dale Johannesenea996922009-02-04 20:06:27 +00001220 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1221 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222
1223 // If this is a non-darwin platform, we don't support non-static relo models
1224 // yet.
1225 if (TM.getRelocationModel() == Reloc::Static ||
1226 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1227 // Generate non-pic code that has direct accesses to globals.
1228 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesenea996922009-02-04 20:06:27 +00001229 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 }
Scott Michel91099d62009-02-17 22:15:04 +00001231
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 if (TM.getRelocationModel() == Reloc::PIC_) {
1233 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesenea996922009-02-04 20:06:27 +00001234 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001235 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001236 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 }
Scott Michel91099d62009-02-17 22:15:04 +00001238
Dale Johannesenea996922009-02-04 20:06:27 +00001239 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michel91099d62009-02-17 22:15:04 +00001240
Daniel Dunbarb711cf02009-08-02 22:11:08 +00001241 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 return Lo;
Scott Michel91099d62009-02-17 22:15:04 +00001243
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 // If the global is weak or external, we have to go through the lazy
1245 // resolution stub.
Dale Johannesenea996922009-02-04 20:06:27 +00001246 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247}
1248
Dan Gohman8181bd12008-07-27 21:46:04 +00001249SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001251 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001252
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 // If we're comparing for equality to zero, expose the fact that this is
1254 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1255 // fold the new nodes.
1256 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1257 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersonac9de032009-08-10 22:56:29 +00001258 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001259 SDValue Zext = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001260 if (VT.bitsLT(MVT::i32)) {
1261 VT = MVT::i32;
Dale Johannesen85fc0932009-02-04 01:48:28 +00001262 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michel91099d62009-02-17 22:15:04 +00001263 }
Duncan Sands92c43912008-06-06 12:08:01 +00001264 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00001265 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1266 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001267 DAG.getConstant(Log2b, MVT::i32));
1268 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001269 }
Scott Michel91099d62009-02-17 22:15:04 +00001270 // Leave comparisons against 0 and -1 alone for now, since they're usually
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 // optimized. FIXME: revisit this when we can custom lower all setcc
1272 // optimizations.
1273 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman8181bd12008-07-27 21:46:04 +00001274 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 }
Scott Michel91099d62009-02-17 22:15:04 +00001276
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 // If we have an integer seteq/setne, turn it into a compare against zero
1278 // by xor'ing the rhs with the lhs, which is faster than setting a
1279 // condition register, reading it back out, and masking the correct bit. The
1280 // normal approach here uses sub to do this instead of xor. Using xor exposes
1281 // the result to other bit-twiddling opportunities.
Owen Andersonac9de032009-08-10 22:56:29 +00001282 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00001283 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersonac9de032009-08-10 22:56:29 +00001284 EVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00001285 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 Op.getOperand(1));
Dale Johannesen85fc0932009-02-04 01:48:28 +00001287 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001289 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290}
1291
Dan Gohman8181bd12008-07-27 21:46:04 +00001292SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293 int VarArgsFrameIndex,
1294 int VarArgsStackOffset,
1295 unsigned VarArgsNumGPR,
1296 unsigned VarArgsNumFPR,
1297 const PPCSubtarget &Subtarget) {
Scott Michel91099d62009-02-17 22:15:04 +00001298
Edwin Törökbd448e32009-07-14 16:55:14 +00001299 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman8181bd12008-07-27 21:46:04 +00001300 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301}
1302
Bill Wendling2c394b62008-09-17 00:30:57 +00001303SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1304 SDValue Chain = Op.getOperand(0);
1305 SDValue Trmp = Op.getOperand(1); // trampoline
1306 SDValue FPtr = Op.getOperand(2); // nested function
1307 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001308 DebugLoc dl = Op.getDebugLoc();
Bill Wendling2c394b62008-09-17 00:30:57 +00001309
Owen Andersonac9de032009-08-10 22:56:29 +00001310 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001311 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling2c394b62008-09-17 00:30:57 +00001312 const Type *IntPtrTy =
Owen Anderson35b47072009-08-13 21:58:54 +00001313 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1314 *DAG.getContext());
Bill Wendling2c394b62008-09-17 00:30:57 +00001315
Scott Michel91099d62009-02-17 22:15:04 +00001316 TargetLowering::ArgListTy Args;
Bill Wendling2c394b62008-09-17 00:30:57 +00001317 TargetLowering::ArgListEntry Entry;
1318
1319 Entry.Ty = IntPtrTy;
1320 Entry.Node = Trmp; Args.push_back(Entry);
1321
1322 // TrampSize == (isPPC64 ? 48 : 40);
1323 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001324 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling2c394b62008-09-17 00:30:57 +00001325 Args.push_back(Entry);
1326
1327 Entry.Node = FPtr; Args.push_back(Entry);
1328 Entry.Node = Nest; Args.push_back(Entry);
Scott Michel91099d62009-02-17 22:15:04 +00001329
Bill Wendling2c394b62008-09-17 00:30:57 +00001330 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1331 std::pair<SDValue, SDValue> CallResult =
Owen Anderson77f4eb52009-08-12 00:36:31 +00001332 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersona0167022009-07-09 17:57:24 +00001333 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman9178de12009-08-05 01:29:28 +00001334 /*isReturnValueUsed=*/true,
Bill Wendling2c394b62008-09-17 00:30:57 +00001335 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesenca6237b2009-01-30 23:10:59 +00001336 Args, DAG, dl);
Bill Wendling2c394b62008-09-17 00:30:57 +00001337
1338 SDValue Ops[] =
1339 { CallResult.first, CallResult.second };
1340
Dale Johannesen2bfdee32009-02-05 00:20:09 +00001341 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling2c394b62008-09-17 00:30:57 +00001342}
1343
Dan Gohman8181bd12008-07-27 21:46:04 +00001344SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling2c394b62008-09-17 00:30:57 +00001345 int VarArgsFrameIndex,
1346 int VarArgsStackOffset,
1347 unsigned VarArgsNumGPR,
1348 unsigned VarArgsNumFPR,
1349 const PPCSubtarget &Subtarget) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001350 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001351
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001352 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353 // vastart just stores the address of the VarArgsFrameIndex slot into the
1354 // memory location argument.
Owen Andersonac9de032009-08-10 22:56:29 +00001355 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00001356 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001357 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesenea996922009-02-04 20:06:27 +00001358 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 }
1360
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001361 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001362 // We suppose the given va_list is already allocated.
1363 //
1364 // typedef struct {
1365 // char gpr; /* index into the array of 8 GPRs
1366 // * stored in the register save area
1367 // * gpr=0 corresponds to r3,
1368 // * gpr=1 to r4, etc.
1369 // */
1370 // char fpr; /* index into the array of 8 FPRs
1371 // * stored in the register save area
1372 // * fpr=0 corresponds to f1,
1373 // * fpr=1 to f2, etc.
1374 // */
1375 // char *overflow_arg_area;
1376 // /* location on stack that holds
1377 // * the next overflow argument
1378 // */
1379 // char *reg_save_area;
1380 // /* where r3:r10 and f1:f8 (if saved)
1381 // * are stored
1382 // */
1383 // } va_list[1];
1384
1385
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001386 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i32);
1387 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +00001388
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001389
Owen Andersonac9de032009-08-10 22:56:29 +00001390 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel91099d62009-02-17 22:15:04 +00001391
Dan Gohman8181bd12008-07-27 21:46:04 +00001392 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1393 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001394
Duncan Sands92c43912008-06-06 12:08:01 +00001395 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman8181bd12008-07-27 21:46:04 +00001396 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001397
Duncan Sands92c43912008-06-06 12:08:01 +00001398 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001399 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001400
1401 uint64_t FPROffset = 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001402 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001403
Dan Gohman12a9c082008-02-06 22:27:42 +00001404 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michel91099d62009-02-17 22:15:04 +00001405
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406 // Store first byte : number of int regs
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001407 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001408 Op.getOperand(1), SV, 0, MVT::i8);
Dan Gohman12a9c082008-02-06 22:27:42 +00001409 uint64_t nextOffset = FPROffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001410 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411 ConstFPROffset);
Scott Michel91099d62009-02-17 22:15:04 +00001412
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413 // Store second byte : number of float regs
Dan Gohman8181bd12008-07-27 21:46:04 +00001414 SDValue secondStore =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001415 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset, MVT::i8);
Dan Gohman12a9c082008-02-06 22:27:42 +00001416 nextOffset += StackOffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001417 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michel91099d62009-02-17 22:15:04 +00001418
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001419 // Store second word : arguments given on stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001420 SDValue thirdStore =
Dale Johannesenea996922009-02-04 20:06:27 +00001421 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman12a9c082008-02-06 22:27:42 +00001422 nextOffset += FrameOffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001423 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001424
1425 // Store third word : arguments given in registers
Dale Johannesenea996922009-02-04 20:06:27 +00001426 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427
1428}
1429
1430#include "PPCGenCallingConv.inc"
1431
Owen Andersonac9de032009-08-10 22:56:29 +00001432static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001433 CCValAssign::LocInfo &LocInfo,
1434 ISD::ArgFlagsTy &ArgFlags,
1435 CCState &State) {
1436 return true;
1437}
1438
Owen Andersonac9de032009-08-10 22:56:29 +00001439static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
1440 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001441 CCValAssign::LocInfo &LocInfo,
1442 ISD::ArgFlagsTy &ArgFlags,
1443 CCState &State) {
1444 static const unsigned ArgRegs[] = {
1445 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1446 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1447 };
1448 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1449
1450 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1451
1452 // Skip one register if the first unallocated register has an even register
1453 // number and there are still argument registers available which have not been
1454 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1455 // need to skip a register if RegNum is odd.
1456 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1457 State.AllocateReg(ArgRegs[RegNum]);
1458 }
1459
1460 // Always return false here, as this function only makes sure that the first
1461 // unallocated register has an odd register number and does not actually
1462 // allocate a register for the current argument.
1463 return false;
1464}
1465
Owen Andersonac9de032009-08-10 22:56:29 +00001466static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
1467 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001468 CCValAssign::LocInfo &LocInfo,
1469 ISD::ArgFlagsTy &ArgFlags,
1470 CCState &State) {
1471 static const unsigned ArgRegs[] = {
1472 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1473 PPC::F8
1474 };
1475
1476 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1477
1478 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1479
1480 // If there is only one Floating-point register left we need to put both f64
1481 // values of a split ppc_fp128 value on the stack.
1482 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1483 State.AllocateReg(ArgRegs[RegNum]);
1484 }
1485
1486 // Always return false here, as this function only makes sure that the two f64
1487 // values a ppc_fp128 value is split into are both passed in registers or both
1488 // passed on the stack and does not actually allocate a register for the
1489 // current argument.
1490 return false;
1491}
1492
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001494/// on Darwin.
1495static const unsigned *GetFPR() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496 static const unsigned FPR[] = {
1497 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001498 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499 };
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001500
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001501 return FPR;
1502}
1503
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001504/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1505/// the stack.
Owen Andersonac9de032009-08-10 22:56:29 +00001506static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001507 unsigned PtrByteSize) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001508 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001509 if (Flags.isByVal())
1510 ArgSize = Flags.getByValSize();
1511 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1512
1513 return ArgSize;
1514}
1515
Dan Gohman8181bd12008-07-27 21:46:04 +00001516SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001517PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001518 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001519 const SmallVectorImpl<ISD::InputArg>
1520 &Ins,
1521 DebugLoc dl, SelectionDAG &DAG,
1522 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001523 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman9178de12009-08-05 01:29:28 +00001524 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1525 dl, DAG, InVals);
1526 } else {
1527 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1528 dl, DAG, InVals);
1529 }
1530}
1531
1532SDValue
1533PPCTargetLowering::LowerFormalArguments_SVR4(
1534 SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001535 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001536 const SmallVectorImpl<ISD::InputArg>
1537 &Ins,
1538 DebugLoc dl, SelectionDAG &DAG,
1539 SmallVectorImpl<SDValue> &InVals) {
1540
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001541 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001542 // +-----------------------------------+
1543 // +--> | Back chain |
1544 // | +-----------------------------------+
1545 // | | Floating-point register save area |
1546 // | +-----------------------------------+
1547 // | | General register save area |
1548 // | +-----------------------------------+
1549 // | | CR save word |
1550 // | +-----------------------------------+
1551 // | | VRSAVE save word |
1552 // | +-----------------------------------+
1553 // | | Alignment padding |
1554 // | +-----------------------------------+
1555 // | | Vector register save area |
1556 // | +-----------------------------------+
1557 // | | Local variable space |
1558 // | +-----------------------------------+
1559 // | | Parameter list area |
1560 // | +-----------------------------------+
1561 // | | LR save word |
1562 // | +-----------------------------------+
1563 // SP--> +--- | Back chain |
1564 // +-----------------------------------+
1565 //
1566 // Specifications:
1567 // System V Application Binary Interface PowerPC Processor Supplement
1568 // AltiVec Technology Programming Interface Manual
1569
1570 MachineFunction &MF = DAG.getMachineFunction();
1571 MachineFrameInfo *MFI = MF.getFrameInfo();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001572
Owen Andersonac9de032009-08-10 22:56:29 +00001573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001574 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman9178de12009-08-05 01:29:28 +00001575 bool isImmutable = !(PerformTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001576 unsigned PtrByteSize = 4;
1577
1578 // Assign locations to all of the incoming arguments.
1579 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001580 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1581 *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001582
1583 // Reserve space for the linkage area on the stack.
1584 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1585
Dan Gohman9178de12009-08-05 01:29:28 +00001586 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001587
1588 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1589 CCValAssign &VA = ArgLocs[i];
1590
1591 // Arguments stored in registers.
1592 if (VA.isRegLoc()) {
1593 TargetRegisterClass *RC;
Owen Andersonac9de032009-08-10 22:56:29 +00001594 EVT ValVT = VA.getValVT();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001595
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001596 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001597 default:
Dan Gohman9178de12009-08-05 01:29:28 +00001598 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001599 case MVT::i32:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001600 RC = PPC::GPRCRegisterClass;
1601 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001602 case MVT::f32:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001603 RC = PPC::F4RCRegisterClass;
1604 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001605 case MVT::f64:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001606 RC = PPC::F8RCRegisterClass;
1607 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001608 case MVT::v16i8:
1609 case MVT::v8i16:
1610 case MVT::v4i32:
1611 case MVT::v4f32:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001612 RC = PPC::VRRCRegisterClass;
1613 break;
1614 }
1615
1616 // Transform the arguments stored in physical registers into virtual ones.
1617 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman9178de12009-08-05 01:29:28 +00001618 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001619
Dan Gohman9178de12009-08-05 01:29:28 +00001620 InVals.push_back(ArgValue);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001621 } else {
1622 // Argument stored in memory.
1623 assert(VA.isMemLoc());
1624
1625 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1626 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
David Greene6424ab92009-11-12 20:49:22 +00001627 isImmutable, false);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001628
1629 // Create load nodes to retrieve arguments from the stack.
1630 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman9178de12009-08-05 01:29:28 +00001631 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001632 }
1633 }
1634
1635 // Assign locations to all of the incoming aggregate by value arguments.
1636 // Aggregates passed by value are stored in the local variable space of the
1637 // caller's stack frame, right above the parameter list area.
1638 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001639 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Anderson175b6542009-07-22 00:24:57 +00001640 ByValArgLocs, *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001641
1642 // Reserve stack space for the allocations in CCInfo.
1643 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1644
Dan Gohman9178de12009-08-05 01:29:28 +00001645 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001646
1647 // Area that is at least reserved in the caller of this function.
1648 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1649
1650 // Set the size that is at least reserved in caller of this function. Tail
1651 // call optimized function's reserved stack space needs to be aligned so that
1652 // taking the difference between two stack areas will result in an aligned
1653 // stack.
1654 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1655
1656 MinReservedArea =
1657 std::max(MinReservedArea,
1658 PPCFrameInfo::getMinCallFrameSize(false, false));
1659
1660 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1661 getStackAlignment();
1662 unsigned AlignMask = TargetAlign-1;
1663 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1664
1665 FI->setMinReservedArea(MinReservedArea);
1666
1667 SmallVector<SDValue, 8> MemOps;
1668
1669 // If the function takes variable number of arguments, make a frame index for
1670 // the start of the first vararg value... for expansion of llvm.va_start.
1671 if (isVarArg) {
1672 static const unsigned GPArgRegs[] = {
1673 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1674 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1675 };
1676 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1677
1678 static const unsigned FPArgRegs[] = {
1679 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1680 PPC::F8
1681 };
1682 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1683
1684 VarArgsNumGPR = CCInfo.getFirstUnallocated(GPArgRegs, NumGPArgRegs);
1685 VarArgsNumFPR = CCInfo.getFirstUnallocated(FPArgRegs, NumFPArgRegs);
1686
1687 // Make room for NumGPArgRegs and NumFPArgRegs.
1688 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001689 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001690
1691 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
David Greene6424ab92009-11-12 20:49:22 +00001692 CCInfo.getNextStackOffset(),
1693 true, false);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001694
David Greene6424ab92009-11-12 20:49:22 +00001695 VarArgsFrameIndex = MFI->CreateStackObject(Depth, 8, false);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001696 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1697
1698 // The fixed integer arguments of a variadic function are
1699 // stored to the VarArgsFrameIndex on the stack.
1700 unsigned GPRIndex = 0;
1701 for (; GPRIndex != VarArgsNumGPR; ++GPRIndex) {
1702 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
Dan Gohman9178de12009-08-05 01:29:28 +00001703 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001704 MemOps.push_back(Store);
1705 // Increment the address by four for the next argument to store
1706 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1707 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1708 }
1709
1710 // If this function is vararg, store any remaining integer argument regs
1711 // to their spots on the stack so that they may be loaded by deferencing the
1712 // result of va_next.
1713 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1714 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1715
Dan Gohman9178de12009-08-05 01:29:28 +00001716 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001717 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1718 MemOps.push_back(Store);
1719 // Increment the address by four for the next argument to store
1720 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1721 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1722 }
1723
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001724 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1725 // is set.
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001726
1727 // The double arguments are stored to the VarArgsFrameIndex
1728 // on the stack.
1729 unsigned FPRIndex = 0;
1730 for (FPRIndex = 0; FPRIndex != VarArgsNumFPR; ++FPRIndex) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001731 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
Dan Gohman9178de12009-08-05 01:29:28 +00001732 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001733 MemOps.push_back(Store);
1734 // Increment the address by eight for the next argument to store
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001735 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001736 PtrVT);
1737 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1738 }
1739
1740 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1741 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1742
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001743 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001744 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1745 MemOps.push_back(Store);
1746 // Increment the address by eight for the next argument to store
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001747 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001748 PtrVT);
1749 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1750 }
1751 }
1752
1753 if (!MemOps.empty())
Dan Gohman9178de12009-08-05 01:29:28 +00001754 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001755 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001756
Dan Gohman9178de12009-08-05 01:29:28 +00001757 return Chain;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001758}
1759
1760SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001761PPCTargetLowering::LowerFormalArguments_Darwin(
1762 SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001763 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001764 const SmallVectorImpl<ISD::InputArg>
1765 &Ins,
1766 DebugLoc dl, SelectionDAG &DAG,
1767 SmallVectorImpl<SDValue> &InVals) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001768 // TODO: add description of PPC stack frame format, or at least some docs.
1769 //
1770 MachineFunction &MF = DAG.getMachineFunction();
1771 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michel91099d62009-02-17 22:15:04 +00001772
Owen Andersonac9de032009-08-10 22:56:29 +00001773 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001774 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001775 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman9178de12009-08-05 01:29:28 +00001776 bool isImmutable = !(PerformTailCallOpt && (CallConv==CallingConv::Fast));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1778
Tilmann Scheller386330d2009-07-03 06:47:08 +00001779 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001780 // Area that is at least reserved in caller of this function.
1781 unsigned MinReservedArea = ArgOffset;
1782
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783 static const unsigned GPR_32[] = { // 32-bit registers.
1784 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1785 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1786 };
1787 static const unsigned GPR_64[] = { // 64-bit registers.
1788 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1789 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1790 };
Scott Michel91099d62009-02-17 22:15:04 +00001791
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001792 static const unsigned *FPR = GetFPR();
Scott Michel91099d62009-02-17 22:15:04 +00001793
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001794 static const unsigned VR[] = {
1795 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1796 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1797 };
1798
Owen Anderson1636de92007-09-07 04:06:50 +00001799 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller386330d2009-07-03 06:47:08 +00001800 const unsigned Num_FPR_Regs = 13;
Owen Anderson1636de92007-09-07 04:06:50 +00001801 const unsigned Num_VR_Regs = array_lengthof( VR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001802
1803 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michel91099d62009-02-17 22:15:04 +00001804
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001805 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michel91099d62009-02-17 22:15:04 +00001806
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001807 // In 32-bit non-varargs functions, the stack space for vectors is after the
1808 // stack space for non-vectors. We do not use this space unless we have
1809 // too many vectors to fit in registers, something that only occurs in
Scott Michel91099d62009-02-17 22:15:04 +00001810 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001811 // that out...for the pathological case, compute VecArgOffset as the
1812 // start of the vector parameter area. Computing VecArgOffset is the
1813 // entire point of the following loop.
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001814 unsigned VecArgOffset = ArgOffset;
1815 if (!isVarArg && !isPPC64) {
Dan Gohman9178de12009-08-05 01:29:28 +00001816 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001817 ++ArgNo) {
Owen Andersonac9de032009-08-10 22:56:29 +00001818 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001819 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman9178de12009-08-05 01:29:28 +00001820 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001821
Duncan Sandsc93fae32008-03-21 09:14:45 +00001822 if (Flags.isByVal()) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001823 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001824 ObjSize = Flags.getByValSize();
Scott Michel91099d62009-02-17 22:15:04 +00001825 unsigned ArgSize =
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001826 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1827 VecArgOffset += ArgSize;
1828 continue;
1829 }
1830
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001831 switch(ObjectVT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001832 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001833 case MVT::i32:
1834 case MVT::f32:
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001835 VecArgOffset += isPPC64 ? 8 : 4;
1836 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001837 case MVT::i64: // PPC64
1838 case MVT::f64:
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001839 VecArgOffset += 8;
1840 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001841 case MVT::v4f32:
1842 case MVT::v4i32:
1843 case MVT::v8i16:
1844 case MVT::v16i8:
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001845 // Nothing to do, we're only looking at Nonvector args here.
1846 break;
1847 }
1848 }
1849 }
1850 // We've found where the vector parameter area in memory is. Skip the
1851 // first 12 parameters; these don't use that memory.
1852 VecArgOffset = ((VecArgOffset+15)/16)*16;
1853 VecArgOffset += 12*16;
1854
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001855 // Add DAG nodes to load the arguments or copy them out of registers. On
1856 // entry to a function on PPC, the arguments start after the linkage area,
1857 // although the first ones are often in registers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001858
Dan Gohman8181bd12008-07-27 21:46:04 +00001859 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001860 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman9178de12009-08-05 01:29:28 +00001861 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001862 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863 bool needsLoad = false;
Owen Andersonac9de032009-08-10 22:56:29 +00001864 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001865 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866 unsigned ArgSize = ObjSize;
Dan Gohman9178de12009-08-05 01:29:28 +00001867 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001868
1869 unsigned CurArgOffset = ArgOffset;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001870
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001871 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001872 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1873 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001874 if (isVarArg || isPPC64) {
1875 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman9178de12009-08-05 01:29:28 +00001876 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman705e3f72008-09-13 01:54:27 +00001877 Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001878 PtrByteSize);
1879 } else nAltivecParamsAtEnd++;
1880 } else
1881 // Calculate min reserved area.
Dan Gohman9178de12009-08-05 01:29:28 +00001882 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman705e3f72008-09-13 01:54:27 +00001883 Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001884 PtrByteSize);
1885
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001886 // FIXME the codegen can be much improved in some cases.
1887 // We do not have to keep everything in memory.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001888 if (Flags.isByVal()) {
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001889 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001890 ObjSize = Flags.getByValSize();
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001891 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001892 // Objects of size 1 and 2 are right justified, everything else is
1893 // left justified. This means the memory address is adjusted forwards.
1894 if (ObjSize==1 || ObjSize==2) {
1895 CurArgOffset = CurArgOffset + (4 - ObjSize);
1896 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001897 // The value of the object is its address.
David Greene6424ab92009-11-12 20:49:22 +00001898 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00001899 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman9178de12009-08-05 01:29:28 +00001900 InVals.push_back(FIN);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001901 if (ObjSize==1 || ObjSize==2) {
1902 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001903 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman9178de12009-08-05 01:29:28 +00001904 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001905 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001906 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001907 MemOps.push_back(Store);
1908 ++GPR_idx;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001909 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00001910
1911 ArgOffset += PtrByteSize;
1912
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001913 continue;
1914 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001915 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1916 // Store whatever pieces of the object are in registers
1917 // to memory. ArgVal will be address of the beginning of
1918 // the object.
1919 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001920 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
David Greene6424ab92009-11-12 20:49:22 +00001921 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00001922 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman9178de12009-08-05 01:29:28 +00001923 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001924 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001925 MemOps.push_back(Store);
1926 ++GPR_idx;
Tilmann Scheller386330d2009-07-03 06:47:08 +00001927 ArgOffset += PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001928 } else {
1929 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1930 break;
1931 }
1932 }
1933 continue;
1934 }
1935
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001936 switch (ObjectVT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001937 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001938 case MVT::i32:
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001939 if (!isPPC64) {
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001940 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001941 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001942 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001943 ++GPR_idx;
1944 } else {
1945 needsLoad = true;
1946 ArgSize = PtrByteSize;
1947 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00001948 // All int arguments reserve stack space in the Darwin ABI.
1949 ArgOffset += PtrByteSize;
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001950 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001951 }
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001952 // FALLTHROUGH
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001953 case MVT::i64: // PPC64
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001954 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001955 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001956 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001957
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001958 if (ObjectVT == MVT::i32) {
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001959 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001960 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001961 if (Flags.isSExt())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001962 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001963 DAG.getValueType(ObjectVT));
Duncan Sandsc93fae32008-03-21 09:14:45 +00001964 else if (Flags.isZExt())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001965 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001966 DAG.getValueType(ObjectVT));
1967
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001968 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001969 }
1970
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971 ++GPR_idx;
1972 } else {
1973 needsLoad = true;
Evan Cheng42ede2f2008-07-24 08:17:07 +00001974 ArgSize = PtrByteSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001975 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00001976 // All int arguments reserve stack space in the Darwin ABI.
1977 ArgOffset += 8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978 break;
Scott Michel91099d62009-02-17 22:15:04 +00001979
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001980 case MVT::f32:
1981 case MVT::f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001982 // Every 4 bytes of argument space consumes one of the GPRs available for
1983 // argument passing.
Tilmann Scheller386330d2009-07-03 06:47:08 +00001984 if (GPR_idx != Num_GPR_Regs) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001985 ++GPR_idx;
1986 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
1987 ++GPR_idx;
1988 }
1989 if (FPR_idx != Num_FPR_Regs) {
1990 unsigned VReg;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001991
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001992 if (ObjectVT == MVT::f32)
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001993 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001994 else
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001995 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1996
Dan Gohman9178de12009-08-05 01:29:28 +00001997 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001998 ++FPR_idx;
1999 } else {
2000 needsLoad = true;
2001 }
Scott Michel91099d62009-02-17 22:15:04 +00002002
Tilmann Scheller386330d2009-07-03 06:47:08 +00002003 // All FP arguments reserve stack space in the Darwin ABI.
2004 ArgOffset += isPPC64 ? 8 : ObjSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002005 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002006 case MVT::v4f32:
2007 case MVT::v4i32:
2008 case MVT::v8i16:
2009 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002010 // Note that vector arguments in registers don't reserve stack space,
2011 // except in varargs functions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002012 if (VR_idx != Num_VR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002013 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman9178de12009-08-05 01:29:28 +00002014 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002015 if (isVarArg) {
2016 while ((ArgOffset % 16) != 0) {
2017 ArgOffset += PtrByteSize;
2018 if (GPR_idx != Num_GPR_Regs)
2019 GPR_idx++;
2020 }
2021 ArgOffset += 16;
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002022 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002023 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002024 ++VR_idx;
2025 } else {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002026 if (!isVarArg && !isPPC64) {
2027 // Vectors go after all the nonvectors.
2028 CurArgOffset = VecArgOffset;
2029 VecArgOffset += 16;
2030 } else {
2031 // Vectors are aligned.
2032 ArgOffset = ((ArgOffset+15)/16)*16;
2033 CurArgOffset = ArgOffset;
2034 ArgOffset += 16;
Dale Johannesen896870b2008-03-12 00:49:20 +00002035 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002036 needsLoad = true;
2037 }
2038 break;
2039 }
Scott Michel91099d62009-02-17 22:15:04 +00002040
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 // We need to load the argument to a virtual register if we determined above
Chris Lattner60069452008-02-13 07:35:30 +00002042 // that we ran out of physical registers of the appropriate type.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002043 if (needsLoad) {
Chris Lattner60069452008-02-13 07:35:30 +00002044 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002045 CurArgOffset + (ArgSize - ObjSize),
David Greene6424ab92009-11-12 20:49:22 +00002046 isImmutable, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00002047 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman9178de12009-08-05 01:29:28 +00002048 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002049 }
Scott Michel91099d62009-02-17 22:15:04 +00002050
Dan Gohman9178de12009-08-05 01:29:28 +00002051 InVals.push_back(ArgVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002052 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002053
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002054 // Set the size that is at least reserved in caller of this function. Tail
2055 // call optimized function's reserved stack space needs to be aligned so that
2056 // taking the difference between two stack areas will result in an aligned
2057 // stack.
2058 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2059 // Add the Altivec parameters at the end, if needed.
2060 if (nAltivecParamsAtEnd) {
2061 MinReservedArea = ((MinReservedArea+15)/16)*16;
2062 MinReservedArea += 16*nAltivecParamsAtEnd;
2063 }
2064 MinReservedArea =
2065 std::max(MinReservedArea,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002066 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002067 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2068 getStackAlignment();
2069 unsigned AlignMask = TargetAlign-1;
2070 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2071 FI->setMinReservedArea(MinReservedArea);
2072
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 // If the function takes variable number of arguments, make a frame index for
2074 // the start of the first vararg value... for expansion of llvm.va_start.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 if (isVarArg) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00002076 int Depth = ArgOffset;
Scott Michel91099d62009-02-17 22:15:04 +00002077
Duncan Sands92c43912008-06-06 12:08:01 +00002078 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
David Greene6424ab92009-11-12 20:49:22 +00002079 Depth, true, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00002080 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00002081
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 // If this function is vararg, store any remaining integer argument regs
2083 // to their spots on the stack so that they may be loaded by deferencing the
2084 // result of va_next.
2085 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2086 unsigned VReg;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002087
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 if (isPPC64)
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002089 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002090 else
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002091 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092
Dan Gohman9178de12009-08-05 01:29:28 +00002093 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002094 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 MemOps.push_back(Store);
2096 // Increment the address by four for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00002097 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002098 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 }
Scott Michel91099d62009-02-17 22:15:04 +00002101
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002102 if (!MemOps.empty())
Dan Gohman9178de12009-08-05 01:29:28 +00002103 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002104 MVT::Other, &MemOps[0], MemOps.size());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002105
Dan Gohman9178de12009-08-05 01:29:28 +00002106 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107}
2108
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002109/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller386330d2009-07-03 06:47:08 +00002110/// linkage area for the Darwin ABI.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002111static unsigned
2112CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2113 bool isPPC64,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002114 bool isVarArg,
2115 unsigned CC,
Dan Gohman9178de12009-08-05 01:29:28 +00002116 const SmallVectorImpl<ISD::OutputArg>
2117 &Outs,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002118 unsigned &nAltivecParamsAtEnd) {
2119 // Count how many bytes are to be pushed on the stack, including the linkage
2120 // area, and parameter passing area. We start with 24/48 bytes, which is
2121 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller386330d2009-07-03 06:47:08 +00002122 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman9178de12009-08-05 01:29:28 +00002123 unsigned NumOps = Outs.size();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002124 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2125
2126 // Add up all the space actually used.
2127 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2128 // they all go in registers, but we must reserve stack space for them for
2129 // possible use by the caller. In varargs or 64-bit calls, parameters are
2130 // assigned stack space in order, with padding so Altivec parameters are
2131 // 16-byte aligned.
2132 nAltivecParamsAtEnd = 0;
2133 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00002134 SDValue Arg = Outs[i].Val;
2135 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Owen Andersonac9de032009-08-10 22:56:29 +00002136 EVT ArgVT = Arg.getValueType();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002137 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002138 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2139 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002140 if (!isVarArg && !isPPC64) {
2141 // Non-varargs Altivec parameters go after all the non-Altivec
2142 // parameters; handle those later so we know how much padding we need.
2143 nAltivecParamsAtEnd++;
2144 continue;
2145 }
2146 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2147 NumBytes = ((NumBytes+15)/16)*16;
2148 }
Dan Gohman9178de12009-08-05 01:29:28 +00002149 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002150 }
2151
2152 // Allow for Altivec parameters at the end, if needed.
2153 if (nAltivecParamsAtEnd) {
2154 NumBytes = ((NumBytes+15)/16)*16;
2155 NumBytes += 16*nAltivecParamsAtEnd;
2156 }
2157
2158 // The prolog code of the callee may store up to 8 GPR argument registers to
2159 // the stack, allowing va_start to index over them in memory if its varargs.
2160 // Because we cannot tell if this is needed on the caller side, we have to
2161 // conservatively assume that it is needed. As such, make sure we have at
2162 // least enough stack space for the caller to store the 8 GPRs.
2163 NumBytes = std::max(NumBytes,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002164 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002165
2166 // Tail call needs the stack to be aligned.
2167 if (CC==CallingConv::Fast && PerformTailCallOpt) {
2168 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2169 getStackAlignment();
2170 unsigned AlignMask = TargetAlign-1;
2171 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2172 }
2173
2174 return NumBytes;
2175}
2176
2177/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2178/// adjusted to accomodate the arguments for the tailcall.
2179static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
2180 unsigned ParamSize) {
2181
2182 if (!IsTailCall) return 0;
2183
2184 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2185 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2186 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2187 // Remember only if the new adjustement is bigger.
2188 if (SPDiff < FI->getTailCallSPDelta())
2189 FI->setTailCallSPDelta(SPDiff);
2190
2191 return SPDiff;
2192}
2193
Dan Gohman9178de12009-08-05 01:29:28 +00002194/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2195/// for tail call optimization. Targets which want to do tail call
2196/// optimization should implement this function.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002197bool
Dan Gohman9178de12009-08-05 01:29:28 +00002198PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002199 CallingConv::ID CalleeCC,
Dan Gohman9178de12009-08-05 01:29:28 +00002200 bool isVarArg,
2201 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002202 SelectionDAG& DAG) const {
2203 // Variable argument functions are not supported.
Dan Gohman9178de12009-08-05 01:29:28 +00002204 if (isVarArg)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002205 return false;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002206
Dan Gohman9178de12009-08-05 01:29:28 +00002207 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel5838baa2009-09-02 08:44:58 +00002208 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman9178de12009-08-05 01:29:28 +00002209 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2210 // Functions containing by val parameters are not supported.
2211 for (unsigned i = 0; i != Ins.size(); i++) {
2212 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2213 if (Flags.isByVal()) return false;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002214 }
Dan Gohman9178de12009-08-05 01:29:28 +00002215
2216 // Non PIC/GOT tail calls are supported.
2217 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2218 return true;
2219
2220 // At the moment we can only do local tail calls (in same module, hidden
2221 // or protected) if we are generating PIC.
2222 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2223 return G->getGlobal()->hasHiddenVisibility()
2224 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002225 }
2226
2227 return false;
2228}
2229
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002230/// isCallCompatibleAddress - Return the immediate to use if the specified
2231/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman8181bd12008-07-27 21:46:04 +00002232static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002233 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2234 if (!C) return 0;
Scott Michel91099d62009-02-17 22:15:04 +00002235
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002236 int Addr = C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002237 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2238 (Addr << 6 >> 6) != Addr)
2239 return 0; // Top 6 bits have to be sext of immediate.
Scott Michel91099d62009-02-17 22:15:04 +00002240
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002241 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greif1c80d112008-08-28 21:40:38 +00002242 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243}
2244
Dan Gohman089efff2008-05-13 00:00:25 +00002245namespace {
2246
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002247struct TailCallArgumentInfo {
Dan Gohman8181bd12008-07-27 21:46:04 +00002248 SDValue Arg;
2249 SDValue FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002250 int FrameIdx;
2251
2252 TailCallArgumentInfo() : FrameIdx(0) {}
2253};
2254
Dan Gohman089efff2008-05-13 00:00:25 +00002255}
2256
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002257/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2258static void
2259StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng174e2cf2009-10-18 18:16:27 +00002260 SDValue Chain,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002261 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesenea996922009-02-04 20:06:27 +00002262 SmallVector<SDValue, 8> &MemOpChains,
2263 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002264 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002265 SDValue Arg = TailCallArgs[i].Arg;
2266 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002267 int FI = TailCallArgs[i].FrameIdx;
2268 // Store relative to framepointer.
Dale Johannesenea996922009-02-04 20:06:27 +00002269 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Evan Cheng1f996572009-10-17 07:53:04 +00002270 PseudoSourceValue::getFixedStack(FI),
Dan Gohman1fc34bc2008-07-11 22:44:52 +00002271 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002272 }
2273}
2274
2275/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2276/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman8181bd12008-07-27 21:46:04 +00002277static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002278 MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00002279 SDValue Chain,
2280 SDValue OldRetAddr,
2281 SDValue OldFP,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002282 int SPDiff,
2283 bool isPPC64,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002284 bool isDarwinABI,
Dale Johannesenea996922009-02-04 20:06:27 +00002285 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002286 if (SPDiff) {
2287 // Calculate the new stack slot for the return address.
2288 int SlotSize = isPPC64 ? 8 : 4;
2289 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002290 isDarwinABI);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002291 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
David Greene6424ab92009-11-12 20:49:22 +00002292 NewRetAddrLoc,
2293 true, false);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002294 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00002295 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesenea996922009-02-04 20:06:27 +00002296 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Evan Cheng1f996572009-10-17 07:53:04 +00002297 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002298
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002299 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2300 // slot as the FP is never overwritten.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002301 if (isDarwinABI) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002302 int NewFPLoc =
Tilmann Scheller386330d2009-07-03 06:47:08 +00002303 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene6424ab92009-11-12 20:49:22 +00002304 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
2305 true, false);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002306 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2307 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Evan Cheng1f996572009-10-17 07:53:04 +00002308 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002309 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002310 }
2311 return Chain;
2312}
2313
2314/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2315/// the position of the argument.
2316static void
2317CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman8181bd12008-07-27 21:46:04 +00002318 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002319 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2320 int Offset = ArgOffset + SPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00002321 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
David Greene6424ab92009-11-12 20:49:22 +00002322 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true,false);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002323 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00002324 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002325 TailCallArgumentInfo Info;
2326 Info.Arg = Arg;
2327 Info.FrameIdxOp = FIN;
2328 Info.FrameIdx = FI;
2329 TailCallArguments.push_back(Info);
2330}
2331
2332/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2333/// stack slot. Returns the chain as result and the loaded frame pointers in
2334/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman8181bd12008-07-27 21:46:04 +00002335SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesenea996922009-02-04 20:06:27 +00002336 int SPDiff,
2337 SDValue Chain,
2338 SDValue &LROpOut,
2339 SDValue &FPOpOut,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002340 bool isDarwinABI,
Dale Johannesenea996922009-02-04 20:06:27 +00002341 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002342 if (SPDiff) {
2343 // Load the LR and FP stack slot for later adjusting.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002344 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002345 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesenea996922009-02-04 20:06:27 +00002346 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002347 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002348
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002349 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2350 // slot as the FP is never overwritten.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002351 if (isDarwinABI) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002352 FPOpOut = getFramePointerFrameIndex(DAG);
2353 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
2354 Chain = SDValue(FPOpOut.getNode(), 1);
2355 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002356 }
2357 return Chain;
2358}
2359
Dale Johannesen8be83a72008-03-04 23:17:14 +00002360/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michel91099d62009-02-17 22:15:04 +00002361/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen8be83a72008-03-04 23:17:14 +00002362/// specified by the specific parameter attribute. The copy will be passed as
2363/// a byval function parameter.
2364/// Sometimes what we are copying is the end of a larger object, the part that
2365/// does not fit in registers.
Scott Michel91099d62009-02-17 22:15:04 +00002366static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00002367CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00002368 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002369 DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002370 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesene234ef92009-02-04 01:17:06 +00002371 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2372 false, NULL, 0, NULL, 0);
Dale Johannesen8be83a72008-03-04 23:17:14 +00002373}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002374
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002375/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2376/// tail calls.
2377static void
Dan Gohman8181bd12008-07-27 21:46:04 +00002378LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2379 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002380 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00002381 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002382 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2383 DebugLoc dl) {
Owen Andersonac9de032009-08-10 22:56:29 +00002384 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002385 if (!isTailCall) {
2386 if (isVector) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002387 SDValue StackPtr;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002388 if (isPPC64)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002389 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002390 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002391 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesenea996922009-02-04 20:06:27 +00002392 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002393 DAG.getConstant(ArgOffset, PtrVT));
2394 }
Dale Johannesenea996922009-02-04 20:06:27 +00002395 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002396 // Calculate and remember argument location.
2397 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2398 TailCallArguments);
2399}
2400
Tilmann Scheller386330d2009-07-03 06:47:08 +00002401static
2402void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2403 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2404 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2405 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2406 MachineFunction &MF = DAG.getMachineFunction();
2407
2408 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2409 // might overwrite each other in case of tail call optimization.
2410 SmallVector<SDValue, 8> MemOpChains2;
2411 // Do not flag preceeding copytoreg stuff together with the following stuff.
2412 InFlag = SDValue();
2413 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2414 MemOpChains2, dl);
2415 if (!MemOpChains2.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002416 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002417 &MemOpChains2[0], MemOpChains2.size());
2418
2419 // Store the return address to the appropriate stack slot.
2420 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2421 isPPC64, isDarwinABI, dl);
2422
2423 // Emit callseq_end just before tailcall node.
2424 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2425 DAG.getIntPtrConstant(0, true), InFlag);
2426 InFlag = Chain.getValue(1);
2427}
2428
2429static
2430unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2431 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2432 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersonac9de032009-08-10 22:56:29 +00002433 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002434 bool isSVR4ABI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002435 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002436 NodeTys.push_back(MVT::Other); // Returns a chain
2437 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002438
2439 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2440
2441 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2442 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2443 // node so that legalize doesn't hack it.
2444 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2445 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2446 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2447 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2448 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2449 // If this is an absolute destination address, use the munged value.
2450 Callee = SDValue(Dest, 0);
2451 else {
2452 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2453 // to do the call, we can't use PPCISD::CALL.
2454 SDValue MTCTROps[] = {Chain, Callee, InFlag};
2455 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2456 2 + (InFlag.getNode() != 0));
2457 InFlag = Chain.getValue(1);
2458
2459 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002460 NodeTys.push_back(MVT::Other);
2461 NodeTys.push_back(MVT::Flag);
Tilmann Scheller386330d2009-07-03 06:47:08 +00002462 Ops.push_back(Chain);
2463 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2464 Callee.setNode(0);
2465 // Add CTR register as callee so a bctr can be emitted later.
2466 if (isTailCall)
2467 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2468 }
2469
2470 // If this is a direct call, pass the chain and the callee.
2471 if (Callee.getNode()) {
2472 Ops.push_back(Chain);
2473 Ops.push_back(Callee);
2474 }
2475 // If this is a tail call add stack pointer delta.
2476 if (isTailCall)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002477 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller386330d2009-07-03 06:47:08 +00002478
2479 // Add argument registers to the end of the list so that they are known live
2480 // into the call.
2481 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2482 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2483 RegsToPass[i].second.getValueType()));
2484
2485 return CallOpc;
2486}
2487
Dan Gohman9178de12009-08-05 01:29:28 +00002488SDValue
2489PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002490 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002491 const SmallVectorImpl<ISD::InputArg> &Ins,
2492 DebugLoc dl, SelectionDAG &DAG,
2493 SmallVectorImpl<SDValue> &InVals) {
2494
Tilmann Scheller386330d2009-07-03 06:47:08 +00002495 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00002496 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2497 RVLocs, *DAG.getContext());
2498 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller386330d2009-07-03 06:47:08 +00002499
2500 // Copy all of the result registers out of their specified physreg.
2501 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2502 CCValAssign &VA = RVLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00002503 EVT VT = VA.getValVT();
Tilmann Scheller386330d2009-07-03 06:47:08 +00002504 assert(VA.isRegLoc() && "Can only return in registers!");
2505 Chain = DAG.getCopyFromReg(Chain, dl,
2506 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00002507 InVals.push_back(Chain.getValue(0));
Tilmann Scheller386330d2009-07-03 06:47:08 +00002508 InFlag = Chain.getValue(2);
2509 }
2510
Dan Gohman9178de12009-08-05 01:29:28 +00002511 return Chain;
Tilmann Scheller386330d2009-07-03 06:47:08 +00002512}
2513
Dan Gohman9178de12009-08-05 01:29:28 +00002514SDValue
Sandeep Patel5838baa2009-09-02 08:44:58 +00002515PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2516 bool isTailCall, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002517 SelectionDAG &DAG,
2518 SmallVector<std::pair<unsigned, SDValue>, 8>
2519 &RegsToPass,
2520 SDValue InFlag, SDValue Chain,
2521 SDValue &Callee,
2522 int SPDiff, unsigned NumBytes,
2523 const SmallVectorImpl<ISD::InputArg> &Ins,
2524 SmallVectorImpl<SDValue> &InVals) {
Owen Andersonac9de032009-08-10 22:56:29 +00002525 std::vector<EVT> NodeTys;
Tilmann Scheller386330d2009-07-03 06:47:08 +00002526 SmallVector<SDValue, 8> Ops;
2527 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2528 isTailCall, RegsToPass, Ops, NodeTys,
Dan Gohman9178de12009-08-05 01:29:28 +00002529 PPCSubTarget.isSVR4ABI());
Tilmann Scheller386330d2009-07-03 06:47:08 +00002530
2531 // When performing tail call optimization the callee pops its arguments off
2532 // the stack. Account for this here so these bytes can be pushed back on in
2533 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2534 int BytesCalleePops =
Dan Gohman9178de12009-08-05 01:29:28 +00002535 (CallConv==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
Tilmann Scheller386330d2009-07-03 06:47:08 +00002536
2537 if (InFlag.getNode())
2538 Ops.push_back(InFlag);
2539
2540 // Emit tail call.
2541 if (isTailCall) {
Dan Gohman9178de12009-08-05 01:29:28 +00002542 // If this is the first return lowered for this function, add the regs
2543 // to the liveout set for the function.
2544 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2545 SmallVector<CCValAssign, 16> RVLocs;
2546 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2547 *DAG.getContext());
2548 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2549 for (unsigned i = 0; i != RVLocs.size(); ++i)
2550 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2551 }
2552
2553 assert(((Callee.getOpcode() == ISD::Register &&
2554 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2555 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2556 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2557 isa<ConstantSDNode>(Callee)) &&
2558 "Expecting an global address, external symbol, absolute value or register");
2559
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002560 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller386330d2009-07-03 06:47:08 +00002561 }
2562
2563 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2564 InFlag = Chain.getValue(1);
2565
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002566 // Add a NOP immediately after the branch instruction when using the 64-bit
2567 // SVR4 ABI. At link time, if caller and callee are in a different module and
2568 // thus have a different TOC, the call will be replaced with a call to a stub
2569 // function which saves the current TOC, loads the TOC of the callee and
2570 // branches to the callee. The NOP will be replaced with a load instruction
2571 // which restores the TOC of the caller from the TOC save slot of the current
2572 // stack frame. If caller and callee belong to the same module (and have the
2573 // same TOC), the NOP will remain unchanged.
2574 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
2575 // Insert NOP.
2576 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2577 }
2578
Tilmann Scheller386330d2009-07-03 06:47:08 +00002579 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2580 DAG.getIntPtrConstant(BytesCalleePops, true),
2581 InFlag);
Dan Gohman9178de12009-08-05 01:29:28 +00002582 if (!Ins.empty())
Tilmann Scheller386330d2009-07-03 06:47:08 +00002583 InFlag = Chain.getValue(1);
2584
Dan Gohman9178de12009-08-05 01:29:28 +00002585 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2586 Ins, dl, DAG, InVals);
Tilmann Scheller386330d2009-07-03 06:47:08 +00002587}
2588
Dan Gohman9178de12009-08-05 01:29:28 +00002589SDValue
2590PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002591 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002592 bool isTailCall,
2593 const SmallVectorImpl<ISD::OutputArg> &Outs,
2594 const SmallVectorImpl<ISD::InputArg> &Ins,
2595 DebugLoc dl, SelectionDAG &DAG,
2596 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002597 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman9178de12009-08-05 01:29:28 +00002598 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
2599 isTailCall, Outs, Ins,
2600 dl, DAG, InVals);
2601 } else {
2602 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2603 isTailCall, Outs, Ins,
2604 dl, DAG, InVals);
2605 }
2606}
2607
2608SDValue
2609PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002610 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002611 bool isTailCall,
2612 const SmallVectorImpl<ISD::OutputArg> &Outs,
2613 const SmallVectorImpl<ISD::InputArg> &Ins,
2614 DebugLoc dl, SelectionDAG &DAG,
2615 SmallVectorImpl<SDValue> &InVals) {
2616 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002617 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman9178de12009-08-05 01:29:28 +00002618
2619 assert((!isTailCall ||
2620 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
2621 "IsEligibleForTailCallOptimization missed a case!");
2622
2623 assert((CallConv == CallingConv::C ||
2624 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002625
Owen Andersonac9de032009-08-10 22:56:29 +00002626 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002627 unsigned PtrByteSize = 4;
2628
2629 MachineFunction &MF = DAG.getMachineFunction();
2630
2631 // Mark this function as potentially containing a function that contains a
2632 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2633 // and restoring the callers stack pointer in this functions epilog. This is
2634 // done because by tail calling the called function might overwrite the value
2635 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman9178de12009-08-05 01:29:28 +00002636 if (PerformTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002637 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2638
2639 // Count how many bytes are to be pushed on the stack, including the linkage
2640 // area, parameter list area and the part of the local variable space which
2641 // contains copies of aggregates which are passed by value.
2642
2643 // Assign locations to all of the outgoing arguments.
2644 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00002645 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2646 ArgLocs, *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002647
2648 // Reserve space for the linkage area on the stack.
2649 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2650
2651 if (isVarArg) {
2652 // Handle fixed and variable vector arguments differently.
2653 // Fixed vector arguments go into registers as long as registers are
2654 // available. Variable vector arguments always go into memory.
Dan Gohman9178de12009-08-05 01:29:28 +00002655 unsigned NumArgs = Outs.size();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002656
2657 for (unsigned i = 0; i != NumArgs; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +00002658 EVT ArgVT = Outs[i].Val.getValueType();
Dan Gohman9178de12009-08-05 01:29:28 +00002659 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002660 bool Result;
2661
Dan Gohman9178de12009-08-05 01:29:28 +00002662 if (Outs[i].IsFixed) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002663 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2664 CCInfo);
2665 } else {
2666 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2667 ArgFlags, CCInfo);
2668 }
2669
2670 if (Result) {
Edwin Török4d9756a2009-07-08 20:53:28 +00002671#ifndef NDEBUG
Chris Lattner397f4562009-08-23 06:03:38 +00002672 errs() << "Call operand #" << i << " has unhandled type "
Owen Andersonac9de032009-08-10 22:56:29 +00002673 << ArgVT.getEVTString() << "\n";
Edwin Török4d9756a2009-07-08 20:53:28 +00002674#endif
Edwin Törökbd448e32009-07-14 16:55:14 +00002675 llvm_unreachable(0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002676 }
2677 }
2678 } else {
2679 // All arguments are treated the same.
Dan Gohman9178de12009-08-05 01:29:28 +00002680 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002681 }
2682
2683 // Assign locations to all of the outgoing aggregate by value arguments.
2684 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00002685 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Anderson175b6542009-07-22 00:24:57 +00002686 *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002687
2688 // Reserve stack space for the allocations in CCInfo.
2689 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2690
Dan Gohman9178de12009-08-05 01:29:28 +00002691 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002692
2693 // Size of the linkage area, parameter list area and the part of the local
2694 // space variable where copies of aggregates which are passed by value are
2695 // stored.
2696 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2697
2698 // Calculate by how many bytes the stack has to be adjusted in case of tail
2699 // call optimization.
2700 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2701
2702 // Adjust the stack pointer for the new arguments...
2703 // These operations are automatically eliminated by the prolog/epilog pass
2704 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2705 SDValue CallSeqStart = Chain;
2706
2707 // Load the return address and frame pointer so it can be moved somewhere else
2708 // later.
2709 SDValue LROp, FPOp;
2710 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2711 dl);
2712
2713 // Set up a copy of the stack pointer for use loading and storing any
2714 // arguments that may not fit in the registers available for argument
2715 // passing.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002716 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002717
2718 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2719 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2720 SmallVector<SDValue, 8> MemOpChains;
2721
2722 // Walk the register/memloc assignments, inserting copies/loads.
2723 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2724 i != e;
2725 ++i) {
2726 CCValAssign &VA = ArgLocs[i];
Dan Gohman9178de12009-08-05 01:29:28 +00002727 SDValue Arg = Outs[i].Val;
2728 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002729
2730 if (Flags.isByVal()) {
2731 // Argument is an aggregate which is passed by value, thus we need to
2732 // create a copy of it in the local variable space of the current stack
2733 // frame (which is the stack frame of the caller) and pass the address of
2734 // this copy to the callee.
2735 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2736 CCValAssign &ByValVA = ByValArgLocs[j++];
2737 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2738
2739 // Memory reserved in the local variable space of the callers stack frame.
2740 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2741
2742 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2743 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2744
2745 // Create a copy of the argument in the local area of the current
2746 // stack frame.
2747 SDValue MemcpyCall =
2748 CreateCopyOfByValArgument(Arg, PtrOff,
2749 CallSeqStart.getNode()->getOperand(0),
2750 Flags, DAG, dl);
2751
2752 // This must go outside the CALLSEQ_START..END.
2753 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2754 CallSeqStart.getNode()->getOperand(1));
2755 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2756 NewCallSeqStart.getNode());
2757 Chain = CallSeqStart = NewCallSeqStart;
2758
2759 // Pass the address of the aggregate copy on the stack either in a
2760 // physical register or in the parameter list area of the current stack
2761 // frame to the callee.
2762 Arg = PtrOff;
2763 }
2764
2765 if (VA.isRegLoc()) {
2766 // Put argument in a physical register.
2767 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2768 } else {
2769 // Put argument in the parameter list area of the current stack frame.
2770 assert(VA.isMemLoc());
2771 unsigned LocMemOffset = VA.getLocMemOffset();
2772
2773 if (!isTailCall) {
2774 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2775 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2776
2777 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2778 PseudoSourceValue::getStack(), LocMemOffset));
2779 } else {
2780 // Calculate and remember argument location.
2781 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2782 TailCallArguments);
2783 }
2784 }
2785 }
2786
2787 if (!MemOpChains.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002788 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002789 &MemOpChains[0], MemOpChains.size());
2790
2791 // Build a sequence of copy-to-reg nodes chained together with token chain
2792 // and flag operands which copy the outgoing args into the appropriate regs.
2793 SDValue InFlag;
2794 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2795 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2796 RegsToPass[i].second, InFlag);
2797 InFlag = Chain.getValue(1);
2798 }
2799
2800 // Set CR6 to true if this is a vararg call.
2801 if (isVarArg) {
Dan Gohman61fda0d2009-09-25 18:54:59 +00002802 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002803 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2804 InFlag = Chain.getValue(1);
2805 }
2806
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002807 if (isTailCall) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00002808 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2809 false, TailCallArguments);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002810 }
2811
Dan Gohman9178de12009-08-05 01:29:28 +00002812 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2813 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2814 Ins, InVals);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002815}
2816
Dan Gohman9178de12009-08-05 01:29:28 +00002817SDValue
2818PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002819 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002820 bool isTailCall,
2821 const SmallVectorImpl<ISD::OutputArg> &Outs,
2822 const SmallVectorImpl<ISD::InputArg> &Ins,
2823 DebugLoc dl, SelectionDAG &DAG,
2824 SmallVectorImpl<SDValue> &InVals) {
2825
2826 unsigned NumOps = Outs.size();
Scott Michel91099d62009-02-17 22:15:04 +00002827
Owen Andersonac9de032009-08-10 22:56:29 +00002828 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002829 bool isPPC64 = PtrVT == MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002830 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00002831
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002832 MachineFunction &MF = DAG.getMachineFunction();
2833
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002834 // Mark this function as potentially containing a function that contains a
2835 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2836 // and restoring the callers stack pointer in this functions epilog. This is
2837 // done because by tail calling the called function might overwrite the value
2838 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman9178de12009-08-05 01:29:28 +00002839 if (PerformTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002840 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2841
2842 unsigned nAltivecParamsAtEnd = 0;
2843
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002844 // Count how many bytes are to be pushed on the stack, including the linkage
2845 // area, and parameter passing area. We start with 24/48 bytes, which is
2846 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002847 unsigned NumBytes =
Dan Gohman9178de12009-08-05 01:29:28 +00002848 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
2849 Outs,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002850 nAltivecParamsAtEnd);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002851
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002852 // Calculate by how many bytes the stack has to be adjusted in case of tail
2853 // call optimization.
2854 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michel91099d62009-02-17 22:15:04 +00002855
Dan Gohman9178de12009-08-05 01:29:28 +00002856 // To protect arguments on the stack from being clobbered in a tail call,
2857 // force all the loads to happen before doing any other lowering.
2858 if (isTailCall)
2859 Chain = DAG.getStackArgumentTokenFactor(Chain);
2860
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002861 // Adjust the stack pointer for the new arguments...
2862 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnerfe5d4022008-10-11 22:08:30 +00002863 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman8181bd12008-07-27 21:46:04 +00002864 SDValue CallSeqStart = Chain;
Scott Michel91099d62009-02-17 22:15:04 +00002865
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002866 // Load the return address and frame pointer so it can be move somewhere else
2867 // later.
Dan Gohman8181bd12008-07-27 21:46:04 +00002868 SDValue LROp, FPOp;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002869 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2870 dl);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002871
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002872 // Set up a copy of the stack pointer for use loading and storing any
2873 // arguments that may not fit in the registers available for argument
2874 // passing.
Dan Gohman8181bd12008-07-27 21:46:04 +00002875 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876 if (isPPC64)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002877 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002878 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002879 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +00002880
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002881 // Figure out which arguments are going to go in registers, and which in
2882 // memory. Also, if this is a vararg function, floating point operations
2883 // must be stored to our stack, and loaded into integer regs as well, if
2884 // any integer regs are available for argument passing.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002885 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002886 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michel91099d62009-02-17 22:15:04 +00002887
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888 static const unsigned GPR_32[] = { // 32-bit registers.
2889 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2890 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2891 };
2892 static const unsigned GPR_64[] = { // 64-bit registers.
2893 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2894 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2895 };
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002896 static const unsigned *FPR = GetFPR();
Scott Michel91099d62009-02-17 22:15:04 +00002897
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002898 static const unsigned VR[] = {
2899 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2900 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2901 };
Owen Anderson1636de92007-09-07 04:06:50 +00002902 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller386330d2009-07-03 06:47:08 +00002903 const unsigned NumFPRs = 13;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002904 const unsigned NumVRs = array_lengthof(VR);
Scott Michel91099d62009-02-17 22:15:04 +00002905
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2907
Tilmann Scheller386330d2009-07-03 06:47:08 +00002908 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002909 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2910
Dan Gohman8181bd12008-07-27 21:46:04 +00002911 SmallVector<SDValue, 8> MemOpChains;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002912 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00002913 SDValue Arg = Outs[i].Val;
2914 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002915
2916 // PtrOff will be used to store the current argument to the stack if a
2917 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00002918 SDValue PtrOff;
Scott Michel91099d62009-02-17 22:15:04 +00002919
Tilmann Scheller386330d2009-07-03 06:47:08 +00002920 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002922 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002923
2924 // On PPC64, promote integers to 64-bit values.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002925 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsc93fae32008-03-21 09:14:45 +00002926 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2927 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002928 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002929 }
Dale Johannesen8be83a72008-03-04 23:17:14 +00002930
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002931 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sandsc93fae32008-03-21 09:14:45 +00002932 if (Flags.isByVal()) {
2933 unsigned Size = Flags.getByValSize();
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002934 if (Size==1 || Size==2) {
2935 // Very small objects are passed right-justified.
2936 // Everything else is passed left-justified.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002937 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002938 if (GPR_idx != NumGPRs) {
Scott Michel91099d62009-02-17 22:15:04 +00002939 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002940 NULL, 0, VT);
2941 MemOpChains.push_back(Load.getValue(1));
2942 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller386330d2009-07-03 06:47:08 +00002943
2944 ArgOffset += PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002945 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +00002946 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002947 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman8181bd12008-07-27 21:46:04 +00002948 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michel91099d62009-02-17 22:15:04 +00002949 CallSeqStart.getNode()->getOperand(0),
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002950 Flags, DAG, dl);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002951 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00002952 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00002953 CallSeqStart.getNode()->getOperand(1));
Gabor Greife9f7f582008-08-31 15:37:04 +00002954 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2955 NewCallSeqStart.getNode());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002956 Chain = CallSeqStart = NewCallSeqStart;
2957 ArgOffset += PtrByteSize;
2958 }
2959 continue;
2960 }
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002961 // Copy entire object into memory. There are cases where gcc-generated
2962 // code assumes it is there, even if it could be put entirely into
2963 // registers. (This is not what the doc says.)
Dan Gohman8181bd12008-07-27 21:46:04 +00002964 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michel91099d62009-02-17 22:15:04 +00002965 CallSeqStart.getNode()->getOperand(0),
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002966 Flags, DAG, dl);
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002967 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00002968 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00002969 CallSeqStart.getNode()->getOperand(1));
2970 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002971 Chain = CallSeqStart = NewCallSeqStart;
2972 // And copy the pieces of it that fit into registers.
Dale Johannesen8be83a72008-03-04 23:17:14 +00002973 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002974 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002975 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen8be83a72008-03-04 23:17:14 +00002976 if (GPR_idx != NumGPRs) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002977 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen7a7aa102008-03-05 23:31:27 +00002978 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen8be83a72008-03-04 23:17:14 +00002979 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller386330d2009-07-03 06:47:08 +00002980 ArgOffset += PtrByteSize;
Dale Johannesen8be83a72008-03-04 23:17:14 +00002981 } else {
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002982 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002983 break;
Dale Johannesen8be83a72008-03-04 23:17:14 +00002984 }
2985 }
2986 continue;
2987 }
2988
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002989 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002990 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002991 case MVT::i32:
2992 case MVT::i64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002993 if (GPR_idx != NumGPRs) {
2994 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
2995 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002996 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2997 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002998 TailCallArguments, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002999 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00003000 ArgOffset += PtrByteSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003001 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003002 case MVT::f32:
3003 case MVT::f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003004 if (FPR_idx != NumFPRs) {
3005 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3006
3007 if (isVarArg) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003008 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003009 MemOpChains.push_back(Store);
3010
3011 // Float varargs are always shadowed in available integer registers
3012 if (GPR_idx != NumGPRs) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003013 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003014 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller386330d2009-07-03 06:47:08 +00003015 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003016 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003017 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman8181bd12008-07-27 21:46:04 +00003018 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003019 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3020 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003021 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller386330d2009-07-03 06:47:08 +00003022 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003023 }
3024 } else {
3025 // If we have any FPRs remaining, we may also have GPRs remaining.
3026 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3027 // GPRs.
Tilmann Scheller386330d2009-07-03 06:47:08 +00003028 if (GPR_idx != NumGPRs)
3029 ++GPR_idx;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003030 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller386330d2009-07-03 06:47:08 +00003031 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3032 ++GPR_idx;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003033 }
3034 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003035 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3036 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003037 TailCallArguments, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003038 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00003039 if (isPPC64)
3040 ArgOffset += 8;
3041 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003042 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003043 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003044 case MVT::v4f32:
3045 case MVT::v4i32:
3046 case MVT::v8i16:
3047 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003048 if (isVarArg) {
3049 // These go aligned on the stack, or in the corresponding R registers
Scott Michel91099d62009-02-17 22:15:04 +00003050 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003051 // V registers; in fact gcc does this only for arguments that are
3052 // prototyped, not for those that match the ... We do it for all
3053 // arguments, seems to work.
3054 while (ArgOffset % 16 !=0) {
3055 ArgOffset += PtrByteSize;
3056 if (GPR_idx != NumGPRs)
3057 GPR_idx++;
3058 }
3059 // We could elide this store in the case where the object fits
3060 // entirely in R registers. Maybe later.
Scott Michel91099d62009-02-17 22:15:04 +00003061 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003062 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003063 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003064 MemOpChains.push_back(Store);
3065 if (VR_idx != NumVRs) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003066 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003067 MemOpChains.push_back(Load.getValue(1));
3068 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3069 }
3070 ArgOffset += 16;
3071 for (unsigned i=0; i<16; i+=PtrByteSize) {
3072 if (GPR_idx == NumGPRs)
3073 break;
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003074 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003075 DAG.getConstant(i, PtrVT));
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003076 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003077 MemOpChains.push_back(Load.getValue(1));
3078 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3079 }
3080 break;
3081 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003082
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003083 // Non-varargs Altivec params generally go in registers, but have
3084 // stack space allocated at the end.
3085 if (VR_idx != NumVRs) {
3086 // Doesn't have GPR space allocated.
3087 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3088 } else if (nAltivecParamsAtEnd==0) {
3089 // We are emitting Altivec params in order.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003090 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3091 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003092 TailCallArguments, dl);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003093 ArgOffset += 16;
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003094 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003095 break;
3096 }
3097 }
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003098 // If all Altivec parameters fit in registers, as they usually do,
3099 // they get stack space following the non-Altivec parameters. We
3100 // don't track this here because nobody below needs it.
3101 // If there are more Altivec parameters than fit in registers emit
3102 // the stores here.
3103 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3104 unsigned j = 0;
3105 // Offset is aligned; skip 1st 12 params which go in V registers.
3106 ArgOffset = ((ArgOffset+15)/16)*16;
3107 ArgOffset += 12*16;
3108 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00003109 SDValue Arg = Outs[i].Val;
Owen Andersonac9de032009-08-10 22:56:29 +00003110 EVT ArgType = Arg.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003111 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3112 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003113 if (++j > NumVRs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003114 SDValue PtrOff;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003115 // We are emitting Altivec params in order.
3116 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3117 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003118 TailCallArguments, dl);
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003119 ArgOffset += 16;
3120 }
3121 }
3122 }
3123 }
3124
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003125 if (!MemOpChains.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003126 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003127 &MemOpChains[0], MemOpChains.size());
Scott Michel91099d62009-02-17 22:15:04 +00003128
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003129 // Build a sequence of copy-to-reg nodes chained together with token chain
3130 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00003131 SDValue InFlag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003132 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00003133 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003134 RegsToPass[i].second, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003135 InFlag = Chain.getValue(1);
3136 }
Scott Michel91099d62009-02-17 22:15:04 +00003137
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003138 if (isTailCall) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00003139 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3140 FPOp, true, TailCallArguments);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003141 }
3142
Dan Gohman9178de12009-08-05 01:29:28 +00003143 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3144 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3145 Ins, InVals);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003146}
3147
Dan Gohman9178de12009-08-05 01:29:28 +00003148SDValue
3149PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00003150 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00003151 const SmallVectorImpl<ISD::OutputArg> &Outs,
3152 DebugLoc dl, SelectionDAG &DAG) {
3153
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003154 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00003155 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3156 RVLocs, *DAG.getContext());
3157 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michel91099d62009-02-17 22:15:04 +00003158
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003159 // If this is the first return lowered for this function, add the regs to the
3160 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00003161 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003162 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00003163 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003164 }
3165
Dan Gohman8181bd12008-07-27 21:46:04 +00003166 SDValue Flag;
Scott Michel91099d62009-02-17 22:15:04 +00003167
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003168 // Copy the result values into the output registers.
3169 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3170 CCValAssign &VA = RVLocs[i];
3171 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michel91099d62009-02-17 22:15:04 +00003172 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman9178de12009-08-05 01:29:28 +00003173 Outs[i].Val, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003174 Flag = Chain.getValue(1);
3175 }
3176
Gabor Greif1c80d112008-08-28 21:40:38 +00003177 if (Flag.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003178 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003179 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003180 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003181}
3182
Dan Gohman8181bd12008-07-27 21:46:04 +00003183SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003184 const PPCSubtarget &Subtarget) {
3185 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003186 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00003187
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003188 // Get the corect type for pointers.
Owen Andersonac9de032009-08-10 22:56:29 +00003189 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003190
3191 // Construct the stack pointer operand.
3192 bool IsPPC64 = Subtarget.isPPC64();
3193 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003194 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003195
3196 // Get the operands for the STACKRESTORE.
Dan Gohman8181bd12008-07-27 21:46:04 +00003197 SDValue Chain = Op.getOperand(0);
3198 SDValue SaveSP = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00003199
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003200 // Load the old link SP.
Dale Johannesenea996922009-02-04 20:06:27 +00003201 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michel91099d62009-02-17 22:15:04 +00003202
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003203 // Restore the stack pointer.
Dale Johannesenea996922009-02-04 20:06:27 +00003204 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michel91099d62009-02-17 22:15:04 +00003205
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003206 // Store the old link SP.
Dale Johannesenea996922009-02-04 20:06:27 +00003207 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003208}
3209
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003210
3211
Dan Gohman8181bd12008-07-27 21:46:04 +00003212SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003213PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003214 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003215 bool IsPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller386330d2009-07-03 06:47:08 +00003216 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersonac9de032009-08-10 22:56:29 +00003217 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003218
3219 // Get current frame pointer save index. The users of this index will be
3220 // primarily DYNALLOC instructions.
3221 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3222 int RASI = FI->getReturnAddrSaveIndex();
3223
3224 // If the frame pointer save index hasn't been defined yet.
3225 if (!RASI) {
3226 // Find out what the fix offset of the frame pointer save area.
Tilmann Scheller386330d2009-07-03 06:47:08 +00003227 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isDarwinABI);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003228 // Allocate the frame index for frame pointer save area.
David Greene6424ab92009-11-12 20:49:22 +00003229 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset,
3230 true, false);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003231 // Save the result.
3232 FI->setReturnAddrSaveIndex(RASI);
3233 }
3234 return DAG.getFrameIndex(RASI, PtrVT);
3235}
3236
Dan Gohman8181bd12008-07-27 21:46:04 +00003237SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003238PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3239 MachineFunction &MF = DAG.getMachineFunction();
3240 bool IsPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller386330d2009-07-03 06:47:08 +00003241 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersonac9de032009-08-10 22:56:29 +00003242 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003243
3244 // Get current frame pointer save index. The users of this index will be
3245 // primarily DYNALLOC instructions.
3246 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3247 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003248
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003249 // If the frame pointer save index hasn't been defined yet.
3250 if (!FPSI) {
3251 // Find out what the fix offset of the frame pointer save area.
Tilmann Scheller386330d2009-07-03 06:47:08 +00003252 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64,
3253 isDarwinABI);
Scott Michel91099d62009-02-17 22:15:04 +00003254
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003255 // Allocate the frame index for frame pointer save area.
David Greene6424ab92009-11-12 20:49:22 +00003256 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset,
3257 true, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003258 // Save the result.
Scott Michel91099d62009-02-17 22:15:04 +00003259 FI->setFramePointerSaveIndex(FPSI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003260 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003261 return DAG.getFrameIndex(FPSI, PtrVT);
3262}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003263
Dan Gohman8181bd12008-07-27 21:46:04 +00003264SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003265 SelectionDAG &DAG,
3266 const PPCSubtarget &Subtarget) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003267 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00003268 SDValue Chain = Op.getOperand(0);
3269 SDValue Size = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00003270 DebugLoc dl = Op.getDebugLoc();
3271
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272 // Get the corect type for pointers.
Owen Andersonac9de032009-08-10 22:56:29 +00003273 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003274 // Negate the size.
Dale Johannesen175fdef2009-02-06 21:50:26 +00003275 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003276 DAG.getConstant(0, PtrVT), Size);
3277 // Construct a node for the frame pointer save index.
Dan Gohman8181bd12008-07-27 21:46:04 +00003278 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003279 // Build a DYNALLOC node.
Dan Gohman8181bd12008-07-27 21:46:04 +00003280 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003281 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003282 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003283}
3284
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003285/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3286/// possible.
Dan Gohman8181bd12008-07-27 21:46:04 +00003287SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003288 // Not FP? Not a fsel.
Duncan Sands92c43912008-06-06 12:08:01 +00003289 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3290 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman51c4ad02009-05-28 04:31:08 +00003291 return Op;
Scott Michel91099d62009-02-17 22:15:04 +00003292
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003293 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michel91099d62009-02-17 22:15:04 +00003294
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003295 // Cannot handle SETEQ/SETNE.
Eli Friedman51c4ad02009-05-28 04:31:08 +00003296 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michel91099d62009-02-17 22:15:04 +00003297
Owen Andersonac9de032009-08-10 22:56:29 +00003298 EVT ResVT = Op.getValueType();
3299 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003300 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3301 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003302 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00003303
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003304 // If the RHS of the comparison is a 0.0, we don't need to do the
3305 // subtraction at all.
3306 if (isFloatingPointZero(RHS))
3307 switch (CC) {
3308 default: break; // SETUO etc aren't handled by fsel.
3309 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003310 case ISD::SETLT:
3311 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003312 case ISD::SETOGE:
3313 case ISD::SETGE:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003314 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3315 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003316 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003317 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003318 case ISD::SETGT:
3319 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003320 case ISD::SETOLE:
3321 case ISD::SETLE:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003322 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3323 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003324 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003325 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003326 }
Scott Michel91099d62009-02-17 22:15:04 +00003327
Dan Gohman8181bd12008-07-27 21:46:04 +00003328 SDValue Cmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003329 switch (CC) {
3330 default: break; // SETUO etc aren't handled by fsel.
3331 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003332 case ISD::SETLT:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003333 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003334 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3335 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003336 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003337 case ISD::SETOGE:
3338 case ISD::SETGE:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003339 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003340 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3341 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003342 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003343 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003344 case ISD::SETGT:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003345 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003346 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3347 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003348 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003349 case ISD::SETOLE:
3350 case ISD::SETLE:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003351 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003352 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3353 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003354 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003355 }
Eli Friedman51c4ad02009-05-28 04:31:08 +00003356 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003357}
3358
Chris Lattner28771092007-11-28 18:44:47 +00003359// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesend87cf082009-06-04 20:53:52 +00003360SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen8a423f72009-02-05 22:07:54 +00003361 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003362 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman8181bd12008-07-27 21:46:04 +00003363 SDValue Src = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003364 if (Src.getValueType() == MVT::f32)
3365 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands62353c62008-07-19 16:26:02 +00003366
Dan Gohman8181bd12008-07-27 21:46:04 +00003367 SDValue Tmp;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003368 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003369 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003370 case MVT::i32:
Dale Johannesend87cf082009-06-04 20:53:52 +00003371 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3372 PPCISD::FCTIDZ,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003373 dl, MVT::f64, Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003374 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003375 case MVT::i64:
3376 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003377 break;
3378 }
Duncan Sands62353c62008-07-19 16:26:02 +00003379
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003380 // Convert the FP value to an int value through memory.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003381 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sands62353c62008-07-19 16:26:02 +00003382
Chris Lattnera216bee2007-10-15 20:14:52 +00003383 // Emit a store to the stack slot.
Dale Johannesenea996922009-02-04 20:06:27 +00003384 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattnera216bee2007-10-15 20:14:52 +00003385
3386 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3387 // add in a bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003388 if (Op.getValueType() == MVT::i32)
Dale Johannesenea996922009-02-04 20:06:27 +00003389 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattnera216bee2007-10-15 20:14:52 +00003390 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesenea996922009-02-04 20:06:27 +00003391 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003392}
3393
Dan Gohman8181bd12008-07-27 21:46:04 +00003394SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003395 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8b232ff2008-03-11 01:59:03 +00003396 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003397 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman8181bd12008-07-27 21:46:04 +00003398 return SDValue();
Dan Gohman8b232ff2008-03-11 01:59:03 +00003399
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003400 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michel91099d62009-02-17 22:15:04 +00003401 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003402 MVT::f64, Op.getOperand(0));
3403 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3404 if (Op.getValueType() == MVT::f32)
Scott Michel91099d62009-02-17 22:15:04 +00003405 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003406 MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003407 return FP;
3408 }
Scott Michel91099d62009-02-17 22:15:04 +00003409
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003410 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003411 "Unhandled SINT_TO_FP type in custom expander!");
3412 // Since we only generate this in 64-bit mode, we can take advantage of
3413 // 64-bit registers. In particular, sign extend the input value into the
3414 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3415 // then lfd it and fcfid it.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00003416 MachineFunction &MF = DAG.getMachineFunction();
3417 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene6424ab92009-11-12 20:49:22 +00003418 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersonac9de032009-08-10 22:56:29 +00003419 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00003420 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00003421
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003422 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003423 Op.getOperand(0));
Scott Michel91099d62009-02-17 22:15:04 +00003424
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003425 // STD the extended value into the stack slot.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00003426 MachineMemOperand *MMO =
Evan Cheng174e2cf2009-10-18 18:16:27 +00003427 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FrameIdx),
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00003428 MachineMemOperand::MOStore, 0, 8, 8);
3429 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3430 SDValue Store =
3431 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3432 Ops, 4, MVT::i64, MMO);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003433 // Load the value as a double.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003434 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michel91099d62009-02-17 22:15:04 +00003435
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003436 // FCFID it and return it.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003437 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3438 if (Op.getValueType() == MVT::f32)
3439 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003440 return FP;
3441}
3442
Dan Gohman8181bd12008-07-27 21:46:04 +00003443SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003444 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen436e3802008-01-18 19:55:37 +00003445 /*
3446 The rounding mode is in bits 30:31 of FPSR, and has the following
3447 settings:
3448 00 Round to nearest
3449 01 Round to 0
3450 10 Round to +inf
3451 11 Round to -inf
3452
3453 FLT_ROUNDS, on the other hand, expects the following:
3454 -1 Undefined
3455 0 Round to 0
3456 1 Round to nearest
3457 2 Round to +inf
3458 3 Round to -inf
3459
3460 To perform the conversion, we do:
3461 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3462 */
3463
3464 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersonac9de032009-08-10 22:56:29 +00003465 EVT VT = Op.getValueType();
3466 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3467 std::vector<EVT> NodeTys;
Dan Gohman8181bd12008-07-27 21:46:04 +00003468 SDValue MFFSreg, InFlag;
Dale Johannesen436e3802008-01-18 19:55:37 +00003469
3470 // Save FP Control Word to register
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003471 NodeTys.push_back(MVT::f64); // return register
3472 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesenea996922009-02-04 20:06:27 +00003473 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00003474
3475 // Save FP register to stack slot
David Greene6424ab92009-11-12 20:49:22 +00003476 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00003477 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00003478 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen436e3802008-01-18 19:55:37 +00003479 StackSlot, NULL, 0);
3480
3481 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00003482 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00003483 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003484 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00003485
3486 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00003487 SDValue CWD1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003488 DAG.getNode(ISD::AND, dl, MVT::i32,
3489 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman8181bd12008-07-27 21:46:04 +00003490 SDValue CWD2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003491 DAG.getNode(ISD::SRL, dl, MVT::i32,
3492 DAG.getNode(ISD::AND, dl, MVT::i32,
3493 DAG.getNode(ISD::XOR, dl, MVT::i32,
3494 CWD, DAG.getConstant(3, MVT::i32)),
3495 DAG.getConstant(3, MVT::i32)),
3496 DAG.getConstant(1, MVT::i32));
Dale Johannesen436e3802008-01-18 19:55:37 +00003497
Dan Gohman8181bd12008-07-27 21:46:04 +00003498 SDValue RetVal =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003499 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen436e3802008-01-18 19:55:37 +00003500
Duncan Sands92c43912008-06-06 12:08:01 +00003501 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenea996922009-02-04 20:06:27 +00003502 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen436e3802008-01-18 19:55:37 +00003503}
3504
Dan Gohman8181bd12008-07-27 21:46:04 +00003505SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003506 EVT VT = Op.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00003507 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003508 DebugLoc dl = Op.getDebugLoc();
Dan Gohman71619ec2008-03-07 20:36:53 +00003509 assert(Op.getNumOperands() == 3 &&
3510 VT == Op.getOperand(1).getValueType() &&
3511 "Unexpected SHL!");
Scott Michel91099d62009-02-17 22:15:04 +00003512
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003513 // Expand into a bunch of logical ops. Note that these ops
3514 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003515 SDValue Lo = Op.getOperand(0);
3516 SDValue Hi = Op.getOperand(1);
3517 SDValue Amt = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00003518 EVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003519
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003520 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003521 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003522 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3523 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3524 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3525 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003526 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003527 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3528 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3529 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003530 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003531 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003532}
3533
Dan Gohman8181bd12008-07-27 21:46:04 +00003534SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003535 EVT VT = Op.getValueType();
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003536 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003537 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003538 assert(Op.getNumOperands() == 3 &&
3539 VT == Op.getOperand(1).getValueType() &&
3540 "Unexpected SRL!");
Scott Michel91099d62009-02-17 22:15:04 +00003541
Dan Gohman71619ec2008-03-07 20:36:53 +00003542 // Expand into a bunch of logical ops. Note that these ops
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003543 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003544 SDValue Lo = Op.getOperand(0);
3545 SDValue Hi = Op.getOperand(1);
3546 SDValue Amt = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00003547 EVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003548
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003549 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003550 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003551 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3552 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3553 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3554 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003555 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003556 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3557 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3558 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003559 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003560 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003561}
3562
Dan Gohman8181bd12008-07-27 21:46:04 +00003563SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003564 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00003565 EVT VT = Op.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00003566 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003567 assert(Op.getNumOperands() == 3 &&
3568 VT == Op.getOperand(1).getValueType() &&
3569 "Unexpected SRA!");
Scott Michel91099d62009-02-17 22:15:04 +00003570
Dan Gohman71619ec2008-03-07 20:36:53 +00003571 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman8181bd12008-07-27 21:46:04 +00003572 SDValue Lo = Op.getOperand(0);
3573 SDValue Hi = Op.getOperand(1);
3574 SDValue Amt = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00003575 EVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003576
Dale Johannesen85fc0932009-02-04 01:48:28 +00003577 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003578 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen85fc0932009-02-04 01:48:28 +00003579 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3580 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3581 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3582 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003583 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen85fc0932009-02-04 01:48:28 +00003584 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3585 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3586 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sandsbf54b432008-10-30 19:28:32 +00003587 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman8181bd12008-07-27 21:46:04 +00003588 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003589 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003590}
3591
3592//===----------------------------------------------------------------------===//
3593// Vector related lowering.
3594//
3595
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003596/// BuildSplatI - Build a canonical splati of Val with an element size of
3597/// SplatSize. Cast the result to VT.
Owen Andersonac9de032009-08-10 22:56:29 +00003598static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesen913ba762009-02-06 01:31:28 +00003599 SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003600 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
3601
Owen Andersonac9de032009-08-10 22:56:29 +00003602 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003603 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003604 };
3605
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003606 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michel91099d62009-02-17 22:15:04 +00003607
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003608 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3609 if (Val == -1)
3610 SplatSize = 1;
Scott Michel91099d62009-02-17 22:15:04 +00003611
Owen Andersonac9de032009-08-10 22:56:29 +00003612 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michel91099d62009-02-17 22:15:04 +00003613
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003614 // Build a canonical splat for this value.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003615 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +00003616 SmallVector<SDValue, 8> Ops;
Duncan Sands92c43912008-06-06 12:08:01 +00003617 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Cheng907a2d22009-02-25 22:49:59 +00003618 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3619 &Ops[0], Ops.size());
Dale Johannesen913ba762009-02-06 01:31:28 +00003620 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003621}
3622
3623/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
3624/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003625static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesen913ba762009-02-06 01:31:28 +00003626 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003627 EVT DestVT = MVT::Other) {
3628 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00003629 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003630 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003631}
3632
3633/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3634/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003635static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen913ba762009-02-06 01:31:28 +00003636 SDValue Op2, SelectionDAG &DAG,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003637 DebugLoc dl, EVT DestVT = MVT::Other) {
3638 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00003639 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003640 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003641}
3642
3643
3644/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3645/// amount. The result has the specified value type.
Dan Gohman8181bd12008-07-27 21:46:04 +00003646static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersonac9de032009-08-10 22:56:29 +00003647 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003648 // Force LHS/RHS to be the right type.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003649 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3650 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003651
Nate Begeman543d2142009-04-27 18:41:29 +00003652 int Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003653 for (unsigned i = 0; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003654 Ops[i] = i + Amt;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003655 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesen913ba762009-02-06 01:31:28 +00003656 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003657}
3658
3659// If this is a case we can't handle, return null and let the default
3660// expansion code take care of it. If we CAN select this case, and if it
3661// selects to a single instruction, return Op. Otherwise, if we can codegen
3662// this case more efficiently than a constant pool load, lower it to the
3663// sequence of ops that should be used.
Bob Wilsonb6fc1fb2009-03-01 01:13:55 +00003664SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003665 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonb6fc1fb2009-03-01 01:13:55 +00003666 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3667 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michel0f73ff62009-02-25 03:12:50 +00003668
Bob Wilsone6539682009-03-02 23:24:16 +00003669 // Check if this is a splat of a constant value.
3670 APInt APSplatBits, APSplatUndef;
3671 unsigned SplatBitSize;
Bob Wilsonb6fc1fb2009-03-01 01:13:55 +00003672 bool HasAnyUndefs;
Bob Wilson8fd69972009-03-03 19:26:27 +00003673 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen48fd1e42009-11-13 01:45:18 +00003674 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson8fd69972009-03-03 19:26:27 +00003675 return SDValue();
Evan Cheng907a2d22009-02-25 22:49:59 +00003676
Bob Wilson8fd69972009-03-03 19:26:27 +00003677 unsigned SplatBits = APSplatBits.getZExtValue();
3678 unsigned SplatUndef = APSplatUndef.getZExtValue();
3679 unsigned SplatSize = SplatBitSize / 8;
Scott Michel91099d62009-02-17 22:15:04 +00003680
Bob Wilson8fd69972009-03-03 19:26:27 +00003681 // First, handle single instruction cases.
3682
3683 // All zeros?
3684 if (SplatBits == 0) {
3685 // Canonicalize all zero vectors to be v4i32.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003686 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3687 SDValue Z = DAG.getConstant(0, MVT::i32);
3688 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilson8fd69972009-03-03 19:26:27 +00003689 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003690 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003691 return Op;
3692 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003693
Bob Wilson8fd69972009-03-03 19:26:27 +00003694 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3695 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3696 (32-SplatBitSize));
3697 if (SextVal >= -16 && SextVal <= 15)
3698 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00003699
3700
Bob Wilson8fd69972009-03-03 19:26:27 +00003701 // Two instruction sequences.
Scott Michel91099d62009-02-17 22:15:04 +00003702
Bob Wilson8fd69972009-03-03 19:26:27 +00003703 // If this value is in the range [-32,30] and is even, use:
3704 // tmp = VSPLTI[bhw], result = add tmp, tmp
3705 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003706 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003707 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3708 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3709 }
3710
3711 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3712 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3713 // for fneg/fabs.
3714 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3715 // Make -1 and vspltisw -1:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003716 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003717
3718 // Make the VSLW intrinsic, computing 0x8000_0000.
3719 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3720 OnesV, DAG, dl);
3721
3722 // xor by OnesV to invert it.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003723 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilson8fd69972009-03-03 19:26:27 +00003724 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3725 }
3726
3727 // Check to see if this is a wide variety of vsplti*, binop self cases.
3728 static const signed char SplatCsts[] = {
3729 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3730 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3731 };
3732
3733 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3734 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3735 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3736 int i = SplatCsts[idx];
3737
3738 // Figure out what shift amount will be used by altivec if shifted by i in
3739 // this splat size.
3740 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3741
3742 // vsplti + shl self.
3743 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003744 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003745 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3746 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3747 Intrinsic::ppc_altivec_vslw
3748 };
3749 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesen913ba762009-02-06 01:31:28 +00003750 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003751 }
Scott Michel91099d62009-02-17 22:15:04 +00003752
Bob Wilson8fd69972009-03-03 19:26:27 +00003753 // vsplti + srl self.
3754 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003755 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003756 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3757 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3758 Intrinsic::ppc_altivec_vsrw
3759 };
3760 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesen913ba762009-02-06 01:31:28 +00003761 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003762 }
3763
Bob Wilson8fd69972009-03-03 19:26:27 +00003764 // vsplti + sra self.
3765 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003766 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003767 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3768 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3769 Intrinsic::ppc_altivec_vsraw
3770 };
3771 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3772 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003773 }
Scott Michel91099d62009-02-17 22:15:04 +00003774
Bob Wilson8fd69972009-03-03 19:26:27 +00003775 // vsplti + rol self.
3776 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3777 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003778 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003779 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3780 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3781 Intrinsic::ppc_altivec_vrlw
3782 };
3783 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3784 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3785 }
Scott Michel91099d62009-02-17 22:15:04 +00003786
Bob Wilson8fd69972009-03-03 19:26:27 +00003787 // t = vsplti c, result = vsldoi t, t, 1
3788 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003789 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003790 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003791 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003792 // t = vsplti c, result = vsldoi t, t, 2
3793 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003794 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003795 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003796 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003797 // t = vsplti c, result = vsldoi t, t, 3
3798 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003799 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003800 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3801 }
3802 }
3803
3804 // Three instruction sequences.
3805
3806 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3807 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003808 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3809 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003810 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3811 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3812 }
3813 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3814 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003815 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3816 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003817 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3818 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003819 }
Scott Michel91099d62009-02-17 22:15:04 +00003820
Dan Gohman8181bd12008-07-27 21:46:04 +00003821 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003822}
3823
3824/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3825/// the specified operations to build the shuffle.
Dan Gohman8181bd12008-07-27 21:46:04 +00003826static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michel91099d62009-02-17 22:15:04 +00003827 SDValue RHS, SelectionDAG &DAG,
Dale Johannesen913ba762009-02-06 01:31:28 +00003828 DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003829 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling2c394b62008-09-17 00:30:57 +00003830 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003831 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michel91099d62009-02-17 22:15:04 +00003832
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003833 enum {
3834 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3835 OP_VMRGHW,
3836 OP_VMRGLW,
3837 OP_VSPLTISW0,
3838 OP_VSPLTISW1,
3839 OP_VSPLTISW2,
3840 OP_VSPLTISW3,
3841 OP_VSLDOI4,
3842 OP_VSLDOI8,
3843 OP_VSLDOI12
3844 };
Scott Michel91099d62009-02-17 22:15:04 +00003845
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003846 if (OpNum == OP_COPY) {
3847 if (LHSID == (1*9+2)*9+3) return LHS;
3848 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3849 return RHS;
3850 }
Scott Michel91099d62009-02-17 22:15:04 +00003851
Dan Gohman8181bd12008-07-27 21:46:04 +00003852 SDValue OpLHS, OpRHS;
Dale Johannesen913ba762009-02-06 01:31:28 +00003853 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3854 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00003855
Nate Begeman543d2142009-04-27 18:41:29 +00003856 int ShufIdxs[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003857 switch (OpNum) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003858 default: llvm_unreachable("Unknown i32 permute!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003859 case OP_VMRGHW:
3860 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3861 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3862 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3863 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3864 break;
3865 case OP_VMRGLW:
3866 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3867 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3868 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3869 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3870 break;
3871 case OP_VSPLTISW0:
3872 for (unsigned i = 0; i != 16; ++i)
3873 ShufIdxs[i] = (i&3)+0;
3874 break;
3875 case OP_VSPLTISW1:
3876 for (unsigned i = 0; i != 16; ++i)
3877 ShufIdxs[i] = (i&3)+4;
3878 break;
3879 case OP_VSPLTISW2:
3880 for (unsigned i = 0; i != 16; ++i)
3881 ShufIdxs[i] = (i&3)+8;
3882 break;
3883 case OP_VSPLTISW3:
3884 for (unsigned i = 0; i != 16; ++i)
3885 ShufIdxs[i] = (i&3)+12;
3886 break;
3887 case OP_VSLDOI4:
Dale Johannesen913ba762009-02-06 01:31:28 +00003888 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003889 case OP_VSLDOI8:
Dale Johannesen913ba762009-02-06 01:31:28 +00003890 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003891 case OP_VSLDOI12:
Dale Johannesen913ba762009-02-06 01:31:28 +00003892 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003893 }
Owen Andersonac9de032009-08-10 22:56:29 +00003894 EVT VT = OpLHS.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003895 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3896 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3897 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman543d2142009-04-27 18:41:29 +00003898 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003899}
3900
3901/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3902/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3903/// return the code it can be lowered into. Worst case, it can always be
3904/// lowered into a vperm.
Scott Michel91099d62009-02-17 22:15:04 +00003905SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman543d2142009-04-27 18:41:29 +00003906 SelectionDAG &DAG) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003907 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003908 SDValue V1 = Op.getOperand(0);
3909 SDValue V2 = Op.getOperand(1);
Nate Begeman543d2142009-04-27 18:41:29 +00003910 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersonac9de032009-08-10 22:56:29 +00003911 EVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003912
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003913 // Cases that are handled by instructions that take permute immediates
3914 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3915 // selected by the instruction selector.
3916 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman543d2142009-04-27 18:41:29 +00003917 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3918 PPC::isSplatShuffleMask(SVOp, 2) ||
3919 PPC::isSplatShuffleMask(SVOp, 4) ||
3920 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3921 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3922 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3923 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3924 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3925 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3926 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3927 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3928 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003929 return Op;
3930 }
3931 }
Scott Michel91099d62009-02-17 22:15:04 +00003932
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003933 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3934 // and produce a fixed permutation. If any of these match, do not lower to
3935 // VPERM.
Nate Begeman543d2142009-04-27 18:41:29 +00003936 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3937 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3938 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3939 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3940 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3941 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3942 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3943 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3944 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003945 return Op;
Scott Michel91099d62009-02-17 22:15:04 +00003946
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003947 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3948 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman543d2142009-04-27 18:41:29 +00003949 SmallVector<int, 16> PermMask;
3950 SVOp->getMask(PermMask);
3951
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003952 unsigned PFIndexes[4];
3953 bool isFourElementShuffle = true;
3954 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3955 unsigned EltNo = 8; // Start out undef.
3956 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman543d2142009-04-27 18:41:29 +00003957 if (PermMask[i*4+j] < 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003958 continue; // Undef, ignore it.
Scott Michel91099d62009-02-17 22:15:04 +00003959
Nate Begeman543d2142009-04-27 18:41:29 +00003960 unsigned ByteSource = PermMask[i*4+j];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003961 if ((ByteSource & 3) != j) {
3962 isFourElementShuffle = false;
3963 break;
3964 }
Scott Michel91099d62009-02-17 22:15:04 +00003965
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003966 if (EltNo == 8) {
3967 EltNo = ByteSource/4;
3968 } else if (EltNo != ByteSource/4) {
3969 isFourElementShuffle = false;
3970 break;
3971 }
3972 }
3973 PFIndexes[i] = EltNo;
3974 }
Scott Michel91099d62009-02-17 22:15:04 +00003975
3976 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003977 // perfect shuffle vector to determine if it is cost effective to do this as
3978 // discrete instructions, or whether we should use a vperm.
3979 if (isFourElementShuffle) {
3980 // Compute the index in the perfect shuffle table.
Scott Michel91099d62009-02-17 22:15:04 +00003981 unsigned PFTableIndex =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003982 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michel91099d62009-02-17 22:15:04 +00003983
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003984 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3985 unsigned Cost = (PFEntry >> 30);
Scott Michel91099d62009-02-17 22:15:04 +00003986
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003987 // Determining when to avoid vperm is tricky. Many things affect the cost
3988 // of vperm, particularly how many times the perm mask needs to be computed.
3989 // For example, if the perm mask can be hoisted out of a loop or is already
3990 // used (perhaps because there are multiple permutes with the same shuffle
3991 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3992 // the loop requires an extra register.
3993 //
3994 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michel91099d62009-02-17 22:15:04 +00003995 // generated in 3 or fewer operations. When we have loop information
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003996 // available, if this block is within a loop, we should avoid using vperm
3997 // for 3-operation perms and use a constant pool load instead.
Scott Michel91099d62009-02-17 22:15:04 +00003998 if (Cost < 3)
Dale Johannesen913ba762009-02-06 01:31:28 +00003999 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004000 }
Scott Michel91099d62009-02-17 22:15:04 +00004001
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004002 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4003 // vector that will get spilled to the constant pool.
4004 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel91099d62009-02-17 22:15:04 +00004005
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004006 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4007 // that it is in input element units, not in bytes. Convert now.
Owen Andersonac9de032009-08-10 22:56:29 +00004008 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00004009 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel91099d62009-02-17 22:15:04 +00004010
Dan Gohman8181bd12008-07-27 21:46:04 +00004011 SmallVector<SDValue, 16> ResultMask;
Nate Begeman543d2142009-04-27 18:41:29 +00004012 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4013 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michel91099d62009-02-17 22:15:04 +00004014
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004015 for (unsigned j = 0; j != BytesPerElement; ++j)
4016 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004017 MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004018 }
Scott Michel91099d62009-02-17 22:15:04 +00004019
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004020 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Cheng907a2d22009-02-25 22:49:59 +00004021 &ResultMask[0], ResultMask.size());
Dale Johannesen913ba762009-02-06 01:31:28 +00004022 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004023}
4024
4025/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4026/// altivec comparison. If it is, return true and fill in Opc/isDot with
4027/// information about the intrinsic.
Dan Gohman8181bd12008-07-27 21:46:04 +00004028static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004029 bool &isDot) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004030 unsigned IntrinsicID =
4031 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004032 CompareOpc = -1;
4033 isDot = false;
4034 switch (IntrinsicID) {
4035 default: return false;
4036 // Comparison predicates.
4037 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4038 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4039 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4040 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4041 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4042 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4043 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4044 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4045 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4046 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4047 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4048 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4049 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michel91099d62009-02-17 22:15:04 +00004050
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004051 // Normal Comparisons.
4052 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4053 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4054 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4055 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4056 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4057 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4058 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4059 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4060 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4061 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4062 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4063 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4064 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4065 }
4066 return true;
4067}
4068
4069/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4070/// lower, do it, otherwise return null.
Scott Michel91099d62009-02-17 22:15:04 +00004071SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00004072 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004073 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4074 // opcode number of the comparison.
Dale Johannesen8a423f72009-02-05 22:07:54 +00004075 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004076 int CompareOpc;
4077 bool isDot;
4078 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman8181bd12008-07-27 21:46:04 +00004079 return SDValue(); // Don't custom lower most intrinsics.
Scott Michel91099d62009-02-17 22:15:04 +00004080
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004081 // If this is a non-dot comparison, make the VCMP node and we are done.
4082 if (!isDot) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004083 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004084 Op.getOperand(1), Op.getOperand(2),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004085 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen8a423f72009-02-05 22:07:54 +00004086 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004087 }
Scott Michel91099d62009-02-17 22:15:04 +00004088
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004089 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman8181bd12008-07-27 21:46:04 +00004090 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004091 Op.getOperand(2), // LHS
4092 Op.getOperand(3), // RHS
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004093 DAG.getConstant(CompareOpc, MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004094 };
Owen Andersonac9de032009-08-10 22:56:29 +00004095 std::vector<EVT> VTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004096 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004097 VTs.push_back(MVT::Flag);
Dale Johannesen8a423f72009-02-05 22:07:54 +00004098 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michel91099d62009-02-17 22:15:04 +00004099
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004100 // Now that we have the comparison, emit a copy from the CR to a GPR.
4101 // This is flagged to the above dot comparison.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004102 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4103 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michel91099d62009-02-17 22:15:04 +00004104 CompNode.getValue(1));
4105
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004106 // Unpack the result based on how the target uses it.
4107 unsigned BitNo; // Bit # of CR6.
4108 bool InvertBit; // Invert result?
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004109 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004110 default: // Can't happen, don't crash on invalid number though.
4111 case 0: // Return the value of the EQ bit of CR6.
4112 BitNo = 0; InvertBit = false;
4113 break;
4114 case 1: // Return the inverted value of the EQ bit of CR6.
4115 BitNo = 0; InvertBit = true;
4116 break;
4117 case 2: // Return the value of the LT bit of CR6.
4118 BitNo = 2; InvertBit = false;
4119 break;
4120 case 3: // Return the inverted value of the LT bit of CR6.
4121 BitNo = 2; InvertBit = true;
4122 break;
4123 }
Scott Michel91099d62009-02-17 22:15:04 +00004124
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004125 // Shift the bit into the low position.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004126 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4127 DAG.getConstant(8-(3-BitNo), MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004128 // Isolate the bit.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004129 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4130 DAG.getConstant(1, MVT::i32));
Scott Michel91099d62009-02-17 22:15:04 +00004131
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004132 // If we are supposed to, toggle the bit.
4133 if (InvertBit)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004134 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4135 DAG.getConstant(1, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004136 return Flags;
4137}
4138
Scott Michel91099d62009-02-17 22:15:04 +00004139SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00004140 SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004141 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004142 // Create a stack slot that is 16-byte aligned.
4143 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene6424ab92009-11-12 20:49:22 +00004144 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Owen Andersonac9de032009-08-10 22:56:29 +00004145 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00004146 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00004147
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004148 // Store the input value into Value#0 of the stack slot.
Dale Johannesenea996922009-02-04 20:06:27 +00004149 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004150 Op.getOperand(0), FIdx, NULL, 0);
4151 // Load it out.
Dale Johannesenea996922009-02-04 20:06:27 +00004152 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004153}
4154
Dan Gohman8181bd12008-07-27 21:46:04 +00004155SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen913ba762009-02-06 01:31:28 +00004156 DebugLoc dl = Op.getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004157 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004158 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00004159
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004160 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4161 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michel91099d62009-02-17 22:15:04 +00004162
Dan Gohman8181bd12008-07-27 21:46:04 +00004163 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen913ba762009-02-06 01:31:28 +00004164 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00004165
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004166 // Shrinkify inputs to v8i16.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004167 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4168 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4169 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michel91099d62009-02-17 22:15:04 +00004170
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004171 // Low parts multiplied together, generating 32-bit results (we ignore the
4172 // top parts).
Dan Gohman8181bd12008-07-27 21:46:04 +00004173 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004174 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michel91099d62009-02-17 22:15:04 +00004175
Dan Gohman8181bd12008-07-27 21:46:04 +00004176 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004177 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004178 // Shift the high parts up 16 bits.
Scott Michel91099d62009-02-17 22:15:04 +00004179 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen913ba762009-02-06 01:31:28 +00004180 Neg16, DAG, dl);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004181 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4182 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004183 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00004184
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004185 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004186
4187 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen913ba762009-02-06 01:31:28 +00004188 LHS, RHS, Zero, DAG, dl);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004189 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004190 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00004191
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004192 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00004193 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004194 LHS, RHS, DAG, dl, MVT::v8i16);
4195 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michel91099d62009-02-17 22:15:04 +00004196
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004197 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00004198 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004199 LHS, RHS, DAG, dl, MVT::v8i16);
4200 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michel91099d62009-02-17 22:15:04 +00004201
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004202 // Merge the results together.
Nate Begeman543d2142009-04-27 18:41:29 +00004203 int Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004204 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004205 Ops[i*2 ] = 2*i+1;
4206 Ops[i*2+1] = 2*i+1+16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004207 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004208 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004209 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00004210 llvm_unreachable("Unknown mul to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004211 }
4212}
4213
4214/// LowerOperation - Provide custom lowering hooks for some operations.
4215///
Dan Gohman8181bd12008-07-27 21:46:04 +00004216SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004217 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00004218 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004219 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsone8cbca92009-11-04 21:31:18 +00004220 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004221 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4222 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
4223 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
4224 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling2c394b62008-09-17 00:30:57 +00004225 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00004226 case ISD::VASTART:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004227 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4228 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michel91099d62009-02-17 22:15:04 +00004229
4230 case ISD::VAARG:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004231 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4232 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
4233
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004234 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
4235 case ISD::DYNAMIC_STACKALLOC:
4236 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng4df1f9d2008-04-19 01:30:48 +00004237
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004238 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesend87cf082009-06-04 20:53:52 +00004239 case ISD::FP_TO_UINT:
4240 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen8a423f72009-02-05 22:07:54 +00004241 Op.getDebugLoc());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004242 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00004243 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004244
4245 // Lower 64-bit shifts.
4246 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4247 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4248 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
4249
4250 // Vector-related lowering.
4251 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4252 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4253 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4254 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4255 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00004256
Chris Lattnerf8b93372007-12-08 06:59:59 +00004257 // Frame & Return address.
4258 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004259 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
4260 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004261 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004262}
4263
Duncan Sands7d9834b2008-12-01 11:39:25 +00004264void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4265 SmallVectorImpl<SDValue>&Results,
4266 SelectionDAG &DAG) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004267 DebugLoc dl = N->getDebugLoc();
Chris Lattner28771092007-11-28 18:44:47 +00004268 switch (N->getOpcode()) {
Duncan Sandsff258b12008-10-28 15:00:32 +00004269 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00004270 assert(false && "Do not know how to custom type legalize this operation!");
4271 return;
4272 case ISD::FP_ROUND_INREG: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004273 assert(N->getValueType(0) == MVT::ppcf128);
4274 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michel91099d62009-02-17 22:15:04 +00004275 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004276 MVT::f64, N->getOperand(0),
Duncan Sands7d9834b2008-12-01 11:39:25 +00004277 DAG.getIntPtrConstant(0));
Dale Johannesen8a423f72009-02-05 22:07:54 +00004278 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004279 MVT::f64, N->getOperand(0),
Duncan Sands7d9834b2008-12-01 11:39:25 +00004280 DAG.getIntPtrConstant(1));
4281
4282 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4283 // of the long double, and puts FPSCR back the way it was. We do not
4284 // actually model FPSCR.
Owen Andersonac9de032009-08-10 22:56:29 +00004285 std::vector<EVT> NodeTys;
Duncan Sands7d9834b2008-12-01 11:39:25 +00004286 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4287
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004288 NodeTys.push_back(MVT::f64); // Return register
4289 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen8a423f72009-02-05 22:07:54 +00004290 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004291 MFFSreg = Result.getValue(0);
4292 InFlag = Result.getValue(1);
4293
4294 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004295 NodeTys.push_back(MVT::Flag); // Returns a flag
4296 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004297 Ops[1] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004298 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004299 InFlag = Result.getValue(0);
4300
4301 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004302 NodeTys.push_back(MVT::Flag); // Returns a flag
4303 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004304 Ops[1] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004305 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004306 InFlag = Result.getValue(0);
4307
4308 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004309 NodeTys.push_back(MVT::f64); // result of add
4310 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands7d9834b2008-12-01 11:39:25 +00004311 Ops[0] = Lo;
4312 Ops[1] = Hi;
4313 Ops[2] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004314 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004315 FPreg = Result.getValue(0);
4316 InFlag = Result.getValue(1);
4317
4318 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004319 NodeTys.push_back(MVT::f64);
4320 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004321 Ops[1] = MFFSreg;
4322 Ops[2] = FPreg;
4323 Ops[3] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004324 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004325 FPreg = Result.getValue(0);
4326
4327 // We know the low half is about to be thrown away, so just use something
4328 // convenient.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004329 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen8a423f72009-02-05 22:07:54 +00004330 FPreg, FPreg));
Duncan Sands7d9834b2008-12-01 11:39:25 +00004331 return;
Duncan Sands62353c62008-07-19 16:26:02 +00004332 }
Duncan Sands7d9834b2008-12-01 11:39:25 +00004333 case ISD::FP_TO_SINT:
Dale Johannesend87cf082009-06-04 20:53:52 +00004334 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands7d9834b2008-12-01 11:39:25 +00004335 return;
Chris Lattner28771092007-11-28 18:44:47 +00004336 }
4337}
4338
4339
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004340//===----------------------------------------------------------------------===//
4341// Other Lowering Code
4342//===----------------------------------------------------------------------===//
4343
4344MachineBasicBlock *
Dale Johannesene91a2d62008-08-25 22:34:37 +00004345PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman96d60922009-02-07 16:15:20 +00004346 bool is64bit, unsigned BinOpcode) const {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004347 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesene91a2d62008-08-25 22:34:37 +00004348 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4349
4350 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4351 MachineFunction *F = BB->getParent();
4352 MachineFunction::iterator It = BB;
4353 ++It;
4354
4355 unsigned dest = MI->getOperand(0).getReg();
4356 unsigned ptrA = MI->getOperand(1).getReg();
4357 unsigned ptrB = MI->getOperand(2).getReg();
4358 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004359 DebugLoc dl = MI->getDebugLoc();
Dale Johannesene91a2d62008-08-25 22:34:37 +00004360
4361 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4362 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4363 F->insert(It, loopMBB);
4364 F->insert(It, exitMBB);
4365 exitMBB->transferSuccessors(BB);
4366
4367 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004368 unsigned TmpReg = (!BinOpcode) ? incr :
4369 RegInfo.createVirtualRegister(
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004370 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4371 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004372
4373 // thisMBB:
4374 // ...
4375 // fallthrough --> loopMBB
4376 BB->addSuccessor(loopMBB);
4377
4378 // loopMBB:
4379 // l[wd]arx dest, ptr
4380 // add r0, dest, incr
4381 // st[wd]cx. r0, ptr
4382 // bne- loopMBB
4383 // fallthrough --> exitMBB
4384 BB = loopMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004385 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesene91a2d62008-08-25 22:34:37 +00004386 .addReg(ptrA).addReg(ptrB);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004387 if (BinOpcode)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004388 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4389 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesene91a2d62008-08-25 22:34:37 +00004390 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004391 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michel91099d62009-02-17 22:15:04 +00004392 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004393 BB->addSuccessor(loopMBB);
4394 BB->addSuccessor(exitMBB);
4395
4396 // exitMBB:
4397 // ...
4398 BB = exitMBB;
4399 return BB;
4400}
4401
4402MachineBasicBlock *
Scott Michel91099d62009-02-17 22:15:04 +00004403PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004404 MachineBasicBlock *BB,
4405 bool is8bit, // operation
Dan Gohman96d60922009-02-07 16:15:20 +00004406 unsigned BinOpcode) const {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004407 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004408 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4409 // In 64 bit mode we have to use 64 bits for addresses, even though the
4410 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4411 // registers without caring whether they're 32 or 64, but here we're
4412 // doing actual arithmetic on the addresses.
4413 bool is64bit = PPCSubTarget.isPPC64();
4414
4415 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4416 MachineFunction *F = BB->getParent();
4417 MachineFunction::iterator It = BB;
4418 ++It;
4419
4420 unsigned dest = MI->getOperand(0).getReg();
4421 unsigned ptrA = MI->getOperand(1).getReg();
4422 unsigned ptrB = MI->getOperand(2).getReg();
4423 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004424 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004425
4426 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4427 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4428 F->insert(It, loopMBB);
4429 F->insert(It, exitMBB);
4430 exitMBB->transferSuccessors(BB);
4431
4432 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michel91099d62009-02-17 22:15:04 +00004433 const TargetRegisterClass *RC =
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004434 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4435 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004436 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4437 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4438 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4439 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4440 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4441 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4442 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4443 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4444 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4445 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004446 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004447 unsigned Ptr1Reg;
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004448 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004449
4450 // thisMBB:
4451 // ...
4452 // fallthrough --> loopMBB
4453 BB->addSuccessor(loopMBB);
4454
4455 // The 4-byte load must be aligned, while a char or short may be
4456 // anywhere in the word. Hence all this nasty bookkeeping code.
4457 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4458 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004459 // xori shift, shift1, 24 [16]
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004460 // rlwinm ptr, ptr1, 0, 0, 29
4461 // slw incr2, incr, shift
4462 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4463 // slw mask, mask2, shift
4464 // loopMBB:
Dale Johannesen99b74922008-08-30 00:08:53 +00004465 // lwarx tmpDest, ptr
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004466 // add tmp, tmpDest, incr2
4467 // andc tmp2, tmpDest, mask
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004468 // and tmp3, tmp, mask
4469 // or tmp4, tmp3, tmp2
Dale Johannesen99b74922008-08-30 00:08:53 +00004470 // stwcx. tmp4, ptr
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004471 // bne- loopMBB
4472 // fallthrough --> exitMBB
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004473 // srw dest, tmpDest, shift
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004474
4475 if (ptrA!=PPC::R0) {
4476 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004477 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004478 .addReg(ptrA).addReg(ptrB);
4479 } else {
4480 Ptr1Reg = ptrB;
4481 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004482 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004483 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004484 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004485 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4486 if (is64bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004487 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004488 .addReg(Ptr1Reg).addImm(0).addImm(61);
4489 else
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004490 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004491 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004492 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004493 .addReg(incr).addReg(ShiftReg);
4494 if (is8bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004495 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004496 else {
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004497 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4498 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004499 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004500 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004501 .addReg(Mask2Reg).addReg(ShiftReg);
4502
4503 BB = loopMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004504 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004505 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004506 if (BinOpcode)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004507 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004508 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004509 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004510 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004511 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004512 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004513 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004514 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004515 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004516 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004517 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michel91099d62009-02-17 22:15:04 +00004518 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004519 BB->addSuccessor(loopMBB);
4520 BB->addSuccessor(exitMBB);
4521
4522 // exitMBB:
4523 // ...
4524 BB = exitMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004525 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004526 return BB;
4527}
4528
4529MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00004530PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengd7dc9832009-09-18 21:02:19 +00004531 MachineBasicBlock *BB,
4532 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004533 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chengaf964df2008-07-12 02:23:19 +00004534
4535 // To "insert" these instructions we actually have to insert their
4536 // control-flow patterns.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004537 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00004538 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004539 ++It;
Evan Chengaf964df2008-07-12 02:23:19 +00004540
Dan Gohman221a4372008-07-07 23:14:23 +00004541 MachineFunction *F = BB->getParent();
Evan Chengaf964df2008-07-12 02:23:19 +00004542
4543 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4544 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4545 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4546 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4547 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4548
4549 // The incoming instruction knows the destination vreg to set, the
4550 // condition code register to branch on, the true/false values to
4551 // select between, and a branch opcode to use.
4552
4553 // thisMBB:
4554 // ...
4555 // TrueVal = ...
4556 // cmpTY ccX, r1, r2
4557 // bCC copy1MBB
4558 // fallthrough --> copy0MBB
4559 MachineBasicBlock *thisMBB = BB;
4560 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4561 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4562 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004563 DebugLoc dl = MI->getDebugLoc();
4564 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Chengaf964df2008-07-12 02:23:19 +00004565 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4566 F->insert(It, copy0MBB);
4567 F->insert(It, sinkMBB);
Evan Cheng5f3a5402009-09-19 09:51:03 +00004568 // Update machine-CFG edges by first adding all successors of the current
Evan Chengaf964df2008-07-12 02:23:19 +00004569 // block to the new block which will contain the Phi node for the select.
Evan Cheng5f3a5402009-09-19 09:51:03 +00004570 // Also inform sdisel of the edge changes.
4571 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
4572 E = BB->succ_end(); I != E; ++I) {
4573 EM->insert(std::make_pair(*I, sinkMBB));
4574 sinkMBB->addSuccessor(*I);
4575 }
4576 // Next, remove all successors of the current block, and add the true
4577 // and fallthrough blocks as its successors.
4578 while (!BB->succ_empty())
4579 BB->removeSuccessor(BB->succ_begin());
Evan Chengaf964df2008-07-12 02:23:19 +00004580 // Next, add the true and fallthrough blocks as its successors.
4581 BB->addSuccessor(copy0MBB);
4582 BB->addSuccessor(sinkMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004583
Evan Chengaf964df2008-07-12 02:23:19 +00004584 // copy0MBB:
4585 // %FalseValue = ...
4586 // # fallthrough to sinkMBB
4587 BB = copy0MBB;
Scott Michel91099d62009-02-17 22:15:04 +00004588
Evan Chengaf964df2008-07-12 02:23:19 +00004589 // Update machine-CFG edges
4590 BB->addSuccessor(sinkMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004591
Evan Chengaf964df2008-07-12 02:23:19 +00004592 // sinkMBB:
4593 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4594 // ...
4595 BB = sinkMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004596 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Chengaf964df2008-07-12 02:23:19 +00004597 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4598 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4599 }
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004600 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4601 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4602 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4603 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004604 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4605 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4606 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4607 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004608
4609 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4610 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4611 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4612 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004613 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4614 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4615 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4616 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004617
4618 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4619 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4620 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4621 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004622 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4623 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4624 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4625 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004626
4627 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4628 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4629 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4630 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004631 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4632 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4633 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4634 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004635
4636 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004637 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004638 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004639 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004640 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004641 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004642 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004643 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004644
4645 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4646 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4647 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4648 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004649 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4650 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4651 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4652 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004653
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004654 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4655 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4656 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4657 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4658 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4659 BB = EmitAtomicBinary(MI, BB, false, 0);
4660 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4661 BB = EmitAtomicBinary(MI, BB, true, 0);
4662
Evan Chengaf964df2008-07-12 02:23:19 +00004663 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4664 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4665 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4666
4667 unsigned dest = MI->getOperand(0).getReg();
4668 unsigned ptrA = MI->getOperand(1).getReg();
4669 unsigned ptrB = MI->getOperand(2).getReg();
4670 unsigned oldval = MI->getOperand(3).getReg();
4671 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004672 DebugLoc dl = MI->getDebugLoc();
Evan Chengaf964df2008-07-12 02:23:19 +00004673
Dale Johannesen85af4c92008-08-25 18:53:26 +00004674 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4675 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4676 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chengaf964df2008-07-12 02:23:19 +00004677 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004678 F->insert(It, loop1MBB);
4679 F->insert(It, loop2MBB);
4680 F->insert(It, midMBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004681 F->insert(It, exitMBB);
4682 exitMBB->transferSuccessors(BB);
4683
4684 // thisMBB:
4685 // ...
4686 // fallthrough --> loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004687 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004688
Dale Johannesen85af4c92008-08-25 18:53:26 +00004689 // loop1MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004690 // l[wd]arx dest, ptr
Dale Johannesen85af4c92008-08-25 18:53:26 +00004691 // cmp[wd] dest, oldval
4692 // bne- midMBB
4693 // loop2MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004694 // st[wd]cx. newval, ptr
4695 // bne- loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004696 // b exitBB
4697 // midMBB:
4698 // st[wd]cx. dest, ptr
4699 // exitBB:
4700 BB = loop1MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004701 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Chengaf964df2008-07-12 02:23:19 +00004702 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004703 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Chengaf964df2008-07-12 02:23:19 +00004704 .addReg(oldval).addReg(dest);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004705 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004706 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4707 BB->addSuccessor(loop2MBB);
4708 BB->addSuccessor(midMBB);
4709
4710 BB = loop2MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004711 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Chengaf964df2008-07-12 02:23:19 +00004712 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004713 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004714 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004715 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004716 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004717 BB->addSuccessor(exitMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004718
Dale Johannesen85af4c92008-08-25 18:53:26 +00004719 BB = midMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004720 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004721 .addReg(dest).addReg(ptrA).addReg(ptrB);
4722 BB->addSuccessor(exitMBB);
4723
Evan Chengaf964df2008-07-12 02:23:19 +00004724 // exitMBB:
4725 // ...
4726 BB = exitMBB;
Dale Johannesen99b74922008-08-30 00:08:53 +00004727 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4728 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4729 // We must use 64-bit registers for addresses when targeting 64-bit,
4730 // since we're actually doing arithmetic on them. Other registers
4731 // can be 32-bit.
4732 bool is64bit = PPCSubTarget.isPPC64();
4733 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4734
4735 unsigned dest = MI->getOperand(0).getReg();
4736 unsigned ptrA = MI->getOperand(1).getReg();
4737 unsigned ptrB = MI->getOperand(2).getReg();
4738 unsigned oldval = MI->getOperand(3).getReg();
4739 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004740 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen99b74922008-08-30 00:08:53 +00004741
4742 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4743 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4744 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4745 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4746 F->insert(It, loop1MBB);
4747 F->insert(It, loop2MBB);
4748 F->insert(It, midMBB);
4749 F->insert(It, exitMBB);
4750 exitMBB->transferSuccessors(BB);
4751
4752 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michel91099d62009-02-17 22:15:04 +00004753 const TargetRegisterClass *RC =
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004754 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4755 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen99b74922008-08-30 00:08:53 +00004756 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4757 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4758 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4759 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4760 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4761 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4762 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4763 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4764 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4765 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4766 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4767 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4768 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4769 unsigned Ptr1Reg;
4770 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4771 // thisMBB:
4772 // ...
4773 // fallthrough --> loopMBB
4774 BB->addSuccessor(loop1MBB);
4775
4776 // The 4-byte load must be aligned, while a char or short may be
4777 // anywhere in the word. Hence all this nasty bookkeeping code.
4778 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4779 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004780 // xori shift, shift1, 24 [16]
Dale Johannesen99b74922008-08-30 00:08:53 +00004781 // rlwinm ptr, ptr1, 0, 0, 29
4782 // slw newval2, newval, shift
4783 // slw oldval2, oldval,shift
4784 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4785 // slw mask, mask2, shift
4786 // and newval3, newval2, mask
4787 // and oldval3, oldval2, mask
4788 // loop1MBB:
4789 // lwarx tmpDest, ptr
4790 // and tmp, tmpDest, mask
4791 // cmpw tmp, oldval3
4792 // bne- midMBB
4793 // loop2MBB:
4794 // andc tmp2, tmpDest, mask
4795 // or tmp4, tmp2, newval3
4796 // stwcx. tmp4, ptr
4797 // bne- loop1MBB
4798 // b exitBB
4799 // midMBB:
4800 // stwcx. tmpDest, ptr
4801 // exitBB:
4802 // srw dest, tmpDest, shift
4803 if (ptrA!=PPC::R0) {
4804 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004805 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004806 .addReg(ptrA).addReg(ptrB);
4807 } else {
4808 Ptr1Reg = ptrB;
4809 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004810 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004811 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004812 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004813 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4814 if (is64bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004815 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004816 .addReg(Ptr1Reg).addImm(0).addImm(61);
4817 else
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004818 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004819 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004820 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004821 .addReg(newval).addReg(ShiftReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004822 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004823 .addReg(oldval).addReg(ShiftReg);
4824 if (is8bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004825 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen99b74922008-08-30 00:08:53 +00004826 else {
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004827 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4828 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4829 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen99b74922008-08-30 00:08:53 +00004830 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004831 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004832 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004833 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004834 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004835 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004836 .addReg(OldVal2Reg).addReg(MaskReg);
4837
4838 BB = loop1MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004839 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004840 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004841 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4842 .addReg(TmpDestReg).addReg(MaskReg);
4843 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen99b74922008-08-30 00:08:53 +00004844 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004845 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen99b74922008-08-30 00:08:53 +00004846 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4847 BB->addSuccessor(loop2MBB);
4848 BB->addSuccessor(midMBB);
4849
4850 BB = loop2MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004851 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4852 .addReg(TmpDestReg).addReg(MaskReg);
4853 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4854 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4855 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004856 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004857 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen99b74922008-08-30 00:08:53 +00004858 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004859 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen99b74922008-08-30 00:08:53 +00004860 BB->addSuccessor(loop1MBB);
4861 BB->addSuccessor(exitMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004862
Dale Johannesen99b74922008-08-30 00:08:53 +00004863 BB = midMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004864 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004865 .addReg(PPC::R0).addReg(PtrReg);
4866 BB->addSuccessor(exitMBB);
4867
4868 // exitMBB:
4869 // ...
4870 BB = exitMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004871 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesen99b74922008-08-30 00:08:53 +00004872 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00004873 llvm_unreachable("Unexpected instr type to insert");
Evan Chengaf964df2008-07-12 02:23:19 +00004874 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004875
Dan Gohman221a4372008-07-07 23:14:23 +00004876 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004877 return BB;
4878}
4879
4880//===----------------------------------------------------------------------===//
4881// Target Optimization Hooks
4882//===----------------------------------------------------------------------===//
4883
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004884SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4885 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004886 TargetMachine &TM = getTargetMachine();
4887 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004888 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004889 switch (N->getOpcode()) {
4890 default: break;
4891 case PPCISD::SHL:
4892 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004893 if (C->getZExtValue() == 0) // 0 << V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004894 return N->getOperand(0);
4895 }
4896 break;
4897 case PPCISD::SRL:
4898 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004899 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004900 return N->getOperand(0);
4901 }
4902 break;
4903 case PPCISD::SRA:
4904 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004905 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004906 C->isAllOnesValue()) // -1 >>s V -> -1.
4907 return N->getOperand(0);
4908 }
4909 break;
Scott Michel91099d62009-02-17 22:15:04 +00004910
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004911 case ISD::SINT_TO_FP:
4912 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
4913 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4914 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4915 // We allow the src/dst to be either f32/f64, but the intermediate
4916 // type must be i64.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004917 if (N->getOperand(0).getValueType() == MVT::i64 &&
4918 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004919 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004920 if (Val.getValueType() == MVT::f32) {
4921 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004922 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004923 }
Scott Michel91099d62009-02-17 22:15:04 +00004924
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004925 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004926 DCI.AddToWorklist(Val.getNode());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004927 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004928 DCI.AddToWorklist(Val.getNode());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004929 if (N->getValueType(0) == MVT::f32) {
4930 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner5872a362008-01-17 07:00:52 +00004931 DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00004932 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004933 }
4934 return Val;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004935 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004936 // If the intermediate type is i32, we can avoid the load/store here
4937 // too.
4938 }
4939 }
4940 }
4941 break;
4942 case ISD::STORE:
4943 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4944 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerdf7a4ae2008-01-18 16:54:56 +00004945 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004946 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004947 N->getOperand(1).getValueType() == MVT::i32 &&
4948 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004949 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004950 if (Val.getValueType() == MVT::f32) {
4951 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004952 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004953 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004954 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004955 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004956
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004957 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004958 N->getOperand(2), N->getOperand(3));
Gabor Greif1c80d112008-08-28 21:40:38 +00004959 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004960 return Val;
4961 }
Scott Michel91099d62009-02-17 22:15:04 +00004962
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004963 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman06d17532009-09-25 00:57:30 +00004964 if (cast<StoreSDNode>(N)->isUnindexed() &&
4965 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004966 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004967 (N->getOperand(1).getValueType() == MVT::i32 ||
4968 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004969 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004970 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004971 if (BSwapOp.getValueType() == MVT::i16)
4972 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004973
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00004974 SDValue Ops[] = {
4975 N->getOperand(0), BSwapOp, N->getOperand(2),
4976 DAG.getValueType(N->getOperand(1).getValueType())
4977 };
4978 return
4979 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
4980 Ops, array_lengthof(Ops),
4981 cast<StoreSDNode>(N)->getMemoryVT(),
4982 cast<StoreSDNode>(N)->getMemOperand());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004983 }
4984 break;
4985 case ISD::BSWAP:
4986 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greif1c80d112008-08-28 21:40:38 +00004987 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004988 N->getOperand(0).hasOneUse() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004989 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004990 SDValue Load = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004991 LoadSDNode *LD = cast<LoadSDNode>(Load);
4992 // Create the byte-swapping load.
Dan Gohman8181bd12008-07-27 21:46:04 +00004993 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004994 LD->getChain(), // Chain
4995 LD->getBasePtr(), // Ptr
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004996 DAG.getValueType(N->getValueType(0)) // VT
4997 };
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00004998 SDValue BSLoad =
4999 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5000 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5001 LD->getMemoryVT(), LD->getMemOperand());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005002
Scott Michel91099d62009-02-17 22:15:04 +00005003 // If this is an i16 load, insert the truncate.
Dan Gohman8181bd12008-07-27 21:46:04 +00005004 SDValue ResVal = BSLoad;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005005 if (N->getValueType(0) == MVT::i16)
5006 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michel91099d62009-02-17 22:15:04 +00005007
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005008 // First, combine the bswap away. This makes the value produced by the
5009 // load dead.
5010 DCI.CombineTo(N, ResVal);
5011
5012 // Next, combine the load away, we give it a bogus result value but a real
5013 // chain result. The result value is dead because the bswap is dead.
Gabor Greif1c80d112008-08-28 21:40:38 +00005014 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michel91099d62009-02-17 22:15:04 +00005015
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005016 // Return N so it doesn't get rechecked!
Dan Gohman8181bd12008-07-27 21:46:04 +00005017 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005018 }
Scott Michel91099d62009-02-17 22:15:04 +00005019
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005020 break;
5021 case PPCISD::VCMP: {
5022 // If a VCMPo node already exists with exactly the same operands as this
5023 // node, use its result instead of this node (VCMPo computes both a CR6 and
5024 // a normal output).
5025 //
5026 if (!N->getOperand(0).hasOneUse() &&
5027 !N->getOperand(1).hasOneUse() &&
5028 !N->getOperand(2).hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00005029
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005030 // Scan all of the users of the LHS, looking for VCMPo's that match.
5031 SDNode *VCMPoNode = 0;
Scott Michel91099d62009-02-17 22:15:04 +00005032
Gabor Greif1c80d112008-08-28 21:40:38 +00005033 SDNode *LHSN = N->getOperand(0).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005034 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5035 UI != E; ++UI)
Dan Gohman0c97f1d2008-07-27 20:43:25 +00005036 if (UI->getOpcode() == PPCISD::VCMPo &&
5037 UI->getOperand(1) == N->getOperand(1) &&
5038 UI->getOperand(2) == N->getOperand(2) &&
5039 UI->getOperand(0) == N->getOperand(0)) {
5040 VCMPoNode = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005041 break;
5042 }
Scott Michel91099d62009-02-17 22:15:04 +00005043
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005044 // If there is no VCMPo node, or if the flag value has a single use, don't
5045 // transform this.
5046 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5047 break;
Scott Michel91099d62009-02-17 22:15:04 +00005048
5049 // Look at the (necessarily single) use of the flag value. If it has a
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005050 // chain, this transformation is more complex. Note that multiple things
5051 // could use the value result, which we should ignore.
5052 SDNode *FlagUser = 0;
Scott Michel91099d62009-02-17 22:15:04 +00005053 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005054 FlagUser == 0; ++UI) {
5055 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman0c97f1d2008-07-27 20:43:25 +00005056 SDNode *User = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005057 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005058 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005059 FlagUser = User;
5060 break;
5061 }
5062 }
5063 }
Scott Michel91099d62009-02-17 22:15:04 +00005064
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005065 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5066 // give up for right now.
5067 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman8181bd12008-07-27 21:46:04 +00005068 return SDValue(VCMPoNode, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005069 }
5070 break;
5071 }
5072 case ISD::BR_CC: {
5073 // If this is a branch on an altivec predicate comparison, lower this so
5074 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5075 // lowering is done pre-legalize, because the legalizer lowers the predicate
5076 // compare down to code that is difficult to reassemble.
5077 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman8181bd12008-07-27 21:46:04 +00005078 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005079 int CompareOpc;
5080 bool isDot;
Scott Michel91099d62009-02-17 22:15:04 +00005081
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005082 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5083 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5084 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5085 assert(isDot && "Can't compare against a vector result!");
Scott Michel91099d62009-02-17 22:15:04 +00005086
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005087 // If this is a comparison against something other than 0/1, then we know
5088 // that the condition is never/always true.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005089 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005090 if (Val != 0 && Val != 1) {
5091 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5092 return N->getOperand(0);
5093 // Always !=, turn it into an unconditional branch.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005094 return DAG.getNode(ISD::BR, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005095 N->getOperand(0), N->getOperand(4));
5096 }
Scott Michel91099d62009-02-17 22:15:04 +00005097
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005098 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michel91099d62009-02-17 22:15:04 +00005099
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005100 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersonac9de032009-08-10 22:56:29 +00005101 std::vector<EVT> VTs;
Dan Gohman8181bd12008-07-27 21:46:04 +00005102 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005103 LHS.getOperand(2), // LHS of compare
5104 LHS.getOperand(3), // RHS of compare
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005105 DAG.getConstant(CompareOpc, MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005106 };
5107 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005108 VTs.push_back(MVT::Flag);
Dale Johannesen8a423f72009-02-05 22:07:54 +00005109 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michel91099d62009-02-17 22:15:04 +00005110
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005111 // Unpack the result based on how the target uses it.
5112 PPC::Predicate CompOpc;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005113 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005114 default: // Can't happen, don't crash on invalid number though.
5115 case 0: // Branch on the value of the EQ bit of CR6.
5116 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
5117 break;
5118 case 1: // Branch on the inverted value of the EQ bit of CR6.
5119 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
5120 break;
5121 case 2: // Branch on the value of the LT bit of CR6.
5122 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
5123 break;
5124 case 3: // Branch on the inverted value of the LT bit of CR6.
5125 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
5126 break;
5127 }
5128
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005129 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5130 DAG.getConstant(CompOpc, MVT::i32),
5131 DAG.getRegister(PPC::CR6, MVT::i32),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005132 N->getOperand(4), CompNode.getValue(1));
5133 }
5134 break;
5135 }
5136 }
Scott Michel91099d62009-02-17 22:15:04 +00005137
Dan Gohman8181bd12008-07-27 21:46:04 +00005138 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005139}
5140
5141//===----------------------------------------------------------------------===//
5142// Inline Assembly Support
5143//===----------------------------------------------------------------------===//
5144
Dan Gohman8181bd12008-07-27 21:46:04 +00005145void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00005146 const APInt &Mask,
Scott Michel91099d62009-02-17 22:15:04 +00005147 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00005148 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005149 const SelectionDAG &DAG,
5150 unsigned Depth) const {
Dan Gohman229fa052008-02-13 00:35:47 +00005151 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005152 switch (Op.getOpcode()) {
5153 default: break;
5154 case PPCISD::LBRX: {
5155 // lhbrx is known to have the top bits cleared out.
Dan Gohman49545c72009-09-27 23:17:47 +00005156 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005157 KnownZero = 0xFFFF0000;
5158 break;
5159 }
5160 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005161 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005162 default: break;
5163 case Intrinsic::ppc_altivec_vcmpbfp_p:
5164 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5165 case Intrinsic::ppc_altivec_vcmpequb_p:
5166 case Intrinsic::ppc_altivec_vcmpequh_p:
5167 case Intrinsic::ppc_altivec_vcmpequw_p:
5168 case Intrinsic::ppc_altivec_vcmpgefp_p:
5169 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5170 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5171 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5172 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5173 case Intrinsic::ppc_altivec_vcmpgtub_p:
5174 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5175 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5176 KnownZero = ~1U; // All bits but the low one are known to be zero.
5177 break;
Scott Michel91099d62009-02-17 22:15:04 +00005178 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005179 }
5180 }
5181}
5182
5183
5184/// getConstraintType - Given a constraint, return the type of
5185/// constraint it is for this target.
Scott Michel91099d62009-02-17 22:15:04 +00005186PPCTargetLowering::ConstraintType
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005187PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5188 if (Constraint.size() == 1) {
5189 switch (Constraint[0]) {
5190 default: break;
5191 case 'b':
5192 case 'r':
5193 case 'f':
5194 case 'v':
5195 case 'y':
5196 return C_RegisterClass;
5197 }
5198 }
5199 return TargetLowering::getConstraintType(Constraint);
5200}
5201
Scott Michel91099d62009-02-17 22:15:04 +00005202std::pair<unsigned, const TargetRegisterClass*>
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005203PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00005204 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005205 if (Constraint.size() == 1) {
5206 // GCC RS6000 Constraint Letters
5207 switch (Constraint[0]) {
5208 case 'b': // R1-R31
5209 case 'r': // R0-R31
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005210 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005211 return std::make_pair(0U, PPC::G8RCRegisterClass);
5212 return std::make_pair(0U, PPC::GPRCRegisterClass);
5213 case 'f':
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005214 if (VT == MVT::f32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005215 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005216 else if (VT == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005217 return std::make_pair(0U, PPC::F8RCRegisterClass);
5218 break;
Scott Michel91099d62009-02-17 22:15:04 +00005219 case 'v':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005220 return std::make_pair(0U, PPC::VRRCRegisterClass);
5221 case 'y': // crrc
5222 return std::make_pair(0U, PPC::CRRCRegisterClass);
5223 }
5224 }
Scott Michel91099d62009-02-17 22:15:04 +00005225
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005226 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5227}
5228
5229
Chris Lattnera531abc2007-08-25 00:47:38 +00005230/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Cheng7f250d62008-09-24 00:05:32 +00005231/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
5232/// it means one of the asm constraint of the inline asm instruction being
5233/// processed is 'm'.
Dan Gohman8181bd12008-07-27 21:46:04 +00005234void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Cheng7f250d62008-09-24 00:05:32 +00005235 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00005236 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00005237 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00005238 SDValue Result(0,0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005239 switch (Letter) {
5240 default: break;
5241 case 'I':
5242 case 'J':
5243 case 'K':
5244 case 'L':
5245 case 'M':
5246 case 'N':
5247 case 'O':
5248 case 'P': {
5249 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnera531abc2007-08-25 00:47:38 +00005250 if (!CST) return; // Must be an immediate to match.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005251 unsigned Value = CST->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005252 switch (Letter) {
Edwin Törökbd448e32009-07-14 16:55:14 +00005253 default: llvm_unreachable("Unknown constraint letter!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005254 case 'I': // "I" is a signed 16-bit constant.
5255 if ((short)Value == (int)Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00005256 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005257 break;
5258 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5259 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
5260 if ((short)Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00005261 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005262 break;
5263 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
5264 if ((Value >> 16) == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00005265 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005266 break;
5267 case 'M': // "M" is a constant that is greater than 31.
5268 if (Value > 31)
Chris Lattnera531abc2007-08-25 00:47:38 +00005269 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005270 break;
5271 case 'N': // "N" is a positive constant that is an exact power of two.
5272 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnera531abc2007-08-25 00:47:38 +00005273 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005274 break;
Scott Michel91099d62009-02-17 22:15:04 +00005275 case 'O': // "O" is the constant zero.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005276 if (Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00005277 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005278 break;
5279 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
5280 if ((short)-Value == (int)-Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00005281 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005282 break;
5283 }
5284 break;
5285 }
5286 }
Scott Michel91099d62009-02-17 22:15:04 +00005287
Gabor Greif1c80d112008-08-28 21:40:38 +00005288 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00005289 Ops.push_back(Result);
5290 return;
5291 }
Scott Michel91099d62009-02-17 22:15:04 +00005292
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005293 // Handle standard constraint letters.
Evan Cheng7f250d62008-09-24 00:05:32 +00005294 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005295}
5296
5297// isLegalAddressingMode - Return true if the addressing mode represented
5298// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00005299bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005300 const Type *Ty) const {
5301 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michel91099d62009-02-17 22:15:04 +00005302
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005303 // PPC allows a sign-extended 16-bit immediate field.
5304 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5305 return false;
Scott Michel91099d62009-02-17 22:15:04 +00005306
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005307 // No global is ever allowed as a base.
5308 if (AM.BaseGV)
5309 return false;
Scott Michel91099d62009-02-17 22:15:04 +00005310
5311 // PPC only support r+r,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005312 switch (AM.Scale) {
5313 case 0: // "r+i" or just "i", depending on HasBaseReg.
5314 break;
5315 case 1:
5316 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5317 return false;
5318 // Otherwise we have r+r or r+i.
5319 break;
5320 case 2:
5321 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5322 return false;
5323 // Allow 2*r as r+r.
5324 break;
5325 default:
5326 // No other scales are supported.
5327 return false;
5328 }
Scott Michel91099d62009-02-17 22:15:04 +00005329
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005330 return true;
5331}
5332
5333/// isLegalAddressImmediate - Return true if the integer value can be used
5334/// as the offset of the target addressing mode for load / store of the
5335/// given type.
5336bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
5337 // PPC allows a sign-extended 16-bit immediate field.
5338 return (V > -(1 << 16) && V < (1 << 16)-1);
5339}
5340
5341bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel91099d62009-02-17 22:15:04 +00005342 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005343}
5344
Dan Gohman8181bd12008-07-27 21:46:04 +00005345SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005346 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00005347 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005348 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005349 return SDValue();
Chris Lattnerf8b93372007-12-08 06:59:59 +00005350
5351 MachineFunction &MF = DAG.getMachineFunction();
5352 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattnerf8b93372007-12-08 06:59:59 +00005353
Chris Lattnerf8b93372007-12-08 06:59:59 +00005354 // Just load the return address off the stack.
Dan Gohman8181bd12008-07-27 21:46:04 +00005355 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00005356
5357 // Make sure the function really does not optimize away the store of the RA
5358 // to the stack.
5359 FuncInfo->setLRStoreRequired();
Scott Michel91099d62009-02-17 22:15:04 +00005360 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesenea996922009-02-04 20:06:27 +00005361 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattnerf8b93372007-12-08 06:59:59 +00005362}
5363
Dan Gohman8181bd12008-07-27 21:46:04 +00005364SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00005365 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00005366 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005367 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005368 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00005369
Owen Andersonac9de032009-08-10 22:56:29 +00005370 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005371 bool isPPC64 = PtrVT == MVT::i64;
Scott Michel91099d62009-02-17 22:15:04 +00005372
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005373 MachineFunction &MF = DAG.getMachineFunction();
5374 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michel91099d62009-02-17 22:15:04 +00005375 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005376 && MFI->getStackSize();
5377
5378 if (isPPC64)
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00005379 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005380 MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005381 else
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00005382 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005383 MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005384}
Dan Gohman4a369df2008-10-21 03:41:46 +00005385
5386bool
5387PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5388 // The PowerPC target isn't yet aware of offsets.
5389 return false;
5390}
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005391
Owen Andersonac9de032009-08-10 22:56:29 +00005392EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005393 bool isSrcConst, bool isSrcStr,
5394 SelectionDAG &DAG) const {
5395 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005396 return MVT::i64;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005397 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005398 return MVT::i32;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005399 }
5400}