blob: 75e6f505484767495c41dfc6f72201c094211988 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
798 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000799 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000800
801 // Do not attempt to promote non-128-bit vectors
802 if (!VT.is128BitVector()) {
803 continue;
804 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000815 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000818
Evan Cheng2c3ae372006-04-12 21:21:57 +0000819 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
821 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
822 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
823 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
829 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000830 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000832
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833 if (Subtarget->hasSSE41()) {
834 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000836
837 // i8 and i16 vectors are custom , because the source register and source
838 // source memory operand types are not the same width. f32 vectors are
839 // custom since the immediate controlling the insert encodes additional
840 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
843 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
848 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000850
851 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854 }
855 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000856
Nate Begeman30a0de92008-07-17 16:51:19 +0000857 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000859 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000860
David Greene9b9838d2009-06-29 16:47:10 +0000861 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
864 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
865 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
868 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
869 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
870 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
871 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
873 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
874 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
876 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
877 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
879 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
880 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
885 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
886 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
887 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
888 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
889 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
890 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
891 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
892 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
894 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
895 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
897 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
900 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
901 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
902 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
905 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
906 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
907 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000909
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
911 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
912 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
913 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
914 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000916
917#if 0
918 // Not sure we want to do this since there are no 256-bit integer
919 // operations in AVX
920
921 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
922 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
924 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000925
926 // Do not attempt to custom lower non-power-of-2 vectors
927 if (!isPowerOf2_32(VT.getVectorNumElements()))
928 continue;
929
930 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
931 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
932 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
933 }
934
935 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
937 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000938 }
David Greene9b9838d2009-06-29 16:47:10 +0000939#endif
940
941#if 0
942 // Not sure we want to do this since there are no 256-bit integer
943 // operations in AVX
944
945 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
946 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
948 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000949
950 if (!VT.is256BitVector()) {
951 continue;
952 }
953 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 }
964
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000966#endif
967 }
968
Evan Cheng6be2c582006-04-05 23:38:46 +0000969 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000971
Bill Wendling74c37652008-12-09 22:08:41 +0000972 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::SADDO, MVT::i32, Custom);
974 setOperationAction(ISD::SADDO, MVT::i64, Custom);
975 setOperationAction(ISD::UADDO, MVT::i32, Custom);
976 setOperationAction(ISD::UADDO, MVT::i64, Custom);
977 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
978 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
980 setOperationAction(ISD::USUBO, MVT::i64, Custom);
981 setOperationAction(ISD::SMULO, MVT::i32, Custom);
982 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000983
Evan Chengd54f2d52009-03-31 19:38:51 +0000984 if (!Subtarget->is64Bit()) {
985 // These libcalls are not available in 32-bit.
986 setLibcallName(RTLIB::SHL_I128, 0);
987 setLibcallName(RTLIB::SRL_I128, 0);
988 setLibcallName(RTLIB::SRA_I128, 0);
989 }
990
Evan Cheng206ee9d2006-07-07 08:33:52 +0000991 // We have target-specific dag combine patterns for the following nodes:
992 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000993 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000994 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000995 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000996 setTargetDAGCombine(ISD::SHL);
997 setTargetDAGCombine(ISD::SRA);
998 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000999 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001000 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001001 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001002 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001003 if (Subtarget->is64Bit())
1004 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001005
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001006 computeRegisterProperties();
1007
Evan Cheng87ed7162006-02-14 08:25:08 +00001008 // FIXME: These should be based on subtarget info. Plus, the values should
1009 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001010 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1011 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1012 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001013 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001014 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001015}
1016
Scott Michel5b8f82e2008-03-10 15:42:14 +00001017
Owen Anderson825b72b2009-08-11 20:47:22 +00001018MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1019 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001020}
1021
1022
Evan Cheng29286502008-01-23 23:17:41 +00001023/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1024/// the desired ByVal argument alignment.
1025static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1026 if (MaxAlign == 16)
1027 return;
1028 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1029 if (VTy->getBitWidth() == 128)
1030 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001031 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1032 unsigned EltAlign = 0;
1033 getMaxByValAlign(ATy->getElementType(), EltAlign);
1034 if (EltAlign > MaxAlign)
1035 MaxAlign = EltAlign;
1036 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1037 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1038 unsigned EltAlign = 0;
1039 getMaxByValAlign(STy->getElementType(i), EltAlign);
1040 if (EltAlign > MaxAlign)
1041 MaxAlign = EltAlign;
1042 if (MaxAlign == 16)
1043 break;
1044 }
1045 }
1046 return;
1047}
1048
1049/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1050/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001051/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1052/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001053unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001054 if (Subtarget->is64Bit()) {
1055 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001056 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001057 if (TyAlign > 8)
1058 return TyAlign;
1059 return 8;
1060 }
1061
Evan Cheng29286502008-01-23 23:17:41 +00001062 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001063 if (Subtarget->hasSSE1())
1064 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001065 return Align;
1066}
Chris Lattner2b02a442007-02-25 08:29:00 +00001067
Evan Chengf0df0312008-05-15 08:39:06 +00001068/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001069/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001070/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001071/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001072EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001073X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001074 bool isSrcConst, bool isSrcStr,
1075 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001076 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1077 // linux. This is because the stack realignment code can't handle certain
1078 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001079 const Function *F = DAG.getMachineFunction().getFunction();
1080 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1081 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001082 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001084 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001086 }
Evan Chengf0df0312008-05-15 08:39:06 +00001087 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 return MVT::i64;
1089 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001090}
1091
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001092/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1093/// current function. The returned value is a member of the
1094/// MachineJumpTableInfo::JTEntryKind enum.
1095unsigned X86TargetLowering::getJumpTableEncoding() const {
1096 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1097 // symbol.
1098 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1099 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001100 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101
1102 // Otherwise, use the normal jump table encoding heuristics.
1103 return TargetLowering::getJumpTableEncoding();
1104}
1105
Chris Lattner589c6f62010-01-26 06:28:43 +00001106/// getPICBaseSymbol - Return the X86-32 PIC base.
1107MCSymbol *
1108X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1109 MCContext &Ctx) const {
1110 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner98cdab52010-03-10 02:25:11 +00001111 return Ctx.GetOrCreateTemporarySymbol(Twine(MAI.getPrivateGlobalPrefix())+
1112 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001113}
1114
1115
Chris Lattnerc64daab2010-01-26 05:02:42 +00001116const MCExpr *
1117X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1118 const MachineBasicBlock *MBB,
1119 unsigned uid,MCContext &Ctx) const{
1120 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1121 Subtarget->isPICStyleGOT());
1122 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1123 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001124 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1125 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001126}
1127
Evan Chengcc415862007-11-09 01:32:10 +00001128/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1129/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001130SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001131 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001132 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001133 // This doesn't have DebugLoc associated with it, but is not really the
1134 // same as a Register.
1135 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1136 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001137 return Table;
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1141/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1142/// MCExpr.
1143const MCExpr *X86TargetLowering::
1144getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1145 MCContext &Ctx) const {
1146 // X86-64 uses RIP relative addressing based on the jump table label.
1147 if (Subtarget->isPICStyleRIPRel())
1148 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1149
1150 // Otherwise, the reference is relative to the PIC base.
1151 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1152}
1153
Bill Wendlingb4202b82009-07-01 18:50:55 +00001154/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001155unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001156 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001157}
1158
Chris Lattner2b02a442007-02-25 08:29:00 +00001159//===----------------------------------------------------------------------===//
1160// Return Value Calling Convention Implementation
1161//===----------------------------------------------------------------------===//
1162
Chris Lattner59ed56b2007-02-28 04:55:35 +00001163#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001164
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001165bool
1166X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1167 const SmallVectorImpl<EVT> &OutTys,
1168 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1169 SelectionDAG &DAG) {
1170 SmallVector<CCValAssign, 16> RVLocs;
1171 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1172 RVLocs, *DAG.getContext());
1173 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1174}
1175
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176SDValue
1177X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001178 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 const SmallVectorImpl<ISD::OutputArg> &Outs,
1180 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattner9774c912007-02-27 05:28:59 +00001182 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1184 RVLocs, *DAG.getContext());
1185 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Evan Chengdcea1632010-02-04 02:40:39 +00001187 // Add the regs to the liveout set for the function.
1188 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1189 for (unsigned i = 0; i != RVLocs.size(); ++i)
1190 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1191 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001194
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001196 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1197 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001198 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001200 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1202 CCValAssign &VA = RVLocs[i];
1203 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Chris Lattner447ff682008-03-11 03:23:40 +00001206 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1207 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001208 if (VA.getLocReg() == X86::ST0 ||
1209 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001210 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1211 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001212 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001214 RetOps.push_back(ValToCopy);
1215 // Don't emit a copytoreg.
1216 continue;
1217 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001218
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1220 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001221 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001222 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001227 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001228 }
1229
Dale Johannesendd64c412009-02-04 00:33:20 +00001230 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001231 Flag = Chain.getValue(1);
1232 }
Dan Gohman61a92132008-04-21 23:59:07 +00001233
1234 // The x86-64 ABI for returning structs by value requires that we copy
1235 // the sret argument into %rax for the return. We saved the argument into
1236 // a virtual register in the entry block, so now we copy the value out
1237 // and into %rax.
1238 if (Subtarget->is64Bit() &&
1239 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1240 MachineFunction &MF = DAG.getMachineFunction();
1241 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1242 unsigned Reg = FuncInfo->getSRetReturnReg();
1243 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001244 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001245 FuncInfo->setSRetReturnReg(Reg);
1246 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001247 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001248
Dale Johannesendd64c412009-02-04 00:33:20 +00001249 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001250 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001251
1252 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001253 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001255
Chris Lattner447ff682008-03-11 03:23:40 +00001256 RetOps[0] = Chain; // Update chain.
1257
1258 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001259 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001260 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001261
1262 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001264}
1265
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266/// LowerCallResult - Lower the result values of a call into the
1267/// appropriate copies out of appropriate physical registers.
1268///
1269SDValue
1270X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001271 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272 const SmallVectorImpl<ISD::InputArg> &Ins,
1273 DebugLoc dl, SelectionDAG &DAG,
1274 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001275
Chris Lattnere32bbf62007-02-28 07:09:55 +00001276 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001277 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001278 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001280 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001281 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001282
Chris Lattner3085e152007-02-25 08:59:22 +00001283 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001284 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001285 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001286 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Torok Edwin3f142c32009-02-01 18:15:56 +00001288 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001291 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001292 }
1293
Chris Lattner8e6da152008-03-10 21:08:41 +00001294 // If this is a call to a function that returns an fp value on the floating
1295 // point stack, but where we prefer to use the value in xmm registers, copy
1296 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001297 if ((VA.getLocReg() == X86::ST0 ||
1298 VA.getLocReg() == X86::ST1) &&
1299 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001300 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
Evan Cheng79fb3b42009-02-20 20:43:02 +00001303 SDValue Val;
1304 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001305 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1306 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1307 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001309 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1311 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001312 } else {
1313 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001315 Val = Chain.getValue(0);
1316 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001317 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1318 } else {
1319 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1320 CopyVT, InFlag).getValue(1);
1321 Val = Chain.getValue(0);
1322 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001323 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001324
Dan Gohman37eed792009-02-04 17:28:58 +00001325 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001326 // Round the F80 the right size, which also moves to the appropriate xmm
1327 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001328 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001329 // This truncation won't change the value.
1330 DAG.getIntPtrConstant(1));
1331 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001332
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001334 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001335
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001337}
1338
1339
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001340//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001341// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001342//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001343// StdCall calling convention seems to be standard for many Windows' API
1344// routines and around. It differs from C calling convention just a little:
1345// callee should clean up the stack, not caller. Symbols should be also
1346// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001347// For info on fast calling convention see Fast Calling Convention (tail call)
1348// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001349
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001351/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1353 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001354 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001355
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001357}
1358
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001359/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001360/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361static bool
1362ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1363 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001364 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001365
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001367}
1368
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001369/// IsCalleePop - Determines whether the callee is required to pop its
1370/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001371bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001372 if (IsVarArg)
1373 return false;
1374
Dan Gohman095cc292008-09-13 01:54:27 +00001375 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001376 default:
1377 return false;
1378 case CallingConv::X86_StdCall:
1379 return !Subtarget->is64Bit();
1380 case CallingConv::X86_FastCall:
1381 return !Subtarget->is64Bit();
1382 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001383 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001384 case CallingConv::GHC:
1385 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 }
1387}
1388
Dan Gohman095cc292008-09-13 01:54:27 +00001389/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1390/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001391CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001392 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001393 if (CC == CallingConv::GHC)
1394 return CC_X86_64_GHC;
1395 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001396 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001397 else
1398 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001399 }
1400
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 if (CC == CallingConv::X86_FastCall)
1402 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001403 else if (CC == CallingConv::Fast)
1404 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001405 else if (CC == CallingConv::GHC)
1406 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001407 else
1408 return CC_X86_32_C;
1409}
1410
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001411/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1412/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001413/// the specific parameter attribute. The copy will be passed as a byval
1414/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001415static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001416CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001417 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1418 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001420 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001421 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001422}
1423
Chris Lattner29689432010-03-11 00:22:57 +00001424/// IsTailCallConvention - Return true if the calling convention is one that
1425/// supports tail call optimization.
1426static bool IsTailCallConvention(CallingConv::ID CC) {
1427 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1428}
1429
Evan Cheng0c439eb2010-01-27 00:07:07 +00001430/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1431/// a tailcall target by changing its ABI.
1432static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001433 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001434}
1435
Dan Gohman98ca4f22009-08-05 01:29:28 +00001436SDValue
1437X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001438 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001439 const SmallVectorImpl<ISD::InputArg> &Ins,
1440 DebugLoc dl, SelectionDAG &DAG,
1441 const CCValAssign &VA,
1442 MachineFrameInfo *MFI,
1443 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001444 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001445 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001446 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001447 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001448 EVT ValVT;
1449
1450 // If value is passed by pointer we have address passed instead of the value
1451 // itself.
1452 if (VA.getLocInfo() == CCValAssign::Indirect)
1453 ValVT = VA.getLocVT();
1454 else
1455 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001456
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001457 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001458 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001459 // In case of tail call optimization mark all arguments mutable. Since they
1460 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001461 if (Flags.isByVal()) {
1462 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1463 VA.getLocMemOffset(), isImmutable, false);
1464 return DAG.getFrameIndex(FI, getPointerTy());
1465 } else {
1466 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1467 VA.getLocMemOffset(), isImmutable, false);
1468 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1469 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001470 PseudoSourceValue::getFixedStack(FI), 0,
1471 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001472 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001473}
1474
Dan Gohman475871a2008-07-27 21:46:04 +00001475SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001477 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 bool isVarArg,
1479 const SmallVectorImpl<ISD::InputArg> &Ins,
1480 DebugLoc dl,
1481 SelectionDAG &DAG,
1482 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001483 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001484 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 const Function* Fn = MF.getFunction();
1487 if (Fn->hasExternalLinkage() &&
1488 Subtarget->isTargetCygMing() &&
1489 Fn->getName() == "main")
1490 FuncInfo->setForceFramePointer(true);
1491
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001494 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001495
Chris Lattner29689432010-03-11 00:22:57 +00001496 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1497 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001498
Chris Lattner638402b2007-02-28 07:00:42 +00001499 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001500 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1502 ArgLocs, *DAG.getContext());
1503 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Chris Lattnerf39f7712007-02-28 05:46:49 +00001505 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001506 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001507 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1508 CCValAssign &VA = ArgLocs[i];
1509 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1510 // places.
1511 assert(VA.getValNo() != LastVal &&
1512 "Don't support value assigned to multiple locs yet");
1513 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Chris Lattnerf39f7712007-02-28 05:46:49 +00001515 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001516 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001517 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001523 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001526 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001527 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001528 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1529 RC = X86::VR64RegisterClass;
1530 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001531 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001532
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001533 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001534 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Chris Lattnerf39f7712007-02-28 05:46:49 +00001536 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1537 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1538 // right size.
1539 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001540 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001541 DAG.getValueType(VA.getValVT()));
1542 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001543 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001544 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001545 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001546 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001548 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001549 // Handle MMX values passed in XMM regs.
1550 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1552 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001553 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1554 } else
1555 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001556 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001557 } else {
1558 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001559 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001560 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001561
1562 // If value is passed via pointer - do a load.
1563 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001564 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1565 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001566
Dan Gohman98ca4f22009-08-05 01:29:28 +00001567 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001568 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001569
Dan Gohman61a92132008-04-21 23:59:07 +00001570 // The x86-64 ABI for returning structs by value requires that we copy
1571 // the sret argument into %rax for the return. Save the argument into
1572 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001573 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001574 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1575 unsigned Reg = FuncInfo->getSRetReturnReg();
1576 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001578 FuncInfo->setSRetReturnReg(Reg);
1579 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001582 }
1583
Chris Lattnerf39f7712007-02-28 05:46:49 +00001584 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001585 // Align stack specially for tail calls.
1586 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001587 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001588
Evan Cheng1bc78042006-04-26 01:20:17 +00001589 // If the function takes variable number of arguments, make a frame index for
1590 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001591 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001593 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 }
1595 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001596 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1597
1598 // FIXME: We should really autogenerate these arrays
1599 static const unsigned GPR64ArgRegsWin64[] = {
1600 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001602 static const unsigned XMMArgRegsWin64[] = {
1603 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1604 };
1605 static const unsigned GPR64ArgRegs64Bit[] = {
1606 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1607 };
1608 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1610 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1611 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001612 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1613
1614 if (IsWin64) {
1615 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1616 GPR64ArgRegs = GPR64ArgRegsWin64;
1617 XMMArgRegs = XMMArgRegsWin64;
1618 } else {
1619 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1620 GPR64ArgRegs = GPR64ArgRegs64Bit;
1621 XMMArgRegs = XMMArgRegs64Bit;
1622 }
1623 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1624 TotalNumIntRegs);
1625 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1626 TotalNumXMMRegs);
1627
Devang Patel578efa92009-06-05 21:57:13 +00001628 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001629 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001630 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001631 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001632 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001633 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001634 // Kernel mode asks for SSE to be disabled, so don't push them
1635 // on the stack.
1636 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001637
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 // For X86-64, if there are vararg parameters that are passed via
1639 // registers, then we must store them to their spots on the stack so they
1640 // may be loaded by deferencing the result of va_next.
1641 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001642 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1643 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001644 TotalNumXMMRegs * 16, 16,
1645 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001646
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SmallVector<SDValue, 8> MemOps;
1649 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001650 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001651 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001652 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1653 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001654 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1655 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001658 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001659 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001660 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001662 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001664
Dan Gohmanface41a2009-08-16 21:24:25 +00001665 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1666 // Now store the XMM (fp + vector) parameter registers.
1667 SmallVector<SDValue, 11> SaveXMMOps;
1668 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001669
Dan Gohmanface41a2009-08-16 21:24:25 +00001670 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1671 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1672 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673
Dan Gohmanface41a2009-08-16 21:24:25 +00001674 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1675 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001676
Dan Gohmanface41a2009-08-16 21:24:25 +00001677 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1678 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1679 X86::VR128RegisterClass);
1680 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1681 SaveXMMOps.push_back(Val);
1682 }
1683 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1684 MVT::Other,
1685 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001686 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001687
1688 if (!MemOps.empty())
1689 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1690 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001692 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001693
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001696 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001697 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001698 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001699 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001700 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001701 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001702 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 if (!Is64Bit) {
1705 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1708 }
Evan Cheng25caf632006-05-23 21:06:34 +00001709
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001710 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001711
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001713}
1714
Dan Gohman475871a2008-07-27 21:46:04 +00001715SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1717 SDValue StackPtr, SDValue Arg,
1718 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001719 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001721 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001722 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001724 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001725 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001726 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001727 }
Dale Johannesenace16102009-02-03 19:33:06 +00001728 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001729 PseudoSourceValue::getStack(), LocMemOffset,
1730 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001731}
1732
Bill Wendling64e87322009-01-16 19:25:27 +00001733/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001734/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001735SDValue
1736X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001737 SDValue &OutRetAddr, SDValue Chain,
1738 bool IsTailCall, bool Is64Bit,
1739 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001740 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001741 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001742 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001743
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001745 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001746 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001747}
1748
1749/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1750/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001751static SDValue
1752EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001753 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001754 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755 // Store the return address to the appropriate stack slot.
1756 if (!FPDiff) return Chain;
1757 // Calculate the new stack slot for the return address.
1758 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001759 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001760 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001763 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001764 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1765 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766 return Chain;
1767}
1768
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001770X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001771 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001772 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 const SmallVectorImpl<ISD::OutputArg> &Outs,
1774 const SmallVectorImpl<ISD::InputArg> &Ins,
1775 DebugLoc dl, SelectionDAG &DAG,
1776 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 MachineFunction &MF = DAG.getMachineFunction();
1778 bool Is64Bit = Subtarget->is64Bit();
1779 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001780 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781
Evan Cheng5f941932010-02-05 02:21:12 +00001782 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001784 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1785 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001786 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001787
1788 // Sibcalls are automatically detected tailcalls which do not require
1789 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001790 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001791 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001792
1793 if (isTailCall)
1794 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001795 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796
Chris Lattner29689432010-03-11 00:22:57 +00001797 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1798 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001799
Chris Lattner638402b2007-02-28 07:00:42 +00001800 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001808 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001809 // This is a sibcall. The memory operands are available in caller's
1810 // own caller's stack.
1811 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001812 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001813 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001816 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001818 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1820 FPDiff = NumBytesCallerPushed - NumBytes;
1821
1822 // Set the delta of movement of the returnaddr stackslot.
1823 // But only set if delta is greater than previous delta.
1824 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1825 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1826 }
1827
Evan Chengf22f9b32010-02-06 03:28:46 +00001828 if (!IsSibcall)
1829 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001830
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001832 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001833 if (isTailCall && FPDiff)
1834 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1835 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001836
Dan Gohman475871a2008-07-27 21:46:04 +00001837 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1838 SmallVector<SDValue, 8> MemOpChains;
1839 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001840
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001841 // Walk the register/memloc assignments, inserting copies/loads. In the case
1842 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001843 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1844 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001845 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 SDValue Arg = Outs[i].Val;
1847 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001848 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001849
Chris Lattner423c5f42007-02-28 05:31:48 +00001850 // Promote the value if needed.
1851 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001852 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001853 case CCValAssign::Full: break;
1854 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001855 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 break;
1857 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001858 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001859 break;
1860 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001861 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1862 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1864 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1865 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 } else
1867 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1868 break;
1869 case CCValAssign::BCvt:
1870 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001871 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 case CCValAssign::Indirect: {
1873 // Store the argument.
1874 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001875 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001876 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001877 PseudoSourceValue::getFixedStack(FI), 0,
1878 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001879 Arg = SpillSlot;
1880 break;
1881 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Chris Lattner423c5f42007-02-28 05:31:48 +00001884 if (VA.isRegLoc()) {
1885 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001886 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001887 assert(VA.isMemLoc());
1888 if (StackPtr.getNode() == 0)
1889 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1890 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1891 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001892 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001893 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001894
Evan Cheng32fe1032006-05-25 00:59:30 +00001895 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001897 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001898
Evan Cheng347d5f72006-04-28 21:29:37 +00001899 // Build a sequence of copy-to-reg nodes chained together with token chain
1900 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001901 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001902 // Tail call byval lowering might overwrite argument registers so in case of
1903 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001905 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001906 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001907 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001908 InFlag = Chain.getValue(1);
1909 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001910
Chris Lattner88e1fd52009-07-09 04:24:46 +00001911 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001912 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1913 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001915 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1916 DAG.getNode(X86ISD::GlobalBaseReg,
1917 DebugLoc::getUnknownLoc(),
1918 getPointerTy()),
1919 InFlag);
1920 InFlag = Chain.getValue(1);
1921 } else {
1922 // If we are tail calling and generating PIC/GOT style code load the
1923 // address of the callee into ECX. The value in ecx is used as target of
1924 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1925 // for tail calls on PIC/GOT architectures. Normally we would just put the
1926 // address of GOT into ebx and then call target@PLT. But for tail calls
1927 // ebx would be restored (since ebx is callee saved) before jumping to the
1928 // target@PLT.
1929
1930 // Note: The actual moving to ECX is done further down.
1931 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1932 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1933 !G->getGlobal()->hasProtectedVisibility())
1934 Callee = LowerGlobalAddress(Callee, DAG);
1935 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001936 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001937 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001938 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001939
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 if (Is64Bit && isVarArg) {
1941 // From AMD64 ABI document:
1942 // For calls that may call functions that use varargs or stdargs
1943 // (prototype-less calls or calls to functions containing ellipsis (...) in
1944 // the declaration) %al is used as hidden argument to specify the number
1945 // of SSE registers used. The contents of %al do not need to match exactly
1946 // the number of registers, but must be an ubound on the number of SSE
1947 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
1949 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 // Count the number of XMM registers allocated.
1951 static const unsigned XMMArgRegs[] = {
1952 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1953 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1954 };
1955 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001956 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001957 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001958
Dale Johannesendd64c412009-02-04 00:33:20 +00001959 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001961 InFlag = Chain.getValue(1);
1962 }
1963
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001964
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001965 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 if (isTailCall) {
1967 // Force all the incoming stack arguments to be loaded from the stack
1968 // before any new outgoing arguments are stored to the stack, because the
1969 // outgoing stack slots may alias the incoming argument stack slots, and
1970 // the alias isn't otherwise explicit. This is slightly more conservative
1971 // than necessary, because it means that each store effectively depends
1972 // on every argument instead of just those arguments it would clobber.
1973 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1974
Dan Gohman475871a2008-07-27 21:46:04 +00001975 SmallVector<SDValue, 8> MemOpChains2;
1976 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001978 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001979 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001980 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001981 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1982 CCValAssign &VA = ArgLocs[i];
1983 if (VA.isRegLoc())
1984 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001985 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 SDValue Arg = Outs[i].Val;
1987 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001988 // Create frame index.
1989 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001990 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001991 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001992 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001993
Duncan Sands276dcbd2008-03-21 09:14:45 +00001994 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001995 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001997 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001998 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001999 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002000 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002001
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2003 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002004 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002006 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002007 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002009 PseudoSourceValue::getFixedStack(FI), 0,
2010 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002011 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 }
2013 }
2014
2015 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002017 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002018
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 // Copy arguments to their registers.
2020 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002021 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002022 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 InFlag = Chain.getValue(1);
2024 }
Dan Gohman475871a2008-07-27 21:46:04 +00002025 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002026
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002028 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002029 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
2031
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002032 bool WasGlobalOrExternal = false;
2033 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2034 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2035 // In the 64-bit large code model, we have to make all calls
2036 // through a register, since the call instruction's 32-bit
2037 // pc-relative offset may not be large enough to hold the whole
2038 // address.
2039 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2040 WasGlobalOrExternal = true;
2041 // If the callee is a GlobalAddress node (quite common, every direct call
2042 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2043 // it.
2044
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002045 // We should use extra load for direct calls to dllimported functions in
2046 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002047 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002048 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002049 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002050
Chris Lattner48a7d022009-07-09 05:02:21 +00002051 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2052 // external symbols most go through the PLT in PIC mode. If the symbol
2053 // has hidden or protected visibility, or if it is static or local, then
2054 // we don't need to use the PLT - we can directly call it.
2055 if (Subtarget->isTargetELF() &&
2056 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002057 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002058 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002059 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002060 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2061 Subtarget->getDarwinVers() < 9) {
2062 // PC-relative references to external symbols should go through $stub,
2063 // unless we're building with the leopard linker or later, which
2064 // automatically synthesizes these stubs.
2065 OpFlags = X86II::MO_DARWIN_STUB;
2066 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002067
Chris Lattner74e726e2009-07-09 05:27:35 +00002068 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 G->getOffset(), OpFlags);
2070 }
Bill Wendling056292f2008-09-16 21:48:12 +00002071 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002072 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002073 unsigned char OpFlags = 0;
2074
2075 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2076 // symbols should go through the PLT.
2077 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002078 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002079 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002080 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002081 Subtarget->getDarwinVers() < 9) {
2082 // PC-relative references to external symbols should go through $stub,
2083 // unless we're building with the leopard linker or later, which
2084 // automatically synthesizes these stubs.
2085 OpFlags = X86II::MO_DARWIN_STUB;
2086 }
Eric Christopherfd179292009-08-27 18:07:15 +00002087
Chris Lattner48a7d022009-07-09 05:02:21 +00002088 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2089 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002090 }
2091
Chris Lattnerd96d0722007-02-25 06:40:16 +00002092 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002095
Evan Chengf22f9b32010-02-06 03:28:46 +00002096 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002097 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2098 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002099 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002101
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002102 Ops.push_back(Chain);
2103 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002104
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002107
Gordon Henriksen86737662008-01-05 16:56:59 +00002108 // Add argument registers to the end of the list so that they are known live
2109 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002110 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2111 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2112 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002113
Evan Cheng586ccac2008-03-18 23:36:35 +00002114 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002116 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2117
2118 // Add an implicit use of AL for x86 vararg functions.
2119 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002121
Gabor Greifba36cb52008-08-28 21:40:38 +00002122 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002123 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002124
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 if (isTailCall) {
2126 // If this is the first return lowered for this function, add the regs
2127 // to the liveout set for the function.
2128 if (MF.getRegInfo().liveout_empty()) {
2129 SmallVector<CCValAssign, 16> RVLocs;
2130 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2131 *DAG.getContext());
2132 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2133 for (unsigned i = 0; i != RVLocs.size(); ++i)
2134 if (RVLocs[i].isRegLoc())
2135 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2136 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 return DAG.getNode(X86ISD::TC_RETURN, dl,
2138 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002139 }
2140
Dale Johannesenace16102009-02-03 19:33:06 +00002141 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002142 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002143
Chris Lattner2d297092006-05-23 18:50:38 +00002144 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002147 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002148 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002149 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002150 // pops the hidden struct pointer, so we have to push it back.
2151 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002152 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002153 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002154 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002155
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002157 if (!IsSibcall) {
2158 Chain = DAG.getCALLSEQ_END(Chain,
2159 DAG.getIntPtrConstant(NumBytes, true),
2160 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2161 true),
2162 InFlag);
2163 InFlag = Chain.getValue(1);
2164 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002165
Chris Lattner3085e152007-02-25 08:59:22 +00002166 // Handle result values, copying them out of physregs into vregs that we
2167 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002168 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2169 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002170}
2171
Evan Cheng25ab6902006-09-08 06:48:29 +00002172
2173//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002174// Fast Calling Convention (tail call) implementation
2175//===----------------------------------------------------------------------===//
2176
2177// Like std call, callee cleans arguments, convention except that ECX is
2178// reserved for storing the tail called function address. Only 2 registers are
2179// free for argument passing (inreg). Tail call optimization is performed
2180// provided:
2181// * tailcallopt is enabled
2182// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002183// On X86_64 architecture with GOT-style position independent code only local
2184// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002185// To keep the stack aligned according to platform abi the function
2186// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2187// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002188// If a tail called function callee has more arguments than the caller the
2189// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002190// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002191// original REtADDR, but before the saved framepointer or the spilled registers
2192// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2193// stack layout:
2194// arg1
2195// arg2
2196// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002197// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002198// move area ]
2199// (possible EBP)
2200// ESI
2201// EDI
2202// local1 ..
2203
2204/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2205/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002206unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002207 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002208 MachineFunction &MF = DAG.getMachineFunction();
2209 const TargetMachine &TM = MF.getTarget();
2210 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2211 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002212 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002213 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002214 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002215 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2216 // Number smaller than 12 so just add the difference.
2217 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2218 } else {
2219 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002220 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002222 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002223 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002224}
2225
Evan Cheng5f941932010-02-05 02:21:12 +00002226/// MatchingStackOffset - Return true if the given stack call argument is
2227/// already available in the same position (relatively) of the caller's
2228/// incoming argument stack.
2229static
2230bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2231 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2232 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002233 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2234 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002235 if (Arg.getOpcode() == ISD::CopyFromReg) {
2236 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2237 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2238 return false;
2239 MachineInstr *Def = MRI->getVRegDef(VR);
2240 if (!Def)
2241 return false;
2242 if (!Flags.isByVal()) {
2243 if (!TII->isLoadFromStackSlot(Def, FI))
2244 return false;
2245 } else {
2246 unsigned Opcode = Def->getOpcode();
2247 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2248 Def->getOperand(1).isFI()) {
2249 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002250 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002251 } else
2252 return false;
2253 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002254 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2255 if (Flags.isByVal())
2256 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002257 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002258 // define @foo(%struct.X* %A) {
2259 // tail call @bar(%struct.X* byval %A)
2260 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002261 return false;
2262 SDValue Ptr = Ld->getBasePtr();
2263 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2264 if (!FINode)
2265 return false;
2266 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002267 } else
2268 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002269
Evan Cheng4cae1332010-03-05 08:38:04 +00002270 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002271 if (!MFI->isFixedObjectIndex(FI))
2272 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002273 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002274}
2275
Dan Gohman98ca4f22009-08-05 01:29:28 +00002276/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2277/// for tail call optimization. Targets which want to do tail call
2278/// optimization should implement this function.
2279bool
2280X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002281 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002283 bool isCalleeStructRet,
2284 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002285 const SmallVectorImpl<ISD::OutputArg> &Outs,
2286 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002287 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002288 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002289 CalleeCC != CallingConv::C)
2290 return false;
2291
Evan Cheng7096ae42010-01-29 06:45:59 +00002292 // If -tailcallopt is specified, make fastcc functions tail-callable.
2293 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002294 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002295 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002296 CallerF->getCallingConv() == CalleeCC)
2297 return true;
2298 return false;
2299 }
2300
Evan Chengb2c92902010-02-02 02:22:50 +00002301 // Look for obvious safe cases to perform tail call optimization that does not
2302 // requite ABI changes. This is what gcc calls sibcall.
2303
Evan Chenga375d472010-03-15 18:54:48 +00002304 // Do not sibcall optimize vararg calls for now.
Evan Cheng843bd692010-01-31 06:44:49 +00002305 if (isVarArg)
2306 return false;
2307
Evan Chenga375d472010-03-15 18:54:48 +00002308 // Also avoid sibcall optimization if either caller or callee uses struct
2309 // return semantics.
2310 if (isCalleeStructRet || isCallerStructRet)
2311 return false;
2312
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002313 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2314 // Therefore if it's not used by the call it is not safe to optimize this into
2315 // a sibcall.
2316 bool Unused = false;
2317 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2318 if (!Ins[i].Used) {
2319 Unused = true;
2320 break;
2321 }
2322 }
2323 if (Unused) {
2324 SmallVector<CCValAssign, 16> RVLocs;
2325 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2326 RVLocs, *DAG.getContext());
2327 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2328 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2329 CCValAssign &VA = RVLocs[i];
2330 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2331 return false;
2332 }
2333 }
2334
Evan Chenga6bff982010-01-30 01:22:00 +00002335 // If the callee takes no arguments then go on to check the results of the
2336 // call.
2337 if (!Outs.empty()) {
2338 // Check if stack adjustment is needed. For now, do not do this if any
2339 // argument is passed on the stack.
2340 SmallVector<CCValAssign, 16> ArgLocs;
2341 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2342 ArgLocs, *DAG.getContext());
2343 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002344 if (CCInfo.getNextStackOffset()) {
2345 MachineFunction &MF = DAG.getMachineFunction();
2346 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2347 return false;
2348 if (Subtarget->isTargetWin64())
2349 // Win64 ABI has additional complications.
2350 return false;
2351
2352 // Check if the arguments are already laid out in the right way as
2353 // the caller's fixed stack objects.
2354 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002355 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2356 const X86InstrInfo *TII =
2357 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002358 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2359 CCValAssign &VA = ArgLocs[i];
2360 EVT RegVT = VA.getLocVT();
2361 SDValue Arg = Outs[i].Val;
2362 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002363 if (VA.getLocInfo() == CCValAssign::Indirect)
2364 return false;
2365 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002366 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2367 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002368 return false;
2369 }
2370 }
2371 }
Evan Chenga6bff982010-01-30 01:22:00 +00002372 }
Evan Chengb1712452010-01-27 06:25:16 +00002373
Evan Cheng86809cc2010-02-03 03:28:02 +00002374 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002375}
2376
Dan Gohman3df24e62008-09-03 23:12:08 +00002377FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002378X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2379 DwarfWriter *dw,
2380 DenseMap<const Value *, unsigned> &vm,
2381 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2382 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002383#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002384 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002385#endif
2386 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002387 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002388#ifndef NDEBUG
2389 , cil
2390#endif
2391 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002392}
2393
2394
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002395//===----------------------------------------------------------------------===//
2396// Other Lowering Hooks
2397//===----------------------------------------------------------------------===//
2398
2399
Dan Gohman475871a2008-07-27 21:46:04 +00002400SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002401 MachineFunction &MF = DAG.getMachineFunction();
2402 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2403 int ReturnAddrIndex = FuncInfo->getRAIndex();
2404
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002405 if (ReturnAddrIndex == 0) {
2406 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002407 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002408 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002409 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002410 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002411 }
2412
Evan Cheng25ab6902006-09-08 06:48:29 +00002413 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002414}
2415
2416
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002417bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2418 bool hasSymbolicDisplacement) {
2419 // Offset should fit into 32 bit immediate field.
2420 if (!isInt32(Offset))
2421 return false;
2422
2423 // If we don't have a symbolic displacement - we don't have any extra
2424 // restrictions.
2425 if (!hasSymbolicDisplacement)
2426 return true;
2427
2428 // FIXME: Some tweaks might be needed for medium code model.
2429 if (M != CodeModel::Small && M != CodeModel::Kernel)
2430 return false;
2431
2432 // For small code model we assume that latest object is 16MB before end of 31
2433 // bits boundary. We may also accept pretty large negative constants knowing
2434 // that all objects are in the positive half of address space.
2435 if (M == CodeModel::Small && Offset < 16*1024*1024)
2436 return true;
2437
2438 // For kernel code model we know that all object resist in the negative half
2439 // of 32bits address space. We may not accept negative offsets, since they may
2440 // be just off and we may accept pretty large positive ones.
2441 if (M == CodeModel::Kernel && Offset > 0)
2442 return true;
2443
2444 return false;
2445}
2446
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002447/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2448/// specific condition code, returning the condition code and the LHS/RHS of the
2449/// comparison to make.
2450static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2451 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002452 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002453 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2454 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2455 // X > -1 -> X == 0, jump !sign.
2456 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002457 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002458 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2459 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002460 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002461 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002462 // X < 1 -> X <= 0
2463 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002464 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002465 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002466 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002467
Evan Chengd9558e02006-01-06 00:43:03 +00002468 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002469 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002470 case ISD::SETEQ: return X86::COND_E;
2471 case ISD::SETGT: return X86::COND_G;
2472 case ISD::SETGE: return X86::COND_GE;
2473 case ISD::SETLT: return X86::COND_L;
2474 case ISD::SETLE: return X86::COND_LE;
2475 case ISD::SETNE: return X86::COND_NE;
2476 case ISD::SETULT: return X86::COND_B;
2477 case ISD::SETUGT: return X86::COND_A;
2478 case ISD::SETULE: return X86::COND_BE;
2479 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002480 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002481 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002482
Chris Lattner4c78e022008-12-23 23:42:27 +00002483 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002484
Chris Lattner4c78e022008-12-23 23:42:27 +00002485 // If LHS is a foldable load, but RHS is not, flip the condition.
2486 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2487 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2488 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2489 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002490 }
2491
Chris Lattner4c78e022008-12-23 23:42:27 +00002492 switch (SetCCOpcode) {
2493 default: break;
2494 case ISD::SETOLT:
2495 case ISD::SETOLE:
2496 case ISD::SETUGT:
2497 case ISD::SETUGE:
2498 std::swap(LHS, RHS);
2499 break;
2500 }
2501
2502 // On a floating point condition, the flags are set as follows:
2503 // ZF PF CF op
2504 // 0 | 0 | 0 | X > Y
2505 // 0 | 0 | 1 | X < Y
2506 // 1 | 0 | 0 | X == Y
2507 // 1 | 1 | 1 | unordered
2508 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002509 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002510 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002511 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002512 case ISD::SETOLT: // flipped
2513 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002514 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002515 case ISD::SETOLE: // flipped
2516 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002517 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002518 case ISD::SETUGT: // flipped
2519 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002520 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002521 case ISD::SETUGE: // flipped
2522 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002523 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002524 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002525 case ISD::SETNE: return X86::COND_NE;
2526 case ISD::SETUO: return X86::COND_P;
2527 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002528 case ISD::SETOEQ:
2529 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002530 }
Evan Chengd9558e02006-01-06 00:43:03 +00002531}
2532
Evan Cheng4a460802006-01-11 00:33:36 +00002533/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2534/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002535/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002536static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002537 switch (X86CC) {
2538 default:
2539 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002540 case X86::COND_B:
2541 case X86::COND_BE:
2542 case X86::COND_E:
2543 case X86::COND_P:
2544 case X86::COND_A:
2545 case X86::COND_AE:
2546 case X86::COND_NE:
2547 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002548 return true;
2549 }
2550}
2551
Evan Chengeb2f9692009-10-27 19:56:55 +00002552/// isFPImmLegal - Returns true if the target can instruction select the
2553/// specified FP immediate natively. If false, the legalizer will
2554/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002555bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002556 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2557 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2558 return true;
2559 }
2560 return false;
2561}
2562
Nate Begeman9008ca62009-04-27 18:41:29 +00002563/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2564/// the specified range (L, H].
2565static bool isUndefOrInRange(int Val, int Low, int Hi) {
2566 return (Val < 0) || (Val >= Low && Val < Hi);
2567}
2568
2569/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2570/// specified value.
2571static bool isUndefOrEqual(int Val, int CmpVal) {
2572 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002573 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002574 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002575}
2576
Nate Begeman9008ca62009-04-27 18:41:29 +00002577/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2578/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2579/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002580static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002582 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002583 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002584 return (Mask[0] < 2 && Mask[1] < 2);
2585 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002586}
2587
Nate Begeman9008ca62009-04-27 18:41:29 +00002588bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002589 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002590 N->getMask(M);
2591 return ::isPSHUFDMask(M, N->getValueType(0));
2592}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002593
Nate Begeman9008ca62009-04-27 18:41:29 +00002594/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2595/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002596static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002597 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002598 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002599
Nate Begeman9008ca62009-04-27 18:41:29 +00002600 // Lower quadword copied in order or undef.
2601 for (int i = 0; i != 4; ++i)
2602 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002603 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002604
Evan Cheng506d3df2006-03-29 23:07:14 +00002605 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002606 for (int i = 4; i != 8; ++i)
2607 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002608 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002609
Evan Cheng506d3df2006-03-29 23:07:14 +00002610 return true;
2611}
2612
Nate Begeman9008ca62009-04-27 18:41:29 +00002613bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002614 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002615 N->getMask(M);
2616 return ::isPSHUFHWMask(M, N->getValueType(0));
2617}
Evan Cheng506d3df2006-03-29 23:07:14 +00002618
Nate Begeman9008ca62009-04-27 18:41:29 +00002619/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2620/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002621static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002623 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002624
Rafael Espindola15684b22009-04-24 12:40:33 +00002625 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 for (int i = 4; i != 8; ++i)
2627 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002628 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002629
Rafael Espindola15684b22009-04-24 12:40:33 +00002630 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 for (int i = 0; i != 4; ++i)
2632 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002633 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002634
Rafael Espindola15684b22009-04-24 12:40:33 +00002635 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002636}
2637
Nate Begeman9008ca62009-04-27 18:41:29 +00002638bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002639 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 N->getMask(M);
2641 return ::isPSHUFLWMask(M, N->getValueType(0));
2642}
2643
Nate Begemana09008b2009-10-19 02:17:23 +00002644/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2645/// is suitable for input to PALIGNR.
2646static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2647 bool hasSSSE3) {
2648 int i, e = VT.getVectorNumElements();
2649
2650 // Do not handle v2i64 / v2f64 shuffles with palignr.
2651 if (e < 4 || !hasSSSE3)
2652 return false;
2653
2654 for (i = 0; i != e; ++i)
2655 if (Mask[i] >= 0)
2656 break;
2657
2658 // All undef, not a palignr.
2659 if (i == e)
2660 return false;
2661
2662 // Determine if it's ok to perform a palignr with only the LHS, since we
2663 // don't have access to the actual shuffle elements to see if RHS is undef.
2664 bool Unary = Mask[i] < (int)e;
2665 bool NeedsUnary = false;
2666
2667 int s = Mask[i] - i;
2668
2669 // Check the rest of the elements to see if they are consecutive.
2670 for (++i; i != e; ++i) {
2671 int m = Mask[i];
2672 if (m < 0)
2673 continue;
2674
2675 Unary = Unary && (m < (int)e);
2676 NeedsUnary = NeedsUnary || (m < s);
2677
2678 if (NeedsUnary && !Unary)
2679 return false;
2680 if (Unary && m != ((s+i) & (e-1)))
2681 return false;
2682 if (!Unary && m != (s+i))
2683 return false;
2684 }
2685 return true;
2686}
2687
2688bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2689 SmallVector<int, 8> M;
2690 N->getMask(M);
2691 return ::isPALIGNRMask(M, N->getValueType(0), true);
2692}
2693
Evan Cheng14aed5e2006-03-24 01:18:28 +00002694/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2695/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002696static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 int NumElems = VT.getVectorNumElements();
2698 if (NumElems != 2 && NumElems != 4)
2699 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002700
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 int Half = NumElems / 2;
2702 for (int i = 0; i < Half; ++i)
2703 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002704 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 for (int i = Half; i < NumElems; ++i)
2706 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002707 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002708
Evan Cheng14aed5e2006-03-24 01:18:28 +00002709 return true;
2710}
2711
Nate Begeman9008ca62009-04-27 18:41:29 +00002712bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2713 SmallVector<int, 8> M;
2714 N->getMask(M);
2715 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002716}
2717
Evan Cheng213d2cf2007-05-17 18:45:50 +00002718/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002719/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2720/// half elements to come from vector 1 (which would equal the dest.) and
2721/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002722static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002723 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002724
2725 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002727
Nate Begeman9008ca62009-04-27 18:41:29 +00002728 int Half = NumElems / 2;
2729 for (int i = 0; i < Half; ++i)
2730 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002731 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 for (int i = Half; i < NumElems; ++i)
2733 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002734 return false;
2735 return true;
2736}
2737
Nate Begeman9008ca62009-04-27 18:41:29 +00002738static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2739 SmallVector<int, 8> M;
2740 N->getMask(M);
2741 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002742}
2743
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002744/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2745/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002746bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2747 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002748 return false;
2749
Evan Cheng2064a2b2006-03-28 06:50:32 +00002750 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2752 isUndefOrEqual(N->getMaskElt(1), 7) &&
2753 isUndefOrEqual(N->getMaskElt(2), 2) &&
2754 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002755}
2756
Nate Begeman0b10b912009-11-07 23:17:15 +00002757/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2758/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2759/// <2, 3, 2, 3>
2760bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2761 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2762
2763 if (NumElems != 4)
2764 return false;
2765
2766 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2767 isUndefOrEqual(N->getMaskElt(1), 3) &&
2768 isUndefOrEqual(N->getMaskElt(2), 2) &&
2769 isUndefOrEqual(N->getMaskElt(3), 3);
2770}
2771
Evan Cheng5ced1d82006-04-06 23:23:56 +00002772/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2773/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002774bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2775 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002776
Evan Cheng5ced1d82006-04-06 23:23:56 +00002777 if (NumElems != 2 && NumElems != 4)
2778 return false;
2779
Evan Chengc5cdff22006-04-07 21:53:05 +00002780 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002782 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783
Evan Chengc5cdff22006-04-07 21:53:05 +00002784 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002785 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002786 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002787
2788 return true;
2789}
2790
Nate Begeman0b10b912009-11-07 23:17:15 +00002791/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2792/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2793bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002795
Evan Cheng5ced1d82006-04-06 23:23:56 +00002796 if (NumElems != 2 && NumElems != 4)
2797 return false;
2798
Evan Chengc5cdff22006-04-07 21:53:05 +00002799 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002801 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002802
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 for (unsigned i = 0; i < NumElems/2; ++i)
2804 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002805 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002806
2807 return true;
2808}
2809
Evan Cheng0038e592006-03-28 00:39:58 +00002810/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2811/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002812static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002813 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002815 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002816 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002817
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2819 int BitI = Mask[i];
2820 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002821 if (!isUndefOrEqual(BitI, j))
2822 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002823 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002824 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002825 return false;
2826 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002827 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002828 return false;
2829 }
Evan Cheng0038e592006-03-28 00:39:58 +00002830 }
Evan Cheng0038e592006-03-28 00:39:58 +00002831 return true;
2832}
2833
Nate Begeman9008ca62009-04-27 18:41:29 +00002834bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2835 SmallVector<int, 8> M;
2836 N->getMask(M);
2837 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002838}
2839
Evan Cheng4fcb9222006-03-28 02:43:26 +00002840/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2841/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002842static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002843 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002845 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002846 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002847
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2849 int BitI = Mask[i];
2850 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002851 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002852 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002853 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002854 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002855 return false;
2856 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002857 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002858 return false;
2859 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002860 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002861 return true;
2862}
2863
Nate Begeman9008ca62009-04-27 18:41:29 +00002864bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2865 SmallVector<int, 8> M;
2866 N->getMask(M);
2867 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002868}
2869
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002870/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2871/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2872/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002873static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002875 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002876 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002877
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2879 int BitI = Mask[i];
2880 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002881 if (!isUndefOrEqual(BitI, j))
2882 return false;
2883 if (!isUndefOrEqual(BitI1, j))
2884 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002885 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002886 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002887}
2888
Nate Begeman9008ca62009-04-27 18:41:29 +00002889bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2890 SmallVector<int, 8> M;
2891 N->getMask(M);
2892 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2893}
2894
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002895/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2896/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2897/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002898static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002899 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002900 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2901 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002902
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2904 int BitI = Mask[i];
2905 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002906 if (!isUndefOrEqual(BitI, j))
2907 return false;
2908 if (!isUndefOrEqual(BitI1, j))
2909 return false;
2910 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002911 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002912}
2913
Nate Begeman9008ca62009-04-27 18:41:29 +00002914bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2915 SmallVector<int, 8> M;
2916 N->getMask(M);
2917 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2918}
2919
Evan Cheng017dcc62006-04-21 01:05:10 +00002920/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2921/// specifies a shuffle of elements that is suitable for input to MOVSS,
2922/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002923static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002924 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002925 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002926
2927 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002928
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002930 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 for (int i = 1; i < NumElts; ++i)
2933 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002934 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002935
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002936 return true;
2937}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002938
Nate Begeman9008ca62009-04-27 18:41:29 +00002939bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2940 SmallVector<int, 8> M;
2941 N->getMask(M);
2942 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002943}
2944
Evan Cheng017dcc62006-04-21 01:05:10 +00002945/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2946/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002947/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002948static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002949 bool V2IsSplat = false, bool V2IsUndef = false) {
2950 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002951 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002952 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002953
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002955 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002956
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 for (int i = 1; i < NumOps; ++i)
2958 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2959 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2960 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002961 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002962
Evan Cheng39623da2006-04-20 08:58:49 +00002963 return true;
2964}
2965
Nate Begeman9008ca62009-04-27 18:41:29 +00002966static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002967 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002968 SmallVector<int, 8> M;
2969 N->getMask(M);
2970 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002971}
2972
Evan Chengd9539472006-04-14 21:59:03 +00002973/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2974/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002975bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2976 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002977 return false;
2978
2979 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002980 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 int Elt = N->getMaskElt(i);
2982 if (Elt >= 0 && Elt != 1)
2983 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002984 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002985
2986 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002987 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 int Elt = N->getMaskElt(i);
2989 if (Elt >= 0 && Elt != 3)
2990 return false;
2991 if (Elt == 3)
2992 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002993 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002994 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002996 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002997}
2998
2999/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3000/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003001bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3002 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003003 return false;
3004
3005 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 for (unsigned i = 0; i < 2; ++i)
3007 if (N->getMaskElt(i) > 0)
3008 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003009
3010 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003011 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 int Elt = N->getMaskElt(i);
3013 if (Elt >= 0 && Elt != 2)
3014 return false;
3015 if (Elt == 2)
3016 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003017 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003019 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003020}
3021
Evan Cheng0b457f02008-09-25 20:50:48 +00003022/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3023/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003024bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3025 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003026
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 for (int i = 0; i < e; ++i)
3028 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003029 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 for (int i = 0; i < e; ++i)
3031 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003032 return false;
3033 return true;
3034}
3035
Evan Cheng63d33002006-03-22 08:01:21 +00003036/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003037/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003038unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003039 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3040 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3041
Evan Chengb9df0ca2006-03-22 02:53:00 +00003042 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3043 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 for (int i = 0; i < NumOperands; ++i) {
3045 int Val = SVOp->getMaskElt(NumOperands-i-1);
3046 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003047 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003048 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003049 if (i != NumOperands - 1)
3050 Mask <<= Shift;
3051 }
Evan Cheng63d33002006-03-22 08:01:21 +00003052 return Mask;
3053}
3054
Evan Cheng506d3df2006-03-29 23:07:14 +00003055/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003056/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003057unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003059 unsigned Mask = 0;
3060 // 8 nodes, but we only care about the last 4.
3061 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 int Val = SVOp->getMaskElt(i);
3063 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003064 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003065 if (i != 4)
3066 Mask <<= 2;
3067 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003068 return Mask;
3069}
3070
3071/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003072/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003073unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003075 unsigned Mask = 0;
3076 // 8 nodes, but we only care about the first 4.
3077 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 int Val = SVOp->getMaskElt(i);
3079 if (Val >= 0)
3080 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003081 if (i != 0)
3082 Mask <<= 2;
3083 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003084 return Mask;
3085}
3086
Nate Begemana09008b2009-10-19 02:17:23 +00003087/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3088/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3089unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3090 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3091 EVT VVT = N->getValueType(0);
3092 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3093 int Val = 0;
3094
3095 unsigned i, e;
3096 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3097 Val = SVOp->getMaskElt(i);
3098 if (Val >= 0)
3099 break;
3100 }
3101 return (Val - i) * EltSize;
3102}
3103
Evan Cheng37b73872009-07-30 08:33:02 +00003104/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3105/// constant +0.0.
3106bool X86::isZeroNode(SDValue Elt) {
3107 return ((isa<ConstantSDNode>(Elt) &&
3108 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3109 (isa<ConstantFPSDNode>(Elt) &&
3110 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3111}
3112
Nate Begeman9008ca62009-04-27 18:41:29 +00003113/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3114/// their permute mask.
3115static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3116 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003117 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003118 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003120
Nate Begeman5a5ca152009-04-29 05:20:52 +00003121 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 int idx = SVOp->getMaskElt(i);
3123 if (idx < 0)
3124 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003125 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003127 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003129 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3131 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003132}
3133
Evan Cheng779ccea2007-12-07 21:30:01 +00003134/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3135/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003136static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003137 unsigned NumElems = VT.getVectorNumElements();
3138 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003139 int idx = Mask[i];
3140 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003141 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003142 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003144 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003146 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003147}
3148
Evan Cheng533a0aa2006-04-19 20:35:22 +00003149/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3150/// match movhlps. The lower half elements should come from upper half of
3151/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003152/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003153static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3154 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003155 return false;
3156 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003158 return false;
3159 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003161 return false;
3162 return true;
3163}
3164
Evan Cheng5ced1d82006-04-06 23:23:56 +00003165/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003166/// is promoted to a vector. It also returns the LoadSDNode by reference if
3167/// required.
3168static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003169 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3170 return false;
3171 N = N->getOperand(0).getNode();
3172 if (!ISD::isNON_EXTLoad(N))
3173 return false;
3174 if (LD)
3175 *LD = cast<LoadSDNode>(N);
3176 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003177}
3178
Evan Cheng533a0aa2006-04-19 20:35:22 +00003179/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3180/// match movlp{s|d}. The lower half elements should come from lower half of
3181/// V1 (and in order), and the upper half elements should come from the upper
3182/// half of V2 (and in order). And since V1 will become the source of the
3183/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003184static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3185 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003186 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003187 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003188 // Is V2 is a vector load, don't do this transformation. We will try to use
3189 // load folding shufps op.
3190 if (ISD::isNON_EXTLoad(V2))
3191 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003192
Nate Begeman5a5ca152009-04-29 05:20:52 +00003193 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003194
Evan Cheng533a0aa2006-04-19 20:35:22 +00003195 if (NumElems != 2 && NumElems != 4)
3196 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003197 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003199 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003200 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003202 return false;
3203 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003204}
3205
Evan Cheng39623da2006-04-20 08:58:49 +00003206/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3207/// all the same.
3208static bool isSplatVector(SDNode *N) {
3209 if (N->getOpcode() != ISD::BUILD_VECTOR)
3210 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003211
Dan Gohman475871a2008-07-27 21:46:04 +00003212 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003213 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3214 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003215 return false;
3216 return true;
3217}
3218
Evan Cheng213d2cf2007-05-17 18:45:50 +00003219/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003220/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003221/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003222static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003223 SDValue V1 = N->getOperand(0);
3224 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003225 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3226 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003228 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003230 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3231 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003232 if (Opc != ISD::BUILD_VECTOR ||
3233 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 return false;
3235 } else if (Idx >= 0) {
3236 unsigned Opc = V1.getOpcode();
3237 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3238 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003239 if (Opc != ISD::BUILD_VECTOR ||
3240 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003241 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003242 }
3243 }
3244 return true;
3245}
3246
3247/// getZeroVector - Returns a vector of specified type with all zero elements.
3248///
Owen Andersone50ed302009-08-10 22:56:29 +00003249static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003250 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003251 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003252
Chris Lattner8a594482007-11-25 00:24:49 +00003253 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3254 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003255 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003256 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3258 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003259 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003260 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3261 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003262 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3264 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003265 }
Dale Johannesenace16102009-02-03 19:33:06 +00003266 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003267}
3268
Chris Lattner8a594482007-11-25 00:24:49 +00003269/// getOnesVector - Returns a vector of specified type with all bits set.
3270///
Owen Andersone50ed302009-08-10 22:56:29 +00003271static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003272 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003273
Chris Lattner8a594482007-11-25 00:24:49 +00003274 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3275 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003277 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003278 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003280 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003282 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003283}
3284
3285
Evan Cheng39623da2006-04-20 08:58:49 +00003286/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3287/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003288static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003289 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003290 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003291
Evan Cheng39623da2006-04-20 08:58:49 +00003292 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 SmallVector<int, 8> MaskVec;
3294 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003295
Nate Begeman5a5ca152009-04-29 05:20:52 +00003296 for (unsigned i = 0; i != NumElems; ++i) {
3297 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 MaskVec[i] = NumElems;
3299 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003300 }
Evan Cheng39623da2006-04-20 08:58:49 +00003301 }
Evan Cheng39623da2006-04-20 08:58:49 +00003302 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003303 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3304 SVOp->getOperand(1), &MaskVec[0]);
3305 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003306}
3307
Evan Cheng017dcc62006-04-21 01:05:10 +00003308/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3309/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003310static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003311 SDValue V2) {
3312 unsigned NumElems = VT.getVectorNumElements();
3313 SmallVector<int, 8> Mask;
3314 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003315 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003316 Mask.push_back(i);
3317 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003318}
3319
Nate Begeman9008ca62009-04-27 18:41:29 +00003320/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003321static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 SDValue V2) {
3323 unsigned NumElems = VT.getVectorNumElements();
3324 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003325 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 Mask.push_back(i);
3327 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003328 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003329 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003330}
3331
Nate Begeman9008ca62009-04-27 18:41:29 +00003332/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003333static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003334 SDValue V2) {
3335 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003336 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003337 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003338 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 Mask.push_back(i + Half);
3340 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003341 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003342 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003343}
3344
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003345/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003346static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003347 bool HasSSE2) {
3348 if (SV->getValueType(0).getVectorNumElements() <= 4)
3349 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003350
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003352 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 DebugLoc dl = SV->getDebugLoc();
3354 SDValue V1 = SV->getOperand(0);
3355 int NumElems = VT.getVectorNumElements();
3356 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003357
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 // unpack elements to the correct location
3359 while (NumElems > 4) {
3360 if (EltNo < NumElems/2) {
3361 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3362 } else {
3363 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3364 EltNo -= NumElems/2;
3365 }
3366 NumElems >>= 1;
3367 }
Eric Christopherfd179292009-08-27 18:07:15 +00003368
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 // Perform the splat.
3370 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003371 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3373 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003374}
3375
Evan Chengba05f722006-04-21 23:03:30 +00003376/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003377/// vector of zero or undef vector. This produces a shuffle where the low
3378/// element of V2 is swizzled into the zero/undef vector, landing at element
3379/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003380static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003381 bool isZero, bool HasSSE2,
3382 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003383 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003384 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3386 unsigned NumElems = VT.getVectorNumElements();
3387 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003388 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 // If this is the insertion idx, put the low elt of V2 here.
3390 MaskVec.push_back(i == Idx ? NumElems : i);
3391 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003392}
3393
Evan Chengf26ffe92008-05-29 08:22:04 +00003394/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3395/// a shuffle that is zero.
3396static
Nate Begeman9008ca62009-04-27 18:41:29 +00003397unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3398 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003399 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003401 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 int Idx = SVOp->getMaskElt(Index);
3403 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003404 ++NumZeros;
3405 continue;
3406 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003408 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003409 ++NumZeros;
3410 else
3411 break;
3412 }
3413 return NumZeros;
3414}
3415
3416/// isVectorShift - Returns true if the shuffle can be implemented as a
3417/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003418/// FIXME: split into pslldqi, psrldqi, palignr variants.
3419static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003420 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003422
3423 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003425 if (!NumZeros) {
3426 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003428 if (!NumZeros)
3429 return false;
3430 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003431 bool SeenV1 = false;
3432 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 for (int i = NumZeros; i < NumElems; ++i) {
3434 int Val = isLeft ? (i - NumZeros) : i;
3435 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3436 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003437 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003438 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003439 SeenV1 = true;
3440 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003441 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003442 SeenV2 = true;
3443 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003445 return false;
3446 }
3447 if (SeenV1 && SeenV2)
3448 return false;
3449
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003451 ShAmt = NumZeros;
3452 return true;
3453}
3454
3455
Evan Chengc78d3b42006-04-24 18:01:45 +00003456/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3457///
Dan Gohman475871a2008-07-27 21:46:04 +00003458static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003459 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003460 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003461 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003462 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003463
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003464 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003465 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003466 bool First = true;
3467 for (unsigned i = 0; i < 16; ++i) {
3468 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3469 if (ThisIsNonZero && First) {
3470 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003471 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003472 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003474 First = false;
3475 }
3476
3477 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003478 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003479 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3480 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003481 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003483 }
3484 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3486 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3487 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003488 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003490 } else
3491 ThisElt = LastElt;
3492
Gabor Greifba36cb52008-08-28 21:40:38 +00003493 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003495 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003496 }
3497 }
3498
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003500}
3501
Bill Wendlinga348c562007-03-22 18:42:45 +00003502/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003503///
Dan Gohman475871a2008-07-27 21:46:04 +00003504static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003505 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003506 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003507 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003508 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003509
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003510 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003511 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003512 bool First = true;
3513 for (unsigned i = 0; i < 8; ++i) {
3514 bool isNonZero = (NonZeros & (1 << i)) != 0;
3515 if (isNonZero) {
3516 if (First) {
3517 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003519 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003521 First = false;
3522 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003523 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003525 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003526 }
3527 }
3528
3529 return V;
3530}
3531
Evan Chengf26ffe92008-05-29 08:22:04 +00003532/// getVShift - Return a vector logical shift node.
3533///
Owen Andersone50ed302009-08-10 22:56:29 +00003534static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 unsigned NumBits, SelectionDAG &DAG,
3536 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003537 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003538 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003539 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003540 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3541 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3542 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003543 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003544}
3545
Dan Gohman475871a2008-07-27 21:46:04 +00003546SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003547X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3548 SelectionDAG &DAG) {
3549
3550 // Check if the scalar load can be widened into a vector load. And if
3551 // the address is "base + cst" see if the cst can be "absorbed" into
3552 // the shuffle mask.
3553 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3554 SDValue Ptr = LD->getBasePtr();
3555 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3556 return SDValue();
3557 EVT PVT = LD->getValueType(0);
3558 if (PVT != MVT::i32 && PVT != MVT::f32)
3559 return SDValue();
3560
3561 int FI = -1;
3562 int64_t Offset = 0;
3563 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3564 FI = FINode->getIndex();
3565 Offset = 0;
3566 } else if (Ptr.getOpcode() == ISD::ADD &&
3567 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3568 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3569 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3570 Offset = Ptr.getConstantOperandVal(1);
3571 Ptr = Ptr.getOperand(0);
3572 } else {
3573 return SDValue();
3574 }
3575
3576 SDValue Chain = LD->getChain();
3577 // Make sure the stack object alignment is at least 16.
3578 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3579 if (DAG.InferPtrAlignment(Ptr) < 16) {
3580 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003581 // Can't change the alignment. FIXME: It's possible to compute
3582 // the exact stack offset and reference FI + adjust offset instead.
3583 // If someone *really* cares about this. That's the way to implement it.
3584 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003585 } else {
3586 MFI->setObjectAlignment(FI, 16);
3587 }
3588 }
3589
3590 // (Offset % 16) must be multiple of 4. Then address is then
3591 // Ptr + (Offset & ~15).
3592 if (Offset < 0)
3593 return SDValue();
3594 if ((Offset % 16) & 3)
3595 return SDValue();
3596 int64_t StartOffset = Offset & ~15;
3597 if (StartOffset)
3598 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3599 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3600
3601 int EltNo = (Offset - StartOffset) >> 2;
3602 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3603 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003604 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3605 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003606 // Canonicalize it to a v4i32 shuffle.
3607 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3608 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3609 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3610 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3611 }
3612
3613 return SDValue();
3614}
3615
Nate Begeman1449f292010-03-24 22:19:06 +00003616/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3617/// vector of type 'VT', see if the elements can be replaced by a single large
3618/// load which has the same value as a build_vector whose operands are 'elts'.
3619///
3620/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3621///
3622/// FIXME: we'd also like to handle the case where the last elements are zero
3623/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3624/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003625static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3626 DebugLoc &dl, SelectionDAG &DAG) {
3627 EVT EltVT = VT.getVectorElementType();
3628 unsigned NumElems = Elts.size();
3629
Nate Begemanfdea31a2010-03-24 20:49:50 +00003630 LoadSDNode *LDBase = NULL;
3631 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003632
3633 // For each element in the initializer, see if we've found a load or an undef.
3634 // If we don't find an initial load element, or later load elements are
3635 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003636 for (unsigned i = 0; i < NumElems; ++i) {
3637 SDValue Elt = Elts[i];
3638
3639 if (!Elt.getNode() ||
3640 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3641 return SDValue();
3642 if (!LDBase) {
3643 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3644 return SDValue();
3645 LDBase = cast<LoadSDNode>(Elt.getNode());
3646 LastLoadedElt = i;
3647 continue;
3648 }
3649 if (Elt.getOpcode() == ISD::UNDEF)
3650 continue;
3651
3652 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3653 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3654 return SDValue();
3655 LastLoadedElt = i;
3656 }
Nate Begeman1449f292010-03-24 22:19:06 +00003657
3658 // If we have found an entire vector of loads and undefs, then return a large
3659 // load of the entire vector width starting at the base pointer. If we found
3660 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003661 if (LastLoadedElt == NumElems - 1) {
3662 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3663 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3664 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3665 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3666 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3667 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3668 LDBase->isVolatile(), LDBase->isNonTemporal(),
3669 LDBase->getAlignment());
3670 } else if (NumElems == 4 && LastLoadedElt == 1) {
3671 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3672 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3673 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3674 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3675 }
3676 return SDValue();
3677}
3678
Evan Chengc3630942009-12-09 21:00:30 +00003679SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003680X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003681 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003682 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003683 if (ISD::isBuildVectorAllZeros(Op.getNode())
3684 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003685 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3686 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3687 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003689 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003690
Gabor Greifba36cb52008-08-28 21:40:38 +00003691 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003692 return getOnesVector(Op.getValueType(), DAG, dl);
3693 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003694 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003695
Owen Andersone50ed302009-08-10 22:56:29 +00003696 EVT VT = Op.getValueType();
3697 EVT ExtVT = VT.getVectorElementType();
3698 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003699
3700 unsigned NumElems = Op.getNumOperands();
3701 unsigned NumZero = 0;
3702 unsigned NumNonZero = 0;
3703 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003704 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003705 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003706 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003707 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003708 if (Elt.getOpcode() == ISD::UNDEF)
3709 continue;
3710 Values.insert(Elt);
3711 if (Elt.getOpcode() != ISD::Constant &&
3712 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003713 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003714 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003715 NumZero++;
3716 else {
3717 NonZeros |= (1 << i);
3718 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003719 }
3720 }
3721
Dan Gohman7f321562007-06-25 16:23:39 +00003722 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003723 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003724 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003725 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003726
Chris Lattner67f453a2008-03-09 05:42:06 +00003727 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003728 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003729 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003730 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003731
Chris Lattner62098042008-03-09 01:05:04 +00003732 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3733 // the value are obviously zero, truncate the value to i32 and do the
3734 // insertion that way. Only do this if the value is non-constant or if the
3735 // value is a constant being inserted into element 0. It is cheaper to do
3736 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003738 (!IsAllConstants || Idx == 0)) {
3739 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3740 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3742 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003743
Chris Lattner62098042008-03-09 01:05:04 +00003744 // Truncate the value (which may itself be a constant) to i32, and
3745 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003747 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003748 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3749 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003750
Chris Lattner62098042008-03-09 01:05:04 +00003751 // Now we have our 32-bit value zero extended in the low element of
3752 // a vector. If Idx != 0, swizzle it into place.
3753 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003754 SmallVector<int, 4> Mask;
3755 Mask.push_back(Idx);
3756 for (unsigned i = 1; i != VecElts; ++i)
3757 Mask.push_back(i);
3758 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003759 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003760 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003761 }
Dale Johannesenace16102009-02-03 19:33:06 +00003762 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003763 }
3764 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003765
Chris Lattner19f79692008-03-08 22:59:52 +00003766 // If we have a constant or non-constant insertion into the low element of
3767 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3768 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003769 // depending on what the source datatype is.
3770 if (Idx == 0) {
3771 if (NumZero == 0) {
3772 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3774 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003775 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3776 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3777 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3778 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3780 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3781 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003782 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3783 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3784 Subtarget->hasSSE2(), DAG);
3785 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3786 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003787 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003788
3789 // Is it a vector logical left shift?
3790 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003791 X86::isZeroNode(Op.getOperand(0)) &&
3792 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003793 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003794 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003795 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003796 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003797 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003798 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003799
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003800 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003801 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003802
Chris Lattner19f79692008-03-08 22:59:52 +00003803 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3804 // is a non-constant being inserted into an element other than the low one,
3805 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3806 // movd/movss) to move this into the low element, then shuffle it into
3807 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003808 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003809 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003810
Evan Cheng0db9fe62006-04-25 20:13:52 +00003811 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003812 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3813 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003815 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 MaskVec.push_back(i == Idx ? 0 : 1);
3817 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003818 }
3819 }
3820
Chris Lattner67f453a2008-03-09 05:42:06 +00003821 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003822 if (Values.size() == 1) {
3823 if (EVTBits == 32) {
3824 // Instead of a shuffle like this:
3825 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3826 // Check if it's possible to issue this instead.
3827 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3828 unsigned Idx = CountTrailingZeros_32(NonZeros);
3829 SDValue Item = Op.getOperand(Idx);
3830 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3831 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3832 }
Dan Gohman475871a2008-07-27 21:46:04 +00003833 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003834 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003835
Dan Gohmana3941172007-07-24 22:55:08 +00003836 // A vector full of immediates; various special cases are already
3837 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003838 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003839 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003840
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003841 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003842 if (EVTBits == 64) {
3843 if (NumNonZero == 1) {
3844 // One half is zero or undef.
3845 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003846 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003847 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003848 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3849 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003850 }
Dan Gohman475871a2008-07-27 21:46:04 +00003851 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003852 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003853
3854 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003855 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003856 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003857 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003858 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003859 }
3860
Bill Wendling826f36f2007-03-28 00:57:11 +00003861 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003862 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003863 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003864 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003865 }
3866
3867 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003868 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003869 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003870 if (NumElems == 4 && NumZero > 0) {
3871 for (unsigned i = 0; i < 4; ++i) {
3872 bool isZero = !(NonZeros & (1 << i));
3873 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003874 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003875 else
Dale Johannesenace16102009-02-03 19:33:06 +00003876 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003877 }
3878
3879 for (unsigned i = 0; i < 2; ++i) {
3880 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3881 default: break;
3882 case 0:
3883 V[i] = V[i*2]; // Must be a zero vector.
3884 break;
3885 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003887 break;
3888 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003890 break;
3891 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003892 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003893 break;
3894 }
3895 }
3896
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003898 bool Reverse = (NonZeros & 0x3) == 2;
3899 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003901 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3902 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003903 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3904 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003905 }
3906
Nate Begemanfdea31a2010-03-24 20:49:50 +00003907 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3908 // Check for a build vector of consecutive loads.
3909 for (unsigned i = 0; i < NumElems; ++i)
3910 V[i] = Op.getOperand(i);
3911
3912 // Check for elements which are consecutive loads.
3913 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3914 if (LD.getNode())
3915 return LD;
3916
3917 // For SSE 4.1, use inserts into undef.
3918 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 V[0] = DAG.getUNDEF(VT);
3920 for (unsigned i = 0; i < NumElems; ++i)
3921 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3922 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3923 Op.getOperand(i), DAG.getIntPtrConstant(i));
3924 return V[0];
3925 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003926
3927 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003928 // e.g. for v4f32
3929 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3930 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3931 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003932 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003933 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003934 NumElems >>= 1;
3935 while (NumElems != 0) {
3936 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003937 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003938 NumElems >>= 1;
3939 }
3940 return V[0];
3941 }
Dan Gohman475871a2008-07-27 21:46:04 +00003942 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003943}
3944
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003945SDValue
3946X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3947 // We support concatenate two MMX registers and place them in a MMX
3948 // register. This is better than doing a stack convert.
3949 DebugLoc dl = Op.getDebugLoc();
3950 EVT ResVT = Op.getValueType();
3951 assert(Op.getNumOperands() == 2);
3952 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3953 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3954 int Mask[2];
3955 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3956 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3957 InVec = Op.getOperand(1);
3958 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3959 unsigned NumElts = ResVT.getVectorNumElements();
3960 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3961 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3962 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3963 } else {
3964 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3965 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3966 Mask[0] = 0; Mask[1] = 2;
3967 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3968 }
3969 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3970}
3971
Nate Begemanb9a47b82009-02-23 08:49:38 +00003972// v8i16 shuffles - Prefer shuffles in the following order:
3973// 1. [all] pshuflw, pshufhw, optional move
3974// 2. [ssse3] 1 x pshufb
3975// 3. [ssse3] 2 x pshufb + 1 x por
3976// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003977static
Nate Begeman9008ca62009-04-27 18:41:29 +00003978SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3979 SelectionDAG &DAG, X86TargetLowering &TLI) {
3980 SDValue V1 = SVOp->getOperand(0);
3981 SDValue V2 = SVOp->getOperand(1);
3982 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003983 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003984
Nate Begemanb9a47b82009-02-23 08:49:38 +00003985 // Determine if more than 1 of the words in each of the low and high quadwords
3986 // of the result come from the same quadword of one of the two inputs. Undef
3987 // mask values count as coming from any quadword, for better codegen.
3988 SmallVector<unsigned, 4> LoQuad(4);
3989 SmallVector<unsigned, 4> HiQuad(4);
3990 BitVector InputQuads(4);
3991 for (unsigned i = 0; i < 8; ++i) {
3992 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003994 MaskVals.push_back(EltIdx);
3995 if (EltIdx < 0) {
3996 ++Quad[0];
3997 ++Quad[1];
3998 ++Quad[2];
3999 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004000 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004001 }
4002 ++Quad[EltIdx / 4];
4003 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004004 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004005
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004007 unsigned MaxQuad = 1;
4008 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004009 if (LoQuad[i] > MaxQuad) {
4010 BestLoQuad = i;
4011 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004012 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004013 }
4014
Nate Begemanb9a47b82009-02-23 08:49:38 +00004015 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004016 MaxQuad = 1;
4017 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004018 if (HiQuad[i] > MaxQuad) {
4019 BestHiQuad = i;
4020 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004021 }
4022 }
4023
Nate Begemanb9a47b82009-02-23 08:49:38 +00004024 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004025 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004026 // single pshufb instruction is necessary. If There are more than 2 input
4027 // quads, disable the next transformation since it does not help SSSE3.
4028 bool V1Used = InputQuads[0] || InputQuads[1];
4029 bool V2Used = InputQuads[2] || InputQuads[3];
4030 if (TLI.getSubtarget()->hasSSSE3()) {
4031 if (InputQuads.count() == 2 && V1Used && V2Used) {
4032 BestLoQuad = InputQuads.find_first();
4033 BestHiQuad = InputQuads.find_next(BestLoQuad);
4034 }
4035 if (InputQuads.count() > 2) {
4036 BestLoQuad = -1;
4037 BestHiQuad = -1;
4038 }
4039 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004040
Nate Begemanb9a47b82009-02-23 08:49:38 +00004041 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4042 // the shuffle mask. If a quad is scored as -1, that means that it contains
4043 // words from all 4 input quadwords.
4044 SDValue NewV;
4045 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 SmallVector<int, 8> MaskV;
4047 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4048 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004049 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4051 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4052 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004053
Nate Begemanb9a47b82009-02-23 08:49:38 +00004054 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4055 // source words for the shuffle, to aid later transformations.
4056 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004057 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004058 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004060 if (idx != (int)i)
4061 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004063 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004064 AllWordsInNewV = false;
4065 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004066 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004067
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4069 if (AllWordsInNewV) {
4070 for (int i = 0; i != 8; ++i) {
4071 int idx = MaskVals[i];
4072 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004073 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004074 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 if ((idx != i) && idx < 4)
4076 pshufhw = false;
4077 if ((idx != i) && idx > 3)
4078 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004079 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 V1 = NewV;
4081 V2Used = false;
4082 BestLoQuad = 0;
4083 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004084 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004085
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4087 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004088 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004089 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004090 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004091 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004092 }
Eric Christopherfd179292009-08-27 18:07:15 +00004093
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 // If we have SSSE3, and all words of the result are from 1 input vector,
4095 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4096 // is present, fall back to case 4.
4097 if (TLI.getSubtarget()->hasSSSE3()) {
4098 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004099
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004101 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 // mask, and elements that come from V1 in the V2 mask, so that the two
4103 // results can be OR'd together.
4104 bool TwoInputs = V1Used && V2Used;
4105 for (unsigned i = 0; i != 8; ++i) {
4106 int EltIdx = MaskVals[i] * 2;
4107 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4109 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004110 continue;
4111 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4113 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004114 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004116 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004117 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004119 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004121
Nate Begemanb9a47b82009-02-23 08:49:38 +00004122 // Calculate the shuffle mask for the second input, shuffle it, and
4123 // OR it with the first shuffled input.
4124 pshufbMask.clear();
4125 for (unsigned i = 0; i != 8; ++i) {
4126 int EltIdx = MaskVals[i] * 2;
4127 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4129 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004130 continue;
4131 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4133 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004134 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004136 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004137 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 MVT::v16i8, &pshufbMask[0], 16));
4139 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4140 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 }
4142
4143 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4144 // and update MaskVals with new element order.
4145 BitVector InOrder(8);
4146 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004147 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004148 for (int i = 0; i != 4; ++i) {
4149 int idx = MaskVals[i];
4150 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004151 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004152 InOrder.set(i);
4153 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004154 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 InOrder.set(i);
4156 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004157 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004158 }
4159 }
4160 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004161 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004163 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 }
Eric Christopherfd179292009-08-27 18:07:15 +00004165
Nate Begemanb9a47b82009-02-23 08:49:38 +00004166 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4167 // and update MaskVals with the new element order.
4168 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004169 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004172 for (unsigned i = 4; i != 8; ++i) {
4173 int idx = MaskVals[i];
4174 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 InOrder.set(i);
4177 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004178 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 InOrder.set(i);
4180 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004182 }
4183 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004185 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 }
Eric Christopherfd179292009-08-27 18:07:15 +00004187
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 // In case BestHi & BestLo were both -1, which means each quadword has a word
4189 // from each of the four input quadwords, calculate the InOrder bitvector now
4190 // before falling through to the insert/extract cleanup.
4191 if (BestLoQuad == -1 && BestHiQuad == -1) {
4192 NewV = V1;
4193 for (int i = 0; i != 8; ++i)
4194 if (MaskVals[i] < 0 || MaskVals[i] == i)
4195 InOrder.set(i);
4196 }
Eric Christopherfd179292009-08-27 18:07:15 +00004197
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 // The other elements are put in the right place using pextrw and pinsrw.
4199 for (unsigned i = 0; i != 8; ++i) {
4200 if (InOrder[i])
4201 continue;
4202 int EltIdx = MaskVals[i];
4203 if (EltIdx < 0)
4204 continue;
4205 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 DAG.getIntPtrConstant(i));
4212 }
4213 return NewV;
4214}
4215
4216// v16i8 shuffles - Prefer shuffles in the following order:
4217// 1. [ssse3] 1 x pshufb
4218// 2. [ssse3] 2 x pshufb + 1 x por
4219// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4220static
Nate Begeman9008ca62009-04-27 18:41:29 +00004221SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4222 SelectionDAG &DAG, X86TargetLowering &TLI) {
4223 SDValue V1 = SVOp->getOperand(0);
4224 SDValue V2 = SVOp->getOperand(1);
4225 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004228
Nate Begemanb9a47b82009-02-23 08:49:38 +00004229 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004230 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 // present, fall back to case 3.
4232 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4233 bool V1Only = true;
4234 bool V2Only = true;
4235 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 if (EltIdx < 0)
4238 continue;
4239 if (EltIdx < 16)
4240 V2Only = false;
4241 else
4242 V1Only = false;
4243 }
Eric Christopherfd179292009-08-27 18:07:15 +00004244
Nate Begemanb9a47b82009-02-23 08:49:38 +00004245 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4246 if (TLI.getSubtarget()->hasSSSE3()) {
4247 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004248
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004250 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 //
4252 // Otherwise, we have elements from both input vectors, and must zero out
4253 // elements that come from V2 in the first mask, and V1 in the second mask
4254 // so that we can OR them together.
4255 bool TwoInputs = !(V1Only || V2Only);
4256 for (unsigned i = 0; i != 16; ++i) {
4257 int EltIdx = MaskVals[i];
4258 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 continue;
4261 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004263 }
4264 // If all the elements are from V2, assign it to V1 and return after
4265 // building the first pshufb.
4266 if (V2Only)
4267 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004269 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004271 if (!TwoInputs)
4272 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004273
Nate Begemanb9a47b82009-02-23 08:49:38 +00004274 // Calculate the shuffle mask for the second input, shuffle it, and
4275 // OR it with the first shuffled input.
4276 pshufbMask.clear();
4277 for (unsigned i = 0; i != 16; ++i) {
4278 int EltIdx = MaskVals[i];
4279 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 continue;
4282 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004284 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004286 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 MVT::v16i8, &pshufbMask[0], 16));
4288 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004289 }
Eric Christopherfd179292009-08-27 18:07:15 +00004290
Nate Begemanb9a47b82009-02-23 08:49:38 +00004291 // No SSSE3 - Calculate in place words and then fix all out of place words
4292 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4293 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4295 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004296 SDValue NewV = V2Only ? V2 : V1;
4297 for (int i = 0; i != 8; ++i) {
4298 int Elt0 = MaskVals[i*2];
4299 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004300
Nate Begemanb9a47b82009-02-23 08:49:38 +00004301 // This word of the result is all undef, skip it.
4302 if (Elt0 < 0 && Elt1 < 0)
4303 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004304
Nate Begemanb9a47b82009-02-23 08:49:38 +00004305 // This word of the result is already in the correct place, skip it.
4306 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4307 continue;
4308 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4309 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004310
Nate Begemanb9a47b82009-02-23 08:49:38 +00004311 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4312 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4313 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004314
4315 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4316 // using a single extract together, load it and store it.
4317 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004319 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004321 DAG.getIntPtrConstant(i));
4322 continue;
4323 }
4324
Nate Begemanb9a47b82009-02-23 08:49:38 +00004325 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004326 // source byte is not also odd, shift the extracted word left 8 bits
4327 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004328 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004330 DAG.getIntPtrConstant(Elt1 / 2));
4331 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004332 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004333 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004334 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004335 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4336 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004337 }
4338 // If Elt0 is defined, extract it from the appropriate source. If the
4339 // source byte is not also even, shift the extracted word right 8 bits. If
4340 // Elt1 was also defined, OR the extracted values together before
4341 // inserting them in the result.
4342 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004344 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4345 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004347 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004348 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4350 DAG.getConstant(0x00FF, MVT::i16));
4351 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004352 : InsElt0;
4353 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004355 DAG.getIntPtrConstant(i));
4356 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004358}
4359
Evan Cheng7a831ce2007-12-15 03:00:47 +00004360/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4361/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4362/// done when every pair / quad of shuffle mask elements point to elements in
4363/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004364/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4365static
Nate Begeman9008ca62009-04-27 18:41:29 +00004366SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4367 SelectionDAG &DAG,
4368 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004369 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 SDValue V1 = SVOp->getOperand(0);
4371 SDValue V2 = SVOp->getOperand(1);
4372 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004373 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004374 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004375 EVT MaskEltVT = MaskVT.getVectorElementType();
4376 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004378 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 case MVT::v4f32: NewVT = MVT::v2f64; break;
4380 case MVT::v4i32: NewVT = MVT::v2i64; break;
4381 case MVT::v8i16: NewVT = MVT::v4i32; break;
4382 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004383 }
4384
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004385 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004386 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004388 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004389 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004390 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 int Scale = NumElems / NewWidth;
4392 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004393 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 int StartIdx = -1;
4395 for (int j = 0; j < Scale; ++j) {
4396 int EltIdx = SVOp->getMaskElt(i+j);
4397 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004398 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004399 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004400 StartIdx = EltIdx - (EltIdx % Scale);
4401 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004402 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004403 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004404 if (StartIdx == -1)
4405 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004406 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004407 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004408 }
4409
Dale Johannesenace16102009-02-03 19:33:06 +00004410 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4411 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004413}
4414
Evan Chengd880b972008-05-09 21:53:03 +00004415/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004416///
Owen Andersone50ed302009-08-10 22:56:29 +00004417static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 SDValue SrcOp, SelectionDAG &DAG,
4419 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004421 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004422 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004423 LD = dyn_cast<LoadSDNode>(SrcOp);
4424 if (!LD) {
4425 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4426 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004427 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4428 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004429 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4430 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004431 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004432 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004434 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4435 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4436 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4437 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004438 SrcOp.getOperand(0)
4439 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004440 }
4441 }
4442 }
4443
Dale Johannesenace16102009-02-03 19:33:06 +00004444 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4445 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004446 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004447 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004448}
4449
Evan Chengace3c172008-07-22 21:13:36 +00004450/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4451/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004452static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004453LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4454 SDValue V1 = SVOp->getOperand(0);
4455 SDValue V2 = SVOp->getOperand(1);
4456 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004457 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004458
Evan Chengace3c172008-07-22 21:13:36 +00004459 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004460 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004461 SmallVector<int, 8> Mask1(4U, -1);
4462 SmallVector<int, 8> PermMask;
4463 SVOp->getMask(PermMask);
4464
Evan Chengace3c172008-07-22 21:13:36 +00004465 unsigned NumHi = 0;
4466 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004467 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 int Idx = PermMask[i];
4469 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004470 Locs[i] = std::make_pair(-1, -1);
4471 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004472 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4473 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004474 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004476 NumLo++;
4477 } else {
4478 Locs[i] = std::make_pair(1, NumHi);
4479 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004481 NumHi++;
4482 }
4483 }
4484 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004485
Evan Chengace3c172008-07-22 21:13:36 +00004486 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004487 // If no more than two elements come from either vector. This can be
4488 // implemented with two shuffles. First shuffle gather the elements.
4489 // The second shuffle, which takes the first shuffle as both of its
4490 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004492
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004494
Evan Chengace3c172008-07-22 21:13:36 +00004495 for (unsigned i = 0; i != 4; ++i) {
4496 if (Locs[i].first == -1)
4497 continue;
4498 else {
4499 unsigned Idx = (i < 2) ? 0 : 4;
4500 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004502 }
4503 }
4504
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004506 } else if (NumLo == 3 || NumHi == 3) {
4507 // Otherwise, we must have three elements from one vector, call it X, and
4508 // one element from the other, call it Y. First, use a shufps to build an
4509 // intermediate vector with the one element from Y and the element from X
4510 // that will be in the same half in the final destination (the indexes don't
4511 // matter). Then, use a shufps to build the final vector, taking the half
4512 // containing the element from Y from the intermediate, and the other half
4513 // from X.
4514 if (NumHi == 3) {
4515 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004516 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004517 std::swap(V1, V2);
4518 }
4519
4520 // Find the element from V2.
4521 unsigned HiIndex;
4522 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004523 int Val = PermMask[HiIndex];
4524 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004525 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004526 if (Val >= 4)
4527 break;
4528 }
4529
Nate Begeman9008ca62009-04-27 18:41:29 +00004530 Mask1[0] = PermMask[HiIndex];
4531 Mask1[1] = -1;
4532 Mask1[2] = PermMask[HiIndex^1];
4533 Mask1[3] = -1;
4534 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004535
4536 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 Mask1[0] = PermMask[0];
4538 Mask1[1] = PermMask[1];
4539 Mask1[2] = HiIndex & 1 ? 6 : 4;
4540 Mask1[3] = HiIndex & 1 ? 4 : 6;
4541 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004542 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004543 Mask1[0] = HiIndex & 1 ? 2 : 0;
4544 Mask1[1] = HiIndex & 1 ? 0 : 2;
4545 Mask1[2] = PermMask[2];
4546 Mask1[3] = PermMask[3];
4547 if (Mask1[2] >= 0)
4548 Mask1[2] += 4;
4549 if (Mask1[3] >= 0)
4550 Mask1[3] += 4;
4551 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004552 }
Evan Chengace3c172008-07-22 21:13:36 +00004553 }
4554
4555 // Break it into (shuffle shuffle_hi, shuffle_lo).
4556 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 SmallVector<int,8> LoMask(4U, -1);
4558 SmallVector<int,8> HiMask(4U, -1);
4559
4560 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004561 unsigned MaskIdx = 0;
4562 unsigned LoIdx = 0;
4563 unsigned HiIdx = 2;
4564 for (unsigned i = 0; i != 4; ++i) {
4565 if (i == 2) {
4566 MaskPtr = &HiMask;
4567 MaskIdx = 1;
4568 LoIdx = 0;
4569 HiIdx = 2;
4570 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004571 int Idx = PermMask[i];
4572 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004573 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004575 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004577 LoIdx++;
4578 } else {
4579 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004580 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004581 HiIdx++;
4582 }
4583 }
4584
Nate Begeman9008ca62009-04-27 18:41:29 +00004585 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4586 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4587 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004588 for (unsigned i = 0; i != 4; ++i) {
4589 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004591 } else {
4592 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004593 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004594 }
4595 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004597}
4598
Dan Gohman475871a2008-07-27 21:46:04 +00004599SDValue
4600X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004602 SDValue V1 = Op.getOperand(0);
4603 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004604 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004605 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004607 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004608 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4609 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004610 bool V1IsSplat = false;
4611 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004612
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004614 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004615
Nate Begeman9008ca62009-04-27 18:41:29 +00004616 // Promote splats to v4f32.
4617 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004618 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004619 return Op;
4620 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004621 }
4622
Evan Cheng7a831ce2007-12-15 03:00:47 +00004623 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4624 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004625 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004627 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004628 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004629 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004631 // FIXME: Figure out a cleaner way to do this.
4632 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004633 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004635 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004636 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4637 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4638 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004639 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004640 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4642 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004643 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004644 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004645 }
4646 }
Eric Christopherfd179292009-08-27 18:07:15 +00004647
Nate Begeman9008ca62009-04-27 18:41:29 +00004648 if (X86::isPSHUFDMask(SVOp))
4649 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004650
Evan Chengf26ffe92008-05-29 08:22:04 +00004651 // Check if this can be converted into a logical shift.
4652 bool isLeft = false;
4653 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004654 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004655 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004656 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004657 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004658 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004659 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004660 EVT EltVT = VT.getVectorElementType();
4661 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004662 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004663 }
Eric Christopherfd179292009-08-27 18:07:15 +00004664
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004666 if (V1IsUndef)
4667 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004668 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004669 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004670 if (!isMMX)
4671 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004672 }
Eric Christopherfd179292009-08-27 18:07:15 +00004673
Nate Begeman9008ca62009-04-27 18:41:29 +00004674 // FIXME: fold these into legal mask.
4675 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4676 X86::isMOVSLDUPMask(SVOp) ||
4677 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004678 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004679 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004680 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004681
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 if (ShouldXformToMOVHLPS(SVOp) ||
4683 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4684 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004685
Evan Chengf26ffe92008-05-29 08:22:04 +00004686 if (isShift) {
4687 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004688 EVT EltVT = VT.getVectorElementType();
4689 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004690 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004691 }
Eric Christopherfd179292009-08-27 18:07:15 +00004692
Evan Cheng9eca5e82006-10-25 21:49:50 +00004693 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004694 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4695 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004696 V1IsSplat = isSplatVector(V1.getNode());
4697 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004698
Chris Lattner8a594482007-11-25 00:24:49 +00004699 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004700 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 Op = CommuteVectorShuffle(SVOp, DAG);
4702 SVOp = cast<ShuffleVectorSDNode>(Op);
4703 V1 = SVOp->getOperand(0);
4704 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004705 std::swap(V1IsSplat, V2IsSplat);
4706 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004707 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004708 }
4709
Nate Begeman9008ca62009-04-27 18:41:29 +00004710 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4711 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004712 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004713 return V1;
4714 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4715 // the instruction selector will not match, so get a canonical MOVL with
4716 // swapped operands to undo the commute.
4717 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004718 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004719
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4721 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4722 X86::isUNPCKLMask(SVOp) ||
4723 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004724 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004725
Evan Cheng9bbbb982006-10-25 20:48:19 +00004726 if (V2IsSplat) {
4727 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004728 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004729 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004730 SDValue NewMask = NormalizeMask(SVOp, DAG);
4731 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4732 if (NSVOp != SVOp) {
4733 if (X86::isUNPCKLMask(NSVOp, true)) {
4734 return NewMask;
4735 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4736 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004737 }
4738 }
4739 }
4740
Evan Cheng9eca5e82006-10-25 21:49:50 +00004741 if (Commuted) {
4742 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004743 // FIXME: this seems wrong.
4744 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4745 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4746 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4747 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4748 X86::isUNPCKLMask(NewSVOp) ||
4749 X86::isUNPCKHMask(NewSVOp))
4750 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004751 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004752
Nate Begemanb9a47b82009-02-23 08:49:38 +00004753 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004754
4755 // Normalize the node to match x86 shuffle ops if needed
4756 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4757 return CommuteVectorShuffle(SVOp, DAG);
4758
4759 // Check for legal shuffle and return?
4760 SmallVector<int, 16> PermMask;
4761 SVOp->getMask(PermMask);
4762 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004763 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004764
Evan Cheng14b32e12007-12-11 01:46:18 +00004765 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004766 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004767 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004768 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004769 return NewOp;
4770 }
4771
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004773 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004774 if (NewOp.getNode())
4775 return NewOp;
4776 }
Eric Christopherfd179292009-08-27 18:07:15 +00004777
Evan Chengace3c172008-07-22 21:13:36 +00004778 // Handle all 4 wide cases with a number of shuffles except for MMX.
4779 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004780 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004781
Dan Gohman475871a2008-07-27 21:46:04 +00004782 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004783}
4784
Dan Gohman475871a2008-07-27 21:46:04 +00004785SDValue
4786X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004787 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004788 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004789 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004790 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004792 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004794 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004795 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004796 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004797 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4798 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4799 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004800 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4801 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004802 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004804 Op.getOperand(0)),
4805 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004806 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004807 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004809 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004810 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004812 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4813 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004814 // result has a single use which is a store or a bitcast to i32. And in
4815 // the case of a store, it's not worth it if the index is a constant 0,
4816 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004817 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004818 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004819 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004820 if ((User->getOpcode() != ISD::STORE ||
4821 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4822 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004823 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004825 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4827 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004828 Op.getOperand(0)),
4829 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4831 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004832 // ExtractPS works with constant index.
4833 if (isa<ConstantSDNode>(Op.getOperand(1)))
4834 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004835 }
Dan Gohman475871a2008-07-27 21:46:04 +00004836 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004837}
4838
4839
Dan Gohman475871a2008-07-27 21:46:04 +00004840SDValue
4841X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004842 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004843 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004844
Evan Cheng62a3f152008-03-24 21:52:23 +00004845 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004846 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004847 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004848 return Res;
4849 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004850
Owen Andersone50ed302009-08-10 22:56:29 +00004851 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004852 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004853 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004854 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004855 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004856 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004857 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004858 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4859 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004860 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004861 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004862 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004863 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004864 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004865 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004867 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004868 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004869 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004870 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004871 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004872 if (Idx == 0)
4873 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004874
Evan Cheng0db9fe62006-04-25 20:13:52 +00004875 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004877 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004878 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004879 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004880 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004881 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004882 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004883 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4884 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4885 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004886 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004887 if (Idx == 0)
4888 return Op;
4889
4890 // UNPCKHPD the element to the lowest double word, then movsd.
4891 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4892 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004893 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004894 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004895 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004896 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004897 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004898 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004899 }
4900
Dan Gohman475871a2008-07-27 21:46:04 +00004901 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004902}
4903
Dan Gohman475871a2008-07-27 21:46:04 +00004904SDValue
4905X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004906 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004907 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004908 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004909
Dan Gohman475871a2008-07-27 21:46:04 +00004910 SDValue N0 = Op.getOperand(0);
4911 SDValue N1 = Op.getOperand(1);
4912 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004913
Dan Gohman8a55ce42009-09-23 21:02:20 +00004914 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004915 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004916 unsigned Opc;
4917 if (VT == MVT::v8i16)
4918 Opc = X86ISD::PINSRW;
4919 else if (VT == MVT::v4i16)
4920 Opc = X86ISD::MMX_PINSRW;
4921 else if (VT == MVT::v16i8)
4922 Opc = X86ISD::PINSRB;
4923 else
4924 Opc = X86ISD::PINSRB;
4925
Nate Begeman14d12ca2008-02-11 04:19:36 +00004926 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4927 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004928 if (N1.getValueType() != MVT::i32)
4929 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4930 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004931 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004932 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004933 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004934 // Bits [7:6] of the constant are the source select. This will always be
4935 // zero here. The DAG Combiner may combine an extract_elt index into these
4936 // bits. For example (insert (extract, 3), 2) could be matched by putting
4937 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004938 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004939 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004940 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004941 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004942 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004943 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004944 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004945 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004946 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004947 // PINSR* works with constant index.
4948 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004949 }
Dan Gohman475871a2008-07-27 21:46:04 +00004950 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004951}
4952
Dan Gohman475871a2008-07-27 21:46:04 +00004953SDValue
4954X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004955 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004956 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004957
4958 if (Subtarget->hasSSE41())
4959 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4960
Dan Gohman8a55ce42009-09-23 21:02:20 +00004961 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004962 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004963
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004964 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004965 SDValue N0 = Op.getOperand(0);
4966 SDValue N1 = Op.getOperand(1);
4967 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004968
Dan Gohman8a55ce42009-09-23 21:02:20 +00004969 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004970 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4971 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004972 if (N1.getValueType() != MVT::i32)
4973 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4974 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004975 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004976 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4977 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004978 }
Dan Gohman475871a2008-07-27 21:46:04 +00004979 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004980}
4981
Dan Gohman475871a2008-07-27 21:46:04 +00004982SDValue
4983X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004984 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 if (Op.getValueType() == MVT::v2f32)
4986 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4987 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4988 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004989 Op.getOperand(0))));
4990
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4992 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004993
Owen Anderson825b72b2009-08-11 20:47:22 +00004994 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4995 EVT VT = MVT::v2i32;
4996 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004997 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 case MVT::v16i8:
4999 case MVT::v8i16:
5000 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005001 break;
5002 }
Dale Johannesenace16102009-02-03 19:33:06 +00005003 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5004 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005005}
5006
Bill Wendling056292f2008-09-16 21:48:12 +00005007// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5008// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5009// one of the above mentioned nodes. It has to be wrapped because otherwise
5010// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5011// be used to form addressing mode. These wrapped nodes will be selected
5012// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005013SDValue
5014X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005015 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005016
Chris Lattner41621a22009-06-26 19:22:52 +00005017 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5018 // global base reg.
5019 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005020 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005021 CodeModel::Model M = getTargetMachine().getCodeModel();
5022
Chris Lattner4f066492009-07-11 20:29:19 +00005023 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005024 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005025 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005026 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005027 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005028 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005029 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005030
Evan Cheng1606e8e2009-03-13 07:51:59 +00005031 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005032 CP->getAlignment(),
5033 CP->getOffset(), OpFlag);
5034 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005035 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005036 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005037 if (OpFlag) {
5038 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005039 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00005040 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005041 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005042 }
5043
5044 return Result;
5045}
5046
Chris Lattner18c59872009-06-27 04:16:01 +00005047SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5048 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005049
Chris Lattner18c59872009-06-27 04:16:01 +00005050 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5051 // global base reg.
5052 unsigned char OpFlag = 0;
5053 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005054 CodeModel::Model M = getTargetMachine().getCodeModel();
5055
Chris Lattner4f066492009-07-11 20:29:19 +00005056 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005057 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005058 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005059 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005060 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005061 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005062 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005063
Chris Lattner18c59872009-06-27 04:16:01 +00005064 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5065 OpFlag);
5066 DebugLoc DL = JT->getDebugLoc();
5067 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005068
Chris Lattner18c59872009-06-27 04:16:01 +00005069 // With PIC, the address is actually $g + Offset.
5070 if (OpFlag) {
5071 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5072 DAG.getNode(X86ISD::GlobalBaseReg,
5073 DebugLoc::getUnknownLoc(), getPointerTy()),
5074 Result);
5075 }
Eric Christopherfd179292009-08-27 18:07:15 +00005076
Chris Lattner18c59872009-06-27 04:16:01 +00005077 return Result;
5078}
5079
5080SDValue
5081X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5082 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005083
Chris Lattner18c59872009-06-27 04:16:01 +00005084 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5085 // global base reg.
5086 unsigned char OpFlag = 0;
5087 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005088 CodeModel::Model M = getTargetMachine().getCodeModel();
5089
Chris Lattner4f066492009-07-11 20:29:19 +00005090 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005091 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005092 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005093 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005094 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005095 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005096 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005097
Chris Lattner18c59872009-06-27 04:16:01 +00005098 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005099
Chris Lattner18c59872009-06-27 04:16:01 +00005100 DebugLoc DL = Op.getDebugLoc();
5101 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005102
5103
Chris Lattner18c59872009-06-27 04:16:01 +00005104 // With PIC, the address is actually $g + Offset.
5105 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005106 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005107 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5108 DAG.getNode(X86ISD::GlobalBaseReg,
5109 DebugLoc::getUnknownLoc(),
5110 getPointerTy()),
5111 Result);
5112 }
Eric Christopherfd179292009-08-27 18:07:15 +00005113
Chris Lattner18c59872009-06-27 04:16:01 +00005114 return Result;
5115}
5116
Dan Gohman475871a2008-07-27 21:46:04 +00005117SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005118X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005119 // Create the TargetBlockAddressAddress node.
5120 unsigned char OpFlags =
5121 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005122 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005123 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5124 DebugLoc dl = Op.getDebugLoc();
5125 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5126 /*isTarget=*/true, OpFlags);
5127
Dan Gohmanf705adb2009-10-30 01:28:02 +00005128 if (Subtarget->isPICStyleRIPRel() &&
5129 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005130 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5131 else
5132 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005133
Dan Gohman29cbade2009-11-20 23:18:13 +00005134 // With PIC, the address is actually $g + Offset.
5135 if (isGlobalRelativeToPICBase(OpFlags)) {
5136 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5137 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5138 Result);
5139 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005140
5141 return Result;
5142}
5143
5144SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005145X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005146 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005147 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005148 // Create the TargetGlobalAddress node, folding in the constant
5149 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005150 unsigned char OpFlags =
5151 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005152 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005153 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005154 if (OpFlags == X86II::MO_NO_FLAG &&
5155 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005156 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005157 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005158 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005159 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005160 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005161 }
Eric Christopherfd179292009-08-27 18:07:15 +00005162
Chris Lattner4f066492009-07-11 20:29:19 +00005163 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005164 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005165 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5166 else
5167 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005168
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005169 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005170 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005171 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5172 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005173 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005174 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005175
Chris Lattner36c25012009-07-10 07:34:39 +00005176 // For globals that require a load from a stub to get the address, emit the
5177 // load.
5178 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005179 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005180 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181
Dan Gohman6520e202008-10-18 02:06:02 +00005182 // If there was a non-zero offset that we didn't fold, create an explicit
5183 // addition for it.
5184 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005185 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005186 DAG.getConstant(Offset, getPointerTy()));
5187
Evan Cheng0db9fe62006-04-25 20:13:52 +00005188 return Result;
5189}
5190
Evan Chengda43bcf2008-09-24 00:05:32 +00005191SDValue
5192X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5193 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005194 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005195 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005196}
5197
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005198static SDValue
5199GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005200 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005201 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005202 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005203 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005204 DebugLoc dl = GA->getDebugLoc();
5205 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5206 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005207 GA->getOffset(),
5208 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005209 if (InFlag) {
5210 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005211 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005212 } else {
5213 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005214 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005215 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005216
5217 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5218 MFI->setHasCalls(true);
5219
Rafael Espindola15f1b662009-04-24 12:59:40 +00005220 SDValue Flag = Chain.getValue(1);
5221 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005222}
5223
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005224// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005225static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005226LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005227 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005228 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005229 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5230 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005231 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005232 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005233 PtrVT), InFlag);
5234 InFlag = Chain.getValue(1);
5235
Chris Lattnerb903bed2009-06-26 21:20:29 +00005236 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005237}
5238
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005239// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005240static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005241LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005242 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005243 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5244 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005245}
5246
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005247// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5248// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005249static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005250 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005251 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005252 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005253 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005254 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5255 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005256 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005258
5259 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005260 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005261
Chris Lattnerb903bed2009-06-26 21:20:29 +00005262 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005263 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5264 // initialexec.
5265 unsigned WrapperKind = X86ISD::Wrapper;
5266 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005267 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005268 } else if (is64Bit) {
5269 assert(model == TLSModel::InitialExec);
5270 OperandFlags = X86II::MO_GOTTPOFF;
5271 WrapperKind = X86ISD::WrapperRIP;
5272 } else {
5273 assert(model == TLSModel::InitialExec);
5274 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005275 }
Eric Christopherfd179292009-08-27 18:07:15 +00005276
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005277 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5278 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005279 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005280 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005281 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005282
Rafael Espindola9a580232009-02-27 13:37:18 +00005283 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005284 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005285 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005286
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005287 // The address of the thread local variable is the add of the thread
5288 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005289 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005290}
5291
Dan Gohman475871a2008-07-27 21:46:04 +00005292SDValue
5293X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005294 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005295 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005296 assert(Subtarget->isTargetELF() &&
5297 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005298 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005299 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005300
Chris Lattnerb903bed2009-06-26 21:20:29 +00005301 // If GV is an alias then use the aliasee for determining
5302 // thread-localness.
5303 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5304 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005305
Chris Lattnerb903bed2009-06-26 21:20:29 +00005306 TLSModel::Model model = getTLSModel(GV,
5307 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005308
Chris Lattnerb903bed2009-06-26 21:20:29 +00005309 switch (model) {
5310 case TLSModel::GeneralDynamic:
5311 case TLSModel::LocalDynamic: // not implemented
5312 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005313 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005314 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005315
Chris Lattnerb903bed2009-06-26 21:20:29 +00005316 case TLSModel::InitialExec:
5317 case TLSModel::LocalExec:
5318 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5319 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005320 }
Eric Christopherfd179292009-08-27 18:07:15 +00005321
Torok Edwinc23197a2009-07-14 16:55:14 +00005322 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005323 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005324}
5325
Evan Cheng0db9fe62006-04-25 20:13:52 +00005326
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005327/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005328/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005329SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005330 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005331 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005332 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005333 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005334 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005335 SDValue ShOpLo = Op.getOperand(0);
5336 SDValue ShOpHi = Op.getOperand(1);
5337 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005338 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005339 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005340 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005341
Dan Gohman475871a2008-07-27 21:46:04 +00005342 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005343 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005344 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5345 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005346 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005347 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5348 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005349 }
Evan Chenge3413162006-01-09 18:33:28 +00005350
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5352 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005353 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005354 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005355
Dan Gohman475871a2008-07-27 21:46:04 +00005356 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005357 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005358 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5359 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005360
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005361 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005362 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5363 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005364 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005365 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5366 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005367 }
5368
Dan Gohman475871a2008-07-27 21:46:04 +00005369 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005370 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005371}
Evan Chenga3195e82006-01-12 22:54:21 +00005372
Dan Gohman475871a2008-07-27 21:46:04 +00005373SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005374 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005375
5376 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005378 return Op;
5379 }
5380 return SDValue();
5381 }
5382
Owen Anderson825b72b2009-08-11 20:47:22 +00005383 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005384 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005385
Eli Friedman36df4992009-05-27 00:47:34 +00005386 // These are really Legal; return the operand so the caller accepts it as
5387 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005388 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005389 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005391 Subtarget->is64Bit()) {
5392 return Op;
5393 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005394
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005395 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005396 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005397 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005398 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005399 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005400 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005401 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005402 PseudoSourceValue::getFixedStack(SSFI), 0,
5403 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005404 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5405}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005406
Owen Andersone50ed302009-08-10 22:56:29 +00005407SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005408 SDValue StackSlot,
5409 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005410 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005411 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005412 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005413 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005414 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005416 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005418 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005419 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005420 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005421
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005422 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005423 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005424 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005425
5426 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5427 // shouldn't be necessary except that RFP cannot be live across
5428 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005429 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005430 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005431 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005433 SDValue Ops[] = {
5434 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5435 };
5436 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005437 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005438 PseudoSourceValue::getFixedStack(SSFI), 0,
5439 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005440 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005441
Evan Cheng0db9fe62006-04-25 20:13:52 +00005442 return Result;
5443}
5444
Bill Wendling8b8a6362009-01-17 03:56:04 +00005445// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5446SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5447 // This algorithm is not obvious. Here it is in C code, more or less:
5448 /*
5449 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5450 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5451 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005452
Bill Wendling8b8a6362009-01-17 03:56:04 +00005453 // Copy ints to xmm registers.
5454 __m128i xh = _mm_cvtsi32_si128( hi );
5455 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005456
Bill Wendling8b8a6362009-01-17 03:56:04 +00005457 // Combine into low half of a single xmm register.
5458 __m128i x = _mm_unpacklo_epi32( xh, xl );
5459 __m128d d;
5460 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005461
Bill Wendling8b8a6362009-01-17 03:56:04 +00005462 // Merge in appropriate exponents to give the integer bits the right
5463 // magnitude.
5464 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005465
Bill Wendling8b8a6362009-01-17 03:56:04 +00005466 // Subtract away the biases to deal with the IEEE-754 double precision
5467 // implicit 1.
5468 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005469
Bill Wendling8b8a6362009-01-17 03:56:04 +00005470 // All conversions up to here are exact. The correctly rounded result is
5471 // calculated using the current rounding mode using the following
5472 // horizontal add.
5473 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5474 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5475 // store doesn't really need to be here (except
5476 // maybe to zero the other double)
5477 return sd;
5478 }
5479 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005480
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005481 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005482 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005483
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005484 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005485 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005486 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5487 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5488 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5489 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005490 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005491 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005492
Bill Wendling8b8a6362009-01-17 03:56:04 +00005493 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005494 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005495 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005496 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005497 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005498 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005499 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005500
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5502 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005503 Op.getOperand(0),
5504 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5506 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005507 Op.getOperand(0),
5508 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5510 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005511 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005512 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005513 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5514 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5515 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005516 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005517 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005519
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005520 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005521 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5523 DAG.getUNDEF(MVT::v2f64), ShufMask);
5524 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5525 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005526 DAG.getIntPtrConstant(0));
5527}
5528
Bill Wendling8b8a6362009-01-17 03:56:04 +00005529// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5530SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005531 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005532 // FP constant to bias correct the final result.
5533 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005535
5536 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5538 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005539 Op.getOperand(0),
5540 DAG.getIntPtrConstant(0)));
5541
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5543 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005544 DAG.getIntPtrConstant(0));
5545
5546 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5548 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005549 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 MVT::v2f64, Load)),
5551 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005552 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 MVT::v2f64, Bias)));
5554 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5555 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005556 DAG.getIntPtrConstant(0));
5557
5558 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005560
5561 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005562 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005563
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005565 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005566 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005568 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005569 }
5570
5571 // Handle final rounding.
5572 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005573}
5574
5575SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005576 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005577 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005578
Evan Chenga06ec9e2009-01-19 08:08:22 +00005579 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5580 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5581 // the optimization here.
5582 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005583 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005584
Owen Andersone50ed302009-08-10 22:56:29 +00005585 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005587 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005589 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005590
Bill Wendling8b8a6362009-01-17 03:56:04 +00005591 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005593 return LowerUINT_TO_FP_i32(Op, DAG);
5594 }
5595
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005597
5598 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005600 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5601 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5602 getPointerTy(), StackSlot, WordOff);
5603 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005604 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005606 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005607 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005608}
5609
Dan Gohman475871a2008-07-27 21:46:04 +00005610std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005611FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005612 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005613
Owen Andersone50ed302009-08-10 22:56:29 +00005614 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005615
5616 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5618 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005619 }
5620
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5622 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005623 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005624
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005625 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005627 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005628 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005629 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005631 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005632 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005633
Evan Cheng87c89352007-10-15 20:11:21 +00005634 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5635 // stack slot.
5636 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005637 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005638 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005639 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005640
Evan Cheng0db9fe62006-04-25 20:13:52 +00005641 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005643 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5645 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5646 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005647 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005648
Dan Gohman475871a2008-07-27 21:46:04 +00005649 SDValue Chain = DAG.getEntryNode();
5650 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005651 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005653 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005654 PseudoSourceValue::getFixedStack(SSFI), 0,
5655 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005657 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005658 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5659 };
Dale Johannesenace16102009-02-03 19:33:06 +00005660 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005661 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005662 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005663 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5664 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005665
Evan Cheng0db9fe62006-04-25 20:13:52 +00005666 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005667 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005669
Chris Lattner27a6c732007-11-24 07:07:01 +00005670 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005671}
5672
Dan Gohman475871a2008-07-27 21:46:04 +00005673SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005674 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 if (Op.getValueType() == MVT::v2i32 &&
5676 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005677 return Op;
5678 }
5679 return SDValue();
5680 }
5681
Eli Friedman948e95a2009-05-23 09:59:16 +00005682 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005683 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005684 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5685 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005686
Chris Lattner27a6c732007-11-24 07:07:01 +00005687 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005688 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005689 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005690}
5691
Eli Friedman948e95a2009-05-23 09:59:16 +00005692SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5693 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5694 SDValue FIST = Vals.first, StackSlot = Vals.second;
5695 assert(FIST.getNode() && "Unexpected failure");
5696
5697 // Load the result.
5698 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005699 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005700}
5701
Dan Gohman475871a2008-07-27 21:46:04 +00005702SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005703 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005704 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005705 EVT VT = Op.getValueType();
5706 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005707 if (VT.isVector())
5708 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005709 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005711 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005712 CV.push_back(C);
5713 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005714 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005715 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005716 CV.push_back(C);
5717 CV.push_back(C);
5718 CV.push_back(C);
5719 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005720 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005721 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005722 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005723 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005724 PseudoSourceValue::getConstantPool(), 0,
5725 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005726 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005727}
5728
Dan Gohman475871a2008-07-27 21:46:04 +00005729SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005730 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005731 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005732 EVT VT = Op.getValueType();
5733 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005734 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005735 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005736 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005738 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005739 CV.push_back(C);
5740 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005741 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005742 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005743 CV.push_back(C);
5744 CV.push_back(C);
5745 CV.push_back(C);
5746 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005747 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005748 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005749 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005750 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005751 PseudoSourceValue::getConstantPool(), 0,
5752 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005753 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005754 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005755 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5756 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005757 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005759 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005760 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005761 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005762}
5763
Dan Gohman475871a2008-07-27 21:46:04 +00005764SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005765 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005766 SDValue Op0 = Op.getOperand(0);
5767 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005768 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005769 EVT VT = Op.getValueType();
5770 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005771
5772 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005773 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005774 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005775 SrcVT = VT;
5776 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005777 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005778 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005779 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005780 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005781 }
5782
5783 // At this point the operands and the result should have the same
5784 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005785
Evan Cheng68c47cb2007-01-05 07:55:56 +00005786 // First get the sign bit of second operand.
5787 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005788 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005789 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5790 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005791 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005792 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5793 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5794 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5795 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005796 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005797 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005798 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005799 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005800 PseudoSourceValue::getConstantPool(), 0,
5801 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005802 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005803
5804 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005805 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 // Op0 is MVT::f32, Op1 is MVT::f64.
5807 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5808 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5809 DAG.getConstant(32, MVT::i32));
5810 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5811 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005812 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005813 }
5814
Evan Cheng73d6cf12007-01-05 21:37:56 +00005815 // Clear first operand sign bit.
5816 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005818 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5819 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005820 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005821 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5822 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5823 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5824 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005825 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005826 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005827 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005828 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005829 PseudoSourceValue::getConstantPool(), 0,
5830 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005831 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005832
5833 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005834 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005835}
5836
Dan Gohman076aee32009-03-04 19:44:21 +00005837/// Emit nodes that will be selected as "test Op0,Op0", or something
5838/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005839SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5840 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005841 DebugLoc dl = Op.getDebugLoc();
5842
Dan Gohman31125812009-03-07 01:58:32 +00005843 // CF and OF aren't always set the way we want. Determine which
5844 // of these we need.
5845 bool NeedCF = false;
5846 bool NeedOF = false;
5847 switch (X86CC) {
5848 case X86::COND_A: case X86::COND_AE:
5849 case X86::COND_B: case X86::COND_BE:
5850 NeedCF = true;
5851 break;
5852 case X86::COND_G: case X86::COND_GE:
5853 case X86::COND_L: case X86::COND_LE:
5854 case X86::COND_O: case X86::COND_NO:
5855 NeedOF = true;
5856 break;
5857 default: break;
5858 }
5859
Dan Gohman076aee32009-03-04 19:44:21 +00005860 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005861 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5862 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5863 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005864 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005865 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005866 switch (Op.getNode()->getOpcode()) {
5867 case ISD::ADD:
5868 // Due to an isel shortcoming, be conservative if this add is likely to
5869 // be selected as part of a load-modify-store instruction. When the root
5870 // node in a match is a store, isel doesn't know how to remap non-chain
5871 // non-flag uses of other nodes in the match, such as the ADD in this
5872 // case. This leads to the ADD being left around and reselected, with
5873 // the result being two adds in the output.
5874 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5875 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5876 if (UI->getOpcode() == ISD::STORE)
5877 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005878 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005879 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5880 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005881 if (C->getAPIntValue() == 1) {
5882 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005883 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005884 break;
5885 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005886 // An add of negative one (subtract of one) will be selected as a DEC.
5887 if (C->getAPIntValue().isAllOnesValue()) {
5888 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005889 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005890 break;
5891 }
5892 }
Dan Gohman076aee32009-03-04 19:44:21 +00005893 // Otherwise use a regular EFLAGS-setting add.
5894 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005895 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005896 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005897 case ISD::AND: {
5898 // If the primary and result isn't used, don't bother using X86ISD::AND,
5899 // because a TEST instruction will be better.
5900 bool NonFlagUse = false;
5901 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005902 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5903 SDNode *User = *UI;
5904 unsigned UOpNo = UI.getOperandNo();
5905 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5906 // Look pass truncate.
5907 UOpNo = User->use_begin().getOperandNo();
5908 User = *User->use_begin();
5909 }
5910 if (User->getOpcode() != ISD::BRCOND &&
5911 User->getOpcode() != ISD::SETCC &&
5912 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005913 NonFlagUse = true;
5914 break;
5915 }
Evan Cheng17751da2010-01-07 00:54:06 +00005916 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005917 if (!NonFlagUse)
5918 break;
5919 }
5920 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005921 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005922 case ISD::OR:
5923 case ISD::XOR:
5924 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005925 // likely to be selected as part of a load-modify-store instruction.
5926 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5927 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5928 if (UI->getOpcode() == ISD::STORE)
5929 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005930 // Otherwise use a regular EFLAGS-setting instruction.
5931 switch (Op.getNode()->getOpcode()) {
5932 case ISD::SUB: Opcode = X86ISD::SUB; break;
5933 case ISD::OR: Opcode = X86ISD::OR; break;
5934 case ISD::XOR: Opcode = X86ISD::XOR; break;
5935 case ISD::AND: Opcode = X86ISD::AND; break;
5936 default: llvm_unreachable("unexpected operator!");
5937 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005938 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005939 break;
5940 case X86ISD::ADD:
5941 case X86ISD::SUB:
5942 case X86ISD::INC:
5943 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005944 case X86ISD::OR:
5945 case X86ISD::XOR:
5946 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005947 return SDValue(Op.getNode(), 1);
5948 default:
5949 default_case:
5950 break;
5951 }
5952 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005953 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005954 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005955 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005956 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005957 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005958 DAG.ReplaceAllUsesWith(Op, New);
5959 return SDValue(New.getNode(), 1);
5960 }
5961 }
5962
5963 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005964 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005965 DAG.getConstant(0, Op.getValueType()));
5966}
5967
5968/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5969/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005970SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5971 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005972 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5973 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005974 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005975
5976 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005978}
5979
Evan Chengd40d03e2010-01-06 19:38:29 +00005980/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5981/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00005982static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005983 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00005984 SDValue Op0 = And.getOperand(0);
5985 SDValue Op1 = And.getOperand(1);
5986 if (Op0.getOpcode() == ISD::TRUNCATE)
5987 Op0 = Op0.getOperand(0);
5988 if (Op1.getOpcode() == ISD::TRUNCATE)
5989 Op1 = Op1.getOperand(0);
5990
Evan Chengd40d03e2010-01-06 19:38:29 +00005991 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00005992 if (Op1.getOpcode() == ISD::SHL) {
5993 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
5994 if (And10C->getZExtValue() == 1) {
5995 LHS = Op0;
5996 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005997 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005998 } else if (Op0.getOpcode() == ISD::SHL) {
5999 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6000 if (And00C->getZExtValue() == 1) {
6001 LHS = Op1;
6002 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006003 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006004 } else if (Op1.getOpcode() == ISD::Constant) {
6005 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6006 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006007 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6008 LHS = AndLHS.getOperand(0);
6009 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006010 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006011 }
Evan Cheng0488db92007-09-25 01:57:46 +00006012
Evan Chengd40d03e2010-01-06 19:38:29 +00006013 if (LHS.getNode()) {
6014 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
6015 // instruction. Since the shift amount is in-range-or-undefined, we know
6016 // that doing a bittest on the i16 value is ok. We extend to i32 because
6017 // the encoding for the i16 version is larger than the i32 version.
6018 if (LHS.getValueType() == MVT::i8)
6019 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006020
Evan Chengd40d03e2010-01-06 19:38:29 +00006021 // If the operand types disagree, extend the shift amount to match. Since
6022 // BT ignores high bits (like shifts) we can use anyextend.
6023 if (LHS.getValueType() != RHS.getValueType())
6024 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006025
Evan Chengd40d03e2010-01-06 19:38:29 +00006026 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6027 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6028 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6029 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006030 }
6031
Evan Cheng54de3ea2010-01-05 06:52:31 +00006032 return SDValue();
6033}
6034
6035SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6036 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6037 SDValue Op0 = Op.getOperand(0);
6038 SDValue Op1 = Op.getOperand(1);
6039 DebugLoc dl = Op.getDebugLoc();
6040 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6041
6042 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006043 // Lower (X & (1 << N)) == 0 to BT(X, N).
6044 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6045 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6046 if (Op0.getOpcode() == ISD::AND &&
6047 Op0.hasOneUse() &&
6048 Op1.getOpcode() == ISD::Constant &&
6049 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6050 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6051 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6052 if (NewSetCC.getNode())
6053 return NewSetCC;
6054 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006055
Evan Cheng2c755ba2010-02-27 07:36:59 +00006056 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6057 if (Op0.getOpcode() == X86ISD::SETCC &&
6058 Op1.getOpcode() == ISD::Constant &&
6059 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6060 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6061 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6062 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6063 bool Invert = (CC == ISD::SETNE) ^
6064 cast<ConstantSDNode>(Op1)->isNullValue();
6065 if (Invert)
6066 CCode = X86::GetOppositeBranchCondition(CCode);
6067 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6068 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6069 }
6070
Chris Lattnere55484e2008-12-25 05:34:37 +00006071 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6072 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006073 if (X86CC == X86::COND_INVALID)
6074 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006075
Dan Gohman31125812009-03-07 01:58:32 +00006076 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006077
6078 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006079 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006080 return DAG.getNode(ISD::AND, dl, MVT::i8,
6081 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6082 DAG.getConstant(X86CC, MVT::i8), Cond),
6083 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006084
Owen Anderson825b72b2009-08-11 20:47:22 +00006085 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6086 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006087}
6088
Dan Gohman475871a2008-07-27 21:46:04 +00006089SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6090 SDValue Cond;
6091 SDValue Op0 = Op.getOperand(0);
6092 SDValue Op1 = Op.getOperand(1);
6093 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006094 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006095 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6096 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006097 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006098
6099 if (isFP) {
6100 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006101 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006102 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6103 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006104 bool Swap = false;
6105
6106 switch (SetCCOpcode) {
6107 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006108 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006109 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006110 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006111 case ISD::SETGT: Swap = true; // Fallthrough
6112 case ISD::SETLT:
6113 case ISD::SETOLT: SSECC = 1; break;
6114 case ISD::SETOGE:
6115 case ISD::SETGE: Swap = true; // Fallthrough
6116 case ISD::SETLE:
6117 case ISD::SETOLE: SSECC = 2; break;
6118 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006119 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006120 case ISD::SETNE: SSECC = 4; break;
6121 case ISD::SETULE: Swap = true;
6122 case ISD::SETUGE: SSECC = 5; break;
6123 case ISD::SETULT: Swap = true;
6124 case ISD::SETUGT: SSECC = 6; break;
6125 case ISD::SETO: SSECC = 7; break;
6126 }
6127 if (Swap)
6128 std::swap(Op0, Op1);
6129
Nate Begemanfb8ead02008-07-25 19:05:58 +00006130 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006131 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006132 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006133 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006134 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6135 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006136 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006137 }
6138 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006139 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006140 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6141 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006142 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006143 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006144 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006145 }
6146 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006147 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006148 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006149
Nate Begeman30a0de92008-07-17 16:51:19 +00006150 // We are handling one of the integer comparisons here. Since SSE only has
6151 // GT and EQ comparisons for integer, swapping operands and multiple
6152 // operations may be required for some comparisons.
6153 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6154 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006155
Owen Anderson825b72b2009-08-11 20:47:22 +00006156 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006157 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006158 case MVT::v8i8:
6159 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6160 case MVT::v4i16:
6161 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6162 case MVT::v2i32:
6163 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6164 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006165 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006166
Nate Begeman30a0de92008-07-17 16:51:19 +00006167 switch (SetCCOpcode) {
6168 default: break;
6169 case ISD::SETNE: Invert = true;
6170 case ISD::SETEQ: Opc = EQOpc; break;
6171 case ISD::SETLT: Swap = true;
6172 case ISD::SETGT: Opc = GTOpc; break;
6173 case ISD::SETGE: Swap = true;
6174 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6175 case ISD::SETULT: Swap = true;
6176 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6177 case ISD::SETUGE: Swap = true;
6178 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6179 }
6180 if (Swap)
6181 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006182
Nate Begeman30a0de92008-07-17 16:51:19 +00006183 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6184 // bits of the inputs before performing those operations.
6185 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006186 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006187 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6188 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006189 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006190 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6191 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006192 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6193 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006194 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006195
Dale Johannesenace16102009-02-03 19:33:06 +00006196 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006197
6198 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006199 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006200 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006201
Nate Begeman30a0de92008-07-17 16:51:19 +00006202 return Result;
6203}
Evan Cheng0488db92007-09-25 01:57:46 +00006204
Evan Cheng370e5342008-12-03 08:38:43 +00006205// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006206static bool isX86LogicalCmp(SDValue Op) {
6207 unsigned Opc = Op.getNode()->getOpcode();
6208 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6209 return true;
6210 if (Op.getResNo() == 1 &&
6211 (Opc == X86ISD::ADD ||
6212 Opc == X86ISD::SUB ||
6213 Opc == X86ISD::SMUL ||
6214 Opc == X86ISD::UMUL ||
6215 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006216 Opc == X86ISD::DEC ||
6217 Opc == X86ISD::OR ||
6218 Opc == X86ISD::XOR ||
6219 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006220 return true;
6221
6222 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006223}
6224
Dan Gohman475871a2008-07-27 21:46:04 +00006225SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006226 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006227 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006228 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006229 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006230
Dan Gohman1a492952009-10-20 16:22:37 +00006231 if (Cond.getOpcode() == ISD::SETCC) {
6232 SDValue NewCond = LowerSETCC(Cond, DAG);
6233 if (NewCond.getNode())
6234 Cond = NewCond;
6235 }
Evan Cheng734503b2006-09-11 02:19:56 +00006236
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006237 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6238 SDValue Op1 = Op.getOperand(1);
6239 SDValue Op2 = Op.getOperand(2);
6240 if (Cond.getOpcode() == X86ISD::SETCC &&
6241 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6242 SDValue Cmp = Cond.getOperand(1);
6243 if (Cmp.getOpcode() == X86ISD::CMP) {
6244 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6245 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6246 ConstantSDNode *RHSC =
6247 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6248 if (N1C && N1C->isAllOnesValue() &&
6249 N2C && N2C->isNullValue() &&
6250 RHSC && RHSC->isNullValue()) {
6251 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006252 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006253 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6254 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6255 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6256 }
6257 }
6258 }
6259
Evan Chengad9c0a32009-12-15 00:53:42 +00006260 // Look pass (and (setcc_carry (cmp ...)), 1).
6261 if (Cond.getOpcode() == ISD::AND &&
6262 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6263 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6264 if (C && C->getAPIntValue() == 1)
6265 Cond = Cond.getOperand(0);
6266 }
6267
Evan Cheng3f41d662007-10-08 22:16:29 +00006268 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6269 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006270 if (Cond.getOpcode() == X86ISD::SETCC ||
6271 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006272 CC = Cond.getOperand(0);
6273
Dan Gohman475871a2008-07-27 21:46:04 +00006274 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006275 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006276 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006277
Evan Cheng3f41d662007-10-08 22:16:29 +00006278 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006279 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006280 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006281 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006282
Chris Lattnerd1980a52009-03-12 06:52:53 +00006283 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6284 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006285 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006286 addTest = false;
6287 }
6288 }
6289
6290 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006291 // Look pass the truncate.
6292 if (Cond.getOpcode() == ISD::TRUNCATE)
6293 Cond = Cond.getOperand(0);
6294
6295 // We know the result of AND is compared against zero. Try to match
6296 // it to BT.
6297 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6298 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6299 if (NewSetCC.getNode()) {
6300 CC = NewSetCC.getOperand(0);
6301 Cond = NewSetCC.getOperand(1);
6302 addTest = false;
6303 }
6304 }
6305 }
6306
6307 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006308 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006309 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006310 }
6311
Evan Cheng0488db92007-09-25 01:57:46 +00006312 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6313 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006314 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6315 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006316 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006317}
6318
Evan Cheng370e5342008-12-03 08:38:43 +00006319// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6320// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6321// from the AND / OR.
6322static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6323 Opc = Op.getOpcode();
6324 if (Opc != ISD::OR && Opc != ISD::AND)
6325 return false;
6326 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6327 Op.getOperand(0).hasOneUse() &&
6328 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6329 Op.getOperand(1).hasOneUse());
6330}
6331
Evan Cheng961d6d42009-02-02 08:19:07 +00006332// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6333// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006334static bool isXor1OfSetCC(SDValue Op) {
6335 if (Op.getOpcode() != ISD::XOR)
6336 return false;
6337 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6338 if (N1C && N1C->getAPIntValue() == 1) {
6339 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6340 Op.getOperand(0).hasOneUse();
6341 }
6342 return false;
6343}
6344
Dan Gohman475871a2008-07-27 21:46:04 +00006345SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006346 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006347 SDValue Chain = Op.getOperand(0);
6348 SDValue Cond = Op.getOperand(1);
6349 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006350 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006351 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006352
Dan Gohman1a492952009-10-20 16:22:37 +00006353 if (Cond.getOpcode() == ISD::SETCC) {
6354 SDValue NewCond = LowerSETCC(Cond, DAG);
6355 if (NewCond.getNode())
6356 Cond = NewCond;
6357 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006358#if 0
6359 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006360 else if (Cond.getOpcode() == X86ISD::ADD ||
6361 Cond.getOpcode() == X86ISD::SUB ||
6362 Cond.getOpcode() == X86ISD::SMUL ||
6363 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006364 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006365#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006366
Evan Chengad9c0a32009-12-15 00:53:42 +00006367 // Look pass (and (setcc_carry (cmp ...)), 1).
6368 if (Cond.getOpcode() == ISD::AND &&
6369 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6370 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6371 if (C && C->getAPIntValue() == 1)
6372 Cond = Cond.getOperand(0);
6373 }
6374
Evan Cheng3f41d662007-10-08 22:16:29 +00006375 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6376 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006377 if (Cond.getOpcode() == X86ISD::SETCC ||
6378 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006379 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006380
Dan Gohman475871a2008-07-27 21:46:04 +00006381 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006382 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006383 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006384 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006385 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006386 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006387 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006388 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006389 default: break;
6390 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006391 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006392 // These can only come from an arithmetic instruction with overflow,
6393 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006394 Cond = Cond.getNode()->getOperand(1);
6395 addTest = false;
6396 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006397 }
Evan Cheng0488db92007-09-25 01:57:46 +00006398 }
Evan Cheng370e5342008-12-03 08:38:43 +00006399 } else {
6400 unsigned CondOpc;
6401 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6402 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006403 if (CondOpc == ISD::OR) {
6404 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6405 // two branches instead of an explicit OR instruction with a
6406 // separate test.
6407 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006408 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006409 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006410 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006411 Chain, Dest, CC, Cmp);
6412 CC = Cond.getOperand(1).getOperand(0);
6413 Cond = Cmp;
6414 addTest = false;
6415 }
6416 } else { // ISD::AND
6417 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6418 // two branches instead of an explicit AND instruction with a
6419 // separate test. However, we only do this if this block doesn't
6420 // have a fall-through edge, because this requires an explicit
6421 // jmp when the condition is false.
6422 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006423 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006424 Op.getNode()->hasOneUse()) {
6425 X86::CondCode CCode =
6426 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6427 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006428 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006429 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6430 // Look for an unconditional branch following this conditional branch.
6431 // We need this because we need to reverse the successors in order
6432 // to implement FCMP_OEQ.
6433 if (User.getOpcode() == ISD::BR) {
6434 SDValue FalseBB = User.getOperand(1);
6435 SDValue NewBR =
6436 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6437 assert(NewBR == User);
6438 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006439
Dale Johannesene4d209d2009-02-03 20:21:25 +00006440 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006441 Chain, Dest, CC, Cmp);
6442 X86::CondCode CCode =
6443 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6444 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006445 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006446 Cond = Cmp;
6447 addTest = false;
6448 }
6449 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006450 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006451 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6452 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6453 // It should be transformed during dag combiner except when the condition
6454 // is set by a arithmetics with overflow node.
6455 X86::CondCode CCode =
6456 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6457 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006458 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006459 Cond = Cond.getOperand(0).getOperand(1);
6460 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006461 }
Evan Cheng0488db92007-09-25 01:57:46 +00006462 }
6463
6464 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006465 // Look pass the truncate.
6466 if (Cond.getOpcode() == ISD::TRUNCATE)
6467 Cond = Cond.getOperand(0);
6468
6469 // We know the result of AND is compared against zero. Try to match
6470 // it to BT.
6471 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6472 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6473 if (NewSetCC.getNode()) {
6474 CC = NewSetCC.getOperand(0);
6475 Cond = NewSetCC.getOperand(1);
6476 addTest = false;
6477 }
6478 }
6479 }
6480
6481 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006482 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006483 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006484 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006485 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006486 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006487}
6488
Anton Korobeynikove060b532007-04-17 19:34:00 +00006489
6490// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6491// Calls to _alloca is needed to probe the stack when allocating more than 4k
6492// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6493// that the guard pages used by the OS virtual memory manager are allocated in
6494// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006495SDValue
6496X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006497 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006498 assert(Subtarget->isTargetCygMing() &&
6499 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006500 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006501
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006502 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006503 SDValue Chain = Op.getOperand(0);
6504 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006505 // FIXME: Ensure alignment here
6506
Dan Gohman475871a2008-07-27 21:46:04 +00006507 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006508
Owen Andersone50ed302009-08-10 22:56:29 +00006509 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006511
Dale Johannesendd64c412009-02-04 00:33:20 +00006512 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006513 Flag = Chain.getValue(1);
6514
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006515 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006516
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006517 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6518 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006519
Dale Johannesendd64c412009-02-04 00:33:20 +00006520 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006521
Dan Gohman475871a2008-07-27 21:46:04 +00006522 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006523 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006524}
6525
Dan Gohman475871a2008-07-27 21:46:04 +00006526SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006527X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006528 SDValue Chain,
6529 SDValue Dst, SDValue Src,
6530 SDValue Size, unsigned Align,
6531 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006532 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006533 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006534
Bill Wendling6f287b22008-09-30 21:22:07 +00006535 // If not DWORD aligned or size is more than the threshold, call the library.
6536 // The libc version is likely to be faster for these cases. It can use the
6537 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006538 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006539 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006540 ConstantSize->getZExtValue() >
6541 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006542 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006543
6544 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006545 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006546
Bill Wendling6158d842008-10-01 00:59:58 +00006547 if (const char *bzeroEntry = V &&
6548 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006549 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006550 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006551 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006552 TargetLowering::ArgListEntry Entry;
6553 Entry.Node = Dst;
6554 Entry.Ty = IntPtrTy;
6555 Args.push_back(Entry);
6556 Entry.Node = Size;
6557 Args.push_back(Entry);
6558 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006559 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6560 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006561 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006562 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006563 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006564 }
6565
Dan Gohman707e0182008-04-12 04:36:06 +00006566 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006567 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006568 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006569
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006570 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006571 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006572 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006573 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006574 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006575 unsigned BytesLeft = 0;
6576 bool TwoRepStos = false;
6577 if (ValC) {
6578 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006579 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006580
Evan Cheng0db9fe62006-04-25 20:13:52 +00006581 // If the value is a constant, then we can potentially use larger sets.
6582 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006583 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006584 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006585 ValReg = X86::AX;
6586 Val = (Val << 8) | Val;
6587 break;
6588 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006589 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006590 ValReg = X86::EAX;
6591 Val = (Val << 8) | Val;
6592 Val = (Val << 16) | Val;
6593 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006594 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006595 ValReg = X86::RAX;
6596 Val = (Val << 32) | Val;
6597 }
6598 break;
6599 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006600 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006601 ValReg = X86::AL;
6602 Count = DAG.getIntPtrConstant(SizeVal);
6603 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006604 }
6605
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006607 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006608 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6609 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006610 }
6611
Dale Johannesen0f502f62009-02-03 22:26:09 +00006612 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006613 InFlag);
6614 InFlag = Chain.getValue(1);
6615 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006616 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006617 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006618 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006619 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006620 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006621
Scott Michelfdc40a02009-02-17 22:15:04 +00006622 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006623 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006624 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006625 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006626 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006627 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006628 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006629 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006630
Owen Anderson825b72b2009-08-11 20:47:22 +00006631 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006632 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6633 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006634
Evan Cheng0db9fe62006-04-25 20:13:52 +00006635 if (TwoRepStos) {
6636 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006637 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006638 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006639 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006640 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6641 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006642 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006643 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006644 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006645 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006646 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6647 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006648 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006649 // Handle the last 1 - 7 bytes.
6650 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006651 EVT AddrVT = Dst.getValueType();
6652 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006653
Dale Johannesen0f502f62009-02-03 22:26:09 +00006654 Chain = DAG.getMemset(Chain, dl,
6655 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006656 DAG.getConstant(Offset, AddrVT)),
6657 Src,
6658 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006659 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006660 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006661
Dan Gohman707e0182008-04-12 04:36:06 +00006662 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006663 return Chain;
6664}
Evan Cheng11e15b32006-04-03 20:53:28 +00006665
Dan Gohman475871a2008-07-27 21:46:04 +00006666SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006667X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006668 SDValue Chain, SDValue Dst, SDValue Src,
6669 SDValue Size, unsigned Align,
6670 bool AlwaysInline,
6671 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006672 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006673 // This requires the copy size to be a constant, preferrably
6674 // within a subtarget-specific limit.
6675 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6676 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006677 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006678 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006679 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006680 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006681
Evan Cheng1887c1c2008-08-21 21:00:15 +00006682 /// If not DWORD aligned, call the library.
6683 if ((Align & 3) != 0)
6684 return SDValue();
6685
6686 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006687 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006688 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006689 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006690
Duncan Sands83ec4b62008-06-06 12:08:01 +00006691 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006692 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006693 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006694 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006695
Dan Gohman475871a2008-07-27 21:46:04 +00006696 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006697 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006698 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006699 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006700 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006701 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006702 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006703 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006704 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006705 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006706 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006707 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708 InFlag = Chain.getValue(1);
6709
Owen Anderson825b72b2009-08-11 20:47:22 +00006710 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006711 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6712 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6713 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006714
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006716 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006717 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006718 // Handle the last 1 - 7 bytes.
6719 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006720 EVT DstVT = Dst.getValueType();
6721 EVT SrcVT = Src.getValueType();
6722 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006723 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006724 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006725 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006726 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006727 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006728 DAG.getConstant(BytesLeft, SizeVT),
6729 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006730 DstSV, DstSVOff + Offset,
6731 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006732 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006735 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006736}
6737
Dan Gohman475871a2008-07-27 21:46:04 +00006738SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006739 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006740 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006741
Evan Cheng25ab6902006-09-08 06:48:29 +00006742 if (!Subtarget->is64Bit()) {
6743 // vastart just stores the address of the VarArgsFrameIndex slot into the
6744 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006745 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006746 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6747 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006748 }
6749
6750 // __va_list_tag:
6751 // gp_offset (0 - 6 * 8)
6752 // fp_offset (48 - 48 + 8 * 16)
6753 // overflow_arg_area (point to parameters coming in memory).
6754 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006755 SmallVector<SDValue, 8> MemOps;
6756 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006757 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006758 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006759 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6760 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006761 MemOps.push_back(Store);
6762
6763 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006764 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006765 FIN, DAG.getIntPtrConstant(4));
6766 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006768 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006769 MemOps.push_back(Store);
6770
6771 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006772 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006773 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006774 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006775 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6776 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006777 MemOps.push_back(Store);
6778
6779 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006780 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006781 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006782 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006783 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6784 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006785 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006786 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006787 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788}
6789
Dan Gohman475871a2008-07-27 21:46:04 +00006790SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006791 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6792 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006793 SDValue Chain = Op.getOperand(0);
6794 SDValue SrcPtr = Op.getOperand(1);
6795 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006796
Torok Edwindac237e2009-07-08 20:53:28 +00006797 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006798 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006799}
6800
Dan Gohman475871a2008-07-27 21:46:04 +00006801SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006802 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006803 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006804 SDValue Chain = Op.getOperand(0);
6805 SDValue DstPtr = Op.getOperand(1);
6806 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006807 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6808 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006809 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006810
Dale Johannesendd64c412009-02-04 00:33:20 +00006811 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006812 DAG.getIntPtrConstant(24), 8, false,
6813 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006814}
6815
Dan Gohman475871a2008-07-27 21:46:04 +00006816SDValue
6817X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006818 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006819 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006820 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006821 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006822 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823 case Intrinsic::x86_sse_comieq_ss:
6824 case Intrinsic::x86_sse_comilt_ss:
6825 case Intrinsic::x86_sse_comile_ss:
6826 case Intrinsic::x86_sse_comigt_ss:
6827 case Intrinsic::x86_sse_comige_ss:
6828 case Intrinsic::x86_sse_comineq_ss:
6829 case Intrinsic::x86_sse_ucomieq_ss:
6830 case Intrinsic::x86_sse_ucomilt_ss:
6831 case Intrinsic::x86_sse_ucomile_ss:
6832 case Intrinsic::x86_sse_ucomigt_ss:
6833 case Intrinsic::x86_sse_ucomige_ss:
6834 case Intrinsic::x86_sse_ucomineq_ss:
6835 case Intrinsic::x86_sse2_comieq_sd:
6836 case Intrinsic::x86_sse2_comilt_sd:
6837 case Intrinsic::x86_sse2_comile_sd:
6838 case Intrinsic::x86_sse2_comigt_sd:
6839 case Intrinsic::x86_sse2_comige_sd:
6840 case Intrinsic::x86_sse2_comineq_sd:
6841 case Intrinsic::x86_sse2_ucomieq_sd:
6842 case Intrinsic::x86_sse2_ucomilt_sd:
6843 case Intrinsic::x86_sse2_ucomile_sd:
6844 case Intrinsic::x86_sse2_ucomigt_sd:
6845 case Intrinsic::x86_sse2_ucomige_sd:
6846 case Intrinsic::x86_sse2_ucomineq_sd: {
6847 unsigned Opc = 0;
6848 ISD::CondCode CC = ISD::SETCC_INVALID;
6849 switch (IntNo) {
6850 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006851 case Intrinsic::x86_sse_comieq_ss:
6852 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853 Opc = X86ISD::COMI;
6854 CC = ISD::SETEQ;
6855 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006856 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006857 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858 Opc = X86ISD::COMI;
6859 CC = ISD::SETLT;
6860 break;
6861 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006862 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 Opc = X86ISD::COMI;
6864 CC = ISD::SETLE;
6865 break;
6866 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006867 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868 Opc = X86ISD::COMI;
6869 CC = ISD::SETGT;
6870 break;
6871 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006872 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006873 Opc = X86ISD::COMI;
6874 CC = ISD::SETGE;
6875 break;
6876 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006877 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006878 Opc = X86ISD::COMI;
6879 CC = ISD::SETNE;
6880 break;
6881 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006882 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006883 Opc = X86ISD::UCOMI;
6884 CC = ISD::SETEQ;
6885 break;
6886 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006887 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 Opc = X86ISD::UCOMI;
6889 CC = ISD::SETLT;
6890 break;
6891 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006892 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006893 Opc = X86ISD::UCOMI;
6894 CC = ISD::SETLE;
6895 break;
6896 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006897 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006898 Opc = X86ISD::UCOMI;
6899 CC = ISD::SETGT;
6900 break;
6901 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006902 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006903 Opc = X86ISD::UCOMI;
6904 CC = ISD::SETGE;
6905 break;
6906 case Intrinsic::x86_sse_ucomineq_ss:
6907 case Intrinsic::x86_sse2_ucomineq_sd:
6908 Opc = X86ISD::UCOMI;
6909 CC = ISD::SETNE;
6910 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006911 }
Evan Cheng734503b2006-09-11 02:19:56 +00006912
Dan Gohman475871a2008-07-27 21:46:04 +00006913 SDValue LHS = Op.getOperand(1);
6914 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006915 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006916 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6918 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6919 DAG.getConstant(X86CC, MVT::i8), Cond);
6920 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006921 }
Eric Christopher71c67532009-07-29 00:28:05 +00006922 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006923 // an integer value, not just an instruction so lower it to the ptest
6924 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006925 case Intrinsic::x86_sse41_ptestz:
6926 case Intrinsic::x86_sse41_ptestc:
6927 case Intrinsic::x86_sse41_ptestnzc:{
6928 unsigned X86CC = 0;
6929 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006930 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006931 case Intrinsic::x86_sse41_ptestz:
6932 // ZF = 1
6933 X86CC = X86::COND_E;
6934 break;
6935 case Intrinsic::x86_sse41_ptestc:
6936 // CF = 1
6937 X86CC = X86::COND_B;
6938 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006939 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006940 // ZF and CF = 0
6941 X86CC = X86::COND_A;
6942 break;
6943 }
Eric Christopherfd179292009-08-27 18:07:15 +00006944
Eric Christopher71c67532009-07-29 00:28:05 +00006945 SDValue LHS = Op.getOperand(1);
6946 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006947 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6948 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6949 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6950 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006951 }
Evan Cheng5759f972008-05-04 09:15:50 +00006952
6953 // Fix vector shift instructions where the last operand is a non-immediate
6954 // i32 value.
6955 case Intrinsic::x86_sse2_pslli_w:
6956 case Intrinsic::x86_sse2_pslli_d:
6957 case Intrinsic::x86_sse2_pslli_q:
6958 case Intrinsic::x86_sse2_psrli_w:
6959 case Intrinsic::x86_sse2_psrli_d:
6960 case Intrinsic::x86_sse2_psrli_q:
6961 case Intrinsic::x86_sse2_psrai_w:
6962 case Intrinsic::x86_sse2_psrai_d:
6963 case Intrinsic::x86_mmx_pslli_w:
6964 case Intrinsic::x86_mmx_pslli_d:
6965 case Intrinsic::x86_mmx_pslli_q:
6966 case Intrinsic::x86_mmx_psrli_w:
6967 case Intrinsic::x86_mmx_psrli_d:
6968 case Intrinsic::x86_mmx_psrli_q:
6969 case Intrinsic::x86_mmx_psrai_w:
6970 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006971 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006972 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006973 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006974
6975 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006977 switch (IntNo) {
6978 case Intrinsic::x86_sse2_pslli_w:
6979 NewIntNo = Intrinsic::x86_sse2_psll_w;
6980 break;
6981 case Intrinsic::x86_sse2_pslli_d:
6982 NewIntNo = Intrinsic::x86_sse2_psll_d;
6983 break;
6984 case Intrinsic::x86_sse2_pslli_q:
6985 NewIntNo = Intrinsic::x86_sse2_psll_q;
6986 break;
6987 case Intrinsic::x86_sse2_psrli_w:
6988 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6989 break;
6990 case Intrinsic::x86_sse2_psrli_d:
6991 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6992 break;
6993 case Intrinsic::x86_sse2_psrli_q:
6994 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6995 break;
6996 case Intrinsic::x86_sse2_psrai_w:
6997 NewIntNo = Intrinsic::x86_sse2_psra_w;
6998 break;
6999 case Intrinsic::x86_sse2_psrai_d:
7000 NewIntNo = Intrinsic::x86_sse2_psra_d;
7001 break;
7002 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007003 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007004 switch (IntNo) {
7005 case Intrinsic::x86_mmx_pslli_w:
7006 NewIntNo = Intrinsic::x86_mmx_psll_w;
7007 break;
7008 case Intrinsic::x86_mmx_pslli_d:
7009 NewIntNo = Intrinsic::x86_mmx_psll_d;
7010 break;
7011 case Intrinsic::x86_mmx_pslli_q:
7012 NewIntNo = Intrinsic::x86_mmx_psll_q;
7013 break;
7014 case Intrinsic::x86_mmx_psrli_w:
7015 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7016 break;
7017 case Intrinsic::x86_mmx_psrli_d:
7018 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7019 break;
7020 case Intrinsic::x86_mmx_psrli_q:
7021 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7022 break;
7023 case Intrinsic::x86_mmx_psrai_w:
7024 NewIntNo = Intrinsic::x86_mmx_psra_w;
7025 break;
7026 case Intrinsic::x86_mmx_psrai_d:
7027 NewIntNo = Intrinsic::x86_mmx_psra_d;
7028 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007029 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007030 }
7031 break;
7032 }
7033 }
Mon P Wangefa42202009-09-03 19:56:25 +00007034
7035 // The vector shift intrinsics with scalars uses 32b shift amounts but
7036 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7037 // to be zero.
7038 SDValue ShOps[4];
7039 ShOps[0] = ShAmt;
7040 ShOps[1] = DAG.getConstant(0, MVT::i32);
7041 if (ShAmtVT == MVT::v4i32) {
7042 ShOps[2] = DAG.getUNDEF(MVT::i32);
7043 ShOps[3] = DAG.getUNDEF(MVT::i32);
7044 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7045 } else {
7046 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7047 }
7048
Owen Andersone50ed302009-08-10 22:56:29 +00007049 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007050 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007051 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007052 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007053 Op.getOperand(1), ShAmt);
7054 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007055 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007056}
Evan Cheng72261582005-12-20 06:22:03 +00007057
Dan Gohman475871a2008-07-27 21:46:04 +00007058SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007059 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007060 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007061
7062 if (Depth > 0) {
7063 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7064 SDValue Offset =
7065 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007067 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007068 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007069 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007070 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007071 }
7072
7073 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007074 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007075 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007076 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007077}
7078
Dan Gohman475871a2008-07-27 21:46:04 +00007079SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007080 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7081 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007082 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007083 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007084 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7085 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007086 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007087 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007088 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7089 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007090 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007091}
7092
Dan Gohman475871a2008-07-27 21:46:04 +00007093SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007094 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007095 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007096}
7097
Dan Gohman475871a2008-07-27 21:46:04 +00007098SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007099{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007100 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007101 SDValue Chain = Op.getOperand(0);
7102 SDValue Offset = Op.getOperand(1);
7103 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007104 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007105
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007106 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7107 getPointerTy());
7108 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007109
Dale Johannesene4d209d2009-02-03 20:21:25 +00007110 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007111 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007112 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007113 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007114 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007115 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007116
Dale Johannesene4d209d2009-02-03 20:21:25 +00007117 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007118 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007119 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007120}
7121
Dan Gohman475871a2008-07-27 21:46:04 +00007122SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007123 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007124 SDValue Root = Op.getOperand(0);
7125 SDValue Trmp = Op.getOperand(1); // trampoline
7126 SDValue FPtr = Op.getOperand(2); // nested function
7127 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007128 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007129
Dan Gohman69de1932008-02-06 22:27:42 +00007130 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007131
7132 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007133 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007134
7135 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007136 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7137 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007138
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007139 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7140 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007141
7142 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7143
7144 // Load the pointer to the nested function into R11.
7145 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007146 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007147 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007148 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007149
Owen Anderson825b72b2009-08-11 20:47:22 +00007150 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7151 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007152 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7153 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007154
7155 // Load the 'nest' parameter value into R10.
7156 // R10 is specified in X86CallingConv.td
7157 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007158 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7159 DAG.getConstant(10, MVT::i64));
7160 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007161 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007162
Owen Anderson825b72b2009-08-11 20:47:22 +00007163 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7164 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007165 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7166 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007167
7168 // Jump to the nested function.
7169 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007170 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7171 DAG.getConstant(20, MVT::i64));
7172 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007173 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007174
7175 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007176 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7177 DAG.getConstant(22, MVT::i64));
7178 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007179 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007180
Dan Gohman475871a2008-07-27 21:46:04 +00007181 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007182 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007183 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007184 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007185 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007186 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007187 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007188 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007189
7190 switch (CC) {
7191 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007192 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007193 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007194 case CallingConv::X86_StdCall: {
7195 // Pass 'nest' parameter in ECX.
7196 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007197 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007198
7199 // Check that ECX wasn't needed by an 'inreg' parameter.
7200 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007201 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007202
Chris Lattner58d74912008-03-12 17:45:29 +00007203 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007204 unsigned InRegCount = 0;
7205 unsigned Idx = 1;
7206
7207 for (FunctionType::param_iterator I = FTy->param_begin(),
7208 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007209 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007210 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007211 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007212
7213 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007214 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007215 }
7216 }
7217 break;
7218 }
7219 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007220 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007221 // Pass 'nest' parameter in EAX.
7222 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007223 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007224 break;
7225 }
7226
Dan Gohman475871a2008-07-27 21:46:04 +00007227 SDValue OutChains[4];
7228 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007229
Owen Anderson825b72b2009-08-11 20:47:22 +00007230 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7231 DAG.getConstant(10, MVT::i32));
7232 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007233
Chris Lattnera62fe662010-02-05 19:20:30 +00007234 // This is storing the opcode for MOV32ri.
7235 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007236 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007237 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007238 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007239 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007240
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7242 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007243 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7244 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007245
Chris Lattnera62fe662010-02-05 19:20:30 +00007246 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007247 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7248 DAG.getConstant(5, MVT::i32));
7249 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007250 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007251
Owen Anderson825b72b2009-08-11 20:47:22 +00007252 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7253 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007254 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7255 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007256
Dan Gohman475871a2008-07-27 21:46:04 +00007257 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007258 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007259 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007260 }
7261}
7262
Dan Gohman475871a2008-07-27 21:46:04 +00007263SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007264 /*
7265 The rounding mode is in bits 11:10 of FPSR, and has the following
7266 settings:
7267 00 Round to nearest
7268 01 Round to -inf
7269 10 Round to +inf
7270 11 Round to 0
7271
7272 FLT_ROUNDS, on the other hand, expects the following:
7273 -1 Undefined
7274 0 Round to 0
7275 1 Round to nearest
7276 2 Round to +inf
7277 3 Round to -inf
7278
7279 To perform the conversion, we do:
7280 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7281 */
7282
7283 MachineFunction &MF = DAG.getMachineFunction();
7284 const TargetMachine &TM = MF.getTarget();
7285 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7286 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007287 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007288 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007289
7290 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007291 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007292 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007293
Owen Anderson825b72b2009-08-11 20:47:22 +00007294 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007295 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007296
7297 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007298 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7299 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007300
7301 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007302 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007303 DAG.getNode(ISD::SRL, dl, MVT::i16,
7304 DAG.getNode(ISD::AND, dl, MVT::i16,
7305 CWD, DAG.getConstant(0x800, MVT::i16)),
7306 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007307 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007308 DAG.getNode(ISD::SRL, dl, MVT::i16,
7309 DAG.getNode(ISD::AND, dl, MVT::i16,
7310 CWD, DAG.getConstant(0x400, MVT::i16)),
7311 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007312
Dan Gohman475871a2008-07-27 21:46:04 +00007313 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007314 DAG.getNode(ISD::AND, dl, MVT::i16,
7315 DAG.getNode(ISD::ADD, dl, MVT::i16,
7316 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7317 DAG.getConstant(1, MVT::i16)),
7318 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007319
7320
Duncan Sands83ec4b62008-06-06 12:08:01 +00007321 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007322 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007323}
7324
Dan Gohman475871a2008-07-27 21:46:04 +00007325SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007326 EVT VT = Op.getValueType();
7327 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007328 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007329 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007330
7331 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007332 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007333 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007334 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007335 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007336 }
Evan Cheng18efe262007-12-14 02:13:44 +00007337
Evan Cheng152804e2007-12-14 08:30:15 +00007338 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007339 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007340 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007341
7342 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007343 SDValue Ops[] = {
7344 Op,
7345 DAG.getConstant(NumBits+NumBits-1, OpVT),
7346 DAG.getConstant(X86::COND_E, MVT::i8),
7347 Op.getValue(1)
7348 };
7349 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007350
7351 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007352 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007353
Owen Anderson825b72b2009-08-11 20:47:22 +00007354 if (VT == MVT::i8)
7355 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007356 return Op;
7357}
7358
Dan Gohman475871a2008-07-27 21:46:04 +00007359SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007360 EVT VT = Op.getValueType();
7361 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007362 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007363 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007364
7365 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007366 if (VT == MVT::i8) {
7367 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007368 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007369 }
Evan Cheng152804e2007-12-14 08:30:15 +00007370
7371 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007372 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007373 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007374
7375 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007376 SDValue Ops[] = {
7377 Op,
7378 DAG.getConstant(NumBits, OpVT),
7379 DAG.getConstant(X86::COND_E, MVT::i8),
7380 Op.getValue(1)
7381 };
7382 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007383
Owen Anderson825b72b2009-08-11 20:47:22 +00007384 if (VT == MVT::i8)
7385 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007386 return Op;
7387}
7388
Mon P Wangaf9b9522008-12-18 21:42:19 +00007389SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007390 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007392 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007393
Mon P Wangaf9b9522008-12-18 21:42:19 +00007394 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7395 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7396 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7397 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7398 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7399 //
7400 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7401 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7402 // return AloBlo + AloBhi + AhiBlo;
7403
7404 SDValue A = Op.getOperand(0);
7405 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007406
Dale Johannesene4d209d2009-02-03 20:21:25 +00007407 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007408 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7409 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007411 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7412 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007414 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007415 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007416 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007418 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007419 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007421 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007423 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7424 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7427 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007428 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7429 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007430 return Res;
7431}
7432
7433
Bill Wendling74c37652008-12-09 22:08:41 +00007434SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7435 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7436 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007437 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7438 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007439 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007440 SDValue LHS = N->getOperand(0);
7441 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007442 unsigned BaseOp = 0;
7443 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007444 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007445
7446 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007447 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007448 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007449 // A subtract of one will be selected as a INC. Note that INC doesn't
7450 // set CF, so we can't do this for UADDO.
7451 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7452 if (C->getAPIntValue() == 1) {
7453 BaseOp = X86ISD::INC;
7454 Cond = X86::COND_O;
7455 break;
7456 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007457 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007458 Cond = X86::COND_O;
7459 break;
7460 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007461 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007462 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007463 break;
7464 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007465 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7466 // set CF, so we can't do this for USUBO.
7467 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7468 if (C->getAPIntValue() == 1) {
7469 BaseOp = X86ISD::DEC;
7470 Cond = X86::COND_O;
7471 break;
7472 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007473 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007474 Cond = X86::COND_O;
7475 break;
7476 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007477 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007478 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007479 break;
7480 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007481 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007482 Cond = X86::COND_O;
7483 break;
7484 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007485 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007486 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007487 break;
7488 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007489
Bill Wendling61edeb52008-12-02 01:06:39 +00007490 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007491 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007492 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007493
Bill Wendling61edeb52008-12-02 01:06:39 +00007494 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007496 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007497
Bill Wendling61edeb52008-12-02 01:06:39 +00007498 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7499 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007500}
7501
Dan Gohman475871a2008-07-27 21:46:04 +00007502SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007503 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007504 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007505 unsigned Reg = 0;
7506 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007508 default:
7509 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007510 case MVT::i8: Reg = X86::AL; size = 1; break;
7511 case MVT::i16: Reg = X86::AX; size = 2; break;
7512 case MVT::i32: Reg = X86::EAX; size = 4; break;
7513 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007514 assert(Subtarget->is64Bit() && "Node not type legal!");
7515 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007516 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007517 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007518 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007519 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007520 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007521 Op.getOperand(1),
7522 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007523 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007524 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007525 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007526 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007527 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007528 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007529 return cpOut;
7530}
7531
Duncan Sands1607f052008-12-01 11:39:25 +00007532SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007533 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007534 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007535 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007536 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007537 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007538 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7540 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007541 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7543 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007544 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007545 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007546 rdx.getValue(1)
7547 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007549}
7550
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007551SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7552 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007553 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007554 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007555 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007556 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007558 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007559 Node->getOperand(0),
7560 Node->getOperand(1), negOp,
7561 cast<AtomicSDNode>(Node)->getSrcValue(),
7562 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007563}
7564
Evan Cheng0db9fe62006-04-25 20:13:52 +00007565/// LowerOperation - Provide custom lowering hooks for some operations.
7566///
Dan Gohman475871a2008-07-27 21:46:04 +00007567SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007568 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007569 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007570 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7571 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007572 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007573 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007574 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7575 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7576 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7577 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7578 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7579 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007580 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007581 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007582 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007583 case ISD::SHL_PARTS:
7584 case ISD::SRA_PARTS:
7585 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7586 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007587 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007588 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007589 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007590 case ISD::FABS: return LowerFABS(Op, DAG);
7591 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007592 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007593 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007594 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007595 case ISD::SELECT: return LowerSELECT(Op, DAG);
7596 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007597 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007598 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007599 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007600 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007601 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007602 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7603 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007604 case ISD::FRAME_TO_ARGS_OFFSET:
7605 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007606 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007607 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007608 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007609 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007610 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7611 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007612 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007613 case ISD::SADDO:
7614 case ISD::UADDO:
7615 case ISD::SSUBO:
7616 case ISD::USUBO:
7617 case ISD::SMULO:
7618 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007619 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007620 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007621}
7622
Duncan Sands1607f052008-12-01 11:39:25 +00007623void X86TargetLowering::
7624ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7625 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007626 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007627 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007629
7630 SDValue Chain = Node->getOperand(0);
7631 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007633 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007635 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007636 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007638 SDValue Result =
7639 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7640 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007641 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007643 Results.push_back(Result.getValue(2));
7644}
7645
Duncan Sands126d9072008-07-04 11:47:58 +00007646/// ReplaceNodeResults - Replace a node with an illegal result type
7647/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007648void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7649 SmallVectorImpl<SDValue>&Results,
7650 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007651 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007652 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007653 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007654 assert(false && "Do not know how to custom type legalize this operation!");
7655 return;
7656 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007657 std::pair<SDValue,SDValue> Vals =
7658 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007659 SDValue FIST = Vals.first, StackSlot = Vals.second;
7660 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007661 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007662 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007663 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7664 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007665 }
7666 return;
7667 }
7668 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007669 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007670 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007671 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007673 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007675 eax.getValue(2));
7676 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7677 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007678 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007679 Results.push_back(edx.getValue(1));
7680 return;
7681 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007682 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007683 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007684 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007685 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007686 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7687 DAG.getConstant(0, MVT::i32));
7688 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7689 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007690 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7691 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007692 cpInL.getValue(1));
7693 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7695 DAG.getConstant(0, MVT::i32));
7696 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7697 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007698 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007699 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007700 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007701 swapInL.getValue(1));
7702 SDValue Ops[] = { swapInH.getValue(0),
7703 N->getOperand(1),
7704 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007706 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007707 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007708 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007709 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007710 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007711 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007713 Results.push_back(cpOutH.getValue(1));
7714 return;
7715 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007716 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007717 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7718 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007719 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007720 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7721 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007722 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007723 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7724 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007725 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007726 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7727 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007728 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007729 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7730 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007731 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007732 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7733 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007734 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007735 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7736 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007737 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007738}
7739
Evan Cheng72261582005-12-20 06:22:03 +00007740const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7741 switch (Opcode) {
7742 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007743 case X86ISD::BSF: return "X86ISD::BSF";
7744 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007745 case X86ISD::SHLD: return "X86ISD::SHLD";
7746 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007747 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007748 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007749 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007750 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007751 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007752 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007753 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7754 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7755 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007756 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007757 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007758 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007759 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007760 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007761 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007762 case X86ISD::COMI: return "X86ISD::COMI";
7763 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007764 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007765 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007766 case X86ISD::CMOV: return "X86ISD::CMOV";
7767 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007768 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007769 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7770 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007771 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007772 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007773 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007774 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007775 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007776 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7777 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007778 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007779 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007780 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007781 case X86ISD::FMAX: return "X86ISD::FMAX";
7782 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007783 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7784 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007785 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007786 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007787 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007788 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007789 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007790 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7791 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007792 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7793 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7794 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7795 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7796 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7797 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007798 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7799 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007800 case X86ISD::VSHL: return "X86ISD::VSHL";
7801 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007802 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7803 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7804 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7805 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7806 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7807 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7808 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7809 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7810 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7811 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007812 case X86ISD::ADD: return "X86ISD::ADD";
7813 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007814 case X86ISD::SMUL: return "X86ISD::SMUL";
7815 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007816 case X86ISD::INC: return "X86ISD::INC";
7817 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007818 case X86ISD::OR: return "X86ISD::OR";
7819 case X86ISD::XOR: return "X86ISD::XOR";
7820 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007821 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007822 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007823 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007824 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007825 }
7826}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007827
Chris Lattnerc9addb72007-03-30 23:15:24 +00007828// isLegalAddressingMode - Return true if the addressing mode represented
7829// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007830bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007831 const Type *Ty) const {
7832 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007833 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007834
Chris Lattnerc9addb72007-03-30 23:15:24 +00007835 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007836 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007837 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007838
Chris Lattnerc9addb72007-03-30 23:15:24 +00007839 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007840 unsigned GVFlags =
7841 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007842
Chris Lattnerdfed4132009-07-10 07:38:24 +00007843 // If a reference to this global requires an extra load, we can't fold it.
7844 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007845 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007846
Chris Lattnerdfed4132009-07-10 07:38:24 +00007847 // If BaseGV requires a register for the PIC base, we cannot also have a
7848 // BaseReg specified.
7849 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007850 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007851
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007852 // If lower 4G is not available, then we must use rip-relative addressing.
7853 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7854 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007855 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007856
Chris Lattnerc9addb72007-03-30 23:15:24 +00007857 switch (AM.Scale) {
7858 case 0:
7859 case 1:
7860 case 2:
7861 case 4:
7862 case 8:
7863 // These scales always work.
7864 break;
7865 case 3:
7866 case 5:
7867 case 9:
7868 // These scales are formed with basereg+scalereg. Only accept if there is
7869 // no basereg yet.
7870 if (AM.HasBaseReg)
7871 return false;
7872 break;
7873 default: // Other stuff never works.
7874 return false;
7875 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007876
Chris Lattnerc9addb72007-03-30 23:15:24 +00007877 return true;
7878}
7879
7880
Evan Cheng2bd122c2007-10-26 01:56:11 +00007881bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007882 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007883 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007884 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7885 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007886 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007887 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007888 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007889}
7890
Owen Andersone50ed302009-08-10 22:56:29 +00007891bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007892 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007893 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007894 unsigned NumBits1 = VT1.getSizeInBits();
7895 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007896 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007897 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007898 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007899}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007900
Dan Gohman97121ba2009-04-08 00:15:30 +00007901bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007902 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007903 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007904}
7905
Owen Andersone50ed302009-08-10 22:56:29 +00007906bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007907 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007908 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007909}
7910
Owen Andersone50ed302009-08-10 22:56:29 +00007911bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007912 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007913 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007914}
7915
Evan Cheng60c07e12006-07-05 22:17:51 +00007916/// isShuffleMaskLegal - Targets can use this to indicate that they only
7917/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7918/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7919/// are assumed to be legal.
7920bool
Eric Christopherfd179292009-08-27 18:07:15 +00007921X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007922 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007923 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007924 if (VT.getSizeInBits() == 64)
7925 return false;
7926
Nate Begemana09008b2009-10-19 02:17:23 +00007927 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007928 return (VT.getVectorNumElements() == 2 ||
7929 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7930 isMOVLMask(M, VT) ||
7931 isSHUFPMask(M, VT) ||
7932 isPSHUFDMask(M, VT) ||
7933 isPSHUFHWMask(M, VT) ||
7934 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007935 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007936 isUNPCKLMask(M, VT) ||
7937 isUNPCKHMask(M, VT) ||
7938 isUNPCKL_v_undef_Mask(M, VT) ||
7939 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007940}
7941
Dan Gohman7d8143f2008-04-09 20:09:42 +00007942bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007943X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007944 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007945 unsigned NumElts = VT.getVectorNumElements();
7946 // FIXME: This collection of masks seems suspect.
7947 if (NumElts == 2)
7948 return true;
7949 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7950 return (isMOVLMask(Mask, VT) ||
7951 isCommutedMOVLMask(Mask, VT, true) ||
7952 isSHUFPMask(Mask, VT) ||
7953 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007954 }
7955 return false;
7956}
7957
7958//===----------------------------------------------------------------------===//
7959// X86 Scheduler Hooks
7960//===----------------------------------------------------------------------===//
7961
Mon P Wang63307c32008-05-05 19:05:59 +00007962// private utility function
7963MachineBasicBlock *
7964X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7965 MachineBasicBlock *MBB,
7966 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007967 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007968 unsigned LoadOpc,
7969 unsigned CXchgOpc,
7970 unsigned copyOpc,
7971 unsigned notOpc,
7972 unsigned EAXreg,
7973 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007974 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007975 // For the atomic bitwise operator, we generate
7976 // thisMBB:
7977 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007978 // ld t1 = [bitinstr.addr]
7979 // op t2 = t1, [bitinstr.val]
7980 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007981 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7982 // bz newMBB
7983 // fallthrough -->nextMBB
7984 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7985 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007986 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007987 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007988
Mon P Wang63307c32008-05-05 19:05:59 +00007989 /// First build the CFG
7990 MachineFunction *F = MBB->getParent();
7991 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007992 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7993 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7994 F->insert(MBBIter, newMBB);
7995 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007996
Mon P Wang63307c32008-05-05 19:05:59 +00007997 // Move all successors to thisMBB to nextMBB
7998 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007999
Mon P Wang63307c32008-05-05 19:05:59 +00008000 // Update thisMBB to fall through to newMBB
8001 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008002
Mon P Wang63307c32008-05-05 19:05:59 +00008003 // newMBB jumps to itself and fall through to nextMBB
8004 newMBB->addSuccessor(nextMBB);
8005 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008006
Mon P Wang63307c32008-05-05 19:05:59 +00008007 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008008 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008009 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008010 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008011 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008012 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008013 int numArgs = bInstr->getNumOperands() - 1;
8014 for (int i=0; i < numArgs; ++i)
8015 argOpers[i] = &bInstr->getOperand(i+1);
8016
8017 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008018 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8019 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008020
Dale Johannesen140be2d2008-08-19 18:47:28 +00008021 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008022 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008023 for (int i=0; i <= lastAddrIndx; ++i)
8024 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008025
Dale Johannesen140be2d2008-08-19 18:47:28 +00008026 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008027 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008028 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008030 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008031 tt = t1;
8032
Dale Johannesen140be2d2008-08-19 18:47:28 +00008033 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008034 assert((argOpers[valArgIndx]->isReg() ||
8035 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008036 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008037 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008038 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008039 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008040 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008041 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008042 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008043
Dale Johannesene4d209d2009-02-03 20:21:25 +00008044 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008045 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008046
Dale Johannesene4d209d2009-02-03 20:21:25 +00008047 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008048 for (int i=0; i <= lastAddrIndx; ++i)
8049 (*MIB).addOperand(*argOpers[i]);
8050 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008051 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008052 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8053 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008054
Dale Johannesene4d209d2009-02-03 20:21:25 +00008055 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008056 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008057
Mon P Wang63307c32008-05-05 19:05:59 +00008058 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008059 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008060
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008061 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008062 return nextMBB;
8063}
8064
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008065// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008066MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008067X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8068 MachineBasicBlock *MBB,
8069 unsigned regOpcL,
8070 unsigned regOpcH,
8071 unsigned immOpcL,
8072 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008073 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008074 // For the atomic bitwise operator, we generate
8075 // thisMBB (instructions are in pairs, except cmpxchg8b)
8076 // ld t1,t2 = [bitinstr.addr]
8077 // newMBB:
8078 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8079 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008080 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008081 // mov ECX, EBX <- t5, t6
8082 // mov EAX, EDX <- t1, t2
8083 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8084 // mov t3, t4 <- EAX, EDX
8085 // bz newMBB
8086 // result in out1, out2
8087 // fallthrough -->nextMBB
8088
8089 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8090 const unsigned LoadOpc = X86::MOV32rm;
8091 const unsigned copyOpc = X86::MOV32rr;
8092 const unsigned NotOpc = X86::NOT32r;
8093 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8094 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8095 MachineFunction::iterator MBBIter = MBB;
8096 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008097
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008098 /// First build the CFG
8099 MachineFunction *F = MBB->getParent();
8100 MachineBasicBlock *thisMBB = MBB;
8101 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8102 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8103 F->insert(MBBIter, newMBB);
8104 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008105
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008106 // Move all successors to thisMBB to nextMBB
8107 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008108
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008109 // Update thisMBB to fall through to newMBB
8110 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008111
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008112 // newMBB jumps to itself and fall through to nextMBB
8113 newMBB->addSuccessor(nextMBB);
8114 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008115
Dale Johannesene4d209d2009-02-03 20:21:25 +00008116 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008117 // Insert instructions into newMBB based on incoming instruction
8118 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008119 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008120 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008121 MachineOperand& dest1Oper = bInstr->getOperand(0);
8122 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008123 MachineOperand* argOpers[2 + X86AddrNumOperands];
8124 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008125 argOpers[i] = &bInstr->getOperand(i+2);
8126
Evan Chengad5b52f2010-01-08 19:14:57 +00008127 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008128 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008129
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008130 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008131 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008132 for (int i=0; i <= lastAddrIndx; ++i)
8133 (*MIB).addOperand(*argOpers[i]);
8134 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008135 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008136 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008137 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008138 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008139 MachineOperand newOp3 = *(argOpers[3]);
8140 if (newOp3.isImm())
8141 newOp3.setImm(newOp3.getImm()+4);
8142 else
8143 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008144 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008145 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008146
8147 // t3/4 are defined later, at the bottom of the loop
8148 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8149 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008150 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008151 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008152 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008153 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8154
Evan Cheng306b4ca2010-01-08 23:41:50 +00008155 // The subsequent operations should be using the destination registers of
8156 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008157 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008158 t1 = F->getRegInfo().createVirtualRegister(RC);
8159 t2 = F->getRegInfo().createVirtualRegister(RC);
8160 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8161 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008162 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008163 t1 = dest1Oper.getReg();
8164 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008165 }
8166
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008167 int valArgIndx = lastAddrIndx + 1;
8168 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008169 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008170 "invalid operand");
8171 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8172 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008173 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008174 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008175 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008176 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008177 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008178 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008179 (*MIB).addOperand(*argOpers[valArgIndx]);
8180 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008181 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008182 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008183 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008184 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008185 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008186 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008187 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008188 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008189 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008190 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008191
Dale Johannesene4d209d2009-02-03 20:21:25 +00008192 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008193 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008194 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008195 MIB.addReg(t2);
8196
Dale Johannesene4d209d2009-02-03 20:21:25 +00008197 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008198 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008199 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008200 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008201
Dale Johannesene4d209d2009-02-03 20:21:25 +00008202 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008203 for (int i=0; i <= lastAddrIndx; ++i)
8204 (*MIB).addOperand(*argOpers[i]);
8205
8206 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008207 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8208 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008209
Dale Johannesene4d209d2009-02-03 20:21:25 +00008210 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008211 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008212 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008213 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008214
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008215 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008216 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008217
8218 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8219 return nextMBB;
8220}
8221
8222// private utility function
8223MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008224X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8225 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008226 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008227 // For the atomic min/max operator, we generate
8228 // thisMBB:
8229 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008230 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008231 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008232 // cmp t1, t2
8233 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008234 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008235 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8236 // bz newMBB
8237 // fallthrough -->nextMBB
8238 //
8239 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8240 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008241 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008242 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008243
Mon P Wang63307c32008-05-05 19:05:59 +00008244 /// First build the CFG
8245 MachineFunction *F = MBB->getParent();
8246 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008247 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8248 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8249 F->insert(MBBIter, newMBB);
8250 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008251
Dan Gohmand6708ea2009-08-15 01:38:56 +00008252 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008253 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008254
Mon P Wang63307c32008-05-05 19:05:59 +00008255 // Update thisMBB to fall through to newMBB
8256 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008257
Mon P Wang63307c32008-05-05 19:05:59 +00008258 // newMBB jumps to newMBB and fall through to nextMBB
8259 newMBB->addSuccessor(nextMBB);
8260 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008261
Dale Johannesene4d209d2009-02-03 20:21:25 +00008262 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008263 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008264 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008265 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008266 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008267 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008268 int numArgs = mInstr->getNumOperands() - 1;
8269 for (int i=0; i < numArgs; ++i)
8270 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008271
Mon P Wang63307c32008-05-05 19:05:59 +00008272 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008273 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8274 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008275
Mon P Wangab3e7472008-05-05 22:56:23 +00008276 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008277 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008278 for (int i=0; i <= lastAddrIndx; ++i)
8279 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008280
Mon P Wang63307c32008-05-05 19:05:59 +00008281 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008282 assert((argOpers[valArgIndx]->isReg() ||
8283 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008284 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008285
8286 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008287 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008288 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008289 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008290 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008291 (*MIB).addOperand(*argOpers[valArgIndx]);
8292
Dale Johannesene4d209d2009-02-03 20:21:25 +00008293 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008294 MIB.addReg(t1);
8295
Dale Johannesene4d209d2009-02-03 20:21:25 +00008296 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008297 MIB.addReg(t1);
8298 MIB.addReg(t2);
8299
8300 // Generate movc
8301 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008302 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008303 MIB.addReg(t2);
8304 MIB.addReg(t1);
8305
8306 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008307 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008308 for (int i=0; i <= lastAddrIndx; ++i)
8309 (*MIB).addOperand(*argOpers[i]);
8310 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008311 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008312 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8313 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008314
Dale Johannesene4d209d2009-02-03 20:21:25 +00008315 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008316 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008317
Mon P Wang63307c32008-05-05 19:05:59 +00008318 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008319 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008320
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008321 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008322 return nextMBB;
8323}
8324
Eric Christopherf83a5de2009-08-27 18:08:16 +00008325// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8326// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008327MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008328X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008329 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008330
8331 MachineFunction *F = BB->getParent();
8332 DebugLoc dl = MI->getDebugLoc();
8333 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8334
8335 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008336 if (memArg)
8337 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8338 else
8339 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008340
8341 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8342
8343 for (unsigned i = 0; i < numArgs; ++i) {
8344 MachineOperand &Op = MI->getOperand(i+1);
8345
8346 if (!(Op.isReg() && Op.isImplicit()))
8347 MIB.addOperand(Op);
8348 }
8349
8350 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8351 .addReg(X86::XMM0);
8352
8353 F->DeleteMachineInstr(MI);
8354
8355 return BB;
8356}
8357
8358MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008359X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8360 MachineInstr *MI,
8361 MachineBasicBlock *MBB) const {
8362 // Emit code to save XMM registers to the stack. The ABI says that the
8363 // number of registers to save is given in %al, so it's theoretically
8364 // possible to do an indirect jump trick to avoid saving all of them,
8365 // however this code takes a simpler approach and just executes all
8366 // of the stores if %al is non-zero. It's less code, and it's probably
8367 // easier on the hardware branch predictor, and stores aren't all that
8368 // expensive anyway.
8369
8370 // Create the new basic blocks. One block contains all the XMM stores,
8371 // and one block is the final destination regardless of whether any
8372 // stores were performed.
8373 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8374 MachineFunction *F = MBB->getParent();
8375 MachineFunction::iterator MBBIter = MBB;
8376 ++MBBIter;
8377 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8378 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8379 F->insert(MBBIter, XMMSaveMBB);
8380 F->insert(MBBIter, EndMBB);
8381
8382 // Set up the CFG.
8383 // Move any original successors of MBB to the end block.
8384 EndMBB->transferSuccessors(MBB);
8385 // The original block will now fall through to the XMM save block.
8386 MBB->addSuccessor(XMMSaveMBB);
8387 // The XMMSaveMBB will fall through to the end block.
8388 XMMSaveMBB->addSuccessor(EndMBB);
8389
8390 // Now add the instructions.
8391 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8392 DebugLoc DL = MI->getDebugLoc();
8393
8394 unsigned CountReg = MI->getOperand(0).getReg();
8395 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8396 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8397
8398 if (!Subtarget->isTargetWin64()) {
8399 // If %al is 0, branch around the XMM save block.
8400 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008401 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008402 MBB->addSuccessor(EndMBB);
8403 }
8404
8405 // In the XMM save block, save all the XMM argument registers.
8406 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8407 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008408 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008409 F->getMachineMemOperand(
8410 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8411 MachineMemOperand::MOStore, Offset,
8412 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008413 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8414 .addFrameIndex(RegSaveFrameIndex)
8415 .addImm(/*Scale=*/1)
8416 .addReg(/*IndexReg=*/0)
8417 .addImm(/*Disp=*/Offset)
8418 .addReg(/*Segment=*/0)
8419 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008420 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008421 }
8422
8423 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8424
8425 return EndMBB;
8426}
Mon P Wang63307c32008-05-05 19:05:59 +00008427
Evan Cheng60c07e12006-07-05 22:17:51 +00008428MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008429X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008430 MachineBasicBlock *BB,
8431 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008432 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8433 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008434
Chris Lattner52600972009-09-02 05:57:00 +00008435 // To "insert" a SELECT_CC instruction, we actually have to insert the
8436 // diamond control-flow pattern. The incoming instruction knows the
8437 // destination vreg to set, the condition code register to branch on, the
8438 // true/false values to select between, and a branch opcode to use.
8439 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8440 MachineFunction::iterator It = BB;
8441 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008442
Chris Lattner52600972009-09-02 05:57:00 +00008443 // thisMBB:
8444 // ...
8445 // TrueVal = ...
8446 // cmpTY ccX, r1, r2
8447 // bCC copy1MBB
8448 // fallthrough --> copy0MBB
8449 MachineBasicBlock *thisMBB = BB;
8450 MachineFunction *F = BB->getParent();
8451 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8452 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8453 unsigned Opc =
8454 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8455 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8456 F->insert(It, copy0MBB);
8457 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008458 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008459 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008460 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008461 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008462 E = BB->succ_end(); I != E; ++I) {
8463 EM->insert(std::make_pair(*I, sinkMBB));
8464 sinkMBB->addSuccessor(*I);
8465 }
8466 // Next, remove all successors of the current block, and add the true
8467 // and fallthrough blocks as its successors.
8468 while (!BB->succ_empty())
8469 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008470 // Add the true and fallthrough blocks as its successors.
8471 BB->addSuccessor(copy0MBB);
8472 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008473
Chris Lattner52600972009-09-02 05:57:00 +00008474 // copy0MBB:
8475 // %FalseValue = ...
8476 // # fallthrough to sinkMBB
8477 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008478
Chris Lattner52600972009-09-02 05:57:00 +00008479 // Update machine-CFG edges
8480 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008481
Chris Lattner52600972009-09-02 05:57:00 +00008482 // sinkMBB:
8483 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8484 // ...
8485 BB = sinkMBB;
8486 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8487 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8488 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8489
8490 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8491 return BB;
8492}
8493
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008494MachineBasicBlock *
8495X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8496 MachineBasicBlock *BB,
8497 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8498 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8499 DebugLoc DL = MI->getDebugLoc();
8500 MachineFunction *F = BB->getParent();
8501
8502 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8503 // non-trivial part is impdef of ESP.
8504 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8505 // mingw-w64.
8506
8507 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8508 .addExternalSymbol("_alloca")
8509 .addReg(X86::EAX, RegState::Implicit)
8510 .addReg(X86::ESP, RegState::Implicit)
8511 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8512 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8513
8514 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8515 return BB;
8516}
Chris Lattner52600972009-09-02 05:57:00 +00008517
8518MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008519X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008520 MachineBasicBlock *BB,
8521 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008522 switch (MI->getOpcode()) {
8523 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008524 case X86::MINGW_ALLOCA:
8525 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008526 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008527 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008528 case X86::CMOV_FR32:
8529 case X86::CMOV_FR64:
8530 case X86::CMOV_V4F32:
8531 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008532 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008533 case X86::CMOV_GR16:
8534 case X86::CMOV_GR32:
8535 case X86::CMOV_RFP32:
8536 case X86::CMOV_RFP64:
8537 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008538 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008539
Dale Johannesen849f2142007-07-03 00:53:03 +00008540 case X86::FP32_TO_INT16_IN_MEM:
8541 case X86::FP32_TO_INT32_IN_MEM:
8542 case X86::FP32_TO_INT64_IN_MEM:
8543 case X86::FP64_TO_INT16_IN_MEM:
8544 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008545 case X86::FP64_TO_INT64_IN_MEM:
8546 case X86::FP80_TO_INT16_IN_MEM:
8547 case X86::FP80_TO_INT32_IN_MEM:
8548 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008549 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8550 DebugLoc DL = MI->getDebugLoc();
8551
Evan Cheng60c07e12006-07-05 22:17:51 +00008552 // Change the floating point control register to use "round towards zero"
8553 // mode when truncating to an integer value.
8554 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008555 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008556 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008557
8558 // Load the old value of the high byte of the control word...
8559 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008560 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008561 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008562 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008563
8564 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008565 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008566 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008567
8568 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008569 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008570
8571 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008572 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008573 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008574
8575 // Get the X86 opcode to use.
8576 unsigned Opc;
8577 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008578 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008579 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8580 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8581 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8582 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8583 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8584 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008585 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8586 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8587 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008588 }
8589
8590 X86AddressMode AM;
8591 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008592 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008593 AM.BaseType = X86AddressMode::RegBase;
8594 AM.Base.Reg = Op.getReg();
8595 } else {
8596 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008597 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008598 }
8599 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008600 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008601 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008602 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008603 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008604 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008605 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008606 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008607 AM.GV = Op.getGlobal();
8608 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008609 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008610 }
Chris Lattner52600972009-09-02 05:57:00 +00008611 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008612 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008613
8614 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008615 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008616
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008617 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008618 return BB;
8619 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008620 // DBG_VALUE. Only the frame index case is done here.
8621 case X86::DBG_VALUE: {
8622 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8623 DebugLoc DL = MI->getDebugLoc();
8624 X86AddressMode AM;
8625 MachineFunction *F = BB->getParent();
8626 AM.BaseType = X86AddressMode::FrameIndexBase;
8627 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8628 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8629 addImm(MI->getOperand(1).getImm()).
8630 addMetadata(MI->getOperand(2).getMetadata());
8631 F->DeleteMachineInstr(MI); // Remove pseudo.
8632 return BB;
8633 }
8634
Eric Christopherb120ab42009-08-18 22:50:32 +00008635 // String/text processing lowering.
8636 case X86::PCMPISTRM128REG:
8637 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8638 case X86::PCMPISTRM128MEM:
8639 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8640 case X86::PCMPESTRM128REG:
8641 return EmitPCMP(MI, BB, 5, false /* in mem */);
8642 case X86::PCMPESTRM128MEM:
8643 return EmitPCMP(MI, BB, 5, true /* in mem */);
8644
8645 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008646 case X86::ATOMAND32:
8647 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008648 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008649 X86::LCMPXCHG32, X86::MOV32rr,
8650 X86::NOT32r, X86::EAX,
8651 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008652 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008653 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8654 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008655 X86::LCMPXCHG32, X86::MOV32rr,
8656 X86::NOT32r, X86::EAX,
8657 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008658 case X86::ATOMXOR32:
8659 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008660 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008661 X86::LCMPXCHG32, X86::MOV32rr,
8662 X86::NOT32r, X86::EAX,
8663 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008664 case X86::ATOMNAND32:
8665 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008666 X86::AND32ri, X86::MOV32rm,
8667 X86::LCMPXCHG32, X86::MOV32rr,
8668 X86::NOT32r, X86::EAX,
8669 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008670 case X86::ATOMMIN32:
8671 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8672 case X86::ATOMMAX32:
8673 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8674 case X86::ATOMUMIN32:
8675 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8676 case X86::ATOMUMAX32:
8677 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008678
8679 case X86::ATOMAND16:
8680 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8681 X86::AND16ri, X86::MOV16rm,
8682 X86::LCMPXCHG16, X86::MOV16rr,
8683 X86::NOT16r, X86::AX,
8684 X86::GR16RegisterClass);
8685 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008686 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008687 X86::OR16ri, X86::MOV16rm,
8688 X86::LCMPXCHG16, X86::MOV16rr,
8689 X86::NOT16r, X86::AX,
8690 X86::GR16RegisterClass);
8691 case X86::ATOMXOR16:
8692 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8693 X86::XOR16ri, X86::MOV16rm,
8694 X86::LCMPXCHG16, X86::MOV16rr,
8695 X86::NOT16r, X86::AX,
8696 X86::GR16RegisterClass);
8697 case X86::ATOMNAND16:
8698 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8699 X86::AND16ri, X86::MOV16rm,
8700 X86::LCMPXCHG16, X86::MOV16rr,
8701 X86::NOT16r, X86::AX,
8702 X86::GR16RegisterClass, true);
8703 case X86::ATOMMIN16:
8704 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8705 case X86::ATOMMAX16:
8706 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8707 case X86::ATOMUMIN16:
8708 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8709 case X86::ATOMUMAX16:
8710 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8711
8712 case X86::ATOMAND8:
8713 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8714 X86::AND8ri, X86::MOV8rm,
8715 X86::LCMPXCHG8, X86::MOV8rr,
8716 X86::NOT8r, X86::AL,
8717 X86::GR8RegisterClass);
8718 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008719 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008720 X86::OR8ri, X86::MOV8rm,
8721 X86::LCMPXCHG8, X86::MOV8rr,
8722 X86::NOT8r, X86::AL,
8723 X86::GR8RegisterClass);
8724 case X86::ATOMXOR8:
8725 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8726 X86::XOR8ri, X86::MOV8rm,
8727 X86::LCMPXCHG8, X86::MOV8rr,
8728 X86::NOT8r, X86::AL,
8729 X86::GR8RegisterClass);
8730 case X86::ATOMNAND8:
8731 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8732 X86::AND8ri, X86::MOV8rm,
8733 X86::LCMPXCHG8, X86::MOV8rr,
8734 X86::NOT8r, X86::AL,
8735 X86::GR8RegisterClass, true);
8736 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008737 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008738 case X86::ATOMAND64:
8739 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008740 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008741 X86::LCMPXCHG64, X86::MOV64rr,
8742 X86::NOT64r, X86::RAX,
8743 X86::GR64RegisterClass);
8744 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008745 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8746 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008747 X86::LCMPXCHG64, X86::MOV64rr,
8748 X86::NOT64r, X86::RAX,
8749 X86::GR64RegisterClass);
8750 case X86::ATOMXOR64:
8751 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008752 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008753 X86::LCMPXCHG64, X86::MOV64rr,
8754 X86::NOT64r, X86::RAX,
8755 X86::GR64RegisterClass);
8756 case X86::ATOMNAND64:
8757 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8758 X86::AND64ri32, X86::MOV64rm,
8759 X86::LCMPXCHG64, X86::MOV64rr,
8760 X86::NOT64r, X86::RAX,
8761 X86::GR64RegisterClass, true);
8762 case X86::ATOMMIN64:
8763 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8764 case X86::ATOMMAX64:
8765 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8766 case X86::ATOMUMIN64:
8767 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8768 case X86::ATOMUMAX64:
8769 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008770
8771 // This group does 64-bit operations on a 32-bit host.
8772 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008773 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008774 X86::AND32rr, X86::AND32rr,
8775 X86::AND32ri, X86::AND32ri,
8776 false);
8777 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008778 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008779 X86::OR32rr, X86::OR32rr,
8780 X86::OR32ri, X86::OR32ri,
8781 false);
8782 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008783 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008784 X86::XOR32rr, X86::XOR32rr,
8785 X86::XOR32ri, X86::XOR32ri,
8786 false);
8787 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008788 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008789 X86::AND32rr, X86::AND32rr,
8790 X86::AND32ri, X86::AND32ri,
8791 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008792 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008793 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008794 X86::ADD32rr, X86::ADC32rr,
8795 X86::ADD32ri, X86::ADC32ri,
8796 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008797 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008798 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008799 X86::SUB32rr, X86::SBB32rr,
8800 X86::SUB32ri, X86::SBB32ri,
8801 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008802 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008803 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008804 X86::MOV32rr, X86::MOV32rr,
8805 X86::MOV32ri, X86::MOV32ri,
8806 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008807 case X86::VASTART_SAVE_XMM_REGS:
8808 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008809 }
8810}
8811
8812//===----------------------------------------------------------------------===//
8813// X86 Optimization Hooks
8814//===----------------------------------------------------------------------===//
8815
Dan Gohman475871a2008-07-27 21:46:04 +00008816void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008817 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008818 APInt &KnownZero,
8819 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008820 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008821 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008822 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008823 assert((Opc >= ISD::BUILTIN_OP_END ||
8824 Opc == ISD::INTRINSIC_WO_CHAIN ||
8825 Opc == ISD::INTRINSIC_W_CHAIN ||
8826 Opc == ISD::INTRINSIC_VOID) &&
8827 "Should use MaskedValueIsZero if you don't know whether Op"
8828 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008829
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008830 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008831 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008832 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008833 case X86ISD::ADD:
8834 case X86ISD::SUB:
8835 case X86ISD::SMUL:
8836 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008837 case X86ISD::INC:
8838 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008839 case X86ISD::OR:
8840 case X86ISD::XOR:
8841 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008842 // These nodes' second result is a boolean.
8843 if (Op.getResNo() == 0)
8844 break;
8845 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008846 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008847 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8848 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008849 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008850 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008851}
Chris Lattner259e97c2006-01-31 19:43:35 +00008852
Evan Cheng206ee9d2006-07-07 08:33:52 +00008853/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008854/// node is a GlobalAddress + offset.
8855bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8856 GlobalValue* &GA, int64_t &Offset) const{
8857 if (N->getOpcode() == X86ISD::Wrapper) {
8858 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008859 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008860 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008861 return true;
8862 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008863 }
Evan Chengad4196b2008-05-12 19:56:52 +00008864 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008865}
8866
Evan Cheng206ee9d2006-07-07 08:33:52 +00008867/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8868/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8869/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008870/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008871static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008872 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008873 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008874 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008875 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008876
Eli Friedman7a5e5552009-06-07 06:52:44 +00008877 if (VT.getSizeInBits() != 128)
8878 return SDValue();
8879
Nate Begemanfdea31a2010-03-24 20:49:50 +00008880 SmallVector<SDValue, 16> Elts;
8881 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8882 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8883
8884 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008885}
Evan Chengd880b972008-05-09 21:53:03 +00008886
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008887/// PerformShuffleCombine - Detect vector gather/scatter index generation
8888/// and convert it from being a bunch of shuffles and extracts to a simple
8889/// store and scalar loads to extract the elements.
8890static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8891 const TargetLowering &TLI) {
8892 SDValue InputVector = N->getOperand(0);
8893
8894 // Only operate on vectors of 4 elements, where the alternative shuffling
8895 // gets to be more expensive.
8896 if (InputVector.getValueType() != MVT::v4i32)
8897 return SDValue();
8898
8899 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8900 // single use which is a sign-extend or zero-extend, and all elements are
8901 // used.
8902 SmallVector<SDNode *, 4> Uses;
8903 unsigned ExtractedElements = 0;
8904 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8905 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8906 if (UI.getUse().getResNo() != InputVector.getResNo())
8907 return SDValue();
8908
8909 SDNode *Extract = *UI;
8910 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8911 return SDValue();
8912
8913 if (Extract->getValueType(0) != MVT::i32)
8914 return SDValue();
8915 if (!Extract->hasOneUse())
8916 return SDValue();
8917 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8918 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8919 return SDValue();
8920 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8921 return SDValue();
8922
8923 // Record which element was extracted.
8924 ExtractedElements |=
8925 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8926
8927 Uses.push_back(Extract);
8928 }
8929
8930 // If not all the elements were used, this may not be worthwhile.
8931 if (ExtractedElements != 15)
8932 return SDValue();
8933
8934 // Ok, we've now decided to do the transformation.
8935 DebugLoc dl = InputVector.getDebugLoc();
8936
8937 // Store the value to a temporary stack slot.
8938 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8939 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8940 false, false, 0);
8941
8942 // Replace each use (extract) with a load of the appropriate element.
8943 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8944 UE = Uses.end(); UI != UE; ++UI) {
8945 SDNode *Extract = *UI;
8946
8947 // Compute the element's address.
8948 SDValue Idx = Extract->getOperand(1);
8949 unsigned EltSize =
8950 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8951 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8952 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8953
8954 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8955
8956 // Load the scalar.
8957 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8958 NULL, 0, false, false, 0);
8959
8960 // Replace the exact with the load.
8961 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8962 }
8963
8964 // The replacement was made in place; don't return anything.
8965 return SDValue();
8966}
8967
Chris Lattner83e6c992006-10-04 06:57:07 +00008968/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008969static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008970 const X86Subtarget *Subtarget) {
8971 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008972 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008973 // Get the LHS/RHS of the select.
8974 SDValue LHS = N->getOperand(1);
8975 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008976
Dan Gohman670e5392009-09-21 18:03:22 +00008977 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008978 // instructions match the semantics of the common C idiom x<y?x:y but not
8979 // x<=y?x:y, because of how they handle negative zero (which can be
8980 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008981 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008982 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008983 Cond.getOpcode() == ISD::SETCC) {
8984 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008985
Chris Lattner47b4ce82009-03-11 05:48:52 +00008986 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008987 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008988 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8989 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008990 switch (CC) {
8991 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008992 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008993 // Converting this to a min would handle NaNs incorrectly, and swapping
8994 // the operands would cause it to handle comparisons between positive
8995 // and negative zero incorrectly.
8996 if (!FiniteOnlyFPMath() &&
8997 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8998 if (!UnsafeFPMath &&
8999 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9000 break;
9001 std::swap(LHS, RHS);
9002 }
Dan Gohman670e5392009-09-21 18:03:22 +00009003 Opcode = X86ISD::FMIN;
9004 break;
9005 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009006 // Converting this to a min would handle comparisons between positive
9007 // and negative zero incorrectly.
9008 if (!UnsafeFPMath &&
9009 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9010 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009011 Opcode = X86ISD::FMIN;
9012 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009013 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009014 // Converting this to a min would handle both negative zeros and NaNs
9015 // incorrectly, but we can swap the operands to fix both.
9016 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009017 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009018 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009019 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009020 Opcode = X86ISD::FMIN;
9021 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009022
Dan Gohman670e5392009-09-21 18:03:22 +00009023 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009024 // Converting this to a max would handle comparisons between positive
9025 // and negative zero incorrectly.
9026 if (!UnsafeFPMath &&
9027 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9028 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009029 Opcode = X86ISD::FMAX;
9030 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009031 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009032 // Converting this to a max would handle NaNs incorrectly, and swapping
9033 // the operands would cause it to handle comparisons between positive
9034 // and negative zero incorrectly.
9035 if (!FiniteOnlyFPMath() &&
9036 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9037 if (!UnsafeFPMath &&
9038 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9039 break;
9040 std::swap(LHS, RHS);
9041 }
Dan Gohman670e5392009-09-21 18:03:22 +00009042 Opcode = X86ISD::FMAX;
9043 break;
9044 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009045 // Converting this to a max would handle both negative zeros and NaNs
9046 // incorrectly, but we can swap the operands to fix both.
9047 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009048 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009049 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009050 case ISD::SETGE:
9051 Opcode = X86ISD::FMAX;
9052 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009053 }
Dan Gohman670e5392009-09-21 18:03:22 +00009054 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009055 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9056 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009057 switch (CC) {
9058 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009059 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009060 // Converting this to a min would handle comparisons between positive
9061 // and negative zero incorrectly, and swapping the operands would
9062 // cause it to handle NaNs incorrectly.
9063 if (!UnsafeFPMath &&
9064 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9065 if (!FiniteOnlyFPMath() &&
9066 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9067 break;
9068 std::swap(LHS, RHS);
9069 }
Dan Gohman670e5392009-09-21 18:03:22 +00009070 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009071 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009072 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009073 // Converting this to a min would handle NaNs incorrectly.
9074 if (!UnsafeFPMath &&
9075 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9076 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009077 Opcode = X86ISD::FMIN;
9078 break;
9079 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009080 // Converting this to a min would handle both negative zeros and NaNs
9081 // incorrectly, but we can swap the operands to fix both.
9082 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009083 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009084 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009085 case ISD::SETGE:
9086 Opcode = X86ISD::FMIN;
9087 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009088
Dan Gohman670e5392009-09-21 18:03:22 +00009089 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009090 // Converting this to a max would handle NaNs incorrectly.
9091 if (!FiniteOnlyFPMath() &&
9092 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9093 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009094 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009095 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009096 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009097 // Converting this to a max would handle comparisons between positive
9098 // and negative zero incorrectly, and swapping the operands would
9099 // cause it to handle NaNs incorrectly.
9100 if (!UnsafeFPMath &&
9101 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9102 if (!FiniteOnlyFPMath() &&
9103 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9104 break;
9105 std::swap(LHS, RHS);
9106 }
Dan Gohman670e5392009-09-21 18:03:22 +00009107 Opcode = X86ISD::FMAX;
9108 break;
9109 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009110 // Converting this to a max would handle both negative zeros and NaNs
9111 // incorrectly, but we can swap the operands to fix both.
9112 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009113 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009114 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009115 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009116 Opcode = X86ISD::FMAX;
9117 break;
9118 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009119 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009120
Chris Lattner47b4ce82009-03-11 05:48:52 +00009121 if (Opcode)
9122 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009123 }
Eric Christopherfd179292009-08-27 18:07:15 +00009124
Chris Lattnerd1980a52009-03-12 06:52:53 +00009125 // If this is a select between two integer constants, try to do some
9126 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009127 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9128 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009129 // Don't do this for crazy integer types.
9130 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9131 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009132 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009133 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009134
Chris Lattnercee56e72009-03-13 05:53:31 +00009135 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009136 // Efficiently invertible.
9137 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9138 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9139 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9140 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009141 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009142 }
Eric Christopherfd179292009-08-27 18:07:15 +00009143
Chris Lattnerd1980a52009-03-12 06:52:53 +00009144 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009145 if (FalseC->getAPIntValue() == 0 &&
9146 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009147 if (NeedsCondInvert) // Invert the condition if needed.
9148 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9149 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009150
Chris Lattnerd1980a52009-03-12 06:52:53 +00009151 // Zero extend the condition if needed.
9152 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009153
Chris Lattnercee56e72009-03-13 05:53:31 +00009154 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009155 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009156 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009157 }
Eric Christopherfd179292009-08-27 18:07:15 +00009158
Chris Lattner97a29a52009-03-13 05:22:11 +00009159 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009160 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009161 if (NeedsCondInvert) // Invert the condition if needed.
9162 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9163 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009164
Chris Lattner97a29a52009-03-13 05:22:11 +00009165 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009166 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9167 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009168 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009169 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009170 }
Eric Christopherfd179292009-08-27 18:07:15 +00009171
Chris Lattnercee56e72009-03-13 05:53:31 +00009172 // Optimize cases that will turn into an LEA instruction. This requires
9173 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009174 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009175 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009176 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009177
Chris Lattnercee56e72009-03-13 05:53:31 +00009178 bool isFastMultiplier = false;
9179 if (Diff < 10) {
9180 switch ((unsigned char)Diff) {
9181 default: break;
9182 case 1: // result = add base, cond
9183 case 2: // result = lea base( , cond*2)
9184 case 3: // result = lea base(cond, cond*2)
9185 case 4: // result = lea base( , cond*4)
9186 case 5: // result = lea base(cond, cond*4)
9187 case 8: // result = lea base( , cond*8)
9188 case 9: // result = lea base(cond, cond*8)
9189 isFastMultiplier = true;
9190 break;
9191 }
9192 }
Eric Christopherfd179292009-08-27 18:07:15 +00009193
Chris Lattnercee56e72009-03-13 05:53:31 +00009194 if (isFastMultiplier) {
9195 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9196 if (NeedsCondInvert) // Invert the condition if needed.
9197 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9198 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009199
Chris Lattnercee56e72009-03-13 05:53:31 +00009200 // Zero extend the condition if needed.
9201 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9202 Cond);
9203 // Scale the condition by the difference.
9204 if (Diff != 1)
9205 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9206 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009207
Chris Lattnercee56e72009-03-13 05:53:31 +00009208 // Add the base if non-zero.
9209 if (FalseC->getAPIntValue() != 0)
9210 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9211 SDValue(FalseC, 0));
9212 return Cond;
9213 }
Eric Christopherfd179292009-08-27 18:07:15 +00009214 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009215 }
9216 }
Eric Christopherfd179292009-08-27 18:07:15 +00009217
Dan Gohman475871a2008-07-27 21:46:04 +00009218 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009219}
9220
Chris Lattnerd1980a52009-03-12 06:52:53 +00009221/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9222static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9223 TargetLowering::DAGCombinerInfo &DCI) {
9224 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009225
Chris Lattnerd1980a52009-03-12 06:52:53 +00009226 // If the flag operand isn't dead, don't touch this CMOV.
9227 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9228 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009229
Chris Lattnerd1980a52009-03-12 06:52:53 +00009230 // If this is a select between two integer constants, try to do some
9231 // optimizations. Note that the operands are ordered the opposite of SELECT
9232 // operands.
9233 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9234 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9235 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9236 // larger than FalseC (the false value).
9237 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009238
Chris Lattnerd1980a52009-03-12 06:52:53 +00009239 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9240 CC = X86::GetOppositeBranchCondition(CC);
9241 std::swap(TrueC, FalseC);
9242 }
Eric Christopherfd179292009-08-27 18:07:15 +00009243
Chris Lattnerd1980a52009-03-12 06:52:53 +00009244 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009245 // This is efficient for any integer data type (including i8/i16) and
9246 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009247 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9248 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009249 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9250 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009251
Chris Lattnerd1980a52009-03-12 06:52:53 +00009252 // Zero extend the condition if needed.
9253 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009254
Chris Lattnerd1980a52009-03-12 06:52:53 +00009255 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9256 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009257 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009258 if (N->getNumValues() == 2) // Dead flag value?
9259 return DCI.CombineTo(N, Cond, SDValue());
9260 return Cond;
9261 }
Eric Christopherfd179292009-08-27 18:07:15 +00009262
Chris Lattnercee56e72009-03-13 05:53:31 +00009263 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9264 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009265 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9266 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009267 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9268 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009269
Chris Lattner97a29a52009-03-13 05:22:11 +00009270 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009271 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9272 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009273 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9274 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009275
Chris Lattner97a29a52009-03-13 05:22:11 +00009276 if (N->getNumValues() == 2) // Dead flag value?
9277 return DCI.CombineTo(N, Cond, SDValue());
9278 return Cond;
9279 }
Eric Christopherfd179292009-08-27 18:07:15 +00009280
Chris Lattnercee56e72009-03-13 05:53:31 +00009281 // Optimize cases that will turn into an LEA instruction. This requires
9282 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009283 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009284 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009285 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009286
Chris Lattnercee56e72009-03-13 05:53:31 +00009287 bool isFastMultiplier = false;
9288 if (Diff < 10) {
9289 switch ((unsigned char)Diff) {
9290 default: break;
9291 case 1: // result = add base, cond
9292 case 2: // result = lea base( , cond*2)
9293 case 3: // result = lea base(cond, cond*2)
9294 case 4: // result = lea base( , cond*4)
9295 case 5: // result = lea base(cond, cond*4)
9296 case 8: // result = lea base( , cond*8)
9297 case 9: // result = lea base(cond, cond*8)
9298 isFastMultiplier = true;
9299 break;
9300 }
9301 }
Eric Christopherfd179292009-08-27 18:07:15 +00009302
Chris Lattnercee56e72009-03-13 05:53:31 +00009303 if (isFastMultiplier) {
9304 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9305 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009306 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9307 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009308 // Zero extend the condition if needed.
9309 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9310 Cond);
9311 // Scale the condition by the difference.
9312 if (Diff != 1)
9313 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9314 DAG.getConstant(Diff, Cond.getValueType()));
9315
9316 // Add the base if non-zero.
9317 if (FalseC->getAPIntValue() != 0)
9318 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9319 SDValue(FalseC, 0));
9320 if (N->getNumValues() == 2) // Dead flag value?
9321 return DCI.CombineTo(N, Cond, SDValue());
9322 return Cond;
9323 }
Eric Christopherfd179292009-08-27 18:07:15 +00009324 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009325 }
9326 }
9327 return SDValue();
9328}
9329
9330
Evan Cheng0b0cd912009-03-28 05:57:29 +00009331/// PerformMulCombine - Optimize a single multiply with constant into two
9332/// in order to implement it with two cheaper instructions, e.g.
9333/// LEA + SHL, LEA + LEA.
9334static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9335 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009336 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9337 return SDValue();
9338
Owen Andersone50ed302009-08-10 22:56:29 +00009339 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009340 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009341 return SDValue();
9342
9343 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9344 if (!C)
9345 return SDValue();
9346 uint64_t MulAmt = C->getZExtValue();
9347 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9348 return SDValue();
9349
9350 uint64_t MulAmt1 = 0;
9351 uint64_t MulAmt2 = 0;
9352 if ((MulAmt % 9) == 0) {
9353 MulAmt1 = 9;
9354 MulAmt2 = MulAmt / 9;
9355 } else if ((MulAmt % 5) == 0) {
9356 MulAmt1 = 5;
9357 MulAmt2 = MulAmt / 5;
9358 } else if ((MulAmt % 3) == 0) {
9359 MulAmt1 = 3;
9360 MulAmt2 = MulAmt / 3;
9361 }
9362 if (MulAmt2 &&
9363 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9364 DebugLoc DL = N->getDebugLoc();
9365
9366 if (isPowerOf2_64(MulAmt2) &&
9367 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9368 // If second multiplifer is pow2, issue it first. We want the multiply by
9369 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9370 // is an add.
9371 std::swap(MulAmt1, MulAmt2);
9372
9373 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009374 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009375 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009376 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009377 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009378 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009379 DAG.getConstant(MulAmt1, VT));
9380
Eric Christopherfd179292009-08-27 18:07:15 +00009381 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009382 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009383 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009384 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009385 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009386 DAG.getConstant(MulAmt2, VT));
9387
9388 // Do not add new nodes to DAG combiner worklist.
9389 DCI.CombineTo(N, NewMul, false);
9390 }
9391 return SDValue();
9392}
9393
Evan Chengad9c0a32009-12-15 00:53:42 +00009394static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9395 SDValue N0 = N->getOperand(0);
9396 SDValue N1 = N->getOperand(1);
9397 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9398 EVT VT = N0.getValueType();
9399
9400 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9401 // since the result of setcc_c is all zero's or all ones.
9402 if (N1C && N0.getOpcode() == ISD::AND &&
9403 N0.getOperand(1).getOpcode() == ISD::Constant) {
9404 SDValue N00 = N0.getOperand(0);
9405 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9406 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9407 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9408 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9409 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9410 APInt ShAmt = N1C->getAPIntValue();
9411 Mask = Mask.shl(ShAmt);
9412 if (Mask != 0)
9413 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9414 N00, DAG.getConstant(Mask, VT));
9415 }
9416 }
9417
9418 return SDValue();
9419}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009420
Nate Begeman740ab032009-01-26 00:52:55 +00009421/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9422/// when possible.
9423static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9424 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009425 EVT VT = N->getValueType(0);
9426 if (!VT.isVector() && VT.isInteger() &&
9427 N->getOpcode() == ISD::SHL)
9428 return PerformSHLCombine(N, DAG);
9429
Nate Begeman740ab032009-01-26 00:52:55 +00009430 // On X86 with SSE2 support, we can transform this to a vector shift if
9431 // all elements are shifted by the same amount. We can't do this in legalize
9432 // because the a constant vector is typically transformed to a constant pool
9433 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009434 if (!Subtarget->hasSSE2())
9435 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009436
Owen Anderson825b72b2009-08-11 20:47:22 +00009437 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009438 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009439
Mon P Wang3becd092009-01-28 08:12:05 +00009440 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009441 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009442 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009443 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009444 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9445 unsigned NumElts = VT.getVectorNumElements();
9446 unsigned i = 0;
9447 for (; i != NumElts; ++i) {
9448 SDValue Arg = ShAmtOp.getOperand(i);
9449 if (Arg.getOpcode() == ISD::UNDEF) continue;
9450 BaseShAmt = Arg;
9451 break;
9452 }
9453 for (; i != NumElts; ++i) {
9454 SDValue Arg = ShAmtOp.getOperand(i);
9455 if (Arg.getOpcode() == ISD::UNDEF) continue;
9456 if (Arg != BaseShAmt) {
9457 return SDValue();
9458 }
9459 }
9460 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009461 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009462 SDValue InVec = ShAmtOp.getOperand(0);
9463 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9464 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9465 unsigned i = 0;
9466 for (; i != NumElts; ++i) {
9467 SDValue Arg = InVec.getOperand(i);
9468 if (Arg.getOpcode() == ISD::UNDEF) continue;
9469 BaseShAmt = Arg;
9470 break;
9471 }
9472 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9473 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009474 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009475 if (C->getZExtValue() == SplatIdx)
9476 BaseShAmt = InVec.getOperand(1);
9477 }
9478 }
9479 if (BaseShAmt.getNode() == 0)
9480 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9481 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009482 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009483 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009484
Mon P Wangefa42202009-09-03 19:56:25 +00009485 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009486 if (EltVT.bitsGT(MVT::i32))
9487 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9488 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009489 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009490
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009491 // The shift amount is identical so we can do a vector shift.
9492 SDValue ValOp = N->getOperand(0);
9493 switch (N->getOpcode()) {
9494 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009495 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009496 break;
9497 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009498 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009499 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009500 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009501 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009502 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009503 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009504 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009505 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009506 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009507 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009508 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009509 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009510 break;
9511 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009512 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009513 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009514 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009515 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009516 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009517 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009518 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009519 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009520 break;
9521 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009522 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009523 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009524 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009525 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009526 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009527 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009528 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009529 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009531 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009532 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009533 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009534 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009535 }
9536 return SDValue();
9537}
9538
Evan Cheng760d1942010-01-04 21:22:48 +00009539static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9540 const X86Subtarget *Subtarget) {
9541 EVT VT = N->getValueType(0);
9542 if (VT != MVT::i64 || !Subtarget->is64Bit())
9543 return SDValue();
9544
9545 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9546 SDValue N0 = N->getOperand(0);
9547 SDValue N1 = N->getOperand(1);
9548 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9549 std::swap(N0, N1);
9550 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9551 return SDValue();
9552
9553 SDValue ShAmt0 = N0.getOperand(1);
9554 if (ShAmt0.getValueType() != MVT::i8)
9555 return SDValue();
9556 SDValue ShAmt1 = N1.getOperand(1);
9557 if (ShAmt1.getValueType() != MVT::i8)
9558 return SDValue();
9559 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9560 ShAmt0 = ShAmt0.getOperand(0);
9561 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9562 ShAmt1 = ShAmt1.getOperand(0);
9563
9564 DebugLoc DL = N->getDebugLoc();
9565 unsigned Opc = X86ISD::SHLD;
9566 SDValue Op0 = N0.getOperand(0);
9567 SDValue Op1 = N1.getOperand(0);
9568 if (ShAmt0.getOpcode() == ISD::SUB) {
9569 Opc = X86ISD::SHRD;
9570 std::swap(Op0, Op1);
9571 std::swap(ShAmt0, ShAmt1);
9572 }
9573
9574 if (ShAmt1.getOpcode() == ISD::SUB) {
9575 SDValue Sum = ShAmt1.getOperand(0);
9576 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9577 if (SumC->getSExtValue() == 64 &&
9578 ShAmt1.getOperand(1) == ShAmt0)
9579 return DAG.getNode(Opc, DL, VT,
9580 Op0, Op1,
9581 DAG.getNode(ISD::TRUNCATE, DL,
9582 MVT::i8, ShAmt0));
9583 }
9584 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9585 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9586 if (ShAmt0C &&
9587 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9588 return DAG.getNode(Opc, DL, VT,
9589 N0.getOperand(0), N1.getOperand(0),
9590 DAG.getNode(ISD::TRUNCATE, DL,
9591 MVT::i8, ShAmt0));
9592 }
9593
9594 return SDValue();
9595}
9596
Chris Lattner149a4e52008-02-22 02:09:43 +00009597/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009598static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009599 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009600 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9601 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009602 // A preferable solution to the general problem is to figure out the right
9603 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009604
9605 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009606 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009607 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009608 if (VT.getSizeInBits() != 64)
9609 return SDValue();
9610
Devang Patel578efa92009-06-05 21:57:13 +00009611 const Function *F = DAG.getMachineFunction().getFunction();
9612 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009613 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009614 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009615 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009616 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009617 isa<LoadSDNode>(St->getValue()) &&
9618 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9619 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009620 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009621 LoadSDNode *Ld = 0;
9622 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009623 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009624 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009625 // Must be a store of a load. We currently handle two cases: the load
9626 // is a direct child, and it's under an intervening TokenFactor. It is
9627 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009628 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009629 Ld = cast<LoadSDNode>(St->getChain());
9630 else if (St->getValue().hasOneUse() &&
9631 ChainVal->getOpcode() == ISD::TokenFactor) {
9632 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009633 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009634 TokenFactorIndex = i;
9635 Ld = cast<LoadSDNode>(St->getValue());
9636 } else
9637 Ops.push_back(ChainVal->getOperand(i));
9638 }
9639 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009640
Evan Cheng536e6672009-03-12 05:59:15 +00009641 if (!Ld || !ISD::isNormalLoad(Ld))
9642 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009643
Evan Cheng536e6672009-03-12 05:59:15 +00009644 // If this is not the MMX case, i.e. we are just turning i64 load/store
9645 // into f64 load/store, avoid the transformation if there are multiple
9646 // uses of the loaded value.
9647 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9648 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009649
Evan Cheng536e6672009-03-12 05:59:15 +00009650 DebugLoc LdDL = Ld->getDebugLoc();
9651 DebugLoc StDL = N->getDebugLoc();
9652 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9653 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9654 // pair instead.
9655 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009656 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009657 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9658 Ld->getBasePtr(), Ld->getSrcValue(),
9659 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009660 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009661 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009662 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009663 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009664 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009665 Ops.size());
9666 }
Evan Cheng536e6672009-03-12 05:59:15 +00009667 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009668 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009669 St->isVolatile(), St->isNonTemporal(),
9670 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009671 }
Evan Cheng536e6672009-03-12 05:59:15 +00009672
9673 // Otherwise, lower to two pairs of 32-bit loads / stores.
9674 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009675 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9676 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009677
Owen Anderson825b72b2009-08-11 20:47:22 +00009678 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009679 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009680 Ld->isVolatile(), Ld->isNonTemporal(),
9681 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009682 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009683 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009684 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009685 MinAlign(Ld->getAlignment(), 4));
9686
9687 SDValue NewChain = LoLd.getValue(1);
9688 if (TokenFactorIndex != -1) {
9689 Ops.push_back(LoLd);
9690 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009691 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009692 Ops.size());
9693 }
9694
9695 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009696 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9697 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009698
9699 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9700 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009701 St->isVolatile(), St->isNonTemporal(),
9702 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009703 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9704 St->getSrcValue(),
9705 St->getSrcValueOffset() + 4,
9706 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009707 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009708 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009709 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009710 }
Dan Gohman475871a2008-07-27 21:46:04 +00009711 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009712}
9713
Chris Lattner6cf73262008-01-25 06:14:17 +00009714/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9715/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009716static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009717 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9718 // F[X]OR(0.0, x) -> x
9719 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009720 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9721 if (C->getValueAPF().isPosZero())
9722 return N->getOperand(1);
9723 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9724 if (C->getValueAPF().isPosZero())
9725 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009726 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009727}
9728
9729/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009730static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009731 // FAND(0.0, x) -> 0.0
9732 // FAND(x, 0.0) -> 0.0
9733 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9734 if (C->getValueAPF().isPosZero())
9735 return N->getOperand(0);
9736 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9737 if (C->getValueAPF().isPosZero())
9738 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009739 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009740}
9741
Dan Gohmane5af2d32009-01-29 01:59:02 +00009742static SDValue PerformBTCombine(SDNode *N,
9743 SelectionDAG &DAG,
9744 TargetLowering::DAGCombinerInfo &DCI) {
9745 // BT ignores high bits in the bit index operand.
9746 SDValue Op1 = N->getOperand(1);
9747 if (Op1.hasOneUse()) {
9748 unsigned BitWidth = Op1.getValueSizeInBits();
9749 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9750 APInt KnownZero, KnownOne;
9751 TargetLowering::TargetLoweringOpt TLO(DAG);
9752 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9753 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9754 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9755 DCI.CommitTargetLoweringOpt(TLO);
9756 }
9757 return SDValue();
9758}
Chris Lattner83e6c992006-10-04 06:57:07 +00009759
Eli Friedman7a5e5552009-06-07 06:52:44 +00009760static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9761 SDValue Op = N->getOperand(0);
9762 if (Op.getOpcode() == ISD::BIT_CONVERT)
9763 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009764 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009765 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009766 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009767 OpVT.getVectorElementType().getSizeInBits()) {
9768 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9769 }
9770 return SDValue();
9771}
9772
Owen Anderson99177002009-06-29 18:04:45 +00009773// On X86 and X86-64, atomic operations are lowered to locked instructions.
9774// Locked instructions, in turn, have implicit fence semantics (all memory
9775// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009776// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009777// fence-atomic-fence.
9778static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9779 SDValue atomic = N->getOperand(0);
9780 switch (atomic.getOpcode()) {
9781 case ISD::ATOMIC_CMP_SWAP:
9782 case ISD::ATOMIC_SWAP:
9783 case ISD::ATOMIC_LOAD_ADD:
9784 case ISD::ATOMIC_LOAD_SUB:
9785 case ISD::ATOMIC_LOAD_AND:
9786 case ISD::ATOMIC_LOAD_OR:
9787 case ISD::ATOMIC_LOAD_XOR:
9788 case ISD::ATOMIC_LOAD_NAND:
9789 case ISD::ATOMIC_LOAD_MIN:
9790 case ISD::ATOMIC_LOAD_MAX:
9791 case ISD::ATOMIC_LOAD_UMIN:
9792 case ISD::ATOMIC_LOAD_UMAX:
9793 break;
9794 default:
9795 return SDValue();
9796 }
Eric Christopherfd179292009-08-27 18:07:15 +00009797
Owen Anderson99177002009-06-29 18:04:45 +00009798 SDValue fence = atomic.getOperand(0);
9799 if (fence.getOpcode() != ISD::MEMBARRIER)
9800 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009801
Owen Anderson99177002009-06-29 18:04:45 +00009802 switch (atomic.getOpcode()) {
9803 case ISD::ATOMIC_CMP_SWAP:
9804 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9805 atomic.getOperand(1), atomic.getOperand(2),
9806 atomic.getOperand(3));
9807 case ISD::ATOMIC_SWAP:
9808 case ISD::ATOMIC_LOAD_ADD:
9809 case ISD::ATOMIC_LOAD_SUB:
9810 case ISD::ATOMIC_LOAD_AND:
9811 case ISD::ATOMIC_LOAD_OR:
9812 case ISD::ATOMIC_LOAD_XOR:
9813 case ISD::ATOMIC_LOAD_NAND:
9814 case ISD::ATOMIC_LOAD_MIN:
9815 case ISD::ATOMIC_LOAD_MAX:
9816 case ISD::ATOMIC_LOAD_UMIN:
9817 case ISD::ATOMIC_LOAD_UMAX:
9818 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9819 atomic.getOperand(1), atomic.getOperand(2));
9820 default:
9821 return SDValue();
9822 }
9823}
9824
Evan Cheng2e489c42009-12-16 00:53:11 +00009825static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9826 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9827 // (and (i32 x86isd::setcc_carry), 1)
9828 // This eliminates the zext. This transformation is necessary because
9829 // ISD::SETCC is always legalized to i8.
9830 DebugLoc dl = N->getDebugLoc();
9831 SDValue N0 = N->getOperand(0);
9832 EVT VT = N->getValueType(0);
9833 if (N0.getOpcode() == ISD::AND &&
9834 N0.hasOneUse() &&
9835 N0.getOperand(0).hasOneUse()) {
9836 SDValue N00 = N0.getOperand(0);
9837 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9838 return SDValue();
9839 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9840 if (!C || C->getZExtValue() != 1)
9841 return SDValue();
9842 return DAG.getNode(ISD::AND, dl, VT,
9843 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9844 N00.getOperand(0), N00.getOperand(1)),
9845 DAG.getConstant(1, VT));
9846 }
9847
9848 return SDValue();
9849}
9850
Dan Gohman475871a2008-07-27 21:46:04 +00009851SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009852 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009853 SelectionDAG &DAG = DCI.DAG;
9854 switch (N->getOpcode()) {
9855 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009856 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009857 case ISD::EXTRACT_VECTOR_ELT:
9858 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009859 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009860 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009861 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009862 case ISD::SHL:
9863 case ISD::SRA:
9864 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009865 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009866 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009867 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009868 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9869 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009870 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009871 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009872 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009873 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009874 }
9875
Dan Gohman475871a2008-07-27 21:46:04 +00009876 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009877}
9878
Evan Cheng60c07e12006-07-05 22:17:51 +00009879//===----------------------------------------------------------------------===//
9880// X86 Inline Assembly Support
9881//===----------------------------------------------------------------------===//
9882
Chris Lattnerb8105652009-07-20 17:51:36 +00009883static bool LowerToBSwap(CallInst *CI) {
9884 // FIXME: this should verify that we are targetting a 486 or better. If not,
9885 // we will turn this bswap into something that will be lowered to logical ops
9886 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9887 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009888
Chris Lattnerb8105652009-07-20 17:51:36 +00009889 // Verify this is a simple bswap.
9890 if (CI->getNumOperands() != 2 ||
9891 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009892 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009893 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009894
Chris Lattnerb8105652009-07-20 17:51:36 +00009895 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9896 if (!Ty || Ty->getBitWidth() % 16 != 0)
9897 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009898
Chris Lattnerb8105652009-07-20 17:51:36 +00009899 // Okay, we can do this xform, do so now.
9900 const Type *Tys[] = { Ty };
9901 Module *M = CI->getParent()->getParent()->getParent();
9902 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009903
Chris Lattnerb8105652009-07-20 17:51:36 +00009904 Value *Op = CI->getOperand(1);
9905 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009906
Chris Lattnerb8105652009-07-20 17:51:36 +00009907 CI->replaceAllUsesWith(Op);
9908 CI->eraseFromParent();
9909 return true;
9910}
9911
9912bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9913 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9914 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9915
9916 std::string AsmStr = IA->getAsmString();
9917
9918 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009919 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009920 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9921
9922 switch (AsmPieces.size()) {
9923 default: return false;
9924 case 1:
9925 AsmStr = AsmPieces[0];
9926 AsmPieces.clear();
9927 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9928
9929 // bswap $0
9930 if (AsmPieces.size() == 2 &&
9931 (AsmPieces[0] == "bswap" ||
9932 AsmPieces[0] == "bswapq" ||
9933 AsmPieces[0] == "bswapl") &&
9934 (AsmPieces[1] == "$0" ||
9935 AsmPieces[1] == "${0:q}")) {
9936 // No need to check constraints, nothing other than the equivalent of
9937 // "=r,0" would be valid here.
9938 return LowerToBSwap(CI);
9939 }
9940 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009941 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009942 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009943 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009944 AsmPieces[1] == "$$8," &&
9945 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009946 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9947 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009948 const std::string &Constraints = IA->getConstraintString();
9949 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009950 std::sort(AsmPieces.begin(), AsmPieces.end());
9951 if (AsmPieces.size() == 4 &&
9952 AsmPieces[0] == "~{cc}" &&
9953 AsmPieces[1] == "~{dirflag}" &&
9954 AsmPieces[2] == "~{flags}" &&
9955 AsmPieces[3] == "~{fpsr}") {
9956 return LowerToBSwap(CI);
9957 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009958 }
9959 break;
9960 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009961 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009962 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009963 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9964 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9965 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009966 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009967 SplitString(AsmPieces[0], Words, " \t");
9968 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9969 Words.clear();
9970 SplitString(AsmPieces[1], Words, " \t");
9971 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9972 Words.clear();
9973 SplitString(AsmPieces[2], Words, " \t,");
9974 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9975 Words[2] == "%edx") {
9976 return LowerToBSwap(CI);
9977 }
9978 }
9979 }
9980 }
9981 break;
9982 }
9983 return false;
9984}
9985
9986
9987
Chris Lattnerf4dff842006-07-11 02:54:03 +00009988/// getConstraintType - Given a constraint letter, return the type of
9989/// constraint it is for this target.
9990X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009991X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9992 if (Constraint.size() == 1) {
9993 switch (Constraint[0]) {
9994 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009995 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009996 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009997 case 'r':
9998 case 'R':
9999 case 'l':
10000 case 'q':
10001 case 'Q':
10002 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010003 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010004 case 'Y':
10005 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010006 case 'e':
10007 case 'Z':
10008 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010009 default:
10010 break;
10011 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010012 }
Chris Lattner4234f572007-03-25 02:14:49 +000010013 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010014}
10015
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010016/// LowerXConstraint - try to replace an X constraint, which matches anything,
10017/// with another that has more specific requirements based on the type of the
10018/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010019const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010020LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010021 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10022 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010023 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010024 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010025 return "Y";
10026 if (Subtarget->hasSSE1())
10027 return "x";
10028 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010029
Chris Lattner5e764232008-04-26 23:02:14 +000010030 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010031}
10032
Chris Lattner48884cd2007-08-25 00:47:38 +000010033/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10034/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010035void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010036 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010037 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010038 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010039 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010040 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010041
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010042 switch (Constraint) {
10043 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010044 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010045 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010046 if (C->getZExtValue() <= 31) {
10047 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010048 break;
10049 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010050 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010051 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010052 case 'J':
10053 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010054 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010055 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10056 break;
10057 }
10058 }
10059 return;
10060 case 'K':
10061 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010062 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010063 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10064 break;
10065 }
10066 }
10067 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010068 case 'N':
10069 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010070 if (C->getZExtValue() <= 255) {
10071 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010072 break;
10073 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010074 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010075 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010076 case 'e': {
10077 // 32-bit signed value
10078 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10079 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010080 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10081 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010082 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010083 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010084 break;
10085 }
10086 // FIXME gcc accepts some relocatable values here too, but only in certain
10087 // memory models; it's complicated.
10088 }
10089 return;
10090 }
10091 case 'Z': {
10092 // 32-bit unsigned value
10093 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10094 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010095 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10096 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010097 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10098 break;
10099 }
10100 }
10101 // FIXME gcc accepts some relocatable values here too, but only in certain
10102 // memory models; it's complicated.
10103 return;
10104 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010105 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010106 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010107 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010108 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010109 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010110 break;
10111 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010112
Chris Lattnerdc43a882007-05-03 16:52:29 +000010113 // If we are in non-pic codegen mode, we allow the address of a global (with
10114 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010115 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010116 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010117
Chris Lattner49921962009-05-08 18:23:14 +000010118 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10119 while (1) {
10120 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10121 Offset += GA->getOffset();
10122 break;
10123 } else if (Op.getOpcode() == ISD::ADD) {
10124 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10125 Offset += C->getZExtValue();
10126 Op = Op.getOperand(0);
10127 continue;
10128 }
10129 } else if (Op.getOpcode() == ISD::SUB) {
10130 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10131 Offset += -C->getZExtValue();
10132 Op = Op.getOperand(0);
10133 continue;
10134 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010135 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010136
Chris Lattner49921962009-05-08 18:23:14 +000010137 // Otherwise, this isn't something we can handle, reject it.
10138 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010139 }
Eric Christopherfd179292009-08-27 18:07:15 +000010140
Chris Lattner36c25012009-07-10 07:34:39 +000010141 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010142 // If we require an extra load to get this address, as in PIC mode, we
10143 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010144 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10145 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010146 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010147
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010148 if (hasMemory)
10149 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10150 else
10151 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010152 Result = Op;
10153 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010154 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010155 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010156
Gabor Greifba36cb52008-08-28 21:40:38 +000010157 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010158 Ops.push_back(Result);
10159 return;
10160 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010161 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10162 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010163}
10164
Chris Lattner259e97c2006-01-31 19:43:35 +000010165std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010166getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010167 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010168 if (Constraint.size() == 1) {
10169 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010170 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010171 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010172 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10173 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010174 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010175 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10176 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10177 X86::R10D,X86::R11D,X86::R12D,
10178 X86::R13D,X86::R14D,X86::R15D,
10179 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010180 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010181 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10182 X86::SI, X86::DI, X86::R8W,X86::R9W,
10183 X86::R10W,X86::R11W,X86::R12W,
10184 X86::R13W,X86::R14W,X86::R15W,
10185 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010186 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010187 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10188 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10189 X86::R10B,X86::R11B,X86::R12B,
10190 X86::R13B,X86::R14B,X86::R15B,
10191 X86::BPL, X86::SPL, 0);
10192
Owen Anderson825b72b2009-08-11 20:47:22 +000010193 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010194 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10195 X86::RSI, X86::RDI, X86::R8, X86::R9,
10196 X86::R10, X86::R11, X86::R12,
10197 X86::R13, X86::R14, X86::R15,
10198 X86::RBP, X86::RSP, 0);
10199
10200 break;
10201 }
Eric Christopherfd179292009-08-27 18:07:15 +000010202 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010203 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010204 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010205 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010206 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010207 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010208 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010209 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010210 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010211 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10212 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010213 }
10214 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010215
Chris Lattner1efa40f2006-02-22 00:56:39 +000010216 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010217}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010218
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010219std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010220X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010221 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010222 // First, see if this is a constraint that directly corresponds to an LLVM
10223 // register class.
10224 if (Constraint.size() == 1) {
10225 // GCC Constraint Letters
10226 switch (Constraint[0]) {
10227 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010228 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010229 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010230 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010231 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010232 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010233 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010234 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010235 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010236 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010237 case 'R': // LEGACY_REGS
10238 if (VT == MVT::i8)
10239 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10240 if (VT == MVT::i16)
10241 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10242 if (VT == MVT::i32 || !Subtarget->is64Bit())
10243 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10244 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010245 case 'f': // FP Stack registers.
10246 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10247 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010248 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010249 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010250 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010251 return std::make_pair(0U, X86::RFP64RegisterClass);
10252 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010253 case 'y': // MMX_REGS if MMX allowed.
10254 if (!Subtarget->hasMMX()) break;
10255 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010256 case 'Y': // SSE_REGS if SSE2 allowed
10257 if (!Subtarget->hasSSE2()) break;
10258 // FALL THROUGH.
10259 case 'x': // SSE_REGS if SSE1 allowed
10260 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010261
Owen Anderson825b72b2009-08-11 20:47:22 +000010262 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010263 default: break;
10264 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010265 case MVT::f32:
10266 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010267 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010268 case MVT::f64:
10269 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010270 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010271 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010272 case MVT::v16i8:
10273 case MVT::v8i16:
10274 case MVT::v4i32:
10275 case MVT::v2i64:
10276 case MVT::v4f32:
10277 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010278 return std::make_pair(0U, X86::VR128RegisterClass);
10279 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010280 break;
10281 }
10282 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010283
Chris Lattnerf76d1802006-07-31 23:26:50 +000010284 // Use the default implementation in TargetLowering to convert the register
10285 // constraint into a member of a register class.
10286 std::pair<unsigned, const TargetRegisterClass*> Res;
10287 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010288
10289 // Not found as a standard register?
10290 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010291 // Map st(0) -> st(7) -> ST0
10292 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10293 tolower(Constraint[1]) == 's' &&
10294 tolower(Constraint[2]) == 't' &&
10295 Constraint[3] == '(' &&
10296 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10297 Constraint[5] == ')' &&
10298 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010299
Chris Lattner56d77c72009-09-13 22:41:48 +000010300 Res.first = X86::ST0+Constraint[4]-'0';
10301 Res.second = X86::RFP80RegisterClass;
10302 return Res;
10303 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010304
Chris Lattner56d77c72009-09-13 22:41:48 +000010305 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010306 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010307 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010308 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010309 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010310 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010311
10312 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010313 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010314 Res.first = X86::EFLAGS;
10315 Res.second = X86::CCRRegisterClass;
10316 return Res;
10317 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010318
Dale Johannesen330169f2008-11-13 21:52:36 +000010319 // 'A' means EAX + EDX.
10320 if (Constraint == "A") {
10321 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010322 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010323 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010324 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010325 return Res;
10326 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010327
Chris Lattnerf76d1802006-07-31 23:26:50 +000010328 // Otherwise, check to see if this is a register class of the wrong value
10329 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10330 // turn into {ax},{dx}.
10331 if (Res.second->hasType(VT))
10332 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010333
Chris Lattnerf76d1802006-07-31 23:26:50 +000010334 // All of the single-register GCC register classes map their values onto
10335 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10336 // really want an 8-bit or 32-bit register, map to the appropriate register
10337 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010338 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010339 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010340 unsigned DestReg = 0;
10341 switch (Res.first) {
10342 default: break;
10343 case X86::AX: DestReg = X86::AL; break;
10344 case X86::DX: DestReg = X86::DL; break;
10345 case X86::CX: DestReg = X86::CL; break;
10346 case X86::BX: DestReg = X86::BL; break;
10347 }
10348 if (DestReg) {
10349 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010350 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010351 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010352 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010353 unsigned DestReg = 0;
10354 switch (Res.first) {
10355 default: break;
10356 case X86::AX: DestReg = X86::EAX; break;
10357 case X86::DX: DestReg = X86::EDX; break;
10358 case X86::CX: DestReg = X86::ECX; break;
10359 case X86::BX: DestReg = X86::EBX; break;
10360 case X86::SI: DestReg = X86::ESI; break;
10361 case X86::DI: DestReg = X86::EDI; break;
10362 case X86::BP: DestReg = X86::EBP; break;
10363 case X86::SP: DestReg = X86::ESP; break;
10364 }
10365 if (DestReg) {
10366 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010367 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010368 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010369 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010370 unsigned DestReg = 0;
10371 switch (Res.first) {
10372 default: break;
10373 case X86::AX: DestReg = X86::RAX; break;
10374 case X86::DX: DestReg = X86::RDX; break;
10375 case X86::CX: DestReg = X86::RCX; break;
10376 case X86::BX: DestReg = X86::RBX; break;
10377 case X86::SI: DestReg = X86::RSI; break;
10378 case X86::DI: DestReg = X86::RDI; break;
10379 case X86::BP: DestReg = X86::RBP; break;
10380 case X86::SP: DestReg = X86::RSP; break;
10381 }
10382 if (DestReg) {
10383 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010384 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010385 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010386 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010387 } else if (Res.second == X86::FR32RegisterClass ||
10388 Res.second == X86::FR64RegisterClass ||
10389 Res.second == X86::VR128RegisterClass) {
10390 // Handle references to XMM physical registers that got mapped into the
10391 // wrong class. This can happen with constraints like {xmm0} where the
10392 // target independent register mapper will just pick the first match it can
10393 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010394 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010395 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010396 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010397 Res.second = X86::FR64RegisterClass;
10398 else if (X86::VR128RegisterClass->hasType(VT))
10399 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010400 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010401
Chris Lattnerf76d1802006-07-31 23:26:50 +000010402 return Res;
10403}