blob: 106d923eab1ce7bd3448d0c66dfc34f6c20899a2 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000040 case MipsISD::JmpLink: return "MipsISD::JmpLink";
41 case MipsISD::Hi: return "MipsISD::Hi";
42 case MipsISD::Lo: return "MipsISD::Lo";
43 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000044 case MipsISD::TlsGd: return "MipsISD::TlsGd";
45 case MipsISD::TprelHi: return "MipsISD::TprelHi";
46 case MipsISD::TprelLo: return "MipsISD::TprelLo";
47 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000048 case MipsISD::Ret: return "MipsISD::Ret";
49 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
50 case MipsISD::FPCmp: return "MipsISD::FPCmp";
51 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
52 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
53 case MipsISD::FPRound: return "MipsISD::FPRound";
54 case MipsISD::MAdd: return "MipsISD::MAdd";
55 case MipsISD::MAddu: return "MipsISD::MAddu";
56 case MipsISD::MSub: return "MipsISD::MSub";
57 case MipsISD::MSubu: return "MipsISD::MSubu";
58 case MipsISD::DivRem: return "MipsISD::DivRem";
59 case MipsISD::DivRemU: return "MipsISD::DivRemU";
60 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
61 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000062 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka21afc632011-06-21 00:40:49 +000063 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000064 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka0f843822011-06-07 18:58:42 +000065 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000066 }
67}
68
69MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000070MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000071 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072 Subtarget = &TM.getSubtarget<MipsSubtarget>();
73
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000074 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000075 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000076 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000079 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
80 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000081
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000082 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000083 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000084 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000085 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000086
Wesley Peckbf17cfa2010-11-23 03:31:01 +000087 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
90 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000091
Eli Friedman6055a6a2009-07-17 04:07:24 +000092 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
94 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000095
Wesley Peckbf17cfa2010-11-23 03:31:01 +000096 // Used by legalize types to correctly generate the setcc result.
97 // Without this, every float setcc comes with a AND/OR with the result,
98 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000099 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000101
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000102 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000104 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
106 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
107 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
108 setOperationAction(ISD::SELECT, MVT::f32, Custom);
109 setOperationAction(ISD::SELECT, MVT::f64, Custom);
110 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
112 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000113 setOperationAction(ISD::VASTART, MVT::Other, Custom);
114
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000115 setOperationAction(ISD::SDIV, MVT::i32, Expand);
116 setOperationAction(ISD::SREM, MVT::i32, Expand);
117 setOperationAction(ISD::UDIV, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000120 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
122 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
123 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
124 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
125 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
126 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
127 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
128 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
129 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000130
131 if (!Subtarget->isMips32r2())
132 setOperationAction(ISD::ROTR, MVT::i32, Expand);
133
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
135 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
136 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000140 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000142 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
144 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000145 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FLOG, MVT::f32, Expand);
147 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
148 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
149 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000150 setOperationAction(ISD::FMA, MVT::f32, Expand);
151 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000152
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000153 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
154 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000155
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000156 setOperationAction(ISD::VAARG, MVT::Other, Expand);
157 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
158 setOperationAction(ISD::VAEND, MVT::Other, Expand);
159
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000160 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
162 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Akira Hatanakadb548262011-07-19 23:30:50 +0000163 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000164
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000165 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000167
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000168 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000171 }
172
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000173 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000175
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000176 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000178
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000179 setTargetDAGCombine(ISD::ADDE);
180 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000181 setTargetDAGCombine(ISD::SDIVREM);
182 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000183 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000184
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000185 setMinFunctionAlignment(2);
186
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000187 setStackPointerRegisterToSaveRestore(Mips::SP);
188 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000189
190 setExceptionPointerRegister(Mips::A0);
191 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000192}
193
Owen Anderson825b72b2009-08-11 20:47:22 +0000194MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
195 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000196}
197
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000198// SelectMadd -
199// Transforms a subgraph in CurDAG if the following pattern is found:
200// (addc multLo, Lo0), (adde multHi, Hi0),
201// where,
202// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000203// Lo0: initial value of Lo register
204// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000205// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000206static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000207 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000208 // for the matching to be successful.
209 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
210
211 if (ADDCNode->getOpcode() != ISD::ADDC)
212 return false;
213
214 SDValue MultHi = ADDENode->getOperand(0);
215 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000216 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000217 unsigned MultOpc = MultHi.getOpcode();
218
219 // MultHi and MultLo must be generated by the same node,
220 if (MultLo.getNode() != MultNode)
221 return false;
222
223 // and it must be a multiplication.
224 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
225 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000226
227 // MultLo amd MultHi must be the first and second output of MultNode
228 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000229 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
230 return false;
231
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000232 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000233 // of the values of MultNode, in which case MultNode will be removed in later
234 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000235 // If there exist users other than ADDENode or ADDCNode, this function returns
236 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000237 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000238 // produced.
239 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
240 return false;
241
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000242 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000243 DebugLoc dl = ADDENode->getDebugLoc();
244
245 // create MipsMAdd(u) node
246 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000247
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000248 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
249 MVT::Glue,
250 MultNode->getOperand(0),// Factor 0
251 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000252 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000253 ADDENode->getOperand(1));// Hi0
254
255 // create CopyFromReg nodes
256 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
257 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000258 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000259 Mips::HI, MVT::i32,
260 CopyFromLo.getValue(2));
261
262 // replace uses of adde and addc here
263 if (!SDValue(ADDCNode, 0).use_empty())
264 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
265
266 if (!SDValue(ADDENode, 0).use_empty())
267 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
268
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000269 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000270}
271
272// SelectMsub -
273// Transforms a subgraph in CurDAG if the following pattern is found:
274// (addc Lo0, multLo), (sube Hi0, multHi),
275// where,
276// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000277// Lo0: initial value of Lo register
278// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000279// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000280static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000281 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000282 // for the matching to be successful.
283 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
284
285 if (SUBCNode->getOpcode() != ISD::SUBC)
286 return false;
287
288 SDValue MultHi = SUBENode->getOperand(1);
289 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000290 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000291 unsigned MultOpc = MultHi.getOpcode();
292
293 // MultHi and MultLo must be generated by the same node,
294 if (MultLo.getNode() != MultNode)
295 return false;
296
297 // and it must be a multiplication.
298 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
299 return false;
300
301 // MultLo amd MultHi must be the first and second output of MultNode
302 // respectively.
303 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
304 return false;
305
306 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
307 // of the values of MultNode, in which case MultNode will be removed in later
308 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000309 // If there exist users other than SUBENode or SUBCNode, this function returns
310 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000311 // instruction node rather than a pair of MULT and MSUB instructions being
312 // produced.
313 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
314 return false;
315
316 SDValue Chain = CurDAG->getEntryNode();
317 DebugLoc dl = SUBENode->getDebugLoc();
318
319 // create MipsSub(u) node
320 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
321
322 SDValue MSub = CurDAG->getNode(MultOpc, dl,
323 MVT::Glue,
324 MultNode->getOperand(0),// Factor 0
325 MultNode->getOperand(1),// Factor 1
326 SUBCNode->getOperand(0),// Lo0
327 SUBENode->getOperand(0));// Hi0
328
329 // create CopyFromReg nodes
330 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
331 MSub);
332 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
333 Mips::HI, MVT::i32,
334 CopyFromLo.getValue(2));
335
336 // replace uses of sube and subc here
337 if (!SDValue(SUBCNode, 0).use_empty())
338 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
339
340 if (!SDValue(SUBENode, 0).use_empty())
341 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
342
343 return true;
344}
345
346static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
347 TargetLowering::DAGCombinerInfo &DCI,
348 const MipsSubtarget* Subtarget) {
349 if (DCI.isBeforeLegalize())
350 return SDValue();
351
352 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
353 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000354
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000355 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000356}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000357
358static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
359 TargetLowering::DAGCombinerInfo &DCI,
360 const MipsSubtarget* Subtarget) {
361 if (DCI.isBeforeLegalize())
362 return SDValue();
363
364 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
365 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000366
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000367 return SDValue();
368}
369
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000370static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
371 TargetLowering::DAGCombinerInfo &DCI,
372 const MipsSubtarget* Subtarget) {
373 if (DCI.isBeforeLegalizeOps())
374 return SDValue();
375
376 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
377 MipsISD::DivRemU;
378 DebugLoc dl = N->getDebugLoc();
379
380 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
381 N->getOperand(0), N->getOperand(1));
382 SDValue InChain = DAG.getEntryNode();
383 SDValue InGlue = DivRem;
384
385 // insert MFLO
386 if (N->hasAnyUseOfValue(0)) {
387 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
388 InGlue);
389 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
390 InChain = CopyFromLo.getValue(1);
391 InGlue = CopyFromLo.getValue(2);
392 }
393
394 // insert MFHI
395 if (N->hasAnyUseOfValue(1)) {
396 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000397 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000398 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
399 }
400
401 return SDValue();
402}
403
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000404static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
405 switch (CC) {
406 default: llvm_unreachable("Unknown fp condition code!");
407 case ISD::SETEQ:
408 case ISD::SETOEQ: return Mips::FCOND_OEQ;
409 case ISD::SETUNE: return Mips::FCOND_UNE;
410 case ISD::SETLT:
411 case ISD::SETOLT: return Mips::FCOND_OLT;
412 case ISD::SETGT:
413 case ISD::SETOGT: return Mips::FCOND_OGT;
414 case ISD::SETLE:
415 case ISD::SETOLE: return Mips::FCOND_OLE;
416 case ISD::SETGE:
417 case ISD::SETOGE: return Mips::FCOND_OGE;
418 case ISD::SETULT: return Mips::FCOND_ULT;
419 case ISD::SETULE: return Mips::FCOND_ULE;
420 case ISD::SETUGT: return Mips::FCOND_UGT;
421 case ISD::SETUGE: return Mips::FCOND_UGE;
422 case ISD::SETUO: return Mips::FCOND_UN;
423 case ISD::SETO: return Mips::FCOND_OR;
424 case ISD::SETNE:
425 case ISD::SETONE: return Mips::FCOND_ONE;
426 case ISD::SETUEQ: return Mips::FCOND_UEQ;
427 }
428}
429
430
431// Returns true if condition code has to be inverted.
432static bool InvertFPCondCode(Mips::CondCode CC) {
433 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
434 return false;
435
436 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
437 return true;
438
439 assert(false && "Illegal Condition Code");
440 return false;
441}
442
443// Creates and returns an FPCmp node from a setcc node.
444// Returns Op if setcc is not a floating point comparison.
445static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
446 // must be a SETCC node
447 if (Op.getOpcode() != ISD::SETCC)
448 return Op;
449
450 SDValue LHS = Op.getOperand(0);
451
452 if (!LHS.getValueType().isFloatingPoint())
453 return Op;
454
455 SDValue RHS = Op.getOperand(1);
456 DebugLoc dl = Op.getDebugLoc();
457
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000458 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
459 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000460 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
461
462 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
463 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
464}
465
466// Creates and returns a CMovFPT/F node.
467static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
468 SDValue False, DebugLoc DL) {
469 bool invert = InvertFPCondCode((Mips::CondCode)
470 cast<ConstantSDNode>(Cond.getOperand(2))
471 ->getSExtValue());
472
473 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
474 True.getValueType(), True, False, Cond);
475}
476
477static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
478 TargetLowering::DAGCombinerInfo &DCI,
479 const MipsSubtarget* Subtarget) {
480 if (DCI.isBeforeLegalizeOps())
481 return SDValue();
482
483 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
484
485 if (Cond.getOpcode() != MipsISD::FPCmp)
486 return SDValue();
487
488 SDValue True = DAG.getConstant(1, MVT::i32);
489 SDValue False = DAG.getConstant(0, MVT::i32);
490
491 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
492}
493
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000494SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000495 const {
496 SelectionDAG &DAG = DCI.DAG;
497 unsigned opc = N->getOpcode();
498
499 switch (opc) {
500 default: break;
501 case ISD::ADDE:
502 return PerformADDECombine(N, DAG, DCI, Subtarget);
503 case ISD::SUBE:
504 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000505 case ISD::SDIVREM:
506 case ISD::UDIVREM:
507 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000508 case ISD::SETCC:
509 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000510 }
511
512 return SDValue();
513}
514
Dan Gohman475871a2008-07-27 21:46:04 +0000515SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000516LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000517{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000518 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000519 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000520 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000521 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
522 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000523 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000524 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000525 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
526 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000527 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000528 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000529 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000530 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000531 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000532 }
Dan Gohman475871a2008-07-27 21:46:04 +0000533 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000534}
535
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000536//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000537// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000538//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000539
540// AddLiveIn - This helper function adds the specified physical register to the
541// MachineFunction as a live in value. It also creates a corresponding
542// virtual register for it.
543static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000544AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000545{
546 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000547 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
548 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000549 return VReg;
550}
551
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000552// Get fp branch code (not opcode) from condition code.
553static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
554 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
555 return Mips::BRANCH_T;
556
557 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
558 return Mips::BRANCH_F;
559
560 return Mips::BRANCH_INVALID;
561}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000562
Akira Hatanaka14487d42011-06-07 19:28:39 +0000563static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
564 DebugLoc dl,
565 const MipsSubtarget* Subtarget,
566 const TargetInstrInfo *TII,
567 bool isFPCmp, unsigned Opc) {
568 // There is no need to expand CMov instructions if target has
569 // conditional moves.
570 if (Subtarget->hasCondMov())
571 return BB;
572
573 // To "insert" a SELECT_CC instruction, we actually have to insert the
574 // diamond control-flow pattern. The incoming instruction knows the
575 // destination vreg to set, the condition code register to branch on, the
576 // true/false values to select between, and a branch opcode to use.
577 const BasicBlock *LLVM_BB = BB->getBasicBlock();
578 MachineFunction::iterator It = BB;
579 ++It;
580
581 // thisMBB:
582 // ...
583 // TrueVal = ...
584 // setcc r1, r2, r3
585 // bNE r1, r0, copy1MBB
586 // fallthrough --> copy0MBB
587 MachineBasicBlock *thisMBB = BB;
588 MachineFunction *F = BB->getParent();
589 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
590 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
591 F->insert(It, copy0MBB);
592 F->insert(It, sinkMBB);
593
594 // Transfer the remainder of BB and its successor edges to sinkMBB.
595 sinkMBB->splice(sinkMBB->begin(), BB,
596 llvm::next(MachineBasicBlock::iterator(MI)),
597 BB->end());
598 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
599
600 // Next, add the true and fallthrough blocks as its successors.
601 BB->addSuccessor(copy0MBB);
602 BB->addSuccessor(sinkMBB);
603
604 // Emit the right instruction according to the type of the operands compared
605 if (isFPCmp)
606 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
607 else
608 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
609 .addReg(Mips::ZERO).addMBB(sinkMBB);
610
611 // copy0MBB:
612 // %FalseValue = ...
613 // # fallthrough to sinkMBB
614 BB = copy0MBB;
615
616 // Update machine-CFG edges
617 BB->addSuccessor(sinkMBB);
618
619 // sinkMBB:
620 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
621 // ...
622 BB = sinkMBB;
623
624 if (isFPCmp)
625 BuildMI(*BB, BB->begin(), dl,
626 TII->get(Mips::PHI), MI->getOperand(0).getReg())
627 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
628 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
629 else
630 BuildMI(*BB, BB->begin(), dl,
631 TII->get(Mips::PHI), MI->getOperand(0).getReg())
632 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
633 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
634
635 MI->eraseFromParent(); // The pseudo instruction is gone now.
636 return BB;
637}
638
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000639MachineBasicBlock *
640MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000641 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000642 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen94817572009-02-13 02:34:39 +0000643 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000644
645 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000646 default:
647 assert(false && "Unexpected instr type to insert");
648 return NULL;
649 case Mips::MOVT:
650 case Mips::MOVT_S:
651 case Mips::MOVT_D:
652 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1F);
653 case Mips::MOVF:
654 case Mips::MOVF_S:
655 case Mips::MOVF_D:
656 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1T);
657 case Mips::MOVZ_I:
658 case Mips::MOVZ_S:
659 case Mips::MOVZ_D:
660 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BNE);
661 case Mips::MOVN_I:
662 case Mips::MOVN_S:
663 case Mips::MOVN_D:
664 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BEQ);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000665
666 case Mips::ATOMIC_LOAD_ADD_I8:
667 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
668 case Mips::ATOMIC_LOAD_ADD_I16:
669 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
670 case Mips::ATOMIC_LOAD_ADD_I32:
671 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
672
673 case Mips::ATOMIC_LOAD_AND_I8:
674 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
675 case Mips::ATOMIC_LOAD_AND_I16:
676 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
677 case Mips::ATOMIC_LOAD_AND_I32:
678 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
679
680 case Mips::ATOMIC_LOAD_OR_I8:
681 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
682 case Mips::ATOMIC_LOAD_OR_I16:
683 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
684 case Mips::ATOMIC_LOAD_OR_I32:
685 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
686
687 case Mips::ATOMIC_LOAD_XOR_I8:
688 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
689 case Mips::ATOMIC_LOAD_XOR_I16:
690 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
691 case Mips::ATOMIC_LOAD_XOR_I32:
692 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
693
694 case Mips::ATOMIC_LOAD_NAND_I8:
695 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
696 case Mips::ATOMIC_LOAD_NAND_I16:
697 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
698 case Mips::ATOMIC_LOAD_NAND_I32:
699 return EmitAtomicBinary(MI, BB, 4, 0, true);
700
701 case Mips::ATOMIC_LOAD_SUB_I8:
702 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
703 case Mips::ATOMIC_LOAD_SUB_I16:
704 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
705 case Mips::ATOMIC_LOAD_SUB_I32:
706 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
707
708 case Mips::ATOMIC_SWAP_I8:
709 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
710 case Mips::ATOMIC_SWAP_I16:
711 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
712 case Mips::ATOMIC_SWAP_I32:
713 return EmitAtomicBinary(MI, BB, 4, 0);
714
715 case Mips::ATOMIC_CMP_SWAP_I8:
716 return EmitAtomicCmpSwapPartword(MI, BB, 1);
717 case Mips::ATOMIC_CMP_SWAP_I16:
718 return EmitAtomicCmpSwapPartword(MI, BB, 2);
719 case Mips::ATOMIC_CMP_SWAP_I32:
720 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000721 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000722}
723
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000724// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
725// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
726MachineBasicBlock *
727MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000728 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000729 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000730 assert(Size == 4 && "Unsupported size for EmitAtomicBinary.");
731
732 MachineFunction *MF = BB->getParent();
733 MachineRegisterInfo &RegInfo = MF->getRegInfo();
734 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
735 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
736 DebugLoc dl = MI->getDebugLoc();
737
Akira Hatanaka4061da12011-07-19 20:11:17 +0000738 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000739 unsigned Ptr = MI->getOperand(1).getReg();
740 unsigned Incr = MI->getOperand(2).getReg();
741
Akira Hatanaka4061da12011-07-19 20:11:17 +0000742 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
743 unsigned AndRes = RegInfo.createVirtualRegister(RC);
744 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000745
746 // insert new blocks after the current block
747 const BasicBlock *LLVM_BB = BB->getBasicBlock();
748 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
749 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
750 MachineFunction::iterator It = BB;
751 ++It;
752 MF->insert(It, loopMBB);
753 MF->insert(It, exitMBB);
754
755 // Transfer the remainder of BB and its successor edges to exitMBB.
756 exitMBB->splice(exitMBB->begin(), BB,
757 llvm::next(MachineBasicBlock::iterator(MI)),
758 BB->end());
759 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
760
761 // thisMBB:
762 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000763 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000764 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000765 loopMBB->addSuccessor(loopMBB);
766 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000767
768 // loopMBB:
769 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000770 // <binop> storeval, oldval, incr
771 // sc success, storeval, 0(ptr)
772 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000773 BB = loopMBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000774 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000775 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000776 // and andres, oldval, incr
777 // nor storeval, $0, andres
778 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr);
779 BuildMI(BB, dl, TII->get(Mips::NOR), StoreVal)
780 .addReg(Mips::ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000781 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000782 // <binop> storeval, oldval, incr
783 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000784 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000785 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000786 }
Akira Hatanaka4061da12011-07-19 20:11:17 +0000787 BuildMI(BB, dl, TII->get(Mips::SC), Success)
788 .addReg(StoreVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000789 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +0000790 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000791
792 MI->eraseFromParent(); // The instruction is gone now.
793
Akira Hatanaka939ece12011-07-19 03:42:13 +0000794 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000795}
796
797MachineBasicBlock *
798MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000799 MachineBasicBlock *BB,
800 unsigned Size, unsigned BinOpcode,
801 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000802 assert((Size == 1 || Size == 2) &&
803 "Unsupported size for EmitAtomicBinaryPartial.");
804
805 MachineFunction *MF = BB->getParent();
806 MachineRegisterInfo &RegInfo = MF->getRegInfo();
807 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
808 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
809 DebugLoc dl = MI->getDebugLoc();
810
811 unsigned Dest = MI->getOperand(0).getReg();
812 unsigned Ptr = MI->getOperand(1).getReg();
813 unsigned Incr = MI->getOperand(2).getReg();
814
Akira Hatanaka4061da12011-07-19 20:11:17 +0000815 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
816 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000817 unsigned Mask = RegInfo.createVirtualRegister(RC);
818 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000819 unsigned NewVal = RegInfo.createVirtualRegister(RC);
820 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000821 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000822 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
823 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
824 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
825 unsigned AndRes = RegInfo.createVirtualRegister(RC);
826 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000827 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000828 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
829 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
830 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
831 unsigned SllRes = RegInfo.createVirtualRegister(RC);
832 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000833
834 // insert new blocks after the current block
835 const BasicBlock *LLVM_BB = BB->getBasicBlock();
836 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000837 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000838 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
839 MachineFunction::iterator It = BB;
840 ++It;
841 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000842 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000843 MF->insert(It, exitMBB);
844
845 // Transfer the remainder of BB and its successor edges to exitMBB.
846 exitMBB->splice(exitMBB->begin(), BB,
847 llvm::next(MachineBasicBlock::iterator(MI)),
848 BB->end());
849 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
850
Akira Hatanaka81b44112011-07-19 17:09:53 +0000851 BB->addSuccessor(loopMBB);
852 loopMBB->addSuccessor(loopMBB);
853 loopMBB->addSuccessor(sinkMBB);
854 sinkMBB->addSuccessor(exitMBB);
855
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000856 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000857 // addiu masklsb2,$0,-4 # 0xfffffffc
858 // and alignedaddr,ptr,masklsb2
859 // andi ptrlsb2,ptr,3
860 // sll shiftamt,ptrlsb2,3
861 // ori maskupper,$0,255 # 0xff
862 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +0000864 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000865
866 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000867 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
868 .addReg(Mips::ZERO).addImm(-4);
869 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
870 .addReg(Ptr).addReg(MaskLSB2);
871 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
872 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
873 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
874 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000875 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
876 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000878 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000879
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000880
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000881 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000882 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000883 // ll oldval,0(alignedaddr)
884 // binop binopres,oldval,incr2
885 // and newval,binopres,mask
886 // and maskedoldval0,oldval,mask2
887 // or storeval,maskedoldval0,newval
888 // sc success,storeval,0(alignedaddr)
889 // beq success,$0,loopMBB
890
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000891 // atomic.swap
892 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000893 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +0000894 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +0000895 // and maskedoldval0,oldval,mask2
896 // or storeval,maskedoldval0,newval
897 // sc success,storeval,0(alignedaddr)
898 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000899
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000900 BB = loopMBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000901 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000903 // and andres, oldval, incr2
904 // nor binopres, $0, andres
905 // and newval, binopres, mask
906 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
907 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
908 .addReg(Mips::ZERO).addReg(AndRes);
909 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000911 // <binop> binopres, oldval, incr2
912 // and newval, binopres, mask
913 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
914 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +0000915 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +0000916 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000917 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +0000918 }
919
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000920 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000921 .addReg(OldVal).addReg(Mask2);
922 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000923 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000924 BuildMI(BB, dl, TII->get(Mips::SC), Success)
925 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000926 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +0000927 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928
Akira Hatanaka939ece12011-07-19 03:42:13 +0000929 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000930 // and maskedoldval1,oldval,mask
931 // srl srlres,maskedoldval1,shiftamt
932 // sll sllres,srlres,24
933 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +0000934 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +0000936
Akira Hatanaka4061da12011-07-19 20:11:17 +0000937 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
938 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000939 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
940 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000941 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
942 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000943 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000944 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000945
946 MI->eraseFromParent(); // The instruction is gone now.
947
Akira Hatanaka939ece12011-07-19 03:42:13 +0000948 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000949}
950
951MachineBasicBlock *
952MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000953 MachineBasicBlock *BB,
954 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000955 assert(Size == 4 && "Unsupported size for EmitAtomicCmpSwap.");
956
957 MachineFunction *MF = BB->getParent();
958 MachineRegisterInfo &RegInfo = MF->getRegInfo();
959 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
960 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
961 DebugLoc dl = MI->getDebugLoc();
962
963 unsigned Dest = MI->getOperand(0).getReg();
964 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +0000965 unsigned OldVal = MI->getOperand(2).getReg();
966 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000967
Akira Hatanaka4061da12011-07-19 20:11:17 +0000968 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969
970 // insert new blocks after the current block
971 const BasicBlock *LLVM_BB = BB->getBasicBlock();
972 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
973 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
974 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
975 MachineFunction::iterator It = BB;
976 ++It;
977 MF->insert(It, loop1MBB);
978 MF->insert(It, loop2MBB);
979 MF->insert(It, exitMBB);
980
981 // Transfer the remainder of BB and its successor edges to exitMBB.
982 exitMBB->splice(exitMBB->begin(), BB,
983 llvm::next(MachineBasicBlock::iterator(MI)),
984 BB->end());
985 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
986
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000987 // thisMBB:
988 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000991 loop1MBB->addSuccessor(exitMBB);
992 loop1MBB->addSuccessor(loop2MBB);
993 loop2MBB->addSuccessor(loop1MBB);
994 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000995
996 // loop1MBB:
997 // ll dest, 0(ptr)
998 // bne dest, oldval, exitMBB
999 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001000 BuildMI(BB, dl, TII->get(Mips::LL), Dest).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001001 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001002 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001003
1004 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001005 // sc success, newval, 0(ptr)
1006 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001007 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001008 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1009 .addReg(NewVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001011 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012
1013 MI->eraseFromParent(); // The instruction is gone now.
1014
Akira Hatanaka939ece12011-07-19 03:42:13 +00001015 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001016}
1017
1018MachineBasicBlock *
1019MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001020 MachineBasicBlock *BB,
1021 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001022 assert((Size == 1 || Size == 2) &&
1023 "Unsupported size for EmitAtomicCmpSwapPartial.");
1024
1025 MachineFunction *MF = BB->getParent();
1026 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1027 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1028 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1029 DebugLoc dl = MI->getDebugLoc();
1030
1031 unsigned Dest = MI->getOperand(0).getReg();
1032 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001033 unsigned CmpVal = MI->getOperand(2).getReg();
1034 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001035
Akira Hatanaka4061da12011-07-19 20:11:17 +00001036 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1037 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038 unsigned Mask = RegInfo.createVirtualRegister(RC);
1039 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001040 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1041 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1042 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1043 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1044 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1045 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1046 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1047 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1048 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1049 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1050 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1051 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1052 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1053 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001054
1055 // insert new blocks after the current block
1056 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1057 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1058 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001059 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001060 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1061 MachineFunction::iterator It = BB;
1062 ++It;
1063 MF->insert(It, loop1MBB);
1064 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001065 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001066 MF->insert(It, exitMBB);
1067
1068 // Transfer the remainder of BB and its successor edges to exitMBB.
1069 exitMBB->splice(exitMBB->begin(), BB,
1070 llvm::next(MachineBasicBlock::iterator(MI)),
1071 BB->end());
1072 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1073
Akira Hatanaka81b44112011-07-19 17:09:53 +00001074 BB->addSuccessor(loop1MBB);
1075 loop1MBB->addSuccessor(sinkMBB);
1076 loop1MBB->addSuccessor(loop2MBB);
1077 loop2MBB->addSuccessor(loop1MBB);
1078 loop2MBB->addSuccessor(sinkMBB);
1079 sinkMBB->addSuccessor(exitMBB);
1080
Akira Hatanaka70564a92011-07-19 18:14:26 +00001081 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001082 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001083 // addiu masklsb2,$0,-4 # 0xfffffffc
1084 // and alignedaddr,ptr,masklsb2
1085 // andi ptrlsb2,ptr,3
1086 // sll shiftamt,ptrlsb2,3
1087 // ori maskupper,$0,255 # 0xff
1088 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001089 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001090 // andi maskedcmpval,cmpval,255
1091 // sll shiftedcmpval,maskedcmpval,shiftamt
1092 // andi maskednewval,newval,255
1093 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001094 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001095 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1096 .addReg(Mips::ZERO).addImm(-4);
1097 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1098 .addReg(Ptr).addReg(MaskLSB2);
1099 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1100 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1101 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1102 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001103 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1104 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001106 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1107 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001108 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1109 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001110 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1111 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001112 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1113 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114
1115 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001116 // ll oldval,0(alginedaddr)
1117 // and maskedoldval0,oldval,mask
1118 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001119 BB = loop1MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001120 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
1121 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1122 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001124 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001125
1126 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001127 // and maskedoldval1,oldval,mask2
1128 // or storeval,maskedoldval1,shiftednewval
1129 // sc success,storeval,0(alignedaddr)
1130 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001131 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001132 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1133 .addReg(OldVal).addReg(Mask2);
1134 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1135 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
1136 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1137 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001138 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001139 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140
Akira Hatanaka939ece12011-07-19 03:42:13 +00001141 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001142 // srl srlres,maskedoldval0,shiftamt
1143 // sll sllres,srlres,24
1144 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001145 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001147
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001148 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1149 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001150 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1151 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001152 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001153 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154
1155 MI->eraseFromParent(); // The instruction is gone now.
1156
Akira Hatanaka939ece12011-07-19 03:42:13 +00001157 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001158}
1159
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001160//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001161// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001162//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001163SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001164LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001165{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001166 MachineFunction &MF = DAG.getMachineFunction();
1167 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1168
1169 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001170 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1171 "Cannot lower if the alignment of the allocated space is larger than \
1172 that of the stack.");
1173
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001174 SDValue Chain = Op.getOperand(0);
1175 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001176 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001177
1178 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001180
1181 // Subtract the dynamic size from the actual stack size to
1182 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001184
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001185 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001186 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001187 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
1188 SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001189
1190 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001191 // value and a chain
Akira Hatanaka21afc632011-06-21 00:40:49 +00001192 SDVTList VTLs = DAG.getVTList(MVT::i32, MVT::Other);
1193 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1194 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1195
1196 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001197}
1198
1199SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001200LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001201{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001202 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001203 // the block to branch to if the condition is true.
1204 SDValue Chain = Op.getOperand(0);
1205 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001206 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001207
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001208 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1209
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001210 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001211 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001212 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001213
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001214 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001215 Mips::CondCode CC =
1216 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001217 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001218
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001219 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001220 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001221}
1222
1223SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001224LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001225{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001226 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001227
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001228 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001229 if (Cond.getOpcode() != MipsISD::FPCmp)
1230 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001231
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001232 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1233 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001234}
1235
Dan Gohmand858e902010-04-17 15:26:15 +00001236SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1237 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001238 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001239 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001240 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001241
Eli Friedmane2c74082009-08-03 02:22:28 +00001242 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001243 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001244
Chris Lattnerb71b9092009-08-13 06:28:06 +00001245 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001246
Chris Lattnere3736f82009-08-13 05:41:27 +00001247 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001248 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1249 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001250 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001251 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1252 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001253 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001254 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001255 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001256 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1257 MipsII::MO_ABS_HI);
1258 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1259 MipsII::MO_ABS_LO);
1260 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1261 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001263 }
1264
Akira Hatanaka0f843822011-06-07 18:58:42 +00001265 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1266 MipsII::MO_GOT);
1267 GA = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, GA);
1268 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
1269 DAG.getEntryNode(), GA, MachinePointerInfo(),
1270 false, false, 0);
1271 // On functions and global targets not internal linked only
1272 // a load from got/GP is necessary for PIC to work.
1273 if (!GV->hasInternalLinkage() &&
1274 (!GV->hasLocalLinkage() || isa<Function>(GV)))
1275 return ResNode;
1276 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1277 MipsII::MO_ABS_LO);
1278 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
1279 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001280}
1281
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001282SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1283 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001284 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1285 // FIXME there isn't actually debug info here
1286 DebugLoc dl = Op.getDebugLoc();
1287
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001288 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001289 // %hi/%lo relocation
1290 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1291 MipsII::MO_ABS_HI);
1292 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1293 MipsII::MO_ABS_LO);
1294 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1295 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1296 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001297 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001298
1299 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1300 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001301 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001302 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1303 MipsII::MO_ABS_LO);
1304 SDValue Load = DAG.getLoad(MVT::i32, dl,
1305 DAG.getEntryNode(), BAGOTOffset,
1306 MachinePointerInfo(), false, false, 0);
1307 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1308 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001309}
1310
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001311SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001312LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001313{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001314 // If the relocation model is PIC, use the General Dynamic TLS Model,
1315 // otherwise use the Initial Exec or Local Exec TLS Model.
1316 // TODO: implement Local Dynamic TLS model
1317
1318 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1319 DebugLoc dl = GA->getDebugLoc();
1320 const GlobalValue *GV = GA->getGlobal();
1321 EVT PtrVT = getPointerTy();
1322
1323 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1324 // General Dynamic TLS Model
1325 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001326 0, MipsII::MO_TLSGD);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001327 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1328 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1329 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1330
1331 ArgListTy Args;
1332 ArgListEntry Entry;
1333 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001334 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001335 Args.push_back(Entry);
1336 std::pair<SDValue, SDValue> CallResult =
1337 LowerCallTo(DAG.getEntryNode(),
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001338 (Type *) Type::getInt32Ty(*DAG.getContext()),
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001339 false, false, false, false, 0, CallingConv::C, false, true,
1340 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG,
1341 dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001342
1343 return CallResult.first;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001344 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001345
1346 SDValue Offset;
1347 if (GV->isDeclaration()) {
1348 // Initial Exec TLS Model
1349 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1350 MipsII::MO_GOTTPREL);
1351 Offset = DAG.getLoad(MVT::i32, dl,
1352 DAG.getEntryNode(), TGA, MachinePointerInfo(),
1353 false, false, 0);
1354 } else {
1355 // Local Exec TLS Model
1356 SDVTList VTs = DAG.getVTList(MVT::i32);
1357 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1358 MipsII::MO_TPREL_HI);
1359 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1360 MipsII::MO_TPREL_LO);
1361 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1362 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1363 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1364 }
1365
1366 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1367 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001368}
1369
1370SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001371LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001372{
Dan Gohman475871a2008-07-27 21:46:04 +00001373 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001374 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001375 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001376 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001377 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001378 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001379
Owen Andersone50ed302009-08-10 22:56:29 +00001380 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001381 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001382
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001383 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1384
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001385 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001386 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001387 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001388 } else {// Emit Load from Global Pointer
1389 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001390 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1391 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001392 false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001393 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001394
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001395 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1396 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001397 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001398 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001399
1400 return ResNode;
1401}
1402
Dan Gohman475871a2008-07-27 21:46:04 +00001403SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001404LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001405{
Dan Gohman475871a2008-07-27 21:46:04 +00001406 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001407 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001408 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001409 // FIXME there isn't actually debug info here
1410 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001411
1412 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001413 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001414 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001415 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001416 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001417 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1419 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001420 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001421
1422 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001423 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001424 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001425 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001426 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001427 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1428 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001430 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001431 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001432 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001433 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001434 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001435 CP, MachinePointerInfo::getConstantPool(),
1436 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001437 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001438 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001439 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001440 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1441 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001442
1443 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001444}
1445
Dan Gohmand858e902010-04-17 15:26:15 +00001446SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001447 MachineFunction &MF = DAG.getMachineFunction();
1448 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1449
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001450 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001451 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1452 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001453
1454 // vastart just stores the address of the VarArgsFrameIndex slot into the
1455 // memory location argument.
1456 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001457 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1458 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001459 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001460}
1461
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001462static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1463 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1464 DebugLoc dl = Op.getDebugLoc();
1465 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1466 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1467 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1468 DAG.getConstant(0x7fffffff, MVT::i32));
1469 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1470 DAG.getConstant(0x80000000, MVT::i32));
1471 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1472 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1473}
1474
1475static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001476 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001477 // Use ext/ins instructions if target architecture is Mips32r2.
1478 // Eliminate redundant mfc1 and mtc1 instructions.
1479 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001480
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001481 if (!isLittle)
1482 std::swap(LoIdx, HiIdx);
1483
1484 DebugLoc dl = Op.getDebugLoc();
1485 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1486 Op.getOperand(0),
1487 DAG.getConstant(LoIdx, MVT::i32));
1488 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1489 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1490 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1491 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1492 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1493 DAG.getConstant(0x7fffffff, MVT::i32));
1494 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1495 DAG.getConstant(0x80000000, MVT::i32));
1496 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1497
1498 if (!isLittle)
1499 std::swap(Word0, Word1);
1500
1501 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1502}
1503
1504SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1505 const {
1506 EVT Ty = Op.getValueType();
1507
1508 assert(Ty == MVT::f32 || Ty == MVT::f64);
1509
1510 if (Ty == MVT::f32)
1511 return LowerFCOPYSIGN32(Op, DAG);
1512 else
1513 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1514}
1515
Akira Hatanaka2e591472011-06-02 00:24:44 +00001516SDValue MipsTargetLowering::
1517LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001518 // check the depth
1519 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001520 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001521
1522 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1523 MFI->setFrameAddressIsTaken(true);
1524 EVT VT = Op.getValueType();
1525 DebugLoc dl = Op.getDebugLoc();
1526 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Mips::FP, VT);
1527 return FrameAddr;
1528}
1529
Akira Hatanakadb548262011-07-19 23:30:50 +00001530// TODO: set SType according to the desired memory barrier behavior.
1531SDValue MipsTargetLowering::LowerMEMBARRIER(SDValue Op,
1532 SelectionDAG& DAG) const {
1533 unsigned SType = 0;
1534 DebugLoc dl = Op.getDebugLoc();
1535 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1536 DAG.getConstant(SType, MVT::i32));
1537}
1538
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001539//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001540// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001541//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001542
1543#include "MipsGenCallingConv.inc"
1544
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001545//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001546// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001547// Mips O32 ABI rules:
1548// ---
1549// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001550// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001551// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001552// f64 - Only passed in two aliased f32 registers if no int reg has been used
1553// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001554// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1555// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001556//
1557// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001558//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001559
Duncan Sands1e96bab2010-11-04 10:49:57 +00001560static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001561 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001562 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1563
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001564 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001565
1566 static const unsigned IntRegs[] = {
1567 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1568 };
1569 static const unsigned F32Regs[] = {
1570 Mips::F12, Mips::F14
1571 };
1572 static const unsigned F64Regs[] = {
1573 Mips::D6, Mips::D7
1574 };
1575
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001576 // ByVal Args
1577 if (ArgFlags.isByVal()) {
1578 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1579 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1580 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1581 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1582 r < std::min(IntRegsSize, NextReg); ++r)
1583 State.AllocateReg(IntRegs[r]);
1584 return false;
1585 }
1586
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001587 // Promote i8 and i16
1588 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1589 LocVT = MVT::i32;
1590 if (ArgFlags.isSExt())
1591 LocInfo = CCValAssign::SExt;
1592 else if (ArgFlags.isZExt())
1593 LocInfo = CCValAssign::ZExt;
1594 else
1595 LocInfo = CCValAssign::AExt;
1596 }
1597
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001598 unsigned Reg;
1599
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001600 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1601 // is true: function is vararg, argument is 3rd or higher, there is previous
1602 // argument which is not f32 or f64.
1603 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1604 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001605 unsigned OrigAlign = ArgFlags.getOrigAlign();
1606 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001607
1608 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001609 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001610 // If this is the first part of an i64 arg,
1611 // the allocated register must be either A0 or A2.
1612 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1613 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001614 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001615 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1616 // Allocate int register and shadow next int register. If first
1617 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001618 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1619 if (Reg == Mips::A1 || Reg == Mips::A3)
1620 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1621 State.AllocateReg(IntRegs, IntRegsSize);
1622 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001623 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1624 // we are guaranteed to find an available float register
1625 if (ValVT == MVT::f32) {
1626 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1627 // Shadow int register
1628 State.AllocateReg(IntRegs, IntRegsSize);
1629 } else {
1630 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1631 // Shadow int registers
1632 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1633 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1634 State.AllocateReg(IntRegs, IntRegsSize);
1635 State.AllocateReg(IntRegs, IntRegsSize);
1636 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001637 } else
1638 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001639
Akira Hatanakad37776d2011-05-20 21:39:54 +00001640 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1641 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1642
1643 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001644 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001645 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001646 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001647
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001648 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001649}
1650
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001651//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001653//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001654
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001655static const unsigned O32IntRegsSize = 4;
1656
1657static const unsigned O32IntRegs[] = {
1658 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1659};
1660
1661// Write ByVal Arg to arg registers and stack.
1662static void
1663WriteByValArg(SDValue& Chain, DebugLoc dl,
1664 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1665 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1666 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001667 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
1668 MVT PtrType) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001669 unsigned FirstWord = VA.getLocMemOffset() / 4;
1670 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1671 unsigned LastWord = FirstWord + NumWords;
1672 unsigned CurWord;
1673
1674 // copy the first 4 words of byval arg to registers A0 - A3
1675 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1676 ++CurWord) {
1677 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1678 DAG.getConstant((CurWord - FirstWord) * 4,
1679 MVT::i32));
1680 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1681 MachinePointerInfo(),
1682 false, false, 0);
1683 MemOpChains.push_back(LoadVal.getValue(1));
1684 unsigned DstReg = O32IntRegs[CurWord];
1685 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1686 }
1687
1688 // copy remaining part of byval arg to stack.
1689 if (CurWord < LastWord) {
Eric Christopher471e4222011-06-08 23:55:35 +00001690 unsigned SizeInBytes = (LastWord - CurWord) * 4;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001691 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1692 DAG.getConstant((CurWord - FirstWord) * 4,
1693 MVT::i32));
1694 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1695 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1696 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1697 DAG.getConstant(SizeInBytes, MVT::i32),
1698 /*Align*/4,
1699 /*isVolatile=*/false, /*AlwaysInline=*/false,
1700 MachinePointerInfo(0), MachinePointerInfo(0));
1701 MemOpChains.push_back(Chain);
1702 }
1703}
1704
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001706/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001707/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001708SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001709MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001710 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001711 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001713 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 const SmallVectorImpl<ISD::InputArg> &Ins,
1715 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001716 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001717 // MIPs target does not yet support tail call optimization.
1718 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001720 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001721 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001722 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001723 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001724 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001725
1726 // Analyze operands of the call, assigning locations to each operand.
1727 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001728 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1729 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001730
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001731 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001732 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001733 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001735
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001736 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001737 unsigned NextStackOffset = CCInfo.getNextStackOffset();
1738
1739 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NextStackOffset,
1740 true));
1741
1742 // If this is the first call, create a stack frame object that points to
1743 // a location to which .cprestore saves $gp.
1744 if (IsPIC && !MipsFI->getGPFI())
1745 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1746
Akira Hatanaka21afc632011-06-21 00:40:49 +00001747 // Get the frame index of the stack frame object that points to the location
1748 // of dynamically allocated area on the stack.
1749 int DynAllocFI = MipsFI->getDynAllocFI();
1750
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001751 // Update size of the maximum argument space.
1752 // For O32, a minimum of four words (16 bytes) of argument space is
1753 // allocated.
1754 if (Subtarget->isABI_O32())
1755 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
1756
1757 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1758
1759 if (MaxCallFrameSize < NextStackOffset) {
1760 MipsFI->setMaxCallFrameSize(NextStackOffset);
1761
Akira Hatanaka21afc632011-06-21 00:40:49 +00001762 // Set the offsets relative to $sp of the $gp restore slot and dynamically
1763 // allocated stack space. These offsets must be aligned to a boundary
1764 // determined by the stack alignment of the ABI.
1765 unsigned StackAlignment = TFL->getStackAlignment();
1766 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1767 StackAlignment * StackAlignment;
1768
1769 if (IsPIC)
1770 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
1771
1772 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001773 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001774
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001775 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1777 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001778
Eric Christopher471e4222011-06-08 23:55:35 +00001779 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00001780
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001781 // Walk the register/memloc assignments, inserting copies/loads.
1782 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001783 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001784 CCValAssign &VA = ArgLocs[i];
1785
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001786 // Promote the value if needed.
1787 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001788 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001789 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001790 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001792 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001793 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001794 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1795 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001796 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1797 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001798 if (!Subtarget->isLittle())
1799 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001800 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1801 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1802 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001803 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001804 }
1805 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001806 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001807 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001808 break;
1809 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001810 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001811 break;
1812 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001813 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001814 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001815 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001816
1817 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001818 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001819 if (VA.isRegLoc()) {
1820 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001821 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001822 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001823
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001824 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001825 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001826
Eric Christopher471e4222011-06-08 23:55:35 +00001827 // ByVal Arg.
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001828 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1829 if (Flags.isByVal()) {
1830 assert(Subtarget->isABI_O32() &&
1831 "No support for ByVal args by ABIs other than O32 yet.");
1832 assert(Flags.getByValSize() &&
1833 "ByVal args of size 0 should have been ignored by front-end.");
1834 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1835 VA, Flags, getPointerTy());
1836 continue;
1837 }
1838
Chris Lattnere0b12152008-03-17 06:57:02 +00001839 // Create the frame index object for this incoming parameter
Eric Christopher471e4222011-06-08 23:55:35 +00001840 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001841 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001842 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001843
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001844 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001845 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001846 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1847 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001848 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001849 }
1850
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001851 // Extend range of indices of frame objects for outgoing arguments that were
1852 // created during this function call. Skip this step if no such objects were
1853 // created.
1854 if (LastFI)
1855 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1856
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001857 // Transform all store nodes into one single node because all store
1858 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001859 if (!MemOpChains.empty())
1860 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001861 &MemOpChains[0], MemOpChains.size());
1862
Bill Wendling056292f2008-09-16 21:48:12 +00001863 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001864 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1865 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001866 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001867 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001868 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001869
1870 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001871 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1872 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1873 getPointerTy(), 0,MipsII:: MO_GOT);
1874 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1875 0, MipsII::MO_ABS_LO);
1876 } else {
1877 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1878 getPointerTy(), 0, OpFlag);
1879 }
1880
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001881 LoadSymAddr = true;
1882 }
1883 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001884 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001885 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001886 LoadSymAddr = true;
1887 }
1888
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001889 SDValue InFlag;
1890
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001891 // Create nodes that load address of callee and copy it to T9
1892 if (IsPIC) {
1893 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001894 // Load callee address
Akira Hatanaka342837d2011-05-28 01:07:07 +00001895 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, Callee);
Akira Hatanaka25eba392011-06-24 19:01:25 +00001896 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), Callee,
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001897 MachinePointerInfo::getGOT(),
1898 false, false, 0);
1899
1900 // Use GOT+LO if callee has internal linkage.
1901 if (CalleeLo.getNode()) {
1902 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1903 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1904 } else
1905 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001906 }
1907
1908 // copy to T9
1909 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1910 InFlag = Chain.getValue(1);
1911 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1912 }
Bill Wendling056292f2008-09-16 21:48:12 +00001913
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001914 // Build a sequence of copy-to-reg nodes chained together with token
1915 // chain and flag operands which copy the outgoing args into registers.
1916 // The InFlag in necessary since all emitted instructions must be
1917 // stuck together.
1918 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1919 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1920 RegsToPass[i].second, InFlag);
1921 InFlag = Chain.getValue(1);
1922 }
1923
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001924 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001925 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001926 //
1927 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001928 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001929 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001930 Ops.push_back(Chain);
1931 Ops.push_back(Callee);
1932
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001933 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001934 // known live into the call.
1935 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1936 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1937 RegsToPass[i].second.getValueType()));
1938
Gabor Greifba36cb52008-08-28 21:40:38 +00001939 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001940 Ops.push_back(InFlag);
1941
Dale Johannesen33c960f2009-02-04 20:06:27 +00001942 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001943 InFlag = Chain.getValue(1);
1944
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001945 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001946 Chain = DAG.getCALLSEQ_END(Chain,
1947 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001948 DAG.getIntPtrConstant(0, true), InFlag);
1949 InFlag = Chain.getValue(1);
1950
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001951 // Handle result values, copying them out of physregs into vregs that we
1952 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001953 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1954 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001955}
1956
Dan Gohman98ca4f22009-08-05 01:29:28 +00001957/// LowerCallResult - Lower the result values of a call into the
1958/// appropriate copies out of appropriate physical registers.
1959SDValue
1960MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001961 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001962 const SmallVectorImpl<ISD::InputArg> &Ins,
1963 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001964 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001965 // Assign locations to each value returned by this call.
1966 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001967 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1968 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001969
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001971
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001972 // Copy all of the result registers out of their specified physreg.
1973 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001974 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001976 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001977 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001978 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001979
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001981}
1982
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001983//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001985//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001986static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
1987 std::vector<SDValue>& OutChains,
1988 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
1989 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
1990 unsigned LocMem = VA.getLocMemOffset();
1991 unsigned FirstWord = LocMem / 4;
1992
1993 // copy register A0 - A3 to frame object
1994 for (unsigned i = 0; i < NumWords; ++i) {
1995 unsigned CurWord = FirstWord + i;
1996 if (CurWord >= O32IntRegsSize)
1997 break;
1998
1999 unsigned SrcReg = O32IntRegs[CurWord];
2000 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2001 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2002 DAG.getConstant(i * 4, MVT::i32));
2003 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2004 StorePtr, MachinePointerInfo(), false,
2005 false, 0);
2006 OutChains.push_back(Store);
2007 }
2008}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002009
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002010/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002011/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002012SDValue
2013MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002014 CallingConv::ID CallConv,
2015 bool isVarArg,
2016 const SmallVectorImpl<ISD::InputArg>
2017 &Ins,
2018 DebugLoc dl, SelectionDAG &DAG,
2019 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002020 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002021 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002022 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002023 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002024
Dan Gohman1e93df62010-04-17 14:41:14 +00002025 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002026
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002027 // Used with vargs to acumulate store chains.
2028 std::vector<SDValue> OutChains;
2029
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002030 // Assign locations to all of the incoming arguments.
2031 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002032 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2033 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002034
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002035 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002036 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002037 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002038 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002039
Akira Hatanaka43299772011-05-20 23:22:14 +00002040 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002041
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002042 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002043 CCValAssign &VA = ArgLocs[i];
2044
2045 // Arguments stored on registers
2046 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002047 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002048 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002049 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002050
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002052 RC = Mips::CPURegsRegisterClass;
2053 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002054 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002055 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002056 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002057 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002058 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002059 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002060
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002061 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002062 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002063 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002065
2066 // If this is an 8 or 16-bit value, it has been passed promoted
2067 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002068 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002069 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002070 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002071 if (VA.getLocInfo() == CCValAssign::SExt)
2072 Opcode = ISD::AssertSext;
2073 else if (VA.getLocInfo() == CCValAssign::ZExt)
2074 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002075 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002076 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00002077 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002078 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002079 }
2080
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002081 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002082 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002083 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
2084 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002086 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002087 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002088 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002089 if (!Subtarget->isLittle())
2090 std::swap(ArgValue, ArgValue2);
2091 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2092 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002093 }
2094 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002095
Dan Gohman98ca4f22009-08-05 01:29:28 +00002096 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002097 } else { // VA.isRegLoc()
2098
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002099 // sanity check
2100 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002101
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002102 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2103
2104 if (Flags.isByVal()) {
2105 assert(Subtarget->isABI_O32() &&
2106 "No support for ByVal args by ABIs other than O32 yet.");
2107 assert(Flags.getByValSize() &&
2108 "ByVal args of size 0 should have been ignored by front-end.");
2109 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2110 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2111 true);
2112 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2113 InVals.push_back(FIN);
2114 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2115
2116 continue;
2117 }
2118
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002119 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002120 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
2121 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002122
2123 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002124 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002125 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002126 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00002127 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002128 }
2129 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002130
2131 // The mips ABIs for returning structs by value requires that we copy
2132 // the sret argument into $v0 for the return. Save the argument into
2133 // a virtual register so that we can access it from the return points.
2134 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2135 unsigned Reg = MipsFI->getSRetReturnReg();
2136 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002138 MipsFI->setSRetReturnReg(Reg);
2139 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002142 }
2143
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002144 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002145 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002146 // which is a value necessary to VASTART.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002147 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002148 assert(NextStackOffset % 4 == 0 &&
2149 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002150 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2151 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002152
2153 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2154 // copy the integer registers that have not been used for argument passing
2155 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002156 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002157 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002158 unsigned Idx = NextStackOffset / 4;
2159 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2160 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002161 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002162 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2163 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2164 MachinePointerInfo(),
2165 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002166 }
2167 }
2168
Akira Hatanaka43299772011-05-20 23:22:14 +00002169 MipsFI->setLastInArgFI(LastFI);
2170
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002171 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002172 // the size of Ins and InVals. This only happens when on varg functions
2173 if (!OutChains.empty()) {
2174 OutChains.push_back(Chain);
2175 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2176 &OutChains[0], OutChains.size());
2177 }
2178
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002180}
2181
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002182//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002183// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002184//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002185
Dan Gohman98ca4f22009-08-05 01:29:28 +00002186SDValue
2187MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002188 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002189 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002190 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002191 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002193 // CCValAssign - represent the assignment of
2194 // the return value to a location
2195 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002196
2197 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002198 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2199 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002200
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 // Analize return values.
2202 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002203
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002204 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002205 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002206 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002207 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002208 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002209 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002210 }
2211
Dan Gohman475871a2008-07-27 21:46:04 +00002212 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002213
2214 // Copy the result values into the output registers.
2215 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2216 CCValAssign &VA = RVLocs[i];
2217 assert(VA.isRegLoc() && "Can only return in registers!");
2218
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002219 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002220 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002221
2222 // guarantee that all emitted copies are
2223 // stuck together, avoiding something bad
2224 Flag = Chain.getValue(1);
2225 }
2226
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002227 // The mips ABIs for returning structs by value requires that we copy
2228 // the sret argument into $v0 for the return. We saved the argument into
2229 // a virtual register in the entry block, so now we copy the value out
2230 // and into $v0.
2231 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2232 MachineFunction &MF = DAG.getMachineFunction();
2233 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2234 unsigned Reg = MipsFI->getSRetReturnReg();
2235
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002236 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002237 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002238 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002239
Dale Johannesena05dca42009-02-04 23:02:30 +00002240 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002241 Flag = Chain.getValue(1);
2242 }
2243
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002244 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002245 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002246 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002247 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002248 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002249 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002250 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002251}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002252
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002253//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002254// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002255//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002256
2257/// getConstraintType - Given a constraint letter, return the type of
2258/// constraint it is for this target.
2259MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002260getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002261{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002262 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002263 // GCC config/mips/constraints.md
2264 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002265 // 'd' : An address register. Equivalent to r
2266 // unless generating MIPS16 code.
2267 // 'y' : Equivalent to r; retained for
2268 // backwards compatibility.
2269 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002270 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002271 switch (Constraint[0]) {
2272 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002273 case 'd':
2274 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002275 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002276 return C_RegisterClass;
2277 break;
2278 }
2279 }
2280 return TargetLowering::getConstraintType(Constraint);
2281}
2282
John Thompson44ab89e2010-10-29 17:29:13 +00002283/// Examine constraint type and operand type and determine a weight value.
2284/// This object must already have been set up with the operand type
2285/// and the current alternative constraint selected.
2286TargetLowering::ConstraintWeight
2287MipsTargetLowering::getSingleConstraintMatchWeight(
2288 AsmOperandInfo &info, const char *constraint) const {
2289 ConstraintWeight weight = CW_Invalid;
2290 Value *CallOperandVal = info.CallOperandVal;
2291 // If we don't have a value, we can't do a match,
2292 // but allow it at the lowest weight.
2293 if (CallOperandVal == NULL)
2294 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002295 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002296 // Look at the constraint type.
2297 switch (*constraint) {
2298 default:
2299 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2300 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002301 case 'd':
2302 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002303 if (type->isIntegerTy())
2304 weight = CW_Register;
2305 break;
2306 case 'f':
2307 if (type->isFloatTy())
2308 weight = CW_Register;
2309 break;
2310 }
2311 return weight;
2312}
2313
Eric Christopher38d64262011-06-29 19:33:04 +00002314/// Given a register class constraint, like 'r', if this corresponds directly
2315/// to an LLVM register class, return a register of 0 and the register class
2316/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002317std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002318getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002319{
2320 if (Constraint.size() == 1) {
2321 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002322 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2323 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002324 case 'r':
2325 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002326 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002327 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002328 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002329 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002330 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2331 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002332 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002333 }
2334 }
2335 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2336}
2337
Dan Gohman6520e202008-10-18 02:06:02 +00002338bool
2339MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2340 // The Mips target isn't yet aware of offsets.
2341 return false;
2342}
Evan Chengeb2f9692009-10-27 19:56:55 +00002343
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002344bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2345 if (VT != MVT::f32 && VT != MVT::f64)
2346 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002347 if (Imm.isNegZero())
2348 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002349 return Imm.isZero();
2350}