blob: 0dac7897f59647587826bdc817d8f033398d6eaa [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000040 case MipsISD::JmpLink: return "MipsISD::JmpLink";
41 case MipsISD::Hi: return "MipsISD::Hi";
42 case MipsISD::Lo: return "MipsISD::Lo";
43 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000044 case MipsISD::TlsGd: return "MipsISD::TlsGd";
45 case MipsISD::TprelHi: return "MipsISD::TprelHi";
46 case MipsISD::TprelLo: return "MipsISD::TprelLo";
47 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000048 case MipsISD::Ret: return "MipsISD::Ret";
49 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
50 case MipsISD::FPCmp: return "MipsISD::FPCmp";
51 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
52 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
53 case MipsISD::FPRound: return "MipsISD::FPRound";
54 case MipsISD::MAdd: return "MipsISD::MAdd";
55 case MipsISD::MAddu: return "MipsISD::MAddu";
56 case MipsISD::MSub: return "MipsISD::MSub";
57 case MipsISD::MSubu: return "MipsISD::MSubu";
58 case MipsISD::DivRem: return "MipsISD::DivRem";
59 case MipsISD::DivRemU: return "MipsISD::DivRemU";
60 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
61 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000062 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka21afc632011-06-21 00:40:49 +000063 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000064 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka0f843822011-06-07 18:58:42 +000065 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000066 }
67}
68
69MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000070MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000071 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072 Subtarget = &TM.getSubtarget<MipsSubtarget>();
73
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000074 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000075 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000076 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000079 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
80 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000081
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000082 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000083 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000084 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000085 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000086
Wesley Peckbf17cfa2010-11-23 03:31:01 +000087 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
90 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000091
Eli Friedman6055a6a2009-07-17 04:07:24 +000092 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
94 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000095
Wesley Peckbf17cfa2010-11-23 03:31:01 +000096 // Used by legalize types to correctly generate the setcc result.
97 // Without this, every float setcc comes with a AND/OR with the result,
98 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000099 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000101
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000102 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000104 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
106 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
107 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
108 setOperationAction(ISD::SELECT, MVT::f32, Custom);
109 setOperationAction(ISD::SELECT, MVT::f64, Custom);
110 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
112 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000113 setOperationAction(ISD::VASTART, MVT::Other, Custom);
114
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000115 setOperationAction(ISD::SDIV, MVT::i32, Expand);
116 setOperationAction(ISD::SREM, MVT::i32, Expand);
117 setOperationAction(ISD::UDIV, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000120 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
122 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
123 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
124 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
125 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
126 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
127 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
128 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
129 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000130
131 if (!Subtarget->isMips32r2())
132 setOperationAction(ISD::ROTR, MVT::i32, Expand);
133
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
135 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
136 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000140 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000142 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
144 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000145 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FLOG, MVT::f32, Expand);
147 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
148 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
149 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000150 setOperationAction(ISD::FMA, MVT::f32, Expand);
151 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000152
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000153 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
154 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000155
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000156 setOperationAction(ISD::VAARG, MVT::Other, Expand);
157 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
158 setOperationAction(ISD::VAEND, MVT::Other, Expand);
159
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000160 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
162 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000163
Akira Hatanakadb548262011-07-19 23:30:50 +0000164 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000165 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000166
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000167 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000169
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000170 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
172 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000173 }
174
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000175 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000177
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000178 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000180
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000181 setTargetDAGCombine(ISD::ADDE);
182 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000183 setTargetDAGCombine(ISD::SDIVREM);
184 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000185 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000186
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000187 setMinFunctionAlignment(2);
188
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000189 setStackPointerRegisterToSaveRestore(Mips::SP);
190 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000191
192 setExceptionPointerRegister(Mips::A0);
193 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000194}
195
Owen Anderson825b72b2009-08-11 20:47:22 +0000196MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
197 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000198}
199
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000200// SelectMadd -
201// Transforms a subgraph in CurDAG if the following pattern is found:
202// (addc multLo, Lo0), (adde multHi, Hi0),
203// where,
204// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000205// Lo0: initial value of Lo register
206// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000207// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000208static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000209 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000210 // for the matching to be successful.
211 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
212
213 if (ADDCNode->getOpcode() != ISD::ADDC)
214 return false;
215
216 SDValue MultHi = ADDENode->getOperand(0);
217 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000218 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000219 unsigned MultOpc = MultHi.getOpcode();
220
221 // MultHi and MultLo must be generated by the same node,
222 if (MultLo.getNode() != MultNode)
223 return false;
224
225 // and it must be a multiplication.
226 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
227 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000228
229 // MultLo amd MultHi must be the first and second output of MultNode
230 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000231 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
232 return false;
233
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000234 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000235 // of the values of MultNode, in which case MultNode will be removed in later
236 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000237 // If there exist users other than ADDENode or ADDCNode, this function returns
238 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000239 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000240 // produced.
241 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
242 return false;
243
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000244 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000245 DebugLoc dl = ADDENode->getDebugLoc();
246
247 // create MipsMAdd(u) node
248 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000249
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000250 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
251 MVT::Glue,
252 MultNode->getOperand(0),// Factor 0
253 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000254 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000255 ADDENode->getOperand(1));// Hi0
256
257 // create CopyFromReg nodes
258 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
259 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000260 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000261 Mips::HI, MVT::i32,
262 CopyFromLo.getValue(2));
263
264 // replace uses of adde and addc here
265 if (!SDValue(ADDCNode, 0).use_empty())
266 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
267
268 if (!SDValue(ADDENode, 0).use_empty())
269 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
270
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000271 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000272}
273
274// SelectMsub -
275// Transforms a subgraph in CurDAG if the following pattern is found:
276// (addc Lo0, multLo), (sube Hi0, multHi),
277// where,
278// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000279// Lo0: initial value of Lo register
280// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000281// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000282static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000283 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000284 // for the matching to be successful.
285 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
286
287 if (SUBCNode->getOpcode() != ISD::SUBC)
288 return false;
289
290 SDValue MultHi = SUBENode->getOperand(1);
291 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000292 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000293 unsigned MultOpc = MultHi.getOpcode();
294
295 // MultHi and MultLo must be generated by the same node,
296 if (MultLo.getNode() != MultNode)
297 return false;
298
299 // and it must be a multiplication.
300 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
301 return false;
302
303 // MultLo amd MultHi must be the first and second output of MultNode
304 // respectively.
305 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
306 return false;
307
308 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
309 // of the values of MultNode, in which case MultNode will be removed in later
310 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000311 // If there exist users other than SUBENode or SUBCNode, this function returns
312 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000313 // instruction node rather than a pair of MULT and MSUB instructions being
314 // produced.
315 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
316 return false;
317
318 SDValue Chain = CurDAG->getEntryNode();
319 DebugLoc dl = SUBENode->getDebugLoc();
320
321 // create MipsSub(u) node
322 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
323
324 SDValue MSub = CurDAG->getNode(MultOpc, dl,
325 MVT::Glue,
326 MultNode->getOperand(0),// Factor 0
327 MultNode->getOperand(1),// Factor 1
328 SUBCNode->getOperand(0),// Lo0
329 SUBENode->getOperand(0));// Hi0
330
331 // create CopyFromReg nodes
332 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
333 MSub);
334 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
335 Mips::HI, MVT::i32,
336 CopyFromLo.getValue(2));
337
338 // replace uses of sube and subc here
339 if (!SDValue(SUBCNode, 0).use_empty())
340 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
341
342 if (!SDValue(SUBENode, 0).use_empty())
343 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
344
345 return true;
346}
347
348static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
349 TargetLowering::DAGCombinerInfo &DCI,
350 const MipsSubtarget* Subtarget) {
351 if (DCI.isBeforeLegalize())
352 return SDValue();
353
354 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
355 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000356
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000357 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000358}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000359
360static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
361 TargetLowering::DAGCombinerInfo &DCI,
362 const MipsSubtarget* Subtarget) {
363 if (DCI.isBeforeLegalize())
364 return SDValue();
365
366 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
367 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000368
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000369 return SDValue();
370}
371
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000372static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
373 TargetLowering::DAGCombinerInfo &DCI,
374 const MipsSubtarget* Subtarget) {
375 if (DCI.isBeforeLegalizeOps())
376 return SDValue();
377
378 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
379 MipsISD::DivRemU;
380 DebugLoc dl = N->getDebugLoc();
381
382 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
383 N->getOperand(0), N->getOperand(1));
384 SDValue InChain = DAG.getEntryNode();
385 SDValue InGlue = DivRem;
386
387 // insert MFLO
388 if (N->hasAnyUseOfValue(0)) {
389 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
390 InGlue);
391 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
392 InChain = CopyFromLo.getValue(1);
393 InGlue = CopyFromLo.getValue(2);
394 }
395
396 // insert MFHI
397 if (N->hasAnyUseOfValue(1)) {
398 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000399 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000400 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
401 }
402
403 return SDValue();
404}
405
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000406static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
407 switch (CC) {
408 default: llvm_unreachable("Unknown fp condition code!");
409 case ISD::SETEQ:
410 case ISD::SETOEQ: return Mips::FCOND_OEQ;
411 case ISD::SETUNE: return Mips::FCOND_UNE;
412 case ISD::SETLT:
413 case ISD::SETOLT: return Mips::FCOND_OLT;
414 case ISD::SETGT:
415 case ISD::SETOGT: return Mips::FCOND_OGT;
416 case ISD::SETLE:
417 case ISD::SETOLE: return Mips::FCOND_OLE;
418 case ISD::SETGE:
419 case ISD::SETOGE: return Mips::FCOND_OGE;
420 case ISD::SETULT: return Mips::FCOND_ULT;
421 case ISD::SETULE: return Mips::FCOND_ULE;
422 case ISD::SETUGT: return Mips::FCOND_UGT;
423 case ISD::SETUGE: return Mips::FCOND_UGE;
424 case ISD::SETUO: return Mips::FCOND_UN;
425 case ISD::SETO: return Mips::FCOND_OR;
426 case ISD::SETNE:
427 case ISD::SETONE: return Mips::FCOND_ONE;
428 case ISD::SETUEQ: return Mips::FCOND_UEQ;
429 }
430}
431
432
433// Returns true if condition code has to be inverted.
434static bool InvertFPCondCode(Mips::CondCode CC) {
435 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
436 return false;
437
438 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
439 return true;
440
441 assert(false && "Illegal Condition Code");
442 return false;
443}
444
445// Creates and returns an FPCmp node from a setcc node.
446// Returns Op if setcc is not a floating point comparison.
447static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
448 // must be a SETCC node
449 if (Op.getOpcode() != ISD::SETCC)
450 return Op;
451
452 SDValue LHS = Op.getOperand(0);
453
454 if (!LHS.getValueType().isFloatingPoint())
455 return Op;
456
457 SDValue RHS = Op.getOperand(1);
458 DebugLoc dl = Op.getDebugLoc();
459
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000460 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
461 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000462 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
463
464 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
465 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
466}
467
468// Creates and returns a CMovFPT/F node.
469static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
470 SDValue False, DebugLoc DL) {
471 bool invert = InvertFPCondCode((Mips::CondCode)
472 cast<ConstantSDNode>(Cond.getOperand(2))
473 ->getSExtValue());
474
475 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
476 True.getValueType(), True, False, Cond);
477}
478
479static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
480 TargetLowering::DAGCombinerInfo &DCI,
481 const MipsSubtarget* Subtarget) {
482 if (DCI.isBeforeLegalizeOps())
483 return SDValue();
484
485 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
486
487 if (Cond.getOpcode() != MipsISD::FPCmp)
488 return SDValue();
489
490 SDValue True = DAG.getConstant(1, MVT::i32);
491 SDValue False = DAG.getConstant(0, MVT::i32);
492
493 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
494}
495
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000496SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000497 const {
498 SelectionDAG &DAG = DCI.DAG;
499 unsigned opc = N->getOpcode();
500
501 switch (opc) {
502 default: break;
503 case ISD::ADDE:
504 return PerformADDECombine(N, DAG, DCI, Subtarget);
505 case ISD::SUBE:
506 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000507 case ISD::SDIVREM:
508 case ISD::UDIVREM:
509 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000510 case ISD::SETCC:
511 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000512 }
513
514 return SDValue();
515}
516
Dan Gohman475871a2008-07-27 21:46:04 +0000517SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000518LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000519{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000520 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000521 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000522 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000523 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
524 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000525 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000526 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000527 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
528 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000529 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000530 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000531 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000532 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000533 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000534 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000535 }
Dan Gohman475871a2008-07-27 21:46:04 +0000536 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000537}
538
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000539//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000540// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000541//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000542
543// AddLiveIn - This helper function adds the specified physical register to the
544// MachineFunction as a live in value. It also creates a corresponding
545// virtual register for it.
546static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000547AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000548{
549 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000550 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
551 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000552 return VReg;
553}
554
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000555// Get fp branch code (not opcode) from condition code.
556static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
557 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
558 return Mips::BRANCH_T;
559
560 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
561 return Mips::BRANCH_F;
562
563 return Mips::BRANCH_INVALID;
564}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000565
Akira Hatanaka14487d42011-06-07 19:28:39 +0000566static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
567 DebugLoc dl,
568 const MipsSubtarget* Subtarget,
569 const TargetInstrInfo *TII,
570 bool isFPCmp, unsigned Opc) {
571 // There is no need to expand CMov instructions if target has
572 // conditional moves.
573 if (Subtarget->hasCondMov())
574 return BB;
575
576 // To "insert" a SELECT_CC instruction, we actually have to insert the
577 // diamond control-flow pattern. The incoming instruction knows the
578 // destination vreg to set, the condition code register to branch on, the
579 // true/false values to select between, and a branch opcode to use.
580 const BasicBlock *LLVM_BB = BB->getBasicBlock();
581 MachineFunction::iterator It = BB;
582 ++It;
583
584 // thisMBB:
585 // ...
586 // TrueVal = ...
587 // setcc r1, r2, r3
588 // bNE r1, r0, copy1MBB
589 // fallthrough --> copy0MBB
590 MachineBasicBlock *thisMBB = BB;
591 MachineFunction *F = BB->getParent();
592 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
593 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
594 F->insert(It, copy0MBB);
595 F->insert(It, sinkMBB);
596
597 // Transfer the remainder of BB and its successor edges to sinkMBB.
598 sinkMBB->splice(sinkMBB->begin(), BB,
599 llvm::next(MachineBasicBlock::iterator(MI)),
600 BB->end());
601 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
602
603 // Next, add the true and fallthrough blocks as its successors.
604 BB->addSuccessor(copy0MBB);
605 BB->addSuccessor(sinkMBB);
606
607 // Emit the right instruction according to the type of the operands compared
608 if (isFPCmp)
609 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
610 else
611 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
612 .addReg(Mips::ZERO).addMBB(sinkMBB);
613
614 // copy0MBB:
615 // %FalseValue = ...
616 // # fallthrough to sinkMBB
617 BB = copy0MBB;
618
619 // Update machine-CFG edges
620 BB->addSuccessor(sinkMBB);
621
622 // sinkMBB:
623 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
624 // ...
625 BB = sinkMBB;
626
627 if (isFPCmp)
628 BuildMI(*BB, BB->begin(), dl,
629 TII->get(Mips::PHI), MI->getOperand(0).getReg())
630 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
631 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
632 else
633 BuildMI(*BB, BB->begin(), dl,
634 TII->get(Mips::PHI), MI->getOperand(0).getReg())
635 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
636 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
637
638 MI->eraseFromParent(); // The pseudo instruction is gone now.
639 return BB;
640}
641
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000642MachineBasicBlock *
643MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000644 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000645 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen94817572009-02-13 02:34:39 +0000646 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000647
648 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000649 default:
650 assert(false && "Unexpected instr type to insert");
651 return NULL;
652 case Mips::MOVT:
653 case Mips::MOVT_S:
654 case Mips::MOVT_D:
655 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1F);
656 case Mips::MOVF:
657 case Mips::MOVF_S:
658 case Mips::MOVF_D:
659 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1T);
660 case Mips::MOVZ_I:
661 case Mips::MOVZ_S:
662 case Mips::MOVZ_D:
663 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BNE);
664 case Mips::MOVN_I:
665 case Mips::MOVN_S:
666 case Mips::MOVN_D:
667 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BEQ);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000668
669 case Mips::ATOMIC_LOAD_ADD_I8:
670 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
671 case Mips::ATOMIC_LOAD_ADD_I16:
672 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
673 case Mips::ATOMIC_LOAD_ADD_I32:
674 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
675
676 case Mips::ATOMIC_LOAD_AND_I8:
677 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
678 case Mips::ATOMIC_LOAD_AND_I16:
679 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
680 case Mips::ATOMIC_LOAD_AND_I32:
681 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
682
683 case Mips::ATOMIC_LOAD_OR_I8:
684 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
685 case Mips::ATOMIC_LOAD_OR_I16:
686 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
687 case Mips::ATOMIC_LOAD_OR_I32:
688 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
689
690 case Mips::ATOMIC_LOAD_XOR_I8:
691 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
692 case Mips::ATOMIC_LOAD_XOR_I16:
693 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
694 case Mips::ATOMIC_LOAD_XOR_I32:
695 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
696
697 case Mips::ATOMIC_LOAD_NAND_I8:
698 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
699 case Mips::ATOMIC_LOAD_NAND_I16:
700 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
701 case Mips::ATOMIC_LOAD_NAND_I32:
702 return EmitAtomicBinary(MI, BB, 4, 0, true);
703
704 case Mips::ATOMIC_LOAD_SUB_I8:
705 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
706 case Mips::ATOMIC_LOAD_SUB_I16:
707 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
708 case Mips::ATOMIC_LOAD_SUB_I32:
709 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
710
711 case Mips::ATOMIC_SWAP_I8:
712 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
713 case Mips::ATOMIC_SWAP_I16:
714 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
715 case Mips::ATOMIC_SWAP_I32:
716 return EmitAtomicBinary(MI, BB, 4, 0);
717
718 case Mips::ATOMIC_CMP_SWAP_I8:
719 return EmitAtomicCmpSwapPartword(MI, BB, 1);
720 case Mips::ATOMIC_CMP_SWAP_I16:
721 return EmitAtomicCmpSwapPartword(MI, BB, 2);
722 case Mips::ATOMIC_CMP_SWAP_I32:
723 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000724 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000725}
726
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000727// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
728// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
729MachineBasicBlock *
730MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000731 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000732 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000733 assert(Size == 4 && "Unsupported size for EmitAtomicBinary.");
734
735 MachineFunction *MF = BB->getParent();
736 MachineRegisterInfo &RegInfo = MF->getRegInfo();
737 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
738 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
739 DebugLoc dl = MI->getDebugLoc();
740
Akira Hatanaka4061da12011-07-19 20:11:17 +0000741 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000742 unsigned Ptr = MI->getOperand(1).getReg();
743 unsigned Incr = MI->getOperand(2).getReg();
744
Akira Hatanaka4061da12011-07-19 20:11:17 +0000745 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
746 unsigned AndRes = RegInfo.createVirtualRegister(RC);
747 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000748
749 // insert new blocks after the current block
750 const BasicBlock *LLVM_BB = BB->getBasicBlock();
751 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
752 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
753 MachineFunction::iterator It = BB;
754 ++It;
755 MF->insert(It, loopMBB);
756 MF->insert(It, exitMBB);
757
758 // Transfer the remainder of BB and its successor edges to exitMBB.
759 exitMBB->splice(exitMBB->begin(), BB,
760 llvm::next(MachineBasicBlock::iterator(MI)),
761 BB->end());
762 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
763
764 // thisMBB:
765 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000766 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000767 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000768 loopMBB->addSuccessor(loopMBB);
769 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000770
771 // loopMBB:
772 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000773 // <binop> storeval, oldval, incr
774 // sc success, storeval, 0(ptr)
775 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000776 BB = loopMBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000777 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000778 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000779 // and andres, oldval, incr
780 // nor storeval, $0, andres
781 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr);
782 BuildMI(BB, dl, TII->get(Mips::NOR), StoreVal)
783 .addReg(Mips::ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000784 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000785 // <binop> storeval, oldval, incr
786 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000787 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000788 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000789 }
Akira Hatanaka4061da12011-07-19 20:11:17 +0000790 BuildMI(BB, dl, TII->get(Mips::SC), Success)
791 .addReg(StoreVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000792 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +0000793 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000794
795 MI->eraseFromParent(); // The instruction is gone now.
796
Akira Hatanaka939ece12011-07-19 03:42:13 +0000797 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000798}
799
800MachineBasicBlock *
801MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000802 MachineBasicBlock *BB,
803 unsigned Size, unsigned BinOpcode,
804 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000805 assert((Size == 1 || Size == 2) &&
806 "Unsupported size for EmitAtomicBinaryPartial.");
807
808 MachineFunction *MF = BB->getParent();
809 MachineRegisterInfo &RegInfo = MF->getRegInfo();
810 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
811 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
812 DebugLoc dl = MI->getDebugLoc();
813
814 unsigned Dest = MI->getOperand(0).getReg();
815 unsigned Ptr = MI->getOperand(1).getReg();
816 unsigned Incr = MI->getOperand(2).getReg();
817
Akira Hatanaka4061da12011-07-19 20:11:17 +0000818 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
819 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000820 unsigned Mask = RegInfo.createVirtualRegister(RC);
821 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000822 unsigned NewVal = RegInfo.createVirtualRegister(RC);
823 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000824 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000825 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
826 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
827 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
828 unsigned AndRes = RegInfo.createVirtualRegister(RC);
829 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000830 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000831 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
832 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
833 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
834 unsigned SllRes = RegInfo.createVirtualRegister(RC);
835 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000836
837 // insert new blocks after the current block
838 const BasicBlock *LLVM_BB = BB->getBasicBlock();
839 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000840 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000841 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
842 MachineFunction::iterator It = BB;
843 ++It;
844 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000845 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000846 MF->insert(It, exitMBB);
847
848 // Transfer the remainder of BB and its successor edges to exitMBB.
849 exitMBB->splice(exitMBB->begin(), BB,
850 llvm::next(MachineBasicBlock::iterator(MI)),
851 BB->end());
852 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
853
Akira Hatanaka81b44112011-07-19 17:09:53 +0000854 BB->addSuccessor(loopMBB);
855 loopMBB->addSuccessor(loopMBB);
856 loopMBB->addSuccessor(sinkMBB);
857 sinkMBB->addSuccessor(exitMBB);
858
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000859 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000860 // addiu masklsb2,$0,-4 # 0xfffffffc
861 // and alignedaddr,ptr,masklsb2
862 // andi ptrlsb2,ptr,3
863 // sll shiftamt,ptrlsb2,3
864 // ori maskupper,$0,255 # 0xff
865 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +0000867 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000868
869 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000870 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
871 .addReg(Mips::ZERO).addImm(-4);
872 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
873 .addReg(Ptr).addReg(MaskLSB2);
874 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
875 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
876 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
877 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000878 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
879 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000880 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000881 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000882
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000883
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000884 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000885 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000886 // ll oldval,0(alignedaddr)
887 // binop binopres,oldval,incr2
888 // and newval,binopres,mask
889 // and maskedoldval0,oldval,mask2
890 // or storeval,maskedoldval0,newval
891 // sc success,storeval,0(alignedaddr)
892 // beq success,$0,loopMBB
893
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000894 // atomic.swap
895 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000896 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +0000897 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +0000898 // and maskedoldval0,oldval,mask2
899 // or storeval,maskedoldval0,newval
900 // sc success,storeval,0(alignedaddr)
901 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000902
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000903 BB = loopMBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000904 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000905 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000906 // and andres, oldval, incr2
907 // nor binopres, $0, andres
908 // and newval, binopres, mask
909 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
910 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
911 .addReg(Mips::ZERO).addReg(AndRes);
912 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000913 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000914 // <binop> binopres, oldval, incr2
915 // and newval, binopres, mask
916 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
917 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +0000918 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +0000919 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000920 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +0000921 }
922
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000923 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000924 .addReg(OldVal).addReg(Mask2);
925 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000926 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000927 BuildMI(BB, dl, TII->get(Mips::SC), Success)
928 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000929 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +0000930 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931
Akira Hatanaka939ece12011-07-19 03:42:13 +0000932 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000933 // and maskedoldval1,oldval,mask
934 // srl srlres,maskedoldval1,shiftamt
935 // sll sllres,srlres,24
936 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +0000937 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +0000939
Akira Hatanaka4061da12011-07-19 20:11:17 +0000940 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
941 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000942 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
943 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000944 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
945 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000946 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000947 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000948
949 MI->eraseFromParent(); // The instruction is gone now.
950
Akira Hatanaka939ece12011-07-19 03:42:13 +0000951 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000952}
953
954MachineBasicBlock *
955MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000956 MachineBasicBlock *BB,
957 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000958 assert(Size == 4 && "Unsupported size for EmitAtomicCmpSwap.");
959
960 MachineFunction *MF = BB->getParent();
961 MachineRegisterInfo &RegInfo = MF->getRegInfo();
962 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
963 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
964 DebugLoc dl = MI->getDebugLoc();
965
966 unsigned Dest = MI->getOperand(0).getReg();
967 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +0000968 unsigned OldVal = MI->getOperand(2).getReg();
969 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000970
Akira Hatanaka4061da12011-07-19 20:11:17 +0000971 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000972
973 // insert new blocks after the current block
974 const BasicBlock *LLVM_BB = BB->getBasicBlock();
975 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
976 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
977 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
978 MachineFunction::iterator It = BB;
979 ++It;
980 MF->insert(It, loop1MBB);
981 MF->insert(It, loop2MBB);
982 MF->insert(It, exitMBB);
983
984 // Transfer the remainder of BB and its successor edges to exitMBB.
985 exitMBB->splice(exitMBB->begin(), BB,
986 llvm::next(MachineBasicBlock::iterator(MI)),
987 BB->end());
988 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
989
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990 // thisMBB:
991 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000994 loop1MBB->addSuccessor(exitMBB);
995 loop1MBB->addSuccessor(loop2MBB);
996 loop2MBB->addSuccessor(loop1MBB);
997 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998
999 // loop1MBB:
1000 // ll dest, 0(ptr)
1001 // bne dest, oldval, exitMBB
1002 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001003 BuildMI(BB, dl, TII->get(Mips::LL), Dest).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001005 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001006
1007 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001008 // sc success, newval, 0(ptr)
1009 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001011 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1012 .addReg(NewVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001013 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001014 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001015
1016 MI->eraseFromParent(); // The instruction is gone now.
1017
Akira Hatanaka939ece12011-07-19 03:42:13 +00001018 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001019}
1020
1021MachineBasicBlock *
1022MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001023 MachineBasicBlock *BB,
1024 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001025 assert((Size == 1 || Size == 2) &&
1026 "Unsupported size for EmitAtomicCmpSwapPartial.");
1027
1028 MachineFunction *MF = BB->getParent();
1029 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1030 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1031 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1032 DebugLoc dl = MI->getDebugLoc();
1033
1034 unsigned Dest = MI->getOperand(0).getReg();
1035 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001036 unsigned CmpVal = MI->getOperand(2).getReg();
1037 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038
Akira Hatanaka4061da12011-07-19 20:11:17 +00001039 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1040 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001041 unsigned Mask = RegInfo.createVirtualRegister(RC);
1042 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001043 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1044 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1045 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1046 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1047 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1048 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1049 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1050 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1051 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1052 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1053 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1054 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1055 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1056 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057
1058 // insert new blocks after the current block
1059 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1060 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1061 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001062 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001063 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1064 MachineFunction::iterator It = BB;
1065 ++It;
1066 MF->insert(It, loop1MBB);
1067 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001068 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069 MF->insert(It, exitMBB);
1070
1071 // Transfer the remainder of BB and its successor edges to exitMBB.
1072 exitMBB->splice(exitMBB->begin(), BB,
1073 llvm::next(MachineBasicBlock::iterator(MI)),
1074 BB->end());
1075 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1076
Akira Hatanaka81b44112011-07-19 17:09:53 +00001077 BB->addSuccessor(loop1MBB);
1078 loop1MBB->addSuccessor(sinkMBB);
1079 loop1MBB->addSuccessor(loop2MBB);
1080 loop2MBB->addSuccessor(loop1MBB);
1081 loop2MBB->addSuccessor(sinkMBB);
1082 sinkMBB->addSuccessor(exitMBB);
1083
Akira Hatanaka70564a92011-07-19 18:14:26 +00001084 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001085 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001086 // addiu masklsb2,$0,-4 # 0xfffffffc
1087 // and alignedaddr,ptr,masklsb2
1088 // andi ptrlsb2,ptr,3
1089 // sll shiftamt,ptrlsb2,3
1090 // ori maskupper,$0,255 # 0xff
1091 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001092 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001093 // andi maskedcmpval,cmpval,255
1094 // sll shiftedcmpval,maskedcmpval,shiftamt
1095 // andi maskednewval,newval,255
1096 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001097 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001098 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1099 .addReg(Mips::ZERO).addImm(-4);
1100 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1101 .addReg(Ptr).addReg(MaskLSB2);
1102 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1103 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1104 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1105 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001106 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1107 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001108 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001109 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1110 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001111 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1112 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1114 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001115 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1116 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001117
1118 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001119 // ll oldval,0(alginedaddr)
1120 // and maskedoldval0,oldval,mask
1121 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001122 BB = loop1MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001123 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
1124 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1125 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001126 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001127 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128
1129 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001130 // and maskedoldval1,oldval,mask2
1131 // or storeval,maskedoldval1,shiftednewval
1132 // sc success,storeval,0(alignedaddr)
1133 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001134 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001135 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1136 .addReg(OldVal).addReg(Mask2);
1137 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1138 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
1139 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1140 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001141 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001142 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001143
Akira Hatanaka939ece12011-07-19 03:42:13 +00001144 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001145 // srl srlres,maskedoldval0,shiftamt
1146 // sll sllres,srlres,24
1147 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001148 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001149 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001150
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001151 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1152 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001153 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1154 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001155 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001156 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001157
1158 MI->eraseFromParent(); // The instruction is gone now.
1159
Akira Hatanaka939ece12011-07-19 03:42:13 +00001160 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001161}
1162
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001163//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001164// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001165//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001166SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001167LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001168{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001169 MachineFunction &MF = DAG.getMachineFunction();
1170 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1171
1172 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001173 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1174 "Cannot lower if the alignment of the allocated space is larger than \
1175 that of the stack.");
1176
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001177 SDValue Chain = Op.getOperand(0);
1178 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001179 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001180
1181 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +00001182 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001183
1184 // Subtract the dynamic size from the actual stack size to
1185 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +00001186 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001187
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001188 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001189 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001190 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
1191 SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001192
1193 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001194 // value and a chain
Akira Hatanaka21afc632011-06-21 00:40:49 +00001195 SDVTList VTLs = DAG.getVTList(MVT::i32, MVT::Other);
1196 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1197 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1198
1199 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001200}
1201
1202SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001203LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001204{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001205 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001206 // the block to branch to if the condition is true.
1207 SDValue Chain = Op.getOperand(0);
1208 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001209 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001210
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001211 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1212
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001213 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001214 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001215 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001216
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001217 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001218 Mips::CondCode CC =
1219 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001220 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001221
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001222 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001223 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001224}
1225
1226SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001227LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001228{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001229 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001230
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001231 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001232 if (Cond.getOpcode() != MipsISD::FPCmp)
1233 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001234
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001235 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1236 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001237}
1238
Dan Gohmand858e902010-04-17 15:26:15 +00001239SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1240 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001241 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001242 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001243 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001244
Eli Friedmane2c74082009-08-03 02:22:28 +00001245 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001246 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001247
Chris Lattnerb71b9092009-08-13 06:28:06 +00001248 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001249
Chris Lattnere3736f82009-08-13 05:41:27 +00001250 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001251 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1252 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001253 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001254 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1255 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001256 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001257 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001258 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001259 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1260 MipsII::MO_ABS_HI);
1261 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1262 MipsII::MO_ABS_LO);
1263 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1264 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001265 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001266 }
1267
Akira Hatanaka0f843822011-06-07 18:58:42 +00001268 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1269 MipsII::MO_GOT);
1270 GA = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, GA);
1271 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
1272 DAG.getEntryNode(), GA, MachinePointerInfo(),
1273 false, false, 0);
1274 // On functions and global targets not internal linked only
1275 // a load from got/GP is necessary for PIC to work.
1276 if (!GV->hasInternalLinkage() &&
1277 (!GV->hasLocalLinkage() || isa<Function>(GV)))
1278 return ResNode;
1279 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1280 MipsII::MO_ABS_LO);
1281 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
1282 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001283}
1284
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001285SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1286 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001287 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1288 // FIXME there isn't actually debug info here
1289 DebugLoc dl = Op.getDebugLoc();
1290
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001291 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001292 // %hi/%lo relocation
1293 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1294 MipsII::MO_ABS_HI);
1295 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1296 MipsII::MO_ABS_LO);
1297 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1298 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1299 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001300 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001301
1302 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1303 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001304 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001305 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1306 MipsII::MO_ABS_LO);
1307 SDValue Load = DAG.getLoad(MVT::i32, dl,
1308 DAG.getEntryNode(), BAGOTOffset,
1309 MachinePointerInfo(), false, false, 0);
1310 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1311 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001312}
1313
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001314SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001315LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001316{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001317 // If the relocation model is PIC, use the General Dynamic TLS Model,
1318 // otherwise use the Initial Exec or Local Exec TLS Model.
1319 // TODO: implement Local Dynamic TLS model
1320
1321 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1322 DebugLoc dl = GA->getDebugLoc();
1323 const GlobalValue *GV = GA->getGlobal();
1324 EVT PtrVT = getPointerTy();
1325
1326 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1327 // General Dynamic TLS Model
1328 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001329 0, MipsII::MO_TLSGD);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001330 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1331 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1332 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1333
1334 ArgListTy Args;
1335 ArgListEntry Entry;
1336 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001337 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001338 Args.push_back(Entry);
1339 std::pair<SDValue, SDValue> CallResult =
1340 LowerCallTo(DAG.getEntryNode(),
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001341 (Type *) Type::getInt32Ty(*DAG.getContext()),
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001342 false, false, false, false, 0, CallingConv::C, false, true,
1343 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG,
1344 dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001345
1346 return CallResult.first;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001347 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001348
1349 SDValue Offset;
1350 if (GV->isDeclaration()) {
1351 // Initial Exec TLS Model
1352 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1353 MipsII::MO_GOTTPREL);
1354 Offset = DAG.getLoad(MVT::i32, dl,
1355 DAG.getEntryNode(), TGA, MachinePointerInfo(),
1356 false, false, 0);
1357 } else {
1358 // Local Exec TLS Model
1359 SDVTList VTs = DAG.getVTList(MVT::i32);
1360 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1361 MipsII::MO_TPREL_HI);
1362 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1363 MipsII::MO_TPREL_LO);
1364 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1365 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1366 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1367 }
1368
1369 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1370 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001371}
1372
1373SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001374LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001375{
Dan Gohman475871a2008-07-27 21:46:04 +00001376 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001377 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001378 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001379 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001380 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001381 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001382
Owen Andersone50ed302009-08-10 22:56:29 +00001383 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001384 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001385
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001386 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1387
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001388 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001389 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001390 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001391 } else {// Emit Load from Global Pointer
1392 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001393 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1394 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001395 false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001396 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001397
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001398 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1399 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001400 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001401 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001402
1403 return ResNode;
1404}
1405
Dan Gohman475871a2008-07-27 21:46:04 +00001406SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001407LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001408{
Dan Gohman475871a2008-07-27 21:46:04 +00001409 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001410 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001411 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001412 // FIXME there isn't actually debug info here
1413 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001414
1415 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001416 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001417 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001418 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001419 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001420 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1422 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001423 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001424
1425 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001426 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001427 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001428 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001429 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001430 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1431 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001433 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001434 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001435 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001436 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001437 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001438 CP, MachinePointerInfo::getConstantPool(),
1439 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001440 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001441 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001442 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001443 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1444 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001445
1446 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001447}
1448
Dan Gohmand858e902010-04-17 15:26:15 +00001449SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001450 MachineFunction &MF = DAG.getMachineFunction();
1451 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1452
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001453 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001454 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1455 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001456
1457 // vastart just stores the address of the VarArgsFrameIndex slot into the
1458 // memory location argument.
1459 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001460 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1461 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001462 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001463}
1464
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001465static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1466 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1467 DebugLoc dl = Op.getDebugLoc();
1468 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1469 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1470 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1471 DAG.getConstant(0x7fffffff, MVT::i32));
1472 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1473 DAG.getConstant(0x80000000, MVT::i32));
1474 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1475 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1476}
1477
1478static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001479 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001480 // Use ext/ins instructions if target architecture is Mips32r2.
1481 // Eliminate redundant mfc1 and mtc1 instructions.
1482 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001483
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001484 if (!isLittle)
1485 std::swap(LoIdx, HiIdx);
1486
1487 DebugLoc dl = Op.getDebugLoc();
1488 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1489 Op.getOperand(0),
1490 DAG.getConstant(LoIdx, MVT::i32));
1491 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1492 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1493 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1494 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1495 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1496 DAG.getConstant(0x7fffffff, MVT::i32));
1497 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1498 DAG.getConstant(0x80000000, MVT::i32));
1499 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1500
1501 if (!isLittle)
1502 std::swap(Word0, Word1);
1503
1504 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1505}
1506
1507SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1508 const {
1509 EVT Ty = Op.getValueType();
1510
1511 assert(Ty == MVT::f32 || Ty == MVT::f64);
1512
1513 if (Ty == MVT::f32)
1514 return LowerFCOPYSIGN32(Op, DAG);
1515 else
1516 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1517}
1518
Akira Hatanaka2e591472011-06-02 00:24:44 +00001519SDValue MipsTargetLowering::
1520LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001521 // check the depth
1522 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001523 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001524
1525 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1526 MFI->setFrameAddressIsTaken(true);
1527 EVT VT = Op.getValueType();
1528 DebugLoc dl = Op.getDebugLoc();
1529 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Mips::FP, VT);
1530 return FrameAddr;
1531}
1532
Akira Hatanakadb548262011-07-19 23:30:50 +00001533// TODO: set SType according to the desired memory barrier behavior.
1534SDValue MipsTargetLowering::LowerMEMBARRIER(SDValue Op,
1535 SelectionDAG& DAG) const {
1536 unsigned SType = 0;
1537 DebugLoc dl = Op.getDebugLoc();
1538 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1539 DAG.getConstant(SType, MVT::i32));
1540}
1541
Eli Friedman14648462011-07-27 22:21:52 +00001542SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1543 SelectionDAG& DAG) const {
1544 // FIXME: Need pseudo-fence for 'singlethread' fences
1545 // FIXME: Set SType for weaker fences where supported/appropriate.
1546 unsigned SType = 0;
1547 DebugLoc dl = Op.getDebugLoc();
1548 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1549 DAG.getConstant(SType, MVT::i32));
1550}
1551
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001552//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001553// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001554//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001555
1556#include "MipsGenCallingConv.inc"
1557
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001558//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001559// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001560// Mips O32 ABI rules:
1561// ---
1562// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001563// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001564// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001565// f64 - Only passed in two aliased f32 registers if no int reg has been used
1566// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001567// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1568// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001569//
1570// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001571//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001572
Duncan Sands1e96bab2010-11-04 10:49:57 +00001573static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001574 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001575 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1576
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001578
1579 static const unsigned IntRegs[] = {
1580 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1581 };
1582 static const unsigned F32Regs[] = {
1583 Mips::F12, Mips::F14
1584 };
1585 static const unsigned F64Regs[] = {
1586 Mips::D6, Mips::D7
1587 };
1588
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001589 // ByVal Args
1590 if (ArgFlags.isByVal()) {
1591 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1592 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1593 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1594 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1595 r < std::min(IntRegsSize, NextReg); ++r)
1596 State.AllocateReg(IntRegs[r]);
1597 return false;
1598 }
1599
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001600 // Promote i8 and i16
1601 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1602 LocVT = MVT::i32;
1603 if (ArgFlags.isSExt())
1604 LocInfo = CCValAssign::SExt;
1605 else if (ArgFlags.isZExt())
1606 LocInfo = CCValAssign::ZExt;
1607 else
1608 LocInfo = CCValAssign::AExt;
1609 }
1610
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001611 unsigned Reg;
1612
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001613 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1614 // is true: function is vararg, argument is 3rd or higher, there is previous
1615 // argument which is not f32 or f64.
1616 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1617 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001618 unsigned OrigAlign = ArgFlags.getOrigAlign();
1619 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001620
1621 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001622 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001623 // If this is the first part of an i64 arg,
1624 // the allocated register must be either A0 or A2.
1625 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1626 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001627 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001628 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1629 // Allocate int register and shadow next int register. If first
1630 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001631 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1632 if (Reg == Mips::A1 || Reg == Mips::A3)
1633 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1634 State.AllocateReg(IntRegs, IntRegsSize);
1635 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001636 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1637 // we are guaranteed to find an available float register
1638 if (ValVT == MVT::f32) {
1639 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1640 // Shadow int register
1641 State.AllocateReg(IntRegs, IntRegsSize);
1642 } else {
1643 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1644 // Shadow int registers
1645 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1646 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1647 State.AllocateReg(IntRegs, IntRegsSize);
1648 State.AllocateReg(IntRegs, IntRegsSize);
1649 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001650 } else
1651 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001652
Akira Hatanakad37776d2011-05-20 21:39:54 +00001653 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1654 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1655
1656 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001657 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001658 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001659 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001660
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001661 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001662}
1663
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001664//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001665// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001666//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001667
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001668static const unsigned O32IntRegsSize = 4;
1669
1670static const unsigned O32IntRegs[] = {
1671 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1672};
1673
1674// Write ByVal Arg to arg registers and stack.
1675static void
1676WriteByValArg(SDValue& Chain, DebugLoc dl,
1677 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1678 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1679 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001680 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
1681 MVT PtrType) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001682 unsigned FirstWord = VA.getLocMemOffset() / 4;
1683 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1684 unsigned LastWord = FirstWord + NumWords;
1685 unsigned CurWord;
1686
1687 // copy the first 4 words of byval arg to registers A0 - A3
1688 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1689 ++CurWord) {
1690 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1691 DAG.getConstant((CurWord - FirstWord) * 4,
1692 MVT::i32));
1693 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1694 MachinePointerInfo(),
1695 false, false, 0);
1696 MemOpChains.push_back(LoadVal.getValue(1));
1697 unsigned DstReg = O32IntRegs[CurWord];
1698 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1699 }
1700
1701 // copy remaining part of byval arg to stack.
1702 if (CurWord < LastWord) {
Eric Christopher471e4222011-06-08 23:55:35 +00001703 unsigned SizeInBytes = (LastWord - CurWord) * 4;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001704 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1705 DAG.getConstant((CurWord - FirstWord) * 4,
1706 MVT::i32));
1707 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1708 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1709 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1710 DAG.getConstant(SizeInBytes, MVT::i32),
1711 /*Align*/4,
1712 /*isVolatile=*/false, /*AlwaysInline=*/false,
1713 MachinePointerInfo(0), MachinePointerInfo(0));
1714 MemOpChains.push_back(Chain);
1715 }
1716}
1717
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001719/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001720/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001722MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001723 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001724 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001726 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 const SmallVectorImpl<ISD::InputArg> &Ins,
1728 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001729 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001730 // MIPs target does not yet support tail call optimization.
1731 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001733 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001734 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001735 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001736 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001737 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001738
1739 // Analyze operands of the call, assigning locations to each operand.
1740 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001741 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1742 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001743
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001744 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001745 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001746 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001748
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001749 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001750 unsigned NextStackOffset = CCInfo.getNextStackOffset();
1751
1752 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NextStackOffset,
1753 true));
1754
1755 // If this is the first call, create a stack frame object that points to
1756 // a location to which .cprestore saves $gp.
1757 if (IsPIC && !MipsFI->getGPFI())
1758 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1759
Akira Hatanaka21afc632011-06-21 00:40:49 +00001760 // Get the frame index of the stack frame object that points to the location
1761 // of dynamically allocated area on the stack.
1762 int DynAllocFI = MipsFI->getDynAllocFI();
1763
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001764 // Update size of the maximum argument space.
1765 // For O32, a minimum of four words (16 bytes) of argument space is
1766 // allocated.
1767 if (Subtarget->isABI_O32())
1768 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
1769
1770 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1771
1772 if (MaxCallFrameSize < NextStackOffset) {
1773 MipsFI->setMaxCallFrameSize(NextStackOffset);
1774
Akira Hatanaka21afc632011-06-21 00:40:49 +00001775 // Set the offsets relative to $sp of the $gp restore slot and dynamically
1776 // allocated stack space. These offsets must be aligned to a boundary
1777 // determined by the stack alignment of the ABI.
1778 unsigned StackAlignment = TFL->getStackAlignment();
1779 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1780 StackAlignment * StackAlignment;
1781
1782 if (IsPIC)
1783 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
1784
1785 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001786 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001787
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001788 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001789 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1790 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001791
Eric Christopher471e4222011-06-08 23:55:35 +00001792 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00001793
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001794 // Walk the register/memloc assignments, inserting copies/loads.
1795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001796 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001797 CCValAssign &VA = ArgLocs[i];
1798
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001799 // Promote the value if needed.
1800 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001801 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001802 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001803 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001805 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001807 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1808 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001809 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1810 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001811 if (!Subtarget->isLittle())
1812 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001813 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1814 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1815 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001816 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001817 }
1818 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001819 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001820 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001821 break;
1822 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001823 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001824 break;
1825 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001826 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001827 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001828 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001829
1830 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001831 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001832 if (VA.isRegLoc()) {
1833 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001834 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001835 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001836
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001837 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001838 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001839
Eric Christopher471e4222011-06-08 23:55:35 +00001840 // ByVal Arg.
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001841 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1842 if (Flags.isByVal()) {
1843 assert(Subtarget->isABI_O32() &&
1844 "No support for ByVal args by ABIs other than O32 yet.");
1845 assert(Flags.getByValSize() &&
1846 "ByVal args of size 0 should have been ignored by front-end.");
1847 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1848 VA, Flags, getPointerTy());
1849 continue;
1850 }
1851
Chris Lattnere0b12152008-03-17 06:57:02 +00001852 // Create the frame index object for this incoming parameter
Eric Christopher471e4222011-06-08 23:55:35 +00001853 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001854 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001855 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001856
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001857 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001858 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001859 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1860 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001861 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001862 }
1863
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001864 // Extend range of indices of frame objects for outgoing arguments that were
1865 // created during this function call. Skip this step if no such objects were
1866 // created.
1867 if (LastFI)
1868 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1869
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001870 // Transform all store nodes into one single node because all store
1871 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001872 if (!MemOpChains.empty())
1873 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001874 &MemOpChains[0], MemOpChains.size());
1875
Bill Wendling056292f2008-09-16 21:48:12 +00001876 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001877 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1878 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001879 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001880 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001881 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001882
1883 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001884 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1885 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1886 getPointerTy(), 0,MipsII:: MO_GOT);
1887 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1888 0, MipsII::MO_ABS_LO);
1889 } else {
1890 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1891 getPointerTy(), 0, OpFlag);
1892 }
1893
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001894 LoadSymAddr = true;
1895 }
1896 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001897 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001898 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001899 LoadSymAddr = true;
1900 }
1901
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001902 SDValue InFlag;
1903
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001904 // Create nodes that load address of callee and copy it to T9
1905 if (IsPIC) {
1906 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001907 // Load callee address
Akira Hatanaka342837d2011-05-28 01:07:07 +00001908 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, Callee);
Akira Hatanaka25eba392011-06-24 19:01:25 +00001909 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), Callee,
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001910 MachinePointerInfo::getGOT(),
1911 false, false, 0);
1912
1913 // Use GOT+LO if callee has internal linkage.
1914 if (CalleeLo.getNode()) {
1915 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1916 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1917 } else
1918 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001919 }
1920
1921 // copy to T9
1922 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1923 InFlag = Chain.getValue(1);
1924 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1925 }
Bill Wendling056292f2008-09-16 21:48:12 +00001926
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001927 // Build a sequence of copy-to-reg nodes chained together with token
1928 // chain and flag operands which copy the outgoing args into registers.
1929 // The InFlag in necessary since all emitted instructions must be
1930 // stuck together.
1931 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1932 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1933 RegsToPass[i].second, InFlag);
1934 InFlag = Chain.getValue(1);
1935 }
1936
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001937 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001938 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001939 //
1940 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001941 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001942 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001943 Ops.push_back(Chain);
1944 Ops.push_back(Callee);
1945
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001946 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001947 // known live into the call.
1948 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1949 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1950 RegsToPass[i].second.getValueType()));
1951
Gabor Greifba36cb52008-08-28 21:40:38 +00001952 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001953 Ops.push_back(InFlag);
1954
Dale Johannesen33c960f2009-02-04 20:06:27 +00001955 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001956 InFlag = Chain.getValue(1);
1957
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001958 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001959 Chain = DAG.getCALLSEQ_END(Chain,
1960 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001961 DAG.getIntPtrConstant(0, true), InFlag);
1962 InFlag = Chain.getValue(1);
1963
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001964 // Handle result values, copying them out of physregs into vregs that we
1965 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1967 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001968}
1969
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970/// LowerCallResult - Lower the result values of a call into the
1971/// appropriate copies out of appropriate physical registers.
1972SDValue
1973MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001974 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 const SmallVectorImpl<ISD::InputArg> &Ins,
1976 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001977 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001978 // Assign locations to each value returned by this call.
1979 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001980 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1981 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001982
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001984
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001985 // Copy all of the result registers out of their specified physreg.
1986 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001987 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001988 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001989 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001990 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001991 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001992
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001994}
1995
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001996//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001997// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001998//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001999static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2000 std::vector<SDValue>& OutChains,
2001 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2002 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2003 unsigned LocMem = VA.getLocMemOffset();
2004 unsigned FirstWord = LocMem / 4;
2005
2006 // copy register A0 - A3 to frame object
2007 for (unsigned i = 0; i < NumWords; ++i) {
2008 unsigned CurWord = FirstWord + i;
2009 if (CurWord >= O32IntRegsSize)
2010 break;
2011
2012 unsigned SrcReg = O32IntRegs[CurWord];
2013 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2014 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2015 DAG.getConstant(i * 4, MVT::i32));
2016 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2017 StorePtr, MachinePointerInfo(), false,
2018 false, 0);
2019 OutChains.push_back(Store);
2020 }
2021}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002022
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002023/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002024/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025SDValue
2026MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002027 CallingConv::ID CallConv,
2028 bool isVarArg,
2029 const SmallVectorImpl<ISD::InputArg>
2030 &Ins,
2031 DebugLoc dl, SelectionDAG &DAG,
2032 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002033 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002034 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002035 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002036 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002037
Dan Gohman1e93df62010-04-17 14:41:14 +00002038 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002039
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002040 // Used with vargs to acumulate store chains.
2041 std::vector<SDValue> OutChains;
2042
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002043 // Assign locations to all of the incoming arguments.
2044 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002045 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2046 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002047
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002048 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002049 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002050 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002051 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002052
Akira Hatanaka43299772011-05-20 23:22:14 +00002053 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002054
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002055 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002056 CCValAssign &VA = ArgLocs[i];
2057
2058 // Arguments stored on registers
2059 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002060 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002061 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002062 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002063
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002065 RC = Mips::CPURegsRegisterClass;
2066 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002067 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002069 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002070 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002071 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002072 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002073
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002074 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002075 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002076 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002077 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002078
2079 // If this is an 8 or 16-bit value, it has been passed promoted
2080 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002081 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002082 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002083 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002084 if (VA.getLocInfo() == CCValAssign::SExt)
2085 Opcode = ISD::AssertSext;
2086 else if (VA.getLocInfo() == CCValAssign::ZExt)
2087 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002088 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002089 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00002090 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002091 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002092 }
2093
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002094 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002095 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002096 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
2097 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002099 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002100 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002101 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002102 if (!Subtarget->isLittle())
2103 std::swap(ArgValue, ArgValue2);
2104 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2105 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002106 }
2107 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002108
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002110 } else { // VA.isRegLoc()
2111
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002112 // sanity check
2113 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002114
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002115 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2116
2117 if (Flags.isByVal()) {
2118 assert(Subtarget->isABI_O32() &&
2119 "No support for ByVal args by ABIs other than O32 yet.");
2120 assert(Flags.getByValSize() &&
2121 "ByVal args of size 0 should have been ignored by front-end.");
2122 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2123 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2124 true);
2125 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2126 InVals.push_back(FIN);
2127 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2128
2129 continue;
2130 }
2131
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002132 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002133 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
2134 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002135
2136 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002137 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002138 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002139 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00002140 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002141 }
2142 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002143
2144 // The mips ABIs for returning structs by value requires that we copy
2145 // the sret argument into $v0 for the return. Save the argument into
2146 // a virtual register so that we can access it from the return points.
2147 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2148 unsigned Reg = MipsFI->getSRetReturnReg();
2149 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002151 MipsFI->setSRetReturnReg(Reg);
2152 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002155 }
2156
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002157 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002158 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002159 // which is a value necessary to VASTART.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002160 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002161 assert(NextStackOffset % 4 == 0 &&
2162 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002163 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2164 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002165
2166 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2167 // copy the integer registers that have not been used for argument passing
2168 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002169 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002170 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002171 unsigned Idx = NextStackOffset / 4;
2172 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2173 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002174 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002175 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2176 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2177 MachinePointerInfo(),
2178 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002179 }
2180 }
2181
Akira Hatanaka43299772011-05-20 23:22:14 +00002182 MipsFI->setLastInArgFI(LastFI);
2183
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002184 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002185 // the size of Ins and InVals. This only happens when on varg functions
2186 if (!OutChains.empty()) {
2187 OutChains.push_back(Chain);
2188 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2189 &OutChains[0], OutChains.size());
2190 }
2191
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002193}
2194
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002195//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002196// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002197//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002198
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199SDValue
2200MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002201 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002202 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002203 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002204 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002206 // CCValAssign - represent the assignment of
2207 // the return value to a location
2208 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002209
2210 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002211 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2212 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002213
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 // Analize return values.
2215 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002216
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002217 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002218 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002219 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002220 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002221 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002222 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002223 }
2224
Dan Gohman475871a2008-07-27 21:46:04 +00002225 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002226
2227 // Copy the result values into the output registers.
2228 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2229 CCValAssign &VA = RVLocs[i];
2230 assert(VA.isRegLoc() && "Can only return in registers!");
2231
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002232 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002233 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002234
2235 // guarantee that all emitted copies are
2236 // stuck together, avoiding something bad
2237 Flag = Chain.getValue(1);
2238 }
2239
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002240 // The mips ABIs for returning structs by value requires that we copy
2241 // the sret argument into $v0 for the return. We saved the argument into
2242 // a virtual register in the entry block, so now we copy the value out
2243 // and into $v0.
2244 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2245 MachineFunction &MF = DAG.getMachineFunction();
2246 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2247 unsigned Reg = MipsFI->getSRetReturnReg();
2248
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002249 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002250 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002251 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002252
Dale Johannesena05dca42009-02-04 23:02:30 +00002253 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002254 Flag = Chain.getValue(1);
2255 }
2256
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002257 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002258 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002259 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002261 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002262 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002264}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002265
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002266//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002267// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002268//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002269
2270/// getConstraintType - Given a constraint letter, return the type of
2271/// constraint it is for this target.
2272MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002273getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002274{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002275 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002276 // GCC config/mips/constraints.md
2277 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002278 // 'd' : An address register. Equivalent to r
2279 // unless generating MIPS16 code.
2280 // 'y' : Equivalent to r; retained for
2281 // backwards compatibility.
2282 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002283 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002284 switch (Constraint[0]) {
2285 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002286 case 'd':
2287 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002288 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002289 return C_RegisterClass;
2290 break;
2291 }
2292 }
2293 return TargetLowering::getConstraintType(Constraint);
2294}
2295
John Thompson44ab89e2010-10-29 17:29:13 +00002296/// Examine constraint type and operand type and determine a weight value.
2297/// This object must already have been set up with the operand type
2298/// and the current alternative constraint selected.
2299TargetLowering::ConstraintWeight
2300MipsTargetLowering::getSingleConstraintMatchWeight(
2301 AsmOperandInfo &info, const char *constraint) const {
2302 ConstraintWeight weight = CW_Invalid;
2303 Value *CallOperandVal = info.CallOperandVal;
2304 // If we don't have a value, we can't do a match,
2305 // but allow it at the lowest weight.
2306 if (CallOperandVal == NULL)
2307 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002308 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002309 // Look at the constraint type.
2310 switch (*constraint) {
2311 default:
2312 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2313 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002314 case 'd':
2315 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002316 if (type->isIntegerTy())
2317 weight = CW_Register;
2318 break;
2319 case 'f':
2320 if (type->isFloatTy())
2321 weight = CW_Register;
2322 break;
2323 }
2324 return weight;
2325}
2326
Eric Christopher38d64262011-06-29 19:33:04 +00002327/// Given a register class constraint, like 'r', if this corresponds directly
2328/// to an LLVM register class, return a register of 0 and the register class
2329/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002330std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002331getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002332{
2333 if (Constraint.size() == 1) {
2334 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002335 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2336 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002337 case 'r':
2338 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002339 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002341 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002342 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002343 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2344 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002345 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002346 }
2347 }
2348 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2349}
2350
Dan Gohman6520e202008-10-18 02:06:02 +00002351bool
2352MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2353 // The Mips target isn't yet aware of offsets.
2354 return false;
2355}
Evan Chengeb2f9692009-10-27 19:56:55 +00002356
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002357bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2358 if (VT != MVT::f32 && VT != MVT::f64)
2359 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002360 if (Imm.isNegZero())
2361 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002362 return Imm.isZero();
2363}