blob: 95247f32a05540edc4c6bb12df42e268be7ae450 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000066
67 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
68
69 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000077 }
78 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000100 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000101 setUseUnderscoreSetJmp(false);
102 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000103 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000104 // MS runtime is weird: it exports _setjmp, but longjmp!
105 setUseUnderscoreSetJmp(true);
106 setUseUnderscoreLongJmp(false);
107 } else {
108 setUseUnderscoreSetJmp(true);
109 setUseUnderscoreLongJmp(true);
110 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000111
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000112 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000114 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000116 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000120
Scott Michelfdc40a02009-02-17 22:15:04 +0000121 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000125 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
127 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000128
129 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000136
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000137 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
138 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000142
Evan Cheng25ab6902006-09-08 06:48:29 +0000143 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
145 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000146 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000147 // We have an algorithm for SSE2->double, and we turn this into a
148 // 64-bit FILD followed by conditional FADD for other targets.
149 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000150 // We have an algorithm for SSE2, and we turn this into a 64-bit
151 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000152 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000154
155 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
156 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
158 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159
Devang Patel6a784892009-06-05 18:48:29 +0000160 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000161 // SSE has no i16 to fp conversion, only i32
162 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000164 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000170 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
172 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000173 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
Dale Johannesen73328d12007-09-19 23:55:34 +0000175 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
176 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000179
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
181 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
183 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000184
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000185 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000187 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000189 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
191 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000192 }
193
194 // Handle FP_TO_UINT by promoting the destination to a larger signed
195 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000199
Evan Cheng25ab6902006-09-08 06:48:29 +0000200 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
202 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000203 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000205 // Expand FP_TO_UINT into a select.
206 // FIXME: We would like to use a Custom expander here eventually to do
207 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000209 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000210 // With SSE3 we can use fisttpll to convert to a signed i64; without
211 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214
Chris Lattner399610a2006-12-05 18:22:22 +0000215 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000216 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
218 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000219 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000220 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000221 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
222 if (Subtarget->hasMMX() && !DisableMMX)
223 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
224 else
225 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000226 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000227 }
Chris Lattner21f66852005-12-23 05:15:23 +0000228
Dan Gohmanb00ee212008-02-18 19:34:53 +0000229 // Scalar integer divide and remainder are lowered to use operations that
230 // produce two results, to match the available instructions. This exposes
231 // the two-result form to trivial CSE, which is able to combine x/y and x%y
232 // into a single instruction.
233 //
234 // Scalar integer multiply-high is also lowered to use two-result
235 // operations, to match the available instructions. However, plain multiply
236 // (low) operations are left as Legal, as there are single-result
237 // instructions for this in x86. Using the two-result multiply instructions
238 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::SREM , MVT::i8 , Expand);
244 setOperationAction(ISD::UREM , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::SREM , MVT::i16 , Expand);
250 setOperationAction(ISD::UREM , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::SREM , MVT::i32 , Expand);
256 setOperationAction(ISD::UREM , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
258 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
259 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::SREM , MVT::i64 , Expand);
262 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000263
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
265 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
266 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
267 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000268 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
273 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f64 , Expand);
276 setOperationAction(ISD::FREM , MVT::f80 , Expand);
277 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
280 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000283 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
286 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
287 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000288 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
290 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 }
293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
295 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000296
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000298 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000300 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000301 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
306 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000307 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
314 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000317
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000318 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
320 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000323 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
325 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000326 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
331 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000332 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000333 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000338 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000342 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000343
Evan Chengd2cde682008-03-10 19:38:10 +0000344 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000346
Eric Christopher9a9d2752010-07-22 02:48:34 +0000347 // We may not have a libcall for MEMBARRIER so we should lower this.
348 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
349
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000350 // On X86 and X86-64, atomic operations are lowered to locked instructions.
351 // Locked instructions, in turn, have implicit fence semantics (all memory
352 // operations are flushed before issuing the locked instruction, and they
353 // are not buffered), so we can fold away the common pattern of
354 // fence-atomic-fence.
355 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000356
Mon P Wang63307c32008-05-05 19:05:59 +0000357 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
361 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000367
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000368 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000376 }
377
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000383 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
387 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
388 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 setExceptionPointerRegister(X86::RAX);
391 setExceptionSelectorRegister(X86::RDX);
392 } else {
393 setExceptionPointerRegister(X86::EAX);
394 setExceptionSelectorRegister(X86::EDX);
395 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000402
Nate Begemanacc398c2006-01-25 18:21:52 +0000403 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VASTART , MVT::Other, Custom);
405 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::VAARG , MVT::Other, Custom);
408 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000409 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VAARG , MVT::Other, Expand);
411 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 }
Evan Chengae642192007-03-02 23:16:35 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
415 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000416 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000420 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000422
Evan Chengc7ce29b2009-02-13 22:36:38 +0000423 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000425 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428
Evan Cheng223547a2006-01-31 22:28:30 +0000429 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::FABS , MVT::f64, Custom);
431 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000432
433 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FNEG , MVT::f64, Custom);
435 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000436
Evan Cheng68c47cb2007-01-05 07:55:56 +0000437 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000440
Evan Chengd25e9e82006-02-02 00:28:23 +0000441 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FSIN , MVT::f64, Expand);
443 setOperationAction(ISD::FCOS , MVT::f64, Expand);
444 setOperationAction(ISD::FSIN , MVT::f32, Expand);
445 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446
Chris Lattnera54aa942006-01-29 06:26:08 +0000447 // Expand FP immediates into loads from the stack, except for the special
448 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0)); // xorpd
450 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000451 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000452 // Use SSE for f32, x87 for f64.
453 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
455 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
457 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459
460 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464
465 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FSIN , MVT::f32, Expand);
471 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472
Nate Begemane1795842008-02-14 08:57:00 +0000473 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 addLegalFPImmediate(APFloat(+0.0f)); // xorps
475 addLegalFPImmediate(APFloat(+0.0)); // FLD0
476 addLegalFPImmediate(APFloat(+1.0)); // FLD1
477 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
478 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
479
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
482 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000484 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
488 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
491 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000494
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
497 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000499 addLegalFPImmediate(APFloat(+0.0)); // FLD0
500 addLegalFPImmediate(APFloat(+1.0)); // FLD1
501 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
502 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000503 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000508
Dale Johannesen59a58732007-08-05 18:49:15 +0000509 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000510 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
512 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
513 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000514 {
515 bool ignored;
516 APFloat TmpFlt(+0.0);
517 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt); // FLD0
520 TmpFlt.changeSign();
521 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
522 APFloat TmpFlt2(+1.0);
523 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt2); // FLD1
526 TmpFlt2.changeSign();
527 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
528 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000529
Evan Chengc7ce29b2009-02-13 22:36:38 +0000530 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
532 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000534 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000535
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000536 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FLOG, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000546
Mon P Wangf007a8b2008-11-06 05:31:54 +0000547 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000548 // (for widening) or expand (for scalarization). Then we will selectively
549 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
551 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
552 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000600 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000601 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
605 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
606 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
607 setTruncStoreAction((MVT::SimpleValueType)VT,
608 (MVT::SimpleValueType)InnerVT, Expand);
609 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
611 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000612 }
613
Evan Chengc7ce29b2009-02-13 22:36:38 +0000614 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
615 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000616 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Bill Wendlingd8dd5752010-09-07 20:03:56 +0000617 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass, false);
618
619 // FIXME: Remove the rest of this stuff.
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
621 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
622 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000623
Dale Johannesen76090172010-04-20 22:34:09 +0000624 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
627 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
628 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
629 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
632 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
633 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
634 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
637 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::AND, MVT::v8i8, Promote);
640 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v4i16, Promote);
642 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
643 setOperationAction(ISD::AND, MVT::v2i32, Promote);
644 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::OR, MVT::v8i8, Promote);
648 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v4i16, Promote);
650 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
651 setOperationAction(ISD::OR, MVT::v2i32, Promote);
652 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000654
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
658 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
659 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000662
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
665 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
666 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
667 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
673 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
677 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
678 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
679 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
682 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
683 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
688 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
689 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
690 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
692 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
693 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694
695 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
696 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
697 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
698 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000699 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
700 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000799 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000800 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000801
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000831 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
834 setOperationAction(ISD::FRINT, MVT::f32, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
836 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
837 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
838 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
839 setOperationAction(ISD::FRINT, MVT::f64, Legal);
840 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
841
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000844
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000845 // Can turn SHL into an integer multiply.
846 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000847 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000848
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849 // i8 and i16 vectors are custom , because the source register and source
850 // source memory operand types are not the same width. f32 vectors are
851 // custom since the immediate controlling the insert encodes additional
852 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
854 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
859 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862
863 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000866 }
867 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000868
Nate Begeman30a0de92008-07-17 16:51:19 +0000869 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000871 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000872
David Greene9b9838d2009-06-29 16:47:10 +0000873 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
875 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
876 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
877 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000878 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000879
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
881 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
882 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
883 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
884 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
885 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
886 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
887 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
888 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
889 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000890 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
892 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
893 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
894 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
896 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
898 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
899 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
900 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
901 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
902 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
903 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
904 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
905 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
906 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
907 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
908 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
909 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
910 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
913 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
914 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
915 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000916
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
918 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
919 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
921 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000922
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
924 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
925 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
926 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
927 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
928 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000929
930#if 0
931 // Not sure we want to do this since there are no 256-bit integer
932 // operations in AVX
933
934 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
935 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
937 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000938
939 // Do not attempt to custom lower non-power-of-2 vectors
940 if (!isPowerOf2_32(VT.getVectorNumElements()))
941 continue;
942
943 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
944 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
945 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
946 }
947
948 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000951 }
David Greene9b9838d2009-06-29 16:47:10 +0000952#endif
953
954#if 0
955 // Not sure we want to do this since there are no 256-bit integer
956 // operations in AVX
957
958 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
959 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
961 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000962
963 if (!VT.is256BitVector()) {
964 continue;
965 }
966 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000974 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000976 }
977
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000979#endif
980 }
981
Evan Cheng6be2c582006-04-05 23:38:46 +0000982 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000984
Bill Wendling74c37652008-12-09 22:08:41 +0000985 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000988 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000991
Eli Friedman962f5492010-06-02 19:35:46 +0000992 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
993 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000994 //
Eli Friedman962f5492010-06-02 19:35:46 +0000995 // FIXME: We really should do custom legalization for addition and
996 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
997 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000998 if (Subtarget->is64Bit()) {
999 setOperationAction(ISD::SADDO, MVT::i64, Custom);
1000 setOperationAction(ISD::UADDO, MVT::i64, Custom);
1001 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
1002 setOperationAction(ISD::USUBO, MVT::i64, Custom);
1003 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1004 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001005
Evan Chengd54f2d52009-03-31 19:38:51 +00001006 if (!Subtarget->is64Bit()) {
1007 // These libcalls are not available in 32-bit.
1008 setLibcallName(RTLIB::SHL_I128, 0);
1009 setLibcallName(RTLIB::SRL_I128, 0);
1010 setLibcallName(RTLIB::SRA_I128, 0);
1011 }
1012
Evan Cheng206ee9d2006-07-07 08:33:52 +00001013 // We have target-specific dag combine patterns for the following nodes:
1014 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001015 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001016 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001017 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001018 setTargetDAGCombine(ISD::SHL);
1019 setTargetDAGCombine(ISD::SRA);
1020 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001021 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001022 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001023 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001024 if (Subtarget->is64Bit())
1025 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001026
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001027 computeRegisterProperties();
1028
Evan Cheng87ed7162006-02-14 08:25:08 +00001029 // FIXME: These should be based on subtarget info. Plus, the values should
1030 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001031 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001032 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001033 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001034 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001035 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001036}
1037
Scott Michel5b8f82e2008-03-10 15:42:14 +00001038
Owen Anderson825b72b2009-08-11 20:47:22 +00001039MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1040 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001041}
1042
1043
Evan Cheng29286502008-01-23 23:17:41 +00001044/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1045/// the desired ByVal argument alignment.
1046static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1047 if (MaxAlign == 16)
1048 return;
1049 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1050 if (VTy->getBitWidth() == 128)
1051 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001052 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1053 unsigned EltAlign = 0;
1054 getMaxByValAlign(ATy->getElementType(), EltAlign);
1055 if (EltAlign > MaxAlign)
1056 MaxAlign = EltAlign;
1057 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1058 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1059 unsigned EltAlign = 0;
1060 getMaxByValAlign(STy->getElementType(i), EltAlign);
1061 if (EltAlign > MaxAlign)
1062 MaxAlign = EltAlign;
1063 if (MaxAlign == 16)
1064 break;
1065 }
1066 }
1067 return;
1068}
1069
1070/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1071/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001072/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1073/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001074unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001075 if (Subtarget->is64Bit()) {
1076 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001077 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001078 if (TyAlign > 8)
1079 return TyAlign;
1080 return 8;
1081 }
1082
Evan Cheng29286502008-01-23 23:17:41 +00001083 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001084 if (Subtarget->hasSSE1())
1085 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001086 return Align;
1087}
Chris Lattner2b02a442007-02-25 08:29:00 +00001088
Evan Chengf0df0312008-05-15 08:39:06 +00001089/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001090/// and store operations as a result of memset, memcpy, and memmove
1091/// lowering. If DstAlign is zero that means it's safe to destination
1092/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1093/// means there isn't a need to check it against alignment requirement,
1094/// probably because the source does not need to be loaded. If
1095/// 'NonScalarIntSafe' is true, that means it's safe to return a
1096/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1097/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1098/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001099/// It returns EVT::Other if the type should be determined using generic
1100/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001101EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001102X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1103 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001104 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001105 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001107 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1108 // linux. This is because the stack realignment code can't handle certain
1109 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001110 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001111 if (NonScalarIntSafe &&
1112 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 if (Size >= 16 &&
1114 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001115 ((DstAlign == 0 || DstAlign >= 16) &&
1116 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 Subtarget->getStackAlignment() >= 16) {
1118 if (Subtarget->hasSSE2())
1119 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001120 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001121 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001122 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001123 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 Subtarget->hasSSE2()) {
1126 // Do not use f64 to lower memcpy if source is string constant. It's
1127 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001128 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001129 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001130 }
Evan Chengf0df0312008-05-15 08:39:06 +00001131 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 return MVT::i64;
1133 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001134}
1135
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001136/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1137/// current function. The returned value is a member of the
1138/// MachineJumpTableInfo::JTEntryKind enum.
1139unsigned X86TargetLowering::getJumpTableEncoding() const {
1140 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1141 // symbol.
1142 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1143 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001144 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001145
1146 // Otherwise, use the normal jump table encoding heuristics.
1147 return TargetLowering::getJumpTableEncoding();
1148}
1149
Chris Lattner589c6f62010-01-26 06:28:43 +00001150/// getPICBaseSymbol - Return the X86-32 PIC base.
1151MCSymbol *
1152X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1153 MCContext &Ctx) const {
1154 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001155 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1156 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001157}
1158
1159
Chris Lattnerc64daab2010-01-26 05:02:42 +00001160const MCExpr *
1161X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1162 const MachineBasicBlock *MBB,
1163 unsigned uid,MCContext &Ctx) const{
1164 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1165 Subtarget->isPICStyleGOT());
1166 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1167 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001168 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1169 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001170}
1171
Evan Chengcc415862007-11-09 01:32:10 +00001172/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1173/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001174SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001175 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001176 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001177 // This doesn't have DebugLoc associated with it, but is not really the
1178 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001179 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001180 return Table;
1181}
1182
Chris Lattner589c6f62010-01-26 06:28:43 +00001183/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1184/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1185/// MCExpr.
1186const MCExpr *X86TargetLowering::
1187getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1188 MCContext &Ctx) const {
1189 // X86-64 uses RIP relative addressing based on the jump table label.
1190 if (Subtarget->isPICStyleRIPRel())
1191 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1192
1193 // Otherwise, the reference is relative to the PIC base.
1194 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1195}
1196
Bill Wendlingb4202b82009-07-01 18:50:55 +00001197/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001198unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001199 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001200}
1201
Evan Chengdee81012010-07-26 21:50:05 +00001202std::pair<const TargetRegisterClass*, uint8_t>
1203X86TargetLowering::findRepresentativeClass(EVT VT) const{
1204 const TargetRegisterClass *RRC = 0;
1205 uint8_t Cost = 1;
1206 switch (VT.getSimpleVT().SimpleTy) {
1207 default:
1208 return TargetLowering::findRepresentativeClass(VT);
1209 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1210 RRC = (Subtarget->is64Bit()
1211 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1212 break;
1213 case MVT::v8i8: case MVT::v4i16:
1214 case MVT::v2i32: case MVT::v1i64:
1215 RRC = X86::VR64RegisterClass;
1216 break;
1217 case MVT::f32: case MVT::f64:
1218 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1219 case MVT::v4f32: case MVT::v2f64:
1220 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1221 case MVT::v4f64:
1222 RRC = X86::VR128RegisterClass;
1223 break;
1224 }
1225 return std::make_pair(RRC, Cost);
1226}
1227
Evan Cheng70017e42010-07-24 00:39:05 +00001228unsigned
1229X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1230 MachineFunction &MF) const {
1231 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1232 switch (RC->getID()) {
1233 default:
1234 return 0;
1235 case X86::GR32RegClassID:
1236 return 4 - FPDiff;
1237 case X86::GR64RegClassID:
1238 return 8 - FPDiff;
1239 case X86::VR128RegClassID:
1240 return Subtarget->is64Bit() ? 10 : 4;
1241 case X86::VR64RegClassID:
1242 return 4;
1243 }
1244}
1245
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001246bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1247 unsigned &Offset) const {
1248 if (!Subtarget->isTargetLinux())
1249 return false;
1250
1251 if (Subtarget->is64Bit()) {
1252 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1253 Offset = 0x28;
1254 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1255 AddressSpace = 256;
1256 else
1257 AddressSpace = 257;
1258 } else {
1259 // %gs:0x14 on i386
1260 Offset = 0x14;
1261 AddressSpace = 256;
1262 }
1263 return true;
1264}
1265
1266
Chris Lattner2b02a442007-02-25 08:29:00 +00001267//===----------------------------------------------------------------------===//
1268// Return Value Calling Convention Implementation
1269//===----------------------------------------------------------------------===//
1270
Chris Lattner59ed56b2007-02-28 04:55:35 +00001271#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001272
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273bool
1274X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001275 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001276 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277 SmallVector<CCValAssign, 16> RVLocs;
1278 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001279 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001280 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001281}
1282
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283SDValue
1284X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001285 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001287 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001288 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001289 MachineFunction &MF = DAG.getMachineFunction();
1290 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001291
Chris Lattner9774c912007-02-27 05:28:59 +00001292 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1294 RVLocs, *DAG.getContext());
1295 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001296
Evan Chengdcea1632010-02-04 02:40:39 +00001297 // Add the regs to the liveout set for the function.
1298 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1299 for (unsigned i = 0; i != RVLocs.size(); ++i)
1300 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1301 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
Dan Gohman475871a2008-07-27 21:46:04 +00001303 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001304
Dan Gohman475871a2008-07-27 21:46:04 +00001305 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001306 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1307 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001308 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1309 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001311 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001312 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1313 CCValAssign &VA = RVLocs[i];
1314 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001315 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001316 EVT ValVT = ValToCopy.getValueType();
1317
1318 // If this is x86-64, and we disabled SSE, we can't return FP values
1319 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1320 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1321 report_fatal_error("SSE register return with SSE disabled");
1322 }
1323 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1324 // llvm-gcc has never done it right and no one has noticed, so this
1325 // should be OK for now.
1326 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001327 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001328 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001329
Chris Lattner447ff682008-03-11 03:23:40 +00001330 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1331 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001332 if (VA.getLocReg() == X86::ST0 ||
1333 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001334 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1335 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001336 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001338 RetOps.push_back(ValToCopy);
1339 // Don't emit a copytoreg.
1340 continue;
1341 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001342
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1344 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001345 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001346 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001348 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001349 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1350 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001351
1352 // If we don't have SSE2 available, convert to v4f32 so the generated
1353 // register is legal.
1354 if (!Subtarget->hasSSE2())
1355 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1356 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001357 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001358 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001359
Dale Johannesendd64c412009-02-04 00:33:20 +00001360 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001361 Flag = Chain.getValue(1);
1362 }
Dan Gohman61a92132008-04-21 23:59:07 +00001363
1364 // The x86-64 ABI for returning structs by value requires that we copy
1365 // the sret argument into %rax for the return. We saved the argument into
1366 // a virtual register in the entry block, so now we copy the value out
1367 // and into %rax.
1368 if (Subtarget->is64Bit() &&
1369 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1370 MachineFunction &MF = DAG.getMachineFunction();
1371 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1372 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001373 assert(Reg &&
1374 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001375 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001376
Dale Johannesendd64c412009-02-04 00:33:20 +00001377 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001378 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001379
1380 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001381 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001382 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001383
Chris Lattner447ff682008-03-11 03:23:40 +00001384 RetOps[0] = Chain; // Update chain.
1385
1386 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001387 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001388 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001389
1390 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001391 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001392}
1393
Dan Gohman98ca4f22009-08-05 01:29:28 +00001394/// LowerCallResult - Lower the result values of a call into the
1395/// appropriate copies out of appropriate physical registers.
1396///
1397SDValue
1398X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001399 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 const SmallVectorImpl<ISD::InputArg> &Ins,
1401 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001402 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001403
Chris Lattnere32bbf62007-02-28 07:09:55 +00001404 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001405 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001406 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001407 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001408 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001410
Chris Lattner3085e152007-02-25 08:59:22 +00001411 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001412 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001413 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001414 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001415
Torok Edwin3f142c32009-02-01 18:15:56 +00001416 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001417 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001419 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001420 }
1421
Evan Cheng79fb3b42009-02-20 20:43:02 +00001422 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001423
1424 // If this is a call to a function that returns an fp value on the floating
1425 // point stack, we must guarantee the the value is popped from the stack, so
1426 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1427 // if the return value is not used. We use the FpGET_ST0 instructions
1428 // instead.
1429 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1430 // If we prefer to use the value in xmm registers, copy it out as f80 and
1431 // use a truncate to move it from fp stack reg to xmm reg.
1432 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1433 bool isST0 = VA.getLocReg() == X86::ST0;
1434 unsigned Opc = 0;
1435 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1436 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1437 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1438 SDValue Ops[] = { Chain, InFlag };
1439 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1440 Ops, 2), 1);
1441 Val = Chain.getValue(0);
1442
1443 // Round the f80 to the right size, which also moves it to the appropriate
1444 // xmm register.
1445 if (CopyVT != VA.getValVT())
1446 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1447 // This truncation won't change the value.
1448 DAG.getIntPtrConstant(1));
1449 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001450 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1451 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1452 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001454 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1456 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001457 } else {
1458 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001460 Val = Chain.getValue(0);
1461 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001462 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1463 } else {
1464 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1465 CopyVT, InFlag).getValue(1);
1466 Val = Chain.getValue(0);
1467 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001468 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001470 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001473}
1474
1475
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001476//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001477// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001478//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001479// StdCall calling convention seems to be standard for many Windows' API
1480// routines and around. It differs from C calling convention just a little:
1481// callee should clean up the stack, not caller. Symbols should be also
1482// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001483// For info on fast calling convention see Fast Calling Convention (tail call)
1484// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001485
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001487/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1489 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001490 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001491
Dan Gohman98ca4f22009-08-05 01:29:28 +00001492 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493}
1494
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001495/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001496/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497static bool
1498ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1499 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001501
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001503}
1504
Dan Gohman095cc292008-09-13 01:54:27 +00001505/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1506/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001507CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001508 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001509 if (CC == CallingConv::GHC)
1510 return CC_X86_64_GHC;
1511 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001512 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001513 else
1514 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001515 }
1516
Gordon Henriksen86737662008-01-05 16:56:59 +00001517 if (CC == CallingConv::X86_FastCall)
1518 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001519 else if (CC == CallingConv::X86_ThisCall)
1520 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001521 else if (CC == CallingConv::Fast)
1522 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001523 else if (CC == CallingConv::GHC)
1524 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 else
1526 return CC_X86_32_C;
1527}
1528
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001529/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1530/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001531/// the specific parameter attribute. The copy will be passed as a byval
1532/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001533static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001534CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001535 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1536 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001538 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001539 /*isVolatile*/false, /*AlwaysInline=*/true,
1540 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001541}
1542
Chris Lattner29689432010-03-11 00:22:57 +00001543/// IsTailCallConvention - Return true if the calling convention is one that
1544/// supports tail call optimization.
1545static bool IsTailCallConvention(CallingConv::ID CC) {
1546 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1547}
1548
Evan Cheng0c439eb2010-01-27 00:07:07 +00001549/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1550/// a tailcall target by changing its ABI.
1551static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001552 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001553}
1554
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555SDValue
1556X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001557 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001558 const SmallVectorImpl<ISD::InputArg> &Ins,
1559 DebugLoc dl, SelectionDAG &DAG,
1560 const CCValAssign &VA,
1561 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001562 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001563 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001564 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001565 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001566 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001567 EVT ValVT;
1568
1569 // If value is passed by pointer we have address passed instead of the value
1570 // itself.
1571 if (VA.getLocInfo() == CCValAssign::Indirect)
1572 ValVT = VA.getLocVT();
1573 else
1574 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001575
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001576 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001577 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001578 // In case of tail call optimization mark all arguments mutable. Since they
1579 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001580 if (Flags.isByVal()) {
1581 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001582 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001583 return DAG.getFrameIndex(FI, getPointerTy());
1584 } else {
1585 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001586 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001587 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1588 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001589 PseudoSourceValue::getFixedStack(FI), 0,
1590 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001591 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001592}
1593
Dan Gohman475871a2008-07-27 21:46:04 +00001594SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001596 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597 bool isVarArg,
1598 const SmallVectorImpl<ISD::InputArg> &Ins,
1599 DebugLoc dl,
1600 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001601 SmallVectorImpl<SDValue> &InVals)
1602 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001603 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001605
Gordon Henriksen86737662008-01-05 16:56:59 +00001606 const Function* Fn = MF.getFunction();
1607 if (Fn->hasExternalLinkage() &&
1608 Subtarget->isTargetCygMing() &&
1609 Fn->getName() == "main")
1610 FuncInfo->setForceFramePointer(true);
1611
Evan Cheng1bc78042006-04-26 01:20:17 +00001612 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001613 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001614 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001615
Chris Lattner29689432010-03-11 00:22:57 +00001616 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1617 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001618
Chris Lattner638402b2007-02-28 07:00:42 +00001619 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001620 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1622 ArgLocs, *DAG.getContext());
1623 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001624
Chris Lattnerf39f7712007-02-28 05:46:49 +00001625 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001626 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001627 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1628 CCValAssign &VA = ArgLocs[i];
1629 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1630 // places.
1631 assert(VA.getValNo() != LastVal &&
1632 "Don't support value assigned to multiple locs yet");
1633 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001634
Chris Lattnerf39f7712007-02-28 05:46:49 +00001635 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001636 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001637 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001639 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001642 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001643 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001645 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001646 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1647 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001648 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001649 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001650 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1651 RC = X86::VR64RegisterClass;
1652 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001653 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001654
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001655 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001657
Chris Lattnerf39f7712007-02-28 05:46:49 +00001658 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1659 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1660 // right size.
1661 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001662 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001663 DAG.getValueType(VA.getValVT()));
1664 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001665 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001666 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001667 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001668 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001669
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001670 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001671 // Handle MMX values passed in XMM regs.
1672 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1674 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001675 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1676 } else
1677 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001678 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001679 } else {
1680 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001682 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001683
1684 // If value is passed via pointer - do a load.
1685 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001686 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1687 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001690 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001691
Dan Gohman61a92132008-04-21 23:59:07 +00001692 // The x86-64 ABI for returning structs by value requires that we copy
1693 // the sret argument into %rax for the return. Save the argument into
1694 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001695 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001696 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1697 unsigned Reg = FuncInfo->getSRetReturnReg();
1698 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001700 FuncInfo->setSRetReturnReg(Reg);
1701 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001704 }
1705
Chris Lattnerf39f7712007-02-28 05:46:49 +00001706 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001707 // Align stack specially for tail calls.
1708 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001709 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001710
Evan Cheng1bc78042006-04-26 01:20:17 +00001711 // If the function takes variable number of arguments, make a frame index for
1712 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001713 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001714 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1715 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001716 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 }
1718 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001719 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1720
1721 // FIXME: We should really autogenerate these arrays
1722 static const unsigned GPR64ArgRegsWin64[] = {
1723 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001724 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001725 static const unsigned XMMArgRegsWin64[] = {
1726 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1727 };
1728 static const unsigned GPR64ArgRegs64Bit[] = {
1729 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1730 };
1731 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001732 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1733 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1734 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001735 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1736
1737 if (IsWin64) {
1738 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1739 GPR64ArgRegs = GPR64ArgRegsWin64;
1740 XMMArgRegs = XMMArgRegsWin64;
1741 } else {
1742 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1743 GPR64ArgRegs = GPR64ArgRegs64Bit;
1744 XMMArgRegs = XMMArgRegs64Bit;
1745 }
1746 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1747 TotalNumIntRegs);
1748 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1749 TotalNumXMMRegs);
1750
Devang Patel578efa92009-06-05 21:57:13 +00001751 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001752 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001753 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001754 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001755 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001756 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001757 // Kernel mode asks for SSE to be disabled, so don't push them
1758 // on the stack.
1759 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001760
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 // For X86-64, if there are vararg parameters that are passed via
1762 // registers, then we must store them to their spots on the stack so they
1763 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001764 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1765 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1766 FuncInfo->setRegSaveFrameIndex(
1767 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1768 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001769
Gordon Henriksen86737662008-01-05 16:56:59 +00001770 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001772 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1773 getPointerTy());
1774 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001775 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001776 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1777 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001778 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1779 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001781 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001782 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001783 PseudoSourceValue::getFixedStack(
1784 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001785 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001786 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001787 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001788 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001789
Dan Gohmanface41a2009-08-16 21:24:25 +00001790 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1791 // Now store the XMM (fp + vector) parameter registers.
1792 SmallVector<SDValue, 11> SaveXMMOps;
1793 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohmanface41a2009-08-16 21:24:25 +00001795 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1796 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1797 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001798
Dan Gohman1e93df62010-04-17 14:41:14 +00001799 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1800 FuncInfo->getRegSaveFrameIndex()));
1801 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1802 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001803
Dan Gohmanface41a2009-08-16 21:24:25 +00001804 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1805 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1806 X86::VR128RegisterClass);
1807 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1808 SaveXMMOps.push_back(Val);
1809 }
1810 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1811 MVT::Other,
1812 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001814
1815 if (!MemOps.empty())
1816 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1817 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001818 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001820
Gordon Henriksen86737662008-01-05 16:56:59 +00001821 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001822 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001823 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001824 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001825 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001826 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001827 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001828 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001829 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001830
Gordon Henriksen86737662008-01-05 16:56:59 +00001831 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001832 // RegSaveFrameIndex is X86-64 only.
1833 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001834 if (CallConv == CallingConv::X86_FastCall ||
1835 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001836 // fastcc functions can't have varargs.
1837 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 }
Evan Cheng25caf632006-05-23 21:06:34 +00001839
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001841}
1842
Dan Gohman475871a2008-07-27 21:46:04 +00001843SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001844X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1845 SDValue StackPtr, SDValue Arg,
1846 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001847 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001848 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001849 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1850 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001851 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001852 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001853 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001854 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001855 }
Dale Johannesenace16102009-02-03 19:33:06 +00001856 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001857 PseudoSourceValue::getStack(), LocMemOffset,
1858 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001859}
1860
Bill Wendling64e87322009-01-16 19:25:27 +00001861/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001862/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001863SDValue
1864X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001865 SDValue &OutRetAddr, SDValue Chain,
1866 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001867 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001868 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001869 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001870 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001871
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001872 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001873 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001874 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001875}
1876
1877/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1878/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001879static SDValue
1880EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001882 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001883 // Store the return address to the appropriate stack slot.
1884 if (!FPDiff) return Chain;
1885 // Calculate the new stack slot for the return address.
1886 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001888 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001891 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001892 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1893 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001894 return Chain;
1895}
1896
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001898X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001899 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001900 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001902 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 const SmallVectorImpl<ISD::InputArg> &Ins,
1904 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001905 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 MachineFunction &MF = DAG.getMachineFunction();
1907 bool Is64Bit = Subtarget->is64Bit();
1908 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001909 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910
Evan Cheng5f941932010-02-05 02:21:12 +00001911 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001912 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001913 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1914 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001915 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001916
1917 // Sibcalls are automatically detected tailcalls which do not require
1918 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001919 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001920 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001921
1922 if (isTailCall)
1923 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001924 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001925
Chris Lattner29689432010-03-11 00:22:57 +00001926 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1927 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001928
Chris Lattner638402b2007-02-28 07:00:42 +00001929 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001930 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1932 ArgLocs, *DAG.getContext());
1933 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001934
Chris Lattner423c5f42007-02-28 05:31:48 +00001935 // Get a count of how many bytes are to be pushed on the stack.
1936 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001937 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001938 // This is a sibcall. The memory operands are available in caller's
1939 // own caller's stack.
1940 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001941 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001942 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001943
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001945 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001947 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1949 FPDiff = NumBytesCallerPushed - NumBytes;
1950
1951 // Set the delta of movement of the returnaddr stackslot.
1952 // But only set if delta is greater than previous delta.
1953 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1954 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1955 }
1956
Evan Chengf22f9b32010-02-06 03:28:46 +00001957 if (!IsSibcall)
1958 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001959
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001961 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001962 if (isTailCall && FPDiff)
1963 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1964 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965
Dan Gohman475871a2008-07-27 21:46:04 +00001966 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1967 SmallVector<SDValue, 8> MemOpChains;
1968 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001969
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001970 // Walk the register/memloc assignments, inserting copies/loads. In the case
1971 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001972 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1973 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001974 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001975 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001976 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001977 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001978
Chris Lattner423c5f42007-02-28 05:31:48 +00001979 // Promote the value if needed.
1980 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001981 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001982 case CCValAssign::Full: break;
1983 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001984 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001985 break;
1986 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001987 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001988 break;
1989 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001990 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1991 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1993 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1994 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001995 } else
1996 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1997 break;
1998 case CCValAssign::BCvt:
1999 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002000 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002001 case CCValAssign::Indirect: {
2002 // Store the argument.
2003 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002004 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002005 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00002006 PseudoSourceValue::getFixedStack(FI), 0,
2007 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002008 Arg = SpillSlot;
2009 break;
2010 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002011 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002012
Chris Lattner423c5f42007-02-28 05:31:48 +00002013 if (VA.isRegLoc()) {
2014 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002015 if (isVarArg && Subtarget->isTargetWin64()) {
2016 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2017 // shadow reg if callee is a varargs function.
2018 unsigned ShadowReg = 0;
2019 switch (VA.getLocReg()) {
2020 case X86::XMM0: ShadowReg = X86::RCX; break;
2021 case X86::XMM1: ShadowReg = X86::RDX; break;
2022 case X86::XMM2: ShadowReg = X86::R8; break;
2023 case X86::XMM3: ShadowReg = X86::R9; break;
2024 }
2025 if (ShadowReg)
2026 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2027 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002028 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002029 assert(VA.isMemLoc());
2030 if (StackPtr.getNode() == 0)
2031 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2032 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2033 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002034 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002035 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002036
Evan Cheng32fe1032006-05-25 00:59:30 +00002037 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002039 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002040
Evan Cheng347d5f72006-04-28 21:29:37 +00002041 // Build a sequence of copy-to-reg nodes chained together with token chain
2042 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002043 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002044 // Tail call byval lowering might overwrite argument registers so in case of
2045 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002046 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002047 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002048 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002049 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002050 InFlag = Chain.getValue(1);
2051 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002052
Chris Lattner88e1fd52009-07-09 04:24:46 +00002053 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002054 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2055 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002057 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2058 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002059 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002060 InFlag);
2061 InFlag = Chain.getValue(1);
2062 } else {
2063 // If we are tail calling and generating PIC/GOT style code load the
2064 // address of the callee into ECX. The value in ecx is used as target of
2065 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2066 // for tail calls on PIC/GOT architectures. Normally we would just put the
2067 // address of GOT into ebx and then call target@PLT. But for tail calls
2068 // ebx would be restored (since ebx is callee saved) before jumping to the
2069 // target@PLT.
2070
2071 // Note: The actual moving to ECX is done further down.
2072 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2073 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2074 !G->getGlobal()->hasProtectedVisibility())
2075 Callee = LowerGlobalAddress(Callee, DAG);
2076 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002077 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002078 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002079 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002080
Nate Begemanc8ea6732010-07-21 20:49:52 +00002081 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002082 // From AMD64 ABI document:
2083 // For calls that may call functions that use varargs or stdargs
2084 // (prototype-less calls or calls to functions containing ellipsis (...) in
2085 // the declaration) %al is used as hidden argument to specify the number
2086 // of SSE registers used. The contents of %al do not need to match exactly
2087 // the number of registers, but must be an ubound on the number of SSE
2088 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002089
Gordon Henriksen86737662008-01-05 16:56:59 +00002090 // Count the number of XMM registers allocated.
2091 static const unsigned XMMArgRegs[] = {
2092 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2093 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2094 };
2095 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002096 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002097 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Dale Johannesendd64c412009-02-04 00:33:20 +00002099 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002101 InFlag = Chain.getValue(1);
2102 }
2103
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002104
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002105 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 if (isTailCall) {
2107 // Force all the incoming stack arguments to be loaded from the stack
2108 // before any new outgoing arguments are stored to the stack, because the
2109 // outgoing stack slots may alias the incoming argument stack slots, and
2110 // the alias isn't otherwise explicit. This is slightly more conservative
2111 // than necessary, because it means that each store effectively depends
2112 // on every argument instead of just those arguments it would clobber.
2113 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2114
Dan Gohman475871a2008-07-27 21:46:04 +00002115 SmallVector<SDValue, 8> MemOpChains2;
2116 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002118 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002119 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002120 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002121 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2122 CCValAssign &VA = ArgLocs[i];
2123 if (VA.isRegLoc())
2124 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002125 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002126 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002128 // Create frame index.
2129 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002130 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002131 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002132 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002133
Duncan Sands276dcbd2008-03-21 09:14:45 +00002134 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002135 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002136 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002137 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002138 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002139 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002140 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002141
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2143 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002144 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002146 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002147 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002149 PseudoSourceValue::getFixedStack(FI), 0,
2150 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002151 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002152 }
2153 }
2154
2155 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002157 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002158
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002159 // Copy arguments to their registers.
2160 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002161 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002162 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002163 InFlag = Chain.getValue(1);
2164 }
Dan Gohman475871a2008-07-27 21:46:04 +00002165 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002166
Gordon Henriksen86737662008-01-05 16:56:59 +00002167 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002168 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002169 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 }
2171
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002172 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2173 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2174 // In the 64-bit large code model, we have to make all calls
2175 // through a register, since the call instruction's 32-bit
2176 // pc-relative offset may not be large enough to hold the whole
2177 // address.
2178 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002179 // If the callee is a GlobalAddress node (quite common, every direct call
2180 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2181 // it.
2182
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002183 // We should use extra load for direct calls to dllimported functions in
2184 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002185 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002186 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002187 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002188
Chris Lattner48a7d022009-07-09 05:02:21 +00002189 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2190 // external symbols most go through the PLT in PIC mode. If the symbol
2191 // has hidden or protected visibility, or if it is static or local, then
2192 // we don't need to use the PLT - we can directly call it.
2193 if (Subtarget->isTargetELF() &&
2194 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002195 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002196 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002197 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002198 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2199 Subtarget->getDarwinVers() < 9) {
2200 // PC-relative references to external symbols should go through $stub,
2201 // unless we're building with the leopard linker or later, which
2202 // automatically synthesizes these stubs.
2203 OpFlags = X86II::MO_DARWIN_STUB;
2204 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002205
Devang Patel0d881da2010-07-06 22:08:15 +00002206 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002207 G->getOffset(), OpFlags);
2208 }
Bill Wendling056292f2008-09-16 21:48:12 +00002209 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002210 unsigned char OpFlags = 0;
2211
2212 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2213 // symbols should go through the PLT.
2214 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002215 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002216 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002217 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002218 Subtarget->getDarwinVers() < 9) {
2219 // PC-relative references to external symbols should go through $stub,
2220 // unless we're building with the leopard linker or later, which
2221 // automatically synthesizes these stubs.
2222 OpFlags = X86II::MO_DARWIN_STUB;
2223 }
Eric Christopherfd179292009-08-27 18:07:15 +00002224
Chris Lattner48a7d022009-07-09 05:02:21 +00002225 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2226 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002227 }
2228
Chris Lattnerd96d0722007-02-25 06:40:16 +00002229 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002230 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002232
Evan Chengf22f9b32010-02-06 03:28:46 +00002233 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002234 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2235 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002236 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002238
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002239 Ops.push_back(Chain);
2240 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002241
Dan Gohman98ca4f22009-08-05 01:29:28 +00002242 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002244
Gordon Henriksen86737662008-01-05 16:56:59 +00002245 // Add argument registers to the end of the list so that they are known live
2246 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002247 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2248 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2249 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Evan Cheng586ccac2008-03-18 23:36:35 +00002251 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002252 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002253 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2254
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002255 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2256 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002257 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002258
Gabor Greifba36cb52008-08-28 21:40:38 +00002259 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002260 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002261
Dan Gohman98ca4f22009-08-05 01:29:28 +00002262 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002263 // We used to do:
2264 //// If this is the first return lowered for this function, add the regs
2265 //// to the liveout set for the function.
2266 // This isn't right, although it's probably harmless on x86; liveouts
2267 // should be computed from returns not tail calls. Consider a void
2268 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002269 return DAG.getNode(X86ISD::TC_RETURN, dl,
2270 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002271 }
2272
Dale Johannesenace16102009-02-03 19:33:06 +00002273 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002274 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002275
Chris Lattner2d297092006-05-23 18:50:38 +00002276 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002277 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002278 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002279 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002280 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002281 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002282 // pops the hidden struct pointer, so we have to push it back.
2283 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002284 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002285 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002286 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002287
Gordon Henriksenae636f82008-01-03 16:47:34 +00002288 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002289 if (!IsSibcall) {
2290 Chain = DAG.getCALLSEQ_END(Chain,
2291 DAG.getIntPtrConstant(NumBytes, true),
2292 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2293 true),
2294 InFlag);
2295 InFlag = Chain.getValue(1);
2296 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002297
Chris Lattner3085e152007-02-25 08:59:22 +00002298 // Handle result values, copying them out of physregs into vregs that we
2299 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2301 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002302}
2303
Evan Cheng25ab6902006-09-08 06:48:29 +00002304
2305//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002306// Fast Calling Convention (tail call) implementation
2307//===----------------------------------------------------------------------===//
2308
2309// Like std call, callee cleans arguments, convention except that ECX is
2310// reserved for storing the tail called function address. Only 2 registers are
2311// free for argument passing (inreg). Tail call optimization is performed
2312// provided:
2313// * tailcallopt is enabled
2314// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002315// On X86_64 architecture with GOT-style position independent code only local
2316// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002317// To keep the stack aligned according to platform abi the function
2318// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2319// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002320// If a tail called function callee has more arguments than the caller the
2321// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002322// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002323// original REtADDR, but before the saved framepointer or the spilled registers
2324// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2325// stack layout:
2326// arg1
2327// arg2
2328// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002329// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002330// move area ]
2331// (possible EBP)
2332// ESI
2333// EDI
2334// local1 ..
2335
2336/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2337/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002338unsigned
2339X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2340 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002341 MachineFunction &MF = DAG.getMachineFunction();
2342 const TargetMachine &TM = MF.getTarget();
2343 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2344 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002345 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002346 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002347 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002348 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2349 // Number smaller than 12 so just add the difference.
2350 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2351 } else {
2352 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002353 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002354 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002355 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002356 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002357}
2358
Evan Cheng5f941932010-02-05 02:21:12 +00002359/// MatchingStackOffset - Return true if the given stack call argument is
2360/// already available in the same position (relatively) of the caller's
2361/// incoming argument stack.
2362static
2363bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2364 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2365 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002366 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2367 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002368 if (Arg.getOpcode() == ISD::CopyFromReg) {
2369 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2370 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2371 return false;
2372 MachineInstr *Def = MRI->getVRegDef(VR);
2373 if (!Def)
2374 return false;
2375 if (!Flags.isByVal()) {
2376 if (!TII->isLoadFromStackSlot(Def, FI))
2377 return false;
2378 } else {
2379 unsigned Opcode = Def->getOpcode();
2380 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2381 Def->getOperand(1).isFI()) {
2382 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002383 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002384 } else
2385 return false;
2386 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002387 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2388 if (Flags.isByVal())
2389 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002390 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002391 // define @foo(%struct.X* %A) {
2392 // tail call @bar(%struct.X* byval %A)
2393 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002394 return false;
2395 SDValue Ptr = Ld->getBasePtr();
2396 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2397 if (!FINode)
2398 return false;
2399 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002400 } else
2401 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002402
Evan Cheng4cae1332010-03-05 08:38:04 +00002403 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002404 if (!MFI->isFixedObjectIndex(FI))
2405 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002406 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002407}
2408
Dan Gohman98ca4f22009-08-05 01:29:28 +00002409/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2410/// for tail call optimization. Targets which want to do tail call
2411/// optimization should implement this function.
2412bool
2413X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002414 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002415 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002416 bool isCalleeStructRet,
2417 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002418 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002419 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002420 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002421 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002422 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002423 CalleeCC != CallingConv::C)
2424 return false;
2425
Evan Cheng7096ae42010-01-29 06:45:59 +00002426 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002427 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002428 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002429 CallingConv::ID CallerCC = CallerF->getCallingConv();
2430 bool CCMatch = CallerCC == CalleeCC;
2431
Dan Gohman1797ed52010-02-08 20:27:50 +00002432 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002433 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002434 return true;
2435 return false;
2436 }
2437
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002438 // Look for obvious safe cases to perform tail call optimization that do not
2439 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002440
Evan Cheng2c12cb42010-03-26 16:26:03 +00002441 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2442 // emit a special epilogue.
2443 if (RegInfo->needsStackRealignment(MF))
2444 return false;
2445
Eric Christopher90eb4022010-07-22 00:26:08 +00002446 // Do not sibcall optimize vararg calls unless the call site is not passing
2447 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002448 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002449 return false;
2450
Evan Chenga375d472010-03-15 18:54:48 +00002451 // Also avoid sibcall optimization if either caller or callee uses struct
2452 // return semantics.
2453 if (isCalleeStructRet || isCallerStructRet)
2454 return false;
2455
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002456 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2457 // Therefore if it's not used by the call it is not safe to optimize this into
2458 // a sibcall.
2459 bool Unused = false;
2460 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2461 if (!Ins[i].Used) {
2462 Unused = true;
2463 break;
2464 }
2465 }
2466 if (Unused) {
2467 SmallVector<CCValAssign, 16> RVLocs;
2468 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2469 RVLocs, *DAG.getContext());
2470 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002471 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002472 CCValAssign &VA = RVLocs[i];
2473 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2474 return false;
2475 }
2476 }
2477
Evan Cheng13617962010-04-30 01:12:32 +00002478 // If the calling conventions do not match, then we'd better make sure the
2479 // results are returned in the same way as what the caller expects.
2480 if (!CCMatch) {
2481 SmallVector<CCValAssign, 16> RVLocs1;
2482 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2483 RVLocs1, *DAG.getContext());
2484 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2485
2486 SmallVector<CCValAssign, 16> RVLocs2;
2487 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2488 RVLocs2, *DAG.getContext());
2489 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2490
2491 if (RVLocs1.size() != RVLocs2.size())
2492 return false;
2493 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2494 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2495 return false;
2496 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2497 return false;
2498 if (RVLocs1[i].isRegLoc()) {
2499 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2500 return false;
2501 } else {
2502 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2503 return false;
2504 }
2505 }
2506 }
2507
Evan Chenga6bff982010-01-30 01:22:00 +00002508 // If the callee takes no arguments then go on to check the results of the
2509 // call.
2510 if (!Outs.empty()) {
2511 // Check if stack adjustment is needed. For now, do not do this if any
2512 // argument is passed on the stack.
2513 SmallVector<CCValAssign, 16> ArgLocs;
2514 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2515 ArgLocs, *DAG.getContext());
2516 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002517 if (CCInfo.getNextStackOffset()) {
2518 MachineFunction &MF = DAG.getMachineFunction();
2519 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2520 return false;
2521 if (Subtarget->isTargetWin64())
2522 // Win64 ABI has additional complications.
2523 return false;
2524
2525 // Check if the arguments are already laid out in the right way as
2526 // the caller's fixed stack objects.
2527 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002528 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2529 const X86InstrInfo *TII =
2530 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002531 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2532 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002533 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002534 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002535 if (VA.getLocInfo() == CCValAssign::Indirect)
2536 return false;
2537 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002538 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2539 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002540 return false;
2541 }
2542 }
2543 }
Evan Cheng9c044672010-05-29 01:35:22 +00002544
2545 // If the tailcall address may be in a register, then make sure it's
2546 // possible to register allocate for it. In 32-bit, the call address can
2547 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002548 // callee-saved registers are restored. These happen to be the same
2549 // registers used to pass 'inreg' arguments so watch out for those.
2550 if (!Subtarget->is64Bit() &&
2551 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002552 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002553 unsigned NumInRegs = 0;
2554 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2555 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002556 if (!VA.isRegLoc())
2557 continue;
2558 unsigned Reg = VA.getLocReg();
2559 switch (Reg) {
2560 default: break;
2561 case X86::EAX: case X86::EDX: case X86::ECX:
2562 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002563 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002564 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002565 }
2566 }
2567 }
Evan Chenga6bff982010-01-30 01:22:00 +00002568 }
Evan Chengb1712452010-01-27 06:25:16 +00002569
Evan Cheng86809cc2010-02-03 03:28:02 +00002570 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002571}
2572
Dan Gohman3df24e62008-09-03 23:12:08 +00002573FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002574X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2575 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002576}
2577
2578
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002579//===----------------------------------------------------------------------===//
2580// Other Lowering Hooks
2581//===----------------------------------------------------------------------===//
2582
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002583static bool MayFoldLoad(SDValue Op) {
2584 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2585}
2586
2587static bool MayFoldIntoStore(SDValue Op) {
2588 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2589}
2590
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002591static bool isTargetShuffle(unsigned Opcode) {
2592 switch(Opcode) {
2593 default: return false;
2594 case X86ISD::PSHUFD:
2595 case X86ISD::PSHUFHW:
2596 case X86ISD::PSHUFLW:
2597 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002598 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002599 case X86ISD::SHUFPS:
2600 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002601 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002602 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002603 case X86ISD::MOVLPS:
2604 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002605 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002606 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002607 case X86ISD::MOVSS:
2608 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002609 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002610 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002611 case X86ISD::PUNPCKLWD:
2612 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002613 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002614 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002615 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002616 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002617 case X86ISD::PUNPCKHWD:
2618 case X86ISD::PUNPCKHBW:
2619 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002620 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002621 return true;
2622 }
2623 return false;
2624}
2625
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002626static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002627 SDValue V1, SelectionDAG &DAG) {
2628 switch(Opc) {
2629 default: llvm_unreachable("Unknown x86 shuffle node");
2630 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002631 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002632 return DAG.getNode(Opc, dl, VT, V1);
2633 }
2634
2635 return SDValue();
2636}
2637
2638static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002639 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002640 switch(Opc) {
2641 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002642 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002643 case X86ISD::PSHUFHW:
2644 case X86ISD::PSHUFLW:
2645 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2646 }
2647
2648 return SDValue();
2649}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002650
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002651static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2652 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2653 switch(Opc) {
2654 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002655 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002656 case X86ISD::SHUFPD:
2657 case X86ISD::SHUFPS:
2658 return DAG.getNode(Opc, dl, VT, V1, V2,
2659 DAG.getConstant(TargetMask, MVT::i8));
2660 }
2661 return SDValue();
2662}
2663
2664static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2665 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2666 switch(Opc) {
2667 default: llvm_unreachable("Unknown x86 shuffle node");
2668 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002669 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002670 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002671 case X86ISD::MOVLPS:
2672 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002673 case X86ISD::MOVSS:
2674 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002675 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002676 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002677 case X86ISD::PUNPCKLWD:
2678 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002679 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002680 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002681 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002682 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002683 case X86ISD::PUNPCKHWD:
2684 case X86ISD::PUNPCKHBW:
2685 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002686 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002687 return DAG.getNode(Opc, dl, VT, V1, V2);
2688 }
2689 return SDValue();
2690}
2691
Dan Gohmand858e902010-04-17 15:26:15 +00002692SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002693 MachineFunction &MF = DAG.getMachineFunction();
2694 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2695 int ReturnAddrIndex = FuncInfo->getRAIndex();
2696
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002697 if (ReturnAddrIndex == 0) {
2698 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002699 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002700 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002701 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002702 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002703 }
2704
Evan Cheng25ab6902006-09-08 06:48:29 +00002705 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002706}
2707
2708
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002709bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2710 bool hasSymbolicDisplacement) {
2711 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002712 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002713 return false;
2714
2715 // If we don't have a symbolic displacement - we don't have any extra
2716 // restrictions.
2717 if (!hasSymbolicDisplacement)
2718 return true;
2719
2720 // FIXME: Some tweaks might be needed for medium code model.
2721 if (M != CodeModel::Small && M != CodeModel::Kernel)
2722 return false;
2723
2724 // For small code model we assume that latest object is 16MB before end of 31
2725 // bits boundary. We may also accept pretty large negative constants knowing
2726 // that all objects are in the positive half of address space.
2727 if (M == CodeModel::Small && Offset < 16*1024*1024)
2728 return true;
2729
2730 // For kernel code model we know that all object resist in the negative half
2731 // of 32bits address space. We may not accept negative offsets, since they may
2732 // be just off and we may accept pretty large positive ones.
2733 if (M == CodeModel::Kernel && Offset > 0)
2734 return true;
2735
2736 return false;
2737}
2738
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002739/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2740/// specific condition code, returning the condition code and the LHS/RHS of the
2741/// comparison to make.
2742static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2743 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002744 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002745 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2746 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2747 // X > -1 -> X == 0, jump !sign.
2748 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002749 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002750 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2751 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002752 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002753 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002754 // X < 1 -> X <= 0
2755 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002756 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002757 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002758 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002759
Evan Chengd9558e02006-01-06 00:43:03 +00002760 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002761 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002762 case ISD::SETEQ: return X86::COND_E;
2763 case ISD::SETGT: return X86::COND_G;
2764 case ISD::SETGE: return X86::COND_GE;
2765 case ISD::SETLT: return X86::COND_L;
2766 case ISD::SETLE: return X86::COND_LE;
2767 case ISD::SETNE: return X86::COND_NE;
2768 case ISD::SETULT: return X86::COND_B;
2769 case ISD::SETUGT: return X86::COND_A;
2770 case ISD::SETULE: return X86::COND_BE;
2771 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002772 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002773 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002774
Chris Lattner4c78e022008-12-23 23:42:27 +00002775 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002776
Chris Lattner4c78e022008-12-23 23:42:27 +00002777 // If LHS is a foldable load, but RHS is not, flip the condition.
2778 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2779 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2780 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2781 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002782 }
2783
Chris Lattner4c78e022008-12-23 23:42:27 +00002784 switch (SetCCOpcode) {
2785 default: break;
2786 case ISD::SETOLT:
2787 case ISD::SETOLE:
2788 case ISD::SETUGT:
2789 case ISD::SETUGE:
2790 std::swap(LHS, RHS);
2791 break;
2792 }
2793
2794 // On a floating point condition, the flags are set as follows:
2795 // ZF PF CF op
2796 // 0 | 0 | 0 | X > Y
2797 // 0 | 0 | 1 | X < Y
2798 // 1 | 0 | 0 | X == Y
2799 // 1 | 1 | 1 | unordered
2800 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002801 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002802 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002803 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002804 case ISD::SETOLT: // flipped
2805 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002806 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002807 case ISD::SETOLE: // flipped
2808 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002809 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002810 case ISD::SETUGT: // flipped
2811 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002812 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002813 case ISD::SETUGE: // flipped
2814 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002815 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002816 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002817 case ISD::SETNE: return X86::COND_NE;
2818 case ISD::SETUO: return X86::COND_P;
2819 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002820 case ISD::SETOEQ:
2821 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002822 }
Evan Chengd9558e02006-01-06 00:43:03 +00002823}
2824
Evan Cheng4a460802006-01-11 00:33:36 +00002825/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2826/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002827/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002828static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002829 switch (X86CC) {
2830 default:
2831 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002832 case X86::COND_B:
2833 case X86::COND_BE:
2834 case X86::COND_E:
2835 case X86::COND_P:
2836 case X86::COND_A:
2837 case X86::COND_AE:
2838 case X86::COND_NE:
2839 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002840 return true;
2841 }
2842}
2843
Evan Chengeb2f9692009-10-27 19:56:55 +00002844/// isFPImmLegal - Returns true if the target can instruction select the
2845/// specified FP immediate natively. If false, the legalizer will
2846/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002847bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002848 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2849 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2850 return true;
2851 }
2852 return false;
2853}
2854
Nate Begeman9008ca62009-04-27 18:41:29 +00002855/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2856/// the specified range (L, H].
2857static bool isUndefOrInRange(int Val, int Low, int Hi) {
2858 return (Val < 0) || (Val >= Low && Val < Hi);
2859}
2860
2861/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2862/// specified value.
2863static bool isUndefOrEqual(int Val, int CmpVal) {
2864 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002865 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002867}
2868
Nate Begeman9008ca62009-04-27 18:41:29 +00002869/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2870/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2871/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002872static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002873 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002875 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 return (Mask[0] < 2 && Mask[1] < 2);
2877 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002878}
2879
Nate Begeman9008ca62009-04-27 18:41:29 +00002880bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002881 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002882 N->getMask(M);
2883 return ::isPSHUFDMask(M, N->getValueType(0));
2884}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002885
Nate Begeman9008ca62009-04-27 18:41:29 +00002886/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2887/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002888static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002889 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002890 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002891
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 // Lower quadword copied in order or undef.
2893 for (int i = 0; i != 4; ++i)
2894 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002895 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002896
Evan Cheng506d3df2006-03-29 23:07:14 +00002897 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002898 for (int i = 4; i != 8; ++i)
2899 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002900 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002901
Evan Cheng506d3df2006-03-29 23:07:14 +00002902 return true;
2903}
2904
Nate Begeman9008ca62009-04-27 18:41:29 +00002905bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002906 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 N->getMask(M);
2908 return ::isPSHUFHWMask(M, N->getValueType(0));
2909}
Evan Cheng506d3df2006-03-29 23:07:14 +00002910
Nate Begeman9008ca62009-04-27 18:41:29 +00002911/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2912/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002913static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002914 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002915 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002916
Rafael Espindola15684b22009-04-24 12:40:33 +00002917 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002918 for (int i = 4; i != 8; ++i)
2919 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002920 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002921
Rafael Espindola15684b22009-04-24 12:40:33 +00002922 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 for (int i = 0; i != 4; ++i)
2924 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002925 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002926
Rafael Espindola15684b22009-04-24 12:40:33 +00002927 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002928}
2929
Nate Begeman9008ca62009-04-27 18:41:29 +00002930bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002931 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 N->getMask(M);
2933 return ::isPSHUFLWMask(M, N->getValueType(0));
2934}
2935
Nate Begemana09008b2009-10-19 02:17:23 +00002936/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2937/// is suitable for input to PALIGNR.
2938static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2939 bool hasSSSE3) {
2940 int i, e = VT.getVectorNumElements();
2941
2942 // Do not handle v2i64 / v2f64 shuffles with palignr.
2943 if (e < 4 || !hasSSSE3)
2944 return false;
2945
2946 for (i = 0; i != e; ++i)
2947 if (Mask[i] >= 0)
2948 break;
2949
2950 // All undef, not a palignr.
2951 if (i == e)
2952 return false;
2953
2954 // Determine if it's ok to perform a palignr with only the LHS, since we
2955 // don't have access to the actual shuffle elements to see if RHS is undef.
2956 bool Unary = Mask[i] < (int)e;
2957 bool NeedsUnary = false;
2958
2959 int s = Mask[i] - i;
2960
2961 // Check the rest of the elements to see if they are consecutive.
2962 for (++i; i != e; ++i) {
2963 int m = Mask[i];
2964 if (m < 0)
2965 continue;
2966
2967 Unary = Unary && (m < (int)e);
2968 NeedsUnary = NeedsUnary || (m < s);
2969
2970 if (NeedsUnary && !Unary)
2971 return false;
2972 if (Unary && m != ((s+i) & (e-1)))
2973 return false;
2974 if (!Unary && m != (s+i))
2975 return false;
2976 }
2977 return true;
2978}
2979
2980bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2981 SmallVector<int, 8> M;
2982 N->getMask(M);
2983 return ::isPALIGNRMask(M, N->getValueType(0), true);
2984}
2985
Evan Cheng14aed5e2006-03-24 01:18:28 +00002986/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2987/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002988static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 int NumElems = VT.getVectorNumElements();
2990 if (NumElems != 2 && NumElems != 4)
2991 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002992
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 int Half = NumElems / 2;
2994 for (int i = 0; i < Half; ++i)
2995 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002996 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 for (int i = Half; i < NumElems; ++i)
2998 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002999 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003000
Evan Cheng14aed5e2006-03-24 01:18:28 +00003001 return true;
3002}
3003
Nate Begeman9008ca62009-04-27 18:41:29 +00003004bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3005 SmallVector<int, 8> M;
3006 N->getMask(M);
3007 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003008}
3009
Evan Cheng213d2cf2007-05-17 18:45:50 +00003010/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003011/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3012/// half elements to come from vector 1 (which would equal the dest.) and
3013/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003014static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003016
3017 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003019
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 int Half = NumElems / 2;
3021 for (int i = 0; i < Half; ++i)
3022 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003023 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 for (int i = Half; i < NumElems; ++i)
3025 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003026 return false;
3027 return true;
3028}
3029
Nate Begeman9008ca62009-04-27 18:41:29 +00003030static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3031 SmallVector<int, 8> M;
3032 N->getMask(M);
3033 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003034}
3035
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003036/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3037/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003038bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3039 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003040 return false;
3041
Evan Cheng2064a2b2006-03-28 06:50:32 +00003042 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3044 isUndefOrEqual(N->getMaskElt(1), 7) &&
3045 isUndefOrEqual(N->getMaskElt(2), 2) &&
3046 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003047}
3048
Nate Begeman0b10b912009-11-07 23:17:15 +00003049/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3050/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3051/// <2, 3, 2, 3>
3052bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3053 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3054
3055 if (NumElems != 4)
3056 return false;
3057
3058 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3059 isUndefOrEqual(N->getMaskElt(1), 3) &&
3060 isUndefOrEqual(N->getMaskElt(2), 2) &&
3061 isUndefOrEqual(N->getMaskElt(3), 3);
3062}
3063
Evan Cheng5ced1d82006-04-06 23:23:56 +00003064/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3065/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003066bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3067 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003068
Evan Cheng5ced1d82006-04-06 23:23:56 +00003069 if (NumElems != 2 && NumElems != 4)
3070 return false;
3071
Evan Chengc5cdff22006-04-07 21:53:05 +00003072 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003074 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003075
Evan Chengc5cdff22006-04-07 21:53:05 +00003076 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003078 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003079
3080 return true;
3081}
3082
Nate Begeman0b10b912009-11-07 23:17:15 +00003083/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3084/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3085bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003087
Evan Cheng5ced1d82006-04-06 23:23:56 +00003088 if (NumElems != 2 && NumElems != 4)
3089 return false;
3090
Evan Chengc5cdff22006-04-07 21:53:05 +00003091 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003093 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003094
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 for (unsigned i = 0; i < NumElems/2; ++i)
3096 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003097 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003098
3099 return true;
3100}
3101
Evan Cheng0038e592006-03-28 00:39:58 +00003102/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3103/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003104static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003105 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003107 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003108 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003109
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3111 int BitI = Mask[i];
3112 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003113 if (!isUndefOrEqual(BitI, j))
3114 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003115 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003116 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003117 return false;
3118 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003119 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003120 return false;
3121 }
Evan Cheng0038e592006-03-28 00:39:58 +00003122 }
Evan Cheng0038e592006-03-28 00:39:58 +00003123 return true;
3124}
3125
Nate Begeman9008ca62009-04-27 18:41:29 +00003126bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3127 SmallVector<int, 8> M;
3128 N->getMask(M);
3129 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003130}
3131
Evan Cheng4fcb9222006-03-28 02:43:26 +00003132/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3133/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003134static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003135 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003137 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003138 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003139
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3141 int BitI = Mask[i];
3142 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003143 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003144 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003145 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003146 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003147 return false;
3148 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003149 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003150 return false;
3151 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003152 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003153 return true;
3154}
3155
Nate Begeman9008ca62009-04-27 18:41:29 +00003156bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3157 SmallVector<int, 8> M;
3158 N->getMask(M);
3159 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003160}
3161
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003162/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3163/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3164/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003165static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003167 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003168 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003169
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3171 int BitI = Mask[i];
3172 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003173 if (!isUndefOrEqual(BitI, j))
3174 return false;
3175 if (!isUndefOrEqual(BitI1, j))
3176 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003177 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003178 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003179}
3180
Nate Begeman9008ca62009-04-27 18:41:29 +00003181bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3182 SmallVector<int, 8> M;
3183 N->getMask(M);
3184 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3185}
3186
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003187/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3188/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3189/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003190static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003192 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3193 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003194
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3196 int BitI = Mask[i];
3197 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003198 if (!isUndefOrEqual(BitI, j))
3199 return false;
3200 if (!isUndefOrEqual(BitI1, j))
3201 return false;
3202 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003203 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3207 SmallVector<int, 8> M;
3208 N->getMask(M);
3209 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3210}
3211
Evan Cheng017dcc62006-04-21 01:05:10 +00003212/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3213/// specifies a shuffle of elements that is suitable for input to MOVSS,
3214/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003215static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003216 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003217 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003218
3219 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003222 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003223
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 for (int i = 1; i < NumElts; ++i)
3225 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003228 return true;
3229}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003230
Nate Begeman9008ca62009-04-27 18:41:29 +00003231bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3232 SmallVector<int, 8> M;
3233 N->getMask(M);
3234 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003235}
3236
Evan Cheng017dcc62006-04-21 01:05:10 +00003237/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3238/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003239/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003240static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 bool V2IsSplat = false, bool V2IsUndef = false) {
3242 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003243 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003244 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003245
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003247 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003248
Nate Begeman9008ca62009-04-27 18:41:29 +00003249 for (int i = 1; i < NumOps; ++i)
3250 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3251 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3252 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003253 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003254
Evan Cheng39623da2006-04-20 08:58:49 +00003255 return true;
3256}
3257
Nate Begeman9008ca62009-04-27 18:41:29 +00003258static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003259 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003260 SmallVector<int, 8> M;
3261 N->getMask(M);
3262 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003263}
3264
Evan Chengd9539472006-04-14 21:59:03 +00003265/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3266/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003267bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3268 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003269 return false;
3270
3271 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003272 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003273 int Elt = N->getMaskElt(i);
3274 if (Elt >= 0 && Elt != 1)
3275 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003276 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003277
3278 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003279 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 int Elt = N->getMaskElt(i);
3281 if (Elt >= 0 && Elt != 3)
3282 return false;
3283 if (Elt == 3)
3284 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003285 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003286 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003287 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003288 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003289}
3290
3291/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3292/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003293bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3294 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003295 return false;
3296
3297 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 for (unsigned i = 0; i < 2; ++i)
3299 if (N->getMaskElt(i) > 0)
3300 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003301
3302 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003303 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 int Elt = N->getMaskElt(i);
3305 if (Elt >= 0 && Elt != 2)
3306 return false;
3307 if (Elt == 2)
3308 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003309 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003311 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003312}
3313
Evan Cheng0b457f02008-09-25 20:50:48 +00003314/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3315/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003316bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3317 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003318
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 for (int i = 0; i < e; ++i)
3320 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003321 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 for (int i = 0; i < e; ++i)
3323 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003324 return false;
3325 return true;
3326}
3327
Evan Cheng63d33002006-03-22 08:01:21 +00003328/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003329/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003330unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3332 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3333
Evan Chengb9df0ca2006-03-22 02:53:00 +00003334 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3335 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 for (int i = 0; i < NumOperands; ++i) {
3337 int Val = SVOp->getMaskElt(NumOperands-i-1);
3338 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003339 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003340 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003341 if (i != NumOperands - 1)
3342 Mask <<= Shift;
3343 }
Evan Cheng63d33002006-03-22 08:01:21 +00003344 return Mask;
3345}
3346
Evan Cheng506d3df2006-03-29 23:07:14 +00003347/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003348/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003349unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003350 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003351 unsigned Mask = 0;
3352 // 8 nodes, but we only care about the last 4.
3353 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 int Val = SVOp->getMaskElt(i);
3355 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003356 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003357 if (i != 4)
3358 Mask <<= 2;
3359 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003360 return Mask;
3361}
3362
3363/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003364/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003365unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003367 unsigned Mask = 0;
3368 // 8 nodes, but we only care about the first 4.
3369 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 int Val = SVOp->getMaskElt(i);
3371 if (Val >= 0)
3372 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003373 if (i != 0)
3374 Mask <<= 2;
3375 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003376 return Mask;
3377}
3378
Nate Begemana09008b2009-10-19 02:17:23 +00003379/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3380/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3381unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3382 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3383 EVT VVT = N->getValueType(0);
3384 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3385 int Val = 0;
3386
3387 unsigned i, e;
3388 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3389 Val = SVOp->getMaskElt(i);
3390 if (Val >= 0)
3391 break;
3392 }
3393 return (Val - i) * EltSize;
3394}
3395
Evan Cheng37b73872009-07-30 08:33:02 +00003396/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3397/// constant +0.0.
3398bool X86::isZeroNode(SDValue Elt) {
3399 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003400 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003401 (isa<ConstantFPSDNode>(Elt) &&
3402 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3403}
3404
Nate Begeman9008ca62009-04-27 18:41:29 +00003405/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3406/// their permute mask.
3407static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3408 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003409 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003410 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003412
Nate Begeman5a5ca152009-04-29 05:20:52 +00003413 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 int idx = SVOp->getMaskElt(i);
3415 if (idx < 0)
3416 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003417 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003419 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003421 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3423 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003424}
3425
Evan Cheng779ccea2007-12-07 21:30:01 +00003426/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3427/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003428static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003429 unsigned NumElems = VT.getVectorNumElements();
3430 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 int idx = Mask[i];
3432 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003433 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003434 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003436 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003437 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003438 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003439}
3440
Evan Cheng533a0aa2006-04-19 20:35:22 +00003441/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3442/// match movhlps. The lower half elements should come from upper half of
3443/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003444/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003445static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3446 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003447 return false;
3448 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003450 return false;
3451 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003453 return false;
3454 return true;
3455}
3456
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003458/// is promoted to a vector. It also returns the LoadSDNode by reference if
3459/// required.
3460static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003461 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3462 return false;
3463 N = N->getOperand(0).getNode();
3464 if (!ISD::isNON_EXTLoad(N))
3465 return false;
3466 if (LD)
3467 *LD = cast<LoadSDNode>(N);
3468 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003469}
3470
Evan Cheng533a0aa2006-04-19 20:35:22 +00003471/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3472/// match movlp{s|d}. The lower half elements should come from lower half of
3473/// V1 (and in order), and the upper half elements should come from the upper
3474/// half of V2 (and in order). And since V1 will become the source of the
3475/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003476static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3477 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003478 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003479 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003480 // Is V2 is a vector load, don't do this transformation. We will try to use
3481 // load folding shufps op.
3482 if (ISD::isNON_EXTLoad(V2))
3483 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003484
Nate Begeman5a5ca152009-04-29 05:20:52 +00003485 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003486
Evan Cheng533a0aa2006-04-19 20:35:22 +00003487 if (NumElems != 2 && NumElems != 4)
3488 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003489 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003490 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003491 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003492 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003493 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003494 return false;
3495 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003496}
3497
Evan Cheng39623da2006-04-20 08:58:49 +00003498/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3499/// all the same.
3500static bool isSplatVector(SDNode *N) {
3501 if (N->getOpcode() != ISD::BUILD_VECTOR)
3502 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003503
Dan Gohman475871a2008-07-27 21:46:04 +00003504 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003505 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3506 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003507 return false;
3508 return true;
3509}
3510
Evan Cheng213d2cf2007-05-17 18:45:50 +00003511/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003512/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003513/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003514static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003515 SDValue V1 = N->getOperand(0);
3516 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003517 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3518 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003519 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003520 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003521 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003522 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3523 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003524 if (Opc != ISD::BUILD_VECTOR ||
3525 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003526 return false;
3527 } else if (Idx >= 0) {
3528 unsigned Opc = V1.getOpcode();
3529 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3530 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003531 if (Opc != ISD::BUILD_VECTOR ||
3532 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003533 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003534 }
3535 }
3536 return true;
3537}
3538
3539/// getZeroVector - Returns a vector of specified type with all zero elements.
3540///
Owen Andersone50ed302009-08-10 22:56:29 +00003541static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003542 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003543 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003544
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003545 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3546 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003547 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003548 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3550 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003551 } else if (VT.getSizeInBits() == 128) {
3552 if (HasSSE2) { // SSE2
3553 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3554 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3555 } else { // SSE1
3556 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3557 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3558 }
3559 } else if (VT.getSizeInBits() == 256) { // AVX
3560 // 256-bit logic and arithmetic instructions in AVX are
3561 // all floating-point, no support for integer ops. Default
3562 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003564 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3565 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003566 }
Dale Johannesenace16102009-02-03 19:33:06 +00003567 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003568}
3569
Chris Lattner8a594482007-11-25 00:24:49 +00003570/// getOnesVector - Returns a vector of specified type with all bits set.
3571///
Owen Andersone50ed302009-08-10 22:56:29 +00003572static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003573 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003574
Chris Lattner8a594482007-11-25 00:24:49 +00003575 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3576 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003578 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003579 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003581 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003583 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003584}
3585
3586
Evan Cheng39623da2006-04-20 08:58:49 +00003587/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3588/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003589static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003590 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003591 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003592
Evan Cheng39623da2006-04-20 08:58:49 +00003593 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 SmallVector<int, 8> MaskVec;
3595 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003596
Nate Begeman5a5ca152009-04-29 05:20:52 +00003597 for (unsigned i = 0; i != NumElems; ++i) {
3598 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003599 MaskVec[i] = NumElems;
3600 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003601 }
Evan Cheng39623da2006-04-20 08:58:49 +00003602 }
Evan Cheng39623da2006-04-20 08:58:49 +00003603 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3605 SVOp->getOperand(1), &MaskVec[0]);
3606 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003607}
3608
Evan Cheng017dcc62006-04-21 01:05:10 +00003609/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3610/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003611static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 SDValue V2) {
3613 unsigned NumElems = VT.getVectorNumElements();
3614 SmallVector<int, 8> Mask;
3615 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003616 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 Mask.push_back(i);
3618 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003619}
3620
Nate Begeman9008ca62009-04-27 18:41:29 +00003621/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003622static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003623 SDValue V2) {
3624 unsigned NumElems = VT.getVectorNumElements();
3625 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003626 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 Mask.push_back(i);
3628 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003629 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003631}
3632
Nate Begeman9008ca62009-04-27 18:41:29 +00003633/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003634static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003635 SDValue V2) {
3636 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003637 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003638 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003639 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 Mask.push_back(i + Half);
3641 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003642 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003643 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003644}
3645
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003646/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3647static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 if (SV->getValueType(0).getVectorNumElements() <= 4)
3649 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003650
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003652 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003653 DebugLoc dl = SV->getDebugLoc();
3654 SDValue V1 = SV->getOperand(0);
3655 int NumElems = VT.getVectorNumElements();
3656 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003657
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 // unpack elements to the correct location
3659 while (NumElems > 4) {
3660 if (EltNo < NumElems/2) {
3661 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3662 } else {
3663 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3664 EltNo -= NumElems/2;
3665 }
3666 NumElems >>= 1;
3667 }
Eric Christopherfd179292009-08-27 18:07:15 +00003668
Nate Begeman9008ca62009-04-27 18:41:29 +00003669 // Perform the splat.
3670 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003671 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003672 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3673 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003674}
3675
Evan Chengba05f722006-04-21 23:03:30 +00003676/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003677/// vector of zero or undef vector. This produces a shuffle where the low
3678/// element of V2 is swizzled into the zero/undef vector, landing at element
3679/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003680static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003681 bool isZero, bool HasSSE2,
3682 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003683 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003684 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003685 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3686 unsigned NumElems = VT.getVectorNumElements();
3687 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003688 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003689 // If this is the insertion idx, put the low elt of V2 here.
3690 MaskVec.push_back(i == Idx ? NumElems : i);
3691 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003692}
3693
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003694/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3695/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003696SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3697 unsigned Depth) {
3698 if (Depth == 6)
3699 return SDValue(); // Limit search depth.
3700
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003701 SDValue V = SDValue(N, 0);
3702 EVT VT = V.getValueType();
3703 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003704
3705 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3706 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3707 Index = SV->getMaskElt(Index);
3708
3709 if (Index < 0)
3710 return DAG.getUNDEF(VT.getVectorElementType());
3711
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003712 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003713 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003714 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003715 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003716
3717 // Recurse into target specific vector shuffles to find scalars.
3718 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003719 int NumElems = VT.getVectorNumElements();
3720 SmallVector<unsigned, 16> ShuffleMask;
3721 SDValue ImmN;
3722
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003723 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003724 case X86ISD::SHUFPS:
3725 case X86ISD::SHUFPD:
3726 ImmN = N->getOperand(N->getNumOperands()-1);
3727 DecodeSHUFPSMask(NumElems,
3728 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3729 ShuffleMask);
3730 break;
3731 case X86ISD::PUNPCKHBW:
3732 case X86ISD::PUNPCKHWD:
3733 case X86ISD::PUNPCKHDQ:
3734 case X86ISD::PUNPCKHQDQ:
3735 DecodePUNPCKHMask(NumElems, ShuffleMask);
3736 break;
3737 case X86ISD::UNPCKHPS:
3738 case X86ISD::UNPCKHPD:
3739 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3740 break;
3741 case X86ISD::PUNPCKLBW:
3742 case X86ISD::PUNPCKLWD:
3743 case X86ISD::PUNPCKLDQ:
3744 case X86ISD::PUNPCKLQDQ:
3745 DecodePUNPCKLMask(NumElems, ShuffleMask);
3746 break;
3747 case X86ISD::UNPCKLPS:
3748 case X86ISD::UNPCKLPD:
3749 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3750 break;
3751 case X86ISD::MOVHLPS:
3752 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3753 break;
3754 case X86ISD::MOVLHPS:
3755 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3756 break;
3757 case X86ISD::PSHUFD:
3758 ImmN = N->getOperand(N->getNumOperands()-1);
3759 DecodePSHUFMask(NumElems,
3760 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3761 ShuffleMask);
3762 break;
3763 case X86ISD::PSHUFHW:
3764 ImmN = N->getOperand(N->getNumOperands()-1);
3765 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3766 ShuffleMask);
3767 break;
3768 case X86ISD::PSHUFLW:
3769 ImmN = N->getOperand(N->getNumOperands()-1);
3770 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3771 ShuffleMask);
3772 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003773 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003774 case X86ISD::MOVSD: {
3775 // The index 0 always comes from the first element of the second source,
3776 // this is why MOVSS and MOVSD are used in the first place. The other
3777 // elements come from the other positions of the first source vector.
3778 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003779 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3780 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003781 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003782 default:
3783 assert("not implemented for target shuffle node");
3784 return SDValue();
3785 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003786
3787 Index = ShuffleMask[Index];
3788 if (Index < 0)
3789 return DAG.getUNDEF(VT.getVectorElementType());
3790
3791 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3792 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3793 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003794 }
3795
3796 // Actual nodes that may contain scalar elements
3797 if (Opcode == ISD::BIT_CONVERT) {
3798 V = V.getOperand(0);
3799 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003800 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003801
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003802 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003803 return SDValue();
3804 }
3805
3806 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3807 return (Index == 0) ? V.getOperand(0)
3808 : DAG.getUNDEF(VT.getVectorElementType());
3809
3810 if (V.getOpcode() == ISD::BUILD_VECTOR)
3811 return V.getOperand(Index);
3812
3813 return SDValue();
3814}
3815
3816/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3817/// shuffle operation which come from a consecutively from a zero. The
3818/// search can start in two diferent directions, from left or right.
3819static
3820unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3821 bool ZerosFromLeft, SelectionDAG &DAG) {
3822 int i = 0;
3823
3824 while (i < NumElems) {
3825 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003826 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003827 if (!(Elt.getNode() &&
3828 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3829 break;
3830 ++i;
3831 }
3832
3833 return i;
3834}
3835
3836/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3837/// MaskE correspond consecutively to elements from one of the vector operands,
3838/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3839static
3840bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3841 int OpIdx, int NumElems, unsigned &OpNum) {
3842 bool SeenV1 = false;
3843 bool SeenV2 = false;
3844
3845 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3846 int Idx = SVOp->getMaskElt(i);
3847 // Ignore undef indicies
3848 if (Idx < 0)
3849 continue;
3850
3851 if (Idx < NumElems)
3852 SeenV1 = true;
3853 else
3854 SeenV2 = true;
3855
3856 // Only accept consecutive elements from the same vector
3857 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3858 return false;
3859 }
3860
3861 OpNum = SeenV1 ? 0 : 1;
3862 return true;
3863}
3864
3865/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3866/// logical left shift of a vector.
3867static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3868 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3869 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3870 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3871 false /* check zeros from right */, DAG);
3872 unsigned OpSrc;
3873
3874 if (!NumZeros)
3875 return false;
3876
3877 // Considering the elements in the mask that are not consecutive zeros,
3878 // check if they consecutively come from only one of the source vectors.
3879 //
3880 // V1 = {X, A, B, C} 0
3881 // \ \ \ /
3882 // vector_shuffle V1, V2 <1, 2, 3, X>
3883 //
3884 if (!isShuffleMaskConsecutive(SVOp,
3885 0, // Mask Start Index
3886 NumElems-NumZeros-1, // Mask End Index
3887 NumZeros, // Where to start looking in the src vector
3888 NumElems, // Number of elements in vector
3889 OpSrc)) // Which source operand ?
3890 return false;
3891
3892 isLeft = false;
3893 ShAmt = NumZeros;
3894 ShVal = SVOp->getOperand(OpSrc);
3895 return true;
3896}
3897
3898/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3899/// logical left shift of a vector.
3900static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3901 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3902 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3903 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3904 true /* check zeros from left */, DAG);
3905 unsigned OpSrc;
3906
3907 if (!NumZeros)
3908 return false;
3909
3910 // Considering the elements in the mask that are not consecutive zeros,
3911 // check if they consecutively come from only one of the source vectors.
3912 //
3913 // 0 { A, B, X, X } = V2
3914 // / \ / /
3915 // vector_shuffle V1, V2 <X, X, 4, 5>
3916 //
3917 if (!isShuffleMaskConsecutive(SVOp,
3918 NumZeros, // Mask Start Index
3919 NumElems-1, // Mask End Index
3920 0, // Where to start looking in the src vector
3921 NumElems, // Number of elements in vector
3922 OpSrc)) // Which source operand ?
3923 return false;
3924
3925 isLeft = true;
3926 ShAmt = NumZeros;
3927 ShVal = SVOp->getOperand(OpSrc);
3928 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003929}
3930
3931/// isVectorShift - Returns true if the shuffle can be implemented as a
3932/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003933static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003934 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003935 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3936 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3937 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003938
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003939 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003940}
3941
Evan Chengc78d3b42006-04-24 18:01:45 +00003942/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3943///
Dan Gohman475871a2008-07-27 21:46:04 +00003944static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003945 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003946 SelectionDAG &DAG,
3947 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003948 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003949 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003950
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003951 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003952 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003953 bool First = true;
3954 for (unsigned i = 0; i < 16; ++i) {
3955 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3956 if (ThisIsNonZero && First) {
3957 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003959 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003961 First = false;
3962 }
3963
3964 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003965 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003966 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3967 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003968 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003970 }
3971 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3973 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3974 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003975 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003977 } else
3978 ThisElt = LastElt;
3979
Gabor Greifba36cb52008-08-28 21:40:38 +00003980 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003982 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003983 }
3984 }
3985
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003987}
3988
Bill Wendlinga348c562007-03-22 18:42:45 +00003989/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003990///
Dan Gohman475871a2008-07-27 21:46:04 +00003991static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003992 unsigned NumNonZero, unsigned NumZero,
3993 SelectionDAG &DAG,
3994 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003995 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003996 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003997
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003998 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003999 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004000 bool First = true;
4001 for (unsigned i = 0; i < 8; ++i) {
4002 bool isNonZero = (NonZeros & (1 << i)) != 0;
4003 if (isNonZero) {
4004 if (First) {
4005 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004007 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004009 First = false;
4010 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004011 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004013 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004014 }
4015 }
4016
4017 return V;
4018}
4019
Evan Chengf26ffe92008-05-29 08:22:04 +00004020/// getVShift - Return a vector logical shift node.
4021///
Owen Andersone50ed302009-08-10 22:56:29 +00004022static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 unsigned NumBits, SelectionDAG &DAG,
4024 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004025 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004027 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00004028 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
4029 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4030 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00004031 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00004032}
4033
Dan Gohman475871a2008-07-27 21:46:04 +00004034SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004035X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004036 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00004037
4038 // Check if the scalar load can be widened into a vector load. And if
4039 // the address is "base + cst" see if the cst can be "absorbed" into
4040 // the shuffle mask.
4041 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4042 SDValue Ptr = LD->getBasePtr();
4043 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4044 return SDValue();
4045 EVT PVT = LD->getValueType(0);
4046 if (PVT != MVT::i32 && PVT != MVT::f32)
4047 return SDValue();
4048
4049 int FI = -1;
4050 int64_t Offset = 0;
4051 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4052 FI = FINode->getIndex();
4053 Offset = 0;
4054 } else if (Ptr.getOpcode() == ISD::ADD &&
4055 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4056 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4057 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4058 Offset = Ptr.getConstantOperandVal(1);
4059 Ptr = Ptr.getOperand(0);
4060 } else {
4061 return SDValue();
4062 }
4063
4064 SDValue Chain = LD->getChain();
4065 // Make sure the stack object alignment is at least 16.
4066 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4067 if (DAG.InferPtrAlignment(Ptr) < 16) {
4068 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004069 // Can't change the alignment. FIXME: It's possible to compute
4070 // the exact stack offset and reference FI + adjust offset instead.
4071 // If someone *really* cares about this. That's the way to implement it.
4072 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004073 } else {
4074 MFI->setObjectAlignment(FI, 16);
4075 }
4076 }
4077
4078 // (Offset % 16) must be multiple of 4. Then address is then
4079 // Ptr + (Offset & ~15).
4080 if (Offset < 0)
4081 return SDValue();
4082 if ((Offset % 16) & 3)
4083 return SDValue();
4084 int64_t StartOffset = Offset & ~15;
4085 if (StartOffset)
4086 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4087 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4088
4089 int EltNo = (Offset - StartOffset) >> 2;
4090 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4091 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00004092 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
4093 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004094 // Canonicalize it to a v4i32 shuffle.
4095 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4096 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4097 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
4098 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
4099 }
4100
4101 return SDValue();
4102}
4103
Nate Begeman1449f292010-03-24 22:19:06 +00004104/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4105/// vector of type 'VT', see if the elements can be replaced by a single large
4106/// load which has the same value as a build_vector whose operands are 'elts'.
4107///
4108/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
4109///
4110/// FIXME: we'd also like to handle the case where the last elements are zero
4111/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4112/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004113static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
4114 DebugLoc &dl, SelectionDAG &DAG) {
4115 EVT EltVT = VT.getVectorElementType();
4116 unsigned NumElems = Elts.size();
4117
Nate Begemanfdea31a2010-03-24 20:49:50 +00004118 LoadSDNode *LDBase = NULL;
4119 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00004120
4121 // For each element in the initializer, see if we've found a load or an undef.
4122 // If we don't find an initial load element, or later load elements are
4123 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004124 for (unsigned i = 0; i < NumElems; ++i) {
4125 SDValue Elt = Elts[i];
4126
4127 if (!Elt.getNode() ||
4128 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4129 return SDValue();
4130 if (!LDBase) {
4131 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4132 return SDValue();
4133 LDBase = cast<LoadSDNode>(Elt.getNode());
4134 LastLoadedElt = i;
4135 continue;
4136 }
4137 if (Elt.getOpcode() == ISD::UNDEF)
4138 continue;
4139
4140 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4141 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4142 return SDValue();
4143 LastLoadedElt = i;
4144 }
Nate Begeman1449f292010-03-24 22:19:06 +00004145
4146 // If we have found an entire vector of loads and undefs, then return a large
4147 // load of the entire vector width starting at the base pointer. If we found
4148 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004149 if (LastLoadedElt == NumElems - 1) {
4150 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4151 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4152 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4153 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4154 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4155 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4156 LDBase->isVolatile(), LDBase->isNonTemporal(),
4157 LDBase->getAlignment());
4158 } else if (NumElems == 4 && LastLoadedElt == 1) {
4159 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4160 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4161 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4162 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4163 }
4164 return SDValue();
4165}
4166
Evan Chengc3630942009-12-09 21:00:30 +00004167SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004168X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004169 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004170 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4171 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004172 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4173 // is present, so AllOnes is ignored.
4174 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4175 (Op.getValueType().getSizeInBits() != 256 &&
4176 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004177 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4178 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4179 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004181 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004182
Gabor Greifba36cb52008-08-28 21:40:38 +00004183 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004184 return getOnesVector(Op.getValueType(), DAG, dl);
4185 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004186 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004187
Owen Andersone50ed302009-08-10 22:56:29 +00004188 EVT VT = Op.getValueType();
4189 EVT ExtVT = VT.getVectorElementType();
4190 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004191
4192 unsigned NumElems = Op.getNumOperands();
4193 unsigned NumZero = 0;
4194 unsigned NumNonZero = 0;
4195 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004196 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004197 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004198 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004199 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004200 if (Elt.getOpcode() == ISD::UNDEF)
4201 continue;
4202 Values.insert(Elt);
4203 if (Elt.getOpcode() != ISD::Constant &&
4204 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004205 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004206 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004207 NumZero++;
4208 else {
4209 NonZeros |= (1 << i);
4210 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004211 }
4212 }
4213
Chris Lattner97a2a562010-08-26 05:24:29 +00004214 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4215 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004216 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004217
Chris Lattner67f453a2008-03-09 05:42:06 +00004218 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004219 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004220 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004221 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004222
Chris Lattner62098042008-03-09 01:05:04 +00004223 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4224 // the value are obviously zero, truncate the value to i32 and do the
4225 // insertion that way. Only do this if the value is non-constant or if the
4226 // value is a constant being inserted into element 0. It is cheaper to do
4227 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004229 (!IsAllConstants || Idx == 0)) {
4230 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4231 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4233 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004234
Chris Lattner62098042008-03-09 01:05:04 +00004235 // Truncate the value (which may itself be a constant) to i32, and
4236 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004238 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004239 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4240 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004241
Chris Lattner62098042008-03-09 01:05:04 +00004242 // Now we have our 32-bit value zero extended in the low element of
4243 // a vector. If Idx != 0, swizzle it into place.
4244 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 SmallVector<int, 4> Mask;
4246 Mask.push_back(Idx);
4247 for (unsigned i = 1; i != VecElts; ++i)
4248 Mask.push_back(i);
4249 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004250 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004252 }
Dale Johannesenace16102009-02-03 19:33:06 +00004253 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004254 }
4255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004256
Chris Lattner19f79692008-03-08 22:59:52 +00004257 // If we have a constant or non-constant insertion into the low element of
4258 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4259 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004260 // depending on what the source datatype is.
4261 if (Idx == 0) {
4262 if (NumZero == 0) {
4263 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4265 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004266 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4267 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4268 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4269 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4271 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4272 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004273 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4274 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4275 Subtarget->hasSSE2(), DAG);
4276 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4277 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004278 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004279
4280 // Is it a vector logical left shift?
4281 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004282 X86::isZeroNode(Op.getOperand(0)) &&
4283 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004284 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004285 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004286 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004287 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004288 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004290
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004291 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004292 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004293
Chris Lattner19f79692008-03-08 22:59:52 +00004294 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4295 // is a non-constant being inserted into an element other than the low one,
4296 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4297 // movd/movss) to move this into the low element, then shuffle it into
4298 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004299 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004300 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004301
Evan Cheng0db9fe62006-04-25 20:13:52 +00004302 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004303 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4304 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004306 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 MaskVec.push_back(i == Idx ? 0 : 1);
4308 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 }
4310 }
4311
Chris Lattner67f453a2008-03-09 05:42:06 +00004312 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004313 if (Values.size() == 1) {
4314 if (EVTBits == 32) {
4315 // Instead of a shuffle like this:
4316 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4317 // Check if it's possible to issue this instead.
4318 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4319 unsigned Idx = CountTrailingZeros_32(NonZeros);
4320 SDValue Item = Op.getOperand(Idx);
4321 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4322 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4323 }
Dan Gohman475871a2008-07-27 21:46:04 +00004324 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004326
Dan Gohmana3941172007-07-24 22:55:08 +00004327 // A vector full of immediates; various special cases are already
4328 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004329 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004330 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004331
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004332 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004333 if (EVTBits == 64) {
4334 if (NumNonZero == 1) {
4335 // One half is zero or undef.
4336 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004337 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004338 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004339 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4340 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004341 }
Dan Gohman475871a2008-07-27 21:46:04 +00004342 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004343 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004344
4345 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004346 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004347 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004348 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004349 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004350 }
4351
Bill Wendling826f36f2007-03-28 00:57:11 +00004352 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004353 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004354 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004355 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004356 }
4357
4358 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004359 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004360 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004361 if (NumElems == 4 && NumZero > 0) {
4362 for (unsigned i = 0; i < 4; ++i) {
4363 bool isZero = !(NonZeros & (1 << i));
4364 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004365 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004366 else
Dale Johannesenace16102009-02-03 19:33:06 +00004367 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004368 }
4369
4370 for (unsigned i = 0; i < 2; ++i) {
4371 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4372 default: break;
4373 case 0:
4374 V[i] = V[i*2]; // Must be a zero vector.
4375 break;
4376 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004378 break;
4379 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004380 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004381 break;
4382 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004384 break;
4385 }
4386 }
4387
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004389 bool Reverse = (NonZeros & 0x3) == 2;
4390 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004392 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4393 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4395 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004396 }
4397
Nate Begemanfdea31a2010-03-24 20:49:50 +00004398 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4399 // Check for a build vector of consecutive loads.
4400 for (unsigned i = 0; i < NumElems; ++i)
4401 V[i] = Op.getOperand(i);
4402
4403 // Check for elements which are consecutive loads.
4404 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4405 if (LD.getNode())
4406 return LD;
4407
Chris Lattner24faf612010-08-28 17:59:08 +00004408 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004409 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004410 SDValue Result;
4411 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4412 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4413 else
4414 Result = DAG.getUNDEF(VT);
4415
4416 for (unsigned i = 1; i < NumElems; ++i) {
4417 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4418 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004419 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004420 }
4421 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004423
Chris Lattner6e80e442010-08-28 17:15:43 +00004424 // Otherwise, expand into a number of unpckl*, start by extending each of
4425 // our (non-undef) elements to the full vector width with the element in the
4426 // bottom slot of the vector (which generates no code for SSE).
4427 for (unsigned i = 0; i < NumElems; ++i) {
4428 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4429 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4430 else
4431 V[i] = DAG.getUNDEF(VT);
4432 }
4433
4434 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004435 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4436 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4437 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004438 unsigned EltStride = NumElems >> 1;
4439 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004440 for (unsigned i = 0; i < EltStride; ++i) {
4441 // If V[i+EltStride] is undef and this is the first round of mixing,
4442 // then it is safe to just drop this shuffle: V[i] is already in the
4443 // right place, the one element (since it's the first round) being
4444 // inserted as undef can be dropped. This isn't safe for successive
4445 // rounds because they will permute elements within both vectors.
4446 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4447 EltStride == NumElems/2)
4448 continue;
4449
Chris Lattner6e80e442010-08-28 17:15:43 +00004450 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004451 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004452 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004453 }
4454 return V[0];
4455 }
Dan Gohman475871a2008-07-27 21:46:04 +00004456 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004457}
4458
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004459SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004460X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004461 // We support concatenate two MMX registers and place them in a MMX
4462 // register. This is better than doing a stack convert.
4463 DebugLoc dl = Op.getDebugLoc();
4464 EVT ResVT = Op.getValueType();
4465 assert(Op.getNumOperands() == 2);
4466 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4467 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4468 int Mask[2];
4469 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4470 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4471 InVec = Op.getOperand(1);
4472 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4473 unsigned NumElts = ResVT.getVectorNumElements();
4474 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4475 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4476 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4477 } else {
4478 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4479 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4480 Mask[0] = 0; Mask[1] = 2;
4481 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4482 }
4483 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4484}
4485
Nate Begemanb9a47b82009-02-23 08:49:38 +00004486// v8i16 shuffles - Prefer shuffles in the following order:
4487// 1. [all] pshuflw, pshufhw, optional move
4488// 2. [ssse3] 1 x pshufb
4489// 3. [ssse3] 2 x pshufb + 1 x por
4490// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004491SDValue
4492X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4493 SelectionDAG &DAG) const {
4494 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 SDValue V1 = SVOp->getOperand(0);
4496 SDValue V2 = SVOp->getOperand(1);
4497 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004498 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004499
Nate Begemanb9a47b82009-02-23 08:49:38 +00004500 // Determine if more than 1 of the words in each of the low and high quadwords
4501 // of the result come from the same quadword of one of the two inputs. Undef
4502 // mask values count as coming from any quadword, for better codegen.
4503 SmallVector<unsigned, 4> LoQuad(4);
4504 SmallVector<unsigned, 4> HiQuad(4);
4505 BitVector InputQuads(4);
4506 for (unsigned i = 0; i < 8; ++i) {
4507 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004509 MaskVals.push_back(EltIdx);
4510 if (EltIdx < 0) {
4511 ++Quad[0];
4512 ++Quad[1];
4513 ++Quad[2];
4514 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004515 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004516 }
4517 ++Quad[EltIdx / 4];
4518 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004519 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004520
Nate Begemanb9a47b82009-02-23 08:49:38 +00004521 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004522 unsigned MaxQuad = 1;
4523 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004524 if (LoQuad[i] > MaxQuad) {
4525 BestLoQuad = i;
4526 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004527 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004528 }
4529
Nate Begemanb9a47b82009-02-23 08:49:38 +00004530 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004531 MaxQuad = 1;
4532 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004533 if (HiQuad[i] > MaxQuad) {
4534 BestHiQuad = i;
4535 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004536 }
4537 }
4538
Nate Begemanb9a47b82009-02-23 08:49:38 +00004539 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004540 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004541 // single pshufb instruction is necessary. If There are more than 2 input
4542 // quads, disable the next transformation since it does not help SSSE3.
4543 bool V1Used = InputQuads[0] || InputQuads[1];
4544 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004545 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004546 if (InputQuads.count() == 2 && V1Used && V2Used) {
4547 BestLoQuad = InputQuads.find_first();
4548 BestHiQuad = InputQuads.find_next(BestLoQuad);
4549 }
4550 if (InputQuads.count() > 2) {
4551 BestLoQuad = -1;
4552 BestHiQuad = -1;
4553 }
4554 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004555
Nate Begemanb9a47b82009-02-23 08:49:38 +00004556 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4557 // the shuffle mask. If a quad is scored as -1, that means that it contains
4558 // words from all 4 input quadwords.
4559 SDValue NewV;
4560 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004561 SmallVector<int, 8> MaskV;
4562 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4563 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004564 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4566 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4567 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004568
Nate Begemanb9a47b82009-02-23 08:49:38 +00004569 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4570 // source words for the shuffle, to aid later transformations.
4571 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004572 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004573 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004574 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004575 if (idx != (int)i)
4576 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004577 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004578 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004579 AllWordsInNewV = false;
4580 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004581 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004582
Nate Begemanb9a47b82009-02-23 08:49:38 +00004583 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4584 if (AllWordsInNewV) {
4585 for (int i = 0; i != 8; ++i) {
4586 int idx = MaskVals[i];
4587 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004588 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004589 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004590 if ((idx != i) && idx < 4)
4591 pshufhw = false;
4592 if ((idx != i) && idx > 3)
4593 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004594 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004595 V1 = NewV;
4596 V2Used = false;
4597 BestLoQuad = 0;
4598 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004599 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004600
Nate Begemanb9a47b82009-02-23 08:49:38 +00004601 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4602 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004603 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004604 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4605 unsigned TargetMask = 0;
4606 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004607 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004608 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4609 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4610 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004611 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004612 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004613 }
Eric Christopherfd179292009-08-27 18:07:15 +00004614
Nate Begemanb9a47b82009-02-23 08:49:38 +00004615 // If we have SSSE3, and all words of the result are from 1 input vector,
4616 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4617 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004618 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004619 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004620
Nate Begemanb9a47b82009-02-23 08:49:38 +00004621 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004622 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004623 // mask, and elements that come from V1 in the V2 mask, so that the two
4624 // results can be OR'd together.
4625 bool TwoInputs = V1Used && V2Used;
4626 for (unsigned i = 0; i != 8; ++i) {
4627 int EltIdx = MaskVals[i] * 2;
4628 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004629 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4630 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004631 continue;
4632 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4634 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004635 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004637 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004638 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004640 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004642
Nate Begemanb9a47b82009-02-23 08:49:38 +00004643 // Calculate the shuffle mask for the second input, shuffle it, and
4644 // OR it with the first shuffled input.
4645 pshufbMask.clear();
4646 for (unsigned i = 0; i != 8; ++i) {
4647 int EltIdx = MaskVals[i] * 2;
4648 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4650 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004651 continue;
4652 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4654 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004655 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004657 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004658 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 MVT::v16i8, &pshufbMask[0], 16));
4660 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4661 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004662 }
4663
4664 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4665 // and update MaskVals with new element order.
4666 BitVector InOrder(8);
4667 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004669 for (int i = 0; i != 4; ++i) {
4670 int idx = MaskVals[i];
4671 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004673 InOrder.set(i);
4674 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004676 InOrder.set(i);
4677 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004679 }
4680 }
4681 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004684 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004685
4686 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4687 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4688 NewV.getOperand(0),
4689 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4690 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004691 }
Eric Christopherfd179292009-08-27 18:07:15 +00004692
Nate Begemanb9a47b82009-02-23 08:49:38 +00004693 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4694 // and update MaskVals with the new element order.
4695 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004697 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004699 for (unsigned i = 4; i != 8; ++i) {
4700 int idx = MaskVals[i];
4701 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004702 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004703 InOrder.set(i);
4704 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004705 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004706 InOrder.set(i);
4707 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004708 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004709 }
4710 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004712 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004713
4714 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4715 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4716 NewV.getOperand(0),
4717 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4718 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004719 }
Eric Christopherfd179292009-08-27 18:07:15 +00004720
Nate Begemanb9a47b82009-02-23 08:49:38 +00004721 // In case BestHi & BestLo were both -1, which means each quadword has a word
4722 // from each of the four input quadwords, calculate the InOrder bitvector now
4723 // before falling through to the insert/extract cleanup.
4724 if (BestLoQuad == -1 && BestHiQuad == -1) {
4725 NewV = V1;
4726 for (int i = 0; i != 8; ++i)
4727 if (MaskVals[i] < 0 || MaskVals[i] == i)
4728 InOrder.set(i);
4729 }
Eric Christopherfd179292009-08-27 18:07:15 +00004730
Nate Begemanb9a47b82009-02-23 08:49:38 +00004731 // The other elements are put in the right place using pextrw and pinsrw.
4732 for (unsigned i = 0; i != 8; ++i) {
4733 if (InOrder[i])
4734 continue;
4735 int EltIdx = MaskVals[i];
4736 if (EltIdx < 0)
4737 continue;
4738 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004739 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004740 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004742 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004743 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004744 DAG.getIntPtrConstant(i));
4745 }
4746 return NewV;
4747}
4748
4749// v16i8 shuffles - Prefer shuffles in the following order:
4750// 1. [ssse3] 1 x pshufb
4751// 2. [ssse3] 2 x pshufb + 1 x por
4752// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4753static
Nate Begeman9008ca62009-04-27 18:41:29 +00004754SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004755 SelectionDAG &DAG,
4756 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004757 SDValue V1 = SVOp->getOperand(0);
4758 SDValue V2 = SVOp->getOperand(1);
4759 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004760 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004761 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004762
Nate Begemanb9a47b82009-02-23 08:49:38 +00004763 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004764 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004765 // present, fall back to case 3.
4766 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4767 bool V1Only = true;
4768 bool V2Only = true;
4769 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004770 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004771 if (EltIdx < 0)
4772 continue;
4773 if (EltIdx < 16)
4774 V2Only = false;
4775 else
4776 V1Only = false;
4777 }
Eric Christopherfd179292009-08-27 18:07:15 +00004778
Nate Begemanb9a47b82009-02-23 08:49:38 +00004779 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4780 if (TLI.getSubtarget()->hasSSSE3()) {
4781 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004782
Nate Begemanb9a47b82009-02-23 08:49:38 +00004783 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004784 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004785 //
4786 // Otherwise, we have elements from both input vectors, and must zero out
4787 // elements that come from V2 in the first mask, and V1 in the second mask
4788 // so that we can OR them together.
4789 bool TwoInputs = !(V1Only || V2Only);
4790 for (unsigned i = 0; i != 16; ++i) {
4791 int EltIdx = MaskVals[i];
4792 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004794 continue;
4795 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004797 }
4798 // If all the elements are from V2, assign it to V1 and return after
4799 // building the first pshufb.
4800 if (V2Only)
4801 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004802 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004803 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004805 if (!TwoInputs)
4806 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004807
Nate Begemanb9a47b82009-02-23 08:49:38 +00004808 // Calculate the shuffle mask for the second input, shuffle it, and
4809 // OR it with the first shuffled input.
4810 pshufbMask.clear();
4811 for (unsigned i = 0; i != 16; ++i) {
4812 int EltIdx = MaskVals[i];
4813 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004815 continue;
4816 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004818 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004820 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 MVT::v16i8, &pshufbMask[0], 16));
4822 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004823 }
Eric Christopherfd179292009-08-27 18:07:15 +00004824
Nate Begemanb9a47b82009-02-23 08:49:38 +00004825 // No SSSE3 - Calculate in place words and then fix all out of place words
4826 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4827 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4829 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004830 SDValue NewV = V2Only ? V2 : V1;
4831 for (int i = 0; i != 8; ++i) {
4832 int Elt0 = MaskVals[i*2];
4833 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004834
Nate Begemanb9a47b82009-02-23 08:49:38 +00004835 // This word of the result is all undef, skip it.
4836 if (Elt0 < 0 && Elt1 < 0)
4837 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004838
Nate Begemanb9a47b82009-02-23 08:49:38 +00004839 // This word of the result is already in the correct place, skip it.
4840 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4841 continue;
4842 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4843 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004844
Nate Begemanb9a47b82009-02-23 08:49:38 +00004845 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4846 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4847 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004848
4849 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4850 // using a single extract together, load it and store it.
4851 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004853 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004855 DAG.getIntPtrConstant(i));
4856 continue;
4857 }
4858
Nate Begemanb9a47b82009-02-23 08:49:38 +00004859 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004860 // source byte is not also odd, shift the extracted word left 8 bits
4861 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004862 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004864 DAG.getIntPtrConstant(Elt1 / 2));
4865 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004867 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004868 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4870 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004871 }
4872 // If Elt0 is defined, extract it from the appropriate source. If the
4873 // source byte is not also even, shift the extracted word right 8 bits. If
4874 // Elt1 was also defined, OR the extracted values together before
4875 // inserting them in the result.
4876 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004877 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004878 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4879 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004881 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004882 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4884 DAG.getConstant(0x00FF, MVT::i16));
4885 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004886 : InsElt0;
4887 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004889 DAG.getIntPtrConstant(i));
4890 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004892}
4893
Evan Cheng7a831ce2007-12-15 03:00:47 +00004894/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004895/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004896/// done when every pair / quad of shuffle mask elements point to elements in
4897/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004898/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4899static
Nate Begeman9008ca62009-04-27 18:41:29 +00004900SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004901 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004902 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004903 SDValue V1 = SVOp->getOperand(0);
4904 SDValue V2 = SVOp->getOperand(1);
4905 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004906 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopesaf577382010-08-26 20:53:12 +00004907 EVT MaskVT = (NewWidth == 4) ? MVT::v4i16 : MVT::v2i32;
Owen Andersone50ed302009-08-10 22:56:29 +00004908 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004910 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004911 case MVT::v4f32: NewVT = MVT::v2f64; break;
4912 case MVT::v4i32: NewVT = MVT::v2i64; break;
4913 case MVT::v8i16: NewVT = MVT::v4i32; break;
4914 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004915 }
4916
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004917 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004918 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004919 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004920 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004922 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004923 int Scale = NumElems / NewWidth;
4924 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004925 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 int StartIdx = -1;
4927 for (int j = 0; j < Scale; ++j) {
4928 int EltIdx = SVOp->getMaskElt(i+j);
4929 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004930 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004931 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004932 StartIdx = EltIdx - (EltIdx % Scale);
4933 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004934 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004935 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004936 if (StartIdx == -1)
4937 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004938 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004939 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004940 }
4941
Dale Johannesenace16102009-02-03 19:33:06 +00004942 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4943 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004944 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004945}
4946
Evan Chengd880b972008-05-09 21:53:03 +00004947/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004948///
Owen Andersone50ed302009-08-10 22:56:29 +00004949static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004950 SDValue SrcOp, SelectionDAG &DAG,
4951 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004952 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004953 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004954 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004955 LD = dyn_cast<LoadSDNode>(SrcOp);
4956 if (!LD) {
4957 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4958 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004959 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4960 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004961 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4962 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004963 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004964 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004966 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4967 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4968 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4969 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004970 SrcOp.getOperand(0)
4971 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004972 }
4973 }
4974 }
4975
Dale Johannesenace16102009-02-03 19:33:06 +00004976 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4977 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004978 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004979 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004980}
4981
Evan Chengace3c172008-07-22 21:13:36 +00004982/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4983/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004984static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004985LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4986 SDValue V1 = SVOp->getOperand(0);
4987 SDValue V2 = SVOp->getOperand(1);
4988 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004989 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004990
Evan Chengace3c172008-07-22 21:13:36 +00004991 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004992 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004993 SmallVector<int, 8> Mask1(4U, -1);
4994 SmallVector<int, 8> PermMask;
4995 SVOp->getMask(PermMask);
4996
Evan Chengace3c172008-07-22 21:13:36 +00004997 unsigned NumHi = 0;
4998 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004999 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005000 int Idx = PermMask[i];
5001 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005002 Locs[i] = std::make_pair(-1, -1);
5003 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005004 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5005 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005006 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005007 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005008 NumLo++;
5009 } else {
5010 Locs[i] = std::make_pair(1, NumHi);
5011 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005012 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005013 NumHi++;
5014 }
5015 }
5016 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005017
Evan Chengace3c172008-07-22 21:13:36 +00005018 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005019 // If no more than two elements come from either vector. This can be
5020 // implemented with two shuffles. First shuffle gather the elements.
5021 // The second shuffle, which takes the first shuffle as both of its
5022 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005023 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005024
Nate Begeman9008ca62009-04-27 18:41:29 +00005025 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005026
Evan Chengace3c172008-07-22 21:13:36 +00005027 for (unsigned i = 0; i != 4; ++i) {
5028 if (Locs[i].first == -1)
5029 continue;
5030 else {
5031 unsigned Idx = (i < 2) ? 0 : 4;
5032 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005033 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005034 }
5035 }
5036
Nate Begeman9008ca62009-04-27 18:41:29 +00005037 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005038 } else if (NumLo == 3 || NumHi == 3) {
5039 // Otherwise, we must have three elements from one vector, call it X, and
5040 // one element from the other, call it Y. First, use a shufps to build an
5041 // intermediate vector with the one element from Y and the element from X
5042 // that will be in the same half in the final destination (the indexes don't
5043 // matter). Then, use a shufps to build the final vector, taking the half
5044 // containing the element from Y from the intermediate, and the other half
5045 // from X.
5046 if (NumHi == 3) {
5047 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005048 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005049 std::swap(V1, V2);
5050 }
5051
5052 // Find the element from V2.
5053 unsigned HiIndex;
5054 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005055 int Val = PermMask[HiIndex];
5056 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005057 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005058 if (Val >= 4)
5059 break;
5060 }
5061
Nate Begeman9008ca62009-04-27 18:41:29 +00005062 Mask1[0] = PermMask[HiIndex];
5063 Mask1[1] = -1;
5064 Mask1[2] = PermMask[HiIndex^1];
5065 Mask1[3] = -1;
5066 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005067
5068 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005069 Mask1[0] = PermMask[0];
5070 Mask1[1] = PermMask[1];
5071 Mask1[2] = HiIndex & 1 ? 6 : 4;
5072 Mask1[3] = HiIndex & 1 ? 4 : 6;
5073 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005074 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005075 Mask1[0] = HiIndex & 1 ? 2 : 0;
5076 Mask1[1] = HiIndex & 1 ? 0 : 2;
5077 Mask1[2] = PermMask[2];
5078 Mask1[3] = PermMask[3];
5079 if (Mask1[2] >= 0)
5080 Mask1[2] += 4;
5081 if (Mask1[3] >= 0)
5082 Mask1[3] += 4;
5083 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005084 }
Evan Chengace3c172008-07-22 21:13:36 +00005085 }
5086
5087 // Break it into (shuffle shuffle_hi, shuffle_lo).
5088 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005089 SmallVector<int,8> LoMask(4U, -1);
5090 SmallVector<int,8> HiMask(4U, -1);
5091
5092 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005093 unsigned MaskIdx = 0;
5094 unsigned LoIdx = 0;
5095 unsigned HiIdx = 2;
5096 for (unsigned i = 0; i != 4; ++i) {
5097 if (i == 2) {
5098 MaskPtr = &HiMask;
5099 MaskIdx = 1;
5100 LoIdx = 0;
5101 HiIdx = 2;
5102 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005103 int Idx = PermMask[i];
5104 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005105 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005106 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005107 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005108 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005109 LoIdx++;
5110 } else {
5111 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005112 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005113 HiIdx++;
5114 }
5115 }
5116
Nate Begeman9008ca62009-04-27 18:41:29 +00005117 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5118 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5119 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005120 for (unsigned i = 0; i != 4; ++i) {
5121 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005122 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005123 } else {
5124 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005125 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005126 }
5127 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005128 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005129}
5130
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005131static bool MayFoldVectorLoad(SDValue V) {
5132 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5133 V = V.getOperand(0);
5134 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5135 V = V.getOperand(0);
5136 if (MayFoldLoad(V))
5137 return true;
5138 return false;
5139}
5140
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005141static
5142SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5143 bool HasSSE2) {
5144 SDValue V1 = Op.getOperand(0);
5145 SDValue V2 = Op.getOperand(1);
5146 EVT VT = Op.getValueType();
5147
5148 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5149
5150 if (HasSSE2 && VT == MVT::v2f64)
5151 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5152
5153 // v4f32 or v4i32
5154 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5155}
5156
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005157static
5158SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5159 SDValue V1 = Op.getOperand(0);
5160 SDValue V2 = Op.getOperand(1);
5161 EVT VT = Op.getValueType();
5162
5163 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5164 "unsupported shuffle type");
5165
5166 if (V2.getOpcode() == ISD::UNDEF)
5167 V2 = V1;
5168
5169 // v4i32 or v4f32
5170 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5171}
5172
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005173static
5174SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5175 SDValue V1 = Op.getOperand(0);
5176 SDValue V2 = Op.getOperand(1);
5177 EVT VT = Op.getValueType();
5178 unsigned NumElems = VT.getVectorNumElements();
5179
5180 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5181 // operand of these instructions is only memory, so check if there's a
5182 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5183 // same masks.
5184 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005185
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005186 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005187 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005188 CanFoldLoad = true;
5189
5190 // When V1 is a load, it can be folded later into a store in isel, example:
5191 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5192 // turns into:
5193 // (MOVLPSmr addr:$src1, VR128:$src2)
5194 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005195 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005196 CanFoldLoad = true;
5197
5198 if (CanFoldLoad) {
5199 if (HasSSE2 && NumElems == 2)
5200 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5201
5202 if (NumElems == 4)
5203 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5204 }
5205
5206 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5207 // movl and movlp will both match v2i64, but v2i64 is never matched by
5208 // movl earlier because we make it strict to avoid messing with the movlp load
5209 // folding logic (see the code above getMOVLP call). Match it here then,
5210 // this is horrible, but will stay like this until we move all shuffle
5211 // matching to x86 specific nodes. Note that for the 1st condition all
5212 // types are matched with movsd.
5213 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5214 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5215 else if (HasSSE2)
5216 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5217
5218
5219 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5220
5221 // Invert the operand order and use SHUFPS to match it.
5222 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5223 X86::getShuffleSHUFImmediate(SVOp), DAG);
5224}
5225
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005226static inline unsigned getUNPCKLOpcode(EVT VT) {
5227 switch(VT.getSimpleVT().SimpleTy) {
5228 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5229 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5230 case MVT::v4f32: return X86ISD::UNPCKLPS;
5231 case MVT::v2f64: return X86ISD::UNPCKLPD;
5232 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5233 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5234 default:
5235 llvm_unreachable("Unknow type for unpckl");
5236 }
5237 return 0;
5238}
5239
5240static inline unsigned getUNPCKHOpcode(EVT VT) {
5241 switch(VT.getSimpleVT().SimpleTy) {
5242 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5243 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5244 case MVT::v4f32: return X86ISD::UNPCKHPS;
5245 case MVT::v2f64: return X86ISD::UNPCKHPD;
5246 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5247 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5248 default:
5249 llvm_unreachable("Unknow type for unpckh");
5250 }
5251 return 0;
5252}
5253
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005254static
5255SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
5256 const X86Subtarget *Subtarget) {
5257 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5258 EVT VT = Op.getValueType();
5259 DebugLoc dl = Op.getDebugLoc();
5260 SDValue V1 = Op.getOperand(0);
5261 SDValue V2 = Op.getOperand(1);
5262
5263 if (isZeroShuffle(SVOp))
5264 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5265
5266 // Promote splats to v4f32.
5267 if (SVOp->isSplat())
5268 return PromoteSplat(SVOp, DAG);
5269
5270 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5271 // do it!
5272 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5273 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5274 if (NewOp.getNode())
5275 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, NewOp);
5276 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5277 // FIXME: Figure out a cleaner way to do this.
5278 // Try to make use of movq to zero out the top part.
5279 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5280 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5281 if (NewOp.getNode()) {
5282 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5283 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5284 DAG, Subtarget, dl);
5285 }
5286 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5287 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5288 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5289 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5290 DAG, Subtarget, dl);
5291 }
5292 }
5293 return SDValue();
5294}
5295
Dan Gohman475871a2008-07-27 21:46:04 +00005296SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005297X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005298 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005299 SDValue V1 = Op.getOperand(0);
5300 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005301 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005302 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005303 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005304 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005305 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5306 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005307 bool V1IsSplat = false;
5308 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005309 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005310 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005311 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005312 MachineFunction &MF = DAG.getMachineFunction();
5313 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005314
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005315 // FIXME: this is somehow handled during isel by MMX pattern fragments. Remove
5316 // the check or come up with another solution when all MMX move to intrinsics,
5317 // but don't allow this to be considered legal, we don't want vector_shuffle
5318 // operations to be matched during isel anymore.
5319 if (isMMX && SVOp->isSplat())
5320 return Op;
5321
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005322 // Vector shuffle lowering takes 3 steps:
5323 //
5324 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5325 // narrowing and commutation of operands should be handled.
5326 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5327 // shuffle nodes.
5328 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5329 // so the shuffle can be broken into other shuffles and the legalizer can
5330 // try the lowering again.
5331 //
5332 // The general ideia is that no vector_shuffle operation should be left to
5333 // be matched during isel, all of them must be converted to a target specific
5334 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005335
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005336 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5337 // narrowing and commutation of operands should be handled. The actual code
5338 // doesn't include all of those, work in progress...
5339 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, Subtarget);
5340 if (NewOp.getNode())
5341 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005342
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005343 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5344 // unpckh_undef). Only use pshufd if speed is more important than size.
5345 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5346 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5347 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5348 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5349 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5350 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005351
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005352 if (X86::isPSHUFDMask(SVOp)) {
5353 // The actual implementation will match the mask in the if above and then
5354 // during isel it can match several different instructions, not only pshufd
5355 // as its name says, sad but true, emulate the behavior for now...
5356 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5357 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5358
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005359 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5360
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005361 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005362 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5363
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005364 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005365 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5366 TargetMask, DAG);
5367
5368 if (VT == MVT::v4f32)
5369 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5370 TargetMask, DAG);
5371 }
Eric Christopherfd179292009-08-27 18:07:15 +00005372
Evan Chengf26ffe92008-05-29 08:22:04 +00005373 // Check if this can be converted into a logical shift.
5374 bool isLeft = false;
5375 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005376 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005377 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005378 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005379 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005380 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005381 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005382 EVT EltVT = VT.getVectorElementType();
5383 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005384 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005385 }
Eric Christopherfd179292009-08-27 18:07:15 +00005386
Nate Begeman9008ca62009-04-27 18:41:29 +00005387 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005388 if (V1IsUndef)
5389 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005390 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005391 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005392 if (!isMMX && !X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005393 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005394 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5395
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005396 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005397 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5398 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005399 }
Eric Christopherfd179292009-08-27 18:07:15 +00005400
Nate Begeman9008ca62009-04-27 18:41:29 +00005401 // FIXME: fold these into legal mask.
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005402 if (!isMMX) {
Daniel Dunbar31394222010-09-03 19:38:11 +00005403 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005404 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
5405
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005406 if (X86::isMOVHLPSMask(SVOp))
5407 return getMOVHighToLow(Op, dl, DAG);
5408
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005409 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5410 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
5411
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005412 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5413 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
5414
5415 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005416 return getMOVLP(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005417 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005418
Nate Begeman9008ca62009-04-27 18:41:29 +00005419 if (ShouldXformToMOVHLPS(SVOp) ||
5420 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5421 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005422
Evan Chengf26ffe92008-05-29 08:22:04 +00005423 if (isShift) {
5424 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005425 EVT EltVT = VT.getVectorElementType();
5426 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005427 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005428 }
Eric Christopherfd179292009-08-27 18:07:15 +00005429
Evan Cheng9eca5e82006-10-25 21:49:50 +00005430 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005431 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5432 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005433 V1IsSplat = isSplatVector(V1.getNode());
5434 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005435
Chris Lattner8a594482007-11-25 00:24:49 +00005436 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005437 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005438 Op = CommuteVectorShuffle(SVOp, DAG);
5439 SVOp = cast<ShuffleVectorSDNode>(Op);
5440 V1 = SVOp->getOperand(0);
5441 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005442 std::swap(V1IsSplat, V2IsSplat);
5443 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005444 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005445 }
5446
Nate Begeman9008ca62009-04-27 18:41:29 +00005447 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5448 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005449 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005450 return V1;
5451 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5452 // the instruction selector will not match, so get a canonical MOVL with
5453 // swapped operands to undo the commute.
5454 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005455 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005456
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005457 if (X86::isUNPCKLMask(SVOp))
5458 return (isMMX) ?
5459 Op : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
5460
5461 if (X86::isUNPCKHMask(SVOp))
5462 return (isMMX) ?
5463 Op : getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005464
Evan Cheng9bbbb982006-10-25 20:48:19 +00005465 if (V2IsSplat) {
5466 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005467 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005468 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005469 SDValue NewMask = NormalizeMask(SVOp, DAG);
5470 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5471 if (NSVOp != SVOp) {
5472 if (X86::isUNPCKLMask(NSVOp, true)) {
5473 return NewMask;
5474 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5475 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005476 }
5477 }
5478 }
5479
Evan Cheng9eca5e82006-10-25 21:49:50 +00005480 if (Commuted) {
5481 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005482 // FIXME: this seems wrong.
5483 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5484 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005485
5486 if (X86::isUNPCKLMask(NewSVOp))
5487 return (isMMX) ?
5488 NewOp : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
5489
5490 if (X86::isUNPCKHMask(NewSVOp))
5491 return (isMMX) ?
5492 NewOp : getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005493 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005494
Nate Begemanb9a47b82009-02-23 08:49:38 +00005495 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005496
5497 // Normalize the node to match x86 shuffle ops if needed
5498 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5499 return CommuteVectorShuffle(SVOp, DAG);
5500
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005501 // The checks below are all present in isShuffleMaskLegal, but they are
5502 // inlined here right now to enable us to directly emit target specific
5503 // nodes, and remove one by one until they don't return Op anymore.
5504 SmallVector<int, 16> M;
5505 SVOp->getMask(M);
5506
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005507 if (isPALIGNRMask(M, VT, HasSSSE3))
5508 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5509 X86::getShufflePALIGNRImmediate(SVOp),
5510 DAG);
5511
Bruno Cardoso Lopes2eb63df2010-09-04 02:58:56 +00005512 // Only a few shuffle masks are handled for 64-bit vectors (MMX), and
5513 // 64-bit vectors which made to this point can't be handled, they are
5514 // expanded.
Bruno Cardoso Lopes67fc1e72010-09-07 18:24:00 +00005515 if (isMMX)
Bruno Cardoso Lopes828f6ae2010-09-04 02:50:13 +00005516 return SDValue();
5517
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005518 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5519 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5520 if (VT == MVT::v2f64)
5521 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5522 if (VT == MVT::v2i64)
5523 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5524 }
5525
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005526 if (isPSHUFHWMask(M, VT))
5527 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5528 X86::getShufflePSHUFHWImmediate(SVOp),
5529 DAG);
5530
5531 if (isPSHUFLWMask(M, VT))
5532 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5533 X86::getShufflePSHUFLWImmediate(SVOp),
5534 DAG);
5535
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005536 if (isSHUFPMask(M, VT)) {
5537 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5538 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5539 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5540 TargetMask, DAG);
5541 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5542 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5543 TargetMask, DAG);
5544 }
5545
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005546 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5547 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5548 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5549 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5550 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5551 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5552
Evan Cheng14b32e12007-12-11 01:46:18 +00005553 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005555 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005556 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005557 return NewOp;
5558 }
5559
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005561 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 if (NewOp.getNode())
5563 return NewOp;
5564 }
Eric Christopherfd179292009-08-27 18:07:15 +00005565
Evan Chengace3c172008-07-22 21:13:36 +00005566 // Handle all 4 wide cases with a number of shuffles except for MMX.
5567 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005568 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005569
Dan Gohman475871a2008-07-27 21:46:04 +00005570 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005571}
5572
Dan Gohman475871a2008-07-27 21:46:04 +00005573SDValue
5574X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005575 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005576 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005577 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005578 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005580 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005582 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005583 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005584 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005585 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5586 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5587 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5589 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005590 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005592 Op.getOperand(0)),
5593 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005595 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005597 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005598 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005600 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5601 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005602 // result has a single use which is a store or a bitcast to i32. And in
5603 // the case of a store, it's not worth it if the index is a constant 0,
5604 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005605 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005606 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005607 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005608 if ((User->getOpcode() != ISD::STORE ||
5609 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5610 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005611 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005613 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5615 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005616 Op.getOperand(0)),
5617 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5619 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005620 // ExtractPS works with constant index.
5621 if (isa<ConstantSDNode>(Op.getOperand(1)))
5622 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005623 }
Dan Gohman475871a2008-07-27 21:46:04 +00005624 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005625}
5626
5627
Dan Gohman475871a2008-07-27 21:46:04 +00005628SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005629X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5630 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005631 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005632 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005633
Evan Cheng62a3f152008-03-24 21:52:23 +00005634 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005635 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005636 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005637 return Res;
5638 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005639
Owen Andersone50ed302009-08-10 22:56:29 +00005640 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005641 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005642 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005643 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005644 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005645 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005646 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5648 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005649 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005651 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005652 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005653 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005654 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005655 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005656 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005657 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005658 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005659 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005660 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005661 if (Idx == 0)
5662 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005663
Evan Cheng0db9fe62006-04-25 20:13:52 +00005664 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005665 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005666 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005667 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005668 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005669 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005670 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005671 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005672 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5673 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5674 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005675 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005676 if (Idx == 0)
5677 return Op;
5678
5679 // UNPCKHPD the element to the lowest double word, then movsd.
5680 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5681 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005682 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005683 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005684 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005685 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005686 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005687 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005688 }
5689
Dan Gohman475871a2008-07-27 21:46:04 +00005690 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005691}
5692
Dan Gohman475871a2008-07-27 21:46:04 +00005693SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005694X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5695 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005696 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005697 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005698 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005699
Dan Gohman475871a2008-07-27 21:46:04 +00005700 SDValue N0 = Op.getOperand(0);
5701 SDValue N1 = Op.getOperand(1);
5702 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005703
Dan Gohman8a55ce42009-09-23 21:02:20 +00005704 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005705 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005706 unsigned Opc;
5707 if (VT == MVT::v8i16)
5708 Opc = X86ISD::PINSRW;
5709 else if (VT == MVT::v4i16)
5710 Opc = X86ISD::MMX_PINSRW;
5711 else if (VT == MVT::v16i8)
5712 Opc = X86ISD::PINSRB;
5713 else
5714 Opc = X86ISD::PINSRB;
5715
Nate Begeman14d12ca2008-02-11 04:19:36 +00005716 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5717 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005718 if (N1.getValueType() != MVT::i32)
5719 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5720 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005721 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005722 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005723 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005724 // Bits [7:6] of the constant are the source select. This will always be
5725 // zero here. The DAG Combiner may combine an extract_elt index into these
5726 // bits. For example (insert (extract, 3), 2) could be matched by putting
5727 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005728 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005729 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005730 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005731 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005732 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005733 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005734 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005735 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005736 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005737 // PINSR* works with constant index.
5738 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005739 }
Dan Gohman475871a2008-07-27 21:46:04 +00005740 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005741}
5742
Dan Gohman475871a2008-07-27 21:46:04 +00005743SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005744X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005745 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005746 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005747
5748 if (Subtarget->hasSSE41())
5749 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5750
Dan Gohman8a55ce42009-09-23 21:02:20 +00005751 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005752 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005753
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005754 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005755 SDValue N0 = Op.getOperand(0);
5756 SDValue N1 = Op.getOperand(1);
5757 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005758
Dan Gohman8a55ce42009-09-23 21:02:20 +00005759 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005760 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5761 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 if (N1.getValueType() != MVT::i32)
5763 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5764 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005765 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005766 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5767 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005768 }
Dan Gohman475871a2008-07-27 21:46:04 +00005769 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005770}
5771
Dan Gohman475871a2008-07-27 21:46:04 +00005772SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005773X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005774 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005775
5776 if (Op.getValueType() == MVT::v1i64 &&
5777 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005779
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5781 EVT VT = MVT::v2i32;
5782 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005783 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 case MVT::v16i8:
5785 case MVT::v8i16:
5786 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005787 break;
5788 }
Dale Johannesenace16102009-02-03 19:33:06 +00005789 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5790 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005791}
5792
Bill Wendling056292f2008-09-16 21:48:12 +00005793// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5794// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5795// one of the above mentioned nodes. It has to be wrapped because otherwise
5796// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5797// be used to form addressing mode. These wrapped nodes will be selected
5798// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005799SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005800X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005801 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005802
Chris Lattner41621a22009-06-26 19:22:52 +00005803 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5804 // global base reg.
5805 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005806 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005807 CodeModel::Model M = getTargetMachine().getCodeModel();
5808
Chris Lattner4f066492009-07-11 20:29:19 +00005809 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005810 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005811 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005812 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005813 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005814 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005815 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005816
Evan Cheng1606e8e2009-03-13 07:51:59 +00005817 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005818 CP->getAlignment(),
5819 CP->getOffset(), OpFlag);
5820 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005821 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005822 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005823 if (OpFlag) {
5824 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005825 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005826 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005827 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005828 }
5829
5830 return Result;
5831}
5832
Dan Gohmand858e902010-04-17 15:26:15 +00005833SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005834 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005835
Chris Lattner18c59872009-06-27 04:16:01 +00005836 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5837 // global base reg.
5838 unsigned char OpFlag = 0;
5839 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005840 CodeModel::Model M = getTargetMachine().getCodeModel();
5841
Chris Lattner4f066492009-07-11 20:29:19 +00005842 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005843 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005844 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005845 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005846 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005847 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005848 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005849
Chris Lattner18c59872009-06-27 04:16:01 +00005850 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5851 OpFlag);
5852 DebugLoc DL = JT->getDebugLoc();
5853 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005854
Chris Lattner18c59872009-06-27 04:16:01 +00005855 // With PIC, the address is actually $g + Offset.
5856 if (OpFlag) {
5857 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5858 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005859 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005860 Result);
5861 }
Eric Christopherfd179292009-08-27 18:07:15 +00005862
Chris Lattner18c59872009-06-27 04:16:01 +00005863 return Result;
5864}
5865
5866SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005867X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005868 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005869
Chris Lattner18c59872009-06-27 04:16:01 +00005870 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5871 // global base reg.
5872 unsigned char OpFlag = 0;
5873 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005874 CodeModel::Model M = getTargetMachine().getCodeModel();
5875
Chris Lattner4f066492009-07-11 20:29:19 +00005876 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005877 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005878 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005879 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005880 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005881 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005882 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005883
Chris Lattner18c59872009-06-27 04:16:01 +00005884 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005885
Chris Lattner18c59872009-06-27 04:16:01 +00005886 DebugLoc DL = Op.getDebugLoc();
5887 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005888
5889
Chris Lattner18c59872009-06-27 04:16:01 +00005890 // With PIC, the address is actually $g + Offset.
5891 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005892 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005893 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5894 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005895 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005896 Result);
5897 }
Eric Christopherfd179292009-08-27 18:07:15 +00005898
Chris Lattner18c59872009-06-27 04:16:01 +00005899 return Result;
5900}
5901
Dan Gohman475871a2008-07-27 21:46:04 +00005902SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005903X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005904 // Create the TargetBlockAddressAddress node.
5905 unsigned char OpFlags =
5906 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005907 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005908 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005909 DebugLoc dl = Op.getDebugLoc();
5910 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5911 /*isTarget=*/true, OpFlags);
5912
Dan Gohmanf705adb2009-10-30 01:28:02 +00005913 if (Subtarget->isPICStyleRIPRel() &&
5914 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005915 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5916 else
5917 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005918
Dan Gohman29cbade2009-11-20 23:18:13 +00005919 // With PIC, the address is actually $g + Offset.
5920 if (isGlobalRelativeToPICBase(OpFlags)) {
5921 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5922 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5923 Result);
5924 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005925
5926 return Result;
5927}
5928
5929SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005930X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005931 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005932 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005933 // Create the TargetGlobalAddress node, folding in the constant
5934 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005935 unsigned char OpFlags =
5936 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005937 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005938 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005939 if (OpFlags == X86II::MO_NO_FLAG &&
5940 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005941 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005942 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005943 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005944 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005945 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005946 }
Eric Christopherfd179292009-08-27 18:07:15 +00005947
Chris Lattner4f066492009-07-11 20:29:19 +00005948 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005949 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005950 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5951 else
5952 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005953
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005954 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005955 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005956 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5957 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005958 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005959 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005960
Chris Lattner36c25012009-07-10 07:34:39 +00005961 // For globals that require a load from a stub to get the address, emit the
5962 // load.
5963 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005964 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005965 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005966
Dan Gohman6520e202008-10-18 02:06:02 +00005967 // If there was a non-zero offset that we didn't fold, create an explicit
5968 // addition for it.
5969 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005970 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005971 DAG.getConstant(Offset, getPointerTy()));
5972
Evan Cheng0db9fe62006-04-25 20:13:52 +00005973 return Result;
5974}
5975
Evan Chengda43bcf2008-09-24 00:05:32 +00005976SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005977X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005978 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005979 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005980 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005981}
5982
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005983static SDValue
5984GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005985 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005986 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005987 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005989 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005990 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005991 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005992 GA->getOffset(),
5993 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005994 if (InFlag) {
5995 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005996 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005997 } else {
5998 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005999 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006000 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006001
6002 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006003 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006004
Rafael Espindola15f1b662009-04-24 12:59:40 +00006005 SDValue Flag = Chain.getValue(1);
6006 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006007}
6008
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006009// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006010static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006011LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006012 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006013 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006014 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6015 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006016 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006017 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006018 InFlag = Chain.getValue(1);
6019
Chris Lattnerb903bed2009-06-26 21:20:29 +00006020 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006021}
6022
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006023// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006024static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006025LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006026 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006027 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6028 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006029}
6030
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006031// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6032// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006033static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006034 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006035 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006036 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006037 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00006038 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006039 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006040 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00006041 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00006042
6043 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00006044 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006045
Chris Lattnerb903bed2009-06-26 21:20:29 +00006046 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006047 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6048 // initialexec.
6049 unsigned WrapperKind = X86ISD::Wrapper;
6050 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006051 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006052 } else if (is64Bit) {
6053 assert(model == TLSModel::InitialExec);
6054 OperandFlags = X86II::MO_GOTTPOFF;
6055 WrapperKind = X86ISD::WrapperRIP;
6056 } else {
6057 assert(model == TLSModel::InitialExec);
6058 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006059 }
Eric Christopherfd179292009-08-27 18:07:15 +00006060
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006061 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6062 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00006063 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
6064 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006065 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006066 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006067
Rafael Espindola9a580232009-02-27 13:37:18 +00006068 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006069 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00006070 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006071
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006072 // The address of the thread local variable is the add of the thread
6073 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006074 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006075}
6076
Dan Gohman475871a2008-07-27 21:46:04 +00006077SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006078X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00006079
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006080 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006081 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006082
Eric Christopher30ef0e52010-06-03 04:07:48 +00006083 if (Subtarget->isTargetELF()) {
6084 // TODO: implement the "local dynamic" model
6085 // TODO: implement the "initial exec"model for pic executables
6086
6087 // If GV is an alias then use the aliasee for determining
6088 // thread-localness.
6089 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6090 GV = GA->resolveAliasedGlobal(false);
6091
6092 TLSModel::Model model
6093 = getTLSModel(GV, getTargetMachine().getRelocationModel());
6094
6095 switch (model) {
6096 case TLSModel::GeneralDynamic:
6097 case TLSModel::LocalDynamic: // not implemented
6098 if (Subtarget->is64Bit())
6099 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6100 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
6101
6102 case TLSModel::InitialExec:
6103 case TLSModel::LocalExec:
6104 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6105 Subtarget->is64Bit());
6106 }
6107 } else if (Subtarget->isTargetDarwin()) {
6108 // Darwin only has one model of TLS. Lower to that.
6109 unsigned char OpFlag = 0;
6110 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6111 X86ISD::WrapperRIP : X86ISD::Wrapper;
6112
6113 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6114 // global base reg.
6115 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6116 !Subtarget->is64Bit();
6117 if (PIC32)
6118 OpFlag = X86II::MO_TLVP_PIC_BASE;
6119 else
6120 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00006121 DebugLoc DL = Op.getDebugLoc();
6122 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006123 getPointerTy(),
6124 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006125 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
6126
6127 // With PIC32, the address is actually $g + Offset.
6128 if (PIC32)
6129 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6130 DAG.getNode(X86ISD::GlobalBaseReg,
6131 DebugLoc(), getPointerTy()),
6132 Offset);
6133
6134 // Lowering the machine isd will make sure everything is in the right
6135 // location.
6136 SDValue Args[] = { Offset };
6137 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
6138
6139 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6140 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6141 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006142
Eric Christopher30ef0e52010-06-03 04:07:48 +00006143 // And our return value (tls address) is in the standard call return value
6144 // location.
6145 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6146 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006147 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00006148
6149 assert(false &&
6150 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006151
Torok Edwinc23197a2009-07-14 16:55:14 +00006152 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006153 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006154}
6155
Evan Cheng0db9fe62006-04-25 20:13:52 +00006156
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006157/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006158/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006159SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006160 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006161 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006162 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006163 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006164 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006165 SDValue ShOpLo = Op.getOperand(0);
6166 SDValue ShOpHi = Op.getOperand(1);
6167 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006168 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006169 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006170 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006171
Dan Gohman475871a2008-07-27 21:46:04 +00006172 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006173 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006174 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6175 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006176 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006177 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6178 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006179 }
Evan Chenge3413162006-01-09 18:33:28 +00006180
Owen Anderson825b72b2009-08-11 20:47:22 +00006181 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6182 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006183 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006184 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006185
Dan Gohman475871a2008-07-27 21:46:04 +00006186 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006187 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006188 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6189 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006190
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006191 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006192 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6193 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006194 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006195 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6196 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006197 }
6198
Dan Gohman475871a2008-07-27 21:46:04 +00006199 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006200 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006201}
Evan Chenga3195e82006-01-12 22:54:21 +00006202
Dan Gohmand858e902010-04-17 15:26:15 +00006203SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6204 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006205 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006206
6207 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006208 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006209 return Op;
6210 }
6211 return SDValue();
6212 }
6213
Owen Anderson825b72b2009-08-11 20:47:22 +00006214 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006215 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006216
Eli Friedman36df4992009-05-27 00:47:34 +00006217 // These are really Legal; return the operand so the caller accepts it as
6218 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006219 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006220 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006221 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006222 Subtarget->is64Bit()) {
6223 return Op;
6224 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006225
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006226 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006227 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006228 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006229 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006230 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006231 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006232 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006233 PseudoSourceValue::getFixedStack(SSFI), 0,
6234 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006235 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6236}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006237
Owen Andersone50ed302009-08-10 22:56:29 +00006238SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006239 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006240 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006241 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00006242 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006243 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006244 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006245 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006246 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006247 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006248 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006249 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00006250 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006251 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006252
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006253 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006254 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006255 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006256
6257 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6258 // shouldn't be necessary except that RFP cannot be live across
6259 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006260 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006261 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006262 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006263 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006264 SDValue Ops[] = {
6265 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6266 };
6267 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00006268 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006269 PseudoSourceValue::getFixedStack(SSFI), 0,
6270 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006271 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006272
Evan Cheng0db9fe62006-04-25 20:13:52 +00006273 return Result;
6274}
6275
Bill Wendling8b8a6362009-01-17 03:56:04 +00006276// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006277SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6278 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006279 // This algorithm is not obvious. Here it is in C code, more or less:
6280 /*
6281 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6282 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6283 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006284
Bill Wendling8b8a6362009-01-17 03:56:04 +00006285 // Copy ints to xmm registers.
6286 __m128i xh = _mm_cvtsi32_si128( hi );
6287 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006288
Bill Wendling8b8a6362009-01-17 03:56:04 +00006289 // Combine into low half of a single xmm register.
6290 __m128i x = _mm_unpacklo_epi32( xh, xl );
6291 __m128d d;
6292 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006293
Bill Wendling8b8a6362009-01-17 03:56:04 +00006294 // Merge in appropriate exponents to give the integer bits the right
6295 // magnitude.
6296 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006297
Bill Wendling8b8a6362009-01-17 03:56:04 +00006298 // Subtract away the biases to deal with the IEEE-754 double precision
6299 // implicit 1.
6300 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006301
Bill Wendling8b8a6362009-01-17 03:56:04 +00006302 // All conversions up to here are exact. The correctly rounded result is
6303 // calculated using the current rounding mode using the following
6304 // horizontal add.
6305 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6306 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6307 // store doesn't really need to be here (except
6308 // maybe to zero the other double)
6309 return sd;
6310 }
6311 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006312
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006313 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006314 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006315
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006316 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006317 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006318 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6319 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6320 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6321 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006322 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006323 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006324
Bill Wendling8b8a6362009-01-17 03:56:04 +00006325 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006326 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006327 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006328 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006329 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006330 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006331 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006332
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6334 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006335 Op.getOperand(0),
6336 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006337 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6338 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006339 Op.getOperand(0),
6340 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006341 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6342 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006343 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006344 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006345 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6346 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6347 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006348 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006349 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006350 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006351
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006352 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006353 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006354 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6355 DAG.getUNDEF(MVT::v2f64), ShufMask);
6356 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6357 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006358 DAG.getIntPtrConstant(0));
6359}
6360
Bill Wendling8b8a6362009-01-17 03:56:04 +00006361// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006362SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6363 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006364 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006365 // FP constant to bias correct the final result.
6366 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006367 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006368
6369 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006370 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6371 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006372 Op.getOperand(0),
6373 DAG.getIntPtrConstant(0)));
6374
Owen Anderson825b72b2009-08-11 20:47:22 +00006375 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6376 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006377 DAG.getIntPtrConstant(0));
6378
6379 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006380 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6381 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006382 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006383 MVT::v2f64, Load)),
6384 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006385 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006386 MVT::v2f64, Bias)));
6387 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6388 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006389 DAG.getIntPtrConstant(0));
6390
6391 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006392 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006393
6394 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006395 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006396
Owen Anderson825b72b2009-08-11 20:47:22 +00006397 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006398 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006399 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006400 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006401 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006402 }
6403
6404 // Handle final rounding.
6405 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006406}
6407
Dan Gohmand858e902010-04-17 15:26:15 +00006408SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6409 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006410 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006411 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006412
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006413 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006414 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6415 // the optimization here.
6416 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006417 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006418
Owen Andersone50ed302009-08-10 22:56:29 +00006419 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006420 EVT DstVT = Op.getValueType();
6421 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006422 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006423 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006424 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006425
6426 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006428 if (SrcVT == MVT::i32) {
6429 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6430 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6431 getPointerTy(), StackSlot, WordOff);
6432 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6433 StackSlot, NULL, 0, false, false, 0);
6434 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6435 OffsetSlot, NULL, 0, false, false, 0);
6436 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6437 return Fild;
6438 }
6439
6440 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6441 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00006442 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006443 // For i64 source, we need to add the appropriate power of 2 if the input
6444 // was negative. This is the same as the optimization in
6445 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6446 // we must be careful to do the computation in x87 extended precision, not
6447 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6448 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6449 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6450 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6451
6452 APInt FF(32, 0x5F800000ULL);
6453
6454 // Check whether the sign bit is set.
6455 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6456 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6457 ISD::SETLT);
6458
6459 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6460 SDValue FudgePtr = DAG.getConstantPool(
6461 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6462 getPointerTy());
6463
6464 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6465 SDValue Zero = DAG.getIntPtrConstant(0);
6466 SDValue Four = DAG.getIntPtrConstant(4);
6467 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6468 Zero, Four);
6469 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6470
6471 // Load the value out, extending it from f32 to f80.
6472 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006473 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006474 FudgePtr, PseudoSourceValue::getConstantPool(),
6475 0, MVT::f32, false, false, 4);
6476 // Extend everything to 80 bits to force it to be done on x87.
6477 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6478 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006479}
6480
Dan Gohman475871a2008-07-27 21:46:04 +00006481std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006482FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006483 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006484
Owen Andersone50ed302009-08-10 22:56:29 +00006485 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006486
6487 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006488 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6489 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006490 }
6491
Owen Anderson825b72b2009-08-11 20:47:22 +00006492 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6493 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006494 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006496 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006497 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006498 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006499 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006500 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006502 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006503 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006504
Evan Cheng87c89352007-10-15 20:11:21 +00006505 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6506 // stack slot.
6507 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006508 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006509 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006510 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006511
Evan Cheng0db9fe62006-04-25 20:13:52 +00006512 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006513 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006514 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006515 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6516 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6517 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006518 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006519
Dan Gohman475871a2008-07-27 21:46:04 +00006520 SDValue Chain = DAG.getEntryNode();
6521 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006522 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006523 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006524 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006525 PseudoSourceValue::getFixedStack(SSFI), 0,
6526 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006527 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006528 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006529 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6530 };
Dale Johannesenace16102009-02-03 19:33:06 +00006531 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006532 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006533 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006534 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6535 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006536
Evan Cheng0db9fe62006-04-25 20:13:52 +00006537 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006538 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006539 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006540
Chris Lattner27a6c732007-11-24 07:07:01 +00006541 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006542}
6543
Dan Gohmand858e902010-04-17 15:26:15 +00006544SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6545 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006546 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006547 if (Op.getValueType() == MVT::v2i32 &&
6548 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006549 return Op;
6550 }
6551 return SDValue();
6552 }
6553
Eli Friedman948e95a2009-05-23 09:59:16 +00006554 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006555 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006556 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6557 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006558
Chris Lattner27a6c732007-11-24 07:07:01 +00006559 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006560 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006561 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006562}
6563
Dan Gohmand858e902010-04-17 15:26:15 +00006564SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6565 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006566 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6567 SDValue FIST = Vals.first, StackSlot = Vals.second;
6568 assert(FIST.getNode() && "Unexpected failure");
6569
6570 // Load the result.
6571 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006572 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006573}
6574
Dan Gohmand858e902010-04-17 15:26:15 +00006575SDValue X86TargetLowering::LowerFABS(SDValue Op,
6576 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006577 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006578 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006579 EVT VT = Op.getValueType();
6580 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006581 if (VT.isVector())
6582 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006583 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006584 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006585 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006586 CV.push_back(C);
6587 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006588 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006589 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006590 CV.push_back(C);
6591 CV.push_back(C);
6592 CV.push_back(C);
6593 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006594 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006595 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006596 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006597 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006598 PseudoSourceValue::getConstantPool(), 0,
6599 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006600 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006601}
6602
Dan Gohmand858e902010-04-17 15:26:15 +00006603SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006604 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006605 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006606 EVT VT = Op.getValueType();
6607 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006608 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006609 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006610 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006612 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006613 CV.push_back(C);
6614 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006615 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006616 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006617 CV.push_back(C);
6618 CV.push_back(C);
6619 CV.push_back(C);
6620 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006621 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006622 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006623 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006624 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006625 PseudoSourceValue::getConstantPool(), 0,
6626 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006627 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006628 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6630 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006631 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006633 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006634 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006635 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006636}
6637
Dan Gohmand858e902010-04-17 15:26:15 +00006638SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006639 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006640 SDValue Op0 = Op.getOperand(0);
6641 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006642 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006643 EVT VT = Op.getValueType();
6644 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006645
6646 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006647 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006648 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006649 SrcVT = VT;
6650 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006651 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006652 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006653 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006654 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006655 }
6656
6657 // At this point the operands and the result should have the same
6658 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006659
Evan Cheng68c47cb2007-01-05 07:55:56 +00006660 // First get the sign bit of second operand.
6661 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006662 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006663 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6664 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006665 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006666 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6667 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6668 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6669 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006670 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006671 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006672 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006673 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006674 PseudoSourceValue::getConstantPool(), 0,
6675 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006676 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006677
6678 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006679 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006680 // Op0 is MVT::f32, Op1 is MVT::f64.
6681 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6682 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6683 DAG.getConstant(32, MVT::i32));
6684 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6685 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006686 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006687 }
6688
Evan Cheng73d6cf12007-01-05 21:37:56 +00006689 // Clear first operand sign bit.
6690 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006691 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006692 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6693 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006694 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006695 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6696 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6697 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6698 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006699 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006700 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006701 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006702 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006703 PseudoSourceValue::getConstantPool(), 0,
6704 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006705 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006706
6707 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006708 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006709}
6710
Dan Gohman076aee32009-03-04 19:44:21 +00006711/// Emit nodes that will be selected as "test Op0,Op0", or something
6712/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006713SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006714 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006715 DebugLoc dl = Op.getDebugLoc();
6716
Dan Gohman31125812009-03-07 01:58:32 +00006717 // CF and OF aren't always set the way we want. Determine which
6718 // of these we need.
6719 bool NeedCF = false;
6720 bool NeedOF = false;
6721 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006722 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006723 case X86::COND_A: case X86::COND_AE:
6724 case X86::COND_B: case X86::COND_BE:
6725 NeedCF = true;
6726 break;
6727 case X86::COND_G: case X86::COND_GE:
6728 case X86::COND_L: case X86::COND_LE:
6729 case X86::COND_O: case X86::COND_NO:
6730 NeedOF = true;
6731 break;
Dan Gohman31125812009-03-07 01:58:32 +00006732 }
6733
Dan Gohman076aee32009-03-04 19:44:21 +00006734 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006735 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6736 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006737 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6738 // Emit a CMP with 0, which is the TEST pattern.
6739 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6740 DAG.getConstant(0, Op.getValueType()));
6741
6742 unsigned Opcode = 0;
6743 unsigned NumOperands = 0;
6744 switch (Op.getNode()->getOpcode()) {
6745 case ISD::ADD:
6746 // Due to an isel shortcoming, be conservative if this add is likely to be
6747 // selected as part of a load-modify-store instruction. When the root node
6748 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6749 // uses of other nodes in the match, such as the ADD in this case. This
6750 // leads to the ADD being left around and reselected, with the result being
6751 // two adds in the output. Alas, even if none our users are stores, that
6752 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6753 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6754 // climbing the DAG back to the root, and it doesn't seem to be worth the
6755 // effort.
6756 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006757 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006758 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6759 goto default_case;
6760
6761 if (ConstantSDNode *C =
6762 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6763 // An add of one will be selected as an INC.
6764 if (C->getAPIntValue() == 1) {
6765 Opcode = X86ISD::INC;
6766 NumOperands = 1;
6767 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006768 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006769
6770 // An add of negative one (subtract of one) will be selected as a DEC.
6771 if (C->getAPIntValue().isAllOnesValue()) {
6772 Opcode = X86ISD::DEC;
6773 NumOperands = 1;
6774 break;
6775 }
Dan Gohman076aee32009-03-04 19:44:21 +00006776 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006777
6778 // Otherwise use a regular EFLAGS-setting add.
6779 Opcode = X86ISD::ADD;
6780 NumOperands = 2;
6781 break;
6782 case ISD::AND: {
6783 // If the primary and result isn't used, don't bother using X86ISD::AND,
6784 // because a TEST instruction will be better.
6785 bool NonFlagUse = false;
6786 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6787 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6788 SDNode *User = *UI;
6789 unsigned UOpNo = UI.getOperandNo();
6790 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6791 // Look pass truncate.
6792 UOpNo = User->use_begin().getOperandNo();
6793 User = *User->use_begin();
6794 }
6795
6796 if (User->getOpcode() != ISD::BRCOND &&
6797 User->getOpcode() != ISD::SETCC &&
6798 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6799 NonFlagUse = true;
6800 break;
6801 }
Dan Gohman076aee32009-03-04 19:44:21 +00006802 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006803
6804 if (!NonFlagUse)
6805 break;
6806 }
6807 // FALL THROUGH
6808 case ISD::SUB:
6809 case ISD::OR:
6810 case ISD::XOR:
6811 // Due to the ISEL shortcoming noted above, be conservative if this op is
6812 // likely to be selected as part of a load-modify-store instruction.
6813 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6814 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6815 if (UI->getOpcode() == ISD::STORE)
6816 goto default_case;
6817
6818 // Otherwise use a regular EFLAGS-setting instruction.
6819 switch (Op.getNode()->getOpcode()) {
6820 default: llvm_unreachable("unexpected operator!");
6821 case ISD::SUB: Opcode = X86ISD::SUB; break;
6822 case ISD::OR: Opcode = X86ISD::OR; break;
6823 case ISD::XOR: Opcode = X86ISD::XOR; break;
6824 case ISD::AND: Opcode = X86ISD::AND; break;
6825 }
6826
6827 NumOperands = 2;
6828 break;
6829 case X86ISD::ADD:
6830 case X86ISD::SUB:
6831 case X86ISD::INC:
6832 case X86ISD::DEC:
6833 case X86ISD::OR:
6834 case X86ISD::XOR:
6835 case X86ISD::AND:
6836 return SDValue(Op.getNode(), 1);
6837 default:
6838 default_case:
6839 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006840 }
6841
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006842 if (Opcode == 0)
6843 // Emit a CMP with 0, which is the TEST pattern.
6844 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6845 DAG.getConstant(0, Op.getValueType()));
6846
6847 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6848 SmallVector<SDValue, 4> Ops;
6849 for (unsigned i = 0; i != NumOperands; ++i)
6850 Ops.push_back(Op.getOperand(i));
6851
6852 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6853 DAG.ReplaceAllUsesWith(Op, New);
6854 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006855}
6856
6857/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6858/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006859SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006860 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006861 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6862 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006863 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006864
6865 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006866 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006867}
6868
Evan Chengd40d03e2010-01-06 19:38:29 +00006869/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6870/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006871SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6872 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006873 SDValue Op0 = And.getOperand(0);
6874 SDValue Op1 = And.getOperand(1);
6875 if (Op0.getOpcode() == ISD::TRUNCATE)
6876 Op0 = Op0.getOperand(0);
6877 if (Op1.getOpcode() == ISD::TRUNCATE)
6878 Op1 = Op1.getOperand(0);
6879
Evan Chengd40d03e2010-01-06 19:38:29 +00006880 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006881 if (Op1.getOpcode() == ISD::SHL)
6882 std::swap(Op0, Op1);
6883 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006884 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6885 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006886 // If we looked past a truncate, check that it's only truncating away
6887 // known zeros.
6888 unsigned BitWidth = Op0.getValueSizeInBits();
6889 unsigned AndBitWidth = And.getValueSizeInBits();
6890 if (BitWidth > AndBitWidth) {
6891 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6892 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6893 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6894 return SDValue();
6895 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006896 LHS = Op1;
6897 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006898 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006899 } else if (Op1.getOpcode() == ISD::Constant) {
6900 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6901 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006902 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6903 LHS = AndLHS.getOperand(0);
6904 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006905 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006906 }
Evan Cheng0488db92007-09-25 01:57:46 +00006907
Evan Chengd40d03e2010-01-06 19:38:29 +00006908 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006909 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006910 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006911 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006912 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006913 // Also promote i16 to i32 for performance / code size reason.
6914 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006915 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006916 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006917
Evan Chengd40d03e2010-01-06 19:38:29 +00006918 // If the operand types disagree, extend the shift amount to match. Since
6919 // BT ignores high bits (like shifts) we can use anyextend.
6920 if (LHS.getValueType() != RHS.getValueType())
6921 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006922
Evan Chengd40d03e2010-01-06 19:38:29 +00006923 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6924 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6925 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6926 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006927 }
6928
Evan Cheng54de3ea2010-01-05 06:52:31 +00006929 return SDValue();
6930}
6931
Dan Gohmand858e902010-04-17 15:26:15 +00006932SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006933 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6934 SDValue Op0 = Op.getOperand(0);
6935 SDValue Op1 = Op.getOperand(1);
6936 DebugLoc dl = Op.getDebugLoc();
6937 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6938
6939 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006940 // Lower (X & (1 << N)) == 0 to BT(X, N).
6941 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6942 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6943 if (Op0.getOpcode() == ISD::AND &&
6944 Op0.hasOneUse() &&
6945 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006946 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006947 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6948 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6949 if (NewSetCC.getNode())
6950 return NewSetCC;
6951 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006952
Evan Cheng2c755ba2010-02-27 07:36:59 +00006953 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6954 if (Op0.getOpcode() == X86ISD::SETCC &&
6955 Op1.getOpcode() == ISD::Constant &&
6956 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6957 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6958 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6959 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6960 bool Invert = (CC == ISD::SETNE) ^
6961 cast<ConstantSDNode>(Op1)->isNullValue();
6962 if (Invert)
6963 CCode = X86::GetOppositeBranchCondition(CCode);
6964 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6965 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6966 }
6967
Evan Chenge5b51ac2010-04-17 06:13:15 +00006968 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006969 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006970 if (X86CC == X86::COND_INVALID)
6971 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006972
Evan Cheng552f09a2010-04-26 19:06:11 +00006973 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006974
6975 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006976 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006977 return DAG.getNode(ISD::AND, dl, MVT::i8,
6978 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6979 DAG.getConstant(X86CC, MVT::i8), Cond),
6980 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006981
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6983 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006984}
6985
Dan Gohmand858e902010-04-17 15:26:15 +00006986SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006987 SDValue Cond;
6988 SDValue Op0 = Op.getOperand(0);
6989 SDValue Op1 = Op.getOperand(1);
6990 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006991 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006992 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6993 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006994 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006995
6996 if (isFP) {
6997 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006998 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006999 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7000 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007001 bool Swap = false;
7002
7003 switch (SetCCOpcode) {
7004 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007005 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007006 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007007 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007008 case ISD::SETGT: Swap = true; // Fallthrough
7009 case ISD::SETLT:
7010 case ISD::SETOLT: SSECC = 1; break;
7011 case ISD::SETOGE:
7012 case ISD::SETGE: Swap = true; // Fallthrough
7013 case ISD::SETLE:
7014 case ISD::SETOLE: SSECC = 2; break;
7015 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007016 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007017 case ISD::SETNE: SSECC = 4; break;
7018 case ISD::SETULE: Swap = true;
7019 case ISD::SETUGE: SSECC = 5; break;
7020 case ISD::SETULT: Swap = true;
7021 case ISD::SETUGT: SSECC = 6; break;
7022 case ISD::SETO: SSECC = 7; break;
7023 }
7024 if (Swap)
7025 std::swap(Op0, Op1);
7026
Nate Begemanfb8ead02008-07-25 19:05:58 +00007027 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007028 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007029 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007030 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007031 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7032 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007033 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007034 }
7035 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007036 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007037 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7038 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007039 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007040 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007041 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007042 }
7043 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007045 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007046
Nate Begeman30a0de92008-07-17 16:51:19 +00007047 // We are handling one of the integer comparisons here. Since SSE only has
7048 // GT and EQ comparisons for integer, swapping operands and multiple
7049 // operations may be required for some comparisons.
7050 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7051 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007052
Owen Anderson825b72b2009-08-11 20:47:22 +00007053 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007054 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007055 case MVT::v8i8:
7056 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
7057 case MVT::v4i16:
7058 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
7059 case MVT::v2i32:
7060 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7061 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007063
Nate Begeman30a0de92008-07-17 16:51:19 +00007064 switch (SetCCOpcode) {
7065 default: break;
7066 case ISD::SETNE: Invert = true;
7067 case ISD::SETEQ: Opc = EQOpc; break;
7068 case ISD::SETLT: Swap = true;
7069 case ISD::SETGT: Opc = GTOpc; break;
7070 case ISD::SETGE: Swap = true;
7071 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7072 case ISD::SETULT: Swap = true;
7073 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7074 case ISD::SETUGE: Swap = true;
7075 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7076 }
7077 if (Swap)
7078 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007079
Nate Begeman30a0de92008-07-17 16:51:19 +00007080 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7081 // bits of the inputs before performing those operations.
7082 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007083 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007084 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7085 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007086 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007087 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7088 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007089 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7090 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007092
Dale Johannesenace16102009-02-03 19:33:06 +00007093 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007094
7095 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007096 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007097 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007098
Nate Begeman30a0de92008-07-17 16:51:19 +00007099 return Result;
7100}
Evan Cheng0488db92007-09-25 01:57:46 +00007101
Evan Cheng370e5342008-12-03 08:38:43 +00007102// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007103static bool isX86LogicalCmp(SDValue Op) {
7104 unsigned Opc = Op.getNode()->getOpcode();
7105 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7106 return true;
7107 if (Op.getResNo() == 1 &&
7108 (Opc == X86ISD::ADD ||
7109 Opc == X86ISD::SUB ||
7110 Opc == X86ISD::SMUL ||
7111 Opc == X86ISD::UMUL ||
7112 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007113 Opc == X86ISD::DEC ||
7114 Opc == X86ISD::OR ||
7115 Opc == X86ISD::XOR ||
7116 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007117 return true;
7118
7119 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007120}
7121
Dan Gohmand858e902010-04-17 15:26:15 +00007122SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007123 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007124 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007125 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007126 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007127
Dan Gohman1a492952009-10-20 16:22:37 +00007128 if (Cond.getOpcode() == ISD::SETCC) {
7129 SDValue NewCond = LowerSETCC(Cond, DAG);
7130 if (NewCond.getNode())
7131 Cond = NewCond;
7132 }
Evan Cheng734503b2006-09-11 02:19:56 +00007133
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007134 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7135 SDValue Op1 = Op.getOperand(1);
7136 SDValue Op2 = Op.getOperand(2);
7137 if (Cond.getOpcode() == X86ISD::SETCC &&
7138 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7139 SDValue Cmp = Cond.getOperand(1);
7140 if (Cmp.getOpcode() == X86ISD::CMP) {
7141 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7142 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7143 ConstantSDNode *RHSC =
7144 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7145 if (N1C && N1C->isAllOnesValue() &&
7146 N2C && N2C->isNullValue() &&
7147 RHSC && RHSC->isNullValue()) {
7148 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007149 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007150 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7151 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7152 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7153 }
7154 }
7155 }
7156
Evan Chengad9c0a32009-12-15 00:53:42 +00007157 // Look pass (and (setcc_carry (cmp ...)), 1).
7158 if (Cond.getOpcode() == ISD::AND &&
7159 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7160 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7161 if (C && C->getAPIntValue() == 1)
7162 Cond = Cond.getOperand(0);
7163 }
7164
Evan Cheng3f41d662007-10-08 22:16:29 +00007165 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7166 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007167 if (Cond.getOpcode() == X86ISD::SETCC ||
7168 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007169 CC = Cond.getOperand(0);
7170
Dan Gohman475871a2008-07-27 21:46:04 +00007171 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007172 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007173 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007174
Evan Cheng3f41d662007-10-08 22:16:29 +00007175 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007176 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007177 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007178 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007179
Chris Lattnerd1980a52009-03-12 06:52:53 +00007180 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7181 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007182 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007183 addTest = false;
7184 }
7185 }
7186
7187 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007188 // Look pass the truncate.
7189 if (Cond.getOpcode() == ISD::TRUNCATE)
7190 Cond = Cond.getOperand(0);
7191
7192 // We know the result of AND is compared against zero. Try to match
7193 // it to BT.
7194 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7195 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7196 if (NewSetCC.getNode()) {
7197 CC = NewSetCC.getOperand(0);
7198 Cond = NewSetCC.getOperand(1);
7199 addTest = false;
7200 }
7201 }
7202 }
7203
7204 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007205 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007206 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007207 }
7208
Evan Cheng0488db92007-09-25 01:57:46 +00007209 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7210 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007211 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7212 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007213 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007214}
7215
Evan Cheng370e5342008-12-03 08:38:43 +00007216// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7217// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7218// from the AND / OR.
7219static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7220 Opc = Op.getOpcode();
7221 if (Opc != ISD::OR && Opc != ISD::AND)
7222 return false;
7223 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7224 Op.getOperand(0).hasOneUse() &&
7225 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7226 Op.getOperand(1).hasOneUse());
7227}
7228
Evan Cheng961d6d42009-02-02 08:19:07 +00007229// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7230// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007231static bool isXor1OfSetCC(SDValue Op) {
7232 if (Op.getOpcode() != ISD::XOR)
7233 return false;
7234 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7235 if (N1C && N1C->getAPIntValue() == 1) {
7236 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7237 Op.getOperand(0).hasOneUse();
7238 }
7239 return false;
7240}
7241
Dan Gohmand858e902010-04-17 15:26:15 +00007242SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007243 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007244 SDValue Chain = Op.getOperand(0);
7245 SDValue Cond = Op.getOperand(1);
7246 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007247 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007248 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007249
Dan Gohman1a492952009-10-20 16:22:37 +00007250 if (Cond.getOpcode() == ISD::SETCC) {
7251 SDValue NewCond = LowerSETCC(Cond, DAG);
7252 if (NewCond.getNode())
7253 Cond = NewCond;
7254 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007255#if 0
7256 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007257 else if (Cond.getOpcode() == X86ISD::ADD ||
7258 Cond.getOpcode() == X86ISD::SUB ||
7259 Cond.getOpcode() == X86ISD::SMUL ||
7260 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007261 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007262#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007263
Evan Chengad9c0a32009-12-15 00:53:42 +00007264 // Look pass (and (setcc_carry (cmp ...)), 1).
7265 if (Cond.getOpcode() == ISD::AND &&
7266 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7267 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7268 if (C && C->getAPIntValue() == 1)
7269 Cond = Cond.getOperand(0);
7270 }
7271
Evan Cheng3f41d662007-10-08 22:16:29 +00007272 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7273 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007274 if (Cond.getOpcode() == X86ISD::SETCC ||
7275 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007276 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007277
Dan Gohman475871a2008-07-27 21:46:04 +00007278 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007279 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007280 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007281 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007282 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007283 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007284 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007285 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007286 default: break;
7287 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007288 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007289 // These can only come from an arithmetic instruction with overflow,
7290 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007291 Cond = Cond.getNode()->getOperand(1);
7292 addTest = false;
7293 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007294 }
Evan Cheng0488db92007-09-25 01:57:46 +00007295 }
Evan Cheng370e5342008-12-03 08:38:43 +00007296 } else {
7297 unsigned CondOpc;
7298 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7299 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007300 if (CondOpc == ISD::OR) {
7301 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7302 // two branches instead of an explicit OR instruction with a
7303 // separate test.
7304 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007305 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007306 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007307 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007308 Chain, Dest, CC, Cmp);
7309 CC = Cond.getOperand(1).getOperand(0);
7310 Cond = Cmp;
7311 addTest = false;
7312 }
7313 } else { // ISD::AND
7314 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7315 // two branches instead of an explicit AND instruction with a
7316 // separate test. However, we only do this if this block doesn't
7317 // have a fall-through edge, because this requires an explicit
7318 // jmp when the condition is false.
7319 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007320 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007321 Op.getNode()->hasOneUse()) {
7322 X86::CondCode CCode =
7323 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7324 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007325 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007326 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007327 // Look for an unconditional branch following this conditional branch.
7328 // We need this because we need to reverse the successors in order
7329 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007330 if (User->getOpcode() == ISD::BR) {
7331 SDValue FalseBB = User->getOperand(1);
7332 SDNode *NewBR =
7333 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007334 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007335 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007336 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007337
Dale Johannesene4d209d2009-02-03 20:21:25 +00007338 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007339 Chain, Dest, CC, Cmp);
7340 X86::CondCode CCode =
7341 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7342 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007344 Cond = Cmp;
7345 addTest = false;
7346 }
7347 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007348 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007349 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7350 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7351 // It should be transformed during dag combiner except when the condition
7352 // is set by a arithmetics with overflow node.
7353 X86::CondCode CCode =
7354 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7355 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007356 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007357 Cond = Cond.getOperand(0).getOperand(1);
7358 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007359 }
Evan Cheng0488db92007-09-25 01:57:46 +00007360 }
7361
7362 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007363 // Look pass the truncate.
7364 if (Cond.getOpcode() == ISD::TRUNCATE)
7365 Cond = Cond.getOperand(0);
7366
7367 // We know the result of AND is compared against zero. Try to match
7368 // it to BT.
7369 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7370 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7371 if (NewSetCC.getNode()) {
7372 CC = NewSetCC.getOperand(0);
7373 Cond = NewSetCC.getOperand(1);
7374 addTest = false;
7375 }
7376 }
7377 }
7378
7379 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007380 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007381 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007382 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007383 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007384 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007385}
7386
Anton Korobeynikove060b532007-04-17 19:34:00 +00007387
7388// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7389// Calls to _alloca is needed to probe the stack when allocating more than 4k
7390// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7391// that the guard pages used by the OS virtual memory manager are allocated in
7392// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007393SDValue
7394X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007395 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007396 assert(Subtarget->isTargetCygMing() &&
7397 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007398 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007399
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007400 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007401 SDValue Chain = Op.getOperand(0);
7402 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007403 // FIXME: Ensure alignment here
7404
Dan Gohman475871a2008-07-27 21:46:04 +00007405 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007406
Owen Anderson825b72b2009-08-11 20:47:22 +00007407 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007408
Dale Johannesendd64c412009-02-04 00:33:20 +00007409 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007410 Flag = Chain.getValue(1);
7411
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007412 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007413
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007414 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7415 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007416
Dale Johannesendd64c412009-02-04 00:33:20 +00007417 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007418
Dan Gohman475871a2008-07-27 21:46:04 +00007419 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007421}
7422
Dan Gohmand858e902010-04-17 15:26:15 +00007423SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007424 MachineFunction &MF = DAG.getMachineFunction();
7425 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7426
Dan Gohman69de1932008-02-06 22:27:42 +00007427 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007428 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007429
Evan Cheng25ab6902006-09-08 06:48:29 +00007430 if (!Subtarget->is64Bit()) {
7431 // vastart just stores the address of the VarArgsFrameIndex slot into the
7432 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007433 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7434 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00007435 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7436 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007437 }
7438
7439 // __va_list_tag:
7440 // gp_offset (0 - 6 * 8)
7441 // fp_offset (48 - 48 + 8 * 16)
7442 // overflow_arg_area (point to parameters coming in memory).
7443 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007444 SmallVector<SDValue, 8> MemOps;
7445 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007446 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007448 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7449 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00007450 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007451 MemOps.push_back(Store);
7452
7453 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00007454 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007455 FIN, DAG.getIntPtrConstant(4));
7456 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007457 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7458 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00007459 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007460 MemOps.push_back(Store);
7461
7462 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00007463 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007465 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7466 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007467 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00007468 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007469 MemOps.push_back(Store);
7470
7471 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00007472 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007473 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007474 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7475 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007476 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00007477 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007478 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00007479 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007480 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007481}
7482
Dan Gohmand858e902010-04-17 15:26:15 +00007483SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007484 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7485 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007486
Chris Lattner75361b62010-04-07 22:58:41 +00007487 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007488 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007489}
7490
Dan Gohmand858e902010-04-17 15:26:15 +00007491SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007492 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007493 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007494 SDValue Chain = Op.getOperand(0);
7495 SDValue DstPtr = Op.getOperand(1);
7496 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007497 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7498 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007499 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007500
Dale Johannesendd64c412009-02-04 00:33:20 +00007501 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007502 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
7503 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00007504}
7505
Dan Gohman475871a2008-07-27 21:46:04 +00007506SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007507X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007508 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007509 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007510 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007511 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007512 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007513 case Intrinsic::x86_sse_comieq_ss:
7514 case Intrinsic::x86_sse_comilt_ss:
7515 case Intrinsic::x86_sse_comile_ss:
7516 case Intrinsic::x86_sse_comigt_ss:
7517 case Intrinsic::x86_sse_comige_ss:
7518 case Intrinsic::x86_sse_comineq_ss:
7519 case Intrinsic::x86_sse_ucomieq_ss:
7520 case Intrinsic::x86_sse_ucomilt_ss:
7521 case Intrinsic::x86_sse_ucomile_ss:
7522 case Intrinsic::x86_sse_ucomigt_ss:
7523 case Intrinsic::x86_sse_ucomige_ss:
7524 case Intrinsic::x86_sse_ucomineq_ss:
7525 case Intrinsic::x86_sse2_comieq_sd:
7526 case Intrinsic::x86_sse2_comilt_sd:
7527 case Intrinsic::x86_sse2_comile_sd:
7528 case Intrinsic::x86_sse2_comigt_sd:
7529 case Intrinsic::x86_sse2_comige_sd:
7530 case Intrinsic::x86_sse2_comineq_sd:
7531 case Intrinsic::x86_sse2_ucomieq_sd:
7532 case Intrinsic::x86_sse2_ucomilt_sd:
7533 case Intrinsic::x86_sse2_ucomile_sd:
7534 case Intrinsic::x86_sse2_ucomigt_sd:
7535 case Intrinsic::x86_sse2_ucomige_sd:
7536 case Intrinsic::x86_sse2_ucomineq_sd: {
7537 unsigned Opc = 0;
7538 ISD::CondCode CC = ISD::SETCC_INVALID;
7539 switch (IntNo) {
7540 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007541 case Intrinsic::x86_sse_comieq_ss:
7542 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007543 Opc = X86ISD::COMI;
7544 CC = ISD::SETEQ;
7545 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007546 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007547 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007548 Opc = X86ISD::COMI;
7549 CC = ISD::SETLT;
7550 break;
7551 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007552 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007553 Opc = X86ISD::COMI;
7554 CC = ISD::SETLE;
7555 break;
7556 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007557 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007558 Opc = X86ISD::COMI;
7559 CC = ISD::SETGT;
7560 break;
7561 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007562 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007563 Opc = X86ISD::COMI;
7564 CC = ISD::SETGE;
7565 break;
7566 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007567 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007568 Opc = X86ISD::COMI;
7569 CC = ISD::SETNE;
7570 break;
7571 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007572 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007573 Opc = X86ISD::UCOMI;
7574 CC = ISD::SETEQ;
7575 break;
7576 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007577 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007578 Opc = X86ISD::UCOMI;
7579 CC = ISD::SETLT;
7580 break;
7581 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007582 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007583 Opc = X86ISD::UCOMI;
7584 CC = ISD::SETLE;
7585 break;
7586 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007587 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007588 Opc = X86ISD::UCOMI;
7589 CC = ISD::SETGT;
7590 break;
7591 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007592 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007593 Opc = X86ISD::UCOMI;
7594 CC = ISD::SETGE;
7595 break;
7596 case Intrinsic::x86_sse_ucomineq_ss:
7597 case Intrinsic::x86_sse2_ucomineq_sd:
7598 Opc = X86ISD::UCOMI;
7599 CC = ISD::SETNE;
7600 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007601 }
Evan Cheng734503b2006-09-11 02:19:56 +00007602
Dan Gohman475871a2008-07-27 21:46:04 +00007603 SDValue LHS = Op.getOperand(1);
7604 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007605 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007606 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007607 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7608 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7609 DAG.getConstant(X86CC, MVT::i8), Cond);
7610 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007611 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007612 // ptest and testp intrinsics. The intrinsic these come from are designed to
7613 // return an integer value, not just an instruction so lower it to the ptest
7614 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007615 case Intrinsic::x86_sse41_ptestz:
7616 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007617 case Intrinsic::x86_sse41_ptestnzc:
7618 case Intrinsic::x86_avx_ptestz_256:
7619 case Intrinsic::x86_avx_ptestc_256:
7620 case Intrinsic::x86_avx_ptestnzc_256:
7621 case Intrinsic::x86_avx_vtestz_ps:
7622 case Intrinsic::x86_avx_vtestc_ps:
7623 case Intrinsic::x86_avx_vtestnzc_ps:
7624 case Intrinsic::x86_avx_vtestz_pd:
7625 case Intrinsic::x86_avx_vtestc_pd:
7626 case Intrinsic::x86_avx_vtestnzc_pd:
7627 case Intrinsic::x86_avx_vtestz_ps_256:
7628 case Intrinsic::x86_avx_vtestc_ps_256:
7629 case Intrinsic::x86_avx_vtestnzc_ps_256:
7630 case Intrinsic::x86_avx_vtestz_pd_256:
7631 case Intrinsic::x86_avx_vtestc_pd_256:
7632 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7633 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007634 unsigned X86CC = 0;
7635 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007636 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007637 case Intrinsic::x86_avx_vtestz_ps:
7638 case Intrinsic::x86_avx_vtestz_pd:
7639 case Intrinsic::x86_avx_vtestz_ps_256:
7640 case Intrinsic::x86_avx_vtestz_pd_256:
7641 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007642 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007643 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007644 // ZF = 1
7645 X86CC = X86::COND_E;
7646 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007647 case Intrinsic::x86_avx_vtestc_ps:
7648 case Intrinsic::x86_avx_vtestc_pd:
7649 case Intrinsic::x86_avx_vtestc_ps_256:
7650 case Intrinsic::x86_avx_vtestc_pd_256:
7651 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007652 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007653 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007654 // CF = 1
7655 X86CC = X86::COND_B;
7656 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007657 case Intrinsic::x86_avx_vtestnzc_ps:
7658 case Intrinsic::x86_avx_vtestnzc_pd:
7659 case Intrinsic::x86_avx_vtestnzc_ps_256:
7660 case Intrinsic::x86_avx_vtestnzc_pd_256:
7661 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007662 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007663 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007664 // ZF and CF = 0
7665 X86CC = X86::COND_A;
7666 break;
7667 }
Eric Christopherfd179292009-08-27 18:07:15 +00007668
Eric Christopher71c67532009-07-29 00:28:05 +00007669 SDValue LHS = Op.getOperand(1);
7670 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007671 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7672 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007673 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7674 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7675 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007676 }
Evan Cheng5759f972008-05-04 09:15:50 +00007677
7678 // Fix vector shift instructions where the last operand is a non-immediate
7679 // i32 value.
7680 case Intrinsic::x86_sse2_pslli_w:
7681 case Intrinsic::x86_sse2_pslli_d:
7682 case Intrinsic::x86_sse2_pslli_q:
7683 case Intrinsic::x86_sse2_psrli_w:
7684 case Intrinsic::x86_sse2_psrli_d:
7685 case Intrinsic::x86_sse2_psrli_q:
7686 case Intrinsic::x86_sse2_psrai_w:
7687 case Intrinsic::x86_sse2_psrai_d:
7688 case Intrinsic::x86_mmx_pslli_w:
7689 case Intrinsic::x86_mmx_pslli_d:
7690 case Intrinsic::x86_mmx_pslli_q:
7691 case Intrinsic::x86_mmx_psrli_w:
7692 case Intrinsic::x86_mmx_psrli_d:
7693 case Intrinsic::x86_mmx_psrli_q:
7694 case Intrinsic::x86_mmx_psrai_w:
7695 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007696 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007697 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007698 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007699
7700 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007701 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007702 switch (IntNo) {
7703 case Intrinsic::x86_sse2_pslli_w:
7704 NewIntNo = Intrinsic::x86_sse2_psll_w;
7705 break;
7706 case Intrinsic::x86_sse2_pslli_d:
7707 NewIntNo = Intrinsic::x86_sse2_psll_d;
7708 break;
7709 case Intrinsic::x86_sse2_pslli_q:
7710 NewIntNo = Intrinsic::x86_sse2_psll_q;
7711 break;
7712 case Intrinsic::x86_sse2_psrli_w:
7713 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7714 break;
7715 case Intrinsic::x86_sse2_psrli_d:
7716 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7717 break;
7718 case Intrinsic::x86_sse2_psrli_q:
7719 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7720 break;
7721 case Intrinsic::x86_sse2_psrai_w:
7722 NewIntNo = Intrinsic::x86_sse2_psra_w;
7723 break;
7724 case Intrinsic::x86_sse2_psrai_d:
7725 NewIntNo = Intrinsic::x86_sse2_psra_d;
7726 break;
7727 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007728 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007729 switch (IntNo) {
7730 case Intrinsic::x86_mmx_pslli_w:
7731 NewIntNo = Intrinsic::x86_mmx_psll_w;
7732 break;
7733 case Intrinsic::x86_mmx_pslli_d:
7734 NewIntNo = Intrinsic::x86_mmx_psll_d;
7735 break;
7736 case Intrinsic::x86_mmx_pslli_q:
7737 NewIntNo = Intrinsic::x86_mmx_psll_q;
7738 break;
7739 case Intrinsic::x86_mmx_psrli_w:
7740 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7741 break;
7742 case Intrinsic::x86_mmx_psrli_d:
7743 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7744 break;
7745 case Intrinsic::x86_mmx_psrli_q:
7746 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7747 break;
7748 case Intrinsic::x86_mmx_psrai_w:
7749 NewIntNo = Intrinsic::x86_mmx_psra_w;
7750 break;
7751 case Intrinsic::x86_mmx_psrai_d:
7752 NewIntNo = Intrinsic::x86_mmx_psra_d;
7753 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007754 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007755 }
7756 break;
7757 }
7758 }
Mon P Wangefa42202009-09-03 19:56:25 +00007759
7760 // The vector shift intrinsics with scalars uses 32b shift amounts but
7761 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7762 // to be zero.
7763 SDValue ShOps[4];
7764 ShOps[0] = ShAmt;
7765 ShOps[1] = DAG.getConstant(0, MVT::i32);
7766 if (ShAmtVT == MVT::v4i32) {
7767 ShOps[2] = DAG.getUNDEF(MVT::i32);
7768 ShOps[3] = DAG.getUNDEF(MVT::i32);
7769 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7770 } else {
7771 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7772 }
7773
Owen Andersone50ed302009-08-10 22:56:29 +00007774 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007775 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007776 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007777 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007778 Op.getOperand(1), ShAmt);
7779 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007780 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007781}
Evan Cheng72261582005-12-20 06:22:03 +00007782
Dan Gohmand858e902010-04-17 15:26:15 +00007783SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7784 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007785 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7786 MFI->setReturnAddressIsTaken(true);
7787
Bill Wendling64e87322009-01-16 19:25:27 +00007788 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007789 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007790
7791 if (Depth > 0) {
7792 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7793 SDValue Offset =
7794 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007795 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007796 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007797 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007798 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007799 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007800 }
7801
7802 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007803 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007804 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007805 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007806}
7807
Dan Gohmand858e902010-04-17 15:26:15 +00007808SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007809 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7810 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007811
Owen Andersone50ed302009-08-10 22:56:29 +00007812 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007813 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007814 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7815 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007816 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007817 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007818 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7819 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007820 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007821}
7822
Dan Gohman475871a2008-07-27 21:46:04 +00007823SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007824 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007825 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007826}
7827
Dan Gohmand858e902010-04-17 15:26:15 +00007828SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007829 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007830 SDValue Chain = Op.getOperand(0);
7831 SDValue Offset = Op.getOperand(1);
7832 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007833 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007834
Dan Gohmand8816272010-08-11 18:14:00 +00007835 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7836 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7837 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007838 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007839
Dan Gohmand8816272010-08-11 18:14:00 +00007840 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7841 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007842 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007843 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007844 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007845 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007846
Dale Johannesene4d209d2009-02-03 20:21:25 +00007847 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007848 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007849 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007850}
7851
Dan Gohman475871a2008-07-27 21:46:04 +00007852SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007853 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007854 SDValue Root = Op.getOperand(0);
7855 SDValue Trmp = Op.getOperand(1); // trampoline
7856 SDValue FPtr = Op.getOperand(2); // nested function
7857 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007858 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007859
Dan Gohman69de1932008-02-06 22:27:42 +00007860 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007861
7862 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007863 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007864
7865 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007866 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7867 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007868
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007869 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7870 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007871
7872 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7873
7874 // Load the pointer to the nested function into R11.
7875 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007876 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007877 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007878 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007879
Owen Anderson825b72b2009-08-11 20:47:22 +00007880 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7881 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007882 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7883 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007884
7885 // Load the 'nest' parameter value into R10.
7886 // R10 is specified in X86CallingConv.td
7887 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007888 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7889 DAG.getConstant(10, MVT::i64));
7890 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007891 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007892
Owen Anderson825b72b2009-08-11 20:47:22 +00007893 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7894 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007895 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7896 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007897
7898 // Jump to the nested function.
7899 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007900 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7901 DAG.getConstant(20, MVT::i64));
7902 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007903 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007904
7905 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007906 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7907 DAG.getConstant(22, MVT::i64));
7908 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007909 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007910
Dan Gohman475871a2008-07-27 21:46:04 +00007911 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007912 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007913 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007914 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007915 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007916 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007917 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007918 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007919
7920 switch (CC) {
7921 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007922 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007923 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007924 case CallingConv::X86_StdCall: {
7925 // Pass 'nest' parameter in ECX.
7926 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007927 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007928
7929 // Check that ECX wasn't needed by an 'inreg' parameter.
7930 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007931 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007932
Chris Lattner58d74912008-03-12 17:45:29 +00007933 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007934 unsigned InRegCount = 0;
7935 unsigned Idx = 1;
7936
7937 for (FunctionType::param_iterator I = FTy->param_begin(),
7938 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007939 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007940 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007941 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007942
7943 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007944 report_fatal_error("Nest register in use - reduce number of inreg"
7945 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007946 }
7947 }
7948 break;
7949 }
7950 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007951 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007952 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007953 // Pass 'nest' parameter in EAX.
7954 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007955 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007956 break;
7957 }
7958
Dan Gohman475871a2008-07-27 21:46:04 +00007959 SDValue OutChains[4];
7960 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007961
Owen Anderson825b72b2009-08-11 20:47:22 +00007962 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7963 DAG.getConstant(10, MVT::i32));
7964 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007965
Chris Lattnera62fe662010-02-05 19:20:30 +00007966 // This is storing the opcode for MOV32ri.
7967 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007968 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007969 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007970 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007971 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007972
Owen Anderson825b72b2009-08-11 20:47:22 +00007973 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7974 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007975 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7976 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007977
Chris Lattnera62fe662010-02-05 19:20:30 +00007978 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007979 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7980 DAG.getConstant(5, MVT::i32));
7981 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007982 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007983
Owen Anderson825b72b2009-08-11 20:47:22 +00007984 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7985 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007986 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7987 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007988
Dan Gohman475871a2008-07-27 21:46:04 +00007989 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007990 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007991 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007992 }
7993}
7994
Dan Gohmand858e902010-04-17 15:26:15 +00007995SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7996 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007997 /*
7998 The rounding mode is in bits 11:10 of FPSR, and has the following
7999 settings:
8000 00 Round to nearest
8001 01 Round to -inf
8002 10 Round to +inf
8003 11 Round to 0
8004
8005 FLT_ROUNDS, on the other hand, expects the following:
8006 -1 Undefined
8007 0 Round to 0
8008 1 Round to nearest
8009 2 Round to +inf
8010 3 Round to -inf
8011
8012 To perform the conversion, we do:
8013 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8014 */
8015
8016 MachineFunction &MF = DAG.getMachineFunction();
8017 const TargetMachine &TM = MF.getTarget();
8018 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8019 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008020 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008021 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008022
8023 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008024 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008025 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008026
Owen Anderson825b72b2009-08-11 20:47:22 +00008027 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00008028 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008029
8030 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00008031 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
8032 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008033
8034 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008035 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00008036 DAG.getNode(ISD::SRL, dl, MVT::i16,
8037 DAG.getNode(ISD::AND, dl, MVT::i16,
8038 CWD, DAG.getConstant(0x800, MVT::i16)),
8039 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008040 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00008041 DAG.getNode(ISD::SRL, dl, MVT::i16,
8042 DAG.getNode(ISD::AND, dl, MVT::i16,
8043 CWD, DAG.getConstant(0x400, MVT::i16)),
8044 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008045
Dan Gohman475871a2008-07-27 21:46:04 +00008046 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00008047 DAG.getNode(ISD::AND, dl, MVT::i16,
8048 DAG.getNode(ISD::ADD, dl, MVT::i16,
8049 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
8050 DAG.getConstant(1, MVT::i16)),
8051 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008052
8053
Duncan Sands83ec4b62008-06-06 12:08:01 +00008054 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00008055 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008056}
8057
Dan Gohmand858e902010-04-17 15:26:15 +00008058SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008059 EVT VT = Op.getValueType();
8060 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008061 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008062 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008063
8064 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008065 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008066 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008067 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008069 }
Evan Cheng18efe262007-12-14 02:13:44 +00008070
Evan Cheng152804e2007-12-14 08:30:15 +00008071 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008072 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008073 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008074
8075 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008076 SDValue Ops[] = {
8077 Op,
8078 DAG.getConstant(NumBits+NumBits-1, OpVT),
8079 DAG.getConstant(X86::COND_E, MVT::i8),
8080 Op.getValue(1)
8081 };
8082 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008083
8084 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008086
Owen Anderson825b72b2009-08-11 20:47:22 +00008087 if (VT == MVT::i8)
8088 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008089 return Op;
8090}
8091
Dan Gohmand858e902010-04-17 15:26:15 +00008092SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008093 EVT VT = Op.getValueType();
8094 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008095 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008096 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008097
8098 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008099 if (VT == MVT::i8) {
8100 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008101 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008102 }
Evan Cheng152804e2007-12-14 08:30:15 +00008103
8104 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008105 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008106 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008107
8108 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008109 SDValue Ops[] = {
8110 Op,
8111 DAG.getConstant(NumBits, OpVT),
8112 DAG.getConstant(X86::COND_E, MVT::i8),
8113 Op.getValue(1)
8114 };
8115 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008116
Owen Anderson825b72b2009-08-11 20:47:22 +00008117 if (VT == MVT::i8)
8118 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008119 return Op;
8120}
8121
Dan Gohmand858e902010-04-17 15:26:15 +00008122SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008123 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008124 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008125 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Mon P Wangaf9b9522008-12-18 21:42:19 +00008127 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8128 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8129 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8130 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8131 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8132 //
8133 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8134 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8135 // return AloBlo + AloBhi + AhiBlo;
8136
8137 SDValue A = Op.getOperand(0);
8138 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008139
Dale Johannesene4d209d2009-02-03 20:21:25 +00008140 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008141 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8142 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008143 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008144 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8145 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008146 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008147 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008148 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008149 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008150 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008151 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008152 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008153 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008154 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008155 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008156 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8157 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008158 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008159 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8160 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008161 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8162 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008163 return Res;
8164}
8165
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008166SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8167 EVT VT = Op.getValueType();
8168 DebugLoc dl = Op.getDebugLoc();
8169 SDValue R = Op.getOperand(0);
8170
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008171 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008172
Nate Begeman51409212010-07-28 00:21:48 +00008173 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8174
8175 if (VT == MVT::v4i32) {
8176 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8177 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8178 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8179
8180 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
8181
8182 std::vector<Constant*> CV(4, CI);
8183 Constant *C = ConstantVector::get(CV);
8184 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8185 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8186 PseudoSourceValue::getConstantPool(), 0,
8187 false, false, 16);
8188
8189 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8190 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8191 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8192 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8193 }
8194 if (VT == MVT::v16i8) {
8195 // a = a << 5;
8196 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8197 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8198 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8199
8200 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8201 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8202
8203 std::vector<Constant*> CVM1(16, CM1);
8204 std::vector<Constant*> CVM2(16, CM2);
8205 Constant *C = ConstantVector::get(CVM1);
8206 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8207 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8208 PseudoSourceValue::getConstantPool(), 0,
8209 false, false, 16);
8210
8211 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8212 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8213 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8214 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8215 DAG.getConstant(4, MVT::i32));
8216 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8217 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8218 R, M, Op);
8219 // a += a
8220 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8221
8222 C = ConstantVector::get(CVM2);
8223 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8224 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8225 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
8226
8227 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8228 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8229 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8230 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8231 DAG.getConstant(2, MVT::i32));
8232 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8233 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8234 R, M, Op);
8235 // a += a
8236 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8237
8238 // return pblendv(r, r+r, a);
8239 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8240 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8241 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8242 return R;
8243 }
8244 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008245}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008246
Dan Gohmand858e902010-04-17 15:26:15 +00008247SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008248 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8249 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008250 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8251 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008252 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008253 SDValue LHS = N->getOperand(0);
8254 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008255 unsigned BaseOp = 0;
8256 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008257 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008258
8259 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008260 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008261 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008262 // A subtract of one will be selected as a INC. Note that INC doesn't
8263 // set CF, so we can't do this for UADDO.
8264 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8265 if (C->getAPIntValue() == 1) {
8266 BaseOp = X86ISD::INC;
8267 Cond = X86::COND_O;
8268 break;
8269 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008270 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008271 Cond = X86::COND_O;
8272 break;
8273 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008274 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008275 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008276 break;
8277 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008278 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8279 // set CF, so we can't do this for USUBO.
8280 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8281 if (C->getAPIntValue() == 1) {
8282 BaseOp = X86ISD::DEC;
8283 Cond = X86::COND_O;
8284 break;
8285 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008286 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008287 Cond = X86::COND_O;
8288 break;
8289 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008290 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008291 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008292 break;
8293 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008294 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008295 Cond = X86::COND_O;
8296 break;
8297 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008298 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008299 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008300 break;
8301 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008302
Bill Wendling61edeb52008-12-02 01:06:39 +00008303 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008304 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008305 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008306
Bill Wendling61edeb52008-12-02 01:06:39 +00008307 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008308 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008309 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008310
Bill Wendling61edeb52008-12-02 01:06:39 +00008311 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8312 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008313}
8314
Eric Christopher9a9d2752010-07-22 02:48:34 +00008315SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8316 DebugLoc dl = Op.getDebugLoc();
8317
Eric Christopherb6729dc2010-08-04 23:03:04 +00008318 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008319 SDValue Chain = Op.getOperand(0);
8320 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008321 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008322 SDValue Ops[] = {
8323 DAG.getRegister(X86::ESP, MVT::i32), // Base
8324 DAG.getTargetConstant(1, MVT::i8), // Scale
8325 DAG.getRegister(0, MVT::i32), // Index
8326 DAG.getTargetConstant(0, MVT::i32), // Disp
8327 DAG.getRegister(0, MVT::i32), // Segment.
8328 Zero,
8329 Chain
8330 };
8331 SDNode *Res =
8332 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8333 array_lengthof(Ops));
8334 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008335 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00008336
8337 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008338 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008339 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00008340
8341 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8342 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8343 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8344 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
8345
8346 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8347 if (!Op1 && !Op2 && !Op3 && Op4)
8348 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
8349
8350 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8351 if (Op1 && !Op2 && !Op3 && !Op4)
8352 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
8353
8354 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
8355 // (MFENCE)>;
8356 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008357}
8358
Dan Gohmand858e902010-04-17 15:26:15 +00008359SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008360 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008361 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008362 unsigned Reg = 0;
8363 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008364 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008365 default:
8366 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008367 case MVT::i8: Reg = X86::AL; size = 1; break;
8368 case MVT::i16: Reg = X86::AX; size = 2; break;
8369 case MVT::i32: Reg = X86::EAX; size = 4; break;
8370 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008371 assert(Subtarget->is64Bit() && "Node not type legal!");
8372 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008373 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008374 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008375 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008376 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008377 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008378 Op.getOperand(1),
8379 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008380 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008381 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008382 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008383 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008384 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008385 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008386 return cpOut;
8387}
8388
Duncan Sands1607f052008-12-01 11:39:25 +00008389SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008390 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008391 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008392 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008393 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008394 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008395 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008396 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8397 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008398 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008399 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8400 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008401 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008402 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008403 rdx.getValue(1)
8404 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008405 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008406}
8407
Dale Johannesen7d07b482010-05-21 00:52:33 +00008408SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8409 SelectionDAG &DAG) const {
8410 EVT SrcVT = Op.getOperand(0).getValueType();
8411 EVT DstVT = Op.getValueType();
8412 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8413 Subtarget->hasMMX() && !DisableMMX) &&
8414 "Unexpected custom BIT_CONVERT");
8415 assert((DstVT == MVT::i64 ||
8416 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8417 "Unexpected custom BIT_CONVERT");
8418 // i64 <=> MMX conversions are Legal.
8419 if (SrcVT==MVT::i64 && DstVT.isVector())
8420 return Op;
8421 if (DstVT==MVT::i64 && SrcVT.isVector())
8422 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008423 // MMX <=> MMX conversions are Legal.
8424 if (SrcVT.isVector() && DstVT.isVector())
8425 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008426 // All other conversions need to be expanded.
8427 return SDValue();
8428}
Dan Gohmand858e902010-04-17 15:26:15 +00008429SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008430 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008431 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008432 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008433 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008434 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008435 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008436 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008437 Node->getOperand(0),
8438 Node->getOperand(1), negOp,
8439 cast<AtomicSDNode>(Node)->getSrcValue(),
8440 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008441}
8442
Evan Cheng0db9fe62006-04-25 20:13:52 +00008443/// LowerOperation - Provide custom lowering hooks for some operations.
8444///
Dan Gohmand858e902010-04-17 15:26:15 +00008445SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008446 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008447 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008448 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008449 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8450 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008451 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008452 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008453 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8454 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8455 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8456 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8457 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8458 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008459 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008460 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008461 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008462 case ISD::SHL_PARTS:
8463 case ISD::SRA_PARTS:
8464 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8465 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008466 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008467 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008468 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008469 case ISD::FABS: return LowerFABS(Op, DAG);
8470 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008471 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008472 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008473 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008474 case ISD::SELECT: return LowerSELECT(Op, DAG);
8475 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008476 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008477 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008478 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008479 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008480 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008481 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8482 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008483 case ISD::FRAME_TO_ARGS_OFFSET:
8484 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008485 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008486 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008487 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008488 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008489 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8490 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008491 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008492 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008493 case ISD::SADDO:
8494 case ISD::UADDO:
8495 case ISD::SSUBO:
8496 case ISD::USUBO:
8497 case ISD::SMULO:
8498 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008499 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008500 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008501 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008502}
8503
Duncan Sands1607f052008-12-01 11:39:25 +00008504void X86TargetLowering::
8505ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008506 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008507 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008508 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008509 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008510
8511 SDValue Chain = Node->getOperand(0);
8512 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008513 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008514 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008515 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008516 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008517 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008518 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008519 SDValue Result =
8520 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8521 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008522 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008523 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008524 Results.push_back(Result.getValue(2));
8525}
8526
Duncan Sands126d9072008-07-04 11:47:58 +00008527/// ReplaceNodeResults - Replace a node with an illegal result type
8528/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008529void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8530 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008531 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008532 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008533 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008534 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008535 assert(false && "Do not know how to custom type legalize this operation!");
8536 return;
8537 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008538 std::pair<SDValue,SDValue> Vals =
8539 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008540 SDValue FIST = Vals.first, StackSlot = Vals.second;
8541 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008542 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008543 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008544 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8545 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008546 }
8547 return;
8548 }
8549 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008550 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008551 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008552 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008553 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008554 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008555 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008556 eax.getValue(2));
8557 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8558 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008559 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008560 Results.push_back(edx.getValue(1));
8561 return;
8562 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008563 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008564 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008565 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008566 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008567 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8568 DAG.getConstant(0, MVT::i32));
8569 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8570 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008571 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8572 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008573 cpInL.getValue(1));
8574 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008575 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8576 DAG.getConstant(0, MVT::i32));
8577 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8578 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008579 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008580 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008581 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008582 swapInL.getValue(1));
8583 SDValue Ops[] = { swapInH.getValue(0),
8584 N->getOperand(1),
8585 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008586 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008587 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008588 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008589 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008590 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008591 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008592 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008593 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008594 Results.push_back(cpOutH.getValue(1));
8595 return;
8596 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008597 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008598 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8599 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008600 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008601 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8602 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008603 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008604 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8605 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008606 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008607 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8608 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008609 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008610 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8611 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008612 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008613 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8614 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008615 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008616 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8617 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008618 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008619}
8620
Evan Cheng72261582005-12-20 06:22:03 +00008621const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8622 switch (Opcode) {
8623 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008624 case X86ISD::BSF: return "X86ISD::BSF";
8625 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008626 case X86ISD::SHLD: return "X86ISD::SHLD";
8627 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008628 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008629 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008630 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008631 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008632 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008633 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008634 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8635 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8636 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008637 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008638 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008639 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008640 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008641 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008642 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008643 case X86ISD::COMI: return "X86ISD::COMI";
8644 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008645 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008646 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008647 case X86ISD::CMOV: return "X86ISD::CMOV";
8648 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008649 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008650 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8651 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008652 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008653 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008654 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008655 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008656 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008657 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8658 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008659 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008660 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008661 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008662 case X86ISD::FMAX: return "X86ISD::FMAX";
8663 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008664 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8665 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008666 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008667 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008668 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008669 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008670 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008671 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008672 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8673 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008674 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8675 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8676 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8677 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8678 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8679 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008680 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8681 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008682 case X86ISD::VSHL: return "X86ISD::VSHL";
8683 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008684 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8685 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8686 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8687 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8688 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8689 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8690 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8691 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8692 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8693 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008694 case X86ISD::ADD: return "X86ISD::ADD";
8695 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008696 case X86ISD::SMUL: return "X86ISD::SMUL";
8697 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008698 case X86ISD::INC: return "X86ISD::INC";
8699 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008700 case X86ISD::OR: return "X86ISD::OR";
8701 case X86ISD::XOR: return "X86ISD::XOR";
8702 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008703 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008704 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008705 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008706 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8707 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8708 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8709 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8710 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8711 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8712 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8713 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8714 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008715 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008716 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008717 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008718 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8719 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008720 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8721 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8722 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8723 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8724 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8725 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8726 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8727 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8728 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8729 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8730 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8731 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8732 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8733 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8734 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8735 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8736 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8737 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8738 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008739 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008740 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008741 }
8742}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008743
Chris Lattnerc9addb72007-03-30 23:15:24 +00008744// isLegalAddressingMode - Return true if the addressing mode represented
8745// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008746bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008747 const Type *Ty) const {
8748 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008749 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008750 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008751
Chris Lattnerc9addb72007-03-30 23:15:24 +00008752 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008753 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008754 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008755
Chris Lattnerc9addb72007-03-30 23:15:24 +00008756 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008757 unsigned GVFlags =
8758 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008759
Chris Lattnerdfed4132009-07-10 07:38:24 +00008760 // If a reference to this global requires an extra load, we can't fold it.
8761 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008762 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008763
Chris Lattnerdfed4132009-07-10 07:38:24 +00008764 // If BaseGV requires a register for the PIC base, we cannot also have a
8765 // BaseReg specified.
8766 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008767 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008768
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008769 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008770 if ((M != CodeModel::Small || R != Reloc::Static) &&
8771 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008772 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008773 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008774
Chris Lattnerc9addb72007-03-30 23:15:24 +00008775 switch (AM.Scale) {
8776 case 0:
8777 case 1:
8778 case 2:
8779 case 4:
8780 case 8:
8781 // These scales always work.
8782 break;
8783 case 3:
8784 case 5:
8785 case 9:
8786 // These scales are formed with basereg+scalereg. Only accept if there is
8787 // no basereg yet.
8788 if (AM.HasBaseReg)
8789 return false;
8790 break;
8791 default: // Other stuff never works.
8792 return false;
8793 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008794
Chris Lattnerc9addb72007-03-30 23:15:24 +00008795 return true;
8796}
8797
8798
Evan Cheng2bd122c2007-10-26 01:56:11 +00008799bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008800 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008801 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008802 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8803 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008804 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008805 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008806 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008807}
8808
Owen Andersone50ed302009-08-10 22:56:29 +00008809bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008810 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008811 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008812 unsigned NumBits1 = VT1.getSizeInBits();
8813 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008814 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008815 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008816 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008817}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008818
Dan Gohman97121ba2009-04-08 00:15:30 +00008819bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008820 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008821 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008822}
8823
Owen Andersone50ed302009-08-10 22:56:29 +00008824bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008825 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008826 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008827}
8828
Owen Andersone50ed302009-08-10 22:56:29 +00008829bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008830 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008831 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008832}
8833
Evan Cheng60c07e12006-07-05 22:17:51 +00008834/// isShuffleMaskLegal - Targets can use this to indicate that they only
8835/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8836/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8837/// are assumed to be legal.
8838bool
Eric Christopherfd179292009-08-27 18:07:15 +00008839X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008840 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008841 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008842 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008843 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008844
Nate Begemana09008b2009-10-19 02:17:23 +00008845 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008846 return (VT.getVectorNumElements() == 2 ||
8847 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8848 isMOVLMask(M, VT) ||
8849 isSHUFPMask(M, VT) ||
8850 isPSHUFDMask(M, VT) ||
8851 isPSHUFHWMask(M, VT) ||
8852 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008853 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008854 isUNPCKLMask(M, VT) ||
8855 isUNPCKHMask(M, VT) ||
8856 isUNPCKL_v_undef_Mask(M, VT) ||
8857 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008858}
8859
Dan Gohman7d8143f2008-04-09 20:09:42 +00008860bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008861X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008862 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008863 unsigned NumElts = VT.getVectorNumElements();
8864 // FIXME: This collection of masks seems suspect.
8865 if (NumElts == 2)
8866 return true;
8867 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8868 return (isMOVLMask(Mask, VT) ||
8869 isCommutedMOVLMask(Mask, VT, true) ||
8870 isSHUFPMask(Mask, VT) ||
8871 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008872 }
8873 return false;
8874}
8875
8876//===----------------------------------------------------------------------===//
8877// X86 Scheduler Hooks
8878//===----------------------------------------------------------------------===//
8879
Mon P Wang63307c32008-05-05 19:05:59 +00008880// private utility function
8881MachineBasicBlock *
8882X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8883 MachineBasicBlock *MBB,
8884 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008885 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008886 unsigned LoadOpc,
8887 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008888 unsigned notOpc,
8889 unsigned EAXreg,
8890 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008891 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008892 // For the atomic bitwise operator, we generate
8893 // thisMBB:
8894 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008895 // ld t1 = [bitinstr.addr]
8896 // op t2 = t1, [bitinstr.val]
8897 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008898 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8899 // bz newMBB
8900 // fallthrough -->nextMBB
8901 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8902 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008903 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008904 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008905
Mon P Wang63307c32008-05-05 19:05:59 +00008906 /// First build the CFG
8907 MachineFunction *F = MBB->getParent();
8908 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008909 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8910 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8911 F->insert(MBBIter, newMBB);
8912 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008913
Dan Gohman14152b42010-07-06 20:24:04 +00008914 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8915 nextMBB->splice(nextMBB->begin(), thisMBB,
8916 llvm::next(MachineBasicBlock::iterator(bInstr)),
8917 thisMBB->end());
8918 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008919
Mon P Wang63307c32008-05-05 19:05:59 +00008920 // Update thisMBB to fall through to newMBB
8921 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008922
Mon P Wang63307c32008-05-05 19:05:59 +00008923 // newMBB jumps to itself and fall through to nextMBB
8924 newMBB->addSuccessor(nextMBB);
8925 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008926
Mon P Wang63307c32008-05-05 19:05:59 +00008927 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008928 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008929 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008930 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008931 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008932 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008933 int numArgs = bInstr->getNumOperands() - 1;
8934 for (int i=0; i < numArgs; ++i)
8935 argOpers[i] = &bInstr->getOperand(i+1);
8936
8937 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008938 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008939 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008940
Dale Johannesen140be2d2008-08-19 18:47:28 +00008941 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008942 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008943 for (int i=0; i <= lastAddrIndx; ++i)
8944 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008945
Dale Johannesen140be2d2008-08-19 18:47:28 +00008946 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008947 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008948 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008949 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008950 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008951 tt = t1;
8952
Dale Johannesen140be2d2008-08-19 18:47:28 +00008953 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008954 assert((argOpers[valArgIndx]->isReg() ||
8955 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008956 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008957 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008958 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008959 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008960 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008961 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008962 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008963
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008964 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008965 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008966
Dale Johannesene4d209d2009-02-03 20:21:25 +00008967 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008968 for (int i=0; i <= lastAddrIndx; ++i)
8969 (*MIB).addOperand(*argOpers[i]);
8970 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008971 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008972 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8973 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008974
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008975 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008976 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008977
Mon P Wang63307c32008-05-05 19:05:59 +00008978 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008979 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008980
Dan Gohman14152b42010-07-06 20:24:04 +00008981 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008982 return nextMBB;
8983}
8984
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008985// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008986MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008987X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8988 MachineBasicBlock *MBB,
8989 unsigned regOpcL,
8990 unsigned regOpcH,
8991 unsigned immOpcL,
8992 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008993 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008994 // For the atomic bitwise operator, we generate
8995 // thisMBB (instructions are in pairs, except cmpxchg8b)
8996 // ld t1,t2 = [bitinstr.addr]
8997 // newMBB:
8998 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8999 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009000 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009001 // mov ECX, EBX <- t5, t6
9002 // mov EAX, EDX <- t1, t2
9003 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9004 // mov t3, t4 <- EAX, EDX
9005 // bz newMBB
9006 // result in out1, out2
9007 // fallthrough -->nextMBB
9008
9009 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9010 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009011 const unsigned NotOpc = X86::NOT32r;
9012 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9013 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9014 MachineFunction::iterator MBBIter = MBB;
9015 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009016
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009017 /// First build the CFG
9018 MachineFunction *F = MBB->getParent();
9019 MachineBasicBlock *thisMBB = MBB;
9020 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9021 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9022 F->insert(MBBIter, newMBB);
9023 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009024
Dan Gohman14152b42010-07-06 20:24:04 +00009025 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9026 nextMBB->splice(nextMBB->begin(), thisMBB,
9027 llvm::next(MachineBasicBlock::iterator(bInstr)),
9028 thisMBB->end());
9029 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009030
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009031 // Update thisMBB to fall through to newMBB
9032 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009033
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009034 // newMBB jumps to itself and fall through to nextMBB
9035 newMBB->addSuccessor(nextMBB);
9036 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009037
Dale Johannesene4d209d2009-02-03 20:21:25 +00009038 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009039 // Insert instructions into newMBB based on incoming instruction
9040 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009041 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009042 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009043 MachineOperand& dest1Oper = bInstr->getOperand(0);
9044 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009045 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9046 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009047 argOpers[i] = &bInstr->getOperand(i+2);
9048
Dan Gohman71ea4e52010-05-14 21:01:44 +00009049 // We use some of the operands multiple times, so conservatively just
9050 // clear any kill flags that might be present.
9051 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9052 argOpers[i]->setIsKill(false);
9053 }
9054
Evan Chengad5b52f2010-01-08 19:14:57 +00009055 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009056 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009057
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009058 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009059 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009060 for (int i=0; i <= lastAddrIndx; ++i)
9061 (*MIB).addOperand(*argOpers[i]);
9062 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009063 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009064 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009065 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009066 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009067 MachineOperand newOp3 = *(argOpers[3]);
9068 if (newOp3.isImm())
9069 newOp3.setImm(newOp3.getImm()+4);
9070 else
9071 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009072 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009073 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009074
9075 // t3/4 are defined later, at the bottom of the loop
9076 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9077 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009078 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009079 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009080 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009081 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9082
Evan Cheng306b4ca2010-01-08 23:41:50 +00009083 // The subsequent operations should be using the destination registers of
9084 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009085 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009086 t1 = F->getRegInfo().createVirtualRegister(RC);
9087 t2 = F->getRegInfo().createVirtualRegister(RC);
9088 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9089 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009090 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009091 t1 = dest1Oper.getReg();
9092 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009093 }
9094
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009095 int valArgIndx = lastAddrIndx + 1;
9096 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009097 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009098 "invalid operand");
9099 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9100 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009101 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009102 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009103 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009104 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009105 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009106 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009107 (*MIB).addOperand(*argOpers[valArgIndx]);
9108 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009109 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009110 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009111 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009112 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009113 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009114 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009115 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009116 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009117 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009118 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009119
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009120 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009121 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009122 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009123 MIB.addReg(t2);
9124
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009125 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009126 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009127 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009128 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009129
Dale Johannesene4d209d2009-02-03 20:21:25 +00009130 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009131 for (int i=0; i <= lastAddrIndx; ++i)
9132 (*MIB).addOperand(*argOpers[i]);
9133
9134 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009135 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9136 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009137
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009138 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009139 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009140 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009141 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009142
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009143 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009144 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009145
Dan Gohman14152b42010-07-06 20:24:04 +00009146 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009147 return nextMBB;
9148}
9149
9150// private utility function
9151MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009152X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9153 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009154 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009155 // For the atomic min/max operator, we generate
9156 // thisMBB:
9157 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009158 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009159 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009160 // cmp t1, t2
9161 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009162 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009163 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9164 // bz newMBB
9165 // fallthrough -->nextMBB
9166 //
9167 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9168 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009169 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009170 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009171
Mon P Wang63307c32008-05-05 19:05:59 +00009172 /// First build the CFG
9173 MachineFunction *F = MBB->getParent();
9174 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009175 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9176 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9177 F->insert(MBBIter, newMBB);
9178 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009179
Dan Gohman14152b42010-07-06 20:24:04 +00009180 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9181 nextMBB->splice(nextMBB->begin(), thisMBB,
9182 llvm::next(MachineBasicBlock::iterator(mInstr)),
9183 thisMBB->end());
9184 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009185
Mon P Wang63307c32008-05-05 19:05:59 +00009186 // Update thisMBB to fall through to newMBB
9187 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009188
Mon P Wang63307c32008-05-05 19:05:59 +00009189 // newMBB jumps to newMBB and fall through to nextMBB
9190 newMBB->addSuccessor(nextMBB);
9191 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009192
Dale Johannesene4d209d2009-02-03 20:21:25 +00009193 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009194 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009195 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009196 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009197 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009198 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009199 int numArgs = mInstr->getNumOperands() - 1;
9200 for (int i=0; i < numArgs; ++i)
9201 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009202
Mon P Wang63307c32008-05-05 19:05:59 +00009203 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009204 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009205 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009206
Mon P Wangab3e7472008-05-05 22:56:23 +00009207 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009208 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009209 for (int i=0; i <= lastAddrIndx; ++i)
9210 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009211
Mon P Wang63307c32008-05-05 19:05:59 +00009212 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009213 assert((argOpers[valArgIndx]->isReg() ||
9214 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009215 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009216
9217 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009218 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009219 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009220 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009221 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009222 (*MIB).addOperand(*argOpers[valArgIndx]);
9223
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009224 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009225 MIB.addReg(t1);
9226
Dale Johannesene4d209d2009-02-03 20:21:25 +00009227 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009228 MIB.addReg(t1);
9229 MIB.addReg(t2);
9230
9231 // Generate movc
9232 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009233 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009234 MIB.addReg(t2);
9235 MIB.addReg(t1);
9236
9237 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009238 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009239 for (int i=0; i <= lastAddrIndx; ++i)
9240 (*MIB).addOperand(*argOpers[i]);
9241 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009242 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009243 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9244 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009245
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009246 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009247 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009248
Mon P Wang63307c32008-05-05 19:05:59 +00009249 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009250 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009251
Dan Gohman14152b42010-07-06 20:24:04 +00009252 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009253 return nextMBB;
9254}
9255
Eric Christopherf83a5de2009-08-27 18:08:16 +00009256// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009257// or XMM0_V32I8 in AVX all of this code can be replaced with that
9258// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009259MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009260X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009261 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009262
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009263 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9264 "Target must have SSE4.2 or AVX features enabled");
9265
Eric Christopherb120ab42009-08-18 22:50:32 +00009266 DebugLoc dl = MI->getDebugLoc();
9267 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9268
9269 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009270
9271 if (!Subtarget->hasAVX()) {
9272 if (memArg)
9273 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9274 else
9275 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9276 } else {
9277 if (memArg)
9278 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9279 else
9280 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9281 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009282
9283 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9284
9285 for (unsigned i = 0; i < numArgs; ++i) {
9286 MachineOperand &Op = MI->getOperand(i+1);
9287
9288 if (!(Op.isReg() && Op.isImplicit()))
9289 MIB.addOperand(Op);
9290 }
9291
9292 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9293 .addReg(X86::XMM0);
9294
Dan Gohman14152b42010-07-06 20:24:04 +00009295 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009296
9297 return BB;
9298}
9299
9300MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009301X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9302 MachineInstr *MI,
9303 MachineBasicBlock *MBB) const {
9304 // Emit code to save XMM registers to the stack. The ABI says that the
9305 // number of registers to save is given in %al, so it's theoretically
9306 // possible to do an indirect jump trick to avoid saving all of them,
9307 // however this code takes a simpler approach and just executes all
9308 // of the stores if %al is non-zero. It's less code, and it's probably
9309 // easier on the hardware branch predictor, and stores aren't all that
9310 // expensive anyway.
9311
9312 // Create the new basic blocks. One block contains all the XMM stores,
9313 // and one block is the final destination regardless of whether any
9314 // stores were performed.
9315 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9316 MachineFunction *F = MBB->getParent();
9317 MachineFunction::iterator MBBIter = MBB;
9318 ++MBBIter;
9319 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9320 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9321 F->insert(MBBIter, XMMSaveMBB);
9322 F->insert(MBBIter, EndMBB);
9323
Dan Gohman14152b42010-07-06 20:24:04 +00009324 // Transfer the remainder of MBB and its successor edges to EndMBB.
9325 EndMBB->splice(EndMBB->begin(), MBB,
9326 llvm::next(MachineBasicBlock::iterator(MI)),
9327 MBB->end());
9328 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9329
Dan Gohmand6708ea2009-08-15 01:38:56 +00009330 // The original block will now fall through to the XMM save block.
9331 MBB->addSuccessor(XMMSaveMBB);
9332 // The XMMSaveMBB will fall through to the end block.
9333 XMMSaveMBB->addSuccessor(EndMBB);
9334
9335 // Now add the instructions.
9336 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9337 DebugLoc DL = MI->getDebugLoc();
9338
9339 unsigned CountReg = MI->getOperand(0).getReg();
9340 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9341 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9342
9343 if (!Subtarget->isTargetWin64()) {
9344 // If %al is 0, branch around the XMM save block.
9345 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009346 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009347 MBB->addSuccessor(EndMBB);
9348 }
9349
9350 // In the XMM save block, save all the XMM argument registers.
9351 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9352 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009353 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009354 F->getMachineMemOperand(
9355 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
9356 MachineMemOperand::MOStore, Offset,
9357 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009358 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9359 .addFrameIndex(RegSaveFrameIndex)
9360 .addImm(/*Scale=*/1)
9361 .addReg(/*IndexReg=*/0)
9362 .addImm(/*Disp=*/Offset)
9363 .addReg(/*Segment=*/0)
9364 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009365 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009366 }
9367
Dan Gohman14152b42010-07-06 20:24:04 +00009368 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009369
9370 return EndMBB;
9371}
Mon P Wang63307c32008-05-05 19:05:59 +00009372
Evan Cheng60c07e12006-07-05 22:17:51 +00009373MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009374X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009375 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009376 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9377 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009378
Chris Lattner52600972009-09-02 05:57:00 +00009379 // To "insert" a SELECT_CC instruction, we actually have to insert the
9380 // diamond control-flow pattern. The incoming instruction knows the
9381 // destination vreg to set, the condition code register to branch on, the
9382 // true/false values to select between, and a branch opcode to use.
9383 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9384 MachineFunction::iterator It = BB;
9385 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009386
Chris Lattner52600972009-09-02 05:57:00 +00009387 // thisMBB:
9388 // ...
9389 // TrueVal = ...
9390 // cmpTY ccX, r1, r2
9391 // bCC copy1MBB
9392 // fallthrough --> copy0MBB
9393 MachineBasicBlock *thisMBB = BB;
9394 MachineFunction *F = BB->getParent();
9395 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9396 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009397 F->insert(It, copy0MBB);
9398 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009399
Bill Wendling730c07e2010-06-25 20:48:10 +00009400 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9401 // live into the sink and copy blocks.
9402 const MachineFunction *MF = BB->getParent();
9403 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9404 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009405
Dan Gohman14152b42010-07-06 20:24:04 +00009406 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9407 const MachineOperand &MO = MI->getOperand(I);
9408 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009409 unsigned Reg = MO.getReg();
9410 if (Reg != X86::EFLAGS) continue;
9411 copy0MBB->addLiveIn(Reg);
9412 sinkMBB->addLiveIn(Reg);
9413 }
9414
Dan Gohman14152b42010-07-06 20:24:04 +00009415 // Transfer the remainder of BB and its successor edges to sinkMBB.
9416 sinkMBB->splice(sinkMBB->begin(), BB,
9417 llvm::next(MachineBasicBlock::iterator(MI)),
9418 BB->end());
9419 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9420
9421 // Add the true and fallthrough blocks as its successors.
9422 BB->addSuccessor(copy0MBB);
9423 BB->addSuccessor(sinkMBB);
9424
9425 // Create the conditional branch instruction.
9426 unsigned Opc =
9427 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9428 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9429
Chris Lattner52600972009-09-02 05:57:00 +00009430 // copy0MBB:
9431 // %FalseValue = ...
9432 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009433 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009434
Chris Lattner52600972009-09-02 05:57:00 +00009435 // sinkMBB:
9436 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9437 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009438 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9439 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009440 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9441 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9442
Dan Gohman14152b42010-07-06 20:24:04 +00009443 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009444 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009445}
9446
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009447MachineBasicBlock *
9448X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009449 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009450 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9451 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009452
9453 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9454 // non-trivial part is impdef of ESP.
9455 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9456 // mingw-w64.
9457
Dan Gohman14152b42010-07-06 20:24:04 +00009458 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009459 .addExternalSymbol("_alloca")
9460 .addReg(X86::EAX, RegState::Implicit)
9461 .addReg(X86::ESP, RegState::Implicit)
9462 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009463 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9464 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009465
Dan Gohman14152b42010-07-06 20:24:04 +00009466 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009467 return BB;
9468}
Chris Lattner52600972009-09-02 05:57:00 +00009469
9470MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009471X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9472 MachineBasicBlock *BB) const {
9473 // This is pretty easy. We're taking the value that we received from
9474 // our load from the relocation, sticking it in either RDI (x86-64)
9475 // or EAX and doing an indirect call. The return value will then
9476 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009477 const X86InstrInfo *TII
9478 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009479 DebugLoc DL = MI->getDebugLoc();
9480 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009481 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009482
Eric Christopher54415362010-06-08 22:04:25 +00009483 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9484
Eric Christopher30ef0e52010-06-03 04:07:48 +00009485 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009486 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9487 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009488 .addReg(X86::RIP)
9489 .addImm(0).addReg(0)
9490 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9491 MI->getOperand(3).getTargetFlags())
9492 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009493 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009494 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009495 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009496 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9497 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009498 .addReg(0)
9499 .addImm(0).addReg(0)
9500 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9501 MI->getOperand(3).getTargetFlags())
9502 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009503 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009504 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009505 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009506 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9507 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009508 .addReg(TII->getGlobalBaseReg(F))
9509 .addImm(0).addReg(0)
9510 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9511 MI->getOperand(3).getTargetFlags())
9512 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009513 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009514 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009515 }
9516
Dan Gohman14152b42010-07-06 20:24:04 +00009517 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009518 return BB;
9519}
9520
9521MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009522X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009523 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009524 switch (MI->getOpcode()) {
9525 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009526 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009527 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009528 case X86::TLSCall_32:
9529 case X86::TLSCall_64:
9530 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009531 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009532 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009533 case X86::CMOV_FR32:
9534 case X86::CMOV_FR64:
9535 case X86::CMOV_V4F32:
9536 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009537 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009538 case X86::CMOV_GR16:
9539 case X86::CMOV_GR32:
9540 case X86::CMOV_RFP32:
9541 case X86::CMOV_RFP64:
9542 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009543 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009544
Dale Johannesen849f2142007-07-03 00:53:03 +00009545 case X86::FP32_TO_INT16_IN_MEM:
9546 case X86::FP32_TO_INT32_IN_MEM:
9547 case X86::FP32_TO_INT64_IN_MEM:
9548 case X86::FP64_TO_INT16_IN_MEM:
9549 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009550 case X86::FP64_TO_INT64_IN_MEM:
9551 case X86::FP80_TO_INT16_IN_MEM:
9552 case X86::FP80_TO_INT32_IN_MEM:
9553 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009554 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9555 DebugLoc DL = MI->getDebugLoc();
9556
Evan Cheng60c07e12006-07-05 22:17:51 +00009557 // Change the floating point control register to use "round towards zero"
9558 // mode when truncating to an integer value.
9559 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009560 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009561 addFrameReference(BuildMI(*BB, MI, DL,
9562 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009563
9564 // Load the old value of the high byte of the control word...
9565 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009566 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009567 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009568 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009569
9570 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009571 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009572 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009573
9574 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009575 addFrameReference(BuildMI(*BB, MI, DL,
9576 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009577
9578 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009579 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009580 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009581
9582 // Get the X86 opcode to use.
9583 unsigned Opc;
9584 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009585 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009586 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9587 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9588 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9589 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9590 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9591 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009592 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9593 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9594 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009595 }
9596
9597 X86AddressMode AM;
9598 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009599 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009600 AM.BaseType = X86AddressMode::RegBase;
9601 AM.Base.Reg = Op.getReg();
9602 } else {
9603 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009604 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009605 }
9606 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009607 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009608 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009609 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009610 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009611 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009612 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009613 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009614 AM.GV = Op.getGlobal();
9615 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009616 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009617 }
Dan Gohman14152b42010-07-06 20:24:04 +00009618 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009619 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009620
9621 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009622 addFrameReference(BuildMI(*BB, MI, DL,
9623 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009624
Dan Gohman14152b42010-07-06 20:24:04 +00009625 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009626 return BB;
9627 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009628 // String/text processing lowering.
9629 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009630 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009631 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9632 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009633 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009634 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9635 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009636 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009637 return EmitPCMP(MI, BB, 5, false /* in mem */);
9638 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009639 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009640 return EmitPCMP(MI, BB, 5, true /* in mem */);
9641
9642 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009643 case X86::ATOMAND32:
9644 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009645 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009646 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009647 X86::NOT32r, X86::EAX,
9648 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009649 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009650 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9651 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009652 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009653 X86::NOT32r, X86::EAX,
9654 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009655 case X86::ATOMXOR32:
9656 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009657 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009658 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009659 X86::NOT32r, X86::EAX,
9660 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009661 case X86::ATOMNAND32:
9662 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009663 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009664 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009665 X86::NOT32r, X86::EAX,
9666 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009667 case X86::ATOMMIN32:
9668 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9669 case X86::ATOMMAX32:
9670 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9671 case X86::ATOMUMIN32:
9672 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9673 case X86::ATOMUMAX32:
9674 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009675
9676 case X86::ATOMAND16:
9677 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9678 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009679 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009680 X86::NOT16r, X86::AX,
9681 X86::GR16RegisterClass);
9682 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009683 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009684 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009685 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009686 X86::NOT16r, X86::AX,
9687 X86::GR16RegisterClass);
9688 case X86::ATOMXOR16:
9689 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9690 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009691 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009692 X86::NOT16r, X86::AX,
9693 X86::GR16RegisterClass);
9694 case X86::ATOMNAND16:
9695 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9696 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009697 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009698 X86::NOT16r, X86::AX,
9699 X86::GR16RegisterClass, true);
9700 case X86::ATOMMIN16:
9701 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9702 case X86::ATOMMAX16:
9703 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9704 case X86::ATOMUMIN16:
9705 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9706 case X86::ATOMUMAX16:
9707 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9708
9709 case X86::ATOMAND8:
9710 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9711 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009712 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009713 X86::NOT8r, X86::AL,
9714 X86::GR8RegisterClass);
9715 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009716 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009717 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009718 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009719 X86::NOT8r, X86::AL,
9720 X86::GR8RegisterClass);
9721 case X86::ATOMXOR8:
9722 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9723 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009724 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009725 X86::NOT8r, X86::AL,
9726 X86::GR8RegisterClass);
9727 case X86::ATOMNAND8:
9728 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9729 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009730 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009731 X86::NOT8r, X86::AL,
9732 X86::GR8RegisterClass, true);
9733 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009734 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009735 case X86::ATOMAND64:
9736 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009737 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009738 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009739 X86::NOT64r, X86::RAX,
9740 X86::GR64RegisterClass);
9741 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009742 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9743 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009744 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009745 X86::NOT64r, X86::RAX,
9746 X86::GR64RegisterClass);
9747 case X86::ATOMXOR64:
9748 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009749 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009750 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009751 X86::NOT64r, X86::RAX,
9752 X86::GR64RegisterClass);
9753 case X86::ATOMNAND64:
9754 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9755 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009756 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009757 X86::NOT64r, X86::RAX,
9758 X86::GR64RegisterClass, true);
9759 case X86::ATOMMIN64:
9760 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9761 case X86::ATOMMAX64:
9762 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9763 case X86::ATOMUMIN64:
9764 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9765 case X86::ATOMUMAX64:
9766 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009767
9768 // This group does 64-bit operations on a 32-bit host.
9769 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009770 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009771 X86::AND32rr, X86::AND32rr,
9772 X86::AND32ri, X86::AND32ri,
9773 false);
9774 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009775 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009776 X86::OR32rr, X86::OR32rr,
9777 X86::OR32ri, X86::OR32ri,
9778 false);
9779 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009780 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009781 X86::XOR32rr, X86::XOR32rr,
9782 X86::XOR32ri, X86::XOR32ri,
9783 false);
9784 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009785 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009786 X86::AND32rr, X86::AND32rr,
9787 X86::AND32ri, X86::AND32ri,
9788 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009789 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009790 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009791 X86::ADD32rr, X86::ADC32rr,
9792 X86::ADD32ri, X86::ADC32ri,
9793 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009794 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009795 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009796 X86::SUB32rr, X86::SBB32rr,
9797 X86::SUB32ri, X86::SBB32ri,
9798 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009799 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009800 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009801 X86::MOV32rr, X86::MOV32rr,
9802 X86::MOV32ri, X86::MOV32ri,
9803 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009804 case X86::VASTART_SAVE_XMM_REGS:
9805 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009806 }
9807}
9808
9809//===----------------------------------------------------------------------===//
9810// X86 Optimization Hooks
9811//===----------------------------------------------------------------------===//
9812
Dan Gohman475871a2008-07-27 21:46:04 +00009813void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009814 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009815 APInt &KnownZero,
9816 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009817 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009818 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009819 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009820 assert((Opc >= ISD::BUILTIN_OP_END ||
9821 Opc == ISD::INTRINSIC_WO_CHAIN ||
9822 Opc == ISD::INTRINSIC_W_CHAIN ||
9823 Opc == ISD::INTRINSIC_VOID) &&
9824 "Should use MaskedValueIsZero if you don't know whether Op"
9825 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009826
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009827 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009828 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009829 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009830 case X86ISD::ADD:
9831 case X86ISD::SUB:
9832 case X86ISD::SMUL:
9833 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009834 case X86ISD::INC:
9835 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009836 case X86ISD::OR:
9837 case X86ISD::XOR:
9838 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009839 // These nodes' second result is a boolean.
9840 if (Op.getResNo() == 0)
9841 break;
9842 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009843 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009844 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9845 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009846 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009847 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009848}
Chris Lattner259e97c2006-01-31 19:43:35 +00009849
Evan Cheng206ee9d2006-07-07 08:33:52 +00009850/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009851/// node is a GlobalAddress + offset.
9852bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009853 const GlobalValue* &GA,
9854 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009855 if (N->getOpcode() == X86ISD::Wrapper) {
9856 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009857 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009858 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009859 return true;
9860 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009861 }
Evan Chengad4196b2008-05-12 19:56:52 +00009862 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009863}
9864
Evan Cheng206ee9d2006-07-07 08:33:52 +00009865/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9866/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9867/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009868/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009869static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009870 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009871 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009872 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009873
Eli Friedman7a5e5552009-06-07 06:52:44 +00009874 if (VT.getSizeInBits() != 128)
9875 return SDValue();
9876
Nate Begemanfdea31a2010-03-24 20:49:50 +00009877 SmallVector<SDValue, 16> Elts;
9878 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00009879 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009880
Nate Begemanfdea31a2010-03-24 20:49:50 +00009881 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009882}
Evan Chengd880b972008-05-09 21:53:03 +00009883
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +00009884/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
9885/// generation and convert it from being a bunch of shuffles and extracts
9886/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009887static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9888 const TargetLowering &TLI) {
9889 SDValue InputVector = N->getOperand(0);
9890
9891 // Only operate on vectors of 4 elements, where the alternative shuffling
9892 // gets to be more expensive.
9893 if (InputVector.getValueType() != MVT::v4i32)
9894 return SDValue();
9895
9896 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9897 // single use which is a sign-extend or zero-extend, and all elements are
9898 // used.
9899 SmallVector<SDNode *, 4> Uses;
9900 unsigned ExtractedElements = 0;
9901 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9902 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9903 if (UI.getUse().getResNo() != InputVector.getResNo())
9904 return SDValue();
9905
9906 SDNode *Extract = *UI;
9907 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9908 return SDValue();
9909
9910 if (Extract->getValueType(0) != MVT::i32)
9911 return SDValue();
9912 if (!Extract->hasOneUse())
9913 return SDValue();
9914 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9915 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9916 return SDValue();
9917 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9918 return SDValue();
9919
9920 // Record which element was extracted.
9921 ExtractedElements |=
9922 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9923
9924 Uses.push_back(Extract);
9925 }
9926
9927 // If not all the elements were used, this may not be worthwhile.
9928 if (ExtractedElements != 15)
9929 return SDValue();
9930
9931 // Ok, we've now decided to do the transformation.
9932 DebugLoc dl = InputVector.getDebugLoc();
9933
9934 // Store the value to a temporary stack slot.
9935 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009936 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9937 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009938
9939 // Replace each use (extract) with a load of the appropriate element.
9940 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9941 UE = Uses.end(); UI != UE; ++UI) {
9942 SDNode *Extract = *UI;
9943
9944 // Compute the element's address.
9945 SDValue Idx = Extract->getOperand(1);
9946 unsigned EltSize =
9947 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9948 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9949 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9950
Eric Christopher90eb4022010-07-22 00:26:08 +00009951 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9952 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009953
9954 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009955 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9956 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009957
9958 // Replace the exact with the load.
9959 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9960 }
9961
9962 // The replacement was made in place; don't return anything.
9963 return SDValue();
9964}
9965
Chris Lattner83e6c992006-10-04 06:57:07 +00009966/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009967static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009968 const X86Subtarget *Subtarget) {
9969 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009970 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009971 // Get the LHS/RHS of the select.
9972 SDValue LHS = N->getOperand(1);
9973 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009974
Dan Gohman670e5392009-09-21 18:03:22 +00009975 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009976 // instructions match the semantics of the common C idiom x<y?x:y but not
9977 // x<=y?x:y, because of how they handle negative zero (which can be
9978 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009979 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009980 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009981 Cond.getOpcode() == ISD::SETCC) {
9982 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009983
Chris Lattner47b4ce82009-03-11 05:48:52 +00009984 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009985 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009986 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9987 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009988 switch (CC) {
9989 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009990 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009991 // Converting this to a min would handle NaNs incorrectly, and swapping
9992 // the operands would cause it to handle comparisons between positive
9993 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009994 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009995 if (!UnsafeFPMath &&
9996 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9997 break;
9998 std::swap(LHS, RHS);
9999 }
Dan Gohman670e5392009-09-21 18:03:22 +000010000 Opcode = X86ISD::FMIN;
10001 break;
10002 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010003 // Converting this to a min would handle comparisons between positive
10004 // and negative zero incorrectly.
10005 if (!UnsafeFPMath &&
10006 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10007 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010008 Opcode = X86ISD::FMIN;
10009 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010010 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010011 // Converting this to a min would handle both negative zeros and NaNs
10012 // incorrectly, but we can swap the operands to fix both.
10013 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010014 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010015 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010016 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010017 Opcode = X86ISD::FMIN;
10018 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010019
Dan Gohman670e5392009-09-21 18:03:22 +000010020 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010021 // Converting this to a max would handle comparisons between positive
10022 // and negative zero incorrectly.
10023 if (!UnsafeFPMath &&
10024 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10025 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010026 Opcode = X86ISD::FMAX;
10027 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010028 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010029 // Converting this to a max would handle NaNs incorrectly, and swapping
10030 // the operands would cause it to handle comparisons between positive
10031 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010032 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010033 if (!UnsafeFPMath &&
10034 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10035 break;
10036 std::swap(LHS, RHS);
10037 }
Dan Gohman670e5392009-09-21 18:03:22 +000010038 Opcode = X86ISD::FMAX;
10039 break;
10040 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010041 // Converting this to a max would handle both negative zeros and NaNs
10042 // incorrectly, but we can swap the operands to fix both.
10043 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010044 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010045 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010046 case ISD::SETGE:
10047 Opcode = X86ISD::FMAX;
10048 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010049 }
Dan Gohman670e5392009-09-21 18:03:22 +000010050 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010051 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10052 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010053 switch (CC) {
10054 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010055 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010056 // Converting this to a min would handle comparisons between positive
10057 // and negative zero incorrectly, and swapping the operands would
10058 // cause it to handle NaNs incorrectly.
10059 if (!UnsafeFPMath &&
10060 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010061 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010062 break;
10063 std::swap(LHS, RHS);
10064 }
Dan Gohman670e5392009-09-21 18:03:22 +000010065 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010066 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010067 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010068 // Converting this to a min would handle NaNs incorrectly.
10069 if (!UnsafeFPMath &&
10070 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10071 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010072 Opcode = X86ISD::FMIN;
10073 break;
10074 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010075 // Converting this to a min would handle both negative zeros and NaNs
10076 // incorrectly, but we can swap the operands to fix both.
10077 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010078 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010079 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010080 case ISD::SETGE:
10081 Opcode = X86ISD::FMIN;
10082 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010083
Dan Gohman670e5392009-09-21 18:03:22 +000010084 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010085 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010086 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010087 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010088 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010089 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010090 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010091 // Converting this to a max would handle comparisons between positive
10092 // and negative zero incorrectly, and swapping the operands would
10093 // cause it to handle NaNs incorrectly.
10094 if (!UnsafeFPMath &&
10095 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010096 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010097 break;
10098 std::swap(LHS, RHS);
10099 }
Dan Gohman670e5392009-09-21 18:03:22 +000010100 Opcode = X86ISD::FMAX;
10101 break;
10102 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010103 // Converting this to a max would handle both negative zeros and NaNs
10104 // incorrectly, but we can swap the operands to fix both.
10105 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010106 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010107 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010108 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010109 Opcode = X86ISD::FMAX;
10110 break;
10111 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010112 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010113
Chris Lattner47b4ce82009-03-11 05:48:52 +000010114 if (Opcode)
10115 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010116 }
Eric Christopherfd179292009-08-27 18:07:15 +000010117
Chris Lattnerd1980a52009-03-12 06:52:53 +000010118 // If this is a select between two integer constants, try to do some
10119 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010120 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10121 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010122 // Don't do this for crazy integer types.
10123 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10124 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010125 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010126 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010127
Chris Lattnercee56e72009-03-13 05:53:31 +000010128 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010129 // Efficiently invertible.
10130 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10131 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10132 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10133 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010134 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010135 }
Eric Christopherfd179292009-08-27 18:07:15 +000010136
Chris Lattnerd1980a52009-03-12 06:52:53 +000010137 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010138 if (FalseC->getAPIntValue() == 0 &&
10139 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010140 if (NeedsCondInvert) // Invert the condition if needed.
10141 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10142 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010143
Chris Lattnerd1980a52009-03-12 06:52:53 +000010144 // Zero extend the condition if needed.
10145 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010146
Chris Lattnercee56e72009-03-13 05:53:31 +000010147 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010148 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010149 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010150 }
Eric Christopherfd179292009-08-27 18:07:15 +000010151
Chris Lattner97a29a52009-03-13 05:22:11 +000010152 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010153 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010154 if (NeedsCondInvert) // Invert the condition if needed.
10155 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10156 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010157
Chris Lattner97a29a52009-03-13 05:22:11 +000010158 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010159 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10160 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010161 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010162 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010163 }
Eric Christopherfd179292009-08-27 18:07:15 +000010164
Chris Lattnercee56e72009-03-13 05:53:31 +000010165 // Optimize cases that will turn into an LEA instruction. This requires
10166 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010167 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010168 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010169 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010170
Chris Lattnercee56e72009-03-13 05:53:31 +000010171 bool isFastMultiplier = false;
10172 if (Diff < 10) {
10173 switch ((unsigned char)Diff) {
10174 default: break;
10175 case 1: // result = add base, cond
10176 case 2: // result = lea base( , cond*2)
10177 case 3: // result = lea base(cond, cond*2)
10178 case 4: // result = lea base( , cond*4)
10179 case 5: // result = lea base(cond, cond*4)
10180 case 8: // result = lea base( , cond*8)
10181 case 9: // result = lea base(cond, cond*8)
10182 isFastMultiplier = true;
10183 break;
10184 }
10185 }
Eric Christopherfd179292009-08-27 18:07:15 +000010186
Chris Lattnercee56e72009-03-13 05:53:31 +000010187 if (isFastMultiplier) {
10188 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10189 if (NeedsCondInvert) // Invert the condition if needed.
10190 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10191 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010192
Chris Lattnercee56e72009-03-13 05:53:31 +000010193 // Zero extend the condition if needed.
10194 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10195 Cond);
10196 // Scale the condition by the difference.
10197 if (Diff != 1)
10198 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10199 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010200
Chris Lattnercee56e72009-03-13 05:53:31 +000010201 // Add the base if non-zero.
10202 if (FalseC->getAPIntValue() != 0)
10203 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10204 SDValue(FalseC, 0));
10205 return Cond;
10206 }
Eric Christopherfd179292009-08-27 18:07:15 +000010207 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010208 }
10209 }
Eric Christopherfd179292009-08-27 18:07:15 +000010210
Dan Gohman475871a2008-07-27 21:46:04 +000010211 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010212}
10213
Chris Lattnerd1980a52009-03-12 06:52:53 +000010214/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10215static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10216 TargetLowering::DAGCombinerInfo &DCI) {
10217 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010218
Chris Lattnerd1980a52009-03-12 06:52:53 +000010219 // If the flag operand isn't dead, don't touch this CMOV.
10220 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10221 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010222
Chris Lattnerd1980a52009-03-12 06:52:53 +000010223 // If this is a select between two integer constants, try to do some
10224 // optimizations. Note that the operands are ordered the opposite of SELECT
10225 // operands.
10226 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10227 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10228 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10229 // larger than FalseC (the false value).
10230 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010231
Chris Lattnerd1980a52009-03-12 06:52:53 +000010232 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10233 CC = X86::GetOppositeBranchCondition(CC);
10234 std::swap(TrueC, FalseC);
10235 }
Eric Christopherfd179292009-08-27 18:07:15 +000010236
Chris Lattnerd1980a52009-03-12 06:52:53 +000010237 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010238 // This is efficient for any integer data type (including i8/i16) and
10239 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010240 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10241 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010242 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10243 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010244
Chris Lattnerd1980a52009-03-12 06:52:53 +000010245 // Zero extend the condition if needed.
10246 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010247
Chris Lattnerd1980a52009-03-12 06:52:53 +000010248 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10249 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010250 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010251 if (N->getNumValues() == 2) // Dead flag value?
10252 return DCI.CombineTo(N, Cond, SDValue());
10253 return Cond;
10254 }
Eric Christopherfd179292009-08-27 18:07:15 +000010255
Chris Lattnercee56e72009-03-13 05:53:31 +000010256 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10257 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010258 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10259 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010260 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10261 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010262
Chris Lattner97a29a52009-03-13 05:22:11 +000010263 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010264 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10265 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010266 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10267 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010268
Chris Lattner97a29a52009-03-13 05:22:11 +000010269 if (N->getNumValues() == 2) // Dead flag value?
10270 return DCI.CombineTo(N, Cond, SDValue());
10271 return Cond;
10272 }
Eric Christopherfd179292009-08-27 18:07:15 +000010273
Chris Lattnercee56e72009-03-13 05:53:31 +000010274 // Optimize cases that will turn into an LEA instruction. This requires
10275 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010276 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010277 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010278 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010279
Chris Lattnercee56e72009-03-13 05:53:31 +000010280 bool isFastMultiplier = false;
10281 if (Diff < 10) {
10282 switch ((unsigned char)Diff) {
10283 default: break;
10284 case 1: // result = add base, cond
10285 case 2: // result = lea base( , cond*2)
10286 case 3: // result = lea base(cond, cond*2)
10287 case 4: // result = lea base( , cond*4)
10288 case 5: // result = lea base(cond, cond*4)
10289 case 8: // result = lea base( , cond*8)
10290 case 9: // result = lea base(cond, cond*8)
10291 isFastMultiplier = true;
10292 break;
10293 }
10294 }
Eric Christopherfd179292009-08-27 18:07:15 +000010295
Chris Lattnercee56e72009-03-13 05:53:31 +000010296 if (isFastMultiplier) {
10297 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10298 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010299 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10300 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010301 // Zero extend the condition if needed.
10302 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10303 Cond);
10304 // Scale the condition by the difference.
10305 if (Diff != 1)
10306 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10307 DAG.getConstant(Diff, Cond.getValueType()));
10308
10309 // Add the base if non-zero.
10310 if (FalseC->getAPIntValue() != 0)
10311 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10312 SDValue(FalseC, 0));
10313 if (N->getNumValues() == 2) // Dead flag value?
10314 return DCI.CombineTo(N, Cond, SDValue());
10315 return Cond;
10316 }
Eric Christopherfd179292009-08-27 18:07:15 +000010317 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010318 }
10319 }
10320 return SDValue();
10321}
10322
10323
Evan Cheng0b0cd912009-03-28 05:57:29 +000010324/// PerformMulCombine - Optimize a single multiply with constant into two
10325/// in order to implement it with two cheaper instructions, e.g.
10326/// LEA + SHL, LEA + LEA.
10327static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10328 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010329 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10330 return SDValue();
10331
Owen Andersone50ed302009-08-10 22:56:29 +000010332 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010333 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010334 return SDValue();
10335
10336 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10337 if (!C)
10338 return SDValue();
10339 uint64_t MulAmt = C->getZExtValue();
10340 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10341 return SDValue();
10342
10343 uint64_t MulAmt1 = 0;
10344 uint64_t MulAmt2 = 0;
10345 if ((MulAmt % 9) == 0) {
10346 MulAmt1 = 9;
10347 MulAmt2 = MulAmt / 9;
10348 } else if ((MulAmt % 5) == 0) {
10349 MulAmt1 = 5;
10350 MulAmt2 = MulAmt / 5;
10351 } else if ((MulAmt % 3) == 0) {
10352 MulAmt1 = 3;
10353 MulAmt2 = MulAmt / 3;
10354 }
10355 if (MulAmt2 &&
10356 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10357 DebugLoc DL = N->getDebugLoc();
10358
10359 if (isPowerOf2_64(MulAmt2) &&
10360 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10361 // If second multiplifer is pow2, issue it first. We want the multiply by
10362 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10363 // is an add.
10364 std::swap(MulAmt1, MulAmt2);
10365
10366 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010367 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010368 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010369 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010370 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010371 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010372 DAG.getConstant(MulAmt1, VT));
10373
Eric Christopherfd179292009-08-27 18:07:15 +000010374 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010375 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010376 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010377 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010378 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010379 DAG.getConstant(MulAmt2, VT));
10380
10381 // Do not add new nodes to DAG combiner worklist.
10382 DCI.CombineTo(N, NewMul, false);
10383 }
10384 return SDValue();
10385}
10386
Evan Chengad9c0a32009-12-15 00:53:42 +000010387static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10388 SDValue N0 = N->getOperand(0);
10389 SDValue N1 = N->getOperand(1);
10390 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10391 EVT VT = N0.getValueType();
10392
10393 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10394 // since the result of setcc_c is all zero's or all ones.
10395 if (N1C && N0.getOpcode() == ISD::AND &&
10396 N0.getOperand(1).getOpcode() == ISD::Constant) {
10397 SDValue N00 = N0.getOperand(0);
10398 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10399 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10400 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10401 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10402 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10403 APInt ShAmt = N1C->getAPIntValue();
10404 Mask = Mask.shl(ShAmt);
10405 if (Mask != 0)
10406 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10407 N00, DAG.getConstant(Mask, VT));
10408 }
10409 }
10410
10411 return SDValue();
10412}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010413
Nate Begeman740ab032009-01-26 00:52:55 +000010414/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10415/// when possible.
10416static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10417 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010418 EVT VT = N->getValueType(0);
10419 if (!VT.isVector() && VT.isInteger() &&
10420 N->getOpcode() == ISD::SHL)
10421 return PerformSHLCombine(N, DAG);
10422
Nate Begeman740ab032009-01-26 00:52:55 +000010423 // On X86 with SSE2 support, we can transform this to a vector shift if
10424 // all elements are shifted by the same amount. We can't do this in legalize
10425 // because the a constant vector is typically transformed to a constant pool
10426 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010427 if (!Subtarget->hasSSE2())
10428 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010429
Owen Anderson825b72b2009-08-11 20:47:22 +000010430 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010431 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010432
Mon P Wang3becd092009-01-28 08:12:05 +000010433 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010434 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010435 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010436 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010437 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10438 unsigned NumElts = VT.getVectorNumElements();
10439 unsigned i = 0;
10440 for (; i != NumElts; ++i) {
10441 SDValue Arg = ShAmtOp.getOperand(i);
10442 if (Arg.getOpcode() == ISD::UNDEF) continue;
10443 BaseShAmt = Arg;
10444 break;
10445 }
10446 for (; i != NumElts; ++i) {
10447 SDValue Arg = ShAmtOp.getOperand(i);
10448 if (Arg.getOpcode() == ISD::UNDEF) continue;
10449 if (Arg != BaseShAmt) {
10450 return SDValue();
10451 }
10452 }
10453 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010454 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010455 SDValue InVec = ShAmtOp.getOperand(0);
10456 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10457 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10458 unsigned i = 0;
10459 for (; i != NumElts; ++i) {
10460 SDValue Arg = InVec.getOperand(i);
10461 if (Arg.getOpcode() == ISD::UNDEF) continue;
10462 BaseShAmt = Arg;
10463 break;
10464 }
10465 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10466 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010467 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010468 if (C->getZExtValue() == SplatIdx)
10469 BaseShAmt = InVec.getOperand(1);
10470 }
10471 }
10472 if (BaseShAmt.getNode() == 0)
10473 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10474 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010475 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010476 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010477
Mon P Wangefa42202009-09-03 19:56:25 +000010478 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010479 if (EltVT.bitsGT(MVT::i32))
10480 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10481 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010482 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010483
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010484 // The shift amount is identical so we can do a vector shift.
10485 SDValue ValOp = N->getOperand(0);
10486 switch (N->getOpcode()) {
10487 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010488 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010489 break;
10490 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010491 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010492 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010493 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010494 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010495 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010496 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010497 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010498 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010499 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010500 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010501 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010502 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010503 break;
10504 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010505 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010506 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010507 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010508 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010509 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010510 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010511 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010512 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010513 break;
10514 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010515 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010516 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010517 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010518 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010519 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010520 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010521 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010522 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010523 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010524 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010525 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010526 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010527 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010528 }
10529 return SDValue();
10530}
10531
Evan Cheng760d1942010-01-04 21:22:48 +000010532static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010533 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010534 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010535 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010536 return SDValue();
10537
Evan Cheng760d1942010-01-04 21:22:48 +000010538 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010539 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010540 return SDValue();
10541
10542 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10543 SDValue N0 = N->getOperand(0);
10544 SDValue N1 = N->getOperand(1);
10545 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10546 std::swap(N0, N1);
10547 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10548 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010549 if (!N0.hasOneUse() || !N1.hasOneUse())
10550 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010551
10552 SDValue ShAmt0 = N0.getOperand(1);
10553 if (ShAmt0.getValueType() != MVT::i8)
10554 return SDValue();
10555 SDValue ShAmt1 = N1.getOperand(1);
10556 if (ShAmt1.getValueType() != MVT::i8)
10557 return SDValue();
10558 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10559 ShAmt0 = ShAmt0.getOperand(0);
10560 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10561 ShAmt1 = ShAmt1.getOperand(0);
10562
10563 DebugLoc DL = N->getDebugLoc();
10564 unsigned Opc = X86ISD::SHLD;
10565 SDValue Op0 = N0.getOperand(0);
10566 SDValue Op1 = N1.getOperand(0);
10567 if (ShAmt0.getOpcode() == ISD::SUB) {
10568 Opc = X86ISD::SHRD;
10569 std::swap(Op0, Op1);
10570 std::swap(ShAmt0, ShAmt1);
10571 }
10572
Evan Cheng8b1190a2010-04-28 01:18:01 +000010573 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010574 if (ShAmt1.getOpcode() == ISD::SUB) {
10575 SDValue Sum = ShAmt1.getOperand(0);
10576 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010577 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10578 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10579 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10580 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010581 return DAG.getNode(Opc, DL, VT,
10582 Op0, Op1,
10583 DAG.getNode(ISD::TRUNCATE, DL,
10584 MVT::i8, ShAmt0));
10585 }
10586 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10587 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10588 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010589 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010590 return DAG.getNode(Opc, DL, VT,
10591 N0.getOperand(0), N1.getOperand(0),
10592 DAG.getNode(ISD::TRUNCATE, DL,
10593 MVT::i8, ShAmt0));
10594 }
10595
10596 return SDValue();
10597}
10598
Chris Lattner149a4e52008-02-22 02:09:43 +000010599/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010600static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010601 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010602 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10603 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010604 // A preferable solution to the general problem is to figure out the right
10605 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010606
10607 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010608 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010609 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010610 if (VT.getSizeInBits() != 64)
10611 return SDValue();
10612
Devang Patel578efa92009-06-05 21:57:13 +000010613 const Function *F = DAG.getMachineFunction().getFunction();
10614 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010615 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010616 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010617 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010618 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010619 isa<LoadSDNode>(St->getValue()) &&
10620 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10621 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010622 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010623 LoadSDNode *Ld = 0;
10624 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010625 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010626 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010627 // Must be a store of a load. We currently handle two cases: the load
10628 // is a direct child, and it's under an intervening TokenFactor. It is
10629 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010630 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010631 Ld = cast<LoadSDNode>(St->getChain());
10632 else if (St->getValue().hasOneUse() &&
10633 ChainVal->getOpcode() == ISD::TokenFactor) {
10634 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010635 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010636 TokenFactorIndex = i;
10637 Ld = cast<LoadSDNode>(St->getValue());
10638 } else
10639 Ops.push_back(ChainVal->getOperand(i));
10640 }
10641 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010642
Evan Cheng536e6672009-03-12 05:59:15 +000010643 if (!Ld || !ISD::isNormalLoad(Ld))
10644 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010645
Evan Cheng536e6672009-03-12 05:59:15 +000010646 // If this is not the MMX case, i.e. we are just turning i64 load/store
10647 // into f64 load/store, avoid the transformation if there are multiple
10648 // uses of the loaded value.
10649 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10650 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010651
Evan Cheng536e6672009-03-12 05:59:15 +000010652 DebugLoc LdDL = Ld->getDebugLoc();
10653 DebugLoc StDL = N->getDebugLoc();
10654 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10655 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10656 // pair instead.
10657 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010658 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010659 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10660 Ld->getBasePtr(), Ld->getSrcValue(),
10661 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010662 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010663 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010664 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010665 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010666 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010667 Ops.size());
10668 }
Evan Cheng536e6672009-03-12 05:59:15 +000010669 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010670 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010671 St->isVolatile(), St->isNonTemporal(),
10672 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010673 }
Evan Cheng536e6672009-03-12 05:59:15 +000010674
10675 // Otherwise, lower to two pairs of 32-bit loads / stores.
10676 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010677 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10678 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010679
Owen Anderson825b72b2009-08-11 20:47:22 +000010680 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010681 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010682 Ld->isVolatile(), Ld->isNonTemporal(),
10683 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010684 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010685 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010686 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010687 MinAlign(Ld->getAlignment(), 4));
10688
10689 SDValue NewChain = LoLd.getValue(1);
10690 if (TokenFactorIndex != -1) {
10691 Ops.push_back(LoLd);
10692 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010693 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010694 Ops.size());
10695 }
10696
10697 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010698 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10699 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010700
10701 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10702 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010703 St->isVolatile(), St->isNonTemporal(),
10704 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010705 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10706 St->getSrcValue(),
10707 St->getSrcValueOffset() + 4,
10708 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010709 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010710 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010711 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010712 }
Dan Gohman475871a2008-07-27 21:46:04 +000010713 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010714}
10715
Chris Lattner6cf73262008-01-25 06:14:17 +000010716/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10717/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010718static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010719 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10720 // F[X]OR(0.0, x) -> x
10721 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010722 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10723 if (C->getValueAPF().isPosZero())
10724 return N->getOperand(1);
10725 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10726 if (C->getValueAPF().isPosZero())
10727 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010728 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010729}
10730
10731/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010732static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010733 // FAND(0.0, x) -> 0.0
10734 // FAND(x, 0.0) -> 0.0
10735 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10736 if (C->getValueAPF().isPosZero())
10737 return N->getOperand(0);
10738 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10739 if (C->getValueAPF().isPosZero())
10740 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010741 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010742}
10743
Dan Gohmane5af2d32009-01-29 01:59:02 +000010744static SDValue PerformBTCombine(SDNode *N,
10745 SelectionDAG &DAG,
10746 TargetLowering::DAGCombinerInfo &DCI) {
10747 // BT ignores high bits in the bit index operand.
10748 SDValue Op1 = N->getOperand(1);
10749 if (Op1.hasOneUse()) {
10750 unsigned BitWidth = Op1.getValueSizeInBits();
10751 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10752 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010753 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10754 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010755 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010756 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10757 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10758 DCI.CommitTargetLoweringOpt(TLO);
10759 }
10760 return SDValue();
10761}
Chris Lattner83e6c992006-10-04 06:57:07 +000010762
Eli Friedman7a5e5552009-06-07 06:52:44 +000010763static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10764 SDValue Op = N->getOperand(0);
10765 if (Op.getOpcode() == ISD::BIT_CONVERT)
10766 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010767 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010768 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010769 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010770 OpVT.getVectorElementType().getSizeInBits()) {
10771 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10772 }
10773 return SDValue();
10774}
10775
Evan Cheng2e489c42009-12-16 00:53:11 +000010776static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10777 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10778 // (and (i32 x86isd::setcc_carry), 1)
10779 // This eliminates the zext. This transformation is necessary because
10780 // ISD::SETCC is always legalized to i8.
10781 DebugLoc dl = N->getDebugLoc();
10782 SDValue N0 = N->getOperand(0);
10783 EVT VT = N->getValueType(0);
10784 if (N0.getOpcode() == ISD::AND &&
10785 N0.hasOneUse() &&
10786 N0.getOperand(0).hasOneUse()) {
10787 SDValue N00 = N0.getOperand(0);
10788 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10789 return SDValue();
10790 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10791 if (!C || C->getZExtValue() != 1)
10792 return SDValue();
10793 return DAG.getNode(ISD::AND, dl, VT,
10794 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10795 N00.getOperand(0), N00.getOperand(1)),
10796 DAG.getConstant(1, VT));
10797 }
10798
10799 return SDValue();
10800}
10801
Dan Gohman475871a2008-07-27 21:46:04 +000010802SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010803 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010804 SelectionDAG &DAG = DCI.DAG;
10805 switch (N->getOpcode()) {
10806 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010807 case ISD::EXTRACT_VECTOR_ELT:
10808 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010809 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010810 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010811 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010812 case ISD::SHL:
10813 case ISD::SRA:
10814 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010815 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010816 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010817 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010818 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10819 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010820 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010821 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010822 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010823 case X86ISD::SHUFPS: // Handle all target specific shuffles
10824 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000010825 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010826 case X86ISD::PUNPCKHBW:
10827 case X86ISD::PUNPCKHWD:
10828 case X86ISD::PUNPCKHDQ:
10829 case X86ISD::PUNPCKHQDQ:
10830 case X86ISD::UNPCKHPS:
10831 case X86ISD::UNPCKHPD:
10832 case X86ISD::PUNPCKLBW:
10833 case X86ISD::PUNPCKLWD:
10834 case X86ISD::PUNPCKLDQ:
10835 case X86ISD::PUNPCKLQDQ:
10836 case X86ISD::UNPCKLPS:
10837 case X86ISD::UNPCKLPD:
10838 case X86ISD::MOVHLPS:
10839 case X86ISD::MOVLHPS:
10840 case X86ISD::PSHUFD:
10841 case X86ISD::PSHUFHW:
10842 case X86ISD::PSHUFLW:
10843 case X86ISD::MOVSS:
10844 case X86ISD::MOVSD:
10845 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010846 }
10847
Dan Gohman475871a2008-07-27 21:46:04 +000010848 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010849}
10850
Evan Chenge5b51ac2010-04-17 06:13:15 +000010851/// isTypeDesirableForOp - Return true if the target has native support for
10852/// the specified value type and it is 'desirable' to use the type for the
10853/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10854/// instruction encodings are longer and some i16 instructions are slow.
10855bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10856 if (!isTypeLegal(VT))
10857 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010858 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010859 return true;
10860
10861 switch (Opc) {
10862 default:
10863 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010864 case ISD::LOAD:
10865 case ISD::SIGN_EXTEND:
10866 case ISD::ZERO_EXTEND:
10867 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010868 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010869 case ISD::SRL:
10870 case ISD::SUB:
10871 case ISD::ADD:
10872 case ISD::MUL:
10873 case ISD::AND:
10874 case ISD::OR:
10875 case ISD::XOR:
10876 return false;
10877 }
10878}
10879
10880/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010881/// beneficial for dag combiner to promote the specified node. If true, it
10882/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010883bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010884 EVT VT = Op.getValueType();
10885 if (VT != MVT::i16)
10886 return false;
10887
Evan Cheng4c26e932010-04-19 19:29:22 +000010888 bool Promote = false;
10889 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010890 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010891 default: break;
10892 case ISD::LOAD: {
10893 LoadSDNode *LD = cast<LoadSDNode>(Op);
10894 // If the non-extending load has a single use and it's not live out, then it
10895 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010896 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10897 Op.hasOneUse()*/) {
10898 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10899 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10900 // The only case where we'd want to promote LOAD (rather then it being
10901 // promoted as an operand is when it's only use is liveout.
10902 if (UI->getOpcode() != ISD::CopyToReg)
10903 return false;
10904 }
10905 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010906 Promote = true;
10907 break;
10908 }
10909 case ISD::SIGN_EXTEND:
10910 case ISD::ZERO_EXTEND:
10911 case ISD::ANY_EXTEND:
10912 Promote = true;
10913 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010914 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010915 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010916 SDValue N0 = Op.getOperand(0);
10917 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010918 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010919 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010920 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010921 break;
10922 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010923 case ISD::ADD:
10924 case ISD::MUL:
10925 case ISD::AND:
10926 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010927 case ISD::XOR:
10928 Commute = true;
10929 // fallthrough
10930 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010931 SDValue N0 = Op.getOperand(0);
10932 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010933 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010934 return false;
10935 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010936 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010937 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010938 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010939 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010940 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010941 }
10942 }
10943
10944 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010945 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010946}
10947
Evan Cheng60c07e12006-07-05 22:17:51 +000010948//===----------------------------------------------------------------------===//
10949// X86 Inline Assembly Support
10950//===----------------------------------------------------------------------===//
10951
Chris Lattnerb8105652009-07-20 17:51:36 +000010952static bool LowerToBSwap(CallInst *CI) {
10953 // FIXME: this should verify that we are targetting a 486 or better. If not,
10954 // we will turn this bswap into something that will be lowered to logical ops
10955 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10956 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010957
Chris Lattnerb8105652009-07-20 17:51:36 +000010958 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010959 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010960 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010961 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010962 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010963
Chris Lattnerb8105652009-07-20 17:51:36 +000010964 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10965 if (!Ty || Ty->getBitWidth() % 16 != 0)
10966 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010967
Chris Lattnerb8105652009-07-20 17:51:36 +000010968 // Okay, we can do this xform, do so now.
10969 const Type *Tys[] = { Ty };
10970 Module *M = CI->getParent()->getParent()->getParent();
10971 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010972
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010973 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010974 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010975
Chris Lattnerb8105652009-07-20 17:51:36 +000010976 CI->replaceAllUsesWith(Op);
10977 CI->eraseFromParent();
10978 return true;
10979}
10980
10981bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10982 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10983 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10984
10985 std::string AsmStr = IA->getAsmString();
10986
10987 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010988 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010989 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10990
10991 switch (AsmPieces.size()) {
10992 default: return false;
10993 case 1:
10994 AsmStr = AsmPieces[0];
10995 AsmPieces.clear();
10996 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10997
10998 // bswap $0
10999 if (AsmPieces.size() == 2 &&
11000 (AsmPieces[0] == "bswap" ||
11001 AsmPieces[0] == "bswapq" ||
11002 AsmPieces[0] == "bswapl") &&
11003 (AsmPieces[1] == "$0" ||
11004 AsmPieces[1] == "${0:q}")) {
11005 // No need to check constraints, nothing other than the equivalent of
11006 // "=r,0" would be valid here.
11007 return LowerToBSwap(CI);
11008 }
11009 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011010 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011011 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011012 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011013 AsmPieces[1] == "$$8," &&
11014 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011015 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11016 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011017 const std::string &Constraints = IA->getConstraintString();
11018 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011019 std::sort(AsmPieces.begin(), AsmPieces.end());
11020 if (AsmPieces.size() == 4 &&
11021 AsmPieces[0] == "~{cc}" &&
11022 AsmPieces[1] == "~{dirflag}" &&
11023 AsmPieces[2] == "~{flags}" &&
11024 AsmPieces[3] == "~{fpsr}") {
11025 return LowerToBSwap(CI);
11026 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011027 }
11028 break;
11029 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011030 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011031 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011032 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11033 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11034 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011035 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011036 SplitString(AsmPieces[0], Words, " \t");
11037 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11038 Words.clear();
11039 SplitString(AsmPieces[1], Words, " \t");
11040 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11041 Words.clear();
11042 SplitString(AsmPieces[2], Words, " \t,");
11043 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11044 Words[2] == "%edx") {
11045 return LowerToBSwap(CI);
11046 }
11047 }
11048 }
11049 }
11050 break;
11051 }
11052 return false;
11053}
11054
11055
11056
Chris Lattnerf4dff842006-07-11 02:54:03 +000011057/// getConstraintType - Given a constraint letter, return the type of
11058/// constraint it is for this target.
11059X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011060X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11061 if (Constraint.size() == 1) {
11062 switch (Constraint[0]) {
11063 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000011064 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011065 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000011066 case 'r':
11067 case 'R':
11068 case 'l':
11069 case 'q':
11070 case 'Q':
11071 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011072 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000011073 case 'Y':
11074 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011075 case 'e':
11076 case 'Z':
11077 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011078 default:
11079 break;
11080 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011081 }
Chris Lattner4234f572007-03-25 02:14:49 +000011082 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011083}
11084
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011085/// LowerXConstraint - try to replace an X constraint, which matches anything,
11086/// with another that has more specific requirements based on the type of the
11087/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011088const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011089LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011090 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11091 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011092 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011093 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000011094 return "Y";
11095 if (Subtarget->hasSSE1())
11096 return "x";
11097 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011098
Chris Lattner5e764232008-04-26 23:02:14 +000011099 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011100}
11101
Chris Lattner48884cd2007-08-25 00:47:38 +000011102/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11103/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011104void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011105 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011106 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011107 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011108 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011109
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011110 switch (Constraint) {
11111 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011112 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011113 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011114 if (C->getZExtValue() <= 31) {
11115 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011116 break;
11117 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011118 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011119 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011120 case 'J':
11121 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011122 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011123 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11124 break;
11125 }
11126 }
11127 return;
11128 case 'K':
11129 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011130 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011131 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11132 break;
11133 }
11134 }
11135 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011136 case 'N':
11137 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011138 if (C->getZExtValue() <= 255) {
11139 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011140 break;
11141 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011142 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011143 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011144 case 'e': {
11145 // 32-bit signed value
11146 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011147 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11148 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011149 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011150 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011151 break;
11152 }
11153 // FIXME gcc accepts some relocatable values here too, but only in certain
11154 // memory models; it's complicated.
11155 }
11156 return;
11157 }
11158 case 'Z': {
11159 // 32-bit unsigned value
11160 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011161 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11162 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011163 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11164 break;
11165 }
11166 }
11167 // FIXME gcc accepts some relocatable values here too, but only in certain
11168 // memory models; it's complicated.
11169 return;
11170 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011171 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011172 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011173 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011174 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011175 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011176 break;
11177 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011178
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011179 // In any sort of PIC mode addresses need to be computed at runtime by
11180 // adding in a register or some sort of table lookup. These can't
11181 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011182 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011183 return;
11184
Chris Lattnerdc43a882007-05-03 16:52:29 +000011185 // If we are in non-pic codegen mode, we allow the address of a global (with
11186 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011187 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011188 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011189
Chris Lattner49921962009-05-08 18:23:14 +000011190 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11191 while (1) {
11192 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11193 Offset += GA->getOffset();
11194 break;
11195 } else if (Op.getOpcode() == ISD::ADD) {
11196 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11197 Offset += C->getZExtValue();
11198 Op = Op.getOperand(0);
11199 continue;
11200 }
11201 } else if (Op.getOpcode() == ISD::SUB) {
11202 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11203 Offset += -C->getZExtValue();
11204 Op = Op.getOperand(0);
11205 continue;
11206 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011207 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011208
Chris Lattner49921962009-05-08 18:23:14 +000011209 // Otherwise, this isn't something we can handle, reject it.
11210 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011211 }
Eric Christopherfd179292009-08-27 18:07:15 +000011212
Dan Gohman46510a72010-04-15 01:51:59 +000011213 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011214 // If we require an extra load to get this address, as in PIC mode, we
11215 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011216 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11217 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011218 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011219
Devang Patel0d881da2010-07-06 22:08:15 +000011220 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11221 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011222 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011223 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011224 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011225
Gabor Greifba36cb52008-08-28 21:40:38 +000011226 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011227 Ops.push_back(Result);
11228 return;
11229 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011230 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011231}
11232
Chris Lattner259e97c2006-01-31 19:43:35 +000011233std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011234getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011235 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011236 if (Constraint.size() == 1) {
11237 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011238 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011239 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011240 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11241 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011242 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011243 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11244 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11245 X86::R10D,X86::R11D,X86::R12D,
11246 X86::R13D,X86::R14D,X86::R15D,
11247 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011248 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011249 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11250 X86::SI, X86::DI, X86::R8W,X86::R9W,
11251 X86::R10W,X86::R11W,X86::R12W,
11252 X86::R13W,X86::R14W,X86::R15W,
11253 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011254 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011255 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11256 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11257 X86::R10B,X86::R11B,X86::R12B,
11258 X86::R13B,X86::R14B,X86::R15B,
11259 X86::BPL, X86::SPL, 0);
11260
Owen Anderson825b72b2009-08-11 20:47:22 +000011261 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011262 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11263 X86::RSI, X86::RDI, X86::R8, X86::R9,
11264 X86::R10, X86::R11, X86::R12,
11265 X86::R13, X86::R14, X86::R15,
11266 X86::RBP, X86::RSP, 0);
11267
11268 break;
11269 }
Eric Christopherfd179292009-08-27 18:07:15 +000011270 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011271 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011272 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011273 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011274 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011275 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011276 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011277 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011278 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011279 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11280 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011281 }
11282 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011283
Chris Lattner1efa40f2006-02-22 00:56:39 +000011284 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011285}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011286
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011287std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011288X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011289 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011290 // First, see if this is a constraint that directly corresponds to an LLVM
11291 // register class.
11292 if (Constraint.size() == 1) {
11293 // GCC Constraint Letters
11294 switch (Constraint[0]) {
11295 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011296 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011297 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011298 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011299 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011300 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011301 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011302 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011303 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011304 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011305 case 'R': // LEGACY_REGS
11306 if (VT == MVT::i8)
11307 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11308 if (VT == MVT::i16)
11309 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11310 if (VT == MVT::i32 || !Subtarget->is64Bit())
11311 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11312 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011313 case 'f': // FP Stack registers.
11314 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11315 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011316 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011317 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011318 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011319 return std::make_pair(0U, X86::RFP64RegisterClass);
11320 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011321 case 'y': // MMX_REGS if MMX allowed.
11322 if (!Subtarget->hasMMX()) break;
11323 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011324 case 'Y': // SSE_REGS if SSE2 allowed
11325 if (!Subtarget->hasSSE2()) break;
11326 // FALL THROUGH.
11327 case 'x': // SSE_REGS if SSE1 allowed
11328 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011329
Owen Anderson825b72b2009-08-11 20:47:22 +000011330 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011331 default: break;
11332 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011333 case MVT::f32:
11334 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011335 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011336 case MVT::f64:
11337 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011338 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011339 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011340 case MVT::v16i8:
11341 case MVT::v8i16:
11342 case MVT::v4i32:
11343 case MVT::v2i64:
11344 case MVT::v4f32:
11345 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011346 return std::make_pair(0U, X86::VR128RegisterClass);
11347 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011348 break;
11349 }
11350 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011351
Chris Lattnerf76d1802006-07-31 23:26:50 +000011352 // Use the default implementation in TargetLowering to convert the register
11353 // constraint into a member of a register class.
11354 std::pair<unsigned, const TargetRegisterClass*> Res;
11355 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011356
11357 // Not found as a standard register?
11358 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011359 // Map st(0) -> st(7) -> ST0
11360 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11361 tolower(Constraint[1]) == 's' &&
11362 tolower(Constraint[2]) == 't' &&
11363 Constraint[3] == '(' &&
11364 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11365 Constraint[5] == ')' &&
11366 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011367
Chris Lattner56d77c72009-09-13 22:41:48 +000011368 Res.first = X86::ST0+Constraint[4]-'0';
11369 Res.second = X86::RFP80RegisterClass;
11370 return Res;
11371 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011372
Chris Lattner56d77c72009-09-13 22:41:48 +000011373 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011374 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011375 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011376 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011377 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011378 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011379
11380 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011381 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011382 Res.first = X86::EFLAGS;
11383 Res.second = X86::CCRRegisterClass;
11384 return Res;
11385 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011386
Dale Johannesen330169f2008-11-13 21:52:36 +000011387 // 'A' means EAX + EDX.
11388 if (Constraint == "A") {
11389 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011390 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011391 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011392 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011393 return Res;
11394 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011395
Chris Lattnerf76d1802006-07-31 23:26:50 +000011396 // Otherwise, check to see if this is a register class of the wrong value
11397 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11398 // turn into {ax},{dx}.
11399 if (Res.second->hasType(VT))
11400 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011401
Chris Lattnerf76d1802006-07-31 23:26:50 +000011402 // All of the single-register GCC register classes map their values onto
11403 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11404 // really want an 8-bit or 32-bit register, map to the appropriate register
11405 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011406 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011407 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011408 unsigned DestReg = 0;
11409 switch (Res.first) {
11410 default: break;
11411 case X86::AX: DestReg = X86::AL; break;
11412 case X86::DX: DestReg = X86::DL; break;
11413 case X86::CX: DestReg = X86::CL; break;
11414 case X86::BX: DestReg = X86::BL; break;
11415 }
11416 if (DestReg) {
11417 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011418 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011419 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011420 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011421 unsigned DestReg = 0;
11422 switch (Res.first) {
11423 default: break;
11424 case X86::AX: DestReg = X86::EAX; break;
11425 case X86::DX: DestReg = X86::EDX; break;
11426 case X86::CX: DestReg = X86::ECX; break;
11427 case X86::BX: DestReg = X86::EBX; break;
11428 case X86::SI: DestReg = X86::ESI; break;
11429 case X86::DI: DestReg = X86::EDI; break;
11430 case X86::BP: DestReg = X86::EBP; break;
11431 case X86::SP: DestReg = X86::ESP; break;
11432 }
11433 if (DestReg) {
11434 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011435 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011436 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011437 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011438 unsigned DestReg = 0;
11439 switch (Res.first) {
11440 default: break;
11441 case X86::AX: DestReg = X86::RAX; break;
11442 case X86::DX: DestReg = X86::RDX; break;
11443 case X86::CX: DestReg = X86::RCX; break;
11444 case X86::BX: DestReg = X86::RBX; break;
11445 case X86::SI: DestReg = X86::RSI; break;
11446 case X86::DI: DestReg = X86::RDI; break;
11447 case X86::BP: DestReg = X86::RBP; break;
11448 case X86::SP: DestReg = X86::RSP; break;
11449 }
11450 if (DestReg) {
11451 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011452 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011453 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011454 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011455 } else if (Res.second == X86::FR32RegisterClass ||
11456 Res.second == X86::FR64RegisterClass ||
11457 Res.second == X86::VR128RegisterClass) {
11458 // Handle references to XMM physical registers that got mapped into the
11459 // wrong class. This can happen with constraints like {xmm0} where the
11460 // target independent register mapper will just pick the first match it can
11461 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011462 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011463 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011464 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011465 Res.second = X86::FR64RegisterClass;
11466 else if (X86::VR128RegisterClass->hasType(VT))
11467 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011468 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011469
Chris Lattnerf76d1802006-07-31 23:26:50 +000011470 return Res;
11471}