blob: 5e916cc4b8b41e4801b915a0c597a4614b3315a4 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000066
67 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
68
69 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000077 }
78 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000100 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000101 setUseUnderscoreSetJmp(false);
102 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000103 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000104 // MS runtime is weird: it exports _setjmp, but longjmp!
105 setUseUnderscoreSetJmp(true);
106 setUseUnderscoreLongJmp(false);
107 } else {
108 setUseUnderscoreSetJmp(true);
109 setUseUnderscoreLongJmp(true);
110 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000111
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000112 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000114 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000116 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000120
Scott Michelfdc40a02009-02-17 22:15:04 +0000121 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000125 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
127 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000128
129 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000136
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000137 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
138 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000142
Evan Cheng25ab6902006-09-08 06:48:29 +0000143 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
145 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000146 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000147 // We have an algorithm for SSE2->double, and we turn this into a
148 // 64-bit FILD followed by conditional FADD for other targets.
149 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000150 // We have an algorithm for SSE2, and we turn this into a 64-bit
151 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000152 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000154
155 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
156 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
158 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159
Devang Patel6a784892009-06-05 18:48:29 +0000160 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000161 // SSE has no i16 to fp conversion, only i32
162 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000164 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000170 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
172 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000173 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
Dale Johannesen73328d12007-09-19 23:55:34 +0000175 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
176 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000179
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
181 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
183 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000184
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000185 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000187 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000189 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
191 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000192 }
193
194 // Handle FP_TO_UINT by promoting the destination to a larger signed
195 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000199
Evan Cheng25ab6902006-09-08 06:48:29 +0000200 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
202 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000203 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000205 // Expand FP_TO_UINT into a select.
206 // FIXME: We would like to use a Custom expander here eventually to do
207 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000209 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000210 // With SSE3 we can use fisttpll to convert to a signed i64; without
211 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214
Chris Lattner399610a2006-12-05 18:22:22 +0000215 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000216 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
218 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000219 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000220 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000221 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
222 if (Subtarget->hasMMX() && !DisableMMX)
223 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
224 else
225 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000226 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000227 }
Chris Lattner21f66852005-12-23 05:15:23 +0000228
Dan Gohmanb00ee212008-02-18 19:34:53 +0000229 // Scalar integer divide and remainder are lowered to use operations that
230 // produce two results, to match the available instructions. This exposes
231 // the two-result form to trivial CSE, which is able to combine x/y and x%y
232 // into a single instruction.
233 //
234 // Scalar integer multiply-high is also lowered to use two-result
235 // operations, to match the available instructions. However, plain multiply
236 // (low) operations are left as Legal, as there are single-result
237 // instructions for this in x86. Using the two-result multiply instructions
238 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::SREM , MVT::i8 , Expand);
244 setOperationAction(ISD::UREM , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::SREM , MVT::i16 , Expand);
250 setOperationAction(ISD::UREM , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::SREM , MVT::i32 , Expand);
256 setOperationAction(ISD::UREM , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
258 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
259 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::SREM , MVT::i64 , Expand);
262 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000263
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
265 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
266 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
267 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000268 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
273 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f64 , Expand);
276 setOperationAction(ISD::FREM , MVT::f80 , Expand);
277 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
280 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000283 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
286 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
287 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000288 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
290 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 }
293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
295 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000296
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000298 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000300 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000301 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
306 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000307 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
314 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000317
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000318 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
320 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000323 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
325 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000326 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
331 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000332 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000333 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000338 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000342 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000343
Evan Chengd2cde682008-03-10 19:38:10 +0000344 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000346
Eric Christopher9a9d2752010-07-22 02:48:34 +0000347 // We may not have a libcall for MEMBARRIER so we should lower this.
348 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
349
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000350 // On X86 and X86-64, atomic operations are lowered to locked instructions.
351 // Locked instructions, in turn, have implicit fence semantics (all memory
352 // operations are flushed before issuing the locked instruction, and they
353 // are not buffered), so we can fold away the common pattern of
354 // fence-atomic-fence.
355 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000356
Mon P Wang63307c32008-05-05 19:05:59 +0000357 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
361 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000367
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000368 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000376 }
377
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000383 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
387 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
388 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 setExceptionPointerRegister(X86::RAX);
391 setExceptionSelectorRegister(X86::RDX);
392 } else {
393 setExceptionPointerRegister(X86::EAX);
394 setExceptionSelectorRegister(X86::EDX);
395 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000402
Nate Begemanacc398c2006-01-25 18:21:52 +0000403 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VASTART , MVT::Other, Custom);
405 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::VAARG , MVT::Other, Custom);
408 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000409 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VAARG , MVT::Other, Expand);
411 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 }
Evan Chengae642192007-03-02 23:16:35 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
415 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000416 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000420 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000422
Evan Chengc7ce29b2009-02-13 22:36:38 +0000423 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000425 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428
Evan Cheng223547a2006-01-31 22:28:30 +0000429 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::FABS , MVT::f64, Custom);
431 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000432
433 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FNEG , MVT::f64, Custom);
435 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000436
Evan Cheng68c47cb2007-01-05 07:55:56 +0000437 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000440
Evan Chengd25e9e82006-02-02 00:28:23 +0000441 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FSIN , MVT::f64, Expand);
443 setOperationAction(ISD::FCOS , MVT::f64, Expand);
444 setOperationAction(ISD::FSIN , MVT::f32, Expand);
445 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446
Chris Lattnera54aa942006-01-29 06:26:08 +0000447 // Expand FP immediates into loads from the stack, except for the special
448 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0)); // xorpd
450 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000451 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000452 // Use SSE for f32, x87 for f64.
453 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
455 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
457 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459
460 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464
465 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FSIN , MVT::f32, Expand);
471 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472
Nate Begemane1795842008-02-14 08:57:00 +0000473 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 addLegalFPImmediate(APFloat(+0.0f)); // xorps
475 addLegalFPImmediate(APFloat(+0.0)); // FLD0
476 addLegalFPImmediate(APFloat(+1.0)); // FLD1
477 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
478 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
479
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
482 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000484 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
488 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
491 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000494
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
497 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000499 addLegalFPImmediate(APFloat(+0.0)); // FLD0
500 addLegalFPImmediate(APFloat(+1.0)); // FLD1
501 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
502 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000503 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000508
Dale Johannesen59a58732007-08-05 18:49:15 +0000509 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000510 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
512 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
513 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000514 {
515 bool ignored;
516 APFloat TmpFlt(+0.0);
517 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt); // FLD0
520 TmpFlt.changeSign();
521 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
522 APFloat TmpFlt2(+1.0);
523 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt2); // FLD1
526 TmpFlt2.changeSign();
527 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
528 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000529
Evan Chengc7ce29b2009-02-13 22:36:38 +0000530 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
532 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000534 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000535
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000536 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FLOG, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000546
Mon P Wangf007a8b2008-11-06 05:31:54 +0000547 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000548 // (for widening) or expand (for scalarization). Then we will selectively
549 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
551 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
552 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000600 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000601 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
605 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
606 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
607 setTruncStoreAction((MVT::SimpleValueType)VT,
608 (MVT::SimpleValueType)InnerVT, Expand);
609 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
611 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000612 }
613
Evan Chengc7ce29b2009-02-13 22:36:38 +0000614 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
615 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000616 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Bill Wendlingd8dd5752010-09-07 20:03:56 +0000617 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass, false);
618
619 // FIXME: Remove the rest of this stuff.
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
621 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
622 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000623
Dale Johannesen76090172010-04-20 22:34:09 +0000624 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
627 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
628 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
629 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
632 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
633 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
634 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
637 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::AND, MVT::v8i8, Promote);
640 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v4i16, Promote);
642 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
643 setOperationAction(ISD::AND, MVT::v2i32, Promote);
644 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::OR, MVT::v8i8, Promote);
648 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v4i16, Promote);
650 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
651 setOperationAction(ISD::OR, MVT::v2i32, Promote);
652 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000654
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
658 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
659 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000662
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
665 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
666 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
667 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
673 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
677 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
678 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
679 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
682 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
683 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
688 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
689 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
690 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
692 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
693 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694
695 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
696 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
697 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
698 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000699 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
700 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000799 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000800 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000801
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000831 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
834 setOperationAction(ISD::FRINT, MVT::f32, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
836 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
837 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
838 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
839 setOperationAction(ISD::FRINT, MVT::f64, Legal);
840 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
841
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000844
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000845 // Can turn SHL into an integer multiply.
846 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000847 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000848
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849 // i8 and i16 vectors are custom , because the source register and source
850 // source memory operand types are not the same width. f32 vectors are
851 // custom since the immediate controlling the insert encodes additional
852 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
854 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
859 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862
863 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000866 }
867 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000868
Nate Begeman30a0de92008-07-17 16:51:19 +0000869 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000871 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000872
David Greene9b9838d2009-06-29 16:47:10 +0000873 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
875 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
876 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
877 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000878 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000879
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
881 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
882 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
883 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
884 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
885 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
886 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
887 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
888 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
889 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000890 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
892 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
893 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
894 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
896 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
898 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
899 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
900 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
901 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
902 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
903 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
904 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
905 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
906 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
907 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
908 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
909 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
910 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
913 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
914 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
915 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000916
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
918 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
919 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
921 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000922
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
924 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
925 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
926 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
927 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
928 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000929
930#if 0
931 // Not sure we want to do this since there are no 256-bit integer
932 // operations in AVX
933
934 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
935 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
937 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000938
939 // Do not attempt to custom lower non-power-of-2 vectors
940 if (!isPowerOf2_32(VT.getVectorNumElements()))
941 continue;
942
943 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
944 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
945 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
946 }
947
948 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000951 }
David Greene9b9838d2009-06-29 16:47:10 +0000952#endif
953
954#if 0
955 // Not sure we want to do this since there are no 256-bit integer
956 // operations in AVX
957
958 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
959 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
961 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000962
963 if (!VT.is256BitVector()) {
964 continue;
965 }
966 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000974 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000976 }
977
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000979#endif
980 }
981
Evan Cheng6be2c582006-04-05 23:38:46 +0000982 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000984
Bill Wendling74c37652008-12-09 22:08:41 +0000985 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000988 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000991
Eli Friedman962f5492010-06-02 19:35:46 +0000992 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
993 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000994 //
Eli Friedman962f5492010-06-02 19:35:46 +0000995 // FIXME: We really should do custom legalization for addition and
996 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
997 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000998 if (Subtarget->is64Bit()) {
999 setOperationAction(ISD::SADDO, MVT::i64, Custom);
1000 setOperationAction(ISD::UADDO, MVT::i64, Custom);
1001 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
1002 setOperationAction(ISD::USUBO, MVT::i64, Custom);
1003 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1004 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001005
Evan Chengd54f2d52009-03-31 19:38:51 +00001006 if (!Subtarget->is64Bit()) {
1007 // These libcalls are not available in 32-bit.
1008 setLibcallName(RTLIB::SHL_I128, 0);
1009 setLibcallName(RTLIB::SRL_I128, 0);
1010 setLibcallName(RTLIB::SRA_I128, 0);
1011 }
1012
Evan Cheng206ee9d2006-07-07 08:33:52 +00001013 // We have target-specific dag combine patterns for the following nodes:
1014 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001015 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001016 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001017 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001018 setTargetDAGCombine(ISD::SHL);
1019 setTargetDAGCombine(ISD::SRA);
1020 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001021 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001022 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001023 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001024 if (Subtarget->is64Bit())
1025 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001026
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001027 computeRegisterProperties();
1028
Evan Cheng87ed7162006-02-14 08:25:08 +00001029 // FIXME: These should be based on subtarget info. Plus, the values should
1030 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001031 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001032 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001033 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001034 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001035 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001036}
1037
Scott Michel5b8f82e2008-03-10 15:42:14 +00001038
Owen Anderson825b72b2009-08-11 20:47:22 +00001039MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1040 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001041}
1042
1043
Evan Cheng29286502008-01-23 23:17:41 +00001044/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1045/// the desired ByVal argument alignment.
1046static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1047 if (MaxAlign == 16)
1048 return;
1049 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1050 if (VTy->getBitWidth() == 128)
1051 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001052 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1053 unsigned EltAlign = 0;
1054 getMaxByValAlign(ATy->getElementType(), EltAlign);
1055 if (EltAlign > MaxAlign)
1056 MaxAlign = EltAlign;
1057 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1058 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1059 unsigned EltAlign = 0;
1060 getMaxByValAlign(STy->getElementType(i), EltAlign);
1061 if (EltAlign > MaxAlign)
1062 MaxAlign = EltAlign;
1063 if (MaxAlign == 16)
1064 break;
1065 }
1066 }
1067 return;
1068}
1069
1070/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1071/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001072/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1073/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001074unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001075 if (Subtarget->is64Bit()) {
1076 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001077 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001078 if (TyAlign > 8)
1079 return TyAlign;
1080 return 8;
1081 }
1082
Evan Cheng29286502008-01-23 23:17:41 +00001083 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001084 if (Subtarget->hasSSE1())
1085 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001086 return Align;
1087}
Chris Lattner2b02a442007-02-25 08:29:00 +00001088
Evan Chengf0df0312008-05-15 08:39:06 +00001089/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001090/// and store operations as a result of memset, memcpy, and memmove
1091/// lowering. If DstAlign is zero that means it's safe to destination
1092/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1093/// means there isn't a need to check it against alignment requirement,
1094/// probably because the source does not need to be loaded. If
1095/// 'NonScalarIntSafe' is true, that means it's safe to return a
1096/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1097/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1098/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001099/// It returns EVT::Other if the type should be determined using generic
1100/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001101EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001102X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1103 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001104 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001105 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001107 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1108 // linux. This is because the stack realignment code can't handle certain
1109 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001110 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001111 if (NonScalarIntSafe &&
1112 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 if (Size >= 16 &&
1114 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001115 ((DstAlign == 0 || DstAlign >= 16) &&
1116 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 Subtarget->getStackAlignment() >= 16) {
1118 if (Subtarget->hasSSE2())
1119 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001120 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001121 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001122 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001123 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 Subtarget->hasSSE2()) {
1126 // Do not use f64 to lower memcpy if source is string constant. It's
1127 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001128 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001129 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001130 }
Evan Chengf0df0312008-05-15 08:39:06 +00001131 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 return MVT::i64;
1133 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001134}
1135
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001136/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1137/// current function. The returned value is a member of the
1138/// MachineJumpTableInfo::JTEntryKind enum.
1139unsigned X86TargetLowering::getJumpTableEncoding() const {
1140 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1141 // symbol.
1142 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1143 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001144 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001145
1146 // Otherwise, use the normal jump table encoding heuristics.
1147 return TargetLowering::getJumpTableEncoding();
1148}
1149
Chris Lattner589c6f62010-01-26 06:28:43 +00001150/// getPICBaseSymbol - Return the X86-32 PIC base.
1151MCSymbol *
1152X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1153 MCContext &Ctx) const {
1154 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001155 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1156 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001157}
1158
1159
Chris Lattnerc64daab2010-01-26 05:02:42 +00001160const MCExpr *
1161X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1162 const MachineBasicBlock *MBB,
1163 unsigned uid,MCContext &Ctx) const{
1164 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1165 Subtarget->isPICStyleGOT());
1166 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1167 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001168 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1169 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001170}
1171
Evan Chengcc415862007-11-09 01:32:10 +00001172/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1173/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001174SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001175 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001176 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001177 // This doesn't have DebugLoc associated with it, but is not really the
1178 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001179 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001180 return Table;
1181}
1182
Chris Lattner589c6f62010-01-26 06:28:43 +00001183/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1184/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1185/// MCExpr.
1186const MCExpr *X86TargetLowering::
1187getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1188 MCContext &Ctx) const {
1189 // X86-64 uses RIP relative addressing based on the jump table label.
1190 if (Subtarget->isPICStyleRIPRel())
1191 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1192
1193 // Otherwise, the reference is relative to the PIC base.
1194 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1195}
1196
Bill Wendlingb4202b82009-07-01 18:50:55 +00001197/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001198unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001199 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001200}
1201
Evan Chengdee81012010-07-26 21:50:05 +00001202std::pair<const TargetRegisterClass*, uint8_t>
1203X86TargetLowering::findRepresentativeClass(EVT VT) const{
1204 const TargetRegisterClass *RRC = 0;
1205 uint8_t Cost = 1;
1206 switch (VT.getSimpleVT().SimpleTy) {
1207 default:
1208 return TargetLowering::findRepresentativeClass(VT);
1209 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1210 RRC = (Subtarget->is64Bit()
1211 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1212 break;
1213 case MVT::v8i8: case MVT::v4i16:
1214 case MVT::v2i32: case MVT::v1i64:
1215 RRC = X86::VR64RegisterClass;
1216 break;
1217 case MVT::f32: case MVT::f64:
1218 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1219 case MVT::v4f32: case MVT::v2f64:
1220 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1221 case MVT::v4f64:
1222 RRC = X86::VR128RegisterClass;
1223 break;
1224 }
1225 return std::make_pair(RRC, Cost);
1226}
1227
Evan Cheng70017e42010-07-24 00:39:05 +00001228unsigned
1229X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1230 MachineFunction &MF) const {
1231 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1232 switch (RC->getID()) {
1233 default:
1234 return 0;
1235 case X86::GR32RegClassID:
1236 return 4 - FPDiff;
1237 case X86::GR64RegClassID:
1238 return 8 - FPDiff;
1239 case X86::VR128RegClassID:
1240 return Subtarget->is64Bit() ? 10 : 4;
1241 case X86::VR64RegClassID:
1242 return 4;
1243 }
1244}
1245
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001246bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1247 unsigned &Offset) const {
1248 if (!Subtarget->isTargetLinux())
1249 return false;
1250
1251 if (Subtarget->is64Bit()) {
1252 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1253 Offset = 0x28;
1254 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1255 AddressSpace = 256;
1256 else
1257 AddressSpace = 257;
1258 } else {
1259 // %gs:0x14 on i386
1260 Offset = 0x14;
1261 AddressSpace = 256;
1262 }
1263 return true;
1264}
1265
1266
Chris Lattner2b02a442007-02-25 08:29:00 +00001267//===----------------------------------------------------------------------===//
1268// Return Value Calling Convention Implementation
1269//===----------------------------------------------------------------------===//
1270
Chris Lattner59ed56b2007-02-28 04:55:35 +00001271#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001272
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273bool
1274X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001275 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001276 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277 SmallVector<CCValAssign, 16> RVLocs;
1278 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001279 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001280 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001281}
1282
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283SDValue
1284X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001285 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001287 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001288 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001289 MachineFunction &MF = DAG.getMachineFunction();
1290 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001291
Chris Lattner9774c912007-02-27 05:28:59 +00001292 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1294 RVLocs, *DAG.getContext());
1295 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001296
Evan Chengdcea1632010-02-04 02:40:39 +00001297 // Add the regs to the liveout set for the function.
1298 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1299 for (unsigned i = 0; i != RVLocs.size(); ++i)
1300 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1301 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
Dan Gohman475871a2008-07-27 21:46:04 +00001303 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001304
Dan Gohman475871a2008-07-27 21:46:04 +00001305 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001306 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1307 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001308 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1309 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001311 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001312 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1313 CCValAssign &VA = RVLocs[i];
1314 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001315 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001316 EVT ValVT = ValToCopy.getValueType();
1317
1318 // If this is x86-64, and we disabled SSE, we can't return FP values
1319 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1320 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1321 report_fatal_error("SSE register return with SSE disabled");
1322 }
1323 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1324 // llvm-gcc has never done it right and no one has noticed, so this
1325 // should be OK for now.
1326 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001327 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001328 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001329
Chris Lattner447ff682008-03-11 03:23:40 +00001330 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1331 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001332 if (VA.getLocReg() == X86::ST0 ||
1333 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001334 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1335 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001336 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001338 RetOps.push_back(ValToCopy);
1339 // Don't emit a copytoreg.
1340 continue;
1341 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001342
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1344 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001345 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001346 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001348 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001349 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1350 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001351
1352 // If we don't have SSE2 available, convert to v4f32 so the generated
1353 // register is legal.
1354 if (!Subtarget->hasSSE2())
1355 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1356 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001357 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001358 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001359
Dale Johannesendd64c412009-02-04 00:33:20 +00001360 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001361 Flag = Chain.getValue(1);
1362 }
Dan Gohman61a92132008-04-21 23:59:07 +00001363
1364 // The x86-64 ABI for returning structs by value requires that we copy
1365 // the sret argument into %rax for the return. We saved the argument into
1366 // a virtual register in the entry block, so now we copy the value out
1367 // and into %rax.
1368 if (Subtarget->is64Bit() &&
1369 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1370 MachineFunction &MF = DAG.getMachineFunction();
1371 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1372 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001373 assert(Reg &&
1374 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001375 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001376
Dale Johannesendd64c412009-02-04 00:33:20 +00001377 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001378 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001379
1380 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001381 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001382 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001383
Chris Lattner447ff682008-03-11 03:23:40 +00001384 RetOps[0] = Chain; // Update chain.
1385
1386 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001387 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001388 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001389
1390 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001391 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001392}
1393
Dan Gohman98ca4f22009-08-05 01:29:28 +00001394/// LowerCallResult - Lower the result values of a call into the
1395/// appropriate copies out of appropriate physical registers.
1396///
1397SDValue
1398X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001399 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 const SmallVectorImpl<ISD::InputArg> &Ins,
1401 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001402 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001403
Chris Lattnere32bbf62007-02-28 07:09:55 +00001404 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001405 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001406 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001407 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001408 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001410
Chris Lattner3085e152007-02-25 08:59:22 +00001411 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001412 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001413 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001414 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001415
Torok Edwin3f142c32009-02-01 18:15:56 +00001416 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001417 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001419 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001420 }
1421
Evan Cheng79fb3b42009-02-20 20:43:02 +00001422 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001423
1424 // If this is a call to a function that returns an fp value on the floating
1425 // point stack, we must guarantee the the value is popped from the stack, so
1426 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1427 // if the return value is not used. We use the FpGET_ST0 instructions
1428 // instead.
1429 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1430 // If we prefer to use the value in xmm registers, copy it out as f80 and
1431 // use a truncate to move it from fp stack reg to xmm reg.
1432 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1433 bool isST0 = VA.getLocReg() == X86::ST0;
1434 unsigned Opc = 0;
1435 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1436 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1437 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1438 SDValue Ops[] = { Chain, InFlag };
1439 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1440 Ops, 2), 1);
1441 Val = Chain.getValue(0);
1442
1443 // Round the f80 to the right size, which also moves it to the appropriate
1444 // xmm register.
1445 if (CopyVT != VA.getValVT())
1446 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1447 // This truncation won't change the value.
1448 DAG.getIntPtrConstant(1));
1449 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001450 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1451 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1452 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001454 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1456 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001457 } else {
1458 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001460 Val = Chain.getValue(0);
1461 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001462 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1463 } else {
1464 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1465 CopyVT, InFlag).getValue(1);
1466 Val = Chain.getValue(0);
1467 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001468 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001470 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001473}
1474
1475
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001476//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001477// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001478//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001479// StdCall calling convention seems to be standard for many Windows' API
1480// routines and around. It differs from C calling convention just a little:
1481// callee should clean up the stack, not caller. Symbols should be also
1482// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001483// For info on fast calling convention see Fast Calling Convention (tail call)
1484// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001485
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001487/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1489 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001490 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001491
Dan Gohman98ca4f22009-08-05 01:29:28 +00001492 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493}
1494
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001495/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001496/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497static bool
1498ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1499 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001501
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001503}
1504
Dan Gohman095cc292008-09-13 01:54:27 +00001505/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1506/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001507CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001508 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001509 if (CC == CallingConv::GHC)
1510 return CC_X86_64_GHC;
1511 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001512 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001513 else
1514 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001515 }
1516
Gordon Henriksen86737662008-01-05 16:56:59 +00001517 if (CC == CallingConv::X86_FastCall)
1518 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001519 else if (CC == CallingConv::X86_ThisCall)
1520 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001521 else if (CC == CallingConv::Fast)
1522 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001523 else if (CC == CallingConv::GHC)
1524 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 else
1526 return CC_X86_32_C;
1527}
1528
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001529/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1530/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001531/// the specific parameter attribute. The copy will be passed as a byval
1532/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001533static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001534CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001535 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1536 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001538 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001539 /*isVolatile*/false, /*AlwaysInline=*/true,
1540 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001541}
1542
Chris Lattner29689432010-03-11 00:22:57 +00001543/// IsTailCallConvention - Return true if the calling convention is one that
1544/// supports tail call optimization.
1545static bool IsTailCallConvention(CallingConv::ID CC) {
1546 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1547}
1548
Evan Cheng0c439eb2010-01-27 00:07:07 +00001549/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1550/// a tailcall target by changing its ABI.
1551static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001552 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001553}
1554
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555SDValue
1556X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001557 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001558 const SmallVectorImpl<ISD::InputArg> &Ins,
1559 DebugLoc dl, SelectionDAG &DAG,
1560 const CCValAssign &VA,
1561 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001562 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001563 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001564 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001565 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001566 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001567 EVT ValVT;
1568
1569 // If value is passed by pointer we have address passed instead of the value
1570 // itself.
1571 if (VA.getLocInfo() == CCValAssign::Indirect)
1572 ValVT = VA.getLocVT();
1573 else
1574 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001575
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001576 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001577 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001578 // In case of tail call optimization mark all arguments mutable. Since they
1579 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001580 if (Flags.isByVal()) {
1581 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001582 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001583 return DAG.getFrameIndex(FI, getPointerTy());
1584 } else {
1585 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001586 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001587 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1588 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001589 PseudoSourceValue::getFixedStack(FI), 0,
1590 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001591 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001592}
1593
Dan Gohman475871a2008-07-27 21:46:04 +00001594SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001596 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597 bool isVarArg,
1598 const SmallVectorImpl<ISD::InputArg> &Ins,
1599 DebugLoc dl,
1600 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001601 SmallVectorImpl<SDValue> &InVals)
1602 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001603 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001605
Gordon Henriksen86737662008-01-05 16:56:59 +00001606 const Function* Fn = MF.getFunction();
1607 if (Fn->hasExternalLinkage() &&
1608 Subtarget->isTargetCygMing() &&
1609 Fn->getName() == "main")
1610 FuncInfo->setForceFramePointer(true);
1611
Evan Cheng1bc78042006-04-26 01:20:17 +00001612 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001613 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001614 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001615
Chris Lattner29689432010-03-11 00:22:57 +00001616 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1617 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001618
Chris Lattner638402b2007-02-28 07:00:42 +00001619 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001620 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1622 ArgLocs, *DAG.getContext());
1623 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001624
Chris Lattnerf39f7712007-02-28 05:46:49 +00001625 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001626 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001627 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1628 CCValAssign &VA = ArgLocs[i];
1629 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1630 // places.
1631 assert(VA.getValNo() != LastVal &&
1632 "Don't support value assigned to multiple locs yet");
1633 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001634
Chris Lattnerf39f7712007-02-28 05:46:49 +00001635 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001636 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001637 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001639 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001642 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001643 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001645 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001646 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1647 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001648 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001649 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001650 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1651 RC = X86::VR64RegisterClass;
1652 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001653 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001654
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001655 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001657
Chris Lattnerf39f7712007-02-28 05:46:49 +00001658 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1659 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1660 // right size.
1661 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001662 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001663 DAG.getValueType(VA.getValVT()));
1664 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001665 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001666 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001667 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001668 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001669
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001670 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001671 // Handle MMX values passed in XMM regs.
1672 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1674 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001675 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1676 } else
1677 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001678 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001679 } else {
1680 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001682 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001683
1684 // If value is passed via pointer - do a load.
1685 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001686 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1687 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001690 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001691
Dan Gohman61a92132008-04-21 23:59:07 +00001692 // The x86-64 ABI for returning structs by value requires that we copy
1693 // the sret argument into %rax for the return. Save the argument into
1694 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001695 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001696 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1697 unsigned Reg = FuncInfo->getSRetReturnReg();
1698 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001700 FuncInfo->setSRetReturnReg(Reg);
1701 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001704 }
1705
Chris Lattnerf39f7712007-02-28 05:46:49 +00001706 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001707 // Align stack specially for tail calls.
1708 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001709 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001710
Evan Cheng1bc78042006-04-26 01:20:17 +00001711 // If the function takes variable number of arguments, make a frame index for
1712 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001713 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001714 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1715 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001716 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 }
1718 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001719 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1720
1721 // FIXME: We should really autogenerate these arrays
1722 static const unsigned GPR64ArgRegsWin64[] = {
1723 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001724 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001725 static const unsigned XMMArgRegsWin64[] = {
1726 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1727 };
1728 static const unsigned GPR64ArgRegs64Bit[] = {
1729 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1730 };
1731 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001732 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1733 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1734 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001735 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1736
1737 if (IsWin64) {
1738 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1739 GPR64ArgRegs = GPR64ArgRegsWin64;
1740 XMMArgRegs = XMMArgRegsWin64;
1741 } else {
1742 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1743 GPR64ArgRegs = GPR64ArgRegs64Bit;
1744 XMMArgRegs = XMMArgRegs64Bit;
1745 }
1746 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1747 TotalNumIntRegs);
1748 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1749 TotalNumXMMRegs);
1750
Devang Patel578efa92009-06-05 21:57:13 +00001751 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001752 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001753 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001754 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001755 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001756 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001757 // Kernel mode asks for SSE to be disabled, so don't push them
1758 // on the stack.
1759 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001760
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 // For X86-64, if there are vararg parameters that are passed via
1762 // registers, then we must store them to their spots on the stack so they
1763 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001764 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1765 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1766 FuncInfo->setRegSaveFrameIndex(
1767 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1768 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001769
Gordon Henriksen86737662008-01-05 16:56:59 +00001770 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001772 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1773 getPointerTy());
1774 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001775 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001776 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1777 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001778 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1779 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001781 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001782 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001783 PseudoSourceValue::getFixedStack(
1784 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001785 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001786 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001787 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001788 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001789
Dan Gohmanface41a2009-08-16 21:24:25 +00001790 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1791 // Now store the XMM (fp + vector) parameter registers.
1792 SmallVector<SDValue, 11> SaveXMMOps;
1793 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohmanface41a2009-08-16 21:24:25 +00001795 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1796 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1797 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001798
Dan Gohman1e93df62010-04-17 14:41:14 +00001799 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1800 FuncInfo->getRegSaveFrameIndex()));
1801 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1802 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001803
Dan Gohmanface41a2009-08-16 21:24:25 +00001804 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1805 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1806 X86::VR128RegisterClass);
1807 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1808 SaveXMMOps.push_back(Val);
1809 }
1810 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1811 MVT::Other,
1812 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001814
1815 if (!MemOps.empty())
1816 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1817 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001818 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001820
Gordon Henriksen86737662008-01-05 16:56:59 +00001821 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001822 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001823 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001824 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001825 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001826 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001827 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001828 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001829 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001830
Gordon Henriksen86737662008-01-05 16:56:59 +00001831 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001832 // RegSaveFrameIndex is X86-64 only.
1833 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001834 if (CallConv == CallingConv::X86_FastCall ||
1835 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001836 // fastcc functions can't have varargs.
1837 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 }
Evan Cheng25caf632006-05-23 21:06:34 +00001839
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001841}
1842
Dan Gohman475871a2008-07-27 21:46:04 +00001843SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001844X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1845 SDValue StackPtr, SDValue Arg,
1846 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001847 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001848 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001849 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1850 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001851 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001852 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001853 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001854 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001855 }
Dale Johannesenace16102009-02-03 19:33:06 +00001856 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001857 PseudoSourceValue::getStack(), LocMemOffset,
1858 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001859}
1860
Bill Wendling64e87322009-01-16 19:25:27 +00001861/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001862/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001863SDValue
1864X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001865 SDValue &OutRetAddr, SDValue Chain,
1866 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001867 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001868 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001869 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001870 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001871
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001872 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001873 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001874 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001875}
1876
1877/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1878/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001879static SDValue
1880EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001882 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001883 // Store the return address to the appropriate stack slot.
1884 if (!FPDiff) return Chain;
1885 // Calculate the new stack slot for the return address.
1886 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001888 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001891 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001892 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1893 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001894 return Chain;
1895}
1896
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001898X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001899 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001900 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001902 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 const SmallVectorImpl<ISD::InputArg> &Ins,
1904 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001905 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 MachineFunction &MF = DAG.getMachineFunction();
1907 bool Is64Bit = Subtarget->is64Bit();
1908 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001909 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910
Evan Cheng5f941932010-02-05 02:21:12 +00001911 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001912 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001913 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1914 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001915 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001916
1917 // Sibcalls are automatically detected tailcalls which do not require
1918 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001919 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001920 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001921
1922 if (isTailCall)
1923 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001924 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001925
Chris Lattner29689432010-03-11 00:22:57 +00001926 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1927 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001928
Chris Lattner638402b2007-02-28 07:00:42 +00001929 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001930 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1932 ArgLocs, *DAG.getContext());
1933 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001934
Chris Lattner423c5f42007-02-28 05:31:48 +00001935 // Get a count of how many bytes are to be pushed on the stack.
1936 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001937 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001938 // This is a sibcall. The memory operands are available in caller's
1939 // own caller's stack.
1940 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001941 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001942 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001943
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001945 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001947 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1949 FPDiff = NumBytesCallerPushed - NumBytes;
1950
1951 // Set the delta of movement of the returnaddr stackslot.
1952 // But only set if delta is greater than previous delta.
1953 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1954 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1955 }
1956
Evan Chengf22f9b32010-02-06 03:28:46 +00001957 if (!IsSibcall)
1958 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001959
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001961 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001962 if (isTailCall && FPDiff)
1963 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1964 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965
Dan Gohman475871a2008-07-27 21:46:04 +00001966 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1967 SmallVector<SDValue, 8> MemOpChains;
1968 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001969
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001970 // Walk the register/memloc assignments, inserting copies/loads. In the case
1971 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001972 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1973 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001974 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001975 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001976 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001977 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001978
Chris Lattner423c5f42007-02-28 05:31:48 +00001979 // Promote the value if needed.
1980 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001981 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001982 case CCValAssign::Full: break;
1983 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001984 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001985 break;
1986 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001987 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001988 break;
1989 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001990 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1991 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1993 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1994 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001995 } else
1996 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1997 break;
1998 case CCValAssign::BCvt:
1999 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002000 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002001 case CCValAssign::Indirect: {
2002 // Store the argument.
2003 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002004 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002005 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00002006 PseudoSourceValue::getFixedStack(FI), 0,
2007 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002008 Arg = SpillSlot;
2009 break;
2010 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002011 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002012
Chris Lattner423c5f42007-02-28 05:31:48 +00002013 if (VA.isRegLoc()) {
2014 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002015 if (isVarArg && Subtarget->isTargetWin64()) {
2016 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2017 // shadow reg if callee is a varargs function.
2018 unsigned ShadowReg = 0;
2019 switch (VA.getLocReg()) {
2020 case X86::XMM0: ShadowReg = X86::RCX; break;
2021 case X86::XMM1: ShadowReg = X86::RDX; break;
2022 case X86::XMM2: ShadowReg = X86::R8; break;
2023 case X86::XMM3: ShadowReg = X86::R9; break;
2024 }
2025 if (ShadowReg)
2026 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2027 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002028 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002029 assert(VA.isMemLoc());
2030 if (StackPtr.getNode() == 0)
2031 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2032 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2033 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002034 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002035 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002036
Evan Cheng32fe1032006-05-25 00:59:30 +00002037 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002039 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002040
Evan Cheng347d5f72006-04-28 21:29:37 +00002041 // Build a sequence of copy-to-reg nodes chained together with token chain
2042 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002043 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002044 // Tail call byval lowering might overwrite argument registers so in case of
2045 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002046 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002047 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002048 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002049 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002050 InFlag = Chain.getValue(1);
2051 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002052
Chris Lattner88e1fd52009-07-09 04:24:46 +00002053 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002054 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2055 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002057 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2058 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002059 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002060 InFlag);
2061 InFlag = Chain.getValue(1);
2062 } else {
2063 // If we are tail calling and generating PIC/GOT style code load the
2064 // address of the callee into ECX. The value in ecx is used as target of
2065 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2066 // for tail calls on PIC/GOT architectures. Normally we would just put the
2067 // address of GOT into ebx and then call target@PLT. But for tail calls
2068 // ebx would be restored (since ebx is callee saved) before jumping to the
2069 // target@PLT.
2070
2071 // Note: The actual moving to ECX is done further down.
2072 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2073 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2074 !G->getGlobal()->hasProtectedVisibility())
2075 Callee = LowerGlobalAddress(Callee, DAG);
2076 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002077 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002078 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002079 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002080
Nate Begemanc8ea6732010-07-21 20:49:52 +00002081 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002082 // From AMD64 ABI document:
2083 // For calls that may call functions that use varargs or stdargs
2084 // (prototype-less calls or calls to functions containing ellipsis (...) in
2085 // the declaration) %al is used as hidden argument to specify the number
2086 // of SSE registers used. The contents of %al do not need to match exactly
2087 // the number of registers, but must be an ubound on the number of SSE
2088 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002089
Gordon Henriksen86737662008-01-05 16:56:59 +00002090 // Count the number of XMM registers allocated.
2091 static const unsigned XMMArgRegs[] = {
2092 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2093 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2094 };
2095 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002096 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002097 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Dale Johannesendd64c412009-02-04 00:33:20 +00002099 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002101 InFlag = Chain.getValue(1);
2102 }
2103
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002104
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002105 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 if (isTailCall) {
2107 // Force all the incoming stack arguments to be loaded from the stack
2108 // before any new outgoing arguments are stored to the stack, because the
2109 // outgoing stack slots may alias the incoming argument stack slots, and
2110 // the alias isn't otherwise explicit. This is slightly more conservative
2111 // than necessary, because it means that each store effectively depends
2112 // on every argument instead of just those arguments it would clobber.
2113 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2114
Dan Gohman475871a2008-07-27 21:46:04 +00002115 SmallVector<SDValue, 8> MemOpChains2;
2116 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002118 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002119 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002120 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002121 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2122 CCValAssign &VA = ArgLocs[i];
2123 if (VA.isRegLoc())
2124 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002125 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002126 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002128 // Create frame index.
2129 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002130 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002131 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002132 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002133
Duncan Sands276dcbd2008-03-21 09:14:45 +00002134 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002135 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002136 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002137 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002138 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002139 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002140 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002141
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2143 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002144 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002146 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002147 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002149 PseudoSourceValue::getFixedStack(FI), 0,
2150 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002151 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002152 }
2153 }
2154
2155 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002157 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002158
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002159 // Copy arguments to their registers.
2160 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002161 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002162 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002163 InFlag = Chain.getValue(1);
2164 }
Dan Gohman475871a2008-07-27 21:46:04 +00002165 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002166
Gordon Henriksen86737662008-01-05 16:56:59 +00002167 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002168 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002169 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 }
2171
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002172 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2173 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2174 // In the 64-bit large code model, we have to make all calls
2175 // through a register, since the call instruction's 32-bit
2176 // pc-relative offset may not be large enough to hold the whole
2177 // address.
2178 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002179 // If the callee is a GlobalAddress node (quite common, every direct call
2180 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2181 // it.
2182
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002183 // We should use extra load for direct calls to dllimported functions in
2184 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002185 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002186 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002187 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002188
Chris Lattner48a7d022009-07-09 05:02:21 +00002189 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2190 // external symbols most go through the PLT in PIC mode. If the symbol
2191 // has hidden or protected visibility, or if it is static or local, then
2192 // we don't need to use the PLT - we can directly call it.
2193 if (Subtarget->isTargetELF() &&
2194 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002195 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002196 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002197 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002198 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2199 Subtarget->getDarwinVers() < 9) {
2200 // PC-relative references to external symbols should go through $stub,
2201 // unless we're building with the leopard linker or later, which
2202 // automatically synthesizes these stubs.
2203 OpFlags = X86II::MO_DARWIN_STUB;
2204 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002205
Devang Patel0d881da2010-07-06 22:08:15 +00002206 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002207 G->getOffset(), OpFlags);
2208 }
Bill Wendling056292f2008-09-16 21:48:12 +00002209 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002210 unsigned char OpFlags = 0;
2211
2212 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2213 // symbols should go through the PLT.
2214 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002215 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002216 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002217 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002218 Subtarget->getDarwinVers() < 9) {
2219 // PC-relative references to external symbols should go through $stub,
2220 // unless we're building with the leopard linker or later, which
2221 // automatically synthesizes these stubs.
2222 OpFlags = X86II::MO_DARWIN_STUB;
2223 }
Eric Christopherfd179292009-08-27 18:07:15 +00002224
Chris Lattner48a7d022009-07-09 05:02:21 +00002225 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2226 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002227 }
2228
Chris Lattnerd96d0722007-02-25 06:40:16 +00002229 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002230 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002232
Evan Chengf22f9b32010-02-06 03:28:46 +00002233 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002234 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2235 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002236 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002238
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002239 Ops.push_back(Chain);
2240 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002241
Dan Gohman98ca4f22009-08-05 01:29:28 +00002242 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002244
Gordon Henriksen86737662008-01-05 16:56:59 +00002245 // Add argument registers to the end of the list so that they are known live
2246 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002247 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2248 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2249 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Evan Cheng586ccac2008-03-18 23:36:35 +00002251 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002252 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002253 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2254
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002255 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2256 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002257 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002258
Gabor Greifba36cb52008-08-28 21:40:38 +00002259 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002260 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002261
Dan Gohman98ca4f22009-08-05 01:29:28 +00002262 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002263 // We used to do:
2264 //// If this is the first return lowered for this function, add the regs
2265 //// to the liveout set for the function.
2266 // This isn't right, although it's probably harmless on x86; liveouts
2267 // should be computed from returns not tail calls. Consider a void
2268 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002269 return DAG.getNode(X86ISD::TC_RETURN, dl,
2270 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002271 }
2272
Dale Johannesenace16102009-02-03 19:33:06 +00002273 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002274 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002275
Chris Lattner2d297092006-05-23 18:50:38 +00002276 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002277 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002278 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002279 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002280 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002281 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002282 // pops the hidden struct pointer, so we have to push it back.
2283 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002284 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002285 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002286 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002287
Gordon Henriksenae636f82008-01-03 16:47:34 +00002288 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002289 if (!IsSibcall) {
2290 Chain = DAG.getCALLSEQ_END(Chain,
2291 DAG.getIntPtrConstant(NumBytes, true),
2292 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2293 true),
2294 InFlag);
2295 InFlag = Chain.getValue(1);
2296 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002297
Chris Lattner3085e152007-02-25 08:59:22 +00002298 // Handle result values, copying them out of physregs into vregs that we
2299 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2301 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002302}
2303
Evan Cheng25ab6902006-09-08 06:48:29 +00002304
2305//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002306// Fast Calling Convention (tail call) implementation
2307//===----------------------------------------------------------------------===//
2308
2309// Like std call, callee cleans arguments, convention except that ECX is
2310// reserved for storing the tail called function address. Only 2 registers are
2311// free for argument passing (inreg). Tail call optimization is performed
2312// provided:
2313// * tailcallopt is enabled
2314// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002315// On X86_64 architecture with GOT-style position independent code only local
2316// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002317// To keep the stack aligned according to platform abi the function
2318// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2319// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002320// If a tail called function callee has more arguments than the caller the
2321// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002322// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002323// original REtADDR, but before the saved framepointer or the spilled registers
2324// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2325// stack layout:
2326// arg1
2327// arg2
2328// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002329// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002330// move area ]
2331// (possible EBP)
2332// ESI
2333// EDI
2334// local1 ..
2335
2336/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2337/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002338unsigned
2339X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2340 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002341 MachineFunction &MF = DAG.getMachineFunction();
2342 const TargetMachine &TM = MF.getTarget();
2343 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2344 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002345 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002346 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002347 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002348 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2349 // Number smaller than 12 so just add the difference.
2350 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2351 } else {
2352 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002353 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002354 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002355 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002356 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002357}
2358
Evan Cheng5f941932010-02-05 02:21:12 +00002359/// MatchingStackOffset - Return true if the given stack call argument is
2360/// already available in the same position (relatively) of the caller's
2361/// incoming argument stack.
2362static
2363bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2364 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2365 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002366 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2367 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002368 if (Arg.getOpcode() == ISD::CopyFromReg) {
2369 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2370 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2371 return false;
2372 MachineInstr *Def = MRI->getVRegDef(VR);
2373 if (!Def)
2374 return false;
2375 if (!Flags.isByVal()) {
2376 if (!TII->isLoadFromStackSlot(Def, FI))
2377 return false;
2378 } else {
2379 unsigned Opcode = Def->getOpcode();
2380 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2381 Def->getOperand(1).isFI()) {
2382 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002383 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002384 } else
2385 return false;
2386 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002387 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2388 if (Flags.isByVal())
2389 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002390 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002391 // define @foo(%struct.X* %A) {
2392 // tail call @bar(%struct.X* byval %A)
2393 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002394 return false;
2395 SDValue Ptr = Ld->getBasePtr();
2396 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2397 if (!FINode)
2398 return false;
2399 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002400 } else
2401 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002402
Evan Cheng4cae1332010-03-05 08:38:04 +00002403 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002404 if (!MFI->isFixedObjectIndex(FI))
2405 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002406 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002407}
2408
Dan Gohman98ca4f22009-08-05 01:29:28 +00002409/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2410/// for tail call optimization. Targets which want to do tail call
2411/// optimization should implement this function.
2412bool
2413X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002414 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002415 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002416 bool isCalleeStructRet,
2417 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002418 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002419 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002420 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002421 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002422 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002423 CalleeCC != CallingConv::C)
2424 return false;
2425
Evan Cheng7096ae42010-01-29 06:45:59 +00002426 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002427 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002428 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002429 CallingConv::ID CallerCC = CallerF->getCallingConv();
2430 bool CCMatch = CallerCC == CalleeCC;
2431
Dan Gohman1797ed52010-02-08 20:27:50 +00002432 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002433 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002434 return true;
2435 return false;
2436 }
2437
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002438 // Look for obvious safe cases to perform tail call optimization that do not
2439 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002440
Evan Cheng2c12cb42010-03-26 16:26:03 +00002441 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2442 // emit a special epilogue.
2443 if (RegInfo->needsStackRealignment(MF))
2444 return false;
2445
Eric Christopher90eb4022010-07-22 00:26:08 +00002446 // Do not sibcall optimize vararg calls unless the call site is not passing
2447 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002448 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002449 return false;
2450
Evan Chenga375d472010-03-15 18:54:48 +00002451 // Also avoid sibcall optimization if either caller or callee uses struct
2452 // return semantics.
2453 if (isCalleeStructRet || isCallerStructRet)
2454 return false;
2455
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002456 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2457 // Therefore if it's not used by the call it is not safe to optimize this into
2458 // a sibcall.
2459 bool Unused = false;
2460 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2461 if (!Ins[i].Used) {
2462 Unused = true;
2463 break;
2464 }
2465 }
2466 if (Unused) {
2467 SmallVector<CCValAssign, 16> RVLocs;
2468 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2469 RVLocs, *DAG.getContext());
2470 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002471 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002472 CCValAssign &VA = RVLocs[i];
2473 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2474 return false;
2475 }
2476 }
2477
Evan Cheng13617962010-04-30 01:12:32 +00002478 // If the calling conventions do not match, then we'd better make sure the
2479 // results are returned in the same way as what the caller expects.
2480 if (!CCMatch) {
2481 SmallVector<CCValAssign, 16> RVLocs1;
2482 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2483 RVLocs1, *DAG.getContext());
2484 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2485
2486 SmallVector<CCValAssign, 16> RVLocs2;
2487 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2488 RVLocs2, *DAG.getContext());
2489 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2490
2491 if (RVLocs1.size() != RVLocs2.size())
2492 return false;
2493 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2494 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2495 return false;
2496 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2497 return false;
2498 if (RVLocs1[i].isRegLoc()) {
2499 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2500 return false;
2501 } else {
2502 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2503 return false;
2504 }
2505 }
2506 }
2507
Evan Chenga6bff982010-01-30 01:22:00 +00002508 // If the callee takes no arguments then go on to check the results of the
2509 // call.
2510 if (!Outs.empty()) {
2511 // Check if stack adjustment is needed. For now, do not do this if any
2512 // argument is passed on the stack.
2513 SmallVector<CCValAssign, 16> ArgLocs;
2514 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2515 ArgLocs, *DAG.getContext());
2516 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002517 if (CCInfo.getNextStackOffset()) {
2518 MachineFunction &MF = DAG.getMachineFunction();
2519 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2520 return false;
2521 if (Subtarget->isTargetWin64())
2522 // Win64 ABI has additional complications.
2523 return false;
2524
2525 // Check if the arguments are already laid out in the right way as
2526 // the caller's fixed stack objects.
2527 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002528 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2529 const X86InstrInfo *TII =
2530 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002531 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2532 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002533 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002534 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002535 if (VA.getLocInfo() == CCValAssign::Indirect)
2536 return false;
2537 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002538 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2539 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002540 return false;
2541 }
2542 }
2543 }
Evan Cheng9c044672010-05-29 01:35:22 +00002544
2545 // If the tailcall address may be in a register, then make sure it's
2546 // possible to register allocate for it. In 32-bit, the call address can
2547 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002548 // callee-saved registers are restored. These happen to be the same
2549 // registers used to pass 'inreg' arguments so watch out for those.
2550 if (!Subtarget->is64Bit() &&
2551 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002552 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002553 unsigned NumInRegs = 0;
2554 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2555 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002556 if (!VA.isRegLoc())
2557 continue;
2558 unsigned Reg = VA.getLocReg();
2559 switch (Reg) {
2560 default: break;
2561 case X86::EAX: case X86::EDX: case X86::ECX:
2562 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002563 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002564 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002565 }
2566 }
2567 }
Evan Chenga6bff982010-01-30 01:22:00 +00002568 }
Evan Chengb1712452010-01-27 06:25:16 +00002569
Evan Cheng86809cc2010-02-03 03:28:02 +00002570 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002571}
2572
Dan Gohman3df24e62008-09-03 23:12:08 +00002573FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002574X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2575 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002576}
2577
2578
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002579//===----------------------------------------------------------------------===//
2580// Other Lowering Hooks
2581//===----------------------------------------------------------------------===//
2582
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002583static bool MayFoldLoad(SDValue Op) {
2584 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2585}
2586
2587static bool MayFoldIntoStore(SDValue Op) {
2588 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2589}
2590
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002591static bool isTargetShuffle(unsigned Opcode) {
2592 switch(Opcode) {
2593 default: return false;
2594 case X86ISD::PSHUFD:
2595 case X86ISD::PSHUFHW:
2596 case X86ISD::PSHUFLW:
2597 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002598 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002599 case X86ISD::SHUFPS:
2600 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002601 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002602 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002603 case X86ISD::MOVLPS:
2604 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002605 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002606 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002607 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002608 case X86ISD::MOVSS:
2609 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002610 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002611 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002612 case X86ISD::PUNPCKLWD:
2613 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002614 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002615 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002616 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002617 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002618 case X86ISD::PUNPCKHWD:
2619 case X86ISD::PUNPCKHBW:
2620 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002621 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002622 return true;
2623 }
2624 return false;
2625}
2626
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002627static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002628 SDValue V1, SelectionDAG &DAG) {
2629 switch(Opc) {
2630 default: llvm_unreachable("Unknown x86 shuffle node");
2631 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002632 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002633 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002634 return DAG.getNode(Opc, dl, VT, V1);
2635 }
2636
2637 return SDValue();
2638}
2639
2640static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002641 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002642 switch(Opc) {
2643 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002644 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002645 case X86ISD::PSHUFHW:
2646 case X86ISD::PSHUFLW:
2647 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2648 }
2649
2650 return SDValue();
2651}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002652
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002653static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2654 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2655 switch(Opc) {
2656 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002657 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002658 case X86ISD::SHUFPD:
2659 case X86ISD::SHUFPS:
2660 return DAG.getNode(Opc, dl, VT, V1, V2,
2661 DAG.getConstant(TargetMask, MVT::i8));
2662 }
2663 return SDValue();
2664}
2665
2666static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2667 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2668 switch(Opc) {
2669 default: llvm_unreachable("Unknown x86 shuffle node");
2670 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002671 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002672 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002673 case X86ISD::MOVLPS:
2674 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002675 case X86ISD::MOVSS:
2676 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002677 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002678 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002679 case X86ISD::PUNPCKLWD:
2680 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002681 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002682 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002683 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002684 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002685 case X86ISD::PUNPCKHWD:
2686 case X86ISD::PUNPCKHBW:
2687 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002688 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002689 return DAG.getNode(Opc, dl, VT, V1, V2);
2690 }
2691 return SDValue();
2692}
2693
Dan Gohmand858e902010-04-17 15:26:15 +00002694SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002695 MachineFunction &MF = DAG.getMachineFunction();
2696 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2697 int ReturnAddrIndex = FuncInfo->getRAIndex();
2698
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002699 if (ReturnAddrIndex == 0) {
2700 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002701 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002702 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002703 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002704 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002705 }
2706
Evan Cheng25ab6902006-09-08 06:48:29 +00002707 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002708}
2709
2710
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002711bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2712 bool hasSymbolicDisplacement) {
2713 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002714 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002715 return false;
2716
2717 // If we don't have a symbolic displacement - we don't have any extra
2718 // restrictions.
2719 if (!hasSymbolicDisplacement)
2720 return true;
2721
2722 // FIXME: Some tweaks might be needed for medium code model.
2723 if (M != CodeModel::Small && M != CodeModel::Kernel)
2724 return false;
2725
2726 // For small code model we assume that latest object is 16MB before end of 31
2727 // bits boundary. We may also accept pretty large negative constants knowing
2728 // that all objects are in the positive half of address space.
2729 if (M == CodeModel::Small && Offset < 16*1024*1024)
2730 return true;
2731
2732 // For kernel code model we know that all object resist in the negative half
2733 // of 32bits address space. We may not accept negative offsets, since they may
2734 // be just off and we may accept pretty large positive ones.
2735 if (M == CodeModel::Kernel && Offset > 0)
2736 return true;
2737
2738 return false;
2739}
2740
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002741/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2742/// specific condition code, returning the condition code and the LHS/RHS of the
2743/// comparison to make.
2744static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2745 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002746 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002747 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2748 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2749 // X > -1 -> X == 0, jump !sign.
2750 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002751 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002752 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2753 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002754 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002755 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002756 // X < 1 -> X <= 0
2757 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002758 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002759 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002760 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002761
Evan Chengd9558e02006-01-06 00:43:03 +00002762 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002763 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002764 case ISD::SETEQ: return X86::COND_E;
2765 case ISD::SETGT: return X86::COND_G;
2766 case ISD::SETGE: return X86::COND_GE;
2767 case ISD::SETLT: return X86::COND_L;
2768 case ISD::SETLE: return X86::COND_LE;
2769 case ISD::SETNE: return X86::COND_NE;
2770 case ISD::SETULT: return X86::COND_B;
2771 case ISD::SETUGT: return X86::COND_A;
2772 case ISD::SETULE: return X86::COND_BE;
2773 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002774 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002775 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002776
Chris Lattner4c78e022008-12-23 23:42:27 +00002777 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002778
Chris Lattner4c78e022008-12-23 23:42:27 +00002779 // If LHS is a foldable load, but RHS is not, flip the condition.
2780 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2781 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2782 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2783 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002784 }
2785
Chris Lattner4c78e022008-12-23 23:42:27 +00002786 switch (SetCCOpcode) {
2787 default: break;
2788 case ISD::SETOLT:
2789 case ISD::SETOLE:
2790 case ISD::SETUGT:
2791 case ISD::SETUGE:
2792 std::swap(LHS, RHS);
2793 break;
2794 }
2795
2796 // On a floating point condition, the flags are set as follows:
2797 // ZF PF CF op
2798 // 0 | 0 | 0 | X > Y
2799 // 0 | 0 | 1 | X < Y
2800 // 1 | 0 | 0 | X == Y
2801 // 1 | 1 | 1 | unordered
2802 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002803 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002804 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002805 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002806 case ISD::SETOLT: // flipped
2807 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002808 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002809 case ISD::SETOLE: // flipped
2810 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002811 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002812 case ISD::SETUGT: // flipped
2813 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002814 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002815 case ISD::SETUGE: // flipped
2816 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002817 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002818 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002819 case ISD::SETNE: return X86::COND_NE;
2820 case ISD::SETUO: return X86::COND_P;
2821 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002822 case ISD::SETOEQ:
2823 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002824 }
Evan Chengd9558e02006-01-06 00:43:03 +00002825}
2826
Evan Cheng4a460802006-01-11 00:33:36 +00002827/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2828/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002829/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002830static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002831 switch (X86CC) {
2832 default:
2833 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002834 case X86::COND_B:
2835 case X86::COND_BE:
2836 case X86::COND_E:
2837 case X86::COND_P:
2838 case X86::COND_A:
2839 case X86::COND_AE:
2840 case X86::COND_NE:
2841 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002842 return true;
2843 }
2844}
2845
Evan Chengeb2f9692009-10-27 19:56:55 +00002846/// isFPImmLegal - Returns true if the target can instruction select the
2847/// specified FP immediate natively. If false, the legalizer will
2848/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002849bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002850 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2851 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2852 return true;
2853 }
2854 return false;
2855}
2856
Nate Begeman9008ca62009-04-27 18:41:29 +00002857/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2858/// the specified range (L, H].
2859static bool isUndefOrInRange(int Val, int Low, int Hi) {
2860 return (Val < 0) || (Val >= Low && Val < Hi);
2861}
2862
2863/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2864/// specified value.
2865static bool isUndefOrEqual(int Val, int CmpVal) {
2866 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002867 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002869}
2870
Nate Begeman9008ca62009-04-27 18:41:29 +00002871/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2872/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2873/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002874static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002875 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002877 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 return (Mask[0] < 2 && Mask[1] < 2);
2879 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002880}
2881
Nate Begeman9008ca62009-04-27 18:41:29 +00002882bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002883 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 N->getMask(M);
2885 return ::isPSHUFDMask(M, N->getValueType(0));
2886}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002887
Nate Begeman9008ca62009-04-27 18:41:29 +00002888/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2889/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002890static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002891 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002892 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002893
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 // Lower quadword copied in order or undef.
2895 for (int i = 0; i != 4; ++i)
2896 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002897 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002898
Evan Cheng506d3df2006-03-29 23:07:14 +00002899 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 for (int i = 4; i != 8; ++i)
2901 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002902 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002903
Evan Cheng506d3df2006-03-29 23:07:14 +00002904 return true;
2905}
2906
Nate Begeman9008ca62009-04-27 18:41:29 +00002907bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002908 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 N->getMask(M);
2910 return ::isPSHUFHWMask(M, N->getValueType(0));
2911}
Evan Cheng506d3df2006-03-29 23:07:14 +00002912
Nate Begeman9008ca62009-04-27 18:41:29 +00002913/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2914/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002915static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002916 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002917 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002918
Rafael Espindola15684b22009-04-24 12:40:33 +00002919 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 for (int i = 4; i != 8; ++i)
2921 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002922 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002923
Rafael Espindola15684b22009-04-24 12:40:33 +00002924 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 for (int i = 0; i != 4; ++i)
2926 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002927 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002928
Rafael Espindola15684b22009-04-24 12:40:33 +00002929 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002930}
2931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002933 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002934 N->getMask(M);
2935 return ::isPSHUFLWMask(M, N->getValueType(0));
2936}
2937
Nate Begemana09008b2009-10-19 02:17:23 +00002938/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2939/// is suitable for input to PALIGNR.
2940static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2941 bool hasSSSE3) {
2942 int i, e = VT.getVectorNumElements();
2943
2944 // Do not handle v2i64 / v2f64 shuffles with palignr.
2945 if (e < 4 || !hasSSSE3)
2946 return false;
2947
2948 for (i = 0; i != e; ++i)
2949 if (Mask[i] >= 0)
2950 break;
2951
2952 // All undef, not a palignr.
2953 if (i == e)
2954 return false;
2955
2956 // Determine if it's ok to perform a palignr with only the LHS, since we
2957 // don't have access to the actual shuffle elements to see if RHS is undef.
2958 bool Unary = Mask[i] < (int)e;
2959 bool NeedsUnary = false;
2960
2961 int s = Mask[i] - i;
2962
2963 // Check the rest of the elements to see if they are consecutive.
2964 for (++i; i != e; ++i) {
2965 int m = Mask[i];
2966 if (m < 0)
2967 continue;
2968
2969 Unary = Unary && (m < (int)e);
2970 NeedsUnary = NeedsUnary || (m < s);
2971
2972 if (NeedsUnary && !Unary)
2973 return false;
2974 if (Unary && m != ((s+i) & (e-1)))
2975 return false;
2976 if (!Unary && m != (s+i))
2977 return false;
2978 }
2979 return true;
2980}
2981
2982bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2983 SmallVector<int, 8> M;
2984 N->getMask(M);
2985 return ::isPALIGNRMask(M, N->getValueType(0), true);
2986}
2987
Evan Cheng14aed5e2006-03-24 01:18:28 +00002988/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2989/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002990static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 int NumElems = VT.getVectorNumElements();
2992 if (NumElems != 2 && NumElems != 4)
2993 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002994
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 int Half = NumElems / 2;
2996 for (int i = 0; i < Half; ++i)
2997 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002998 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 for (int i = Half; i < NumElems; ++i)
3000 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003001 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003002
Evan Cheng14aed5e2006-03-24 01:18:28 +00003003 return true;
3004}
3005
Nate Begeman9008ca62009-04-27 18:41:29 +00003006bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3007 SmallVector<int, 8> M;
3008 N->getMask(M);
3009 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003010}
3011
Evan Cheng213d2cf2007-05-17 18:45:50 +00003012/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003013/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3014/// half elements to come from vector 1 (which would equal the dest.) and
3015/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003016static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003018
3019 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003021
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 int Half = NumElems / 2;
3023 for (int i = 0; i < Half; ++i)
3024 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003025 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 for (int i = Half; i < NumElems; ++i)
3027 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003028 return false;
3029 return true;
3030}
3031
Nate Begeman9008ca62009-04-27 18:41:29 +00003032static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3033 SmallVector<int, 8> M;
3034 N->getMask(M);
3035 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003036}
3037
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003038/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3039/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003040bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3041 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003042 return false;
3043
Evan Cheng2064a2b2006-03-28 06:50:32 +00003044 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3046 isUndefOrEqual(N->getMaskElt(1), 7) &&
3047 isUndefOrEqual(N->getMaskElt(2), 2) &&
3048 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003049}
3050
Nate Begeman0b10b912009-11-07 23:17:15 +00003051/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3052/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3053/// <2, 3, 2, 3>
3054bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3055 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3056
3057 if (NumElems != 4)
3058 return false;
3059
3060 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3061 isUndefOrEqual(N->getMaskElt(1), 3) &&
3062 isUndefOrEqual(N->getMaskElt(2), 2) &&
3063 isUndefOrEqual(N->getMaskElt(3), 3);
3064}
3065
Evan Cheng5ced1d82006-04-06 23:23:56 +00003066/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3067/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003068bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3069 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003070
Evan Cheng5ced1d82006-04-06 23:23:56 +00003071 if (NumElems != 2 && NumElems != 4)
3072 return false;
3073
Evan Chengc5cdff22006-04-07 21:53:05 +00003074 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003076 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003077
Evan Chengc5cdff22006-04-07 21:53:05 +00003078 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003080 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003081
3082 return true;
3083}
3084
Nate Begeman0b10b912009-11-07 23:17:15 +00003085/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3086/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3087bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003089
Evan Cheng5ced1d82006-04-06 23:23:56 +00003090 if (NumElems != 2 && NumElems != 4)
3091 return false;
3092
Evan Chengc5cdff22006-04-07 21:53:05 +00003093 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003095 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003096
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 for (unsigned i = 0; i < NumElems/2; ++i)
3098 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003099 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003100
3101 return true;
3102}
3103
Evan Cheng0038e592006-03-28 00:39:58 +00003104/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3105/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003106static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003107 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003109 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003110 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003111
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3113 int BitI = Mask[i];
3114 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003115 if (!isUndefOrEqual(BitI, j))
3116 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003117 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003118 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003119 return false;
3120 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003121 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003122 return false;
3123 }
Evan Cheng0038e592006-03-28 00:39:58 +00003124 }
Evan Cheng0038e592006-03-28 00:39:58 +00003125 return true;
3126}
3127
Nate Begeman9008ca62009-04-27 18:41:29 +00003128bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3129 SmallVector<int, 8> M;
3130 N->getMask(M);
3131 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003132}
3133
Evan Cheng4fcb9222006-03-28 02:43:26 +00003134/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3135/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003136static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003137 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003139 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003140 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003141
Nate Begeman9008ca62009-04-27 18:41:29 +00003142 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3143 int BitI = Mask[i];
3144 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003145 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003146 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003147 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003148 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003149 return false;
3150 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003151 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003152 return false;
3153 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003154 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003155 return true;
3156}
3157
Nate Begeman9008ca62009-04-27 18:41:29 +00003158bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3159 SmallVector<int, 8> M;
3160 N->getMask(M);
3161 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003162}
3163
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003164/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3165/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3166/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003167static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003169 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003170 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003171
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3173 int BitI = Mask[i];
3174 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003175 if (!isUndefOrEqual(BitI, j))
3176 return false;
3177 if (!isUndefOrEqual(BitI1, j))
3178 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003179 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003180 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003181}
3182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3184 SmallVector<int, 8> M;
3185 N->getMask(M);
3186 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3187}
3188
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003189/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3190/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3191/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003192static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003194 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3198 int BitI = Mask[i];
3199 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003200 if (!isUndefOrEqual(BitI, j))
3201 return false;
3202 if (!isUndefOrEqual(BitI1, j))
3203 return false;
3204 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003205 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003206}
3207
Nate Begeman9008ca62009-04-27 18:41:29 +00003208bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3209 SmallVector<int, 8> M;
3210 N->getMask(M);
3211 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3212}
3213
Evan Cheng017dcc62006-04-21 01:05:10 +00003214/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3215/// specifies a shuffle of elements that is suitable for input to MOVSS,
3216/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003217static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003218 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003219 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003220
3221 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003224 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003225
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 for (int i = 1; i < NumElts; ++i)
3227 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003228 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003229
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003230 return true;
3231}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003232
Nate Begeman9008ca62009-04-27 18:41:29 +00003233bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3234 SmallVector<int, 8> M;
3235 N->getMask(M);
3236 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003237}
3238
Evan Cheng017dcc62006-04-21 01:05:10 +00003239/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3240/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003241/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003242static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003243 bool V2IsSplat = false, bool V2IsUndef = false) {
3244 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003245 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003246 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003247
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003249 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003250
Nate Begeman9008ca62009-04-27 18:41:29 +00003251 for (int i = 1; i < NumOps; ++i)
3252 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3253 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3254 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003255 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003256
Evan Cheng39623da2006-04-20 08:58:49 +00003257 return true;
3258}
3259
Nate Begeman9008ca62009-04-27 18:41:29 +00003260static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003261 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003262 SmallVector<int, 8> M;
3263 N->getMask(M);
3264 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003265}
3266
Evan Chengd9539472006-04-14 21:59:03 +00003267/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3268/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003269bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3270 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003271 return false;
3272
3273 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003274 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003275 int Elt = N->getMaskElt(i);
3276 if (Elt >= 0 && Elt != 1)
3277 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003278 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003279
3280 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003281 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003282 int Elt = N->getMaskElt(i);
3283 if (Elt >= 0 && Elt != 3)
3284 return false;
3285 if (Elt == 3)
3286 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003287 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003288 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003290 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003291}
3292
3293/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3294/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003295bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3296 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003297 return false;
3298
3299 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003300 for (unsigned i = 0; i < 2; ++i)
3301 if (N->getMaskElt(i) > 0)
3302 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003303
3304 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003305 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003306 int Elt = N->getMaskElt(i);
3307 if (Elt >= 0 && Elt != 2)
3308 return false;
3309 if (Elt == 2)
3310 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003311 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003313 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003314}
3315
Evan Cheng0b457f02008-09-25 20:50:48 +00003316/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3317/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003318bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3319 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003320
Nate Begeman9008ca62009-04-27 18:41:29 +00003321 for (int i = 0; i < e; ++i)
3322 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003323 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003324 for (int i = 0; i < e; ++i)
3325 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003326 return false;
3327 return true;
3328}
3329
Evan Cheng63d33002006-03-22 08:01:21 +00003330/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003331/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003332unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3334 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3335
Evan Chengb9df0ca2006-03-22 02:53:00 +00003336 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3337 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003338 for (int i = 0; i < NumOperands; ++i) {
3339 int Val = SVOp->getMaskElt(NumOperands-i-1);
3340 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003341 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003342 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003343 if (i != NumOperands - 1)
3344 Mask <<= Shift;
3345 }
Evan Cheng63d33002006-03-22 08:01:21 +00003346 return Mask;
3347}
3348
Evan Cheng506d3df2006-03-29 23:07:14 +00003349/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003350/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003351unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003353 unsigned Mask = 0;
3354 // 8 nodes, but we only care about the last 4.
3355 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 int Val = SVOp->getMaskElt(i);
3357 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003358 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003359 if (i != 4)
3360 Mask <<= 2;
3361 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003362 return Mask;
3363}
3364
3365/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003366/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003367unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003369 unsigned Mask = 0;
3370 // 8 nodes, but we only care about the first 4.
3371 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 int Val = SVOp->getMaskElt(i);
3373 if (Val >= 0)
3374 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003375 if (i != 0)
3376 Mask <<= 2;
3377 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003378 return Mask;
3379}
3380
Nate Begemana09008b2009-10-19 02:17:23 +00003381/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3382/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3383unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3384 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3385 EVT VVT = N->getValueType(0);
3386 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3387 int Val = 0;
3388
3389 unsigned i, e;
3390 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3391 Val = SVOp->getMaskElt(i);
3392 if (Val >= 0)
3393 break;
3394 }
3395 return (Val - i) * EltSize;
3396}
3397
Evan Cheng37b73872009-07-30 08:33:02 +00003398/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3399/// constant +0.0.
3400bool X86::isZeroNode(SDValue Elt) {
3401 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003402 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003403 (isa<ConstantFPSDNode>(Elt) &&
3404 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3405}
3406
Nate Begeman9008ca62009-04-27 18:41:29 +00003407/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3408/// their permute mask.
3409static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3410 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003411 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003412 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003414
Nate Begeman5a5ca152009-04-29 05:20:52 +00003415 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003416 int idx = SVOp->getMaskElt(i);
3417 if (idx < 0)
3418 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003419 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003421 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003423 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3425 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426}
3427
Evan Cheng779ccea2007-12-07 21:30:01 +00003428/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3429/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003430static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003431 unsigned NumElems = VT.getVectorNumElements();
3432 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 int idx = Mask[i];
3434 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003435 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003436 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003437 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003438 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003440 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003441}
3442
Evan Cheng533a0aa2006-04-19 20:35:22 +00003443/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3444/// match movhlps. The lower half elements should come from upper half of
3445/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003446/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003447static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3448 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003449 return false;
3450 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003452 return false;
3453 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003455 return false;
3456 return true;
3457}
3458
Evan Cheng5ced1d82006-04-06 23:23:56 +00003459/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003460/// is promoted to a vector. It also returns the LoadSDNode by reference if
3461/// required.
3462static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003463 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3464 return false;
3465 N = N->getOperand(0).getNode();
3466 if (!ISD::isNON_EXTLoad(N))
3467 return false;
3468 if (LD)
3469 *LD = cast<LoadSDNode>(N);
3470 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471}
3472
Evan Cheng533a0aa2006-04-19 20:35:22 +00003473/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3474/// match movlp{s|d}. The lower half elements should come from lower half of
3475/// V1 (and in order), and the upper half elements should come from the upper
3476/// half of V2 (and in order). And since V1 will become the source of the
3477/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003478static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3479 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003480 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003481 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003482 // Is V2 is a vector load, don't do this transformation. We will try to use
3483 // load folding shufps op.
3484 if (ISD::isNON_EXTLoad(V2))
3485 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003486
Nate Begeman5a5ca152009-04-29 05:20:52 +00003487 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003488
Evan Cheng533a0aa2006-04-19 20:35:22 +00003489 if (NumElems != 2 && NumElems != 4)
3490 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003491 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003492 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003493 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003494 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003495 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003496 return false;
3497 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003498}
3499
Evan Cheng39623da2006-04-20 08:58:49 +00003500/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3501/// all the same.
3502static bool isSplatVector(SDNode *N) {
3503 if (N->getOpcode() != ISD::BUILD_VECTOR)
3504 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003505
Dan Gohman475871a2008-07-27 21:46:04 +00003506 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003507 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3508 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003509 return false;
3510 return true;
3511}
3512
Evan Cheng213d2cf2007-05-17 18:45:50 +00003513/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003514/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003515/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003516static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003517 SDValue V1 = N->getOperand(0);
3518 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003519 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3520 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003521 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003522 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003524 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3525 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003526 if (Opc != ISD::BUILD_VECTOR ||
3527 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003528 return false;
3529 } else if (Idx >= 0) {
3530 unsigned Opc = V1.getOpcode();
3531 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3532 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003533 if (Opc != ISD::BUILD_VECTOR ||
3534 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003535 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003536 }
3537 }
3538 return true;
3539}
3540
3541/// getZeroVector - Returns a vector of specified type with all zero elements.
3542///
Owen Andersone50ed302009-08-10 22:56:29 +00003543static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003544 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003545 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003546
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003547 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3548 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003549 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003550 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3552 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003553 } else if (VT.getSizeInBits() == 128) {
3554 if (HasSSE2) { // SSE2
3555 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3556 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3557 } else { // SSE1
3558 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3559 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3560 }
3561 } else if (VT.getSizeInBits() == 256) { // AVX
3562 // 256-bit logic and arithmetic instructions in AVX are
3563 // all floating-point, no support for integer ops. Default
3564 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003566 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3567 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003568 }
Dale Johannesenace16102009-02-03 19:33:06 +00003569 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003570}
3571
Chris Lattner8a594482007-11-25 00:24:49 +00003572/// getOnesVector - Returns a vector of specified type with all bits set.
3573///
Owen Andersone50ed302009-08-10 22:56:29 +00003574static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003575 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003576
Chris Lattner8a594482007-11-25 00:24:49 +00003577 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3578 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003580 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003581 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003583 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003585 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003586}
3587
3588
Evan Cheng39623da2006-04-20 08:58:49 +00003589/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3590/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003591static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003592 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003593 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003594
Evan Cheng39623da2006-04-20 08:58:49 +00003595 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 SmallVector<int, 8> MaskVec;
3597 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003598
Nate Begeman5a5ca152009-04-29 05:20:52 +00003599 for (unsigned i = 0; i != NumElems; ++i) {
3600 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003601 MaskVec[i] = NumElems;
3602 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003603 }
Evan Cheng39623da2006-04-20 08:58:49 +00003604 }
Evan Cheng39623da2006-04-20 08:58:49 +00003605 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003606 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3607 SVOp->getOperand(1), &MaskVec[0]);
3608 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003609}
3610
Evan Cheng017dcc62006-04-21 01:05:10 +00003611/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3612/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003613static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003614 SDValue V2) {
3615 unsigned NumElems = VT.getVectorNumElements();
3616 SmallVector<int, 8> Mask;
3617 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003618 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 Mask.push_back(i);
3620 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003621}
3622
Nate Begeman9008ca62009-04-27 18:41:29 +00003623/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003624static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 SDValue V2) {
3626 unsigned NumElems = VT.getVectorNumElements();
3627 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003628 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 Mask.push_back(i);
3630 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003631 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003633}
3634
Nate Begeman9008ca62009-04-27 18:41:29 +00003635/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003636static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 SDValue V2) {
3638 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003639 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003641 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 Mask.push_back(i + Half);
3643 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003644 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003646}
3647
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003648/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3649static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003651 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003652 DebugLoc dl = SV->getDebugLoc();
3653 SDValue V1 = SV->getOperand(0);
3654 int NumElems = VT.getVectorNumElements();
3655 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003656
Nate Begeman9008ca62009-04-27 18:41:29 +00003657 // unpack elements to the correct location
3658 while (NumElems > 4) {
3659 if (EltNo < NumElems/2) {
3660 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3661 } else {
3662 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3663 EltNo -= NumElems/2;
3664 }
3665 NumElems >>= 1;
3666 }
Eric Christopherfd179292009-08-27 18:07:15 +00003667
Nate Begeman9008ca62009-04-27 18:41:29 +00003668 // Perform the splat.
3669 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003670 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003671 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3672 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003673}
3674
Evan Chengba05f722006-04-21 23:03:30 +00003675/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003676/// vector of zero or undef vector. This produces a shuffle where the low
3677/// element of V2 is swizzled into the zero/undef vector, landing at element
3678/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003679static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003680 bool isZero, bool HasSSE2,
3681 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003682 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003683 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003684 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3685 unsigned NumElems = VT.getVectorNumElements();
3686 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003687 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003688 // If this is the insertion idx, put the low elt of V2 here.
3689 MaskVec.push_back(i == Idx ? NumElems : i);
3690 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003691}
3692
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003693/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3694/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003695SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3696 unsigned Depth) {
3697 if (Depth == 6)
3698 return SDValue(); // Limit search depth.
3699
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003700 SDValue V = SDValue(N, 0);
3701 EVT VT = V.getValueType();
3702 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003703
3704 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3705 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3706 Index = SV->getMaskElt(Index);
3707
3708 if (Index < 0)
3709 return DAG.getUNDEF(VT.getVectorElementType());
3710
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003711 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003712 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003713 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003714 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003715
3716 // Recurse into target specific vector shuffles to find scalars.
3717 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003718 int NumElems = VT.getVectorNumElements();
3719 SmallVector<unsigned, 16> ShuffleMask;
3720 SDValue ImmN;
3721
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003722 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003723 case X86ISD::SHUFPS:
3724 case X86ISD::SHUFPD:
3725 ImmN = N->getOperand(N->getNumOperands()-1);
3726 DecodeSHUFPSMask(NumElems,
3727 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3728 ShuffleMask);
3729 break;
3730 case X86ISD::PUNPCKHBW:
3731 case X86ISD::PUNPCKHWD:
3732 case X86ISD::PUNPCKHDQ:
3733 case X86ISD::PUNPCKHQDQ:
3734 DecodePUNPCKHMask(NumElems, ShuffleMask);
3735 break;
3736 case X86ISD::UNPCKHPS:
3737 case X86ISD::UNPCKHPD:
3738 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3739 break;
3740 case X86ISD::PUNPCKLBW:
3741 case X86ISD::PUNPCKLWD:
3742 case X86ISD::PUNPCKLDQ:
3743 case X86ISD::PUNPCKLQDQ:
3744 DecodePUNPCKLMask(NumElems, ShuffleMask);
3745 break;
3746 case X86ISD::UNPCKLPS:
3747 case X86ISD::UNPCKLPD:
3748 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3749 break;
3750 case X86ISD::MOVHLPS:
3751 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3752 break;
3753 case X86ISD::MOVLHPS:
3754 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3755 break;
3756 case X86ISD::PSHUFD:
3757 ImmN = N->getOperand(N->getNumOperands()-1);
3758 DecodePSHUFMask(NumElems,
3759 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3760 ShuffleMask);
3761 break;
3762 case X86ISD::PSHUFHW:
3763 ImmN = N->getOperand(N->getNumOperands()-1);
3764 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3765 ShuffleMask);
3766 break;
3767 case X86ISD::PSHUFLW:
3768 ImmN = N->getOperand(N->getNumOperands()-1);
3769 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3770 ShuffleMask);
3771 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003772 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003773 case X86ISD::MOVSD: {
3774 // The index 0 always comes from the first element of the second source,
3775 // this is why MOVSS and MOVSD are used in the first place. The other
3776 // elements come from the other positions of the first source vector.
3777 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003778 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3779 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003780 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003781 default:
3782 assert("not implemented for target shuffle node");
3783 return SDValue();
3784 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003785
3786 Index = ShuffleMask[Index];
3787 if (Index < 0)
3788 return DAG.getUNDEF(VT.getVectorElementType());
3789
3790 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3791 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3792 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003793 }
3794
3795 // Actual nodes that may contain scalar elements
3796 if (Opcode == ISD::BIT_CONVERT) {
3797 V = V.getOperand(0);
3798 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003799 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003800
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003801 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003802 return SDValue();
3803 }
3804
3805 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3806 return (Index == 0) ? V.getOperand(0)
3807 : DAG.getUNDEF(VT.getVectorElementType());
3808
3809 if (V.getOpcode() == ISD::BUILD_VECTOR)
3810 return V.getOperand(Index);
3811
3812 return SDValue();
3813}
3814
3815/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3816/// shuffle operation which come from a consecutively from a zero. The
3817/// search can start in two diferent directions, from left or right.
3818static
3819unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3820 bool ZerosFromLeft, SelectionDAG &DAG) {
3821 int i = 0;
3822
3823 while (i < NumElems) {
3824 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003825 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003826 if (!(Elt.getNode() &&
3827 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3828 break;
3829 ++i;
3830 }
3831
3832 return i;
3833}
3834
3835/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3836/// MaskE correspond consecutively to elements from one of the vector operands,
3837/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3838static
3839bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3840 int OpIdx, int NumElems, unsigned &OpNum) {
3841 bool SeenV1 = false;
3842 bool SeenV2 = false;
3843
3844 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3845 int Idx = SVOp->getMaskElt(i);
3846 // Ignore undef indicies
3847 if (Idx < 0)
3848 continue;
3849
3850 if (Idx < NumElems)
3851 SeenV1 = true;
3852 else
3853 SeenV2 = true;
3854
3855 // Only accept consecutive elements from the same vector
3856 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3857 return false;
3858 }
3859
3860 OpNum = SeenV1 ? 0 : 1;
3861 return true;
3862}
3863
3864/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3865/// logical left shift of a vector.
3866static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3867 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3868 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3869 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3870 false /* check zeros from right */, DAG);
3871 unsigned OpSrc;
3872
3873 if (!NumZeros)
3874 return false;
3875
3876 // Considering the elements in the mask that are not consecutive zeros,
3877 // check if they consecutively come from only one of the source vectors.
3878 //
3879 // V1 = {X, A, B, C} 0
3880 // \ \ \ /
3881 // vector_shuffle V1, V2 <1, 2, 3, X>
3882 //
3883 if (!isShuffleMaskConsecutive(SVOp,
3884 0, // Mask Start Index
3885 NumElems-NumZeros-1, // Mask End Index
3886 NumZeros, // Where to start looking in the src vector
3887 NumElems, // Number of elements in vector
3888 OpSrc)) // Which source operand ?
3889 return false;
3890
3891 isLeft = false;
3892 ShAmt = NumZeros;
3893 ShVal = SVOp->getOperand(OpSrc);
3894 return true;
3895}
3896
3897/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3898/// logical left shift of a vector.
3899static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3900 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3901 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3902 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3903 true /* check zeros from left */, DAG);
3904 unsigned OpSrc;
3905
3906 if (!NumZeros)
3907 return false;
3908
3909 // Considering the elements in the mask that are not consecutive zeros,
3910 // check if they consecutively come from only one of the source vectors.
3911 //
3912 // 0 { A, B, X, X } = V2
3913 // / \ / /
3914 // vector_shuffle V1, V2 <X, X, 4, 5>
3915 //
3916 if (!isShuffleMaskConsecutive(SVOp,
3917 NumZeros, // Mask Start Index
3918 NumElems-1, // Mask End Index
3919 0, // Where to start looking in the src vector
3920 NumElems, // Number of elements in vector
3921 OpSrc)) // Which source operand ?
3922 return false;
3923
3924 isLeft = true;
3925 ShAmt = NumZeros;
3926 ShVal = SVOp->getOperand(OpSrc);
3927 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003928}
3929
3930/// isVectorShift - Returns true if the shuffle can be implemented as a
3931/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003932static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003933 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003934 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3935 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3936 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003937
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003938 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003939}
3940
Evan Chengc78d3b42006-04-24 18:01:45 +00003941/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3942///
Dan Gohman475871a2008-07-27 21:46:04 +00003943static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003944 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003945 SelectionDAG &DAG,
3946 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003947 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003948 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003949
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003950 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003951 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003952 bool First = true;
3953 for (unsigned i = 0; i < 16; ++i) {
3954 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3955 if (ThisIsNonZero && First) {
3956 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003958 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003960 First = false;
3961 }
3962
3963 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003964 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003965 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3966 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003967 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003969 }
3970 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3972 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3973 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003974 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003976 } else
3977 ThisElt = LastElt;
3978
Gabor Greifba36cb52008-08-28 21:40:38 +00003979 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003981 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003982 }
3983 }
3984
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003986}
3987
Bill Wendlinga348c562007-03-22 18:42:45 +00003988/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003989///
Dan Gohman475871a2008-07-27 21:46:04 +00003990static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003991 unsigned NumNonZero, unsigned NumZero,
3992 SelectionDAG &DAG,
3993 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003994 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003995 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003996
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003997 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003998 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003999 bool First = true;
4000 for (unsigned i = 0; i < 8; ++i) {
4001 bool isNonZero = (NonZeros & (1 << i)) != 0;
4002 if (isNonZero) {
4003 if (First) {
4004 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004005 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004006 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004008 First = false;
4009 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004010 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004012 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004013 }
4014 }
4015
4016 return V;
4017}
4018
Evan Chengf26ffe92008-05-29 08:22:04 +00004019/// getVShift - Return a vector logical shift node.
4020///
Owen Andersone50ed302009-08-10 22:56:29 +00004021static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 unsigned NumBits, SelectionDAG &DAG,
4023 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004024 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004026 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00004027 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
4028 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4029 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00004030 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00004031}
4032
Dan Gohman475871a2008-07-27 21:46:04 +00004033SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004034X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004035 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00004036
4037 // Check if the scalar load can be widened into a vector load. And if
4038 // the address is "base + cst" see if the cst can be "absorbed" into
4039 // the shuffle mask.
4040 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4041 SDValue Ptr = LD->getBasePtr();
4042 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4043 return SDValue();
4044 EVT PVT = LD->getValueType(0);
4045 if (PVT != MVT::i32 && PVT != MVT::f32)
4046 return SDValue();
4047
4048 int FI = -1;
4049 int64_t Offset = 0;
4050 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4051 FI = FINode->getIndex();
4052 Offset = 0;
4053 } else if (Ptr.getOpcode() == ISD::ADD &&
4054 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4055 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4056 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4057 Offset = Ptr.getConstantOperandVal(1);
4058 Ptr = Ptr.getOperand(0);
4059 } else {
4060 return SDValue();
4061 }
4062
4063 SDValue Chain = LD->getChain();
4064 // Make sure the stack object alignment is at least 16.
4065 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4066 if (DAG.InferPtrAlignment(Ptr) < 16) {
4067 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004068 // Can't change the alignment. FIXME: It's possible to compute
4069 // the exact stack offset and reference FI + adjust offset instead.
4070 // If someone *really* cares about this. That's the way to implement it.
4071 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004072 } else {
4073 MFI->setObjectAlignment(FI, 16);
4074 }
4075 }
4076
4077 // (Offset % 16) must be multiple of 4. Then address is then
4078 // Ptr + (Offset & ~15).
4079 if (Offset < 0)
4080 return SDValue();
4081 if ((Offset % 16) & 3)
4082 return SDValue();
4083 int64_t StartOffset = Offset & ~15;
4084 if (StartOffset)
4085 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4086 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4087
4088 int EltNo = (Offset - StartOffset) >> 2;
4089 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4090 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00004091 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
4092 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004093 // Canonicalize it to a v4i32 shuffle.
4094 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4095 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4096 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
4097 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
4098 }
4099
4100 return SDValue();
4101}
4102
Nate Begeman1449f292010-03-24 22:19:06 +00004103/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4104/// vector of type 'VT', see if the elements can be replaced by a single large
4105/// load which has the same value as a build_vector whose operands are 'elts'.
4106///
4107/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
4108///
4109/// FIXME: we'd also like to handle the case where the last elements are zero
4110/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4111/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004112static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
4113 DebugLoc &dl, SelectionDAG &DAG) {
4114 EVT EltVT = VT.getVectorElementType();
4115 unsigned NumElems = Elts.size();
4116
Nate Begemanfdea31a2010-03-24 20:49:50 +00004117 LoadSDNode *LDBase = NULL;
4118 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00004119
4120 // For each element in the initializer, see if we've found a load or an undef.
4121 // If we don't find an initial load element, or later load elements are
4122 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004123 for (unsigned i = 0; i < NumElems; ++i) {
4124 SDValue Elt = Elts[i];
4125
4126 if (!Elt.getNode() ||
4127 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4128 return SDValue();
4129 if (!LDBase) {
4130 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4131 return SDValue();
4132 LDBase = cast<LoadSDNode>(Elt.getNode());
4133 LastLoadedElt = i;
4134 continue;
4135 }
4136 if (Elt.getOpcode() == ISD::UNDEF)
4137 continue;
4138
4139 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4140 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4141 return SDValue();
4142 LastLoadedElt = i;
4143 }
Nate Begeman1449f292010-03-24 22:19:06 +00004144
4145 // If we have found an entire vector of loads and undefs, then return a large
4146 // load of the entire vector width starting at the base pointer. If we found
4147 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004148 if (LastLoadedElt == NumElems - 1) {
4149 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4150 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4151 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4152 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4153 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4154 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4155 LDBase->isVolatile(), LDBase->isNonTemporal(),
4156 LDBase->getAlignment());
4157 } else if (NumElems == 4 && LastLoadedElt == 1) {
4158 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4159 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4160 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4161 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4162 }
4163 return SDValue();
4164}
4165
Evan Chengc3630942009-12-09 21:00:30 +00004166SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004167X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004168 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004169 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4170 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004171 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4172 // is present, so AllOnes is ignored.
4173 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4174 (Op.getValueType().getSizeInBits() != 256 &&
4175 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004176 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4177 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4178 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004180 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004181
Gabor Greifba36cb52008-08-28 21:40:38 +00004182 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004183 return getOnesVector(Op.getValueType(), DAG, dl);
4184 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004185 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004186
Owen Andersone50ed302009-08-10 22:56:29 +00004187 EVT VT = Op.getValueType();
4188 EVT ExtVT = VT.getVectorElementType();
4189 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004190
4191 unsigned NumElems = Op.getNumOperands();
4192 unsigned NumZero = 0;
4193 unsigned NumNonZero = 0;
4194 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004195 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004196 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004197 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004198 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004199 if (Elt.getOpcode() == ISD::UNDEF)
4200 continue;
4201 Values.insert(Elt);
4202 if (Elt.getOpcode() != ISD::Constant &&
4203 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004204 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004205 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004206 NumZero++;
4207 else {
4208 NonZeros |= (1 << i);
4209 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004210 }
4211 }
4212
Chris Lattner97a2a562010-08-26 05:24:29 +00004213 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4214 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004215 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004216
Chris Lattner67f453a2008-03-09 05:42:06 +00004217 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004218 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004219 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004220 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004221
Chris Lattner62098042008-03-09 01:05:04 +00004222 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4223 // the value are obviously zero, truncate the value to i32 and do the
4224 // insertion that way. Only do this if the value is non-constant or if the
4225 // value is a constant being inserted into element 0. It is cheaper to do
4226 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004228 (!IsAllConstants || Idx == 0)) {
4229 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4230 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4232 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004233
Chris Lattner62098042008-03-09 01:05:04 +00004234 // Truncate the value (which may itself be a constant) to i32, and
4235 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004237 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004238 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4239 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004240
Chris Lattner62098042008-03-09 01:05:04 +00004241 // Now we have our 32-bit value zero extended in the low element of
4242 // a vector. If Idx != 0, swizzle it into place.
4243 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 SmallVector<int, 4> Mask;
4245 Mask.push_back(Idx);
4246 for (unsigned i = 1; i != VecElts; ++i)
4247 Mask.push_back(i);
4248 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004249 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004251 }
Dale Johannesenace16102009-02-03 19:33:06 +00004252 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004253 }
4254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004255
Chris Lattner19f79692008-03-08 22:59:52 +00004256 // If we have a constant or non-constant insertion into the low element of
4257 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4258 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004259 // depending on what the source datatype is.
4260 if (Idx == 0) {
4261 if (NumZero == 0) {
4262 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4264 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004265 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4266 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4267 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4268 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4270 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4271 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004272 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4273 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4274 Subtarget->hasSSE2(), DAG);
4275 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4276 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004277 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004278
4279 // Is it a vector logical left shift?
4280 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004281 X86::isZeroNode(Op.getOperand(0)) &&
4282 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004283 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004284 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004285 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004286 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004287 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004289
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004290 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004291 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004292
Chris Lattner19f79692008-03-08 22:59:52 +00004293 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4294 // is a non-constant being inserted into an element other than the low one,
4295 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4296 // movd/movss) to move this into the low element, then shuffle it into
4297 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004298 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004299 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004300
Evan Cheng0db9fe62006-04-25 20:13:52 +00004301 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004302 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4303 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004305 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 MaskVec.push_back(i == Idx ? 0 : 1);
4307 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004308 }
4309 }
4310
Chris Lattner67f453a2008-03-09 05:42:06 +00004311 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004312 if (Values.size() == 1) {
4313 if (EVTBits == 32) {
4314 // Instead of a shuffle like this:
4315 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4316 // Check if it's possible to issue this instead.
4317 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4318 unsigned Idx = CountTrailingZeros_32(NonZeros);
4319 SDValue Item = Op.getOperand(Idx);
4320 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4321 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4322 }
Dan Gohman475871a2008-07-27 21:46:04 +00004323 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004324 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004325
Dan Gohmana3941172007-07-24 22:55:08 +00004326 // A vector full of immediates; various special cases are already
4327 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004328 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004329 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004330
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004331 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004332 if (EVTBits == 64) {
4333 if (NumNonZero == 1) {
4334 // One half is zero or undef.
4335 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004336 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004337 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004338 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4339 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004340 }
Dan Gohman475871a2008-07-27 21:46:04 +00004341 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004342 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004343
4344 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004345 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004346 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004347 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004348 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004349 }
4350
Bill Wendling826f36f2007-03-28 00:57:11 +00004351 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004352 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004353 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004354 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004355 }
4356
4357 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004358 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004359 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004360 if (NumElems == 4 && NumZero > 0) {
4361 for (unsigned i = 0; i < 4; ++i) {
4362 bool isZero = !(NonZeros & (1 << i));
4363 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004364 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004365 else
Dale Johannesenace16102009-02-03 19:33:06 +00004366 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004367 }
4368
4369 for (unsigned i = 0; i < 2; ++i) {
4370 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4371 default: break;
4372 case 0:
4373 V[i] = V[i*2]; // Must be a zero vector.
4374 break;
4375 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004377 break;
4378 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004380 break;
4381 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004383 break;
4384 }
4385 }
4386
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004388 bool Reverse = (NonZeros & 0x3) == 2;
4389 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004391 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4392 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4394 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004395 }
4396
Nate Begemanfdea31a2010-03-24 20:49:50 +00004397 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4398 // Check for a build vector of consecutive loads.
4399 for (unsigned i = 0; i < NumElems; ++i)
4400 V[i] = Op.getOperand(i);
4401
4402 // Check for elements which are consecutive loads.
4403 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4404 if (LD.getNode())
4405 return LD;
4406
Chris Lattner24faf612010-08-28 17:59:08 +00004407 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004408 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004409 SDValue Result;
4410 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4411 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4412 else
4413 Result = DAG.getUNDEF(VT);
4414
4415 for (unsigned i = 1; i < NumElems; ++i) {
4416 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4417 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004419 }
4420 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004421 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004422
Chris Lattner6e80e442010-08-28 17:15:43 +00004423 // Otherwise, expand into a number of unpckl*, start by extending each of
4424 // our (non-undef) elements to the full vector width with the element in the
4425 // bottom slot of the vector (which generates no code for SSE).
4426 for (unsigned i = 0; i < NumElems; ++i) {
4427 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4428 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4429 else
4430 V[i] = DAG.getUNDEF(VT);
4431 }
4432
4433 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004434 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4435 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4436 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004437 unsigned EltStride = NumElems >> 1;
4438 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004439 for (unsigned i = 0; i < EltStride; ++i) {
4440 // If V[i+EltStride] is undef and this is the first round of mixing,
4441 // then it is safe to just drop this shuffle: V[i] is already in the
4442 // right place, the one element (since it's the first round) being
4443 // inserted as undef can be dropped. This isn't safe for successive
4444 // rounds because they will permute elements within both vectors.
4445 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4446 EltStride == NumElems/2)
4447 continue;
4448
Chris Lattner6e80e442010-08-28 17:15:43 +00004449 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004450 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004451 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004452 }
4453 return V[0];
4454 }
Dan Gohman475871a2008-07-27 21:46:04 +00004455 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004456}
4457
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004458SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004459X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004460 // We support concatenate two MMX registers and place them in a MMX
4461 // register. This is better than doing a stack convert.
4462 DebugLoc dl = Op.getDebugLoc();
4463 EVT ResVT = Op.getValueType();
4464 assert(Op.getNumOperands() == 2);
4465 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4466 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4467 int Mask[2];
4468 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4469 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4470 InVec = Op.getOperand(1);
4471 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4472 unsigned NumElts = ResVT.getVectorNumElements();
4473 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4474 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4475 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4476 } else {
4477 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4478 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4479 Mask[0] = 0; Mask[1] = 2;
4480 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4481 }
4482 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4483}
4484
Nate Begemanb9a47b82009-02-23 08:49:38 +00004485// v8i16 shuffles - Prefer shuffles in the following order:
4486// 1. [all] pshuflw, pshufhw, optional move
4487// 2. [ssse3] 1 x pshufb
4488// 3. [ssse3] 2 x pshufb + 1 x por
4489// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004490SDValue
4491X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4492 SelectionDAG &DAG) const {
4493 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 SDValue V1 = SVOp->getOperand(0);
4495 SDValue V2 = SVOp->getOperand(1);
4496 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004498
Nate Begemanb9a47b82009-02-23 08:49:38 +00004499 // Determine if more than 1 of the words in each of the low and high quadwords
4500 // of the result come from the same quadword of one of the two inputs. Undef
4501 // mask values count as coming from any quadword, for better codegen.
4502 SmallVector<unsigned, 4> LoQuad(4);
4503 SmallVector<unsigned, 4> HiQuad(4);
4504 BitVector InputQuads(4);
4505 for (unsigned i = 0; i < 8; ++i) {
4506 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004507 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004508 MaskVals.push_back(EltIdx);
4509 if (EltIdx < 0) {
4510 ++Quad[0];
4511 ++Quad[1];
4512 ++Quad[2];
4513 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004514 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004515 }
4516 ++Quad[EltIdx / 4];
4517 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004518 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004519
Nate Begemanb9a47b82009-02-23 08:49:38 +00004520 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004521 unsigned MaxQuad = 1;
4522 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004523 if (LoQuad[i] > MaxQuad) {
4524 BestLoQuad = i;
4525 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004526 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004527 }
4528
Nate Begemanb9a47b82009-02-23 08:49:38 +00004529 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004530 MaxQuad = 1;
4531 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004532 if (HiQuad[i] > MaxQuad) {
4533 BestHiQuad = i;
4534 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004535 }
4536 }
4537
Nate Begemanb9a47b82009-02-23 08:49:38 +00004538 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004539 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004540 // single pshufb instruction is necessary. If There are more than 2 input
4541 // quads, disable the next transformation since it does not help SSSE3.
4542 bool V1Used = InputQuads[0] || InputQuads[1];
4543 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004544 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004545 if (InputQuads.count() == 2 && V1Used && V2Used) {
4546 BestLoQuad = InputQuads.find_first();
4547 BestHiQuad = InputQuads.find_next(BestLoQuad);
4548 }
4549 if (InputQuads.count() > 2) {
4550 BestLoQuad = -1;
4551 BestHiQuad = -1;
4552 }
4553 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004554
Nate Begemanb9a47b82009-02-23 08:49:38 +00004555 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4556 // the shuffle mask. If a quad is scored as -1, that means that it contains
4557 // words from all 4 input quadwords.
4558 SDValue NewV;
4559 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 SmallVector<int, 8> MaskV;
4561 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4562 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004563 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4565 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4566 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004567
Nate Begemanb9a47b82009-02-23 08:49:38 +00004568 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4569 // source words for the shuffle, to aid later transformations.
4570 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004571 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004572 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004573 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004574 if (idx != (int)i)
4575 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004576 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004577 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004578 AllWordsInNewV = false;
4579 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004580 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004581
Nate Begemanb9a47b82009-02-23 08:49:38 +00004582 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4583 if (AllWordsInNewV) {
4584 for (int i = 0; i != 8; ++i) {
4585 int idx = MaskVals[i];
4586 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004587 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004588 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004589 if ((idx != i) && idx < 4)
4590 pshufhw = false;
4591 if ((idx != i) && idx > 3)
4592 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004593 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004594 V1 = NewV;
4595 V2Used = false;
4596 BestLoQuad = 0;
4597 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004598 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004599
Nate Begemanb9a47b82009-02-23 08:49:38 +00004600 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4601 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004602 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004603 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4604 unsigned TargetMask = 0;
4605 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004606 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004607 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4608 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4609 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004610 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004611 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004612 }
Eric Christopherfd179292009-08-27 18:07:15 +00004613
Nate Begemanb9a47b82009-02-23 08:49:38 +00004614 // If we have SSSE3, and all words of the result are from 1 input vector,
4615 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4616 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004617 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004618 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004619
Nate Begemanb9a47b82009-02-23 08:49:38 +00004620 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004621 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004622 // mask, and elements that come from V1 in the V2 mask, so that the two
4623 // results can be OR'd together.
4624 bool TwoInputs = V1Used && V2Used;
4625 for (unsigned i = 0; i != 8; ++i) {
4626 int EltIdx = MaskVals[i] * 2;
4627 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004628 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4629 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004630 continue;
4631 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004632 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4633 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004634 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004635 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004636 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004637 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004639 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004641
Nate Begemanb9a47b82009-02-23 08:49:38 +00004642 // Calculate the shuffle mask for the second input, shuffle it, and
4643 // OR it with the first shuffled input.
4644 pshufbMask.clear();
4645 for (unsigned i = 0; i != 8; ++i) {
4646 int EltIdx = MaskVals[i] * 2;
4647 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4649 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004650 continue;
4651 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4653 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004654 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004656 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004657 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004658 MVT::v16i8, &pshufbMask[0], 16));
4659 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4660 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004661 }
4662
4663 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4664 // and update MaskVals with new element order.
4665 BitVector InOrder(8);
4666 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004668 for (int i = 0; i != 4; ++i) {
4669 int idx = MaskVals[i];
4670 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004672 InOrder.set(i);
4673 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004674 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004675 InOrder.set(i);
4676 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004677 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004678 }
4679 }
4680 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004681 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004683 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004684
4685 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4686 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4687 NewV.getOperand(0),
4688 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4689 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004690 }
Eric Christopherfd179292009-08-27 18:07:15 +00004691
Nate Begemanb9a47b82009-02-23 08:49:38 +00004692 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4693 // and update MaskVals with the new element order.
4694 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004695 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004696 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004697 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004698 for (unsigned i = 4; i != 8; ++i) {
4699 int idx = MaskVals[i];
4700 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004702 InOrder.set(i);
4703 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004704 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004705 InOrder.set(i);
4706 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004707 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004708 }
4709 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004712
4713 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4714 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4715 NewV.getOperand(0),
4716 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4717 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004718 }
Eric Christopherfd179292009-08-27 18:07:15 +00004719
Nate Begemanb9a47b82009-02-23 08:49:38 +00004720 // In case BestHi & BestLo were both -1, which means each quadword has a word
4721 // from each of the four input quadwords, calculate the InOrder bitvector now
4722 // before falling through to the insert/extract cleanup.
4723 if (BestLoQuad == -1 && BestHiQuad == -1) {
4724 NewV = V1;
4725 for (int i = 0; i != 8; ++i)
4726 if (MaskVals[i] < 0 || MaskVals[i] == i)
4727 InOrder.set(i);
4728 }
Eric Christopherfd179292009-08-27 18:07:15 +00004729
Nate Begemanb9a47b82009-02-23 08:49:38 +00004730 // The other elements are put in the right place using pextrw and pinsrw.
4731 for (unsigned i = 0; i != 8; ++i) {
4732 if (InOrder[i])
4733 continue;
4734 int EltIdx = MaskVals[i];
4735 if (EltIdx < 0)
4736 continue;
4737 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004739 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004741 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004743 DAG.getIntPtrConstant(i));
4744 }
4745 return NewV;
4746}
4747
4748// v16i8 shuffles - Prefer shuffles in the following order:
4749// 1. [ssse3] 1 x pshufb
4750// 2. [ssse3] 2 x pshufb + 1 x por
4751// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4752static
Nate Begeman9008ca62009-04-27 18:41:29 +00004753SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004754 SelectionDAG &DAG,
4755 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004756 SDValue V1 = SVOp->getOperand(0);
4757 SDValue V2 = SVOp->getOperand(1);
4758 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004759 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004760 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004761
Nate Begemanb9a47b82009-02-23 08:49:38 +00004762 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004763 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004764 // present, fall back to case 3.
4765 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4766 bool V1Only = true;
4767 bool V2Only = true;
4768 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004769 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004770 if (EltIdx < 0)
4771 continue;
4772 if (EltIdx < 16)
4773 V2Only = false;
4774 else
4775 V1Only = false;
4776 }
Eric Christopherfd179292009-08-27 18:07:15 +00004777
Nate Begemanb9a47b82009-02-23 08:49:38 +00004778 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4779 if (TLI.getSubtarget()->hasSSSE3()) {
4780 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004781
Nate Begemanb9a47b82009-02-23 08:49:38 +00004782 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004783 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004784 //
4785 // Otherwise, we have elements from both input vectors, and must zero out
4786 // elements that come from V2 in the first mask, and V1 in the second mask
4787 // so that we can OR them together.
4788 bool TwoInputs = !(V1Only || V2Only);
4789 for (unsigned i = 0; i != 16; ++i) {
4790 int EltIdx = MaskVals[i];
4791 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004792 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004793 continue;
4794 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004795 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004796 }
4797 // If all the elements are from V2, assign it to V1 and return after
4798 // building the first pshufb.
4799 if (V2Only)
4800 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004802 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004804 if (!TwoInputs)
4805 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004806
Nate Begemanb9a47b82009-02-23 08:49:38 +00004807 // Calculate the shuffle mask for the second input, shuffle it, and
4808 // OR it with the first shuffled input.
4809 pshufbMask.clear();
4810 for (unsigned i = 0; i != 16; ++i) {
4811 int EltIdx = MaskVals[i];
4812 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004814 continue;
4815 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004817 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004819 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 MVT::v16i8, &pshufbMask[0], 16));
4821 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004822 }
Eric Christopherfd179292009-08-27 18:07:15 +00004823
Nate Begemanb9a47b82009-02-23 08:49:38 +00004824 // No SSSE3 - Calculate in place words and then fix all out of place words
4825 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4826 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004827 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4828 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004829 SDValue NewV = V2Only ? V2 : V1;
4830 for (int i = 0; i != 8; ++i) {
4831 int Elt0 = MaskVals[i*2];
4832 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004833
Nate Begemanb9a47b82009-02-23 08:49:38 +00004834 // This word of the result is all undef, skip it.
4835 if (Elt0 < 0 && Elt1 < 0)
4836 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004837
Nate Begemanb9a47b82009-02-23 08:49:38 +00004838 // This word of the result is already in the correct place, skip it.
4839 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4840 continue;
4841 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4842 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004843
Nate Begemanb9a47b82009-02-23 08:49:38 +00004844 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4845 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4846 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004847
4848 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4849 // using a single extract together, load it and store it.
4850 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004852 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004854 DAG.getIntPtrConstant(i));
4855 continue;
4856 }
4857
Nate Begemanb9a47b82009-02-23 08:49:38 +00004858 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004859 // source byte is not also odd, shift the extracted word left 8 bits
4860 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004861 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004863 DAG.getIntPtrConstant(Elt1 / 2));
4864 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004866 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004867 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4869 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004870 }
4871 // If Elt0 is defined, extract it from the appropriate source. If the
4872 // source byte is not also even, shift the extracted word right 8 bits. If
4873 // Elt1 was also defined, OR the extracted values together before
4874 // inserting them in the result.
4875 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004877 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4878 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004879 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004880 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004881 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004882 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4883 DAG.getConstant(0x00FF, MVT::i16));
4884 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004885 : InsElt0;
4886 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004888 DAG.getIntPtrConstant(i));
4889 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004891}
4892
Evan Cheng7a831ce2007-12-15 03:00:47 +00004893/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004894/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004895/// done when every pair / quad of shuffle mask elements point to elements in
4896/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004897/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4898static
Nate Begeman9008ca62009-04-27 18:41:29 +00004899SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004900 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004901 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004902 SDValue V1 = SVOp->getOperand(0);
4903 SDValue V2 = SVOp->getOperand(1);
4904 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004905 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopesaf577382010-08-26 20:53:12 +00004906 EVT MaskVT = (NewWidth == 4) ? MVT::v4i16 : MVT::v2i32;
Owen Andersone50ed302009-08-10 22:56:29 +00004907 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004908 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004909 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 case MVT::v4f32: NewVT = MVT::v2f64; break;
4911 case MVT::v4i32: NewVT = MVT::v2i64; break;
4912 case MVT::v8i16: NewVT = MVT::v4i32; break;
4913 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004914 }
4915
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004916 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004917 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004919 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004920 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004921 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004922 int Scale = NumElems / NewWidth;
4923 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004924 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004925 int StartIdx = -1;
4926 for (int j = 0; j < Scale; ++j) {
4927 int EltIdx = SVOp->getMaskElt(i+j);
4928 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004929 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004930 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004931 StartIdx = EltIdx - (EltIdx % Scale);
4932 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004933 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004934 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004935 if (StartIdx == -1)
4936 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004937 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004938 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004939 }
4940
Dale Johannesenace16102009-02-03 19:33:06 +00004941 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4942 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004943 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004944}
4945
Evan Chengd880b972008-05-09 21:53:03 +00004946/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004947///
Owen Andersone50ed302009-08-10 22:56:29 +00004948static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004949 SDValue SrcOp, SelectionDAG &DAG,
4950 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004952 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004953 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004954 LD = dyn_cast<LoadSDNode>(SrcOp);
4955 if (!LD) {
4956 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4957 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004958 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4959 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004960 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4961 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004962 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004963 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004965 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4966 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4967 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4968 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004969 SrcOp.getOperand(0)
4970 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004971 }
4972 }
4973 }
4974
Dale Johannesenace16102009-02-03 19:33:06 +00004975 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4976 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004977 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004978 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004979}
4980
Evan Chengace3c172008-07-22 21:13:36 +00004981/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4982/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004983static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004984LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4985 SDValue V1 = SVOp->getOperand(0);
4986 SDValue V2 = SVOp->getOperand(1);
4987 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004988 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004989
Evan Chengace3c172008-07-22 21:13:36 +00004990 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004991 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004992 SmallVector<int, 8> Mask1(4U, -1);
4993 SmallVector<int, 8> PermMask;
4994 SVOp->getMask(PermMask);
4995
Evan Chengace3c172008-07-22 21:13:36 +00004996 unsigned NumHi = 0;
4997 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004998 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004999 int Idx = PermMask[i];
5000 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005001 Locs[i] = std::make_pair(-1, -1);
5002 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005003 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5004 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005005 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005006 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005007 NumLo++;
5008 } else {
5009 Locs[i] = std::make_pair(1, NumHi);
5010 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005011 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005012 NumHi++;
5013 }
5014 }
5015 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005016
Evan Chengace3c172008-07-22 21:13:36 +00005017 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005018 // If no more than two elements come from either vector. This can be
5019 // implemented with two shuffles. First shuffle gather the elements.
5020 // The second shuffle, which takes the first shuffle as both of its
5021 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005022 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005023
Nate Begeman9008ca62009-04-27 18:41:29 +00005024 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005025
Evan Chengace3c172008-07-22 21:13:36 +00005026 for (unsigned i = 0; i != 4; ++i) {
5027 if (Locs[i].first == -1)
5028 continue;
5029 else {
5030 unsigned Idx = (i < 2) ? 0 : 4;
5031 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005032 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005033 }
5034 }
5035
Nate Begeman9008ca62009-04-27 18:41:29 +00005036 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005037 } else if (NumLo == 3 || NumHi == 3) {
5038 // Otherwise, we must have three elements from one vector, call it X, and
5039 // one element from the other, call it Y. First, use a shufps to build an
5040 // intermediate vector with the one element from Y and the element from X
5041 // that will be in the same half in the final destination (the indexes don't
5042 // matter). Then, use a shufps to build the final vector, taking the half
5043 // containing the element from Y from the intermediate, and the other half
5044 // from X.
5045 if (NumHi == 3) {
5046 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005047 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005048 std::swap(V1, V2);
5049 }
5050
5051 // Find the element from V2.
5052 unsigned HiIndex;
5053 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005054 int Val = PermMask[HiIndex];
5055 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005056 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005057 if (Val >= 4)
5058 break;
5059 }
5060
Nate Begeman9008ca62009-04-27 18:41:29 +00005061 Mask1[0] = PermMask[HiIndex];
5062 Mask1[1] = -1;
5063 Mask1[2] = PermMask[HiIndex^1];
5064 Mask1[3] = -1;
5065 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005066
5067 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005068 Mask1[0] = PermMask[0];
5069 Mask1[1] = PermMask[1];
5070 Mask1[2] = HiIndex & 1 ? 6 : 4;
5071 Mask1[3] = HiIndex & 1 ? 4 : 6;
5072 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005073 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005074 Mask1[0] = HiIndex & 1 ? 2 : 0;
5075 Mask1[1] = HiIndex & 1 ? 0 : 2;
5076 Mask1[2] = PermMask[2];
5077 Mask1[3] = PermMask[3];
5078 if (Mask1[2] >= 0)
5079 Mask1[2] += 4;
5080 if (Mask1[3] >= 0)
5081 Mask1[3] += 4;
5082 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005083 }
Evan Chengace3c172008-07-22 21:13:36 +00005084 }
5085
5086 // Break it into (shuffle shuffle_hi, shuffle_lo).
5087 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005088 SmallVector<int,8> LoMask(4U, -1);
5089 SmallVector<int,8> HiMask(4U, -1);
5090
5091 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005092 unsigned MaskIdx = 0;
5093 unsigned LoIdx = 0;
5094 unsigned HiIdx = 2;
5095 for (unsigned i = 0; i != 4; ++i) {
5096 if (i == 2) {
5097 MaskPtr = &HiMask;
5098 MaskIdx = 1;
5099 LoIdx = 0;
5100 HiIdx = 2;
5101 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005102 int Idx = PermMask[i];
5103 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005104 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005105 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005106 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005107 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005108 LoIdx++;
5109 } else {
5110 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005111 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005112 HiIdx++;
5113 }
5114 }
5115
Nate Begeman9008ca62009-04-27 18:41:29 +00005116 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5117 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5118 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005119 for (unsigned i = 0; i != 4; ++i) {
5120 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005121 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005122 } else {
5123 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005124 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005125 }
5126 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005127 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005128}
5129
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005130static bool MayFoldVectorLoad(SDValue V) {
5131 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5132 V = V.getOperand(0);
5133 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5134 V = V.getOperand(0);
5135 if (MayFoldLoad(V))
5136 return true;
5137 return false;
5138}
5139
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005140// FIXME: the version above should always be used. Since there's
5141// a bug where several vector shuffles can't be folded because the
5142// DAG is not updated during lowering and a node claims to have two
5143// uses while it only has one, use this version, and let isel match
5144// another instruction if the load really happens to have more than
5145// one use. Remove this version after this bug get fixed.
5146static bool RelaxedMayFoldVectorLoad(SDValue V) {
5147 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5148 V = V.getOperand(0);
5149 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5150 V = V.getOperand(0);
5151 if (ISD::isNormalLoad(V.getNode()))
5152 return true;
5153 return false;
5154}
5155
5156/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5157/// a vector extract, and if both can be later optimized into a single load.
5158/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5159/// here because otherwise a target specific shuffle node is going to be
5160/// emitted for this shuffle, and the optimization not done.
5161/// FIXME: This is probably not the best approach, but fix the problem
5162/// until the right path is decided.
5163static
5164bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5165 const TargetLowering &TLI) {
5166 EVT VT = V.getValueType();
5167 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5168
5169 // Be sure that the vector shuffle is present in a pattern like this:
5170 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5171 if (!V.hasOneUse())
5172 return false;
5173
5174 SDNode *N = *V.getNode()->use_begin();
5175 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5176 return false;
5177
5178 SDValue EltNo = N->getOperand(1);
5179 if (!isa<ConstantSDNode>(EltNo))
5180 return false;
5181
5182 // If the bit convert changed the number of elements, it is unsafe
5183 // to examine the mask.
5184 bool HasShuffleIntoBitcast = false;
5185 if (V.getOpcode() == ISD::BIT_CONVERT) {
5186 EVT SrcVT = V.getOperand(0).getValueType();
5187 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5188 return false;
5189 V = V.getOperand(0);
5190 HasShuffleIntoBitcast = true;
5191 }
5192
5193 // Select the input vector, guarding against out of range extract vector.
5194 unsigned NumElems = VT.getVectorNumElements();
5195 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5196 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5197 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5198
5199 // Skip one more bit_convert if necessary
5200 if (V.getOpcode() == ISD::BIT_CONVERT)
5201 V = V.getOperand(0);
5202
5203 if (ISD::isNormalLoad(V.getNode())) {
5204 // Is the original load suitable?
5205 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5206
5207 // FIXME: avoid the multi-use bug that is preventing lots of
5208 // of foldings to be detected, this is still wrong of course, but
5209 // give the temporary desired behavior, and if it happens that
5210 // the load has real more uses, during isel it will not fold, and
5211 // will generate poor code.
5212 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5213 return false;
5214
5215 if (!HasShuffleIntoBitcast)
5216 return true;
5217
5218 // If there's a bitcast before the shuffle, check if the load type and
5219 // alignment is valid.
5220 unsigned Align = LN0->getAlignment();
5221 unsigned NewAlign =
5222 TLI.getTargetData()->getABITypeAlignment(
5223 VT.getTypeForEVT(*DAG.getContext()));
5224
5225 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5226 return false;
5227 }
5228
5229 return true;
5230}
5231
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005232static
5233SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5234 bool HasSSE2) {
5235 SDValue V1 = Op.getOperand(0);
5236 SDValue V2 = Op.getOperand(1);
5237 EVT VT = Op.getValueType();
5238
5239 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5240
5241 if (HasSSE2 && VT == MVT::v2f64)
5242 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5243
5244 // v4f32 or v4i32
5245 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5246}
5247
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005248static
5249SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5250 SDValue V1 = Op.getOperand(0);
5251 SDValue V2 = Op.getOperand(1);
5252 EVT VT = Op.getValueType();
5253
5254 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5255 "unsupported shuffle type");
5256
5257 if (V2.getOpcode() == ISD::UNDEF)
5258 V2 = V1;
5259
5260 // v4i32 or v4f32
5261 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5262}
5263
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005264static
5265SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5266 SDValue V1 = Op.getOperand(0);
5267 SDValue V2 = Op.getOperand(1);
5268 EVT VT = Op.getValueType();
5269 unsigned NumElems = VT.getVectorNumElements();
5270
5271 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5272 // operand of these instructions is only memory, so check if there's a
5273 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5274 // same masks.
5275 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005276
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005277 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005278 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005279 CanFoldLoad = true;
5280
5281 // When V1 is a load, it can be folded later into a store in isel, example:
5282 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5283 // turns into:
5284 // (MOVLPSmr addr:$src1, VR128:$src2)
5285 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005286 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005287 CanFoldLoad = true;
5288
5289 if (CanFoldLoad) {
5290 if (HasSSE2 && NumElems == 2)
5291 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5292
5293 if (NumElems == 4)
5294 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5295 }
5296
5297 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5298 // movl and movlp will both match v2i64, but v2i64 is never matched by
5299 // movl earlier because we make it strict to avoid messing with the movlp load
5300 // folding logic (see the code above getMOVLP call). Match it here then,
5301 // this is horrible, but will stay like this until we move all shuffle
5302 // matching to x86 specific nodes. Note that for the 1st condition all
5303 // types are matched with movsd.
5304 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5305 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5306 else if (HasSSE2)
5307 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5308
5309
5310 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5311
5312 // Invert the operand order and use SHUFPS to match it.
5313 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5314 X86::getShuffleSHUFImmediate(SVOp), DAG);
5315}
5316
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005317static inline unsigned getUNPCKLOpcode(EVT VT) {
5318 switch(VT.getSimpleVT().SimpleTy) {
5319 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5320 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5321 case MVT::v4f32: return X86ISD::UNPCKLPS;
5322 case MVT::v2f64: return X86ISD::UNPCKLPD;
5323 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5324 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5325 default:
5326 llvm_unreachable("Unknow type for unpckl");
5327 }
5328 return 0;
5329}
5330
5331static inline unsigned getUNPCKHOpcode(EVT VT) {
5332 switch(VT.getSimpleVT().SimpleTy) {
5333 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5334 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5335 case MVT::v4f32: return X86ISD::UNPCKHPS;
5336 case MVT::v2f64: return X86ISD::UNPCKHPD;
5337 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5338 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5339 default:
5340 llvm_unreachable("Unknow type for unpckh");
5341 }
5342 return 0;
5343}
5344
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005345static
5346SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005347 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005348 const X86Subtarget *Subtarget) {
5349 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5350 EVT VT = Op.getValueType();
5351 DebugLoc dl = Op.getDebugLoc();
5352 SDValue V1 = Op.getOperand(0);
5353 SDValue V2 = Op.getOperand(1);
5354
5355 if (isZeroShuffle(SVOp))
5356 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5357
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005358 // Handle splat operations
5359 if (SVOp->isSplat()) {
5360 // Special case, this is the only place now where it's
5361 // allowed to return a vector_shuffle operation without
5362 // using a target specific node, because *hopefully* it
5363 // will be optimized away by the dag combiner.
5364 if (VT.getVectorNumElements() <= 4 &&
5365 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5366 return Op;
5367
5368 // Handle splats by matching through known masks
5369 if (VT.getVectorNumElements() <= 4)
5370 return SDValue();
5371
5372 // Canonize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005373 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005374 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005375
5376 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5377 // do it!
5378 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5379 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5380 if (NewOp.getNode())
5381 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, NewOp);
5382 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5383 // FIXME: Figure out a cleaner way to do this.
5384 // Try to make use of movq to zero out the top part.
5385 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5386 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5387 if (NewOp.getNode()) {
5388 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5389 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5390 DAG, Subtarget, dl);
5391 }
5392 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5393 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5394 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5395 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5396 DAG, Subtarget, dl);
5397 }
5398 }
5399 return SDValue();
5400}
5401
Dan Gohman475871a2008-07-27 21:46:04 +00005402SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005403X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005404 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005405 SDValue V1 = Op.getOperand(0);
5406 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005407 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005408 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005409 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005410 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005411 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5412 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005413 bool V1IsSplat = false;
5414 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005415 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005416 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005417 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005418 MachineFunction &MF = DAG.getMachineFunction();
5419 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005420
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005421 // FIXME: this is somehow handled during isel by MMX pattern fragments. Remove
5422 // the check or come up with another solution when all MMX move to intrinsics,
5423 // but don't allow this to be considered legal, we don't want vector_shuffle
5424 // operations to be matched during isel anymore.
5425 if (isMMX && SVOp->isSplat())
5426 return Op;
5427
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005428 // Vector shuffle lowering takes 3 steps:
5429 //
5430 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5431 // narrowing and commutation of operands should be handled.
5432 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5433 // shuffle nodes.
5434 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5435 // so the shuffle can be broken into other shuffles and the legalizer can
5436 // try the lowering again.
5437 //
5438 // The general ideia is that no vector_shuffle operation should be left to
5439 // be matched during isel, all of them must be converted to a target specific
5440 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005441
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005442 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5443 // narrowing and commutation of operands should be handled. The actual code
5444 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005445 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005446 if (NewOp.getNode())
5447 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005448
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005449 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5450 // unpckh_undef). Only use pshufd if speed is more important than size.
5451 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5452 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5453 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5454 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5455 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5456 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005457
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005458 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
5459 RelaxedMayFoldVectorLoad(V1) && !isMMX)
5460 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
5461
5462 if (!isMMX && X86::isMOVHLPS_v_undef_Mask(SVOp))
5463 return getMOVHighToLow(Op, dl, DAG);
5464
5465 // Use to match splats
5466 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5467 (VT == MVT::v2f64 || VT == MVT::v2i64))
5468 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5469
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005470 if (X86::isPSHUFDMask(SVOp)) {
5471 // The actual implementation will match the mask in the if above and then
5472 // during isel it can match several different instructions, not only pshufd
5473 // as its name says, sad but true, emulate the behavior for now...
5474 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5475 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5476
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005477 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5478
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005479 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005480 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5481
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005482 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005483 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5484 TargetMask, DAG);
5485
5486 if (VT == MVT::v4f32)
5487 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5488 TargetMask, DAG);
5489 }
Eric Christopherfd179292009-08-27 18:07:15 +00005490
Evan Chengf26ffe92008-05-29 08:22:04 +00005491 // Check if this can be converted into a logical shift.
5492 bool isLeft = false;
5493 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005494 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005495 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005496 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005497 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005498 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005499 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005500 EVT EltVT = VT.getVectorElementType();
5501 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005502 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005503 }
Eric Christopherfd179292009-08-27 18:07:15 +00005504
Nate Begeman9008ca62009-04-27 18:41:29 +00005505 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005506 if (V1IsUndef)
5507 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005508 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005509 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005510 if (!isMMX && !X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005511 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005512 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5513
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005514 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005515 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5516 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005517 }
Eric Christopherfd179292009-08-27 18:07:15 +00005518
Nate Begeman9008ca62009-04-27 18:41:29 +00005519 // FIXME: fold these into legal mask.
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005520 if (!isMMX) {
Daniel Dunbar31394222010-09-03 19:38:11 +00005521 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005522 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
5523
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005524 if (X86::isMOVHLPSMask(SVOp))
5525 return getMOVHighToLow(Op, dl, DAG);
5526
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005527 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5528 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
5529
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005530 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5531 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
5532
5533 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005534 return getMOVLP(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005535 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005536
Nate Begeman9008ca62009-04-27 18:41:29 +00005537 if (ShouldXformToMOVHLPS(SVOp) ||
5538 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5539 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005540
Evan Chengf26ffe92008-05-29 08:22:04 +00005541 if (isShift) {
5542 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005543 EVT EltVT = VT.getVectorElementType();
5544 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005545 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005546 }
Eric Christopherfd179292009-08-27 18:07:15 +00005547
Evan Cheng9eca5e82006-10-25 21:49:50 +00005548 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005549 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5550 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005551 V1IsSplat = isSplatVector(V1.getNode());
5552 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005553
Chris Lattner8a594482007-11-25 00:24:49 +00005554 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005555 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005556 Op = CommuteVectorShuffle(SVOp, DAG);
5557 SVOp = cast<ShuffleVectorSDNode>(Op);
5558 V1 = SVOp->getOperand(0);
5559 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005560 std::swap(V1IsSplat, V2IsSplat);
5561 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005562 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005563 }
5564
Nate Begeman9008ca62009-04-27 18:41:29 +00005565 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5566 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005567 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005568 return V1;
5569 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5570 // the instruction selector will not match, so get a canonical MOVL with
5571 // swapped operands to undo the commute.
5572 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005573 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005574
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005575 if (X86::isUNPCKLMask(SVOp))
5576 return (isMMX) ?
5577 Op : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
5578
5579 if (X86::isUNPCKHMask(SVOp))
5580 return (isMMX) ?
5581 Op : getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005582
Evan Cheng9bbbb982006-10-25 20:48:19 +00005583 if (V2IsSplat) {
5584 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005585 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005586 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005587 SDValue NewMask = NormalizeMask(SVOp, DAG);
5588 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5589 if (NSVOp != SVOp) {
5590 if (X86::isUNPCKLMask(NSVOp, true)) {
5591 return NewMask;
5592 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5593 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005594 }
5595 }
5596 }
5597
Evan Cheng9eca5e82006-10-25 21:49:50 +00005598 if (Commuted) {
5599 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005600 // FIXME: this seems wrong.
5601 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5602 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005603
5604 if (X86::isUNPCKLMask(NewSVOp))
5605 return (isMMX) ?
5606 NewOp : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
5607
5608 if (X86::isUNPCKHMask(NewSVOp))
5609 return (isMMX) ?
5610 NewOp : getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005611 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005612
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005614
5615 // Normalize the node to match x86 shuffle ops if needed
5616 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5617 return CommuteVectorShuffle(SVOp, DAG);
5618
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005619 // The checks below are all present in isShuffleMaskLegal, but they are
5620 // inlined here right now to enable us to directly emit target specific
5621 // nodes, and remove one by one until they don't return Op anymore.
5622 SmallVector<int, 16> M;
5623 SVOp->getMask(M);
5624
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005625 if (isPALIGNRMask(M, VT, HasSSSE3))
5626 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5627 X86::getShufflePALIGNRImmediate(SVOp),
5628 DAG);
5629
Bruno Cardoso Lopes2eb63df2010-09-04 02:58:56 +00005630 // Only a few shuffle masks are handled for 64-bit vectors (MMX), and
5631 // 64-bit vectors which made to this point can't be handled, they are
5632 // expanded.
Bruno Cardoso Lopes67fc1e72010-09-07 18:24:00 +00005633 if (isMMX)
Bruno Cardoso Lopes828f6ae2010-09-04 02:50:13 +00005634 return SDValue();
5635
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005636 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5637 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5638 if (VT == MVT::v2f64)
5639 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5640 if (VT == MVT::v2i64)
5641 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5642 }
5643
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005644 if (isPSHUFHWMask(M, VT))
5645 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5646 X86::getShufflePSHUFHWImmediate(SVOp),
5647 DAG);
5648
5649 if (isPSHUFLWMask(M, VT))
5650 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5651 X86::getShufflePSHUFLWImmediate(SVOp),
5652 DAG);
5653
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005654 if (isSHUFPMask(M, VT)) {
5655 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5656 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5657 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5658 TargetMask, DAG);
5659 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5660 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5661 TargetMask, DAG);
5662 }
5663
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005664 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5665 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5666 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5667 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5668 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5669 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5670
Evan Cheng14b32e12007-12-11 01:46:18 +00005671 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005673 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005674 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005675 return NewOp;
5676 }
5677
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005679 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 if (NewOp.getNode())
5681 return NewOp;
5682 }
Eric Christopherfd179292009-08-27 18:07:15 +00005683
Evan Chengace3c172008-07-22 21:13:36 +00005684 // Handle all 4 wide cases with a number of shuffles except for MMX.
5685 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005686 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005687
Dan Gohman475871a2008-07-27 21:46:04 +00005688 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005689}
5690
Dan Gohman475871a2008-07-27 21:46:04 +00005691SDValue
5692X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005693 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005694 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005695 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005696 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005698 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005700 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005701 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005702 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005703 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5704 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5705 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5707 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005708 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005710 Op.getOperand(0)),
5711 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005713 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005715 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005716 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005717 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005718 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5719 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005720 // result has a single use which is a store or a bitcast to i32. And in
5721 // the case of a store, it's not worth it if the index is a constant 0,
5722 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005723 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005724 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005725 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005726 if ((User->getOpcode() != ISD::STORE ||
5727 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5728 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005729 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005731 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5733 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005734 Op.getOperand(0)),
5735 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005736 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5737 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005738 // ExtractPS works with constant index.
5739 if (isa<ConstantSDNode>(Op.getOperand(1)))
5740 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005741 }
Dan Gohman475871a2008-07-27 21:46:04 +00005742 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005743}
5744
5745
Dan Gohman475871a2008-07-27 21:46:04 +00005746SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005747X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5748 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005749 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005750 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005751
Evan Cheng62a3f152008-03-24 21:52:23 +00005752 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005753 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005754 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005755 return Res;
5756 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005757
Owen Andersone50ed302009-08-10 22:56:29 +00005758 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005759 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005760 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005761 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005762 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005763 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005764 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5766 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005767 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005769 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005770 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005771 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005772 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005773 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005774 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005775 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005776 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005777 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005778 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005779 if (Idx == 0)
5780 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005781
Evan Cheng0db9fe62006-04-25 20:13:52 +00005782 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005783 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005784 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005785 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005786 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005787 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005788 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005789 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005790 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5791 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5792 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005793 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005794 if (Idx == 0)
5795 return Op;
5796
5797 // UNPCKHPD the element to the lowest double word, then movsd.
5798 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5799 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005800 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005801 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005802 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005803 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005804 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005805 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005806 }
5807
Dan Gohman475871a2008-07-27 21:46:04 +00005808 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005809}
5810
Dan Gohman475871a2008-07-27 21:46:04 +00005811SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005812X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5813 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005814 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005815 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005816 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005817
Dan Gohman475871a2008-07-27 21:46:04 +00005818 SDValue N0 = Op.getOperand(0);
5819 SDValue N1 = Op.getOperand(1);
5820 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005821
Dan Gohman8a55ce42009-09-23 21:02:20 +00005822 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005823 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005824 unsigned Opc;
5825 if (VT == MVT::v8i16)
5826 Opc = X86ISD::PINSRW;
5827 else if (VT == MVT::v4i16)
5828 Opc = X86ISD::MMX_PINSRW;
5829 else if (VT == MVT::v16i8)
5830 Opc = X86ISD::PINSRB;
5831 else
5832 Opc = X86ISD::PINSRB;
5833
Nate Begeman14d12ca2008-02-11 04:19:36 +00005834 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5835 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 if (N1.getValueType() != MVT::i32)
5837 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5838 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005839 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005840 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005841 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005842 // Bits [7:6] of the constant are the source select. This will always be
5843 // zero here. The DAG Combiner may combine an extract_elt index into these
5844 // bits. For example (insert (extract, 3), 2) could be matched by putting
5845 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005846 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005847 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005848 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005849 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005850 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005851 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005853 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005854 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005855 // PINSR* works with constant index.
5856 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005857 }
Dan Gohman475871a2008-07-27 21:46:04 +00005858 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005859}
5860
Dan Gohman475871a2008-07-27 21:46:04 +00005861SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005862X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005863 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005864 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005865
5866 if (Subtarget->hasSSE41())
5867 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5868
Dan Gohman8a55ce42009-09-23 21:02:20 +00005869 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005870 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005871
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005872 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005873 SDValue N0 = Op.getOperand(0);
5874 SDValue N1 = Op.getOperand(1);
5875 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005876
Dan Gohman8a55ce42009-09-23 21:02:20 +00005877 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005878 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5879 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 if (N1.getValueType() != MVT::i32)
5881 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5882 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005883 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005884 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5885 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005886 }
Dan Gohman475871a2008-07-27 21:46:04 +00005887 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005888}
5889
Dan Gohman475871a2008-07-27 21:46:04 +00005890SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005891X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005892 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005893
5894 if (Op.getValueType() == MVT::v1i64 &&
5895 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005896 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005897
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5899 EVT VT = MVT::v2i32;
5900 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005901 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005902 case MVT::v16i8:
5903 case MVT::v8i16:
5904 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005905 break;
5906 }
Dale Johannesenace16102009-02-03 19:33:06 +00005907 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5908 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005909}
5910
Bill Wendling056292f2008-09-16 21:48:12 +00005911// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5912// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5913// one of the above mentioned nodes. It has to be wrapped because otherwise
5914// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5915// be used to form addressing mode. These wrapped nodes will be selected
5916// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005917SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005918X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005919 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005920
Chris Lattner41621a22009-06-26 19:22:52 +00005921 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5922 // global base reg.
5923 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005924 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005925 CodeModel::Model M = getTargetMachine().getCodeModel();
5926
Chris Lattner4f066492009-07-11 20:29:19 +00005927 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005928 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005929 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005930 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005931 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005932 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005933 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005934
Evan Cheng1606e8e2009-03-13 07:51:59 +00005935 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005936 CP->getAlignment(),
5937 CP->getOffset(), OpFlag);
5938 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005939 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005940 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005941 if (OpFlag) {
5942 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005943 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005944 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005945 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005946 }
5947
5948 return Result;
5949}
5950
Dan Gohmand858e902010-04-17 15:26:15 +00005951SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005952 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005953
Chris Lattner18c59872009-06-27 04:16:01 +00005954 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5955 // global base reg.
5956 unsigned char OpFlag = 0;
5957 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005958 CodeModel::Model M = getTargetMachine().getCodeModel();
5959
Chris Lattner4f066492009-07-11 20:29:19 +00005960 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005961 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005962 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005963 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005964 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005965 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005966 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005967
Chris Lattner18c59872009-06-27 04:16:01 +00005968 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5969 OpFlag);
5970 DebugLoc DL = JT->getDebugLoc();
5971 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005972
Chris Lattner18c59872009-06-27 04:16:01 +00005973 // With PIC, the address is actually $g + Offset.
5974 if (OpFlag) {
5975 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5976 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005977 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005978 Result);
5979 }
Eric Christopherfd179292009-08-27 18:07:15 +00005980
Chris Lattner18c59872009-06-27 04:16:01 +00005981 return Result;
5982}
5983
5984SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005985X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005986 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005987
Chris Lattner18c59872009-06-27 04:16:01 +00005988 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5989 // global base reg.
5990 unsigned char OpFlag = 0;
5991 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005992 CodeModel::Model M = getTargetMachine().getCodeModel();
5993
Chris Lattner4f066492009-07-11 20:29:19 +00005994 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005995 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005996 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005997 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005998 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005999 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006000 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006001
Chris Lattner18c59872009-06-27 04:16:01 +00006002 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006003
Chris Lattner18c59872009-06-27 04:16:01 +00006004 DebugLoc DL = Op.getDebugLoc();
6005 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006006
6007
Chris Lattner18c59872009-06-27 04:16:01 +00006008 // With PIC, the address is actually $g + Offset.
6009 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006010 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006011 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6012 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006013 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006014 Result);
6015 }
Eric Christopherfd179292009-08-27 18:07:15 +00006016
Chris Lattner18c59872009-06-27 04:16:01 +00006017 return Result;
6018}
6019
Dan Gohman475871a2008-07-27 21:46:04 +00006020SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006021X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006022 // Create the TargetBlockAddressAddress node.
6023 unsigned char OpFlags =
6024 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006025 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006026 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006027 DebugLoc dl = Op.getDebugLoc();
6028 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6029 /*isTarget=*/true, OpFlags);
6030
Dan Gohmanf705adb2009-10-30 01:28:02 +00006031 if (Subtarget->isPICStyleRIPRel() &&
6032 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006033 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6034 else
6035 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006036
Dan Gohman29cbade2009-11-20 23:18:13 +00006037 // With PIC, the address is actually $g + Offset.
6038 if (isGlobalRelativeToPICBase(OpFlags)) {
6039 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6040 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6041 Result);
6042 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006043
6044 return Result;
6045}
6046
6047SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006048X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006049 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006050 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006051 // Create the TargetGlobalAddress node, folding in the constant
6052 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006053 unsigned char OpFlags =
6054 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006055 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006056 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006057 if (OpFlags == X86II::MO_NO_FLAG &&
6058 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006059 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006060 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006061 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006062 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006063 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006064 }
Eric Christopherfd179292009-08-27 18:07:15 +00006065
Chris Lattner4f066492009-07-11 20:29:19 +00006066 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006067 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006068 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6069 else
6070 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006071
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006072 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006073 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006074 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6075 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006076 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006077 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006078
Chris Lattner36c25012009-07-10 07:34:39 +00006079 // For globals that require a load from a stub to get the address, emit the
6080 // load.
6081 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006082 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00006083 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006084
Dan Gohman6520e202008-10-18 02:06:02 +00006085 // If there was a non-zero offset that we didn't fold, create an explicit
6086 // addition for it.
6087 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006088 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006089 DAG.getConstant(Offset, getPointerTy()));
6090
Evan Cheng0db9fe62006-04-25 20:13:52 +00006091 return Result;
6092}
6093
Evan Chengda43bcf2008-09-24 00:05:32 +00006094SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006095X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006096 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006097 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006098 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006099}
6100
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006101static SDValue
6102GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006103 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006104 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006105 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00006106 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006107 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006108 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006109 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006110 GA->getOffset(),
6111 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006112 if (InFlag) {
6113 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006114 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006115 } else {
6116 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006117 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006118 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006119
6120 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006121 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006122
Rafael Espindola15f1b662009-04-24 12:59:40 +00006123 SDValue Flag = Chain.getValue(1);
6124 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006125}
6126
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006127// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006128static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006129LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006130 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006131 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006132 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6133 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006134 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006135 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006136 InFlag = Chain.getValue(1);
6137
Chris Lattnerb903bed2009-06-26 21:20:29 +00006138 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006139}
6140
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006141// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006142static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006143LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006144 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006145 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6146 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006147}
6148
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006149// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6150// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006151static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006152 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006153 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006154 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006155 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00006156 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006157 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006158 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00006159 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00006160
6161 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00006162 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006163
Chris Lattnerb903bed2009-06-26 21:20:29 +00006164 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006165 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6166 // initialexec.
6167 unsigned WrapperKind = X86ISD::Wrapper;
6168 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006169 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006170 } else if (is64Bit) {
6171 assert(model == TLSModel::InitialExec);
6172 OperandFlags = X86II::MO_GOTTPOFF;
6173 WrapperKind = X86ISD::WrapperRIP;
6174 } else {
6175 assert(model == TLSModel::InitialExec);
6176 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006177 }
Eric Christopherfd179292009-08-27 18:07:15 +00006178
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006179 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6180 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00006181 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
6182 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006183 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006184 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006185
Rafael Espindola9a580232009-02-27 13:37:18 +00006186 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006187 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00006188 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006189
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006190 // The address of the thread local variable is the add of the thread
6191 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006192 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006193}
6194
Dan Gohman475871a2008-07-27 21:46:04 +00006195SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006196X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00006197
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006198 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006199 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006200
Eric Christopher30ef0e52010-06-03 04:07:48 +00006201 if (Subtarget->isTargetELF()) {
6202 // TODO: implement the "local dynamic" model
6203 // TODO: implement the "initial exec"model for pic executables
6204
6205 // If GV is an alias then use the aliasee for determining
6206 // thread-localness.
6207 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6208 GV = GA->resolveAliasedGlobal(false);
6209
6210 TLSModel::Model model
6211 = getTLSModel(GV, getTargetMachine().getRelocationModel());
6212
6213 switch (model) {
6214 case TLSModel::GeneralDynamic:
6215 case TLSModel::LocalDynamic: // not implemented
6216 if (Subtarget->is64Bit())
6217 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6218 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
6219
6220 case TLSModel::InitialExec:
6221 case TLSModel::LocalExec:
6222 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6223 Subtarget->is64Bit());
6224 }
6225 } else if (Subtarget->isTargetDarwin()) {
6226 // Darwin only has one model of TLS. Lower to that.
6227 unsigned char OpFlag = 0;
6228 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6229 X86ISD::WrapperRIP : X86ISD::Wrapper;
6230
6231 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6232 // global base reg.
6233 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6234 !Subtarget->is64Bit();
6235 if (PIC32)
6236 OpFlag = X86II::MO_TLVP_PIC_BASE;
6237 else
6238 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00006239 DebugLoc DL = Op.getDebugLoc();
6240 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006241 getPointerTy(),
6242 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006243 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
6244
6245 // With PIC32, the address is actually $g + Offset.
6246 if (PIC32)
6247 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6248 DAG.getNode(X86ISD::GlobalBaseReg,
6249 DebugLoc(), getPointerTy()),
6250 Offset);
6251
6252 // Lowering the machine isd will make sure everything is in the right
6253 // location.
6254 SDValue Args[] = { Offset };
6255 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
6256
6257 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6258 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6259 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006260
Eric Christopher30ef0e52010-06-03 04:07:48 +00006261 // And our return value (tls address) is in the standard call return value
6262 // location.
6263 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6264 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006265 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00006266
6267 assert(false &&
6268 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006269
Torok Edwinc23197a2009-07-14 16:55:14 +00006270 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006271 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006272}
6273
Evan Cheng0db9fe62006-04-25 20:13:52 +00006274
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006275/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006276/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006277SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006278 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006279 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006280 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006281 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006282 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006283 SDValue ShOpLo = Op.getOperand(0);
6284 SDValue ShOpHi = Op.getOperand(1);
6285 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006286 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006287 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006288 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006289
Dan Gohman475871a2008-07-27 21:46:04 +00006290 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006291 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006292 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6293 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006294 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006295 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6296 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006297 }
Evan Chenge3413162006-01-09 18:33:28 +00006298
Owen Anderson825b72b2009-08-11 20:47:22 +00006299 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6300 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006301 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006302 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006303
Dan Gohman475871a2008-07-27 21:46:04 +00006304 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006305 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006306 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6307 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006308
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006309 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006310 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6311 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006312 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006313 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6314 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006315 }
6316
Dan Gohman475871a2008-07-27 21:46:04 +00006317 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006318 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006319}
Evan Chenga3195e82006-01-12 22:54:21 +00006320
Dan Gohmand858e902010-04-17 15:26:15 +00006321SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6322 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006323 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006324
6325 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006326 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006327 return Op;
6328 }
6329 return SDValue();
6330 }
6331
Owen Anderson825b72b2009-08-11 20:47:22 +00006332 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006333 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006334
Eli Friedman36df4992009-05-27 00:47:34 +00006335 // These are really Legal; return the operand so the caller accepts it as
6336 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006337 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006338 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006339 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006340 Subtarget->is64Bit()) {
6341 return Op;
6342 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006343
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006344 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006345 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006346 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006347 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006348 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006349 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006350 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006351 PseudoSourceValue::getFixedStack(SSFI), 0,
6352 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006353 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6354}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006355
Owen Andersone50ed302009-08-10 22:56:29 +00006356SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006357 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006358 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006359 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00006360 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006361 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006362 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006363 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006364 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006365 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006366 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006367 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00006368 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006369 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006370
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006371 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006372 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006373 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006374
6375 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6376 // shouldn't be necessary except that RFP cannot be live across
6377 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006378 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006379 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006380 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006381 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006382 SDValue Ops[] = {
6383 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6384 };
6385 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00006386 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006387 PseudoSourceValue::getFixedStack(SSFI), 0,
6388 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006389 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006390
Evan Cheng0db9fe62006-04-25 20:13:52 +00006391 return Result;
6392}
6393
Bill Wendling8b8a6362009-01-17 03:56:04 +00006394// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006395SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6396 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006397 // This algorithm is not obvious. Here it is in C code, more or less:
6398 /*
6399 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6400 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6401 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006402
Bill Wendling8b8a6362009-01-17 03:56:04 +00006403 // Copy ints to xmm registers.
6404 __m128i xh = _mm_cvtsi32_si128( hi );
6405 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006406
Bill Wendling8b8a6362009-01-17 03:56:04 +00006407 // Combine into low half of a single xmm register.
6408 __m128i x = _mm_unpacklo_epi32( xh, xl );
6409 __m128d d;
6410 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006411
Bill Wendling8b8a6362009-01-17 03:56:04 +00006412 // Merge in appropriate exponents to give the integer bits the right
6413 // magnitude.
6414 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006415
Bill Wendling8b8a6362009-01-17 03:56:04 +00006416 // Subtract away the biases to deal with the IEEE-754 double precision
6417 // implicit 1.
6418 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006419
Bill Wendling8b8a6362009-01-17 03:56:04 +00006420 // All conversions up to here are exact. The correctly rounded result is
6421 // calculated using the current rounding mode using the following
6422 // horizontal add.
6423 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6424 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6425 // store doesn't really need to be here (except
6426 // maybe to zero the other double)
6427 return sd;
6428 }
6429 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006430
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006431 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006432 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006433
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006434 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006435 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006436 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6437 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6438 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6439 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006440 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006441 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006442
Bill Wendling8b8a6362009-01-17 03:56:04 +00006443 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006444 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006445 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006446 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006447 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006448 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006449 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006450
Owen Anderson825b72b2009-08-11 20:47:22 +00006451 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6452 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006453 Op.getOperand(0),
6454 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006455 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6456 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006457 Op.getOperand(0),
6458 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006459 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6460 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006461 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006462 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006463 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6464 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6465 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006466 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006467 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006468 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006469
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006470 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006471 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6473 DAG.getUNDEF(MVT::v2f64), ShufMask);
6474 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6475 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006476 DAG.getIntPtrConstant(0));
6477}
6478
Bill Wendling8b8a6362009-01-17 03:56:04 +00006479// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006480SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6481 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006482 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006483 // FP constant to bias correct the final result.
6484 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006485 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006486
6487 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006488 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6489 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006490 Op.getOperand(0),
6491 DAG.getIntPtrConstant(0)));
6492
Owen Anderson825b72b2009-08-11 20:47:22 +00006493 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6494 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006495 DAG.getIntPtrConstant(0));
6496
6497 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006498 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6499 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006500 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 MVT::v2f64, Load)),
6502 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006503 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006504 MVT::v2f64, Bias)));
6505 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6506 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006507 DAG.getIntPtrConstant(0));
6508
6509 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006511
6512 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006513 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006514
Owen Anderson825b72b2009-08-11 20:47:22 +00006515 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006516 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006517 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006518 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006519 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006520 }
6521
6522 // Handle final rounding.
6523 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006524}
6525
Dan Gohmand858e902010-04-17 15:26:15 +00006526SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6527 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006528 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006529 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006530
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006531 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006532 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6533 // the optimization here.
6534 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006535 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006536
Owen Andersone50ed302009-08-10 22:56:29 +00006537 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006538 EVT DstVT = Op.getValueType();
6539 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006540 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006541 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006542 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006543
6544 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006545 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006546 if (SrcVT == MVT::i32) {
6547 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6548 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6549 getPointerTy(), StackSlot, WordOff);
6550 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6551 StackSlot, NULL, 0, false, false, 0);
6552 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6553 OffsetSlot, NULL, 0, false, false, 0);
6554 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6555 return Fild;
6556 }
6557
6558 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6559 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00006560 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006561 // For i64 source, we need to add the appropriate power of 2 if the input
6562 // was negative. This is the same as the optimization in
6563 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6564 // we must be careful to do the computation in x87 extended precision, not
6565 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6566 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6567 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6568 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6569
6570 APInt FF(32, 0x5F800000ULL);
6571
6572 // Check whether the sign bit is set.
6573 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6574 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6575 ISD::SETLT);
6576
6577 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6578 SDValue FudgePtr = DAG.getConstantPool(
6579 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6580 getPointerTy());
6581
6582 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6583 SDValue Zero = DAG.getIntPtrConstant(0);
6584 SDValue Four = DAG.getIntPtrConstant(4);
6585 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6586 Zero, Four);
6587 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6588
6589 // Load the value out, extending it from f32 to f80.
6590 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006591 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006592 FudgePtr, PseudoSourceValue::getConstantPool(),
6593 0, MVT::f32, false, false, 4);
6594 // Extend everything to 80 bits to force it to be done on x87.
6595 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6596 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006597}
6598
Dan Gohman475871a2008-07-27 21:46:04 +00006599std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006600FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006601 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006602
Owen Andersone50ed302009-08-10 22:56:29 +00006603 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006604
6605 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6607 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006608 }
6609
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6611 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006612 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006613
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006614 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006615 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006616 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006617 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006618 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006619 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006620 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006621 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006622
Evan Cheng87c89352007-10-15 20:11:21 +00006623 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6624 // stack slot.
6625 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006626 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006627 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006628 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006629
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006631 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006632 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006633 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6634 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6635 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006636 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006637
Dan Gohman475871a2008-07-27 21:46:04 +00006638 SDValue Chain = DAG.getEntryNode();
6639 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006640 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006642 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006643 PseudoSourceValue::getFixedStack(SSFI), 0,
6644 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006645 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006646 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006647 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6648 };
Dale Johannesenace16102009-02-03 19:33:06 +00006649 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006650 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006651 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006652 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6653 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006654
Evan Cheng0db9fe62006-04-25 20:13:52 +00006655 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006656 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006657 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006658
Chris Lattner27a6c732007-11-24 07:07:01 +00006659 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006660}
6661
Dan Gohmand858e902010-04-17 15:26:15 +00006662SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6663 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006664 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006665 if (Op.getValueType() == MVT::v2i32 &&
6666 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006667 return Op;
6668 }
6669 return SDValue();
6670 }
6671
Eli Friedman948e95a2009-05-23 09:59:16 +00006672 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006673 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006674 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6675 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006676
Chris Lattner27a6c732007-11-24 07:07:01 +00006677 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006678 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006679 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006680}
6681
Dan Gohmand858e902010-04-17 15:26:15 +00006682SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6683 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006684 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6685 SDValue FIST = Vals.first, StackSlot = Vals.second;
6686 assert(FIST.getNode() && "Unexpected failure");
6687
6688 // Load the result.
6689 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006690 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006691}
6692
Dan Gohmand858e902010-04-17 15:26:15 +00006693SDValue X86TargetLowering::LowerFABS(SDValue Op,
6694 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006695 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006696 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006697 EVT VT = Op.getValueType();
6698 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006699 if (VT.isVector())
6700 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006701 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006702 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006703 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006704 CV.push_back(C);
6705 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006706 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006707 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006708 CV.push_back(C);
6709 CV.push_back(C);
6710 CV.push_back(C);
6711 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006712 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006713 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006714 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006715 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006716 PseudoSourceValue::getConstantPool(), 0,
6717 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006718 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006719}
6720
Dan Gohmand858e902010-04-17 15:26:15 +00006721SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006722 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006723 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006724 EVT VT = Op.getValueType();
6725 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006726 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006727 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006728 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006730 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006731 CV.push_back(C);
6732 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006734 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006735 CV.push_back(C);
6736 CV.push_back(C);
6737 CV.push_back(C);
6738 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006739 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006740 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006741 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006742 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006743 PseudoSourceValue::getConstantPool(), 0,
6744 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006745 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006746 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6748 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006749 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006750 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006751 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006752 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006753 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006754}
6755
Dan Gohmand858e902010-04-17 15:26:15 +00006756SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006757 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006758 SDValue Op0 = Op.getOperand(0);
6759 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006760 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006761 EVT VT = Op.getValueType();
6762 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006763
6764 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006765 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006766 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006767 SrcVT = VT;
6768 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006769 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006770 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006771 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006772 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006773 }
6774
6775 // At this point the operands and the result should have the same
6776 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006777
Evan Cheng68c47cb2007-01-05 07:55:56 +00006778 // First get the sign bit of second operand.
6779 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006781 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6782 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006783 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006784 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6785 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6786 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6787 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006788 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006789 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006790 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006791 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006792 PseudoSourceValue::getConstantPool(), 0,
6793 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006794 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006795
6796 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006797 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 // Op0 is MVT::f32, Op1 is MVT::f64.
6799 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6800 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6801 DAG.getConstant(32, MVT::i32));
6802 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6803 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006804 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006805 }
6806
Evan Cheng73d6cf12007-01-05 21:37:56 +00006807 // Clear first operand sign bit.
6808 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006809 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006810 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6811 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006812 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006813 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6814 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6815 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6816 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006817 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006818 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006819 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006820 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006821 PseudoSourceValue::getConstantPool(), 0,
6822 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006823 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006824
6825 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006826 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006827}
6828
Dan Gohman076aee32009-03-04 19:44:21 +00006829/// Emit nodes that will be selected as "test Op0,Op0", or something
6830/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006831SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006832 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006833 DebugLoc dl = Op.getDebugLoc();
6834
Dan Gohman31125812009-03-07 01:58:32 +00006835 // CF and OF aren't always set the way we want. Determine which
6836 // of these we need.
6837 bool NeedCF = false;
6838 bool NeedOF = false;
6839 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006840 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006841 case X86::COND_A: case X86::COND_AE:
6842 case X86::COND_B: case X86::COND_BE:
6843 NeedCF = true;
6844 break;
6845 case X86::COND_G: case X86::COND_GE:
6846 case X86::COND_L: case X86::COND_LE:
6847 case X86::COND_O: case X86::COND_NO:
6848 NeedOF = true;
6849 break;
Dan Gohman31125812009-03-07 01:58:32 +00006850 }
6851
Dan Gohman076aee32009-03-04 19:44:21 +00006852 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006853 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6854 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006855 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6856 // Emit a CMP with 0, which is the TEST pattern.
6857 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6858 DAG.getConstant(0, Op.getValueType()));
6859
6860 unsigned Opcode = 0;
6861 unsigned NumOperands = 0;
6862 switch (Op.getNode()->getOpcode()) {
6863 case ISD::ADD:
6864 // Due to an isel shortcoming, be conservative if this add is likely to be
6865 // selected as part of a load-modify-store instruction. When the root node
6866 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6867 // uses of other nodes in the match, such as the ADD in this case. This
6868 // leads to the ADD being left around and reselected, with the result being
6869 // two adds in the output. Alas, even if none our users are stores, that
6870 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6871 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6872 // climbing the DAG back to the root, and it doesn't seem to be worth the
6873 // effort.
6874 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006875 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006876 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6877 goto default_case;
6878
6879 if (ConstantSDNode *C =
6880 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6881 // An add of one will be selected as an INC.
6882 if (C->getAPIntValue() == 1) {
6883 Opcode = X86ISD::INC;
6884 NumOperands = 1;
6885 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006886 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006887
6888 // An add of negative one (subtract of one) will be selected as a DEC.
6889 if (C->getAPIntValue().isAllOnesValue()) {
6890 Opcode = X86ISD::DEC;
6891 NumOperands = 1;
6892 break;
6893 }
Dan Gohman076aee32009-03-04 19:44:21 +00006894 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006895
6896 // Otherwise use a regular EFLAGS-setting add.
6897 Opcode = X86ISD::ADD;
6898 NumOperands = 2;
6899 break;
6900 case ISD::AND: {
6901 // If the primary and result isn't used, don't bother using X86ISD::AND,
6902 // because a TEST instruction will be better.
6903 bool NonFlagUse = false;
6904 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6905 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6906 SDNode *User = *UI;
6907 unsigned UOpNo = UI.getOperandNo();
6908 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6909 // Look pass truncate.
6910 UOpNo = User->use_begin().getOperandNo();
6911 User = *User->use_begin();
6912 }
6913
6914 if (User->getOpcode() != ISD::BRCOND &&
6915 User->getOpcode() != ISD::SETCC &&
6916 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6917 NonFlagUse = true;
6918 break;
6919 }
Dan Gohman076aee32009-03-04 19:44:21 +00006920 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006921
6922 if (!NonFlagUse)
6923 break;
6924 }
6925 // FALL THROUGH
6926 case ISD::SUB:
6927 case ISD::OR:
6928 case ISD::XOR:
6929 // Due to the ISEL shortcoming noted above, be conservative if this op is
6930 // likely to be selected as part of a load-modify-store instruction.
6931 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6932 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6933 if (UI->getOpcode() == ISD::STORE)
6934 goto default_case;
6935
6936 // Otherwise use a regular EFLAGS-setting instruction.
6937 switch (Op.getNode()->getOpcode()) {
6938 default: llvm_unreachable("unexpected operator!");
6939 case ISD::SUB: Opcode = X86ISD::SUB; break;
6940 case ISD::OR: Opcode = X86ISD::OR; break;
6941 case ISD::XOR: Opcode = X86ISD::XOR; break;
6942 case ISD::AND: Opcode = X86ISD::AND; break;
6943 }
6944
6945 NumOperands = 2;
6946 break;
6947 case X86ISD::ADD:
6948 case X86ISD::SUB:
6949 case X86ISD::INC:
6950 case X86ISD::DEC:
6951 case X86ISD::OR:
6952 case X86ISD::XOR:
6953 case X86ISD::AND:
6954 return SDValue(Op.getNode(), 1);
6955 default:
6956 default_case:
6957 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006958 }
6959
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006960 if (Opcode == 0)
6961 // Emit a CMP with 0, which is the TEST pattern.
6962 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6963 DAG.getConstant(0, Op.getValueType()));
6964
6965 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6966 SmallVector<SDValue, 4> Ops;
6967 for (unsigned i = 0; i != NumOperands; ++i)
6968 Ops.push_back(Op.getOperand(i));
6969
6970 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6971 DAG.ReplaceAllUsesWith(Op, New);
6972 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006973}
6974
6975/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6976/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006977SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006978 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006979 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6980 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006981 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006982
6983 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006984 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006985}
6986
Evan Chengd40d03e2010-01-06 19:38:29 +00006987/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6988/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006989SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6990 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006991 SDValue Op0 = And.getOperand(0);
6992 SDValue Op1 = And.getOperand(1);
6993 if (Op0.getOpcode() == ISD::TRUNCATE)
6994 Op0 = Op0.getOperand(0);
6995 if (Op1.getOpcode() == ISD::TRUNCATE)
6996 Op1 = Op1.getOperand(0);
6997
Evan Chengd40d03e2010-01-06 19:38:29 +00006998 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006999 if (Op1.getOpcode() == ISD::SHL)
7000 std::swap(Op0, Op1);
7001 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007002 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7003 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007004 // If we looked past a truncate, check that it's only truncating away
7005 // known zeros.
7006 unsigned BitWidth = Op0.getValueSizeInBits();
7007 unsigned AndBitWidth = And.getValueSizeInBits();
7008 if (BitWidth > AndBitWidth) {
7009 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7010 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7011 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7012 return SDValue();
7013 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007014 LHS = Op1;
7015 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007016 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007017 } else if (Op1.getOpcode() == ISD::Constant) {
7018 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7019 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007020 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7021 LHS = AndLHS.getOperand(0);
7022 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007023 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007024 }
Evan Cheng0488db92007-09-25 01:57:46 +00007025
Evan Chengd40d03e2010-01-06 19:38:29 +00007026 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007027 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007028 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007029 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007030 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007031 // Also promote i16 to i32 for performance / code size reason.
7032 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007033 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007034 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007035
Evan Chengd40d03e2010-01-06 19:38:29 +00007036 // If the operand types disagree, extend the shift amount to match. Since
7037 // BT ignores high bits (like shifts) we can use anyextend.
7038 if (LHS.getValueType() != RHS.getValueType())
7039 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007040
Evan Chengd40d03e2010-01-06 19:38:29 +00007041 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7042 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7043 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7044 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007045 }
7046
Evan Cheng54de3ea2010-01-05 06:52:31 +00007047 return SDValue();
7048}
7049
Dan Gohmand858e902010-04-17 15:26:15 +00007050SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007051 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7052 SDValue Op0 = Op.getOperand(0);
7053 SDValue Op1 = Op.getOperand(1);
7054 DebugLoc dl = Op.getDebugLoc();
7055 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7056
7057 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007058 // Lower (X & (1 << N)) == 0 to BT(X, N).
7059 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7060 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
7061 if (Op0.getOpcode() == ISD::AND &&
7062 Op0.hasOneUse() &&
7063 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007064 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007065 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7066 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7067 if (NewSetCC.getNode())
7068 return NewSetCC;
7069 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007070
Evan Cheng2c755ba2010-02-27 07:36:59 +00007071 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
7072 if (Op0.getOpcode() == X86ISD::SETCC &&
7073 Op1.getOpcode() == ISD::Constant &&
7074 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7075 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7076 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7077 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7078 bool Invert = (CC == ISD::SETNE) ^
7079 cast<ConstantSDNode>(Op1)->isNullValue();
7080 if (Invert)
7081 CCode = X86::GetOppositeBranchCondition(CCode);
7082 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7083 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7084 }
7085
Evan Chenge5b51ac2010-04-17 06:13:15 +00007086 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007087 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007088 if (X86CC == X86::COND_INVALID)
7089 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007090
Evan Cheng552f09a2010-04-26 19:06:11 +00007091 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00007092
7093 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00007094 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00007095 return DAG.getNode(ISD::AND, dl, MVT::i8,
7096 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
7097 DAG.getConstant(X86CC, MVT::i8), Cond),
7098 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00007099
Owen Anderson825b72b2009-08-11 20:47:22 +00007100 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7101 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007102}
7103
Dan Gohmand858e902010-04-17 15:26:15 +00007104SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007105 SDValue Cond;
7106 SDValue Op0 = Op.getOperand(0);
7107 SDValue Op1 = Op.getOperand(1);
7108 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007109 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007110 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7111 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007112 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007113
7114 if (isFP) {
7115 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007116 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007117 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7118 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007119 bool Swap = false;
7120
7121 switch (SetCCOpcode) {
7122 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007123 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007124 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007125 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007126 case ISD::SETGT: Swap = true; // Fallthrough
7127 case ISD::SETLT:
7128 case ISD::SETOLT: SSECC = 1; break;
7129 case ISD::SETOGE:
7130 case ISD::SETGE: Swap = true; // Fallthrough
7131 case ISD::SETLE:
7132 case ISD::SETOLE: SSECC = 2; break;
7133 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007134 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007135 case ISD::SETNE: SSECC = 4; break;
7136 case ISD::SETULE: Swap = true;
7137 case ISD::SETUGE: SSECC = 5; break;
7138 case ISD::SETULT: Swap = true;
7139 case ISD::SETUGT: SSECC = 6; break;
7140 case ISD::SETO: SSECC = 7; break;
7141 }
7142 if (Swap)
7143 std::swap(Op0, Op1);
7144
Nate Begemanfb8ead02008-07-25 19:05:58 +00007145 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007146 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007147 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007148 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007149 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7150 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007151 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007152 }
7153 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007154 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7156 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007157 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007158 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007159 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007160 }
7161 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007162 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007164
Nate Begeman30a0de92008-07-17 16:51:19 +00007165 // We are handling one of the integer comparisons here. Since SSE only has
7166 // GT and EQ comparisons for integer, swapping operands and multiple
7167 // operations may be required for some comparisons.
7168 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7169 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007170
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007172 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 case MVT::v8i8:
7174 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
7175 case MVT::v4i16:
7176 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
7177 case MVT::v2i32:
7178 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7179 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007181
Nate Begeman30a0de92008-07-17 16:51:19 +00007182 switch (SetCCOpcode) {
7183 default: break;
7184 case ISD::SETNE: Invert = true;
7185 case ISD::SETEQ: Opc = EQOpc; break;
7186 case ISD::SETLT: Swap = true;
7187 case ISD::SETGT: Opc = GTOpc; break;
7188 case ISD::SETGE: Swap = true;
7189 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7190 case ISD::SETULT: Swap = true;
7191 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7192 case ISD::SETUGE: Swap = true;
7193 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7194 }
7195 if (Swap)
7196 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007197
Nate Begeman30a0de92008-07-17 16:51:19 +00007198 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7199 // bits of the inputs before performing those operations.
7200 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007201 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007202 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7203 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007204 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007205 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7206 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007207 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7208 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007209 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007210
Dale Johannesenace16102009-02-03 19:33:06 +00007211 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007212
7213 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007214 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007215 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007216
Nate Begeman30a0de92008-07-17 16:51:19 +00007217 return Result;
7218}
Evan Cheng0488db92007-09-25 01:57:46 +00007219
Evan Cheng370e5342008-12-03 08:38:43 +00007220// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007221static bool isX86LogicalCmp(SDValue Op) {
7222 unsigned Opc = Op.getNode()->getOpcode();
7223 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7224 return true;
7225 if (Op.getResNo() == 1 &&
7226 (Opc == X86ISD::ADD ||
7227 Opc == X86ISD::SUB ||
7228 Opc == X86ISD::SMUL ||
7229 Opc == X86ISD::UMUL ||
7230 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007231 Opc == X86ISD::DEC ||
7232 Opc == X86ISD::OR ||
7233 Opc == X86ISD::XOR ||
7234 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007235 return true;
7236
7237 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007238}
7239
Dan Gohmand858e902010-04-17 15:26:15 +00007240SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007241 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007242 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007243 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007244 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007245
Dan Gohman1a492952009-10-20 16:22:37 +00007246 if (Cond.getOpcode() == ISD::SETCC) {
7247 SDValue NewCond = LowerSETCC(Cond, DAG);
7248 if (NewCond.getNode())
7249 Cond = NewCond;
7250 }
Evan Cheng734503b2006-09-11 02:19:56 +00007251
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007252 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7253 SDValue Op1 = Op.getOperand(1);
7254 SDValue Op2 = Op.getOperand(2);
7255 if (Cond.getOpcode() == X86ISD::SETCC &&
7256 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7257 SDValue Cmp = Cond.getOperand(1);
7258 if (Cmp.getOpcode() == X86ISD::CMP) {
7259 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7260 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7261 ConstantSDNode *RHSC =
7262 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7263 if (N1C && N1C->isAllOnesValue() &&
7264 N2C && N2C->isNullValue() &&
7265 RHSC && RHSC->isNullValue()) {
7266 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007267 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007268 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7269 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7270 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7271 }
7272 }
7273 }
7274
Evan Chengad9c0a32009-12-15 00:53:42 +00007275 // Look pass (and (setcc_carry (cmp ...)), 1).
7276 if (Cond.getOpcode() == ISD::AND &&
7277 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7278 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7279 if (C && C->getAPIntValue() == 1)
7280 Cond = Cond.getOperand(0);
7281 }
7282
Evan Cheng3f41d662007-10-08 22:16:29 +00007283 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7284 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007285 if (Cond.getOpcode() == X86ISD::SETCC ||
7286 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007287 CC = Cond.getOperand(0);
7288
Dan Gohman475871a2008-07-27 21:46:04 +00007289 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007290 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007291 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007292
Evan Cheng3f41d662007-10-08 22:16:29 +00007293 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007294 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007295 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007296 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007297
Chris Lattnerd1980a52009-03-12 06:52:53 +00007298 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7299 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007300 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007301 addTest = false;
7302 }
7303 }
7304
7305 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007306 // Look pass the truncate.
7307 if (Cond.getOpcode() == ISD::TRUNCATE)
7308 Cond = Cond.getOperand(0);
7309
7310 // We know the result of AND is compared against zero. Try to match
7311 // it to BT.
7312 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7313 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7314 if (NewSetCC.getNode()) {
7315 CC = NewSetCC.getOperand(0);
7316 Cond = NewSetCC.getOperand(1);
7317 addTest = false;
7318 }
7319 }
7320 }
7321
7322 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007324 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007325 }
7326
Evan Cheng0488db92007-09-25 01:57:46 +00007327 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7328 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007329 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7330 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007331 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007332}
7333
Evan Cheng370e5342008-12-03 08:38:43 +00007334// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7335// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7336// from the AND / OR.
7337static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7338 Opc = Op.getOpcode();
7339 if (Opc != ISD::OR && Opc != ISD::AND)
7340 return false;
7341 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7342 Op.getOperand(0).hasOneUse() &&
7343 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7344 Op.getOperand(1).hasOneUse());
7345}
7346
Evan Cheng961d6d42009-02-02 08:19:07 +00007347// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7348// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007349static bool isXor1OfSetCC(SDValue Op) {
7350 if (Op.getOpcode() != ISD::XOR)
7351 return false;
7352 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7353 if (N1C && N1C->getAPIntValue() == 1) {
7354 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7355 Op.getOperand(0).hasOneUse();
7356 }
7357 return false;
7358}
7359
Dan Gohmand858e902010-04-17 15:26:15 +00007360SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007361 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007362 SDValue Chain = Op.getOperand(0);
7363 SDValue Cond = Op.getOperand(1);
7364 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007365 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007366 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007367
Dan Gohman1a492952009-10-20 16:22:37 +00007368 if (Cond.getOpcode() == ISD::SETCC) {
7369 SDValue NewCond = LowerSETCC(Cond, DAG);
7370 if (NewCond.getNode())
7371 Cond = NewCond;
7372 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007373#if 0
7374 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007375 else if (Cond.getOpcode() == X86ISD::ADD ||
7376 Cond.getOpcode() == X86ISD::SUB ||
7377 Cond.getOpcode() == X86ISD::SMUL ||
7378 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007379 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007380#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007381
Evan Chengad9c0a32009-12-15 00:53:42 +00007382 // Look pass (and (setcc_carry (cmp ...)), 1).
7383 if (Cond.getOpcode() == ISD::AND &&
7384 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7385 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7386 if (C && C->getAPIntValue() == 1)
7387 Cond = Cond.getOperand(0);
7388 }
7389
Evan Cheng3f41d662007-10-08 22:16:29 +00007390 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7391 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007392 if (Cond.getOpcode() == X86ISD::SETCC ||
7393 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007394 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007395
Dan Gohman475871a2008-07-27 21:46:04 +00007396 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007397 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007398 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007399 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007400 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007401 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007402 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007403 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007404 default: break;
7405 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007406 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007407 // These can only come from an arithmetic instruction with overflow,
7408 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007409 Cond = Cond.getNode()->getOperand(1);
7410 addTest = false;
7411 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007412 }
Evan Cheng0488db92007-09-25 01:57:46 +00007413 }
Evan Cheng370e5342008-12-03 08:38:43 +00007414 } else {
7415 unsigned CondOpc;
7416 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7417 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007418 if (CondOpc == ISD::OR) {
7419 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7420 // two branches instead of an explicit OR instruction with a
7421 // separate test.
7422 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007423 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007424 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007426 Chain, Dest, CC, Cmp);
7427 CC = Cond.getOperand(1).getOperand(0);
7428 Cond = Cmp;
7429 addTest = false;
7430 }
7431 } else { // ISD::AND
7432 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7433 // two branches instead of an explicit AND instruction with a
7434 // separate test. However, we only do this if this block doesn't
7435 // have a fall-through edge, because this requires an explicit
7436 // jmp when the condition is false.
7437 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007438 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007439 Op.getNode()->hasOneUse()) {
7440 X86::CondCode CCode =
7441 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7442 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007444 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007445 // Look for an unconditional branch following this conditional branch.
7446 // We need this because we need to reverse the successors in order
7447 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007448 if (User->getOpcode() == ISD::BR) {
7449 SDValue FalseBB = User->getOperand(1);
7450 SDNode *NewBR =
7451 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007452 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007453 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007454 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007455
Dale Johannesene4d209d2009-02-03 20:21:25 +00007456 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007457 Chain, Dest, CC, Cmp);
7458 X86::CondCode CCode =
7459 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7460 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007462 Cond = Cmp;
7463 addTest = false;
7464 }
7465 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007466 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007467 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7468 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7469 // It should be transformed during dag combiner except when the condition
7470 // is set by a arithmetics with overflow node.
7471 X86::CondCode CCode =
7472 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7473 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007474 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007475 Cond = Cond.getOperand(0).getOperand(1);
7476 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007477 }
Evan Cheng0488db92007-09-25 01:57:46 +00007478 }
7479
7480 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007481 // Look pass the truncate.
7482 if (Cond.getOpcode() == ISD::TRUNCATE)
7483 Cond = Cond.getOperand(0);
7484
7485 // We know the result of AND is compared against zero. Try to match
7486 // it to BT.
7487 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7488 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7489 if (NewSetCC.getNode()) {
7490 CC = NewSetCC.getOperand(0);
7491 Cond = NewSetCC.getOperand(1);
7492 addTest = false;
7493 }
7494 }
7495 }
7496
7497 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007499 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007500 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007501 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007502 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007503}
7504
Anton Korobeynikove060b532007-04-17 19:34:00 +00007505
7506// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7507// Calls to _alloca is needed to probe the stack when allocating more than 4k
7508// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7509// that the guard pages used by the OS virtual memory manager are allocated in
7510// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007511SDValue
7512X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007513 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007514 assert(Subtarget->isTargetCygMing() &&
7515 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007516 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007517
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007518 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007519 SDValue Chain = Op.getOperand(0);
7520 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007521 // FIXME: Ensure alignment here
7522
Dan Gohman475871a2008-07-27 21:46:04 +00007523 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007524
Owen Anderson825b72b2009-08-11 20:47:22 +00007525 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007526
Dale Johannesendd64c412009-02-04 00:33:20 +00007527 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007528 Flag = Chain.getValue(1);
7529
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007530 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007531
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007532 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7533 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007534
Dale Johannesendd64c412009-02-04 00:33:20 +00007535 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007536
Dan Gohman475871a2008-07-27 21:46:04 +00007537 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007538 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007539}
7540
Dan Gohmand858e902010-04-17 15:26:15 +00007541SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007542 MachineFunction &MF = DAG.getMachineFunction();
7543 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7544
Dan Gohman69de1932008-02-06 22:27:42 +00007545 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007546 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007547
Evan Cheng25ab6902006-09-08 06:48:29 +00007548 if (!Subtarget->is64Bit()) {
7549 // vastart just stores the address of the VarArgsFrameIndex slot into the
7550 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007551 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7552 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00007553 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7554 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007555 }
7556
7557 // __va_list_tag:
7558 // gp_offset (0 - 6 * 8)
7559 // fp_offset (48 - 48 + 8 * 16)
7560 // overflow_arg_area (point to parameters coming in memory).
7561 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007562 SmallVector<SDValue, 8> MemOps;
7563 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007564 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00007565 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007566 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7567 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00007568 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007569 MemOps.push_back(Store);
7570
7571 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00007572 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007573 FIN, DAG.getIntPtrConstant(4));
7574 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007575 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7576 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00007577 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007578 MemOps.push_back(Store);
7579
7580 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00007581 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007583 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7584 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007585 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00007586 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007587 MemOps.push_back(Store);
7588
7589 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00007590 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007591 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007592 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7593 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007594 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00007595 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007596 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007598 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007599}
7600
Dan Gohmand858e902010-04-17 15:26:15 +00007601SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007602 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7603 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007604
Chris Lattner75361b62010-04-07 22:58:41 +00007605 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007606 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007607}
7608
Dan Gohmand858e902010-04-17 15:26:15 +00007609SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007610 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007611 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007612 SDValue Chain = Op.getOperand(0);
7613 SDValue DstPtr = Op.getOperand(1);
7614 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007615 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7616 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007617 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007618
Dale Johannesendd64c412009-02-04 00:33:20 +00007619 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007620 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
7621 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00007622}
7623
Dan Gohman475871a2008-07-27 21:46:04 +00007624SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007625X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007626 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007627 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007628 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007629 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007630 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007631 case Intrinsic::x86_sse_comieq_ss:
7632 case Intrinsic::x86_sse_comilt_ss:
7633 case Intrinsic::x86_sse_comile_ss:
7634 case Intrinsic::x86_sse_comigt_ss:
7635 case Intrinsic::x86_sse_comige_ss:
7636 case Intrinsic::x86_sse_comineq_ss:
7637 case Intrinsic::x86_sse_ucomieq_ss:
7638 case Intrinsic::x86_sse_ucomilt_ss:
7639 case Intrinsic::x86_sse_ucomile_ss:
7640 case Intrinsic::x86_sse_ucomigt_ss:
7641 case Intrinsic::x86_sse_ucomige_ss:
7642 case Intrinsic::x86_sse_ucomineq_ss:
7643 case Intrinsic::x86_sse2_comieq_sd:
7644 case Intrinsic::x86_sse2_comilt_sd:
7645 case Intrinsic::x86_sse2_comile_sd:
7646 case Intrinsic::x86_sse2_comigt_sd:
7647 case Intrinsic::x86_sse2_comige_sd:
7648 case Intrinsic::x86_sse2_comineq_sd:
7649 case Intrinsic::x86_sse2_ucomieq_sd:
7650 case Intrinsic::x86_sse2_ucomilt_sd:
7651 case Intrinsic::x86_sse2_ucomile_sd:
7652 case Intrinsic::x86_sse2_ucomigt_sd:
7653 case Intrinsic::x86_sse2_ucomige_sd:
7654 case Intrinsic::x86_sse2_ucomineq_sd: {
7655 unsigned Opc = 0;
7656 ISD::CondCode CC = ISD::SETCC_INVALID;
7657 switch (IntNo) {
7658 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007659 case Intrinsic::x86_sse_comieq_ss:
7660 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007661 Opc = X86ISD::COMI;
7662 CC = ISD::SETEQ;
7663 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007664 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007665 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007666 Opc = X86ISD::COMI;
7667 CC = ISD::SETLT;
7668 break;
7669 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007670 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007671 Opc = X86ISD::COMI;
7672 CC = ISD::SETLE;
7673 break;
7674 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007675 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007676 Opc = X86ISD::COMI;
7677 CC = ISD::SETGT;
7678 break;
7679 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007680 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007681 Opc = X86ISD::COMI;
7682 CC = ISD::SETGE;
7683 break;
7684 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007685 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007686 Opc = X86ISD::COMI;
7687 CC = ISD::SETNE;
7688 break;
7689 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007690 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007691 Opc = X86ISD::UCOMI;
7692 CC = ISD::SETEQ;
7693 break;
7694 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007695 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007696 Opc = X86ISD::UCOMI;
7697 CC = ISD::SETLT;
7698 break;
7699 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007700 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007701 Opc = X86ISD::UCOMI;
7702 CC = ISD::SETLE;
7703 break;
7704 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007705 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007706 Opc = X86ISD::UCOMI;
7707 CC = ISD::SETGT;
7708 break;
7709 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007710 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007711 Opc = X86ISD::UCOMI;
7712 CC = ISD::SETGE;
7713 break;
7714 case Intrinsic::x86_sse_ucomineq_ss:
7715 case Intrinsic::x86_sse2_ucomineq_sd:
7716 Opc = X86ISD::UCOMI;
7717 CC = ISD::SETNE;
7718 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007719 }
Evan Cheng734503b2006-09-11 02:19:56 +00007720
Dan Gohman475871a2008-07-27 21:46:04 +00007721 SDValue LHS = Op.getOperand(1);
7722 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007723 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007724 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007725 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7726 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7727 DAG.getConstant(X86CC, MVT::i8), Cond);
7728 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007729 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007730 // ptest and testp intrinsics. The intrinsic these come from are designed to
7731 // return an integer value, not just an instruction so lower it to the ptest
7732 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007733 case Intrinsic::x86_sse41_ptestz:
7734 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007735 case Intrinsic::x86_sse41_ptestnzc:
7736 case Intrinsic::x86_avx_ptestz_256:
7737 case Intrinsic::x86_avx_ptestc_256:
7738 case Intrinsic::x86_avx_ptestnzc_256:
7739 case Intrinsic::x86_avx_vtestz_ps:
7740 case Intrinsic::x86_avx_vtestc_ps:
7741 case Intrinsic::x86_avx_vtestnzc_ps:
7742 case Intrinsic::x86_avx_vtestz_pd:
7743 case Intrinsic::x86_avx_vtestc_pd:
7744 case Intrinsic::x86_avx_vtestnzc_pd:
7745 case Intrinsic::x86_avx_vtestz_ps_256:
7746 case Intrinsic::x86_avx_vtestc_ps_256:
7747 case Intrinsic::x86_avx_vtestnzc_ps_256:
7748 case Intrinsic::x86_avx_vtestz_pd_256:
7749 case Intrinsic::x86_avx_vtestc_pd_256:
7750 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7751 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007752 unsigned X86CC = 0;
7753 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007754 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007755 case Intrinsic::x86_avx_vtestz_ps:
7756 case Intrinsic::x86_avx_vtestz_pd:
7757 case Intrinsic::x86_avx_vtestz_ps_256:
7758 case Intrinsic::x86_avx_vtestz_pd_256:
7759 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007760 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007761 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007762 // ZF = 1
7763 X86CC = X86::COND_E;
7764 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007765 case Intrinsic::x86_avx_vtestc_ps:
7766 case Intrinsic::x86_avx_vtestc_pd:
7767 case Intrinsic::x86_avx_vtestc_ps_256:
7768 case Intrinsic::x86_avx_vtestc_pd_256:
7769 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007770 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007771 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007772 // CF = 1
7773 X86CC = X86::COND_B;
7774 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007775 case Intrinsic::x86_avx_vtestnzc_ps:
7776 case Intrinsic::x86_avx_vtestnzc_pd:
7777 case Intrinsic::x86_avx_vtestnzc_ps_256:
7778 case Intrinsic::x86_avx_vtestnzc_pd_256:
7779 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007780 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007781 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007782 // ZF and CF = 0
7783 X86CC = X86::COND_A;
7784 break;
7785 }
Eric Christopherfd179292009-08-27 18:07:15 +00007786
Eric Christopher71c67532009-07-29 00:28:05 +00007787 SDValue LHS = Op.getOperand(1);
7788 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007789 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7790 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7792 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7793 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007794 }
Evan Cheng5759f972008-05-04 09:15:50 +00007795
7796 // Fix vector shift instructions where the last operand is a non-immediate
7797 // i32 value.
7798 case Intrinsic::x86_sse2_pslli_w:
7799 case Intrinsic::x86_sse2_pslli_d:
7800 case Intrinsic::x86_sse2_pslli_q:
7801 case Intrinsic::x86_sse2_psrli_w:
7802 case Intrinsic::x86_sse2_psrli_d:
7803 case Intrinsic::x86_sse2_psrli_q:
7804 case Intrinsic::x86_sse2_psrai_w:
7805 case Intrinsic::x86_sse2_psrai_d:
7806 case Intrinsic::x86_mmx_pslli_w:
7807 case Intrinsic::x86_mmx_pslli_d:
7808 case Intrinsic::x86_mmx_pslli_q:
7809 case Intrinsic::x86_mmx_psrli_w:
7810 case Intrinsic::x86_mmx_psrli_d:
7811 case Intrinsic::x86_mmx_psrli_q:
7812 case Intrinsic::x86_mmx_psrai_w:
7813 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007814 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007815 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007816 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007817
7818 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007819 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007820 switch (IntNo) {
7821 case Intrinsic::x86_sse2_pslli_w:
7822 NewIntNo = Intrinsic::x86_sse2_psll_w;
7823 break;
7824 case Intrinsic::x86_sse2_pslli_d:
7825 NewIntNo = Intrinsic::x86_sse2_psll_d;
7826 break;
7827 case Intrinsic::x86_sse2_pslli_q:
7828 NewIntNo = Intrinsic::x86_sse2_psll_q;
7829 break;
7830 case Intrinsic::x86_sse2_psrli_w:
7831 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7832 break;
7833 case Intrinsic::x86_sse2_psrli_d:
7834 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7835 break;
7836 case Intrinsic::x86_sse2_psrli_q:
7837 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7838 break;
7839 case Intrinsic::x86_sse2_psrai_w:
7840 NewIntNo = Intrinsic::x86_sse2_psra_w;
7841 break;
7842 case Intrinsic::x86_sse2_psrai_d:
7843 NewIntNo = Intrinsic::x86_sse2_psra_d;
7844 break;
7845 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007846 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007847 switch (IntNo) {
7848 case Intrinsic::x86_mmx_pslli_w:
7849 NewIntNo = Intrinsic::x86_mmx_psll_w;
7850 break;
7851 case Intrinsic::x86_mmx_pslli_d:
7852 NewIntNo = Intrinsic::x86_mmx_psll_d;
7853 break;
7854 case Intrinsic::x86_mmx_pslli_q:
7855 NewIntNo = Intrinsic::x86_mmx_psll_q;
7856 break;
7857 case Intrinsic::x86_mmx_psrli_w:
7858 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7859 break;
7860 case Intrinsic::x86_mmx_psrli_d:
7861 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7862 break;
7863 case Intrinsic::x86_mmx_psrli_q:
7864 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7865 break;
7866 case Intrinsic::x86_mmx_psrai_w:
7867 NewIntNo = Intrinsic::x86_mmx_psra_w;
7868 break;
7869 case Intrinsic::x86_mmx_psrai_d:
7870 NewIntNo = Intrinsic::x86_mmx_psra_d;
7871 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007872 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007873 }
7874 break;
7875 }
7876 }
Mon P Wangefa42202009-09-03 19:56:25 +00007877
7878 // The vector shift intrinsics with scalars uses 32b shift amounts but
7879 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7880 // to be zero.
7881 SDValue ShOps[4];
7882 ShOps[0] = ShAmt;
7883 ShOps[1] = DAG.getConstant(0, MVT::i32);
7884 if (ShAmtVT == MVT::v4i32) {
7885 ShOps[2] = DAG.getUNDEF(MVT::i32);
7886 ShOps[3] = DAG.getUNDEF(MVT::i32);
7887 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7888 } else {
7889 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7890 }
7891
Owen Andersone50ed302009-08-10 22:56:29 +00007892 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007893 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007894 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007895 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007896 Op.getOperand(1), ShAmt);
7897 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007898 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007899}
Evan Cheng72261582005-12-20 06:22:03 +00007900
Dan Gohmand858e902010-04-17 15:26:15 +00007901SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7902 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007903 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7904 MFI->setReturnAddressIsTaken(true);
7905
Bill Wendling64e87322009-01-16 19:25:27 +00007906 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007907 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007908
7909 if (Depth > 0) {
7910 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7911 SDValue Offset =
7912 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007913 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007914 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007915 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007916 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007917 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007918 }
7919
7920 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007921 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007922 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007923 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007924}
7925
Dan Gohmand858e902010-04-17 15:26:15 +00007926SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007927 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7928 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007929
Owen Andersone50ed302009-08-10 22:56:29 +00007930 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007931 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007932 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7933 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007934 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007935 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007936 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7937 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007938 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007939}
7940
Dan Gohman475871a2008-07-27 21:46:04 +00007941SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007942 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007943 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007944}
7945
Dan Gohmand858e902010-04-17 15:26:15 +00007946SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007947 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007948 SDValue Chain = Op.getOperand(0);
7949 SDValue Offset = Op.getOperand(1);
7950 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007951 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007952
Dan Gohmand8816272010-08-11 18:14:00 +00007953 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7954 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7955 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007956 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007957
Dan Gohmand8816272010-08-11 18:14:00 +00007958 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7959 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007960 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007961 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007962 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007963 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007964
Dale Johannesene4d209d2009-02-03 20:21:25 +00007965 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007966 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007967 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007968}
7969
Dan Gohman475871a2008-07-27 21:46:04 +00007970SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007971 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007972 SDValue Root = Op.getOperand(0);
7973 SDValue Trmp = Op.getOperand(1); // trampoline
7974 SDValue FPtr = Op.getOperand(2); // nested function
7975 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007976 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007977
Dan Gohman69de1932008-02-06 22:27:42 +00007978 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007979
7980 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007981 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007982
7983 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007984 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7985 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007986
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007987 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7988 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007989
7990 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7991
7992 // Load the pointer to the nested function into R11.
7993 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007994 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007995 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007996 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007997
Owen Anderson825b72b2009-08-11 20:47:22 +00007998 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7999 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00008000 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
8001 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008002
8003 // Load the 'nest' parameter value into R10.
8004 // R10 is specified in X86CallingConv.td
8005 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008006 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8007 DAG.getConstant(10, MVT::i64));
8008 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00008009 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008010
Owen Anderson825b72b2009-08-11 20:47:22 +00008011 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8012 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00008013 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
8014 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008015
8016 // Jump to the nested function.
8017 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008018 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8019 DAG.getConstant(20, MVT::i64));
8020 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00008021 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008022
8023 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008024 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8025 DAG.getConstant(22, MVT::i64));
8026 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00008027 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008028
Dan Gohman475871a2008-07-27 21:46:04 +00008029 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008030 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008031 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008032 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008033 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008034 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008035 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008036 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008037
8038 switch (CC) {
8039 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008040 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008041 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008042 case CallingConv::X86_StdCall: {
8043 // Pass 'nest' parameter in ECX.
8044 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008045 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008046
8047 // Check that ECX wasn't needed by an 'inreg' parameter.
8048 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008049 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008050
Chris Lattner58d74912008-03-12 17:45:29 +00008051 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008052 unsigned InRegCount = 0;
8053 unsigned Idx = 1;
8054
8055 for (FunctionType::param_iterator I = FTy->param_begin(),
8056 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008057 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008058 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008059 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008060
8061 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008062 report_fatal_error("Nest register in use - reduce number of inreg"
8063 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008064 }
8065 }
8066 break;
8067 }
8068 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008069 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008070 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008071 // Pass 'nest' parameter in EAX.
8072 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008073 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008074 break;
8075 }
8076
Dan Gohman475871a2008-07-27 21:46:04 +00008077 SDValue OutChains[4];
8078 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008079
Owen Anderson825b72b2009-08-11 20:47:22 +00008080 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8081 DAG.getConstant(10, MVT::i32));
8082 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008083
Chris Lattnera62fe662010-02-05 19:20:30 +00008084 // This is storing the opcode for MOV32ri.
8085 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008086 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008087 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008088 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00008089 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008090
Owen Anderson825b72b2009-08-11 20:47:22 +00008091 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8092 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00008093 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
8094 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008095
Chris Lattnera62fe662010-02-05 19:20:30 +00008096 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008097 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8098 DAG.getConstant(5, MVT::i32));
8099 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00008100 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008101
Owen Anderson825b72b2009-08-11 20:47:22 +00008102 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8103 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00008104 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
8105 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008106
Dan Gohman475871a2008-07-27 21:46:04 +00008107 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008108 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008109 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008110 }
8111}
8112
Dan Gohmand858e902010-04-17 15:26:15 +00008113SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8114 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008115 /*
8116 The rounding mode is in bits 11:10 of FPSR, and has the following
8117 settings:
8118 00 Round to nearest
8119 01 Round to -inf
8120 10 Round to +inf
8121 11 Round to 0
8122
8123 FLT_ROUNDS, on the other hand, expects the following:
8124 -1 Undefined
8125 0 Round to 0
8126 1 Round to nearest
8127 2 Round to +inf
8128 3 Round to -inf
8129
8130 To perform the conversion, we do:
8131 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8132 */
8133
8134 MachineFunction &MF = DAG.getMachineFunction();
8135 const TargetMachine &TM = MF.getTarget();
8136 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8137 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008138 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008139 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008140
8141 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008142 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008143 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008144
Owen Anderson825b72b2009-08-11 20:47:22 +00008145 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00008146 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008147
8148 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00008149 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
8150 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008151
8152 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008153 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00008154 DAG.getNode(ISD::SRL, dl, MVT::i16,
8155 DAG.getNode(ISD::AND, dl, MVT::i16,
8156 CWD, DAG.getConstant(0x800, MVT::i16)),
8157 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008158 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00008159 DAG.getNode(ISD::SRL, dl, MVT::i16,
8160 DAG.getNode(ISD::AND, dl, MVT::i16,
8161 CWD, DAG.getConstant(0x400, MVT::i16)),
8162 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008163
Dan Gohman475871a2008-07-27 21:46:04 +00008164 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00008165 DAG.getNode(ISD::AND, dl, MVT::i16,
8166 DAG.getNode(ISD::ADD, dl, MVT::i16,
8167 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
8168 DAG.getConstant(1, MVT::i16)),
8169 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008170
8171
Duncan Sands83ec4b62008-06-06 12:08:01 +00008172 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00008173 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008174}
8175
Dan Gohmand858e902010-04-17 15:26:15 +00008176SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008177 EVT VT = Op.getValueType();
8178 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008179 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008180 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008181
8182 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008183 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008184 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008185 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008186 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008187 }
Evan Cheng18efe262007-12-14 02:13:44 +00008188
Evan Cheng152804e2007-12-14 08:30:15 +00008189 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008190 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008191 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008192
8193 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008194 SDValue Ops[] = {
8195 Op,
8196 DAG.getConstant(NumBits+NumBits-1, OpVT),
8197 DAG.getConstant(X86::COND_E, MVT::i8),
8198 Op.getValue(1)
8199 };
8200 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008201
8202 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008203 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008204
Owen Anderson825b72b2009-08-11 20:47:22 +00008205 if (VT == MVT::i8)
8206 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008207 return Op;
8208}
8209
Dan Gohmand858e902010-04-17 15:26:15 +00008210SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008211 EVT VT = Op.getValueType();
8212 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008213 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008214 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008215
8216 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008217 if (VT == MVT::i8) {
8218 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008219 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008220 }
Evan Cheng152804e2007-12-14 08:30:15 +00008221
8222 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008223 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008224 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008225
8226 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008227 SDValue Ops[] = {
8228 Op,
8229 DAG.getConstant(NumBits, OpVT),
8230 DAG.getConstant(X86::COND_E, MVT::i8),
8231 Op.getValue(1)
8232 };
8233 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008234
Owen Anderson825b72b2009-08-11 20:47:22 +00008235 if (VT == MVT::i8)
8236 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008237 return Op;
8238}
8239
Dan Gohmand858e902010-04-17 15:26:15 +00008240SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008241 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008242 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008243 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008244
Mon P Wangaf9b9522008-12-18 21:42:19 +00008245 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8246 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8247 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8248 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8249 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8250 //
8251 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8252 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8253 // return AloBlo + AloBhi + AhiBlo;
8254
8255 SDValue A = Op.getOperand(0);
8256 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008257
Dale Johannesene4d209d2009-02-03 20:21:25 +00008258 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008259 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8260 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008261 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008262 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8263 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008264 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008265 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008266 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008267 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008268 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008269 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008270 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008271 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008272 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008273 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008274 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8275 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008276 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008277 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8278 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008279 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8280 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008281 return Res;
8282}
8283
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008284SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8285 EVT VT = Op.getValueType();
8286 DebugLoc dl = Op.getDebugLoc();
8287 SDValue R = Op.getOperand(0);
8288
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008289 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008290
Nate Begeman51409212010-07-28 00:21:48 +00008291 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8292
8293 if (VT == MVT::v4i32) {
8294 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8295 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8296 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8297
8298 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
8299
8300 std::vector<Constant*> CV(4, CI);
8301 Constant *C = ConstantVector::get(CV);
8302 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8303 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8304 PseudoSourceValue::getConstantPool(), 0,
8305 false, false, 16);
8306
8307 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8308 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8309 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8310 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8311 }
8312 if (VT == MVT::v16i8) {
8313 // a = a << 5;
8314 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8315 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8316 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8317
8318 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8319 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8320
8321 std::vector<Constant*> CVM1(16, CM1);
8322 std::vector<Constant*> CVM2(16, CM2);
8323 Constant *C = ConstantVector::get(CVM1);
8324 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8325 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8326 PseudoSourceValue::getConstantPool(), 0,
8327 false, false, 16);
8328
8329 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8330 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8331 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8332 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8333 DAG.getConstant(4, MVT::i32));
8334 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8335 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8336 R, M, Op);
8337 // a += a
8338 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8339
8340 C = ConstantVector::get(CVM2);
8341 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8342 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8343 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
8344
8345 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8346 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8347 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8348 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8349 DAG.getConstant(2, MVT::i32));
8350 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8351 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8352 R, M, Op);
8353 // a += a
8354 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8355
8356 // return pblendv(r, r+r, a);
8357 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8358 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8359 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8360 return R;
8361 }
8362 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008363}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008364
Dan Gohmand858e902010-04-17 15:26:15 +00008365SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008366 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8367 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008368 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8369 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008370 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008371 SDValue LHS = N->getOperand(0);
8372 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008373 unsigned BaseOp = 0;
8374 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008375 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008376
8377 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008378 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008379 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008380 // A subtract of one will be selected as a INC. Note that INC doesn't
8381 // set CF, so we can't do this for UADDO.
8382 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8383 if (C->getAPIntValue() == 1) {
8384 BaseOp = X86ISD::INC;
8385 Cond = X86::COND_O;
8386 break;
8387 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008388 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008389 Cond = X86::COND_O;
8390 break;
8391 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008392 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008393 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008394 break;
8395 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008396 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8397 // set CF, so we can't do this for USUBO.
8398 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8399 if (C->getAPIntValue() == 1) {
8400 BaseOp = X86ISD::DEC;
8401 Cond = X86::COND_O;
8402 break;
8403 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008404 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008405 Cond = X86::COND_O;
8406 break;
8407 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008408 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008409 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008410 break;
8411 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008412 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008413 Cond = X86::COND_O;
8414 break;
8415 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008416 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008417 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008418 break;
8419 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008420
Bill Wendling61edeb52008-12-02 01:06:39 +00008421 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008422 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008423 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008424
Bill Wendling61edeb52008-12-02 01:06:39 +00008425 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008426 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008427 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008428
Bill Wendling61edeb52008-12-02 01:06:39 +00008429 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8430 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008431}
8432
Eric Christopher9a9d2752010-07-22 02:48:34 +00008433SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8434 DebugLoc dl = Op.getDebugLoc();
8435
Eric Christopherb6729dc2010-08-04 23:03:04 +00008436 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008437 SDValue Chain = Op.getOperand(0);
8438 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008439 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008440 SDValue Ops[] = {
8441 DAG.getRegister(X86::ESP, MVT::i32), // Base
8442 DAG.getTargetConstant(1, MVT::i8), // Scale
8443 DAG.getRegister(0, MVT::i32), // Index
8444 DAG.getTargetConstant(0, MVT::i32), // Disp
8445 DAG.getRegister(0, MVT::i32), // Segment.
8446 Zero,
8447 Chain
8448 };
8449 SDNode *Res =
8450 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8451 array_lengthof(Ops));
8452 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008453 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00008454
8455 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008456 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008457 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00008458
8459 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8460 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8461 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8462 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
8463
8464 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8465 if (!Op1 && !Op2 && !Op3 && Op4)
8466 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
8467
8468 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8469 if (Op1 && !Op2 && !Op3 && !Op4)
8470 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
8471
8472 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
8473 // (MFENCE)>;
8474 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008475}
8476
Dan Gohmand858e902010-04-17 15:26:15 +00008477SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008478 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008479 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008480 unsigned Reg = 0;
8481 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008482 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008483 default:
8484 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008485 case MVT::i8: Reg = X86::AL; size = 1; break;
8486 case MVT::i16: Reg = X86::AX; size = 2; break;
8487 case MVT::i32: Reg = X86::EAX; size = 4; break;
8488 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008489 assert(Subtarget->is64Bit() && "Node not type legal!");
8490 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008491 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008492 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008493 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008494 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008495 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008496 Op.getOperand(1),
8497 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008498 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008499 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008500 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008501 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008502 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008503 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008504 return cpOut;
8505}
8506
Duncan Sands1607f052008-12-01 11:39:25 +00008507SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008508 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008509 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008510 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008511 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008512 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008513 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008514 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8515 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008516 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008517 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8518 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008519 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008520 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008521 rdx.getValue(1)
8522 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008523 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008524}
8525
Dale Johannesen7d07b482010-05-21 00:52:33 +00008526SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8527 SelectionDAG &DAG) const {
8528 EVT SrcVT = Op.getOperand(0).getValueType();
8529 EVT DstVT = Op.getValueType();
8530 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8531 Subtarget->hasMMX() && !DisableMMX) &&
8532 "Unexpected custom BIT_CONVERT");
8533 assert((DstVT == MVT::i64 ||
8534 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8535 "Unexpected custom BIT_CONVERT");
8536 // i64 <=> MMX conversions are Legal.
8537 if (SrcVT==MVT::i64 && DstVT.isVector())
8538 return Op;
8539 if (DstVT==MVT::i64 && SrcVT.isVector())
8540 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008541 // MMX <=> MMX conversions are Legal.
8542 if (SrcVT.isVector() && DstVT.isVector())
8543 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008544 // All other conversions need to be expanded.
8545 return SDValue();
8546}
Dan Gohmand858e902010-04-17 15:26:15 +00008547SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008548 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008549 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008550 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008551 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008552 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008553 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008554 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008555 Node->getOperand(0),
8556 Node->getOperand(1), negOp,
8557 cast<AtomicSDNode>(Node)->getSrcValue(),
8558 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008559}
8560
Evan Cheng0db9fe62006-04-25 20:13:52 +00008561/// LowerOperation - Provide custom lowering hooks for some operations.
8562///
Dan Gohmand858e902010-04-17 15:26:15 +00008563SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008564 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008565 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008566 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008567 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8568 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008569 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008570 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008571 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8572 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8573 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8574 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8575 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8576 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008577 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008578 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008579 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008580 case ISD::SHL_PARTS:
8581 case ISD::SRA_PARTS:
8582 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8583 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008584 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008585 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008586 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008587 case ISD::FABS: return LowerFABS(Op, DAG);
8588 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008589 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008590 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008591 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008592 case ISD::SELECT: return LowerSELECT(Op, DAG);
8593 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008594 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008595 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008596 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008597 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008598 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008599 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8600 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008601 case ISD::FRAME_TO_ARGS_OFFSET:
8602 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008603 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008604 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008605 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008606 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008607 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8608 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008609 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008610 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008611 case ISD::SADDO:
8612 case ISD::UADDO:
8613 case ISD::SSUBO:
8614 case ISD::USUBO:
8615 case ISD::SMULO:
8616 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008617 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008618 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008619 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008620}
8621
Duncan Sands1607f052008-12-01 11:39:25 +00008622void X86TargetLowering::
8623ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008624 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008625 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008626 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008627 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008628
8629 SDValue Chain = Node->getOperand(0);
8630 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008631 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008632 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008633 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008634 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008635 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008636 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008637 SDValue Result =
8638 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8639 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008640 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008641 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008642 Results.push_back(Result.getValue(2));
8643}
8644
Duncan Sands126d9072008-07-04 11:47:58 +00008645/// ReplaceNodeResults - Replace a node with an illegal result type
8646/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008647void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8648 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008649 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008650 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008651 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008652 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008653 assert(false && "Do not know how to custom type legalize this operation!");
8654 return;
8655 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008656 std::pair<SDValue,SDValue> Vals =
8657 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008658 SDValue FIST = Vals.first, StackSlot = Vals.second;
8659 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008660 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008661 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008662 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8663 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008664 }
8665 return;
8666 }
8667 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008668 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008669 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008670 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008671 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008672 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008673 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008674 eax.getValue(2));
8675 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8676 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008677 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008678 Results.push_back(edx.getValue(1));
8679 return;
8680 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008681 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008682 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008683 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008684 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008685 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8686 DAG.getConstant(0, MVT::i32));
8687 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8688 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008689 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8690 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008691 cpInL.getValue(1));
8692 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008693 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8694 DAG.getConstant(0, MVT::i32));
8695 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8696 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008697 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008698 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008699 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008700 swapInL.getValue(1));
8701 SDValue Ops[] = { swapInH.getValue(0),
8702 N->getOperand(1),
8703 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008704 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008705 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008706 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008707 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008708 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008709 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008710 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008711 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008712 Results.push_back(cpOutH.getValue(1));
8713 return;
8714 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008715 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008716 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8717 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008718 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008719 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8720 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008721 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008722 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8723 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008724 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008725 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8726 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008727 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008728 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8729 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008730 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008731 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8732 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008733 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008734 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8735 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008736 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008737}
8738
Evan Cheng72261582005-12-20 06:22:03 +00008739const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8740 switch (Opcode) {
8741 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008742 case X86ISD::BSF: return "X86ISD::BSF";
8743 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008744 case X86ISD::SHLD: return "X86ISD::SHLD";
8745 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008746 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008747 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008748 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008749 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008750 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008751 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008752 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8753 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8754 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008755 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008756 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008757 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008758 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008759 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008760 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008761 case X86ISD::COMI: return "X86ISD::COMI";
8762 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008763 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008764 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008765 case X86ISD::CMOV: return "X86ISD::CMOV";
8766 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008767 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008768 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8769 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008770 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008771 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008772 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008773 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008774 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008775 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8776 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008777 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008778 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008779 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008780 case X86ISD::FMAX: return "X86ISD::FMAX";
8781 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008782 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8783 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008784 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008785 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008786 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008787 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008788 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008789 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008790 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8791 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008792 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8793 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8794 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8795 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8796 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8797 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008798 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8799 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008800 case X86ISD::VSHL: return "X86ISD::VSHL";
8801 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008802 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8803 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8804 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8805 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8806 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8807 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8808 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8809 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8810 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8811 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008812 case X86ISD::ADD: return "X86ISD::ADD";
8813 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008814 case X86ISD::SMUL: return "X86ISD::SMUL";
8815 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008816 case X86ISD::INC: return "X86ISD::INC";
8817 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008818 case X86ISD::OR: return "X86ISD::OR";
8819 case X86ISD::XOR: return "X86ISD::XOR";
8820 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008821 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008822 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008823 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008824 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8825 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8826 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8827 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8828 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8829 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8830 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8831 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8832 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008833 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008834 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008835 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008836 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8837 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008838 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8839 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8840 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8841 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8842 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8843 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8844 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8845 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8846 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8847 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8848 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8849 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8850 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8851 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8852 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8853 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8854 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8855 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8856 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008857 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008858 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008859 }
8860}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008861
Chris Lattnerc9addb72007-03-30 23:15:24 +00008862// isLegalAddressingMode - Return true if the addressing mode represented
8863// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008864bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008865 const Type *Ty) const {
8866 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008867 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008868 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008869
Chris Lattnerc9addb72007-03-30 23:15:24 +00008870 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008871 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008872 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008873
Chris Lattnerc9addb72007-03-30 23:15:24 +00008874 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008875 unsigned GVFlags =
8876 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008877
Chris Lattnerdfed4132009-07-10 07:38:24 +00008878 // If a reference to this global requires an extra load, we can't fold it.
8879 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008880 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008881
Chris Lattnerdfed4132009-07-10 07:38:24 +00008882 // If BaseGV requires a register for the PIC base, we cannot also have a
8883 // BaseReg specified.
8884 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008885 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008886
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008887 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008888 if ((M != CodeModel::Small || R != Reloc::Static) &&
8889 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008890 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008892
Chris Lattnerc9addb72007-03-30 23:15:24 +00008893 switch (AM.Scale) {
8894 case 0:
8895 case 1:
8896 case 2:
8897 case 4:
8898 case 8:
8899 // These scales always work.
8900 break;
8901 case 3:
8902 case 5:
8903 case 9:
8904 // These scales are formed with basereg+scalereg. Only accept if there is
8905 // no basereg yet.
8906 if (AM.HasBaseReg)
8907 return false;
8908 break;
8909 default: // Other stuff never works.
8910 return false;
8911 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008912
Chris Lattnerc9addb72007-03-30 23:15:24 +00008913 return true;
8914}
8915
8916
Evan Cheng2bd122c2007-10-26 01:56:11 +00008917bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008918 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008919 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008920 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8921 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008922 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008923 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008924 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008925}
8926
Owen Andersone50ed302009-08-10 22:56:29 +00008927bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008928 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008929 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008930 unsigned NumBits1 = VT1.getSizeInBits();
8931 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008932 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008933 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008934 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008935}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008936
Dan Gohman97121ba2009-04-08 00:15:30 +00008937bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008938 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008939 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008940}
8941
Owen Andersone50ed302009-08-10 22:56:29 +00008942bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008943 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008944 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008945}
8946
Owen Andersone50ed302009-08-10 22:56:29 +00008947bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008948 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008949 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008950}
8951
Evan Cheng60c07e12006-07-05 22:17:51 +00008952/// isShuffleMaskLegal - Targets can use this to indicate that they only
8953/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8954/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8955/// are assumed to be legal.
8956bool
Eric Christopherfd179292009-08-27 18:07:15 +00008957X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008958 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008959 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008960 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008961 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008962
Nate Begemana09008b2009-10-19 02:17:23 +00008963 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008964 return (VT.getVectorNumElements() == 2 ||
8965 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8966 isMOVLMask(M, VT) ||
8967 isSHUFPMask(M, VT) ||
8968 isPSHUFDMask(M, VT) ||
8969 isPSHUFHWMask(M, VT) ||
8970 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008971 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008972 isUNPCKLMask(M, VT) ||
8973 isUNPCKHMask(M, VT) ||
8974 isUNPCKL_v_undef_Mask(M, VT) ||
8975 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008976}
8977
Dan Gohman7d8143f2008-04-09 20:09:42 +00008978bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008979X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008980 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008981 unsigned NumElts = VT.getVectorNumElements();
8982 // FIXME: This collection of masks seems suspect.
8983 if (NumElts == 2)
8984 return true;
8985 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8986 return (isMOVLMask(Mask, VT) ||
8987 isCommutedMOVLMask(Mask, VT, true) ||
8988 isSHUFPMask(Mask, VT) ||
8989 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008990 }
8991 return false;
8992}
8993
8994//===----------------------------------------------------------------------===//
8995// X86 Scheduler Hooks
8996//===----------------------------------------------------------------------===//
8997
Mon P Wang63307c32008-05-05 19:05:59 +00008998// private utility function
8999MachineBasicBlock *
9000X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9001 MachineBasicBlock *MBB,
9002 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009003 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009004 unsigned LoadOpc,
9005 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009006 unsigned notOpc,
9007 unsigned EAXreg,
9008 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009009 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009010 // For the atomic bitwise operator, we generate
9011 // thisMBB:
9012 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009013 // ld t1 = [bitinstr.addr]
9014 // op t2 = t1, [bitinstr.val]
9015 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009016 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9017 // bz newMBB
9018 // fallthrough -->nextMBB
9019 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9020 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009021 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009022 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009023
Mon P Wang63307c32008-05-05 19:05:59 +00009024 /// First build the CFG
9025 MachineFunction *F = MBB->getParent();
9026 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009027 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9028 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9029 F->insert(MBBIter, newMBB);
9030 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009031
Dan Gohman14152b42010-07-06 20:24:04 +00009032 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9033 nextMBB->splice(nextMBB->begin(), thisMBB,
9034 llvm::next(MachineBasicBlock::iterator(bInstr)),
9035 thisMBB->end());
9036 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009037
Mon P Wang63307c32008-05-05 19:05:59 +00009038 // Update thisMBB to fall through to newMBB
9039 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009040
Mon P Wang63307c32008-05-05 19:05:59 +00009041 // newMBB jumps to itself and fall through to nextMBB
9042 newMBB->addSuccessor(nextMBB);
9043 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009044
Mon P Wang63307c32008-05-05 19:05:59 +00009045 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009046 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009047 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009048 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009049 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009050 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009051 int numArgs = bInstr->getNumOperands() - 1;
9052 for (int i=0; i < numArgs; ++i)
9053 argOpers[i] = &bInstr->getOperand(i+1);
9054
9055 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009056 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009057 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009058
Dale Johannesen140be2d2008-08-19 18:47:28 +00009059 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009060 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009061 for (int i=0; i <= lastAddrIndx; ++i)
9062 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009063
Dale Johannesen140be2d2008-08-19 18:47:28 +00009064 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009065 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009066 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009068 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009069 tt = t1;
9070
Dale Johannesen140be2d2008-08-19 18:47:28 +00009071 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009072 assert((argOpers[valArgIndx]->isReg() ||
9073 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009074 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009075 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009076 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009077 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009078 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009079 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009080 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009081
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009082 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009083 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009084
Dale Johannesene4d209d2009-02-03 20:21:25 +00009085 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009086 for (int i=0; i <= lastAddrIndx; ++i)
9087 (*MIB).addOperand(*argOpers[i]);
9088 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009089 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009090 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9091 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009092
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009093 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009094 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009095
Mon P Wang63307c32008-05-05 19:05:59 +00009096 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009097 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009098
Dan Gohman14152b42010-07-06 20:24:04 +00009099 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009100 return nextMBB;
9101}
9102
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009103// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009104MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009105X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9106 MachineBasicBlock *MBB,
9107 unsigned regOpcL,
9108 unsigned regOpcH,
9109 unsigned immOpcL,
9110 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009111 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009112 // For the atomic bitwise operator, we generate
9113 // thisMBB (instructions are in pairs, except cmpxchg8b)
9114 // ld t1,t2 = [bitinstr.addr]
9115 // newMBB:
9116 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9117 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009118 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009119 // mov ECX, EBX <- t5, t6
9120 // mov EAX, EDX <- t1, t2
9121 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9122 // mov t3, t4 <- EAX, EDX
9123 // bz newMBB
9124 // result in out1, out2
9125 // fallthrough -->nextMBB
9126
9127 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9128 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009129 const unsigned NotOpc = X86::NOT32r;
9130 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9131 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9132 MachineFunction::iterator MBBIter = MBB;
9133 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009134
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009135 /// First build the CFG
9136 MachineFunction *F = MBB->getParent();
9137 MachineBasicBlock *thisMBB = MBB;
9138 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9139 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9140 F->insert(MBBIter, newMBB);
9141 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009142
Dan Gohman14152b42010-07-06 20:24:04 +00009143 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9144 nextMBB->splice(nextMBB->begin(), thisMBB,
9145 llvm::next(MachineBasicBlock::iterator(bInstr)),
9146 thisMBB->end());
9147 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009148
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009149 // Update thisMBB to fall through to newMBB
9150 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009151
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009152 // newMBB jumps to itself and fall through to nextMBB
9153 newMBB->addSuccessor(nextMBB);
9154 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009155
Dale Johannesene4d209d2009-02-03 20:21:25 +00009156 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009157 // Insert instructions into newMBB based on incoming instruction
9158 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009159 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009160 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009161 MachineOperand& dest1Oper = bInstr->getOperand(0);
9162 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009163 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9164 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009165 argOpers[i] = &bInstr->getOperand(i+2);
9166
Dan Gohman71ea4e52010-05-14 21:01:44 +00009167 // We use some of the operands multiple times, so conservatively just
9168 // clear any kill flags that might be present.
9169 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9170 argOpers[i]->setIsKill(false);
9171 }
9172
Evan Chengad5b52f2010-01-08 19:14:57 +00009173 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009174 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009175
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009176 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009177 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009178 for (int i=0; i <= lastAddrIndx; ++i)
9179 (*MIB).addOperand(*argOpers[i]);
9180 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009181 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009182 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009183 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009184 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009185 MachineOperand newOp3 = *(argOpers[3]);
9186 if (newOp3.isImm())
9187 newOp3.setImm(newOp3.getImm()+4);
9188 else
9189 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009190 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009191 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009192
9193 // t3/4 are defined later, at the bottom of the loop
9194 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9195 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009196 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009197 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009198 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009199 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9200
Evan Cheng306b4ca2010-01-08 23:41:50 +00009201 // The subsequent operations should be using the destination registers of
9202 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009203 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009204 t1 = F->getRegInfo().createVirtualRegister(RC);
9205 t2 = F->getRegInfo().createVirtualRegister(RC);
9206 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9207 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009208 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009209 t1 = dest1Oper.getReg();
9210 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009211 }
9212
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009213 int valArgIndx = lastAddrIndx + 1;
9214 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009215 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009216 "invalid operand");
9217 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9218 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009219 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009220 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009221 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009222 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009223 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009224 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009225 (*MIB).addOperand(*argOpers[valArgIndx]);
9226 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009227 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009228 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009229 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009230 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009231 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009232 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009233 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009234 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009235 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009236 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009237
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009238 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009239 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009240 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009241 MIB.addReg(t2);
9242
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009243 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009244 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009245 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009246 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009247
Dale Johannesene4d209d2009-02-03 20:21:25 +00009248 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009249 for (int i=0; i <= lastAddrIndx; ++i)
9250 (*MIB).addOperand(*argOpers[i]);
9251
9252 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009253 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9254 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009255
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009256 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009257 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009258 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009259 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009260
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009261 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009262 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009263
Dan Gohman14152b42010-07-06 20:24:04 +00009264 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009265 return nextMBB;
9266}
9267
9268// private utility function
9269MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009270X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9271 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009272 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009273 // For the atomic min/max operator, we generate
9274 // thisMBB:
9275 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009276 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009277 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009278 // cmp t1, t2
9279 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009280 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009281 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9282 // bz newMBB
9283 // fallthrough -->nextMBB
9284 //
9285 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9286 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009287 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009288 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009289
Mon P Wang63307c32008-05-05 19:05:59 +00009290 /// First build the CFG
9291 MachineFunction *F = MBB->getParent();
9292 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009293 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9294 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9295 F->insert(MBBIter, newMBB);
9296 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009297
Dan Gohman14152b42010-07-06 20:24:04 +00009298 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9299 nextMBB->splice(nextMBB->begin(), thisMBB,
9300 llvm::next(MachineBasicBlock::iterator(mInstr)),
9301 thisMBB->end());
9302 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009303
Mon P Wang63307c32008-05-05 19:05:59 +00009304 // Update thisMBB to fall through to newMBB
9305 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009306
Mon P Wang63307c32008-05-05 19:05:59 +00009307 // newMBB jumps to newMBB and fall through to nextMBB
9308 newMBB->addSuccessor(nextMBB);
9309 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009310
Dale Johannesene4d209d2009-02-03 20:21:25 +00009311 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009312 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009313 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009314 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009315 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009316 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009317 int numArgs = mInstr->getNumOperands() - 1;
9318 for (int i=0; i < numArgs; ++i)
9319 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009320
Mon P Wang63307c32008-05-05 19:05:59 +00009321 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009322 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009323 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009324
Mon P Wangab3e7472008-05-05 22:56:23 +00009325 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009326 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009327 for (int i=0; i <= lastAddrIndx; ++i)
9328 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009329
Mon P Wang63307c32008-05-05 19:05:59 +00009330 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009331 assert((argOpers[valArgIndx]->isReg() ||
9332 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009333 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009334
9335 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009336 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009337 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009338 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009339 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009340 (*MIB).addOperand(*argOpers[valArgIndx]);
9341
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009342 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009343 MIB.addReg(t1);
9344
Dale Johannesene4d209d2009-02-03 20:21:25 +00009345 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009346 MIB.addReg(t1);
9347 MIB.addReg(t2);
9348
9349 // Generate movc
9350 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009351 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009352 MIB.addReg(t2);
9353 MIB.addReg(t1);
9354
9355 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009356 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009357 for (int i=0; i <= lastAddrIndx; ++i)
9358 (*MIB).addOperand(*argOpers[i]);
9359 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009360 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009361 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9362 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009363
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009364 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009365 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009366
Mon P Wang63307c32008-05-05 19:05:59 +00009367 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009368 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009369
Dan Gohman14152b42010-07-06 20:24:04 +00009370 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009371 return nextMBB;
9372}
9373
Eric Christopherf83a5de2009-08-27 18:08:16 +00009374// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009375// or XMM0_V32I8 in AVX all of this code can be replaced with that
9376// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009377MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009378X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009379 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009380
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009381 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9382 "Target must have SSE4.2 or AVX features enabled");
9383
Eric Christopherb120ab42009-08-18 22:50:32 +00009384 DebugLoc dl = MI->getDebugLoc();
9385 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9386
9387 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009388
9389 if (!Subtarget->hasAVX()) {
9390 if (memArg)
9391 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9392 else
9393 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9394 } else {
9395 if (memArg)
9396 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9397 else
9398 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9399 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009400
9401 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9402
9403 for (unsigned i = 0; i < numArgs; ++i) {
9404 MachineOperand &Op = MI->getOperand(i+1);
9405
9406 if (!(Op.isReg() && Op.isImplicit()))
9407 MIB.addOperand(Op);
9408 }
9409
9410 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9411 .addReg(X86::XMM0);
9412
Dan Gohman14152b42010-07-06 20:24:04 +00009413 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009414
9415 return BB;
9416}
9417
9418MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009419X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9420 MachineInstr *MI,
9421 MachineBasicBlock *MBB) const {
9422 // Emit code to save XMM registers to the stack. The ABI says that the
9423 // number of registers to save is given in %al, so it's theoretically
9424 // possible to do an indirect jump trick to avoid saving all of them,
9425 // however this code takes a simpler approach and just executes all
9426 // of the stores if %al is non-zero. It's less code, and it's probably
9427 // easier on the hardware branch predictor, and stores aren't all that
9428 // expensive anyway.
9429
9430 // Create the new basic blocks. One block contains all the XMM stores,
9431 // and one block is the final destination regardless of whether any
9432 // stores were performed.
9433 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9434 MachineFunction *F = MBB->getParent();
9435 MachineFunction::iterator MBBIter = MBB;
9436 ++MBBIter;
9437 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9438 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9439 F->insert(MBBIter, XMMSaveMBB);
9440 F->insert(MBBIter, EndMBB);
9441
Dan Gohman14152b42010-07-06 20:24:04 +00009442 // Transfer the remainder of MBB and its successor edges to EndMBB.
9443 EndMBB->splice(EndMBB->begin(), MBB,
9444 llvm::next(MachineBasicBlock::iterator(MI)),
9445 MBB->end());
9446 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9447
Dan Gohmand6708ea2009-08-15 01:38:56 +00009448 // The original block will now fall through to the XMM save block.
9449 MBB->addSuccessor(XMMSaveMBB);
9450 // The XMMSaveMBB will fall through to the end block.
9451 XMMSaveMBB->addSuccessor(EndMBB);
9452
9453 // Now add the instructions.
9454 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9455 DebugLoc DL = MI->getDebugLoc();
9456
9457 unsigned CountReg = MI->getOperand(0).getReg();
9458 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9459 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9460
9461 if (!Subtarget->isTargetWin64()) {
9462 // If %al is 0, branch around the XMM save block.
9463 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009464 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009465 MBB->addSuccessor(EndMBB);
9466 }
9467
9468 // In the XMM save block, save all the XMM argument registers.
9469 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9470 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009471 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009472 F->getMachineMemOperand(
9473 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
9474 MachineMemOperand::MOStore, Offset,
9475 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009476 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9477 .addFrameIndex(RegSaveFrameIndex)
9478 .addImm(/*Scale=*/1)
9479 .addReg(/*IndexReg=*/0)
9480 .addImm(/*Disp=*/Offset)
9481 .addReg(/*Segment=*/0)
9482 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009483 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009484 }
9485
Dan Gohman14152b42010-07-06 20:24:04 +00009486 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009487
9488 return EndMBB;
9489}
Mon P Wang63307c32008-05-05 19:05:59 +00009490
Evan Cheng60c07e12006-07-05 22:17:51 +00009491MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009492X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009493 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009494 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9495 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009496
Chris Lattner52600972009-09-02 05:57:00 +00009497 // To "insert" a SELECT_CC instruction, we actually have to insert the
9498 // diamond control-flow pattern. The incoming instruction knows the
9499 // destination vreg to set, the condition code register to branch on, the
9500 // true/false values to select between, and a branch opcode to use.
9501 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9502 MachineFunction::iterator It = BB;
9503 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009504
Chris Lattner52600972009-09-02 05:57:00 +00009505 // thisMBB:
9506 // ...
9507 // TrueVal = ...
9508 // cmpTY ccX, r1, r2
9509 // bCC copy1MBB
9510 // fallthrough --> copy0MBB
9511 MachineBasicBlock *thisMBB = BB;
9512 MachineFunction *F = BB->getParent();
9513 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9514 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009515 F->insert(It, copy0MBB);
9516 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009517
Bill Wendling730c07e2010-06-25 20:48:10 +00009518 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9519 // live into the sink and copy blocks.
9520 const MachineFunction *MF = BB->getParent();
9521 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9522 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009523
Dan Gohman14152b42010-07-06 20:24:04 +00009524 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9525 const MachineOperand &MO = MI->getOperand(I);
9526 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009527 unsigned Reg = MO.getReg();
9528 if (Reg != X86::EFLAGS) continue;
9529 copy0MBB->addLiveIn(Reg);
9530 sinkMBB->addLiveIn(Reg);
9531 }
9532
Dan Gohman14152b42010-07-06 20:24:04 +00009533 // Transfer the remainder of BB and its successor edges to sinkMBB.
9534 sinkMBB->splice(sinkMBB->begin(), BB,
9535 llvm::next(MachineBasicBlock::iterator(MI)),
9536 BB->end());
9537 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9538
9539 // Add the true and fallthrough blocks as its successors.
9540 BB->addSuccessor(copy0MBB);
9541 BB->addSuccessor(sinkMBB);
9542
9543 // Create the conditional branch instruction.
9544 unsigned Opc =
9545 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9546 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9547
Chris Lattner52600972009-09-02 05:57:00 +00009548 // copy0MBB:
9549 // %FalseValue = ...
9550 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009551 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009552
Chris Lattner52600972009-09-02 05:57:00 +00009553 // sinkMBB:
9554 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9555 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009556 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9557 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009558 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9559 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9560
Dan Gohman14152b42010-07-06 20:24:04 +00009561 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009562 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009563}
9564
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009565MachineBasicBlock *
9566X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009567 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009568 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9569 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009570
9571 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9572 // non-trivial part is impdef of ESP.
9573 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9574 // mingw-w64.
9575
Dan Gohman14152b42010-07-06 20:24:04 +00009576 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009577 .addExternalSymbol("_alloca")
9578 .addReg(X86::EAX, RegState::Implicit)
9579 .addReg(X86::ESP, RegState::Implicit)
9580 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009581 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9582 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009583
Dan Gohman14152b42010-07-06 20:24:04 +00009584 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009585 return BB;
9586}
Chris Lattner52600972009-09-02 05:57:00 +00009587
9588MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009589X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9590 MachineBasicBlock *BB) const {
9591 // This is pretty easy. We're taking the value that we received from
9592 // our load from the relocation, sticking it in either RDI (x86-64)
9593 // or EAX and doing an indirect call. The return value will then
9594 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009595 const X86InstrInfo *TII
9596 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009597 DebugLoc DL = MI->getDebugLoc();
9598 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009599 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009600
Eric Christopher54415362010-06-08 22:04:25 +00009601 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9602
Eric Christopher30ef0e52010-06-03 04:07:48 +00009603 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009604 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9605 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009606 .addReg(X86::RIP)
9607 .addImm(0).addReg(0)
9608 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9609 MI->getOperand(3).getTargetFlags())
9610 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009611 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009612 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009613 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009614 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9615 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009616 .addReg(0)
9617 .addImm(0).addReg(0)
9618 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9619 MI->getOperand(3).getTargetFlags())
9620 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009621 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009622 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009623 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009624 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9625 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009626 .addReg(TII->getGlobalBaseReg(F))
9627 .addImm(0).addReg(0)
9628 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9629 MI->getOperand(3).getTargetFlags())
9630 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009631 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009632 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009633 }
9634
Dan Gohman14152b42010-07-06 20:24:04 +00009635 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009636 return BB;
9637}
9638
9639MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009640X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009641 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009642 switch (MI->getOpcode()) {
9643 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009644 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009645 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009646 case X86::TLSCall_32:
9647 case X86::TLSCall_64:
9648 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009649 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009650 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009651 case X86::CMOV_FR32:
9652 case X86::CMOV_FR64:
9653 case X86::CMOV_V4F32:
9654 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009655 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009656 case X86::CMOV_GR16:
9657 case X86::CMOV_GR32:
9658 case X86::CMOV_RFP32:
9659 case X86::CMOV_RFP64:
9660 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009661 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009662
Dale Johannesen849f2142007-07-03 00:53:03 +00009663 case X86::FP32_TO_INT16_IN_MEM:
9664 case X86::FP32_TO_INT32_IN_MEM:
9665 case X86::FP32_TO_INT64_IN_MEM:
9666 case X86::FP64_TO_INT16_IN_MEM:
9667 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009668 case X86::FP64_TO_INT64_IN_MEM:
9669 case X86::FP80_TO_INT16_IN_MEM:
9670 case X86::FP80_TO_INT32_IN_MEM:
9671 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009672 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9673 DebugLoc DL = MI->getDebugLoc();
9674
Evan Cheng60c07e12006-07-05 22:17:51 +00009675 // Change the floating point control register to use "round towards zero"
9676 // mode when truncating to an integer value.
9677 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009678 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009679 addFrameReference(BuildMI(*BB, MI, DL,
9680 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009681
9682 // Load the old value of the high byte of the control word...
9683 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009684 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009685 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009686 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009687
9688 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009689 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009690 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009691
9692 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009693 addFrameReference(BuildMI(*BB, MI, DL,
9694 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009695
9696 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009697 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009698 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009699
9700 // Get the X86 opcode to use.
9701 unsigned Opc;
9702 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009703 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009704 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9705 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9706 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9707 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9708 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9709 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009710 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9711 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9712 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009713 }
9714
9715 X86AddressMode AM;
9716 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009717 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009718 AM.BaseType = X86AddressMode::RegBase;
9719 AM.Base.Reg = Op.getReg();
9720 } else {
9721 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009722 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009723 }
9724 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009725 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009726 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009727 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009728 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009729 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009730 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009731 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009732 AM.GV = Op.getGlobal();
9733 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009734 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009735 }
Dan Gohman14152b42010-07-06 20:24:04 +00009736 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009737 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009738
9739 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009740 addFrameReference(BuildMI(*BB, MI, DL,
9741 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009742
Dan Gohman14152b42010-07-06 20:24:04 +00009743 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009744 return BB;
9745 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009746 // String/text processing lowering.
9747 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009748 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009749 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9750 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009751 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009752 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9753 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009754 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009755 return EmitPCMP(MI, BB, 5, false /* in mem */);
9756 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009757 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009758 return EmitPCMP(MI, BB, 5, true /* in mem */);
9759
9760 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009761 case X86::ATOMAND32:
9762 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009763 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009764 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009765 X86::NOT32r, X86::EAX,
9766 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009767 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9769 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009770 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009771 X86::NOT32r, X86::EAX,
9772 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009773 case X86::ATOMXOR32:
9774 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009775 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009776 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009777 X86::NOT32r, X86::EAX,
9778 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009779 case X86::ATOMNAND32:
9780 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009781 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009782 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009783 X86::NOT32r, X86::EAX,
9784 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009785 case X86::ATOMMIN32:
9786 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9787 case X86::ATOMMAX32:
9788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9789 case X86::ATOMUMIN32:
9790 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9791 case X86::ATOMUMAX32:
9792 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009793
9794 case X86::ATOMAND16:
9795 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9796 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009797 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009798 X86::NOT16r, X86::AX,
9799 X86::GR16RegisterClass);
9800 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009801 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009802 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009803 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009804 X86::NOT16r, X86::AX,
9805 X86::GR16RegisterClass);
9806 case X86::ATOMXOR16:
9807 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9808 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009809 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009810 X86::NOT16r, X86::AX,
9811 X86::GR16RegisterClass);
9812 case X86::ATOMNAND16:
9813 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9814 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009815 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009816 X86::NOT16r, X86::AX,
9817 X86::GR16RegisterClass, true);
9818 case X86::ATOMMIN16:
9819 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9820 case X86::ATOMMAX16:
9821 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9822 case X86::ATOMUMIN16:
9823 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9824 case X86::ATOMUMAX16:
9825 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9826
9827 case X86::ATOMAND8:
9828 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9829 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009830 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009831 X86::NOT8r, X86::AL,
9832 X86::GR8RegisterClass);
9833 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009834 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009835 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009836 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009837 X86::NOT8r, X86::AL,
9838 X86::GR8RegisterClass);
9839 case X86::ATOMXOR8:
9840 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9841 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009842 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009843 X86::NOT8r, X86::AL,
9844 X86::GR8RegisterClass);
9845 case X86::ATOMNAND8:
9846 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9847 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009848 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009849 X86::NOT8r, X86::AL,
9850 X86::GR8RegisterClass, true);
9851 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009852 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009853 case X86::ATOMAND64:
9854 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009855 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009856 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009857 X86::NOT64r, X86::RAX,
9858 X86::GR64RegisterClass);
9859 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009860 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9861 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009862 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009863 X86::NOT64r, X86::RAX,
9864 X86::GR64RegisterClass);
9865 case X86::ATOMXOR64:
9866 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009867 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009868 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009869 X86::NOT64r, X86::RAX,
9870 X86::GR64RegisterClass);
9871 case X86::ATOMNAND64:
9872 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9873 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009874 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009875 X86::NOT64r, X86::RAX,
9876 X86::GR64RegisterClass, true);
9877 case X86::ATOMMIN64:
9878 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9879 case X86::ATOMMAX64:
9880 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9881 case X86::ATOMUMIN64:
9882 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9883 case X86::ATOMUMAX64:
9884 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009885
9886 // This group does 64-bit operations on a 32-bit host.
9887 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009888 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009889 X86::AND32rr, X86::AND32rr,
9890 X86::AND32ri, X86::AND32ri,
9891 false);
9892 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009893 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009894 X86::OR32rr, X86::OR32rr,
9895 X86::OR32ri, X86::OR32ri,
9896 false);
9897 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009898 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009899 X86::XOR32rr, X86::XOR32rr,
9900 X86::XOR32ri, X86::XOR32ri,
9901 false);
9902 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009903 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009904 X86::AND32rr, X86::AND32rr,
9905 X86::AND32ri, X86::AND32ri,
9906 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009907 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009908 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009909 X86::ADD32rr, X86::ADC32rr,
9910 X86::ADD32ri, X86::ADC32ri,
9911 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009912 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009913 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009914 X86::SUB32rr, X86::SBB32rr,
9915 X86::SUB32ri, X86::SBB32ri,
9916 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009917 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009918 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009919 X86::MOV32rr, X86::MOV32rr,
9920 X86::MOV32ri, X86::MOV32ri,
9921 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009922 case X86::VASTART_SAVE_XMM_REGS:
9923 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009924 }
9925}
9926
9927//===----------------------------------------------------------------------===//
9928// X86 Optimization Hooks
9929//===----------------------------------------------------------------------===//
9930
Dan Gohman475871a2008-07-27 21:46:04 +00009931void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009932 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009933 APInt &KnownZero,
9934 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009935 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009936 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009937 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009938 assert((Opc >= ISD::BUILTIN_OP_END ||
9939 Opc == ISD::INTRINSIC_WO_CHAIN ||
9940 Opc == ISD::INTRINSIC_W_CHAIN ||
9941 Opc == ISD::INTRINSIC_VOID) &&
9942 "Should use MaskedValueIsZero if you don't know whether Op"
9943 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009944
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009945 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009946 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009947 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009948 case X86ISD::ADD:
9949 case X86ISD::SUB:
9950 case X86ISD::SMUL:
9951 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009952 case X86ISD::INC:
9953 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009954 case X86ISD::OR:
9955 case X86ISD::XOR:
9956 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009957 // These nodes' second result is a boolean.
9958 if (Op.getResNo() == 0)
9959 break;
9960 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009961 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009962 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9963 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009964 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009965 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009966}
Chris Lattner259e97c2006-01-31 19:43:35 +00009967
Evan Cheng206ee9d2006-07-07 08:33:52 +00009968/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009969/// node is a GlobalAddress + offset.
9970bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009971 const GlobalValue* &GA,
9972 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009973 if (N->getOpcode() == X86ISD::Wrapper) {
9974 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009975 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009976 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009977 return true;
9978 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009979 }
Evan Chengad4196b2008-05-12 19:56:52 +00009980 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009981}
9982
Evan Cheng206ee9d2006-07-07 08:33:52 +00009983/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9984/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9985/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009986/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009987static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009988 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009989 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009990 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009991
Eli Friedman7a5e5552009-06-07 06:52:44 +00009992 if (VT.getSizeInBits() != 128)
9993 return SDValue();
9994
Nate Begemanfdea31a2010-03-24 20:49:50 +00009995 SmallVector<SDValue, 16> Elts;
9996 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00009997 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009998
Nate Begemanfdea31a2010-03-24 20:49:50 +00009999 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010000}
Evan Chengd880b972008-05-09 21:53:03 +000010001
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010002/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10003/// generation and convert it from being a bunch of shuffles and extracts
10004/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010005static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10006 const TargetLowering &TLI) {
10007 SDValue InputVector = N->getOperand(0);
10008
10009 // Only operate on vectors of 4 elements, where the alternative shuffling
10010 // gets to be more expensive.
10011 if (InputVector.getValueType() != MVT::v4i32)
10012 return SDValue();
10013
10014 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10015 // single use which is a sign-extend or zero-extend, and all elements are
10016 // used.
10017 SmallVector<SDNode *, 4> Uses;
10018 unsigned ExtractedElements = 0;
10019 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10020 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10021 if (UI.getUse().getResNo() != InputVector.getResNo())
10022 return SDValue();
10023
10024 SDNode *Extract = *UI;
10025 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10026 return SDValue();
10027
10028 if (Extract->getValueType(0) != MVT::i32)
10029 return SDValue();
10030 if (!Extract->hasOneUse())
10031 return SDValue();
10032 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10033 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10034 return SDValue();
10035 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10036 return SDValue();
10037
10038 // Record which element was extracted.
10039 ExtractedElements |=
10040 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10041
10042 Uses.push_back(Extract);
10043 }
10044
10045 // If not all the elements were used, this may not be worthwhile.
10046 if (ExtractedElements != 15)
10047 return SDValue();
10048
10049 // Ok, we've now decided to do the transformation.
10050 DebugLoc dl = InputVector.getDebugLoc();
10051
10052 // Store the value to a temporary stack slot.
10053 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +000010054 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
10055 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010056
10057 // Replace each use (extract) with a load of the appropriate element.
10058 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10059 UE = Uses.end(); UI != UE; ++UI) {
10060 SDNode *Extract = *UI;
10061
10062 // Compute the element's address.
10063 SDValue Idx = Extract->getOperand(1);
10064 unsigned EltSize =
10065 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10066 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10067 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10068
Eric Christopher90eb4022010-07-22 00:26:08 +000010069 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
10070 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010071
10072 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010073 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
10074 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010075
10076 // Replace the exact with the load.
10077 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10078 }
10079
10080 // The replacement was made in place; don't return anything.
10081 return SDValue();
10082}
10083
Chris Lattner83e6c992006-10-04 06:57:07 +000010084/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010085static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010086 const X86Subtarget *Subtarget) {
10087 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010088 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010089 // Get the LHS/RHS of the select.
10090 SDValue LHS = N->getOperand(1);
10091 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010092
Dan Gohman670e5392009-09-21 18:03:22 +000010093 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010094 // instructions match the semantics of the common C idiom x<y?x:y but not
10095 // x<=y?x:y, because of how they handle negative zero (which can be
10096 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010097 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010098 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010099 Cond.getOpcode() == ISD::SETCC) {
10100 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010101
Chris Lattner47b4ce82009-03-11 05:48:52 +000010102 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010103 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010104 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10105 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010106 switch (CC) {
10107 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010108 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010109 // Converting this to a min would handle NaNs incorrectly, and swapping
10110 // the operands would cause it to handle comparisons between positive
10111 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010112 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010113 if (!UnsafeFPMath &&
10114 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10115 break;
10116 std::swap(LHS, RHS);
10117 }
Dan Gohman670e5392009-09-21 18:03:22 +000010118 Opcode = X86ISD::FMIN;
10119 break;
10120 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010121 // Converting this to a min would handle comparisons between positive
10122 // and negative zero incorrectly.
10123 if (!UnsafeFPMath &&
10124 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10125 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010126 Opcode = X86ISD::FMIN;
10127 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010128 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010129 // Converting this to a min would handle both negative zeros and NaNs
10130 // incorrectly, but we can swap the operands to fix both.
10131 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010132 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010133 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010134 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010135 Opcode = X86ISD::FMIN;
10136 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010137
Dan Gohman670e5392009-09-21 18:03:22 +000010138 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010139 // Converting this to a max would handle comparisons between positive
10140 // and negative zero incorrectly.
10141 if (!UnsafeFPMath &&
10142 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10143 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010144 Opcode = X86ISD::FMAX;
10145 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010146 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010147 // Converting this to a max would handle NaNs incorrectly, and swapping
10148 // the operands would cause it to handle comparisons between positive
10149 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010150 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010151 if (!UnsafeFPMath &&
10152 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10153 break;
10154 std::swap(LHS, RHS);
10155 }
Dan Gohman670e5392009-09-21 18:03:22 +000010156 Opcode = X86ISD::FMAX;
10157 break;
10158 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010159 // Converting this to a max would handle both negative zeros and NaNs
10160 // incorrectly, but we can swap the operands to fix both.
10161 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010162 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010163 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010164 case ISD::SETGE:
10165 Opcode = X86ISD::FMAX;
10166 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010167 }
Dan Gohman670e5392009-09-21 18:03:22 +000010168 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010169 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10170 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010171 switch (CC) {
10172 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010173 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010174 // Converting this to a min would handle comparisons between positive
10175 // and negative zero incorrectly, and swapping the operands would
10176 // cause it to handle NaNs incorrectly.
10177 if (!UnsafeFPMath &&
10178 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010179 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010180 break;
10181 std::swap(LHS, RHS);
10182 }
Dan Gohman670e5392009-09-21 18:03:22 +000010183 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010184 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010185 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010186 // Converting this to a min would handle NaNs incorrectly.
10187 if (!UnsafeFPMath &&
10188 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10189 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010190 Opcode = X86ISD::FMIN;
10191 break;
10192 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010193 // Converting this to a min would handle both negative zeros and NaNs
10194 // incorrectly, but we can swap the operands to fix both.
10195 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010196 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010197 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010198 case ISD::SETGE:
10199 Opcode = X86ISD::FMIN;
10200 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010201
Dan Gohman670e5392009-09-21 18:03:22 +000010202 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010203 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010204 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010205 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010206 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010207 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010208 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010209 // Converting this to a max would handle comparisons between positive
10210 // and negative zero incorrectly, and swapping the operands would
10211 // cause it to handle NaNs incorrectly.
10212 if (!UnsafeFPMath &&
10213 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010214 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010215 break;
10216 std::swap(LHS, RHS);
10217 }
Dan Gohman670e5392009-09-21 18:03:22 +000010218 Opcode = X86ISD::FMAX;
10219 break;
10220 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010221 // Converting this to a max would handle both negative zeros and NaNs
10222 // incorrectly, but we can swap the operands to fix both.
10223 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010224 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010225 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010226 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010227 Opcode = X86ISD::FMAX;
10228 break;
10229 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010230 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010231
Chris Lattner47b4ce82009-03-11 05:48:52 +000010232 if (Opcode)
10233 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010234 }
Eric Christopherfd179292009-08-27 18:07:15 +000010235
Chris Lattnerd1980a52009-03-12 06:52:53 +000010236 // If this is a select between two integer constants, try to do some
10237 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010238 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10239 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010240 // Don't do this for crazy integer types.
10241 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10242 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010243 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010244 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010245
Chris Lattnercee56e72009-03-13 05:53:31 +000010246 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010247 // Efficiently invertible.
10248 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10249 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10250 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10251 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010252 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010253 }
Eric Christopherfd179292009-08-27 18:07:15 +000010254
Chris Lattnerd1980a52009-03-12 06:52:53 +000010255 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010256 if (FalseC->getAPIntValue() == 0 &&
10257 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010258 if (NeedsCondInvert) // Invert the condition if needed.
10259 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10260 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010261
Chris Lattnerd1980a52009-03-12 06:52:53 +000010262 // Zero extend the condition if needed.
10263 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010264
Chris Lattnercee56e72009-03-13 05:53:31 +000010265 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010266 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010267 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010268 }
Eric Christopherfd179292009-08-27 18:07:15 +000010269
Chris Lattner97a29a52009-03-13 05:22:11 +000010270 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010271 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010272 if (NeedsCondInvert) // Invert the condition if needed.
10273 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10274 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010275
Chris Lattner97a29a52009-03-13 05:22:11 +000010276 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010277 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10278 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010279 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010280 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010281 }
Eric Christopherfd179292009-08-27 18:07:15 +000010282
Chris Lattnercee56e72009-03-13 05:53:31 +000010283 // Optimize cases that will turn into an LEA instruction. This requires
10284 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010285 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010286 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010288
Chris Lattnercee56e72009-03-13 05:53:31 +000010289 bool isFastMultiplier = false;
10290 if (Diff < 10) {
10291 switch ((unsigned char)Diff) {
10292 default: break;
10293 case 1: // result = add base, cond
10294 case 2: // result = lea base( , cond*2)
10295 case 3: // result = lea base(cond, cond*2)
10296 case 4: // result = lea base( , cond*4)
10297 case 5: // result = lea base(cond, cond*4)
10298 case 8: // result = lea base( , cond*8)
10299 case 9: // result = lea base(cond, cond*8)
10300 isFastMultiplier = true;
10301 break;
10302 }
10303 }
Eric Christopherfd179292009-08-27 18:07:15 +000010304
Chris Lattnercee56e72009-03-13 05:53:31 +000010305 if (isFastMultiplier) {
10306 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10307 if (NeedsCondInvert) // Invert the condition if needed.
10308 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10309 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010310
Chris Lattnercee56e72009-03-13 05:53:31 +000010311 // Zero extend the condition if needed.
10312 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10313 Cond);
10314 // Scale the condition by the difference.
10315 if (Diff != 1)
10316 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10317 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010318
Chris Lattnercee56e72009-03-13 05:53:31 +000010319 // Add the base if non-zero.
10320 if (FalseC->getAPIntValue() != 0)
10321 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10322 SDValue(FalseC, 0));
10323 return Cond;
10324 }
Eric Christopherfd179292009-08-27 18:07:15 +000010325 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010326 }
10327 }
Eric Christopherfd179292009-08-27 18:07:15 +000010328
Dan Gohman475871a2008-07-27 21:46:04 +000010329 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010330}
10331
Chris Lattnerd1980a52009-03-12 06:52:53 +000010332/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10333static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10334 TargetLowering::DAGCombinerInfo &DCI) {
10335 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010336
Chris Lattnerd1980a52009-03-12 06:52:53 +000010337 // If the flag operand isn't dead, don't touch this CMOV.
10338 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10339 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010340
Chris Lattnerd1980a52009-03-12 06:52:53 +000010341 // If this is a select between two integer constants, try to do some
10342 // optimizations. Note that the operands are ordered the opposite of SELECT
10343 // operands.
10344 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10345 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10346 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10347 // larger than FalseC (the false value).
10348 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010349
Chris Lattnerd1980a52009-03-12 06:52:53 +000010350 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10351 CC = X86::GetOppositeBranchCondition(CC);
10352 std::swap(TrueC, FalseC);
10353 }
Eric Christopherfd179292009-08-27 18:07:15 +000010354
Chris Lattnerd1980a52009-03-12 06:52:53 +000010355 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010356 // This is efficient for any integer data type (including i8/i16) and
10357 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010358 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10359 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010360 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10361 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010362
Chris Lattnerd1980a52009-03-12 06:52:53 +000010363 // Zero extend the condition if needed.
10364 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010365
Chris Lattnerd1980a52009-03-12 06:52:53 +000010366 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10367 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010368 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010369 if (N->getNumValues() == 2) // Dead flag value?
10370 return DCI.CombineTo(N, Cond, SDValue());
10371 return Cond;
10372 }
Eric Christopherfd179292009-08-27 18:07:15 +000010373
Chris Lattnercee56e72009-03-13 05:53:31 +000010374 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10375 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010376 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10377 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010378 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10379 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010380
Chris Lattner97a29a52009-03-13 05:22:11 +000010381 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010382 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10383 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010384 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10385 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010386
Chris Lattner97a29a52009-03-13 05:22:11 +000010387 if (N->getNumValues() == 2) // Dead flag value?
10388 return DCI.CombineTo(N, Cond, SDValue());
10389 return Cond;
10390 }
Eric Christopherfd179292009-08-27 18:07:15 +000010391
Chris Lattnercee56e72009-03-13 05:53:31 +000010392 // Optimize cases that will turn into an LEA instruction. This requires
10393 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010394 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010395 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010396 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010397
Chris Lattnercee56e72009-03-13 05:53:31 +000010398 bool isFastMultiplier = false;
10399 if (Diff < 10) {
10400 switch ((unsigned char)Diff) {
10401 default: break;
10402 case 1: // result = add base, cond
10403 case 2: // result = lea base( , cond*2)
10404 case 3: // result = lea base(cond, cond*2)
10405 case 4: // result = lea base( , cond*4)
10406 case 5: // result = lea base(cond, cond*4)
10407 case 8: // result = lea base( , cond*8)
10408 case 9: // result = lea base(cond, cond*8)
10409 isFastMultiplier = true;
10410 break;
10411 }
10412 }
Eric Christopherfd179292009-08-27 18:07:15 +000010413
Chris Lattnercee56e72009-03-13 05:53:31 +000010414 if (isFastMultiplier) {
10415 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10416 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010417 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10418 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010419 // Zero extend the condition if needed.
10420 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10421 Cond);
10422 // Scale the condition by the difference.
10423 if (Diff != 1)
10424 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10425 DAG.getConstant(Diff, Cond.getValueType()));
10426
10427 // Add the base if non-zero.
10428 if (FalseC->getAPIntValue() != 0)
10429 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10430 SDValue(FalseC, 0));
10431 if (N->getNumValues() == 2) // Dead flag value?
10432 return DCI.CombineTo(N, Cond, SDValue());
10433 return Cond;
10434 }
Eric Christopherfd179292009-08-27 18:07:15 +000010435 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010436 }
10437 }
10438 return SDValue();
10439}
10440
10441
Evan Cheng0b0cd912009-03-28 05:57:29 +000010442/// PerformMulCombine - Optimize a single multiply with constant into two
10443/// in order to implement it with two cheaper instructions, e.g.
10444/// LEA + SHL, LEA + LEA.
10445static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10446 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010447 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10448 return SDValue();
10449
Owen Andersone50ed302009-08-10 22:56:29 +000010450 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010451 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010452 return SDValue();
10453
10454 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10455 if (!C)
10456 return SDValue();
10457 uint64_t MulAmt = C->getZExtValue();
10458 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10459 return SDValue();
10460
10461 uint64_t MulAmt1 = 0;
10462 uint64_t MulAmt2 = 0;
10463 if ((MulAmt % 9) == 0) {
10464 MulAmt1 = 9;
10465 MulAmt2 = MulAmt / 9;
10466 } else if ((MulAmt % 5) == 0) {
10467 MulAmt1 = 5;
10468 MulAmt2 = MulAmt / 5;
10469 } else if ((MulAmt % 3) == 0) {
10470 MulAmt1 = 3;
10471 MulAmt2 = MulAmt / 3;
10472 }
10473 if (MulAmt2 &&
10474 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10475 DebugLoc DL = N->getDebugLoc();
10476
10477 if (isPowerOf2_64(MulAmt2) &&
10478 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10479 // If second multiplifer is pow2, issue it first. We want the multiply by
10480 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10481 // is an add.
10482 std::swap(MulAmt1, MulAmt2);
10483
10484 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010485 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010486 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010487 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010488 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010489 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010490 DAG.getConstant(MulAmt1, VT));
10491
Eric Christopherfd179292009-08-27 18:07:15 +000010492 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010493 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010494 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010495 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010496 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010497 DAG.getConstant(MulAmt2, VT));
10498
10499 // Do not add new nodes to DAG combiner worklist.
10500 DCI.CombineTo(N, NewMul, false);
10501 }
10502 return SDValue();
10503}
10504
Evan Chengad9c0a32009-12-15 00:53:42 +000010505static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10506 SDValue N0 = N->getOperand(0);
10507 SDValue N1 = N->getOperand(1);
10508 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10509 EVT VT = N0.getValueType();
10510
10511 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10512 // since the result of setcc_c is all zero's or all ones.
10513 if (N1C && N0.getOpcode() == ISD::AND &&
10514 N0.getOperand(1).getOpcode() == ISD::Constant) {
10515 SDValue N00 = N0.getOperand(0);
10516 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10517 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10518 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10519 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10520 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10521 APInt ShAmt = N1C->getAPIntValue();
10522 Mask = Mask.shl(ShAmt);
10523 if (Mask != 0)
10524 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10525 N00, DAG.getConstant(Mask, VT));
10526 }
10527 }
10528
10529 return SDValue();
10530}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010531
Nate Begeman740ab032009-01-26 00:52:55 +000010532/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10533/// when possible.
10534static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10535 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010536 EVT VT = N->getValueType(0);
10537 if (!VT.isVector() && VT.isInteger() &&
10538 N->getOpcode() == ISD::SHL)
10539 return PerformSHLCombine(N, DAG);
10540
Nate Begeman740ab032009-01-26 00:52:55 +000010541 // On X86 with SSE2 support, we can transform this to a vector shift if
10542 // all elements are shifted by the same amount. We can't do this in legalize
10543 // because the a constant vector is typically transformed to a constant pool
10544 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010545 if (!Subtarget->hasSSE2())
10546 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010547
Owen Anderson825b72b2009-08-11 20:47:22 +000010548 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010549 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010550
Mon P Wang3becd092009-01-28 08:12:05 +000010551 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010552 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010553 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010554 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010555 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10556 unsigned NumElts = VT.getVectorNumElements();
10557 unsigned i = 0;
10558 for (; i != NumElts; ++i) {
10559 SDValue Arg = ShAmtOp.getOperand(i);
10560 if (Arg.getOpcode() == ISD::UNDEF) continue;
10561 BaseShAmt = Arg;
10562 break;
10563 }
10564 for (; i != NumElts; ++i) {
10565 SDValue Arg = ShAmtOp.getOperand(i);
10566 if (Arg.getOpcode() == ISD::UNDEF) continue;
10567 if (Arg != BaseShAmt) {
10568 return SDValue();
10569 }
10570 }
10571 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010572 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010573 SDValue InVec = ShAmtOp.getOperand(0);
10574 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10575 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10576 unsigned i = 0;
10577 for (; i != NumElts; ++i) {
10578 SDValue Arg = InVec.getOperand(i);
10579 if (Arg.getOpcode() == ISD::UNDEF) continue;
10580 BaseShAmt = Arg;
10581 break;
10582 }
10583 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10584 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010585 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010586 if (C->getZExtValue() == SplatIdx)
10587 BaseShAmt = InVec.getOperand(1);
10588 }
10589 }
10590 if (BaseShAmt.getNode() == 0)
10591 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10592 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010593 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010594 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010595
Mon P Wangefa42202009-09-03 19:56:25 +000010596 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010597 if (EltVT.bitsGT(MVT::i32))
10598 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10599 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010600 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010601
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010602 // The shift amount is identical so we can do a vector shift.
10603 SDValue ValOp = N->getOperand(0);
10604 switch (N->getOpcode()) {
10605 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010606 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010607 break;
10608 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010609 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010610 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010611 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010612 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010613 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010614 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010615 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010616 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010617 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010619 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010620 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010621 break;
10622 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010623 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010624 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010625 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010626 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010627 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010628 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010629 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010630 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010631 break;
10632 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010633 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010634 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010635 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010636 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010637 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010638 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010639 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010640 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010641 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010642 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010643 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010644 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010645 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010646 }
10647 return SDValue();
10648}
10649
Evan Cheng760d1942010-01-04 21:22:48 +000010650static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010651 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010652 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010653 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010654 return SDValue();
10655
Evan Cheng760d1942010-01-04 21:22:48 +000010656 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010657 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010658 return SDValue();
10659
10660 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10661 SDValue N0 = N->getOperand(0);
10662 SDValue N1 = N->getOperand(1);
10663 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10664 std::swap(N0, N1);
10665 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10666 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010667 if (!N0.hasOneUse() || !N1.hasOneUse())
10668 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010669
10670 SDValue ShAmt0 = N0.getOperand(1);
10671 if (ShAmt0.getValueType() != MVT::i8)
10672 return SDValue();
10673 SDValue ShAmt1 = N1.getOperand(1);
10674 if (ShAmt1.getValueType() != MVT::i8)
10675 return SDValue();
10676 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10677 ShAmt0 = ShAmt0.getOperand(0);
10678 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10679 ShAmt1 = ShAmt1.getOperand(0);
10680
10681 DebugLoc DL = N->getDebugLoc();
10682 unsigned Opc = X86ISD::SHLD;
10683 SDValue Op0 = N0.getOperand(0);
10684 SDValue Op1 = N1.getOperand(0);
10685 if (ShAmt0.getOpcode() == ISD::SUB) {
10686 Opc = X86ISD::SHRD;
10687 std::swap(Op0, Op1);
10688 std::swap(ShAmt0, ShAmt1);
10689 }
10690
Evan Cheng8b1190a2010-04-28 01:18:01 +000010691 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010692 if (ShAmt1.getOpcode() == ISD::SUB) {
10693 SDValue Sum = ShAmt1.getOperand(0);
10694 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010695 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10696 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10697 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10698 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010699 return DAG.getNode(Opc, DL, VT,
10700 Op0, Op1,
10701 DAG.getNode(ISD::TRUNCATE, DL,
10702 MVT::i8, ShAmt0));
10703 }
10704 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10705 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10706 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010707 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010708 return DAG.getNode(Opc, DL, VT,
10709 N0.getOperand(0), N1.getOperand(0),
10710 DAG.getNode(ISD::TRUNCATE, DL,
10711 MVT::i8, ShAmt0));
10712 }
10713
10714 return SDValue();
10715}
10716
Chris Lattner149a4e52008-02-22 02:09:43 +000010717/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010718static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010719 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010720 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10721 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010722 // A preferable solution to the general problem is to figure out the right
10723 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010724
10725 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010726 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010727 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010728 if (VT.getSizeInBits() != 64)
10729 return SDValue();
10730
Devang Patel578efa92009-06-05 21:57:13 +000010731 const Function *F = DAG.getMachineFunction().getFunction();
10732 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010733 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010734 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010735 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010736 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010737 isa<LoadSDNode>(St->getValue()) &&
10738 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10739 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010740 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010741 LoadSDNode *Ld = 0;
10742 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010743 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010744 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010745 // Must be a store of a load. We currently handle two cases: the load
10746 // is a direct child, and it's under an intervening TokenFactor. It is
10747 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010748 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010749 Ld = cast<LoadSDNode>(St->getChain());
10750 else if (St->getValue().hasOneUse() &&
10751 ChainVal->getOpcode() == ISD::TokenFactor) {
10752 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010753 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010754 TokenFactorIndex = i;
10755 Ld = cast<LoadSDNode>(St->getValue());
10756 } else
10757 Ops.push_back(ChainVal->getOperand(i));
10758 }
10759 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010760
Evan Cheng536e6672009-03-12 05:59:15 +000010761 if (!Ld || !ISD::isNormalLoad(Ld))
10762 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010763
Evan Cheng536e6672009-03-12 05:59:15 +000010764 // If this is not the MMX case, i.e. we are just turning i64 load/store
10765 // into f64 load/store, avoid the transformation if there are multiple
10766 // uses of the loaded value.
10767 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10768 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010769
Evan Cheng536e6672009-03-12 05:59:15 +000010770 DebugLoc LdDL = Ld->getDebugLoc();
10771 DebugLoc StDL = N->getDebugLoc();
10772 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10773 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10774 // pair instead.
10775 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010776 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010777 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10778 Ld->getBasePtr(), Ld->getSrcValue(),
10779 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010780 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010781 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010782 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010783 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010784 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010785 Ops.size());
10786 }
Evan Cheng536e6672009-03-12 05:59:15 +000010787 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010788 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010789 St->isVolatile(), St->isNonTemporal(),
10790 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010791 }
Evan Cheng536e6672009-03-12 05:59:15 +000010792
10793 // Otherwise, lower to two pairs of 32-bit loads / stores.
10794 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010795 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10796 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010797
Owen Anderson825b72b2009-08-11 20:47:22 +000010798 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010799 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010800 Ld->isVolatile(), Ld->isNonTemporal(),
10801 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010802 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010803 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010804 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010805 MinAlign(Ld->getAlignment(), 4));
10806
10807 SDValue NewChain = LoLd.getValue(1);
10808 if (TokenFactorIndex != -1) {
10809 Ops.push_back(LoLd);
10810 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010811 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010812 Ops.size());
10813 }
10814
10815 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010816 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10817 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010818
10819 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10820 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010821 St->isVolatile(), St->isNonTemporal(),
10822 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010823 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10824 St->getSrcValue(),
10825 St->getSrcValueOffset() + 4,
10826 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010827 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010828 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010829 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010830 }
Dan Gohman475871a2008-07-27 21:46:04 +000010831 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010832}
10833
Chris Lattner6cf73262008-01-25 06:14:17 +000010834/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10835/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010836static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010837 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10838 // F[X]OR(0.0, x) -> x
10839 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010840 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10841 if (C->getValueAPF().isPosZero())
10842 return N->getOperand(1);
10843 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10844 if (C->getValueAPF().isPosZero())
10845 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010846 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010847}
10848
10849/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010850static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010851 // FAND(0.0, x) -> 0.0
10852 // FAND(x, 0.0) -> 0.0
10853 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10854 if (C->getValueAPF().isPosZero())
10855 return N->getOperand(0);
10856 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10857 if (C->getValueAPF().isPosZero())
10858 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010859 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010860}
10861
Dan Gohmane5af2d32009-01-29 01:59:02 +000010862static SDValue PerformBTCombine(SDNode *N,
10863 SelectionDAG &DAG,
10864 TargetLowering::DAGCombinerInfo &DCI) {
10865 // BT ignores high bits in the bit index operand.
10866 SDValue Op1 = N->getOperand(1);
10867 if (Op1.hasOneUse()) {
10868 unsigned BitWidth = Op1.getValueSizeInBits();
10869 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10870 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010871 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10872 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010873 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010874 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10875 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10876 DCI.CommitTargetLoweringOpt(TLO);
10877 }
10878 return SDValue();
10879}
Chris Lattner83e6c992006-10-04 06:57:07 +000010880
Eli Friedman7a5e5552009-06-07 06:52:44 +000010881static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10882 SDValue Op = N->getOperand(0);
10883 if (Op.getOpcode() == ISD::BIT_CONVERT)
10884 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010885 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010886 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010887 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010888 OpVT.getVectorElementType().getSizeInBits()) {
10889 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10890 }
10891 return SDValue();
10892}
10893
Evan Cheng2e489c42009-12-16 00:53:11 +000010894static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10895 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10896 // (and (i32 x86isd::setcc_carry), 1)
10897 // This eliminates the zext. This transformation is necessary because
10898 // ISD::SETCC is always legalized to i8.
10899 DebugLoc dl = N->getDebugLoc();
10900 SDValue N0 = N->getOperand(0);
10901 EVT VT = N->getValueType(0);
10902 if (N0.getOpcode() == ISD::AND &&
10903 N0.hasOneUse() &&
10904 N0.getOperand(0).hasOneUse()) {
10905 SDValue N00 = N0.getOperand(0);
10906 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10907 return SDValue();
10908 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10909 if (!C || C->getZExtValue() != 1)
10910 return SDValue();
10911 return DAG.getNode(ISD::AND, dl, VT,
10912 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10913 N00.getOperand(0), N00.getOperand(1)),
10914 DAG.getConstant(1, VT));
10915 }
10916
10917 return SDValue();
10918}
10919
Dan Gohman475871a2008-07-27 21:46:04 +000010920SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010921 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010922 SelectionDAG &DAG = DCI.DAG;
10923 switch (N->getOpcode()) {
10924 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010925 case ISD::EXTRACT_VECTOR_ELT:
10926 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010927 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010928 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010929 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010930 case ISD::SHL:
10931 case ISD::SRA:
10932 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010933 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010934 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010935 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010936 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10937 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010938 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010939 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010940 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010941 case X86ISD::SHUFPS: // Handle all target specific shuffles
10942 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000010943 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010944 case X86ISD::PUNPCKHBW:
10945 case X86ISD::PUNPCKHWD:
10946 case X86ISD::PUNPCKHDQ:
10947 case X86ISD::PUNPCKHQDQ:
10948 case X86ISD::UNPCKHPS:
10949 case X86ISD::UNPCKHPD:
10950 case X86ISD::PUNPCKLBW:
10951 case X86ISD::PUNPCKLWD:
10952 case X86ISD::PUNPCKLDQ:
10953 case X86ISD::PUNPCKLQDQ:
10954 case X86ISD::UNPCKLPS:
10955 case X86ISD::UNPCKLPD:
10956 case X86ISD::MOVHLPS:
10957 case X86ISD::MOVLHPS:
10958 case X86ISD::PSHUFD:
10959 case X86ISD::PSHUFHW:
10960 case X86ISD::PSHUFLW:
10961 case X86ISD::MOVSS:
10962 case X86ISD::MOVSD:
10963 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010964 }
10965
Dan Gohman475871a2008-07-27 21:46:04 +000010966 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010967}
10968
Evan Chenge5b51ac2010-04-17 06:13:15 +000010969/// isTypeDesirableForOp - Return true if the target has native support for
10970/// the specified value type and it is 'desirable' to use the type for the
10971/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10972/// instruction encodings are longer and some i16 instructions are slow.
10973bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10974 if (!isTypeLegal(VT))
10975 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010976 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010977 return true;
10978
10979 switch (Opc) {
10980 default:
10981 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010982 case ISD::LOAD:
10983 case ISD::SIGN_EXTEND:
10984 case ISD::ZERO_EXTEND:
10985 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010986 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010987 case ISD::SRL:
10988 case ISD::SUB:
10989 case ISD::ADD:
10990 case ISD::MUL:
10991 case ISD::AND:
10992 case ISD::OR:
10993 case ISD::XOR:
10994 return false;
10995 }
10996}
10997
10998/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010999/// beneficial for dag combiner to promote the specified node. If true, it
11000/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011001bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011002 EVT VT = Op.getValueType();
11003 if (VT != MVT::i16)
11004 return false;
11005
Evan Cheng4c26e932010-04-19 19:29:22 +000011006 bool Promote = false;
11007 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011008 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011009 default: break;
11010 case ISD::LOAD: {
11011 LoadSDNode *LD = cast<LoadSDNode>(Op);
11012 // If the non-extending load has a single use and it's not live out, then it
11013 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011014 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11015 Op.hasOneUse()*/) {
11016 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11017 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11018 // The only case where we'd want to promote LOAD (rather then it being
11019 // promoted as an operand is when it's only use is liveout.
11020 if (UI->getOpcode() != ISD::CopyToReg)
11021 return false;
11022 }
11023 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011024 Promote = true;
11025 break;
11026 }
11027 case ISD::SIGN_EXTEND:
11028 case ISD::ZERO_EXTEND:
11029 case ISD::ANY_EXTEND:
11030 Promote = true;
11031 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011032 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011033 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011034 SDValue N0 = Op.getOperand(0);
11035 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011036 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011037 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011038 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011039 break;
11040 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011041 case ISD::ADD:
11042 case ISD::MUL:
11043 case ISD::AND:
11044 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011045 case ISD::XOR:
11046 Commute = true;
11047 // fallthrough
11048 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011049 SDValue N0 = Op.getOperand(0);
11050 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011051 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011052 return false;
11053 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011054 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011055 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011056 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011057 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011058 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011059 }
11060 }
11061
11062 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011063 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011064}
11065
Evan Cheng60c07e12006-07-05 22:17:51 +000011066//===----------------------------------------------------------------------===//
11067// X86 Inline Assembly Support
11068//===----------------------------------------------------------------------===//
11069
Chris Lattnerb8105652009-07-20 17:51:36 +000011070static bool LowerToBSwap(CallInst *CI) {
11071 // FIXME: this should verify that we are targetting a 486 or better. If not,
11072 // we will turn this bswap into something that will be lowered to logical ops
11073 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11074 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011075
Chris Lattnerb8105652009-07-20 17:51:36 +000011076 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011077 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011078 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011079 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011080 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011081
Chris Lattnerb8105652009-07-20 17:51:36 +000011082 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11083 if (!Ty || Ty->getBitWidth() % 16 != 0)
11084 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011085
Chris Lattnerb8105652009-07-20 17:51:36 +000011086 // Okay, we can do this xform, do so now.
11087 const Type *Tys[] = { Ty };
11088 Module *M = CI->getParent()->getParent()->getParent();
11089 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011090
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011091 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011092 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011093
Chris Lattnerb8105652009-07-20 17:51:36 +000011094 CI->replaceAllUsesWith(Op);
11095 CI->eraseFromParent();
11096 return true;
11097}
11098
11099bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11100 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
11101 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
11102
11103 std::string AsmStr = IA->getAsmString();
11104
11105 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011106 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000011107 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
11108
11109 switch (AsmPieces.size()) {
11110 default: return false;
11111 case 1:
11112 AsmStr = AsmPieces[0];
11113 AsmPieces.clear();
11114 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11115
11116 // bswap $0
11117 if (AsmPieces.size() == 2 &&
11118 (AsmPieces[0] == "bswap" ||
11119 AsmPieces[0] == "bswapq" ||
11120 AsmPieces[0] == "bswapl") &&
11121 (AsmPieces[1] == "$0" ||
11122 AsmPieces[1] == "${0:q}")) {
11123 // No need to check constraints, nothing other than the equivalent of
11124 // "=r,0" would be valid here.
11125 return LowerToBSwap(CI);
11126 }
11127 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011128 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011129 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011130 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011131 AsmPieces[1] == "$$8," &&
11132 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011133 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11134 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011135 const std::string &Constraints = IA->getConstraintString();
11136 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011137 std::sort(AsmPieces.begin(), AsmPieces.end());
11138 if (AsmPieces.size() == 4 &&
11139 AsmPieces[0] == "~{cc}" &&
11140 AsmPieces[1] == "~{dirflag}" &&
11141 AsmPieces[2] == "~{flags}" &&
11142 AsmPieces[3] == "~{fpsr}") {
11143 return LowerToBSwap(CI);
11144 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011145 }
11146 break;
11147 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011148 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011149 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011150 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11151 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11152 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011153 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011154 SplitString(AsmPieces[0], Words, " \t");
11155 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11156 Words.clear();
11157 SplitString(AsmPieces[1], Words, " \t");
11158 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11159 Words.clear();
11160 SplitString(AsmPieces[2], Words, " \t,");
11161 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11162 Words[2] == "%edx") {
11163 return LowerToBSwap(CI);
11164 }
11165 }
11166 }
11167 }
11168 break;
11169 }
11170 return false;
11171}
11172
11173
11174
Chris Lattnerf4dff842006-07-11 02:54:03 +000011175/// getConstraintType - Given a constraint letter, return the type of
11176/// constraint it is for this target.
11177X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011178X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11179 if (Constraint.size() == 1) {
11180 switch (Constraint[0]) {
11181 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000011182 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011183 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000011184 case 'r':
11185 case 'R':
11186 case 'l':
11187 case 'q':
11188 case 'Q':
11189 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011190 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000011191 case 'Y':
11192 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011193 case 'e':
11194 case 'Z':
11195 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011196 default:
11197 break;
11198 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011199 }
Chris Lattner4234f572007-03-25 02:14:49 +000011200 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011201}
11202
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011203/// LowerXConstraint - try to replace an X constraint, which matches anything,
11204/// with another that has more specific requirements based on the type of the
11205/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011206const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011207LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011208 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11209 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011210 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011211 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000011212 return "Y";
11213 if (Subtarget->hasSSE1())
11214 return "x";
11215 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011216
Chris Lattner5e764232008-04-26 23:02:14 +000011217 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011218}
11219
Chris Lattner48884cd2007-08-25 00:47:38 +000011220/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11221/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011222void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011223 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011224 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011225 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011226 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011227
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011228 switch (Constraint) {
11229 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011230 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011231 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011232 if (C->getZExtValue() <= 31) {
11233 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011234 break;
11235 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011236 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011237 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011238 case 'J':
11239 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011240 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011241 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11242 break;
11243 }
11244 }
11245 return;
11246 case 'K':
11247 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011248 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011249 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11250 break;
11251 }
11252 }
11253 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011254 case 'N':
11255 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011256 if (C->getZExtValue() <= 255) {
11257 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011258 break;
11259 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011260 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011261 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011262 case 'e': {
11263 // 32-bit signed value
11264 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011265 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11266 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011267 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011268 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011269 break;
11270 }
11271 // FIXME gcc accepts some relocatable values here too, but only in certain
11272 // memory models; it's complicated.
11273 }
11274 return;
11275 }
11276 case 'Z': {
11277 // 32-bit unsigned value
11278 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011279 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11280 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011281 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11282 break;
11283 }
11284 }
11285 // FIXME gcc accepts some relocatable values here too, but only in certain
11286 // memory models; it's complicated.
11287 return;
11288 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011289 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011290 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011291 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011292 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011293 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011294 break;
11295 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011296
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011297 // In any sort of PIC mode addresses need to be computed at runtime by
11298 // adding in a register or some sort of table lookup. These can't
11299 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011300 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011301 return;
11302
Chris Lattnerdc43a882007-05-03 16:52:29 +000011303 // If we are in non-pic codegen mode, we allow the address of a global (with
11304 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011305 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011306 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011307
Chris Lattner49921962009-05-08 18:23:14 +000011308 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11309 while (1) {
11310 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11311 Offset += GA->getOffset();
11312 break;
11313 } else if (Op.getOpcode() == ISD::ADD) {
11314 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11315 Offset += C->getZExtValue();
11316 Op = Op.getOperand(0);
11317 continue;
11318 }
11319 } else if (Op.getOpcode() == ISD::SUB) {
11320 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11321 Offset += -C->getZExtValue();
11322 Op = Op.getOperand(0);
11323 continue;
11324 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011325 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011326
Chris Lattner49921962009-05-08 18:23:14 +000011327 // Otherwise, this isn't something we can handle, reject it.
11328 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011329 }
Eric Christopherfd179292009-08-27 18:07:15 +000011330
Dan Gohman46510a72010-04-15 01:51:59 +000011331 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011332 // If we require an extra load to get this address, as in PIC mode, we
11333 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011334 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11335 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011336 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011337
Devang Patel0d881da2010-07-06 22:08:15 +000011338 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11339 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011340 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011341 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011342 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011343
Gabor Greifba36cb52008-08-28 21:40:38 +000011344 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011345 Ops.push_back(Result);
11346 return;
11347 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011348 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011349}
11350
Chris Lattner259e97c2006-01-31 19:43:35 +000011351std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011352getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011353 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011354 if (Constraint.size() == 1) {
11355 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011356 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011357 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011358 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11359 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011360 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011361 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11362 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11363 X86::R10D,X86::R11D,X86::R12D,
11364 X86::R13D,X86::R14D,X86::R15D,
11365 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011366 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011367 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11368 X86::SI, X86::DI, X86::R8W,X86::R9W,
11369 X86::R10W,X86::R11W,X86::R12W,
11370 X86::R13W,X86::R14W,X86::R15W,
11371 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011372 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011373 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11374 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11375 X86::R10B,X86::R11B,X86::R12B,
11376 X86::R13B,X86::R14B,X86::R15B,
11377 X86::BPL, X86::SPL, 0);
11378
Owen Anderson825b72b2009-08-11 20:47:22 +000011379 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011380 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11381 X86::RSI, X86::RDI, X86::R8, X86::R9,
11382 X86::R10, X86::R11, X86::R12,
11383 X86::R13, X86::R14, X86::R15,
11384 X86::RBP, X86::RSP, 0);
11385
11386 break;
11387 }
Eric Christopherfd179292009-08-27 18:07:15 +000011388 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011389 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011390 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011391 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011392 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011393 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011394 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011395 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011396 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011397 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11398 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011399 }
11400 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011401
Chris Lattner1efa40f2006-02-22 00:56:39 +000011402 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011403}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011404
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011405std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011406X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011407 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011408 // First, see if this is a constraint that directly corresponds to an LLVM
11409 // register class.
11410 if (Constraint.size() == 1) {
11411 // GCC Constraint Letters
11412 switch (Constraint[0]) {
11413 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011414 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011415 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011416 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011417 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011418 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011419 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011420 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011421 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011422 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011423 case 'R': // LEGACY_REGS
11424 if (VT == MVT::i8)
11425 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11426 if (VT == MVT::i16)
11427 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11428 if (VT == MVT::i32 || !Subtarget->is64Bit())
11429 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11430 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011431 case 'f': // FP Stack registers.
11432 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11433 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011434 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011435 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011436 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011437 return std::make_pair(0U, X86::RFP64RegisterClass);
11438 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011439 case 'y': // MMX_REGS if MMX allowed.
11440 if (!Subtarget->hasMMX()) break;
11441 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011442 case 'Y': // SSE_REGS if SSE2 allowed
11443 if (!Subtarget->hasSSE2()) break;
11444 // FALL THROUGH.
11445 case 'x': // SSE_REGS if SSE1 allowed
11446 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011447
Owen Anderson825b72b2009-08-11 20:47:22 +000011448 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011449 default: break;
11450 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011451 case MVT::f32:
11452 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011453 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011454 case MVT::f64:
11455 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011456 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011457 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011458 case MVT::v16i8:
11459 case MVT::v8i16:
11460 case MVT::v4i32:
11461 case MVT::v2i64:
11462 case MVT::v4f32:
11463 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011464 return std::make_pair(0U, X86::VR128RegisterClass);
11465 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011466 break;
11467 }
11468 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011469
Chris Lattnerf76d1802006-07-31 23:26:50 +000011470 // Use the default implementation in TargetLowering to convert the register
11471 // constraint into a member of a register class.
11472 std::pair<unsigned, const TargetRegisterClass*> Res;
11473 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011474
11475 // Not found as a standard register?
11476 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011477 // Map st(0) -> st(7) -> ST0
11478 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11479 tolower(Constraint[1]) == 's' &&
11480 tolower(Constraint[2]) == 't' &&
11481 Constraint[3] == '(' &&
11482 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11483 Constraint[5] == ')' &&
11484 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011485
Chris Lattner56d77c72009-09-13 22:41:48 +000011486 Res.first = X86::ST0+Constraint[4]-'0';
11487 Res.second = X86::RFP80RegisterClass;
11488 return Res;
11489 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011490
Chris Lattner56d77c72009-09-13 22:41:48 +000011491 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011492 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011493 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011494 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011495 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011496 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011497
11498 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011499 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011500 Res.first = X86::EFLAGS;
11501 Res.second = X86::CCRRegisterClass;
11502 return Res;
11503 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011504
Dale Johannesen330169f2008-11-13 21:52:36 +000011505 // 'A' means EAX + EDX.
11506 if (Constraint == "A") {
11507 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011508 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011509 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011510 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011511 return Res;
11512 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011513
Chris Lattnerf76d1802006-07-31 23:26:50 +000011514 // Otherwise, check to see if this is a register class of the wrong value
11515 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11516 // turn into {ax},{dx}.
11517 if (Res.second->hasType(VT))
11518 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011519
Chris Lattnerf76d1802006-07-31 23:26:50 +000011520 // All of the single-register GCC register classes map their values onto
11521 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11522 // really want an 8-bit or 32-bit register, map to the appropriate register
11523 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011524 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011525 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011526 unsigned DestReg = 0;
11527 switch (Res.first) {
11528 default: break;
11529 case X86::AX: DestReg = X86::AL; break;
11530 case X86::DX: DestReg = X86::DL; break;
11531 case X86::CX: DestReg = X86::CL; break;
11532 case X86::BX: DestReg = X86::BL; break;
11533 }
11534 if (DestReg) {
11535 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011536 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011537 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011538 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011539 unsigned DestReg = 0;
11540 switch (Res.first) {
11541 default: break;
11542 case X86::AX: DestReg = X86::EAX; break;
11543 case X86::DX: DestReg = X86::EDX; break;
11544 case X86::CX: DestReg = X86::ECX; break;
11545 case X86::BX: DestReg = X86::EBX; break;
11546 case X86::SI: DestReg = X86::ESI; break;
11547 case X86::DI: DestReg = X86::EDI; break;
11548 case X86::BP: DestReg = X86::EBP; break;
11549 case X86::SP: DestReg = X86::ESP; break;
11550 }
11551 if (DestReg) {
11552 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011553 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011554 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011555 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011556 unsigned DestReg = 0;
11557 switch (Res.first) {
11558 default: break;
11559 case X86::AX: DestReg = X86::RAX; break;
11560 case X86::DX: DestReg = X86::RDX; break;
11561 case X86::CX: DestReg = X86::RCX; break;
11562 case X86::BX: DestReg = X86::RBX; break;
11563 case X86::SI: DestReg = X86::RSI; break;
11564 case X86::DI: DestReg = X86::RDI; break;
11565 case X86::BP: DestReg = X86::RBP; break;
11566 case X86::SP: DestReg = X86::RSP; break;
11567 }
11568 if (DestReg) {
11569 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011570 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011571 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011572 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011573 } else if (Res.second == X86::FR32RegisterClass ||
11574 Res.second == X86::FR64RegisterClass ||
11575 Res.second == X86::VR128RegisterClass) {
11576 // Handle references to XMM physical registers that got mapped into the
11577 // wrong class. This can happen with constraints like {xmm0} where the
11578 // target independent register mapper will just pick the first match it can
11579 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011580 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011581 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011582 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011583 Res.second = X86::FR64RegisterClass;
11584 else if (X86::VR128RegisterClass->hasType(VT))
11585 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011586 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011587
Chris Lattnerf76d1802006-07-31 23:26:50 +000011588 return Res;
11589}