blob: 344200f78d9953aa9313f5eaceee39d88401c04b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Wendling53351a12010-03-12 02:00:43 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000021#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000030#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000031#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000033#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000034#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000036#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000039#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000040using namespace llvm;
41
Owen Andersone50ed302009-08-10 22:56:29 +000042static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000043 CCValAssign::LocInfo &LocInfo,
44 ISD::ArgFlagsTy &ArgFlags,
45 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000046static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
47 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000048 CCValAssign::LocInfo &LocInfo,
49 ISD::ArgFlagsTy &ArgFlags,
50 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000051static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
52 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000053 CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags,
55 CCState &State);
56
Scott Michelfdc40a02009-02-17 22:15:04 +000057static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000058cl::desc("enable preincrement load/store generation on PPC (experimental)"),
59 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000060
Chris Lattnerf0144122009-07-28 03:13:23 +000061static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
62 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling53351a12010-03-12 02:00:43 +000063 return new PPCMachOTargetObjectFile();
64
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000065 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000066}
67
Chris Lattner331d1bc2006-11-02 01:44:04 +000068PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000069 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner7c5a3d32005-08-16 17:14:42 +000077 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000078 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
79 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
80 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000081
Evan Chengc5484282006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000085
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000087
Chris Lattner94e509c2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000099
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000100 // This is used in the ppcf128->int sequence. Note it has different semantics
101 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000102 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000103
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000104 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::SREM, MVT::i32, Expand);
106 setOperationAction(ISD::UREM, MVT::i32, Expand);
107 setOperationAction(ISD::SREM, MVT::i64, Expand);
108 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000109
110 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
112 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
113 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
114 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
115 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
116 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
117 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
118 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000119
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000120 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::FSIN , MVT::f64, Expand);
122 setOperationAction(ISD::FCOS , MVT::f64, Expand);
123 setOperationAction(ISD::FREM , MVT::f64, Expand);
124 setOperationAction(ISD::FPOW , MVT::f64, Expand);
125 setOperationAction(ISD::FSIN , MVT::f32, Expand);
126 setOperationAction(ISD::FCOS , MVT::f32, Expand);
127 setOperationAction(ISD::FREM , MVT::f32, Expand);
128 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000129
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000133 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
135 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000136 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000137
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
139 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Nate Begemand88fc032006-01-14 03:14:10 +0000141 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
143 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
144 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
145 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000148
Nate Begeman35ef9132006-01-11 21:21:00 +0000149 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
151 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000152
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000153 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::SELECT, MVT::i32, Expand);
155 setOperationAction(ISD::SELECT, MVT::i64, Expand);
156 setOperationAction(ISD::SELECT, MVT::f32, Expand);
157 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000158
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000159 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
161 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000162
Nate Begeman750ac1b2006-02-01 07:19:44 +0000163 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000165
Nate Begeman81e80972006-03-17 01:40:33 +0000166 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000168
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattnerf7605322005-08-31 21:09:52 +0000171 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000173
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000174 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
176 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000177
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
179 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
180 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
181 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000182
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000183 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000185
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
187 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
188 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
189 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000190
191
192 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000193 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
195 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000196 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
198 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
199 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
200 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000201 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
203 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000204
Nate Begeman1db3c922008-08-11 17:36:31 +0000205 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000207
208 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000210
Nate Begemanacc398c2006-01-25 18:21:52 +0000211 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000213
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000214 // VAARG is custom lowered with the 32-bit SVR4 ABI.
215 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
216 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000218 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000220
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000221 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
223 setOperationAction(ISD::VAEND , MVT::Other, Expand);
224 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
225 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
226 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
227 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000228
Chris Lattner6d92cad2006-03-26 10:06:40 +0000229 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000231
Dale Johannesen53e4e442008-11-07 22:54:33 +0000232 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
234 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
235 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
238 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
239 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000245
Chris Lattnera7a58542006-06-16 17:34:12 +0000246 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000247 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
249 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
250 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
251 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000252 // This is just the low 32 bits of a (signed) fp->i64 conversion.
253 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000255
Chris Lattner7fbcef72006-03-24 07:53:47 +0000256 // FIXME: disable this lowered code. This generates 64-bit register values,
257 // and we don't model the fact that the top part is clobbered by calls. We
258 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000260 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000261 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000263 }
264
Chris Lattnera7a58542006-06-16 17:34:12 +0000265 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000266 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000268 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000270 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
272 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
273 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000274 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000275 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
277 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
278 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000279 }
Evan Chengd30bf012006-03-01 01:11:20 +0000280
Nate Begeman425a9692005-11-29 08:17:20 +0000281 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000282 // First set operation action for all vector types to expand. Then we
283 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
285 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
286 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000287
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000288 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000289 setOperationAction(ISD::ADD , VT, Legal);
290 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000291
Chris Lattner7ff7e672006-04-04 17:25:31 +0000292 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000293 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000295
296 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000297 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000299 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000301 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000303 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000305 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000307 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000309
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000310 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000311 setOperationAction(ISD::MUL , VT, Expand);
312 setOperationAction(ISD::SDIV, VT, Expand);
313 setOperationAction(ISD::SREM, VT, Expand);
314 setOperationAction(ISD::UDIV, VT, Expand);
315 setOperationAction(ISD::UREM, VT, Expand);
316 setOperationAction(ISD::FDIV, VT, Expand);
317 setOperationAction(ISD::FNEG, VT, Expand);
318 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
319 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
320 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
321 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
322 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
323 setOperationAction(ISD::UDIVREM, VT, Expand);
324 setOperationAction(ISD::SDIVREM, VT, Expand);
325 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
326 setOperationAction(ISD::FPOW, VT, Expand);
327 setOperationAction(ISD::CTPOP, VT, Expand);
328 setOperationAction(ISD::CTLZ, VT, Expand);
329 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000330 }
331
Chris Lattner7ff7e672006-04-04 17:25:31 +0000332 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
333 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::AND , MVT::v4i32, Legal);
337 setOperationAction(ISD::OR , MVT::v4i32, Legal);
338 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
339 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
340 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
341 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000342
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
344 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
345 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
346 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000347
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
349 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
350 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
351 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000352
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
354 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
357 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
358 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
359 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000360 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000363 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Jim Laskey2ad9f172007-02-22 14:56:36 +0000365 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000366 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000367 setExceptionPointerRegister(PPC::X3);
368 setExceptionSelectorRegister(PPC::X4);
369 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000370 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000371 setExceptionPointerRegister(PPC::R3);
372 setExceptionSelectorRegister(PPC::R4);
373 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000375 // We have target-specific dag combine patterns for the following nodes:
376 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000377 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000378 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000379 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000381 // Darwin long double math library functions have $LDBL128 appended.
382 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000383 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000384 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
385 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
387 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000388 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
389 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
390 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
391 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
392 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000393 }
394
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000395 computeRegisterProperties();
396}
397
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000398/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
399/// function arguments in the caller parameter area.
400unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
401 TargetMachine &TM = getTargetMachine();
402 // Darwin passes everything on 4 byte boundary.
403 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
404 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000405 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000406 return 4;
407}
408
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000409const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
410 switch (Opcode) {
411 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000412 case PPCISD::FSEL: return "PPCISD::FSEL";
413 case PPCISD::FCFID: return "PPCISD::FCFID";
414 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
415 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
416 case PPCISD::STFIWX: return "PPCISD::STFIWX";
417 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
418 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
419 case PPCISD::VPERM: return "PPCISD::VPERM";
420 case PPCISD::Hi: return "PPCISD::Hi";
421 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000422 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000423 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
424 case PPCISD::LOAD: return "PPCISD::LOAD";
425 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000426 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
427 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
428 case PPCISD::SRL: return "PPCISD::SRL";
429 case PPCISD::SRA: return "PPCISD::SRA";
430 case PPCISD::SHL: return "PPCISD::SHL";
431 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
432 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000433 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
434 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000435 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000436 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000437 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
438 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000439 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
440 case PPCISD::MFCR: return "PPCISD::MFCR";
441 case PPCISD::VCMP: return "PPCISD::VCMP";
442 case PPCISD::VCMPo: return "PPCISD::VCMPo";
443 case PPCISD::LBRX: return "PPCISD::LBRX";
444 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000445 case PPCISD::LARX: return "PPCISD::LARX";
446 case PPCISD::STCX: return "PPCISD::STCX";
447 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
448 case PPCISD::MFFS: return "PPCISD::MFFS";
449 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
450 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
451 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
452 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000453 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000454 }
455}
456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
458 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000459}
460
Bill Wendlingb4202b82009-07-01 18:50:55 +0000461/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000462unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
463 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
464 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
465 else
466 return 2;
467}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000468
Chris Lattner1a635d62006-04-14 06:01:58 +0000469//===----------------------------------------------------------------------===//
470// Node matching predicates, for use by the tblgen matching code.
471//===----------------------------------------------------------------------===//
472
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000473/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000474static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000475 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000476 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000477 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000478 // Maybe this has already been legalized into the constant pool?
479 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000480 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000481 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000482 }
483 return false;
484}
485
Chris Lattnerddb739e2006-04-06 17:23:16 +0000486/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
487/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000488static bool isConstantOrUndef(int Op, int Val) {
489 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000490}
491
492/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
493/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000494bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000495 if (!isUnary) {
496 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000497 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000498 return false;
499 } else {
500 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000501 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
502 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000503 return false;
504 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000505 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000506}
507
508/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
509/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000510bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000511 if (!isUnary) {
512 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000513 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
514 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000515 return false;
516 } else {
517 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000518 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
519 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
520 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
521 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000522 return false;
523 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000524 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000525}
526
Chris Lattnercaad1632006-04-06 22:02:42 +0000527/// isVMerge - Common function, used to match vmrg* shuffles.
528///
Nate Begeman9008ca62009-04-27 18:41:29 +0000529static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000530 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000532 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000533 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
534 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Chris Lattner116cc482006-04-06 21:11:54 +0000536 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
537 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000538 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000539 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000540 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000541 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000542 return false;
543 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000544 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000545}
546
547/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
548/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000549bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
550 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000551 if (!isUnary)
552 return isVMerge(N, UnitSize, 8, 24);
553 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000554}
555
556/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
557/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000558bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
559 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000560 if (!isUnary)
561 return isVMerge(N, UnitSize, 0, 16);
562 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000563}
564
565
Chris Lattnerd0608e12006-04-06 18:26:28 +0000566/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
567/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000568int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000570 "PPC only supports shuffles by bytes!");
571
572 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
573
Chris Lattnerd0608e12006-04-06 18:26:28 +0000574 // Find the first non-undef value in the shuffle mask.
575 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000576 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000577 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000578
Chris Lattnerd0608e12006-04-06 18:26:28 +0000579 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000580
Nate Begeman9008ca62009-04-27 18:41:29 +0000581 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000583 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000584 if (ShiftAmt < i) return -1;
585 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000586
Chris Lattnerf24380e2006-04-06 22:28:36 +0000587 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000589 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000591 return -1;
592 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000595 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000596 return -1;
597 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000598 return ShiftAmt;
599}
Chris Lattneref819f82006-03-20 06:33:01 +0000600
601/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
602/// specifies a splat of a single element that is suitable for input to
603/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000604bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000606 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000607
Chris Lattner88a99ef2006-03-20 06:37:44 +0000608 // This is a splat operation if each element of the permute is the same, and
609 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000610 unsigned ElementBase = N->getMaskElt(0);
611
612 // FIXME: Handle UNDEF elements too!
613 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000614 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000615
Nate Begeman9008ca62009-04-27 18:41:29 +0000616 // Check that the indices are consecutive, in the case of a multi-byte element
617 // splatted with a v16i8 mask.
618 for (unsigned i = 1; i != EltSize; ++i)
619 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000620 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000621
Chris Lattner7ff7e672006-04-04 17:25:31 +0000622 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000624 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000626 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000627 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000628 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000629}
630
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000631/// isAllNegativeZeroVector - Returns true if all elements of build_vector
632/// are -0.0.
633bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
635
636 APInt APVal, APUndef;
637 unsigned BitSize;
638 bool HasAnyUndefs;
639
Dale Johannesen1e608812009-11-13 01:45:18 +0000640 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000642 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000643
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000644 return false;
645}
646
Chris Lattneref819f82006-03-20 06:33:01 +0000647/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
648/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000649unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
651 assert(isSplatShuffleMask(SVOp, EltSize));
652 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000653}
654
Chris Lattnere87192a2006-04-12 17:37:20 +0000655/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000656/// by using a vspltis[bhw] instruction of the specified element size, return
657/// the constant being splatted. The ByteSize field indicates the number of
658/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000659SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
660 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000661
662 // If ByteSize of the splat is bigger than the element size of the
663 // build_vector, then we have a case where we are checking for a splat where
664 // multiple elements of the buildvector are folded together into a single
665 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
666 unsigned EltSize = 16/N->getNumOperands();
667 if (EltSize < ByteSize) {
668 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000669 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000670 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000671
Chris Lattner79d9a882006-04-08 07:14:26 +0000672 // See if all of the elements in the buildvector agree across.
673 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
674 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
675 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000676 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000677
Scott Michelfdc40a02009-02-17 22:15:04 +0000678
Gabor Greifba36cb52008-08-28 21:40:38 +0000679 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
681 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000682 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000683 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000684
Chris Lattner79d9a882006-04-08 07:14:26 +0000685 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
686 // either constant or undef values that are identical for each chunk. See
687 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000688
Chris Lattner79d9a882006-04-08 07:14:26 +0000689 // Check to see if all of the leading entries are either 0 or -1. If
690 // neither, then this won't fit into the immediate field.
691 bool LeadingZero = true;
692 bool LeadingOnes = true;
693 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000694 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000695
Chris Lattner79d9a882006-04-08 07:14:26 +0000696 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
697 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
698 }
699 // Finally, check the least significant entry.
700 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000701 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000703 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000704 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000706 }
707 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000708 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000710 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000711 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000713 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000714
Dan Gohman475871a2008-07-27 21:46:04 +0000715 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000718 // Check to see if this buildvec has a single non-undef value in its elements.
719 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
720 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000721 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000722 OpVal = N->getOperand(i);
723 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000724 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Gabor Greifba36cb52008-08-28 21:40:38 +0000727 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000728
Eli Friedman1a8229b2009-05-24 02:03:36 +0000729 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000730 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000731 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000732 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000733 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000735 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000736 }
737
738 // If the splat value is larger than the element value, then we can never do
739 // this splat. The only case that we could fit the replicated bits into our
740 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000741 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000742
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000743 // If the element value is larger than the splat value, cut it in half and
744 // check to see if the two halves are equal. Continue doing this until we
745 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
746 while (ValSizeInBytes > ByteSize) {
747 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000748
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000749 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000750 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
751 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000752 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000753 }
754
755 // Properly sign extend the value.
756 int ShAmt = (4-ByteSize)*8;
757 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000758
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000759 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000760 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000761
Chris Lattner140a58f2006-04-08 06:46:53 +0000762 // Finally, if this value fits in a 5 bit sext field, return it
763 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000765 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000766}
767
Chris Lattner1a635d62006-04-14 06:01:58 +0000768//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000769// Addressing Mode Selection
770//===----------------------------------------------------------------------===//
771
772/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
773/// or 64-bit immediate, and if the value can be accurately represented as a
774/// sign extension from a 16-bit value. If so, this returns true and the
775/// immediate.
776static bool isIntS16Immediate(SDNode *N, short &Imm) {
777 if (N->getOpcode() != ISD::Constant)
778 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000780 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000782 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000783 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000784 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000785}
Dan Gohman475871a2008-07-27 21:46:04 +0000786static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000787 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788}
789
790
791/// SelectAddressRegReg - Given the specified addressed, check to see if it
792/// can be represented as an indexed [r+r] operation. Returns false if it
793/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000794bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
795 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000796 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000797 short imm = 0;
798 if (N.getOpcode() == ISD::ADD) {
799 if (isIntS16Immediate(N.getOperand(1), imm))
800 return false; // r+i
801 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
802 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000803
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000804 Base = N.getOperand(0);
805 Index = N.getOperand(1);
806 return true;
807 } else if (N.getOpcode() == ISD::OR) {
808 if (isIntS16Immediate(N.getOperand(1), imm))
809 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000811 // If this is an or of disjoint bitfields, we can codegen this as an add
812 // (for better address arithmetic) if the LHS and RHS of the OR are provably
813 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000814 APInt LHSKnownZero, LHSKnownOne;
815 APInt RHSKnownZero, RHSKnownOne;
816 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000817 APInt::getAllOnesValue(N.getOperand(0)
818 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000819 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000821 if (LHSKnownZero.getBoolValue()) {
822 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000823 APInt::getAllOnesValue(N.getOperand(1)
824 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000825 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000826 // If all of the bits are known zero on the LHS or RHS, the add won't
827 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000828 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 Base = N.getOperand(0);
830 Index = N.getOperand(1);
831 return true;
832 }
833 }
834 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000835
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000836 return false;
837}
838
839/// Returns true if the address N can be represented by a base register plus
840/// a signed 16-bit displacement [r+imm], and if it is not better
841/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000842bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000843 SDValue &Base,
844 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000845 // FIXME dl should come from parent load or store, not from address
846 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000847 // If this can be more profitably realized as r+r, fail.
848 if (SelectAddressRegReg(N, Disp, Base, DAG))
849 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000850
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000851 if (N.getOpcode() == ISD::ADD) {
852 short imm = 0;
853 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000855 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
856 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
857 } else {
858 Base = N.getOperand(0);
859 }
860 return true; // [r+i]
861 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
862 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000863 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000864 && "Cannot handle constant offsets yet!");
865 Disp = N.getOperand(1).getOperand(0); // The global address.
866 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
867 Disp.getOpcode() == ISD::TargetConstantPool ||
868 Disp.getOpcode() == ISD::TargetJumpTable);
869 Base = N.getOperand(0);
870 return true; // [&g+r]
871 }
872 } else if (N.getOpcode() == ISD::OR) {
873 short imm = 0;
874 if (isIntS16Immediate(N.getOperand(1), imm)) {
875 // If this is an or of disjoint bitfields, we can codegen this as an add
876 // (for better address arithmetic) if the LHS and RHS of the OR are
877 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000878 APInt LHSKnownZero, LHSKnownOne;
879 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000880 APInt::getAllOnesValue(N.getOperand(0)
881 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000882 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000883
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000884 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 // If all of the bits are known zero on the LHS or RHS, the add won't
886 // carry.
887 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889 return true;
890 }
891 }
892 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
893 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000895 // If this address fits entirely in a 16-bit sext immediate field, codegen
896 // this as "d, 0"
897 short Imm;
898 if (isIntS16Immediate(CN, Imm)) {
899 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
900 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
901 return true;
902 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000903
904 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000906 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
907 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000908
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
913 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000914 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915 return true;
916 }
917 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000918
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 Disp = DAG.getTargetConstant(0, getPointerTy());
920 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
921 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
922 else
923 Base = N;
924 return true; // [r+0]
925}
926
927/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
928/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000929bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
930 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000931 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932 // Check to see if we can easily represent this as an [r+r] address. This
933 // will fail if it thinks that the address is more profitably represented as
934 // reg+imm, e.g. where imm = 0.
935 if (SelectAddressRegReg(N, Base, Index, DAG))
936 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000937
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 // If the operand is an addition, always emit this as [r+r], since this is
939 // better (for code size, and execution, as the memop does the add for free)
940 // than emitting an explicit add.
941 if (N.getOpcode() == ISD::ADD) {
942 Base = N.getOperand(0);
943 Index = N.getOperand(1);
944 return true;
945 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // Otherwise, do it the hard way, using R0 as the base register.
948 Base = DAG.getRegister(PPC::R0, N.getValueType());
949 Index = N;
950 return true;
951}
952
953/// SelectAddressRegImmShift - Returns true if the address N can be
954/// represented by a base register plus a signed 14-bit displacement
955/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000956bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
957 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000958 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000959 // FIXME dl should come from the parent load or store, not the address
960 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000961 // If this can be more profitably realized as r+r, fail.
962 if (SelectAddressRegReg(N, Disp, Base, DAG))
963 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000964
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 if (N.getOpcode() == ISD::ADD) {
966 short imm = 0;
967 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
970 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
971 } else {
972 Base = N.getOperand(0);
973 }
974 return true; // [r+i]
975 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
976 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000977 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 && "Cannot handle constant offsets yet!");
979 Disp = N.getOperand(1).getOperand(0); // The global address.
980 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
981 Disp.getOpcode() == ISD::TargetConstantPool ||
982 Disp.getOpcode() == ISD::TargetJumpTable);
983 Base = N.getOperand(0);
984 return true; // [&g+r]
985 }
986 } else if (N.getOpcode() == ISD::OR) {
987 short imm = 0;
988 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
989 // If this is an or of disjoint bitfields, we can codegen this as an add
990 // (for better address arithmetic) if the LHS and RHS of the OR are
991 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000992 APInt LHSKnownZero, LHSKnownOne;
993 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000994 APInt::getAllOnesValue(N.getOperand(0)
995 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000996 LHSKnownZero, LHSKnownOne);
997 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 // If all of the bits are known zero on the LHS or RHS, the add won't
999 // carry.
1000 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 return true;
1003 }
1004 }
1005 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001006 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001007 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001008 // If this address fits entirely in a 14-bit sext immediate field, codegen
1009 // this as "d, 0"
1010 short Imm;
1011 if (isIntS16Immediate(CN, Imm)) {
1012 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1013 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1014 return true;
1015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001016
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001017 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001019 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1020 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001021
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001022 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1024 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1025 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001026 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001027 return true;
1028 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001029 }
1030 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001031
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 Disp = DAG.getTargetConstant(0, getPointerTy());
1033 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1034 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1035 else
1036 Base = N;
1037 return true; // [r+0]
1038}
1039
1040
1041/// getPreIndexedAddressParts - returns true by value, base pointer and
1042/// offset pointer and addressing mode by reference if the node's address
1043/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001044bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1045 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001046 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001047 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001048 // Disabled by default for now.
1049 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001050
Dan Gohman475871a2008-07-27 21:46:04 +00001051 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001052 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001053 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1054 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001055 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001056
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001057 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001058 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001059 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001060 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 } else
1062 return false;
1063
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001064 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001065 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001066 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattner0851b4f2006-11-15 19:55:13 +00001068 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001069
Chris Lattner0851b4f2006-11-15 19:55:13 +00001070 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001072 // reg + imm
1073 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1074 return false;
1075 } else {
1076 // reg + imm * 4.
1077 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1078 return false;
1079 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001080
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001081 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001082 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1083 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001085 LD->getExtensionType() == ISD::SEXTLOAD &&
1086 isa<ConstantSDNode>(Offset))
1087 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001088 }
1089
Chris Lattner4eab7142006-11-10 02:08:47 +00001090 AM = ISD::PRE_INC;
1091 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092}
1093
1094//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001095// LowerOperation implementation
1096//===----------------------------------------------------------------------===//
1097
Scott Michelfdc40a02009-02-17 22:15:04 +00001098SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001099 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001100 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001101 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001102 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1104 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001105 // FIXME there isn't really any debug info here
1106 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001107
1108 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001109
Dale Johannesende064702009-02-06 21:50:26 +00001110 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1111 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001112
Chris Lattner1a635d62006-04-14 06:01:58 +00001113 // If this is a non-darwin platform, we don't support non-static relo models
1114 // yet.
1115 if (TM.getRelocationModel() == Reloc::Static ||
1116 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1117 // Generate non-pic code that has direct accesses to the constant pool.
1118 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001119 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001121
Chris Lattner35d86fe2006-07-26 21:12:04 +00001122 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001123 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001124 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001125 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001126 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001127 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001128
Dale Johannesende064702009-02-06 21:50:26 +00001129 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001130 return Lo;
1131}
1132
Dan Gohman475871a2008-07-27 21:46:04 +00001133SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001134 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001135 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001136 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1137 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001138 // FIXME there isn't really any debug loc here
1139 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001140
Nate Begeman37efe672006-04-22 18:53:45 +00001141 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001142
Dale Johannesende064702009-02-06 21:50:26 +00001143 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1144 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001145
Nate Begeman37efe672006-04-22 18:53:45 +00001146 // If this is a non-darwin platform, we don't support non-static relo models
1147 // yet.
1148 if (TM.getRelocationModel() == Reloc::Static ||
1149 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1150 // Generate non-pic code that has direct accesses to the constant pool.
1151 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001152 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001154
Chris Lattner35d86fe2006-07-26 21:12:04 +00001155 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001156 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001157 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001158 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001159 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001161
Dale Johannesende064702009-02-06 21:50:26 +00001162 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001163 return Lo;
1164}
1165
Scott Michelfdc40a02009-02-17 22:15:04 +00001166SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001167 SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001168 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001169 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001170}
1171
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001172SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
1173 EVT PtrVT = Op.getValueType();
1174 DebugLoc DL = Op.getDebugLoc();
1175
1176 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00001177 SDValue TgtBA = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001178 SDValue Zero = DAG.getConstant(0, PtrVT);
1179 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, TgtBA, Zero);
1180 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, TgtBA, Zero);
1181
1182 // If this is a non-darwin platform, we don't support non-static relo models
1183 // yet.
1184 const TargetMachine &TM = DAG.getTarget();
1185 if (TM.getRelocationModel() == Reloc::Static ||
1186 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1187 // Generate non-pic code that has direct accesses to globals.
1188 // The address of the global is just (hi(&g)+lo(&g)).
1189 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1190 }
1191
1192 if (TM.getRelocationModel() == Reloc::PIC_) {
1193 // With PIC, the first instruction is actually "GR+hi(&G)".
1194 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1195 DAG.getNode(PPCISD::GlobalBaseReg,
1196 DebugLoc::getUnknownLoc(), PtrVT), Hi);
1197 }
1198
1199 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1200}
1201
Scott Michelfdc40a02009-02-17 22:15:04 +00001202SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001203 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001204 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001205 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1206 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001209 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001210 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Chris Lattner1a635d62006-04-14 06:01:58 +00001212 const TargetMachine &TM = DAG.getTarget();
1213
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001214 // 64-bit SVR4 ABI code is always position-independent.
1215 // The actual address of the GlobalValue is stored in the TOC.
1216 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1217 return DAG.getNode(PPCISD::TOC_ENTRY, dl, MVT::i64, GA,
1218 DAG.getRegister(PPC::X2, MVT::i64));
1219 }
1220
Dale Johannesen33c960f2009-02-04 20:06:27 +00001221 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1222 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001223
Chris Lattner1a635d62006-04-14 06:01:58 +00001224 // If this is a non-darwin platform, we don't support non-static relo models
1225 // yet.
1226 if (TM.getRelocationModel() == Reloc::Static ||
1227 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1228 // Generate non-pic code that has direct accesses to globals.
1229 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001230 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001232
Chris Lattner35d86fe2006-07-26 21:12:04 +00001233 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001234 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001235 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001236 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001237 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001239
Dale Johannesen33c960f2009-02-04 20:06:27 +00001240 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001241
Daniel Dunbar3be03402009-08-02 22:11:08 +00001242 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Chris Lattner1a635d62006-04-14 06:01:58 +00001243 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001244
Chris Lattner1a635d62006-04-14 06:01:58 +00001245 // If the global is weak or external, we have to go through the lazy
1246 // resolution stub.
David Greene534502d12010-02-15 16:56:53 +00001247 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0,
1248 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001249}
1250
Dan Gohman475871a2008-07-27 21:46:04 +00001251SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001252 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001253 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001254
Chris Lattner1a635d62006-04-14 06:01:58 +00001255 // If we're comparing for equality to zero, expose the fact that this is
1256 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1257 // fold the new nodes.
1258 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1259 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001260 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001261 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 if (VT.bitsLT(MVT::i32)) {
1263 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001264 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001265 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001266 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001267 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1268 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001269 DAG.getConstant(Log2b, MVT::i32));
1270 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001272 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001273 // optimized. FIXME: revisit this when we can custom lower all setcc
1274 // optimizations.
1275 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001276 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001278
Chris Lattner1a635d62006-04-14 06:01:58 +00001279 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001280 // by xor'ing the rhs with the lhs, which is faster than setting a
1281 // condition register, reading it back out, and masking the correct bit. The
1282 // normal approach here uses sub to do this instead of xor. Using xor exposes
1283 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001284 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001285 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001286 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001288 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001289 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001290 }
Dan Gohman475871a2008-07-27 21:46:04 +00001291 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001292}
1293
Dan Gohman475871a2008-07-27 21:46:04 +00001294SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001295 int VarArgsFrameIndex,
1296 int VarArgsStackOffset,
1297 unsigned VarArgsNumGPR,
1298 unsigned VarArgsNumFPR,
1299 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Torok Edwinc23197a2009-07-14 16:55:14 +00001301 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001302 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001303}
1304
Bill Wendling77959322008-09-17 00:30:57 +00001305SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1306 SDValue Chain = Op.getOperand(0);
1307 SDValue Trmp = Op.getOperand(1); // trampoline
1308 SDValue FPtr = Op.getOperand(2); // nested function
1309 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001310 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001311
Owen Andersone50ed302009-08-10 22:56:29 +00001312 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001314 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001315 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1316 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001317
Scott Michelfdc40a02009-02-17 22:15:04 +00001318 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001319 TargetLowering::ArgListEntry Entry;
1320
1321 Entry.Ty = IntPtrTy;
1322 Entry.Node = Trmp; Args.push_back(Entry);
1323
1324 // TrampSize == (isPPC64 ? 48 : 40);
1325 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001327 Args.push_back(Entry);
1328
1329 Entry.Node = FPtr; Args.push_back(Entry);
1330 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001331
Bill Wendling77959322008-09-17 00:30:57 +00001332 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1333 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001334 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001335 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001337 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001338 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001339
1340 SDValue Ops[] =
1341 { CallResult.first, CallResult.second };
1342
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001343 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001344}
1345
Dan Gohman475871a2008-07-27 21:46:04 +00001346SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001347 int VarArgsFrameIndex,
1348 int VarArgsStackOffset,
1349 unsigned VarArgsNumGPR,
1350 unsigned VarArgsNumFPR,
1351 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001352 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001353
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001354 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001355 // vastart just stores the address of the VarArgsFrameIndex slot into the
1356 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001357 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001358 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001359 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene534502d12010-02-15 16:56:53 +00001360 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1361 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001362 }
1363
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001364 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001365 // We suppose the given va_list is already allocated.
1366 //
1367 // typedef struct {
1368 // char gpr; /* index into the array of 8 GPRs
1369 // * stored in the register save area
1370 // * gpr=0 corresponds to r3,
1371 // * gpr=1 to r4, etc.
1372 // */
1373 // char fpr; /* index into the array of 8 FPRs
1374 // * stored in the register save area
1375 // * fpr=0 corresponds to f1,
1376 // * fpr=1 to f2, etc.
1377 // */
1378 // char *overflow_arg_area;
1379 // /* location on stack that holds
1380 // * the next overflow argument
1381 // */
1382 // char *reg_save_area;
1383 // /* where r3:r10 and f1:f8 (if saved)
1384 // * are stored
1385 // */
1386 // } va_list[1];
1387
1388
Owen Anderson825b72b2009-08-11 20:47:22 +00001389 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i32);
1390 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001391
Nicolas Geoffray01119992007-04-03 13:59:52 +00001392
Owen Andersone50ed302009-08-10 22:56:29 +00001393 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001394
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1396 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001397
Duncan Sands83ec4b62008-06-06 12:08:01 +00001398 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001399 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001400
Duncan Sands83ec4b62008-06-06 12:08:01 +00001401 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001402 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001403
1404 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001405 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Dan Gohman69de1932008-02-06 22:27:42 +00001407 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001408
Nicolas Geoffray01119992007-04-03 13:59:52 +00001409 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001410 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
David Greene534502d12010-02-15 16:56:53 +00001411 Op.getOperand(1), SV, 0, MVT::i8,
1412 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001413 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001414 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001415 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001416
Nicolas Geoffray01119992007-04-03 13:59:52 +00001417 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001418 SDValue secondStore =
David Greene534502d12010-02-15 16:56:53 +00001419 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset, MVT::i8,
1420 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001421 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001422 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001423
Nicolas Geoffray01119992007-04-03 13:59:52 +00001424 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001425 SDValue thirdStore =
David Greene534502d12010-02-15 16:56:53 +00001426 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset,
1427 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001428 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001429 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001430
1431 // Store third word : arguments given in registers
David Greene534502d12010-02-15 16:56:53 +00001432 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset,
1433 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001434
Chris Lattner1a635d62006-04-14 06:01:58 +00001435}
1436
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001437#include "PPCGenCallingConv.inc"
1438
Owen Andersone50ed302009-08-10 22:56:29 +00001439static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001440 CCValAssign::LocInfo &LocInfo,
1441 ISD::ArgFlagsTy &ArgFlags,
1442 CCState &State) {
1443 return true;
1444}
1445
Owen Andersone50ed302009-08-10 22:56:29 +00001446static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
1447 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001448 CCValAssign::LocInfo &LocInfo,
1449 ISD::ArgFlagsTy &ArgFlags,
1450 CCState &State) {
1451 static const unsigned ArgRegs[] = {
1452 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1453 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1454 };
1455 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1456
1457 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1458
1459 // Skip one register if the first unallocated register has an even register
1460 // number and there are still argument registers available which have not been
1461 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1462 // need to skip a register if RegNum is odd.
1463 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1464 State.AllocateReg(ArgRegs[RegNum]);
1465 }
1466
1467 // Always return false here, as this function only makes sure that the first
1468 // unallocated register has an odd register number and does not actually
1469 // allocate a register for the current argument.
1470 return false;
1471}
1472
Owen Andersone50ed302009-08-10 22:56:29 +00001473static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
1474 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001475 CCValAssign::LocInfo &LocInfo,
1476 ISD::ArgFlagsTy &ArgFlags,
1477 CCState &State) {
1478 static const unsigned ArgRegs[] = {
1479 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1480 PPC::F8
1481 };
1482
1483 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1484
1485 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1486
1487 // If there is only one Floating-point register left we need to put both f64
1488 // values of a split ppc_fp128 value on the stack.
1489 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1490 State.AllocateReg(ArgRegs[RegNum]);
1491 }
1492
1493 // Always return false here, as this function only makes sure that the two f64
1494 // values a ppc_fp128 value is split into are both passed in registers or both
1495 // passed on the stack and does not actually allocate a register for the
1496 // current argument.
1497 return false;
1498}
1499
Chris Lattner9f0bc652007-02-25 05:34:32 +00001500/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001501/// on Darwin.
1502static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001503 static const unsigned FPR[] = {
1504 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001505 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001506 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001507
Chris Lattner9f0bc652007-02-25 05:34:32 +00001508 return FPR;
1509}
1510
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001511/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1512/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001513static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001514 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001515 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001516 if (Flags.isByVal())
1517 ArgSize = Flags.getByValSize();
1518 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1519
1520 return ArgSize;
1521}
1522
Dan Gohman475871a2008-07-27 21:46:04 +00001523SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001524PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001525 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001526 const SmallVectorImpl<ISD::InputArg>
1527 &Ins,
1528 DebugLoc dl, SelectionDAG &DAG,
1529 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001530 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001531 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1532 dl, DAG, InVals);
1533 } else {
1534 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1535 dl, DAG, InVals);
1536 }
1537}
1538
1539SDValue
1540PPCTargetLowering::LowerFormalArguments_SVR4(
1541 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001542 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001543 const SmallVectorImpl<ISD::InputArg>
1544 &Ins,
1545 DebugLoc dl, SelectionDAG &DAG,
1546 SmallVectorImpl<SDValue> &InVals) {
1547
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001548 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001549 // +-----------------------------------+
1550 // +--> | Back chain |
1551 // | +-----------------------------------+
1552 // | | Floating-point register save area |
1553 // | +-----------------------------------+
1554 // | | General register save area |
1555 // | +-----------------------------------+
1556 // | | CR save word |
1557 // | +-----------------------------------+
1558 // | | VRSAVE save word |
1559 // | +-----------------------------------+
1560 // | | Alignment padding |
1561 // | +-----------------------------------+
1562 // | | Vector register save area |
1563 // | +-----------------------------------+
1564 // | | Local variable space |
1565 // | +-----------------------------------+
1566 // | | Parameter list area |
1567 // | +-----------------------------------+
1568 // | | LR save word |
1569 // | +-----------------------------------+
1570 // SP--> +--- | Back chain |
1571 // +-----------------------------------+
1572 //
1573 // Specifications:
1574 // System V Application Binary Interface PowerPC Processor Supplement
1575 // AltiVec Technology Programming Interface Manual
1576
1577 MachineFunction &MF = DAG.getMachineFunction();
1578 MachineFrameInfo *MFI = MF.getFrameInfo();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001579
Owen Andersone50ed302009-08-10 22:56:29 +00001580 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001581 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001582 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001583 unsigned PtrByteSize = 4;
1584
1585 // Assign locations to all of the incoming arguments.
1586 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001587 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1588 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001589
1590 // Reserve space for the linkage area on the stack.
1591 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1592
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001594
1595 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1596 CCValAssign &VA = ArgLocs[i];
1597
1598 // Arguments stored in registers.
1599 if (VA.isRegLoc()) {
1600 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001601 EVT ValVT = VA.getValVT();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001602
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001604 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001607 RC = PPC::GPRCRegisterClass;
1608 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001610 RC = PPC::F4RCRegisterClass;
1611 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001613 RC = PPC::F8RCRegisterClass;
1614 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001615 case MVT::v16i8:
1616 case MVT::v8i16:
1617 case MVT::v4i32:
1618 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001619 RC = PPC::VRRCRegisterClass;
1620 break;
1621 }
1622
1623 // Transform the arguments stored in physical registers into virtual ones.
1624 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001626
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001628 } else {
1629 // Argument stored in memory.
1630 assert(VA.isMemLoc());
1631
1632 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1633 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
David Greene3f2bf852009-11-12 20:49:22 +00001634 isImmutable, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001635
1636 // Create load nodes to retrieve arguments from the stack.
1637 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene534502d12010-02-15 16:56:53 +00001638 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0,
1639 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001640 }
1641 }
1642
1643 // Assign locations to all of the incoming aggregate by value arguments.
1644 // Aggregates passed by value are stored in the local variable space of the
1645 // caller's stack frame, right above the parameter list area.
1646 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001648 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001649
1650 // Reserve stack space for the allocations in CCInfo.
1651 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1652
Dan Gohman98ca4f22009-08-05 01:29:28 +00001653 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001654
1655 // Area that is at least reserved in the caller of this function.
1656 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1657
1658 // Set the size that is at least reserved in caller of this function. Tail
1659 // call optimized function's reserved stack space needs to be aligned so that
1660 // taking the difference between two stack areas will result in an aligned
1661 // stack.
1662 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1663
1664 MinReservedArea =
1665 std::max(MinReservedArea,
1666 PPCFrameInfo::getMinCallFrameSize(false, false));
1667
1668 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1669 getStackAlignment();
1670 unsigned AlignMask = TargetAlign-1;
1671 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1672
1673 FI->setMinReservedArea(MinReservedArea);
1674
1675 SmallVector<SDValue, 8> MemOps;
1676
1677 // If the function takes variable number of arguments, make a frame index for
1678 // the start of the first vararg value... for expansion of llvm.va_start.
1679 if (isVarArg) {
1680 static const unsigned GPArgRegs[] = {
1681 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1682 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1683 };
1684 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1685
1686 static const unsigned FPArgRegs[] = {
1687 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1688 PPC::F8
1689 };
1690 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1691
1692 VarArgsNumGPR = CCInfo.getFirstUnallocated(GPArgRegs, NumGPArgRegs);
1693 VarArgsNumFPR = CCInfo.getFirstUnallocated(FPArgRegs, NumFPArgRegs);
1694
1695 // Make room for NumGPArgRegs and NumFPArgRegs.
1696 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698
1699 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001700 CCInfo.getNextStackOffset(),
1701 true, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001702
David Greene3f2bf852009-11-12 20:49:22 +00001703 VarArgsFrameIndex = MFI->CreateStackObject(Depth, 8, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001704 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1705
1706 // The fixed integer arguments of a variadic function are
1707 // stored to the VarArgsFrameIndex on the stack.
1708 unsigned GPRIndex = 0;
1709 for (; GPRIndex != VarArgsNumGPR; ++GPRIndex) {
1710 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
David Greene534502d12010-02-15 16:56:53 +00001711 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0,
1712 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001713 MemOps.push_back(Store);
1714 // Increment the address by four for the next argument to store
1715 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1716 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1717 }
1718
1719 // If this function is vararg, store any remaining integer argument regs
1720 // to their spots on the stack so that they may be loaded by deferencing the
1721 // result of va_next.
1722 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1723 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1724
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
David Greene534502d12010-02-15 16:56:53 +00001726 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
1727 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728 MemOps.push_back(Store);
1729 // Increment the address by four for the next argument to store
1730 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1731 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1732 }
1733
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001734 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1735 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001736
1737 // The double arguments are stored to the VarArgsFrameIndex
1738 // on the stack.
1739 unsigned FPRIndex = 0;
1740 for (FPRIndex = 0; FPRIndex != VarArgsNumFPR; ++FPRIndex) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001741 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
David Greene534502d12010-02-15 16:56:53 +00001742 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0,
1743 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001744 MemOps.push_back(Store);
1745 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001747 PtrVT);
1748 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1749 }
1750
1751 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1752 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1753
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
David Greene534502d12010-02-15 16:56:53 +00001755 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
1756 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757 MemOps.push_back(Store);
1758 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001760 PtrVT);
1761 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1762 }
1763 }
1764
1765 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001766 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001768
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001770}
1771
1772SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773PPCTargetLowering::LowerFormalArguments_Darwin(
1774 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001775 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776 const SmallVectorImpl<ISD::InputArg>
1777 &Ins,
1778 DebugLoc dl, SelectionDAG &DAG,
1779 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001780 // TODO: add description of PPC stack frame format, or at least some docs.
1781 //
1782 MachineFunction &MF = DAG.getMachineFunction();
1783 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001784
Owen Andersone50ed302009-08-10 22:56:29 +00001785 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001787 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001788 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001789 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001790
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001791 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001792 // Area that is at least reserved in caller of this function.
1793 unsigned MinReservedArea = ArgOffset;
1794
Chris Lattnerc91a4752006-06-26 22:48:35 +00001795 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001796 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1797 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1798 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001799 static const unsigned GPR_64[] = { // 64-bit registers.
1800 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1801 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1802 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001804 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001806 static const unsigned VR[] = {
1807 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1808 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1809 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001810
Owen Anderson718cb662007-09-07 04:06:50 +00001811 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001812 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001813 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001814
1815 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001816
Chris Lattnerc91a4752006-06-26 22:48:35 +00001817 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001818
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001819 // In 32-bit non-varargs functions, the stack space for vectors is after the
1820 // stack space for non-vectors. We do not use this space unless we have
1821 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001822 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001823 // that out...for the pathological case, compute VecArgOffset as the
1824 // start of the vector parameter area. Computing VecArgOffset is the
1825 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001826 unsigned VecArgOffset = ArgOffset;
1827 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001829 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001830 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001831 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001833
Duncan Sands276dcbd2008-03-21 09:14:45 +00001834 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001835 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001836 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001837 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001838 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1839 VecArgOffset += ArgSize;
1840 continue;
1841 }
1842
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001844 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 case MVT::i32:
1846 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001847 VecArgOffset += isPPC64 ? 8 : 4;
1848 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 case MVT::i64: // PPC64
1850 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001851 VecArgOffset += 8;
1852 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 case MVT::v4f32:
1854 case MVT::v4i32:
1855 case MVT::v8i16:
1856 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001857 // Nothing to do, we're only looking at Nonvector args here.
1858 break;
1859 }
1860 }
1861 }
1862 // We've found where the vector parameter area in memory is. Skip the
1863 // first 12 parameters; these don't use that memory.
1864 VecArgOffset = ((VecArgOffset+15)/16)*16;
1865 VecArgOffset += 12*16;
1866
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001867 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001868 // entry to a function on PPC, the arguments start after the linkage area,
1869 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001870
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001872 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001874 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001875 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001876 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001877 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001878 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001880
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001881 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001882
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001883 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1885 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001886 if (isVarArg || isPPC64) {
1887 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001889 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001890 PtrByteSize);
1891 } else nAltivecParamsAtEnd++;
1892 } else
1893 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001895 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001896 PtrByteSize);
1897
Dale Johannesen8419dd62008-03-07 20:27:40 +00001898 // FIXME the codegen can be much improved in some cases.
1899 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001900 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001901 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001902 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001903 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001904 // Objects of size 1 and 2 are right justified, everything else is
1905 // left justified. This means the memory address is adjusted forwards.
1906 if (ObjSize==1 || ObjSize==2) {
1907 CurArgOffset = CurArgOffset + (4 - ObjSize);
1908 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001909 // The value of the object is its address.
David Greene3f2bf852009-11-12 20:49:22 +00001910 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001911 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001912 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001913 if (ObjSize==1 || ObjSize==2) {
1914 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001915 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001917 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
David Greene534502d12010-02-15 16:56:53 +00001918 NULL, 0,
1919 ObjSize==1 ? MVT::i8 : MVT::i16,
1920 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001921 MemOps.push_back(Store);
1922 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001923 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001924
1925 ArgOffset += PtrByteSize;
1926
Dale Johannesen7f96f392008-03-08 01:41:42 +00001927 continue;
1928 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001929 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1930 // Store whatever pieces of the object are in registers
1931 // to memory. ArgVal will be address of the beginning of
1932 // the object.
1933 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001934 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
David Greene3f2bf852009-11-12 20:49:22 +00001935 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001936 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001937 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
David Greene534502d12010-02-15 16:56:53 +00001938 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
1939 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001940 MemOps.push_back(Store);
1941 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001942 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001943 } else {
1944 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1945 break;
1946 }
1947 }
1948 continue;
1949 }
1950
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001952 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001954 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001955 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001956 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001958 ++GPR_idx;
1959 } else {
1960 needsLoad = true;
1961 ArgSize = PtrByteSize;
1962 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001963 // All int arguments reserve stack space in the Darwin ABI.
1964 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001965 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001966 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001967 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001969 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001970 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001972
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001974 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001976 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001978 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001979 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001981 DAG.getValueType(ObjectVT));
1982
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001984 }
1985
Chris Lattnerc91a4752006-06-26 22:48:35 +00001986 ++GPR_idx;
1987 } else {
1988 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001989 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001990 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001991 // All int arguments reserve stack space in the Darwin ABI.
1992 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001993 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001994
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 case MVT::f32:
1996 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001997 // Every 4 bytes of argument space consumes one of the GPRs available for
1998 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001999 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002000 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002001 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002002 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002003 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002004 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002005 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002006
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002008 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002009 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002010 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2011
Dan Gohman98ca4f22009-08-05 01:29:28 +00002012 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002013 ++FPR_idx;
2014 } else {
2015 needsLoad = true;
2016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002017
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002018 // All FP arguments reserve stack space in the Darwin ABI.
2019 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002020 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 case MVT::v4f32:
2022 case MVT::v4i32:
2023 case MVT::v8i16:
2024 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002025 // Note that vector arguments in registers don't reserve stack space,
2026 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002027 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002028 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002030 if (isVarArg) {
2031 while ((ArgOffset % 16) != 0) {
2032 ArgOffset += PtrByteSize;
2033 if (GPR_idx != Num_GPR_Regs)
2034 GPR_idx++;
2035 }
2036 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002037 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002038 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002039 ++VR_idx;
2040 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002041 if (!isVarArg && !isPPC64) {
2042 // Vectors go after all the nonvectors.
2043 CurArgOffset = VecArgOffset;
2044 VecArgOffset += 16;
2045 } else {
2046 // Vectors are aligned.
2047 ArgOffset = ((ArgOffset+15)/16)*16;
2048 CurArgOffset = ArgOffset;
2049 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002050 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002051 needsLoad = true;
2052 }
2053 break;
2054 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002055
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002056 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002057 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002058 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002059 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002060 CurArgOffset + (ArgSize - ObjSize),
David Greene3f2bf852009-11-12 20:49:22 +00002061 isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene534502d12010-02-15 16:56:53 +00002063 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0,
2064 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002066
Dan Gohman98ca4f22009-08-05 01:29:28 +00002067 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002068 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002069
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002070 // Set the size that is at least reserved in caller of this function. Tail
2071 // call optimized function's reserved stack space needs to be aligned so that
2072 // taking the difference between two stack areas will result in an aligned
2073 // stack.
2074 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2075 // Add the Altivec parameters at the end, if needed.
2076 if (nAltivecParamsAtEnd) {
2077 MinReservedArea = ((MinReservedArea+15)/16)*16;
2078 MinReservedArea += 16*nAltivecParamsAtEnd;
2079 }
2080 MinReservedArea =
2081 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002082 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002083 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2084 getStackAlignment();
2085 unsigned AlignMask = TargetAlign-1;
2086 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2087 FI->setMinReservedArea(MinReservedArea);
2088
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002089 // If the function takes variable number of arguments, make a frame index for
2090 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002091 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002092 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002093
Duncan Sands83ec4b62008-06-06 12:08:01 +00002094 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00002095 Depth, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00002096 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002097
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002098 // If this function is vararg, store any remaining integer argument regs
2099 // to their spots on the stack so that they may be loaded by deferencing the
2100 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002101 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002102 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002103
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002104 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002105 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002106 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002107 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002108
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
David Greene534502d12010-02-15 16:56:53 +00002110 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
2111 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002112 MemOps.push_back(Store);
2113 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002114 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002115 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002116 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002117 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002118
Dale Johannesen8419dd62008-03-07 20:27:40 +00002119 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002124}
2125
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002126/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002127/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002128static unsigned
2129CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2130 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002131 bool isVarArg,
2132 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 const SmallVectorImpl<ISD::OutputArg>
2134 &Outs,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002135 unsigned &nAltivecParamsAtEnd) {
2136 // Count how many bytes are to be pushed on the stack, including the linkage
2137 // area, and parameter passing area. We start with 24/48 bytes, which is
2138 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002139 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002141 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2142
2143 // Add up all the space actually used.
2144 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2145 // they all go in registers, but we must reserve stack space for them for
2146 // possible use by the caller. In varargs or 64-bit calls, parameters are
2147 // assigned stack space in order, with padding so Altivec parameters are
2148 // 16-byte aligned.
2149 nAltivecParamsAtEnd = 0;
2150 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 SDValue Arg = Outs[i].Val;
2152 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Owen Andersone50ed302009-08-10 22:56:29 +00002153 EVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002154 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2156 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002157 if (!isVarArg && !isPPC64) {
2158 // Non-varargs Altivec parameters go after all the non-Altivec
2159 // parameters; handle those later so we know how much padding we need.
2160 nAltivecParamsAtEnd++;
2161 continue;
2162 }
2163 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2164 NumBytes = ((NumBytes+15)/16)*16;
2165 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002167 }
2168
2169 // Allow for Altivec parameters at the end, if needed.
2170 if (nAltivecParamsAtEnd) {
2171 NumBytes = ((NumBytes+15)/16)*16;
2172 NumBytes += 16*nAltivecParamsAtEnd;
2173 }
2174
2175 // The prolog code of the callee may store up to 8 GPR argument registers to
2176 // the stack, allowing va_start to index over them in memory if its varargs.
2177 // Because we cannot tell if this is needed on the caller side, we have to
2178 // conservatively assume that it is needed. As such, make sure we have at
2179 // least enough stack space for the caller to store the 8 GPRs.
2180 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002181 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002182
2183 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002184 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002185 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2186 getStackAlignment();
2187 unsigned AlignMask = TargetAlign-1;
2188 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2189 }
2190
2191 return NumBytes;
2192}
2193
2194/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2195/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002196static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002197 unsigned ParamSize) {
2198
Dale Johannesenb60d5192009-11-24 01:09:07 +00002199 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002200
2201 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2202 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2203 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2204 // Remember only if the new adjustement is bigger.
2205 if (SPDiff < FI->getTailCallSPDelta())
2206 FI->setTailCallSPDelta(SPDiff);
2207
2208 return SPDiff;
2209}
2210
Dan Gohman98ca4f22009-08-05 01:29:28 +00002211/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2212/// for tail call optimization. Targets which want to do tail call
2213/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002214bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002215PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002216 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217 bool isVarArg,
2218 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002219 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002220 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002221 return false;
2222
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002223 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002224 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002225 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002226
Dan Gohman98ca4f22009-08-05 01:29:28 +00002227 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002228 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002229 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2230 // Functions containing by val parameters are not supported.
2231 for (unsigned i = 0; i != Ins.size(); i++) {
2232 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2233 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002234 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002235
2236 // Non PIC/GOT tail calls are supported.
2237 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2238 return true;
2239
2240 // At the moment we can only do local tail calls (in same module, hidden
2241 // or protected) if we are generating PIC.
2242 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2243 return G->getGlobal()->hasHiddenVisibility()
2244 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002245 }
2246
2247 return false;
2248}
2249
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002250/// isCallCompatibleAddress - Return the immediate to use if the specified
2251/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002252static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002253 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2254 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002255
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002256 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002257 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2258 (Addr << 6 >> 6) != Addr)
2259 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002260
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002261 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002262 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002263}
2264
Dan Gohman844731a2008-05-13 00:00:25 +00002265namespace {
2266
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002267struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002268 SDValue Arg;
2269 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002270 int FrameIdx;
2271
2272 TailCallArgumentInfo() : FrameIdx(0) {}
2273};
2274
Dan Gohman844731a2008-05-13 00:00:25 +00002275}
2276
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002277/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2278static void
2279StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002280 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002281 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002282 SmallVector<SDValue, 8> &MemOpChains,
2283 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002284 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002285 SDValue Arg = TailCallArgs[i].Arg;
2286 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002287 int FI = TailCallArgs[i].FrameIdx;
2288 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002289 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002290 PseudoSourceValue::getFixedStack(FI),
David Greene534502d12010-02-15 16:56:53 +00002291 0, false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002292 }
2293}
2294
2295/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2296/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002297static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002298 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002299 SDValue Chain,
2300 SDValue OldRetAddr,
2301 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002302 int SPDiff,
2303 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002304 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002305 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002306 if (SPDiff) {
2307 // Calculate the new stack slot for the return address.
2308 int SlotSize = isPPC64 ? 8 : 4;
2309 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002310 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
David Greene3f2bf852009-11-12 20:49:22 +00002312 NewRetAddrLoc,
2313 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002315 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002316 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
David Greene534502d12010-02-15 16:56:53 +00002317 PseudoSourceValue::getFixedStack(NewRetAddr), 0,
2318 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002319
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002320 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2321 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002322 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002323 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002324 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002325 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
2326 true, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002327 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2328 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
David Greene534502d12010-02-15 16:56:53 +00002329 PseudoSourceValue::getFixedStack(NewFPIdx), 0,
2330 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002331 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002332 }
2333 return Chain;
2334}
2335
2336/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2337/// the position of the argument.
2338static void
2339CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002340 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002341 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2342 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002343 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002344 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002345 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002346 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 TailCallArgumentInfo Info;
2348 Info.Arg = Arg;
2349 Info.FrameIdxOp = FIN;
2350 Info.FrameIdx = FI;
2351 TailCallArguments.push_back(Info);
2352}
2353
2354/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2355/// stack slot. Returns the chain as result and the loaded frame pointers in
2356/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002357SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002358 int SPDiff,
2359 SDValue Chain,
2360 SDValue &LROpOut,
2361 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002362 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002363 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002364 if (SPDiff) {
2365 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 LROpOut = getReturnAddrFrameIndex(DAG);
David Greene534502d12010-02-15 16:56:53 +00002368 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0,
2369 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002370 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002371
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002372 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2373 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002374 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002375 FPOpOut = getFramePointerFrameIndex(DAG);
David Greene534502d12010-02-15 16:56:53 +00002376 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0,
2377 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002378 Chain = SDValue(FPOpOut.getNode(), 1);
2379 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002380 }
2381 return Chain;
2382}
2383
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002384/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002385/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002386/// specified by the specific parameter attribute. The copy will be passed as
2387/// a byval function parameter.
2388/// Sometimes what we are copying is the end of a larger object, the part that
2389/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002390static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002391CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002392 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002393 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002395 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2396 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002397}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002398
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002399/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2400/// tail calls.
2401static void
Dan Gohman475871a2008-07-27 21:46:04 +00002402LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2403 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002404 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002405 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002406 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2407 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002408 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002409 if (!isTailCall) {
2410 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002411 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002412 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002413 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002416 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002417 DAG.getConstant(ArgOffset, PtrVT));
2418 }
David Greene534502d12010-02-15 16:56:53 +00002419 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
2420 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002421 // Calculate and remember argument location.
2422 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2423 TailCallArguments);
2424}
2425
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002426static
2427void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2428 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2429 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2430 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2431 MachineFunction &MF = DAG.getMachineFunction();
2432
2433 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2434 // might overwrite each other in case of tail call optimization.
2435 SmallVector<SDValue, 8> MemOpChains2;
2436 // Do not flag preceeding copytoreg stuff together with the following stuff.
2437 InFlag = SDValue();
2438 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2439 MemOpChains2, dl);
2440 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002442 &MemOpChains2[0], MemOpChains2.size());
2443
2444 // Store the return address to the appropriate stack slot.
2445 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2446 isPPC64, isDarwinABI, dl);
2447
2448 // Emit callseq_end just before tailcall node.
2449 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2450 DAG.getIntPtrConstant(0, true), InFlag);
2451 InFlag = Chain.getValue(1);
2452}
2453
2454static
2455unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2456 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2457 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002458 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002459 bool isPPC64, bool isSVR4ABI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002460 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 NodeTys.push_back(MVT::Other); // Returns a chain
2462 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002463
2464 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2465
2466 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2467 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2468 // node so that legalize doesn't hack it.
2469 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2470 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2471 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2472 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2473 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2474 // If this is an absolute destination address, use the munged value.
2475 Callee = SDValue(Dest, 0);
2476 else {
2477 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2478 // to do the call, we can't use PPCISD::CALL.
2479 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002480
2481 if (isSVR4ABI && isPPC64) {
2482 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2483 // entry point, but to the function descriptor (the function entry point
2484 // address is part of the function descriptor though).
2485 // The function descriptor is a three doubleword structure with the
2486 // following fields: function entry point, TOC base address and
2487 // environment pointer.
2488 // Thus for a call through a function pointer, the following actions need
2489 // to be performed:
2490 // 1. Save the TOC of the caller in the TOC save area of its stack
2491 // frame (this is done in LowerCall_Darwin()).
2492 // 2. Load the address of the function entry point from the function
2493 // descriptor.
2494 // 3. Load the TOC of the callee from the function descriptor into r2.
2495 // 4. Load the environment pointer from the function descriptor into
2496 // r11.
2497 // 5. Branch to the function entry point address.
2498 // 6. On return of the callee, the TOC of the caller needs to be
2499 // restored (this is done in FinishCall()).
2500 //
2501 // All those operations are flagged together to ensure that no other
2502 // operations can be scheduled in between. E.g. without flagging the
2503 // operations together, a TOC access in the caller could be scheduled
2504 // between the load of the callee TOC and the branch to the callee, which
2505 // results in the TOC access going through the TOC of the callee instead
2506 // of going through the TOC of the caller, which leads to incorrect code.
2507
2508 // Load the address of the function entry point from the function
2509 // descriptor.
2510 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Flag);
2511 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2512 InFlag.getNode() ? 3 : 2);
2513 Chain = LoadFuncPtr.getValue(1);
2514 InFlag = LoadFuncPtr.getValue(2);
2515
2516 // Load environment pointer into r11.
2517 // Offset of the environment pointer within the function descriptor.
2518 SDValue PtrOff = DAG.getIntPtrConstant(16);
2519
2520 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2521 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2522 InFlag);
2523 Chain = LoadEnvPtr.getValue(1);
2524 InFlag = LoadEnvPtr.getValue(2);
2525
2526 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2527 InFlag);
2528 Chain = EnvVal.getValue(0);
2529 InFlag = EnvVal.getValue(1);
2530
2531 // Load TOC of the callee into r2. We are using a target-specific load
2532 // with r2 hard coded, because the result of a target-independent load
2533 // would never go directly into r2, since r2 is a reserved register (which
2534 // prevents the register allocator from allocating it), resulting in an
2535 // additional register being allocated and an unnecessary move instruction
2536 // being generated.
2537 VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2538 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2539 Callee, InFlag);
2540 Chain = LoadTOCPtr.getValue(0);
2541 InFlag = LoadTOCPtr.getValue(1);
2542
2543 MTCTROps[0] = Chain;
2544 MTCTROps[1] = LoadFuncPtr;
2545 MTCTROps[2] = InFlag;
2546 }
2547
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002548 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2549 2 + (InFlag.getNode() != 0));
2550 InFlag = Chain.getValue(1);
2551
2552 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 NodeTys.push_back(MVT::Other);
2554 NodeTys.push_back(MVT::Flag);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002555 Ops.push_back(Chain);
2556 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2557 Callee.setNode(0);
2558 // Add CTR register as callee so a bctr can be emitted later.
2559 if (isTailCall)
2560 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2561 }
2562
2563 // If this is a direct call, pass the chain and the callee.
2564 if (Callee.getNode()) {
2565 Ops.push_back(Chain);
2566 Ops.push_back(Callee);
2567 }
2568 // If this is a tail call add stack pointer delta.
2569 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002571
2572 // Add argument registers to the end of the list so that they are known live
2573 // into the call.
2574 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2575 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2576 RegsToPass[i].second.getValueType()));
2577
2578 return CallOpc;
2579}
2580
Dan Gohman98ca4f22009-08-05 01:29:28 +00002581SDValue
2582PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002583 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002584 const SmallVectorImpl<ISD::InputArg> &Ins,
2585 DebugLoc dl, SelectionDAG &DAG,
2586 SmallVectorImpl<SDValue> &InVals) {
2587
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002588 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2590 RVLocs, *DAG.getContext());
2591 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002592
2593 // Copy all of the result registers out of their specified physreg.
2594 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2595 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002596 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002597 assert(VA.isRegLoc() && "Can only return in registers!");
2598 Chain = DAG.getCopyFromReg(Chain, dl,
2599 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002600 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002601 InFlag = Chain.getValue(2);
2602 }
2603
Dan Gohman98ca4f22009-08-05 01:29:28 +00002604 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002605}
2606
Dan Gohman98ca4f22009-08-05 01:29:28 +00002607SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002608PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2609 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002610 SelectionDAG &DAG,
2611 SmallVector<std::pair<unsigned, SDValue>, 8>
2612 &RegsToPass,
2613 SDValue InFlag, SDValue Chain,
2614 SDValue &Callee,
2615 int SPDiff, unsigned NumBytes,
2616 const SmallVectorImpl<ISD::InputArg> &Ins,
2617 SmallVectorImpl<SDValue> &InVals) {
Owen Andersone50ed302009-08-10 22:56:29 +00002618 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002619 SmallVector<SDValue, 8> Ops;
2620 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2621 isTailCall, RegsToPass, Ops, NodeTys,
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002622 PPCSubTarget.isPPC64(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623 PPCSubTarget.isSVR4ABI());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002624
2625 // When performing tail call optimization the callee pops its arguments off
2626 // the stack. Account for this here so these bytes can be pushed back on in
2627 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2628 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002629 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002630
2631 if (InFlag.getNode())
2632 Ops.push_back(InFlag);
2633
2634 // Emit tail call.
2635 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002636 // If this is the first return lowered for this function, add the regs
2637 // to the liveout set for the function.
2638 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2639 SmallVector<CCValAssign, 16> RVLocs;
2640 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2641 *DAG.getContext());
2642 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2643 for (unsigned i = 0; i != RVLocs.size(); ++i)
2644 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2645 }
2646
2647 assert(((Callee.getOpcode() == ISD::Register &&
2648 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2649 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2650 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2651 isa<ConstantSDNode>(Callee)) &&
2652 "Expecting an global address, external symbol, absolute value or register");
2653
Owen Anderson825b72b2009-08-11 20:47:22 +00002654 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002655 }
2656
2657 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2658 InFlag = Chain.getValue(1);
2659
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002660 // Add a NOP immediately after the branch instruction when using the 64-bit
2661 // SVR4 ABI. At link time, if caller and callee are in a different module and
2662 // thus have a different TOC, the call will be replaced with a call to a stub
2663 // function which saves the current TOC, loads the TOC of the callee and
2664 // branches to the callee. The NOP will be replaced with a load instruction
2665 // which restores the TOC of the caller from the TOC save slot of the current
2666 // stack frame. If caller and callee belong to the same module (and have the
2667 // same TOC), the NOP will remain unchanged.
2668 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002669 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2670 if (CallOpc == PPCISD::BCTRL_SVR4) {
2671 // This is a call through a function pointer.
2672 // Restore the caller TOC from the save area into R2.
2673 // See PrepareCall() for more information about calls through function
2674 // pointers in the 64-bit SVR4 ABI.
2675 // We are using a target-specific load with r2 hard coded, because the
2676 // result of a target-independent load would never go directly into r2,
2677 // since r2 is a reserved register (which prevents the register allocator
2678 // from allocating it), resulting in an additional register being
2679 // allocated and an unnecessary move instruction being generated.
2680 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2681 InFlag = Chain.getValue(1);
2682 } else {
2683 // Otherwise insert NOP.
2684 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2685 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002686 }
2687
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002688 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2689 DAG.getIntPtrConstant(BytesCalleePops, true),
2690 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002692 InFlag = Chain.getValue(1);
2693
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2695 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002696}
2697
Dan Gohman98ca4f22009-08-05 01:29:28 +00002698SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002699PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002700 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002701 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002702 const SmallVectorImpl<ISD::OutputArg> &Outs,
2703 const SmallVectorImpl<ISD::InputArg> &Ins,
2704 DebugLoc dl, SelectionDAG &DAG,
2705 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002706 if (isTailCall)
2707 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2708 Ins, DAG);
2709
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002710 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
2712 isTailCall, Outs, Ins,
2713 dl, DAG, InVals);
2714 } else {
2715 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2716 isTailCall, Outs, Ins,
2717 dl, DAG, InVals);
2718 }
2719}
2720
2721SDValue
2722PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002723 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002724 bool isTailCall,
2725 const SmallVectorImpl<ISD::OutputArg> &Outs,
2726 const SmallVectorImpl<ISD::InputArg> &Ins,
2727 DebugLoc dl, SelectionDAG &DAG,
2728 SmallVectorImpl<SDValue> &InVals) {
2729 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002730 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731
Dan Gohman98ca4f22009-08-05 01:29:28 +00002732 assert((CallConv == CallingConv::C ||
2733 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002734
Owen Andersone50ed302009-08-10 22:56:29 +00002735 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002736 unsigned PtrByteSize = 4;
2737
2738 MachineFunction &MF = DAG.getMachineFunction();
2739
2740 // Mark this function as potentially containing a function that contains a
2741 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2742 // and restoring the callers stack pointer in this functions epilog. This is
2743 // done because by tail calling the called function might overwrite the value
2744 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002745 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002746 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2747
2748 // Count how many bytes are to be pushed on the stack, including the linkage
2749 // area, parameter list area and the part of the local variable space which
2750 // contains copies of aggregates which are passed by value.
2751
2752 // Assign locations to all of the outgoing arguments.
2753 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002754 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2755 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002756
2757 // Reserve space for the linkage area on the stack.
2758 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2759
2760 if (isVarArg) {
2761 // Handle fixed and variable vector arguments differently.
2762 // Fixed vector arguments go into registers as long as registers are
2763 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002764 unsigned NumArgs = Outs.size();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002765
2766 for (unsigned i = 0; i != NumArgs; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002767 EVT ArgVT = Outs[i].Val.getValueType();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002768 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002769 bool Result;
2770
Dan Gohman98ca4f22009-08-05 01:29:28 +00002771 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002772 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2773 CCInfo);
2774 } else {
2775 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2776 ArgFlags, CCInfo);
2777 }
2778
2779 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002780#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002781 errs() << "Call operand #" << i << " has unhandled type "
Owen Andersone50ed302009-08-10 22:56:29 +00002782 << ArgVT.getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002783#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002784 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002785 }
2786 }
2787 } else {
2788 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002789 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002790 }
2791
2792 // Assign locations to all of the outgoing aggregate by value arguments.
2793 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002794 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002795 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002796
2797 // Reserve stack space for the allocations in CCInfo.
2798 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2799
Dan Gohman98ca4f22009-08-05 01:29:28 +00002800 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002801
2802 // Size of the linkage area, parameter list area and the part of the local
2803 // space variable where copies of aggregates which are passed by value are
2804 // stored.
2805 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2806
2807 // Calculate by how many bytes the stack has to be adjusted in case of tail
2808 // call optimization.
2809 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2810
2811 // Adjust the stack pointer for the new arguments...
2812 // These operations are automatically eliminated by the prolog/epilog pass
2813 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2814 SDValue CallSeqStart = Chain;
2815
2816 // Load the return address and frame pointer so it can be moved somewhere else
2817 // later.
2818 SDValue LROp, FPOp;
2819 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2820 dl);
2821
2822 // Set up a copy of the stack pointer for use loading and storing any
2823 // arguments that may not fit in the registers available for argument
2824 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002825 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002826
2827 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2828 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2829 SmallVector<SDValue, 8> MemOpChains;
2830
2831 // Walk the register/memloc assignments, inserting copies/loads.
2832 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2833 i != e;
2834 ++i) {
2835 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002836 SDValue Arg = Outs[i].Val;
2837 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002838
2839 if (Flags.isByVal()) {
2840 // Argument is an aggregate which is passed by value, thus we need to
2841 // create a copy of it in the local variable space of the current stack
2842 // frame (which is the stack frame of the caller) and pass the address of
2843 // this copy to the callee.
2844 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2845 CCValAssign &ByValVA = ByValArgLocs[j++];
2846 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2847
2848 // Memory reserved in the local variable space of the callers stack frame.
2849 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2850
2851 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2852 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2853
2854 // Create a copy of the argument in the local area of the current
2855 // stack frame.
2856 SDValue MemcpyCall =
2857 CreateCopyOfByValArgument(Arg, PtrOff,
2858 CallSeqStart.getNode()->getOperand(0),
2859 Flags, DAG, dl);
2860
2861 // This must go outside the CALLSEQ_START..END.
2862 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2863 CallSeqStart.getNode()->getOperand(1));
2864 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2865 NewCallSeqStart.getNode());
2866 Chain = CallSeqStart = NewCallSeqStart;
2867
2868 // Pass the address of the aggregate copy on the stack either in a
2869 // physical register or in the parameter list area of the current stack
2870 // frame to the callee.
2871 Arg = PtrOff;
2872 }
2873
2874 if (VA.isRegLoc()) {
2875 // Put argument in a physical register.
2876 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2877 } else {
2878 // Put argument in the parameter list area of the current stack frame.
2879 assert(VA.isMemLoc());
2880 unsigned LocMemOffset = VA.getLocMemOffset();
2881
2882 if (!isTailCall) {
2883 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2884 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2885
2886 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene534502d12010-02-15 16:56:53 +00002887 PseudoSourceValue::getStack(), LocMemOffset,
2888 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002889 } else {
2890 // Calculate and remember argument location.
2891 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2892 TailCallArguments);
2893 }
2894 }
2895 }
2896
2897 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002898 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002899 &MemOpChains[0], MemOpChains.size());
2900
2901 // Build a sequence of copy-to-reg nodes chained together with token chain
2902 // and flag operands which copy the outgoing args into the appropriate regs.
2903 SDValue InFlag;
2904 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2905 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2906 RegsToPass[i].second, InFlag);
2907 InFlag = Chain.getValue(1);
2908 }
2909
2910 // Set CR6 to true if this is a vararg call.
2911 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002912 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002913 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2914 InFlag = Chain.getValue(1);
2915 }
2916
Tilmann Schellerffd02002009-07-03 06:45:56 +00002917 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002918 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2919 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002920 }
2921
Dan Gohman98ca4f22009-08-05 01:29:28 +00002922 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2923 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2924 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002925}
2926
Dan Gohman98ca4f22009-08-05 01:29:28 +00002927SDValue
2928PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002929 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002930 bool isTailCall,
2931 const SmallVectorImpl<ISD::OutputArg> &Outs,
2932 const SmallVectorImpl<ISD::InputArg> &Ins,
2933 DebugLoc dl, SelectionDAG &DAG,
2934 SmallVectorImpl<SDValue> &InVals) {
2935
2936 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002937
Owen Andersone50ed302009-08-10 22:56:29 +00002938 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002939 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002940 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002941
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002942 MachineFunction &MF = DAG.getMachineFunction();
2943
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002944 // Mark this function as potentially containing a function that contains a
2945 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2946 // and restoring the callers stack pointer in this functions epilog. This is
2947 // done because by tail calling the called function might overwrite the value
2948 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002949 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002950 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2951
2952 unsigned nAltivecParamsAtEnd = 0;
2953
Chris Lattnerabde4602006-05-16 22:56:08 +00002954 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002955 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002956 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002957 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002958 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
2959 Outs,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002960 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002961
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002962 // Calculate by how many bytes the stack has to be adjusted in case of tail
2963 // call optimization.
2964 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002965
Dan Gohman98ca4f22009-08-05 01:29:28 +00002966 // To protect arguments on the stack from being clobbered in a tail call,
2967 // force all the loads to happen before doing any other lowering.
2968 if (isTailCall)
2969 Chain = DAG.getStackArgumentTokenFactor(Chain);
2970
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002971 // Adjust the stack pointer for the new arguments...
2972 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002973 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002974 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002975
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002976 // Load the return address and frame pointer so it can be move somewhere else
2977 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002978 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002979 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2980 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002981
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002982 // Set up a copy of the stack pointer for use loading and storing any
2983 // arguments that may not fit in the registers available for argument
2984 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002985 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002986 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002987 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002988 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002990
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002991 // Figure out which arguments are going to go in registers, and which in
2992 // memory. Also, if this is a vararg function, floating point operations
2993 // must be stored to our stack, and loaded into integer regs as well, if
2994 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002995 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002996 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002997
Chris Lattnerc91a4752006-06-26 22:48:35 +00002998 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002999 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3000 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3001 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003002 static const unsigned GPR_64[] = { // 64-bit registers.
3003 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3004 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3005 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003006 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003007
Chris Lattner9a2a4972006-05-17 06:01:33 +00003008 static const unsigned VR[] = {
3009 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3010 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3011 };
Owen Anderson718cb662007-09-07 04:06:50 +00003012 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003013 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003014 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003015
Chris Lattnerc91a4752006-06-26 22:48:35 +00003016 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3017
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003018 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003019 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3020
Dan Gohman475871a2008-07-27 21:46:04 +00003021 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003022 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003023 SDValue Arg = Outs[i].Val;
3024 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003025
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003026 // PtrOff will be used to store the current argument to the stack if a
3027 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003028 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003029
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003030 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003031
Dale Johannesen39355f92009-02-04 02:34:38 +00003032 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003033
3034 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003035 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003036 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3037 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003038 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003039 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003040
Dale Johannesen8419dd62008-03-07 20:27:40 +00003041 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003042 if (Flags.isByVal()) {
3043 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003044 if (Size==1 || Size==2) {
3045 // Very small objects are passed right-justified.
3046 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003047 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003048 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003049 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
David Greene534502d12010-02-15 16:56:53 +00003050 NULL, 0, VT, false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003051 MemOpChains.push_back(Load.getValue(1));
3052 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003053
3054 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003055 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003056 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003057 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003058 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003059 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003060 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003061 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003062 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003063 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003064 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3065 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003066 Chain = CallSeqStart = NewCallSeqStart;
3067 ArgOffset += PtrByteSize;
3068 }
3069 continue;
3070 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003071 // Copy entire object into memory. There are cases where gcc-generated
3072 // code assumes it is there, even if it could be put entirely into
3073 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003074 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003075 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003076 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003077 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003078 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003079 CallSeqStart.getNode()->getOperand(1));
3080 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003081 Chain = CallSeqStart = NewCallSeqStart;
3082 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003083 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003084 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003085 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003086 if (GPR_idx != NumGPRs) {
David Greene534502d12010-02-15 16:56:53 +00003087 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0,
3088 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003089 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003090 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003091 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003092 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003093 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003094 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003095 }
3096 }
3097 continue;
3098 }
3099
Owen Anderson825b72b2009-08-11 20:47:22 +00003100 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003101 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003102 case MVT::i32:
3103 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003104 if (GPR_idx != NumGPRs) {
3105 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003106 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003107 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3108 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003109 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003110 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003111 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003112 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003113 case MVT::f32:
3114 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003115 if (FPR_idx != NumFPRs) {
3116 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3117
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003118 if (isVarArg) {
David Greene534502d12010-02-15 16:56:53 +00003119 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
3120 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003121 MemOpChains.push_back(Store);
3122
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003123 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003124 if (GPR_idx != NumGPRs) {
David Greene534502d12010-02-15 16:56:53 +00003125 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0,
3126 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003127 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003128 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003129 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003131 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003132 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
David Greene534502d12010-02-15 16:56:53 +00003133 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0,
3134 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003135 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003136 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003137 }
3138 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003139 // If we have any FPRs remaining, we may also have GPRs remaining.
3140 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3141 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003142 if (GPR_idx != NumGPRs)
3143 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003145 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3146 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003147 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003148 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003149 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3150 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003151 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003152 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003153 if (isPPC64)
3154 ArgOffset += 8;
3155 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003157 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 case MVT::v4f32:
3159 case MVT::v4i32:
3160 case MVT::v8i16:
3161 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003162 if (isVarArg) {
3163 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003164 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003165 // V registers; in fact gcc does this only for arguments that are
3166 // prototyped, not for those that match the ... We do it for all
3167 // arguments, seems to work.
3168 while (ArgOffset % 16 !=0) {
3169 ArgOffset += PtrByteSize;
3170 if (GPR_idx != NumGPRs)
3171 GPR_idx++;
3172 }
3173 // We could elide this store in the case where the object fits
3174 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003175 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003176 DAG.getConstant(ArgOffset, PtrVT));
David Greene534502d12010-02-15 16:56:53 +00003177 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
3178 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003179 MemOpChains.push_back(Store);
3180 if (VR_idx != NumVRs) {
David Greene534502d12010-02-15 16:56:53 +00003181 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0,
3182 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003183 MemOpChains.push_back(Load.getValue(1));
3184 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3185 }
3186 ArgOffset += 16;
3187 for (unsigned i=0; i<16; i+=PtrByteSize) {
3188 if (GPR_idx == NumGPRs)
3189 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003190 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003191 DAG.getConstant(i, PtrVT));
David Greene534502d12010-02-15 16:56:53 +00003192 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0,
3193 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003194 MemOpChains.push_back(Load.getValue(1));
3195 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3196 }
3197 break;
3198 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003199
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003200 // Non-varargs Altivec params generally go in registers, but have
3201 // stack space allocated at the end.
3202 if (VR_idx != NumVRs) {
3203 // Doesn't have GPR space allocated.
3204 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3205 } else if (nAltivecParamsAtEnd==0) {
3206 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003207 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3208 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003209 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003210 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003211 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003212 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003213 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003214 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003215 // If all Altivec parameters fit in registers, as they usually do,
3216 // they get stack space following the non-Altivec parameters. We
3217 // don't track this here because nobody below needs it.
3218 // If there are more Altivec parameters than fit in registers emit
3219 // the stores here.
3220 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3221 unsigned j = 0;
3222 // Offset is aligned; skip 1st 12 params which go in V registers.
3223 ArgOffset = ((ArgOffset+15)/16)*16;
3224 ArgOffset += 12*16;
3225 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003226 SDValue Arg = Outs[i].Val;
Owen Andersone50ed302009-08-10 22:56:29 +00003227 EVT ArgType = Arg.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3229 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003230 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003231 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003232 // We are emitting Altivec params in order.
3233 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3234 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003235 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003236 ArgOffset += 16;
3237 }
3238 }
3239 }
3240 }
3241
Chris Lattner9a2a4972006-05-17 06:01:33 +00003242 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003244 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003245
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003246 // Check if this is an indirect call (MTCTR/BCTRL).
3247 // See PrepareCall() for more information about calls through function
3248 // pointers in the 64-bit SVR4 ABI.
3249 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3250 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3251 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3252 !isBLACompatibleAddress(Callee, DAG)) {
3253 // Load r2 into a virtual register and store it to the TOC save area.
3254 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3255 // TOC save area offset.
3256 SDValue PtrOff = DAG.getIntPtrConstant(40);
3257 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
David Greene534502d12010-02-15 16:56:53 +00003258 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, NULL, 0,
3259 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003260 }
3261
Dale Johannesenf7b73042010-03-09 20:15:42 +00003262 // On Darwin, R12 must contain the address of an indirect callee. This does
3263 // not mean the MTCTR instruction must use R12; it's easier to model this as
3264 // an extra parameter, so do that.
3265 if (!isTailCall &&
3266 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3267 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3268 !isBLACompatibleAddress(Callee, DAG))
3269 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3270 PPC::R12), Callee));
3271
Chris Lattner9a2a4972006-05-17 06:01:33 +00003272 // Build a sequence of copy-to-reg nodes chained together with token chain
3273 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003274 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003275 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003276 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003277 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003278 InFlag = Chain.getValue(1);
3279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003280
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003281 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003282 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3283 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003284 }
3285
Dan Gohman98ca4f22009-08-05 01:29:28 +00003286 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3287 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3288 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003289}
3290
Dan Gohman98ca4f22009-08-05 01:29:28 +00003291SDValue
3292PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003293 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003294 const SmallVectorImpl<ISD::OutputArg> &Outs,
3295 DebugLoc dl, SelectionDAG &DAG) {
3296
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003297 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003298 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3299 RVLocs, *DAG.getContext());
3300 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003301
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003302 // If this is the first return lowered for this function, add the regs to the
3303 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003304 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003305 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003306 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003307 }
3308
Dan Gohman475871a2008-07-27 21:46:04 +00003309 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003310
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003311 // Copy the result values into the output registers.
3312 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3313 CCValAssign &VA = RVLocs[i];
3314 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003315 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003316 Outs[i].Val, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003317 Flag = Chain.getValue(1);
3318 }
3319
Gabor Greifba36cb52008-08-28 21:40:38 +00003320 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003322 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003323 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003324}
3325
Dan Gohman475871a2008-07-27 21:46:04 +00003326SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00003327 const PPCSubtarget &Subtarget) {
3328 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003329 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003330
Jim Laskeyefc7e522006-12-04 22:04:42 +00003331 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003332 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003333
3334 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003335 bool isPPC64 = Subtarget.isPPC64();
3336 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003337 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003338
3339 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003340 SDValue Chain = Op.getOperand(0);
3341 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003342
Jim Laskeyefc7e522006-12-04 22:04:42 +00003343 // Load the old link SP.
David Greene534502d12010-02-15 16:56:53 +00003344 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0,
3345 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003346
Jim Laskeyefc7e522006-12-04 22:04:42 +00003347 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003348 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003349
Jim Laskeyefc7e522006-12-04 22:04:42 +00003350 // Store the old link SP.
David Greene534502d12010-02-15 16:56:53 +00003351 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0,
3352 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003353}
3354
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003355
3356
Dan Gohman475871a2008-07-27 21:46:04 +00003357SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003358PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003359 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003360 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003361 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003362 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003363
3364 // Get current frame pointer save index. The users of this index will be
3365 // primarily DYNALLOC instructions.
3366 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3367 int RASI = FI->getReturnAddrSaveIndex();
3368
3369 // If the frame pointer save index hasn't been defined yet.
3370 if (!RASI) {
3371 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003372 int LROffset = PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003373 // Allocate the frame index for frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003374 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset,
David Greene3f2bf852009-11-12 20:49:22 +00003375 true, false);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003376 // Save the result.
3377 FI->setReturnAddrSaveIndex(RASI);
3378 }
3379 return DAG.getFrameIndex(RASI, PtrVT);
3380}
3381
Dan Gohman475871a2008-07-27 21:46:04 +00003382SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003383PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3384 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003385 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003386 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003387 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003388
3389 // Get current frame pointer save index. The users of this index will be
3390 // primarily DYNALLOC instructions.
3391 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3392 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003393
Jim Laskey2f616bf2006-11-16 22:43:37 +00003394 // If the frame pointer save index hasn't been defined yet.
3395 if (!FPSI) {
3396 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003397 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003398 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003399
Jim Laskey2f616bf2006-11-16 22:43:37 +00003400 // Allocate the frame index for frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003401 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset,
David Greene3f2bf852009-11-12 20:49:22 +00003402 true, false);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003403 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003404 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003405 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003406 return DAG.getFrameIndex(FPSI, PtrVT);
3407}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003408
Dan Gohman475871a2008-07-27 21:46:04 +00003409SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003410 SelectionDAG &DAG,
3411 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003412 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003413 SDValue Chain = Op.getOperand(0);
3414 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003415 DebugLoc dl = Op.getDebugLoc();
3416
Jim Laskey2f616bf2006-11-16 22:43:37 +00003417 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003418 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003419 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003420 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003421 DAG.getConstant(0, PtrVT), Size);
3422 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003423 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003424 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003425 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003427 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003428}
3429
Chris Lattner1a635d62006-04-14 06:01:58 +00003430/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3431/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00003432SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003433 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003434 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3435 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003436 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003437
Chris Lattner1a635d62006-04-14 06:01:58 +00003438 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003439
Chris Lattner1a635d62006-04-14 06:01:58 +00003440 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003441 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003442
Owen Andersone50ed302009-08-10 22:56:29 +00003443 EVT ResVT = Op.getValueType();
3444 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003445 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3446 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003447 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003448
Chris Lattner1a635d62006-04-14 06:01:58 +00003449 // If the RHS of the comparison is a 0.0, we don't need to do the
3450 // subtraction at all.
3451 if (isFloatingPointZero(RHS))
3452 switch (CC) {
3453 default: break; // SETUO etc aren't handled by fsel.
3454 case ISD::SETULT:
3455 case ISD::SETLT:
3456 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003457 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003458 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3460 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003461 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003462 case ISD::SETUGT:
3463 case ISD::SETGT:
3464 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003465 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003466 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3468 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003469 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003472
Dan Gohman475871a2008-07-27 21:46:04 +00003473 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003474 switch (CC) {
3475 default: break; // SETUO etc aren't handled by fsel.
3476 case ISD::SETULT:
3477 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003478 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3480 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003481 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003482 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003483 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003484 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3486 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003487 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003488 case ISD::SETUGT:
3489 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003490 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3492 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003493 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003494 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003495 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003496 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3498 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003499 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003500 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003501 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003502}
3503
Chris Lattner1f873002007-11-28 18:44:47 +00003504// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003505SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00003506 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003507 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003508 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 if (Src.getValueType() == MVT::f32)
3510 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003511
Dan Gohman475871a2008-07-27 21:46:04 +00003512 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003514 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003516 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3517 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003519 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 case MVT::i64:
3521 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003522 break;
3523 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003524
Chris Lattner1a635d62006-04-14 06:01:58 +00003525 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003527
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003528 // Emit a store to the stack slot.
David Greene534502d12010-02-15 16:56:53 +00003529 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0,
3530 false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003531
3532 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3533 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003535 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003536 DAG.getConstant(4, FIPtr.getValueType()));
David Greene534502d12010-02-15 16:56:53 +00003537 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0,
3538 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003539}
3540
Dan Gohman475871a2008-07-27 21:46:04 +00003541SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003542 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003543 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003545 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003546
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003548 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 MVT::f64, Op.getOperand(0));
3550 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3551 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003552 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003554 return FP;
3555 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003556
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003558 "Unhandled SINT_TO_FP type in custom expander!");
3559 // Since we only generate this in 64-bit mode, we can take advantage of
3560 // 64-bit registers. In particular, sign extend the input value into the
3561 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3562 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003563 MachineFunction &MF = DAG.getMachineFunction();
3564 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003565 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003566 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003567 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003568
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003570 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003571
Chris Lattner1a635d62006-04-14 06:01:58 +00003572 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003573 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00003574 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FrameIdx),
Dan Gohmanc76909a2009-09-25 20:36:54 +00003575 MachineMemOperand::MOStore, 0, 8, 8);
3576 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3577 SDValue Store =
3578 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3579 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003580 // Load the value as a double.
David Greene534502d12010-02-15 16:56:53 +00003581 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003582
Chris Lattner1a635d62006-04-14 06:01:58 +00003583 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3585 if (Op.getValueType() == MVT::f32)
3586 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003587 return FP;
3588}
3589
Dan Gohman475871a2008-07-27 21:46:04 +00003590SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003591 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003592 /*
3593 The rounding mode is in bits 30:31 of FPSR, and has the following
3594 settings:
3595 00 Round to nearest
3596 01 Round to 0
3597 10 Round to +inf
3598 11 Round to -inf
3599
3600 FLT_ROUNDS, on the other hand, expects the following:
3601 -1 Undefined
3602 0 Round to 0
3603 1 Round to nearest
3604 2 Round to +inf
3605 3 Round to -inf
3606
3607 To perform the conversion, we do:
3608 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3609 */
3610
3611 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003612 EVT VT = Op.getValueType();
3613 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3614 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003615 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003616
3617 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 NodeTys.push_back(MVT::f64); // return register
3619 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003620 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003621
3622 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003623 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003624 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003625 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
David Greene534502d12010-02-15 16:56:53 +00003626 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003627
3628 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003629 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003630 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
David Greene534502d12010-02-15 16:56:53 +00003631 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0,
3632 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003633
3634 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003635 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 DAG.getNode(ISD::AND, dl, MVT::i32,
3637 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003638 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 DAG.getNode(ISD::SRL, dl, MVT::i32,
3640 DAG.getNode(ISD::AND, dl, MVT::i32,
3641 DAG.getNode(ISD::XOR, dl, MVT::i32,
3642 CWD, DAG.getConstant(3, MVT::i32)),
3643 DAG.getConstant(3, MVT::i32)),
3644 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003645
Dan Gohman475871a2008-07-27 21:46:04 +00003646 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003648
Duncan Sands83ec4b62008-06-06 12:08:01 +00003649 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003650 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003651}
3652
Dan Gohman475871a2008-07-27 21:46:04 +00003653SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003654 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003655 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003656 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003657 assert(Op.getNumOperands() == 3 &&
3658 VT == Op.getOperand(1).getValueType() &&
3659 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003660
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003661 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003662 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003663 SDValue Lo = Op.getOperand(0);
3664 SDValue Hi = Op.getOperand(1);
3665 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003666 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003667
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003668 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003669 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003670 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3671 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3672 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3673 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003674 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003675 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3676 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3677 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003678 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003679 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003680}
3681
Dan Gohman475871a2008-07-27 21:46:04 +00003682SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003683 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003684 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003685 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003686 assert(Op.getNumOperands() == 3 &&
3687 VT == Op.getOperand(1).getValueType() &&
3688 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003689
Dan Gohman9ed06db2008-03-07 20:36:53 +00003690 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003691 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003692 SDValue Lo = Op.getOperand(0);
3693 SDValue Hi = Op.getOperand(1);
3694 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003695 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003696
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003697 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003698 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003699 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3700 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3701 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3702 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003703 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003704 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3705 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3706 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003707 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003708 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003709}
3710
Dan Gohman475871a2008-07-27 21:46:04 +00003711SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003712 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003713 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003714 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003715 assert(Op.getNumOperands() == 3 &&
3716 VT == Op.getOperand(1).getValueType() &&
3717 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003718
Dan Gohman9ed06db2008-03-07 20:36:53 +00003719 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003720 SDValue Lo = Op.getOperand(0);
3721 SDValue Hi = Op.getOperand(1);
3722 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003723 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003724
Dale Johannesenf5d97892009-02-04 01:48:28 +00003725 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003726 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003727 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3728 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3729 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3730 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003731 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003732 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3733 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3734 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003735 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003736 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003737 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003738}
3739
3740//===----------------------------------------------------------------------===//
3741// Vector related lowering.
3742//
3743
Chris Lattner4a998b92006-04-17 06:00:21 +00003744/// BuildSplatI - Build a canonical splati of Val with an element size of
3745/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003746static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003747 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003748 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003749
Owen Andersone50ed302009-08-10 22:56:29 +00003750 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003752 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003753
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003755
Chris Lattner70fa4932006-12-01 01:45:39 +00003756 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3757 if (Val == -1)
3758 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003759
Owen Andersone50ed302009-08-10 22:56:29 +00003760 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003761
Chris Lattner4a998b92006-04-17 06:00:21 +00003762 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003764 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003765 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003766 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3767 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003768 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003769}
3770
Chris Lattnere7c768e2006-04-18 03:24:30 +00003771/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003772/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003773static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003774 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 EVT DestVT = MVT::Other) {
3776 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003777 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003779}
3780
Chris Lattnere7c768e2006-04-18 03:24:30 +00003781/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3782/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003783static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003784 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 DebugLoc dl, EVT DestVT = MVT::Other) {
3786 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003787 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003789}
3790
3791
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003792/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3793/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003794static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003795 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003796 // Force LHS/RHS to be the right type.
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3798 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003799
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003801 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003802 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003804 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003805}
3806
Chris Lattnerf1b47082006-04-14 05:19:18 +00003807// If this is a case we can't handle, return null and let the default
3808// expansion code take care of it. If we CAN select this case, and if it
3809// selects to a single instruction, return Op. Otherwise, if we can codegen
3810// this case more efficiently than a constant pool load, lower it to the
3811// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003812SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003813 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003814 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3815 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003816
Bob Wilson24e338e2009-03-02 23:24:16 +00003817 // Check if this is a splat of a constant value.
3818 APInt APSplatBits, APSplatUndef;
3819 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003820 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003821 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003822 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003823 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003824
Bob Wilsonf2950b02009-03-03 19:26:27 +00003825 unsigned SplatBits = APSplatBits.getZExtValue();
3826 unsigned SplatUndef = APSplatUndef.getZExtValue();
3827 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003828
Bob Wilsonf2950b02009-03-03 19:26:27 +00003829 // First, handle single instruction cases.
3830
3831 // All zeros?
3832 if (SplatBits == 0) {
3833 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3835 SDValue Z = DAG.getConstant(0, MVT::i32);
3836 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003837 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003838 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003839 return Op;
3840 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003841
Bob Wilsonf2950b02009-03-03 19:26:27 +00003842 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3843 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3844 (32-SplatBitSize));
3845 if (SextVal >= -16 && SextVal <= 15)
3846 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003847
3848
Bob Wilsonf2950b02009-03-03 19:26:27 +00003849 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003850
Bob Wilsonf2950b02009-03-03 19:26:27 +00003851 // If this value is in the range [-32,30] and is even, use:
3852 // tmp = VSPLTI[bhw], result = add tmp, tmp
3853 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003855 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3856 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3857 }
3858
3859 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3860 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3861 // for fneg/fabs.
3862 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3863 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003865
3866 // Make the VSLW intrinsic, computing 0x8000_0000.
3867 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3868 OnesV, DAG, dl);
3869
3870 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003872 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3873 }
3874
3875 // Check to see if this is a wide variety of vsplti*, binop self cases.
3876 static const signed char SplatCsts[] = {
3877 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3878 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3879 };
3880
3881 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3882 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3883 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3884 int i = SplatCsts[idx];
3885
3886 // Figure out what shift amount will be used by altivec if shifted by i in
3887 // this splat size.
3888 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3889
3890 // vsplti + shl self.
3891 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003893 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3894 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3895 Intrinsic::ppc_altivec_vslw
3896 };
3897 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003898 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003899 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003900
Bob Wilsonf2950b02009-03-03 19:26:27 +00003901 // vsplti + srl self.
3902 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003904 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3905 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3906 Intrinsic::ppc_altivec_vsrw
3907 };
3908 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003909 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003910 }
3911
Bob Wilsonf2950b02009-03-03 19:26:27 +00003912 // vsplti + sra self.
3913 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003915 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3916 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3917 Intrinsic::ppc_altivec_vsraw
3918 };
3919 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3920 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003921 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003922
Bob Wilsonf2950b02009-03-03 19:26:27 +00003923 // vsplti + rol self.
3924 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3925 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003927 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3928 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3929 Intrinsic::ppc_altivec_vrlw
3930 };
3931 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3932 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3933 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003934
Bob Wilsonf2950b02009-03-03 19:26:27 +00003935 // t = vsplti c, result = vsldoi t, t, 1
3936 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003938 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003939 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003940 // t = vsplti c, result = vsldoi t, t, 2
3941 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003943 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003944 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003945 // t = vsplti c, result = vsldoi t, t, 3
3946 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003948 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3949 }
3950 }
3951
3952 // Three instruction sequences.
3953
3954 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3955 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3957 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003958 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3959 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3960 }
3961 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3962 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3964 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003965 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3966 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003967 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003968
Dan Gohman475871a2008-07-27 21:46:04 +00003969 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003970}
3971
Chris Lattner59138102006-04-17 05:28:54 +00003972/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3973/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003974static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003975 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003976 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003977 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003978 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003979 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003980
Chris Lattner59138102006-04-17 05:28:54 +00003981 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003982 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003983 OP_VMRGHW,
3984 OP_VMRGLW,
3985 OP_VSPLTISW0,
3986 OP_VSPLTISW1,
3987 OP_VSPLTISW2,
3988 OP_VSPLTISW3,
3989 OP_VSLDOI4,
3990 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003991 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003992 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003993
Chris Lattner59138102006-04-17 05:28:54 +00003994 if (OpNum == OP_COPY) {
3995 if (LHSID == (1*9+2)*9+3) return LHS;
3996 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3997 return RHS;
3998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003999
Dan Gohman475871a2008-07-27 21:46:04 +00004000 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004001 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4002 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004003
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004005 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004006 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004007 case OP_VMRGHW:
4008 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4009 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4010 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4011 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4012 break;
4013 case OP_VMRGLW:
4014 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4015 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4016 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4017 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4018 break;
4019 case OP_VSPLTISW0:
4020 for (unsigned i = 0; i != 16; ++i)
4021 ShufIdxs[i] = (i&3)+0;
4022 break;
4023 case OP_VSPLTISW1:
4024 for (unsigned i = 0; i != 16; ++i)
4025 ShufIdxs[i] = (i&3)+4;
4026 break;
4027 case OP_VSPLTISW2:
4028 for (unsigned i = 0; i != 16; ++i)
4029 ShufIdxs[i] = (i&3)+8;
4030 break;
4031 case OP_VSPLTISW3:
4032 for (unsigned i = 0; i != 16; ++i)
4033 ShufIdxs[i] = (i&3)+12;
4034 break;
4035 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004036 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004037 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004038 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004039 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004040 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004041 }
Owen Andersone50ed302009-08-10 22:56:29 +00004042 EVT VT = OpLHS.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
4044 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
4045 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004047}
4048
Chris Lattnerf1b47082006-04-14 05:19:18 +00004049/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4050/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4051/// return the code it can be lowered into. Worst case, it can always be
4052/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004053SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004055 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004056 SDValue V1 = Op.getOperand(0);
4057 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004059 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004060
Chris Lattnerf1b47082006-04-14 05:19:18 +00004061 // Cases that are handled by instructions that take permute immediates
4062 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4063 // selected by the instruction selector.
4064 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4066 PPC::isSplatShuffleMask(SVOp, 2) ||
4067 PPC::isSplatShuffleMask(SVOp, 4) ||
4068 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4069 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4070 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4071 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4072 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4073 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4074 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4075 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4076 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004077 return Op;
4078 }
4079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004080
Chris Lattnerf1b47082006-04-14 05:19:18 +00004081 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4082 // and produce a fixed permutation. If any of these match, do not lower to
4083 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4085 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4086 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4087 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4088 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4089 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4090 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4091 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4092 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004093 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004094
Chris Lattner59138102006-04-17 05:28:54 +00004095 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4096 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 SmallVector<int, 16> PermMask;
4098 SVOp->getMask(PermMask);
4099
Chris Lattner59138102006-04-17 05:28:54 +00004100 unsigned PFIndexes[4];
4101 bool isFourElementShuffle = true;
4102 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4103 unsigned EltNo = 8; // Start out undef.
4104 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004105 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004106 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004107
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004109 if ((ByteSource & 3) != j) {
4110 isFourElementShuffle = false;
4111 break;
4112 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004113
Chris Lattner59138102006-04-17 05:28:54 +00004114 if (EltNo == 8) {
4115 EltNo = ByteSource/4;
4116 } else if (EltNo != ByteSource/4) {
4117 isFourElementShuffle = false;
4118 break;
4119 }
4120 }
4121 PFIndexes[i] = EltNo;
4122 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004123
4124 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004125 // perfect shuffle vector to determine if it is cost effective to do this as
4126 // discrete instructions, or whether we should use a vperm.
4127 if (isFourElementShuffle) {
4128 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004129 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004130 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004131
Chris Lattner59138102006-04-17 05:28:54 +00004132 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4133 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004134
Chris Lattner59138102006-04-17 05:28:54 +00004135 // Determining when to avoid vperm is tricky. Many things affect the cost
4136 // of vperm, particularly how many times the perm mask needs to be computed.
4137 // For example, if the perm mask can be hoisted out of a loop or is already
4138 // used (perhaps because there are multiple permutes with the same shuffle
4139 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4140 // the loop requires an extra register.
4141 //
4142 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004143 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004144 // available, if this block is within a loop, we should avoid using vperm
4145 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004146 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004147 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004148 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004149
Chris Lattnerf1b47082006-04-14 05:19:18 +00004150 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4151 // vector that will get spilled to the constant pool.
4152 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004153
Chris Lattnerf1b47082006-04-14 05:19:18 +00004154 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4155 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004156 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004157 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004158
Dan Gohman475871a2008-07-27 21:46:04 +00004159 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004160 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4161 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004162
Chris Lattnerf1b47082006-04-14 05:19:18 +00004163 for (unsigned j = 0; j != BytesPerElement; ++j)
4164 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004166 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004167
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004169 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004170 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004171}
4172
Chris Lattner90564f22006-04-18 17:59:36 +00004173/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4174/// altivec comparison. If it is, return true and fill in Opc/isDot with
4175/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004176static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004177 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004178 unsigned IntrinsicID =
4179 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004180 CompareOpc = -1;
4181 isDot = false;
4182 switch (IntrinsicID) {
4183 default: return false;
4184 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004185 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4186 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4187 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4188 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4189 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4190 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4191 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4192 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4193 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4194 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4195 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4196 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4197 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004198
Chris Lattner1a635d62006-04-14 06:01:58 +00004199 // Normal Comparisons.
4200 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4201 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4202 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4203 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4204 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4205 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4206 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4207 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4208 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4209 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4210 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4211 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4212 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4213 }
Chris Lattner90564f22006-04-18 17:59:36 +00004214 return true;
4215}
4216
4217/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4218/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004219SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Chris Lattner149add02010-03-14 22:44:11 +00004220 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00004221 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4222 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004223 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004224 int CompareOpc;
4225 bool isDot;
4226 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004227 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004228
Chris Lattner90564f22006-04-18 17:59:36 +00004229 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004230 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004231 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004232 Op.getOperand(1), Op.getOperand(2),
4233 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00004234 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004236
Chris Lattner1a635d62006-04-14 06:01:58 +00004237 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004238 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004239 Op.getOperand(2), // LHS
4240 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004242 };
Owen Andersone50ed302009-08-10 22:56:29 +00004243 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004244 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004246 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004247
Chris Lattner1a635d62006-04-14 06:01:58 +00004248 // Now that we have the comparison, emit a copy from the CR to a GPR.
4249 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4251 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004252 CompNode.getValue(1));
4253
Chris Lattner1a635d62006-04-14 06:01:58 +00004254 // Unpack the result based on how the target uses it.
4255 unsigned BitNo; // Bit # of CR6.
4256 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004257 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004258 default: // Can't happen, don't crash on invalid number though.
4259 case 0: // Return the value of the EQ bit of CR6.
4260 BitNo = 0; InvertBit = false;
4261 break;
4262 case 1: // Return the inverted value of the EQ bit of CR6.
4263 BitNo = 0; InvertBit = true;
4264 break;
4265 case 2: // Return the value of the LT bit of CR6.
4266 BitNo = 2; InvertBit = false;
4267 break;
4268 case 3: // Return the inverted value of the LT bit of CR6.
4269 BitNo = 2; InvertBit = true;
4270 break;
4271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004272
Chris Lattner1a635d62006-04-14 06:01:58 +00004273 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4275 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004276 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4278 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004279
Chris Lattner1a635d62006-04-14 06:01:58 +00004280 // If we are supposed to, toggle the bit.
4281 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4283 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004284 return Flags;
4285}
4286
Scott Michelfdc40a02009-02-17 22:15:04 +00004287SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004288 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004289 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004290 // Create a stack slot that is 16-byte aligned.
4291 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004292 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004293 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004294 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004295
Chris Lattner1a635d62006-04-14 06:01:58 +00004296 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004297 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
David Greene534502d12010-02-15 16:56:53 +00004298 Op.getOperand(0), FIdx, NULL, 0,
4299 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004300 // Load it out.
David Greene534502d12010-02-15 16:56:53 +00004301 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0,
4302 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004303}
4304
Dan Gohman475871a2008-07-27 21:46:04 +00004305SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004306 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004308 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004309
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4311 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004312
Dan Gohman475871a2008-07-27 21:46:04 +00004313 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004314 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004315
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004316 // Shrinkify inputs to v8i16.
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4318 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4319 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004320
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004321 // Low parts multiplied together, generating 32-bit results (we ignore the
4322 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004323 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004325
Dan Gohman475871a2008-07-27 21:46:04 +00004326 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004327 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004328 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004329 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004330 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4332 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004333 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Owen Anderson825b72b2009-08-11 20:47:22 +00004335 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004336
Chris Lattnercea2aa72006-04-18 04:28:57 +00004337 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004338 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004340 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004341
Chris Lattner19a81522006-04-18 03:57:35 +00004342 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004343 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004344 LHS, RHS, DAG, dl, MVT::v8i16);
4345 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004346
Chris Lattner19a81522006-04-18 03:57:35 +00004347 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004348 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 LHS, RHS, DAG, dl, MVT::v8i16);
4350 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004351
Chris Lattner19a81522006-04-18 03:57:35 +00004352 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004353 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004354 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 Ops[i*2 ] = 2*i+1;
4356 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004357 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004359 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004360 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004361 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004362}
4363
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004364/// LowerOperation - Provide custom lowering hooks for some operations.
4365///
Dan Gohman475871a2008-07-27 21:46:04 +00004366SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004367 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004368 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004369 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004370 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004371 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00004372 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004373 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004374 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004375 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004376 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004377 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4378 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004379
4380 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004381 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4382 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
4383
Jim Laskeyefc7e522006-12-04 22:04:42 +00004384 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004385 case ISD::DYNAMIC_STACKALLOC:
4386 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004387
Chris Lattner1a635d62006-04-14 06:01:58 +00004388 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004389 case ISD::FP_TO_UINT:
4390 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004391 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004392 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004393 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004394
Chris Lattner1a635d62006-04-14 06:01:58 +00004395 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004396 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4397 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4398 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004399
Chris Lattner1a635d62006-04-14 06:01:58 +00004400 // Vector-related lowering.
4401 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4402 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4403 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4404 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004405 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004406
Chris Lattner3fc027d2007-12-08 06:59:59 +00004407 // Frame & Return address.
4408 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004409 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004410 }
Dan Gohman475871a2008-07-27 21:46:04 +00004411 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004412}
4413
Duncan Sands1607f052008-12-01 11:39:25 +00004414void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4415 SmallVectorImpl<SDValue>&Results,
4416 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004417 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004418 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004419 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004420 assert(false && "Do not know how to custom type legalize this operation!");
4421 return;
4422 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 assert(N->getValueType(0) == MVT::ppcf128);
4424 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004425 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004427 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004428 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004430 DAG.getIntPtrConstant(1));
4431
4432 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4433 // of the long double, and puts FPSCR back the way it was. We do not
4434 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004435 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004436 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4437
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 NodeTys.push_back(MVT::f64); // Return register
4439 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004440 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004441 MFFSreg = Result.getValue(0);
4442 InFlag = Result.getValue(1);
4443
4444 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 NodeTys.push_back(MVT::Flag); // Returns a flag
4446 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004447 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004448 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004449 InFlag = Result.getValue(0);
4450
4451 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 NodeTys.push_back(MVT::Flag); // Returns a flag
4453 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004454 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004455 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004456 InFlag = Result.getValue(0);
4457
4458 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004459 NodeTys.push_back(MVT::f64); // result of add
4460 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004461 Ops[0] = Lo;
4462 Ops[1] = Hi;
4463 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004464 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004465 FPreg = Result.getValue(0);
4466 InFlag = Result.getValue(1);
4467
4468 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 NodeTys.push_back(MVT::f64);
4470 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004471 Ops[1] = MFFSreg;
4472 Ops[2] = FPreg;
4473 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004474 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004475 FPreg = Result.getValue(0);
4476
4477 // We know the low half is about to be thrown away, so just use something
4478 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004480 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004481 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004482 }
Duncan Sands1607f052008-12-01 11:39:25 +00004483 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004484 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004485 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004486 }
4487}
4488
4489
Chris Lattner1a635d62006-04-14 06:01:58 +00004490//===----------------------------------------------------------------------===//
4491// Other Lowering Code
4492//===----------------------------------------------------------------------===//
4493
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004494MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004495PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004496 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004497 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004498 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4499
4500 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4501 MachineFunction *F = BB->getParent();
4502 MachineFunction::iterator It = BB;
4503 ++It;
4504
4505 unsigned dest = MI->getOperand(0).getReg();
4506 unsigned ptrA = MI->getOperand(1).getReg();
4507 unsigned ptrB = MI->getOperand(2).getReg();
4508 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004509 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004510
4511 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4512 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4513 F->insert(It, loopMBB);
4514 F->insert(It, exitMBB);
4515 exitMBB->transferSuccessors(BB);
4516
4517 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004518 unsigned TmpReg = (!BinOpcode) ? incr :
4519 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004520 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4521 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004522
4523 // thisMBB:
4524 // ...
4525 // fallthrough --> loopMBB
4526 BB->addSuccessor(loopMBB);
4527
4528 // loopMBB:
4529 // l[wd]arx dest, ptr
4530 // add r0, dest, incr
4531 // st[wd]cx. r0, ptr
4532 // bne- loopMBB
4533 // fallthrough --> exitMBB
4534 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004535 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004536 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004537 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004538 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4539 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004540 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004541 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004542 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004543 BB->addSuccessor(loopMBB);
4544 BB->addSuccessor(exitMBB);
4545
4546 // exitMBB:
4547 // ...
4548 BB = exitMBB;
4549 return BB;
4550}
4551
4552MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004553PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004554 MachineBasicBlock *BB,
4555 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004556 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004557 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004558 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4559 // In 64 bit mode we have to use 64 bits for addresses, even though the
4560 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4561 // registers without caring whether they're 32 or 64, but here we're
4562 // doing actual arithmetic on the addresses.
4563 bool is64bit = PPCSubTarget.isPPC64();
4564
4565 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4566 MachineFunction *F = BB->getParent();
4567 MachineFunction::iterator It = BB;
4568 ++It;
4569
4570 unsigned dest = MI->getOperand(0).getReg();
4571 unsigned ptrA = MI->getOperand(1).getReg();
4572 unsigned ptrB = MI->getOperand(2).getReg();
4573 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004574 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004575
4576 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4577 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4578 F->insert(It, loopMBB);
4579 F->insert(It, exitMBB);
4580 exitMBB->transferSuccessors(BB);
4581
4582 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004583 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004584 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4585 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004586 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4587 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4588 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4589 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4590 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4591 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4592 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4593 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4594 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4595 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004596 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004597 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004598 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004599
4600 // thisMBB:
4601 // ...
4602 // fallthrough --> loopMBB
4603 BB->addSuccessor(loopMBB);
4604
4605 // The 4-byte load must be aligned, while a char or short may be
4606 // anywhere in the word. Hence all this nasty bookkeeping code.
4607 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4608 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004609 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004610 // rlwinm ptr, ptr1, 0, 0, 29
4611 // slw incr2, incr, shift
4612 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4613 // slw mask, mask2, shift
4614 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004615 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004616 // add tmp, tmpDest, incr2
4617 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004618 // and tmp3, tmp, mask
4619 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004620 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004621 // bne- loopMBB
4622 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004623 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004624
4625 if (ptrA!=PPC::R0) {
4626 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004627 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004628 .addReg(ptrA).addReg(ptrB);
4629 } else {
4630 Ptr1Reg = ptrB;
4631 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004632 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004633 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004634 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004635 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4636 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004637 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004638 .addReg(Ptr1Reg).addImm(0).addImm(61);
4639 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004640 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004641 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004642 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004643 .addReg(incr).addReg(ShiftReg);
4644 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004645 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004646 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004647 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4648 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004649 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004650 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004651 .addReg(Mask2Reg).addReg(ShiftReg);
4652
4653 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004654 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004655 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004656 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004657 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004658 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004659 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004660 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004661 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004662 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004663 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004664 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004665 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004666 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004667 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004668 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004669 BB->addSuccessor(loopMBB);
4670 BB->addSuccessor(exitMBB);
4671
4672 // exitMBB:
4673 // ...
4674 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004675 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004676 return BB;
4677}
4678
4679MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004680PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00004681 MachineBasicBlock *BB,
4682 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004683 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004684
4685 // To "insert" these instructions we actually have to insert their
4686 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004687 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004688 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004689 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004690
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004691 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004692
4693 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4694 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4695 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4696 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4697 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4698
4699 // The incoming instruction knows the destination vreg to set, the
4700 // condition code register to branch on, the true/false values to
4701 // select between, and a branch opcode to use.
4702
4703 // thisMBB:
4704 // ...
4705 // TrueVal = ...
4706 // cmpTY ccX, r1, r2
4707 // bCC copy1MBB
4708 // fallthrough --> copy0MBB
4709 MachineBasicBlock *thisMBB = BB;
4710 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4711 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4712 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004713 DebugLoc dl = MI->getDebugLoc();
4714 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004715 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4716 F->insert(It, copy0MBB);
4717 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00004718 // Update machine-CFG edges by first adding all successors of the current
Evan Cheng53301922008-07-12 02:23:19 +00004719 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00004720 // Also inform sdisel of the edge changes.
4721 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
4722 E = BB->succ_end(); I != E; ++I) {
4723 EM->insert(std::make_pair(*I, sinkMBB));
4724 sinkMBB->addSuccessor(*I);
4725 }
4726 // Next, remove all successors of the current block, and add the true
4727 // and fallthrough blocks as its successors.
4728 while (!BB->succ_empty())
4729 BB->removeSuccessor(BB->succ_begin());
Evan Cheng53301922008-07-12 02:23:19 +00004730 // Next, add the true and fallthrough blocks as its successors.
4731 BB->addSuccessor(copy0MBB);
4732 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004733
Evan Cheng53301922008-07-12 02:23:19 +00004734 // copy0MBB:
4735 // %FalseValue = ...
4736 // # fallthrough to sinkMBB
4737 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004738
Evan Cheng53301922008-07-12 02:23:19 +00004739 // Update machine-CFG edges
4740 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004741
Evan Cheng53301922008-07-12 02:23:19 +00004742 // sinkMBB:
4743 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4744 // ...
4745 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004746 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004747 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4748 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4749 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004750 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4751 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4752 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4753 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004754 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4755 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4756 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4757 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004758
4759 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4760 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4761 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4762 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004763 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4764 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4765 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4766 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004767
4768 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4769 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4770 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4771 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004772 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4773 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4774 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4775 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004776
4777 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4778 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4779 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4780 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004781 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4782 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4783 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4784 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004785
4786 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004787 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004788 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004789 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004790 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004791 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004792 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004793 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004794
4795 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4796 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4797 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4798 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004799 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4800 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4801 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4802 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004803
Dale Johannesen0e55f062008-08-29 18:29:46 +00004804 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4805 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4806 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4807 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4808 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4809 BB = EmitAtomicBinary(MI, BB, false, 0);
4810 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4811 BB = EmitAtomicBinary(MI, BB, true, 0);
4812
Evan Cheng53301922008-07-12 02:23:19 +00004813 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4814 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4815 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4816
4817 unsigned dest = MI->getOperand(0).getReg();
4818 unsigned ptrA = MI->getOperand(1).getReg();
4819 unsigned ptrB = MI->getOperand(2).getReg();
4820 unsigned oldval = MI->getOperand(3).getReg();
4821 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004822 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004823
Dale Johannesen65e39732008-08-25 18:53:26 +00004824 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4825 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4826 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004827 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004828 F->insert(It, loop1MBB);
4829 F->insert(It, loop2MBB);
4830 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004831 F->insert(It, exitMBB);
4832 exitMBB->transferSuccessors(BB);
4833
4834 // thisMBB:
4835 // ...
4836 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004837 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004838
Dale Johannesen65e39732008-08-25 18:53:26 +00004839 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004840 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004841 // cmp[wd] dest, oldval
4842 // bne- midMBB
4843 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004844 // st[wd]cx. newval, ptr
4845 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004846 // b exitBB
4847 // midMBB:
4848 // st[wd]cx. dest, ptr
4849 // exitBB:
4850 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004851 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004852 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004853 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004854 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004855 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004856 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4857 BB->addSuccessor(loop2MBB);
4858 BB->addSuccessor(midMBB);
4859
4860 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004861 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004862 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004863 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004864 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004865 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004866 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004867 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004868
Dale Johannesen65e39732008-08-25 18:53:26 +00004869 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004870 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004871 .addReg(dest).addReg(ptrA).addReg(ptrB);
4872 BB->addSuccessor(exitMBB);
4873
Evan Cheng53301922008-07-12 02:23:19 +00004874 // exitMBB:
4875 // ...
4876 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004877 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4878 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4879 // We must use 64-bit registers for addresses when targeting 64-bit,
4880 // since we're actually doing arithmetic on them. Other registers
4881 // can be 32-bit.
4882 bool is64bit = PPCSubTarget.isPPC64();
4883 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4884
4885 unsigned dest = MI->getOperand(0).getReg();
4886 unsigned ptrA = MI->getOperand(1).getReg();
4887 unsigned ptrB = MI->getOperand(2).getReg();
4888 unsigned oldval = MI->getOperand(3).getReg();
4889 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004890 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004891
4892 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4893 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4894 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4895 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4896 F->insert(It, loop1MBB);
4897 F->insert(It, loop2MBB);
4898 F->insert(It, midMBB);
4899 F->insert(It, exitMBB);
4900 exitMBB->transferSuccessors(BB);
4901
4902 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004903 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004904 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4905 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004906 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4907 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4908 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4909 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4910 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4911 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4912 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4913 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4914 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4915 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4916 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4917 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4918 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4919 unsigned Ptr1Reg;
4920 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4921 // thisMBB:
4922 // ...
4923 // fallthrough --> loopMBB
4924 BB->addSuccessor(loop1MBB);
4925
4926 // The 4-byte load must be aligned, while a char or short may be
4927 // anywhere in the word. Hence all this nasty bookkeeping code.
4928 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4929 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004930 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004931 // rlwinm ptr, ptr1, 0, 0, 29
4932 // slw newval2, newval, shift
4933 // slw oldval2, oldval,shift
4934 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4935 // slw mask, mask2, shift
4936 // and newval3, newval2, mask
4937 // and oldval3, oldval2, mask
4938 // loop1MBB:
4939 // lwarx tmpDest, ptr
4940 // and tmp, tmpDest, mask
4941 // cmpw tmp, oldval3
4942 // bne- midMBB
4943 // loop2MBB:
4944 // andc tmp2, tmpDest, mask
4945 // or tmp4, tmp2, newval3
4946 // stwcx. tmp4, ptr
4947 // bne- loop1MBB
4948 // b exitBB
4949 // midMBB:
4950 // stwcx. tmpDest, ptr
4951 // exitBB:
4952 // srw dest, tmpDest, shift
4953 if (ptrA!=PPC::R0) {
4954 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004955 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004956 .addReg(ptrA).addReg(ptrB);
4957 } else {
4958 Ptr1Reg = ptrB;
4959 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004960 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004961 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004962 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004963 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4964 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004965 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004966 .addReg(Ptr1Reg).addImm(0).addImm(61);
4967 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004968 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004969 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004970 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004971 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004972 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004973 .addReg(oldval).addReg(ShiftReg);
4974 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004975 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004976 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004977 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4978 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4979 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004980 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004981 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004982 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004983 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004984 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004985 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004986 .addReg(OldVal2Reg).addReg(MaskReg);
4987
4988 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004989 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004990 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004991 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4992 .addReg(TmpDestReg).addReg(MaskReg);
4993 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004994 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004995 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004996 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4997 BB->addSuccessor(loop2MBB);
4998 BB->addSuccessor(midMBB);
4999
5000 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005001 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5002 .addReg(TmpDestReg).addReg(MaskReg);
5003 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5004 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5005 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005006 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005007 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005008 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005009 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005010 BB->addSuccessor(loop1MBB);
5011 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005012
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005013 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005014 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005015 .addReg(PPC::R0).addReg(PtrReg);
5016 BB->addSuccessor(exitMBB);
5017
5018 // exitMBB:
5019 // ...
5020 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005021 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005022 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005023 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005024 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005025
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005026 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005027 return BB;
5028}
5029
Chris Lattner1a635d62006-04-14 06:01:58 +00005030//===----------------------------------------------------------------------===//
5031// Target Optimization Hooks
5032//===----------------------------------------------------------------------===//
5033
Duncan Sands25cf2272008-11-24 14:53:14 +00005034SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5035 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005036 TargetMachine &TM = getTargetMachine();
5037 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005038 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005039 switch (N->getOpcode()) {
5040 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005041 case PPCISD::SHL:
5042 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005043 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005044 return N->getOperand(0);
5045 }
5046 break;
5047 case PPCISD::SRL:
5048 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005049 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005050 return N->getOperand(0);
5051 }
5052 break;
5053 case PPCISD::SRA:
5054 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005055 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005056 C->isAllOnesValue()) // -1 >>s V -> -1.
5057 return N->getOperand(0);
5058 }
5059 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005060
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005061 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005062 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005063 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5064 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5065 // We allow the src/dst to be either f32/f64, but the intermediate
5066 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005067 if (N->getOperand(0).getValueType() == MVT::i64 &&
5068 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005069 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005070 if (Val.getValueType() == MVT::f32) {
5071 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005072 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005073 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005074
Owen Anderson825b72b2009-08-11 20:47:22 +00005075 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005076 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005077 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005078 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005079 if (N->getValueType(0) == MVT::f32) {
5080 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005081 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005082 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005083 }
5084 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005086 // If the intermediate type is i32, we can avoid the load/store here
5087 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005088 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005089 }
5090 }
5091 break;
Chris Lattner51269842006-03-01 05:50:56 +00005092 case ISD::STORE:
5093 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5094 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005095 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005096 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 N->getOperand(1).getValueType() == MVT::i32 &&
5098 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005099 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 if (Val.getValueType() == MVT::f32) {
5101 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005102 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005103 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005105 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005106
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005108 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005109 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005110 return Val;
5111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005112
Chris Lattnerd9989382006-07-10 20:56:58 +00005113 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005114 if (cast<StoreSDNode>(N)->isUnindexed() &&
5115 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005116 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 (N->getOperand(1).getValueType() == MVT::i32 ||
5118 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005119 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005120 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 if (BSwapOp.getValueType() == MVT::i16)
5122 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005123
Dan Gohmanc76909a2009-09-25 20:36:54 +00005124 SDValue Ops[] = {
5125 N->getOperand(0), BSwapOp, N->getOperand(2),
5126 DAG.getValueType(N->getOperand(1).getValueType())
5127 };
5128 return
5129 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5130 Ops, array_lengthof(Ops),
5131 cast<StoreSDNode>(N)->getMemoryVT(),
5132 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005133 }
5134 break;
5135 case ISD::BSWAP:
5136 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005137 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005138 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005140 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005141 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005142 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005143 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005144 LD->getChain(), // Chain
5145 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005146 DAG.getValueType(N->getValueType(0)) // VT
5147 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005148 SDValue BSLoad =
5149 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5150 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5151 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005152
Scott Michelfdc40a02009-02-17 22:15:04 +00005153 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005154 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 if (N->getValueType(0) == MVT::i16)
5156 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005157
Chris Lattnerd9989382006-07-10 20:56:58 +00005158 // First, combine the bswap away. This makes the value produced by the
5159 // load dead.
5160 DCI.CombineTo(N, ResVal);
5161
5162 // Next, combine the load away, we give it a bogus result value but a real
5163 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005164 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005165
Chris Lattnerd9989382006-07-10 20:56:58 +00005166 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005167 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005169
Chris Lattner51269842006-03-01 05:50:56 +00005170 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005171 case PPCISD::VCMP: {
5172 // If a VCMPo node already exists with exactly the same operands as this
5173 // node, use its result instead of this node (VCMPo computes both a CR6 and
5174 // a normal output).
5175 //
5176 if (!N->getOperand(0).hasOneUse() &&
5177 !N->getOperand(1).hasOneUse() &&
5178 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005179
Chris Lattner4468c222006-03-31 06:02:07 +00005180 // Scan all of the users of the LHS, looking for VCMPo's that match.
5181 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005182
Gabor Greifba36cb52008-08-28 21:40:38 +00005183 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005184 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5185 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005186 if (UI->getOpcode() == PPCISD::VCMPo &&
5187 UI->getOperand(1) == N->getOperand(1) &&
5188 UI->getOperand(2) == N->getOperand(2) &&
5189 UI->getOperand(0) == N->getOperand(0)) {
5190 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005191 break;
5192 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005193
Chris Lattner00901202006-04-18 18:28:22 +00005194 // If there is no VCMPo node, or if the flag value has a single use, don't
5195 // transform this.
5196 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5197 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005198
5199 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005200 // chain, this transformation is more complex. Note that multiple things
5201 // could use the value result, which we should ignore.
5202 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005203 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005204 FlagUser == 0; ++UI) {
5205 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005206 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005207 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005208 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005209 FlagUser = User;
5210 break;
5211 }
5212 }
5213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Chris Lattner00901202006-04-18 18:28:22 +00005215 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5216 // give up for right now.
5217 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005218 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005219 }
5220 break;
5221 }
Chris Lattner90564f22006-04-18 17:59:36 +00005222 case ISD::BR_CC: {
5223 // If this is a branch on an altivec predicate comparison, lower this so
5224 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5225 // lowering is done pre-legalize, because the legalizer lowers the predicate
5226 // compare down to code that is difficult to reassemble.
5227 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005228 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005229 int CompareOpc;
5230 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005231
Chris Lattner90564f22006-04-18 17:59:36 +00005232 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5233 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5234 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5235 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005236
Chris Lattner90564f22006-04-18 17:59:36 +00005237 // If this is a comparison against something other than 0/1, then we know
5238 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005239 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005240 if (Val != 0 && Val != 1) {
5241 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5242 return N->getOperand(0);
5243 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005245 N->getOperand(0), N->getOperand(4));
5246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005247
Chris Lattner90564f22006-04-18 17:59:36 +00005248 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005249
Chris Lattner90564f22006-04-18 17:59:36 +00005250 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005251 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005252 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005253 LHS.getOperand(2), // LHS of compare
5254 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005256 };
Chris Lattner90564f22006-04-18 17:59:36 +00005257 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00005259 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005260
Chris Lattner90564f22006-04-18 17:59:36 +00005261 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005262 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005263 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005264 default: // Can't happen, don't crash on invalid number though.
5265 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005266 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005267 break;
5268 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005269 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005270 break;
5271 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005272 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005273 break;
5274 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005275 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005276 break;
5277 }
5278
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5280 DAG.getConstant(CompOpc, MVT::i32),
5281 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005282 N->getOperand(4), CompNode.getValue(1));
5283 }
5284 break;
5285 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005287
Dan Gohman475871a2008-07-27 21:46:04 +00005288 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005289}
5290
Chris Lattner1a635d62006-04-14 06:01:58 +00005291//===----------------------------------------------------------------------===//
5292// Inline Assembly Support
5293//===----------------------------------------------------------------------===//
5294
Dan Gohman475871a2008-07-27 21:46:04 +00005295void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005296 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005297 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005298 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005299 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005300 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005301 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005302 switch (Op.getOpcode()) {
5303 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005304 case PPCISD::LBRX: {
5305 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005306 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005307 KnownZero = 0xFFFF0000;
5308 break;
5309 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005310 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005311 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005312 default: break;
5313 case Intrinsic::ppc_altivec_vcmpbfp_p:
5314 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5315 case Intrinsic::ppc_altivec_vcmpequb_p:
5316 case Intrinsic::ppc_altivec_vcmpequh_p:
5317 case Intrinsic::ppc_altivec_vcmpequw_p:
5318 case Intrinsic::ppc_altivec_vcmpgefp_p:
5319 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5320 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5321 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5322 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5323 case Intrinsic::ppc_altivec_vcmpgtub_p:
5324 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5325 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5326 KnownZero = ~1U; // All bits but the low one are known to be zero.
5327 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005328 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005329 }
5330 }
5331}
5332
5333
Chris Lattner4234f572007-03-25 02:14:49 +00005334/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005335/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005336PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005337PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5338 if (Constraint.size() == 1) {
5339 switch (Constraint[0]) {
5340 default: break;
5341 case 'b':
5342 case 'r':
5343 case 'f':
5344 case 'v':
5345 case 'y':
5346 return C_RegisterClass;
5347 }
5348 }
5349 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005350}
5351
Scott Michelfdc40a02009-02-17 22:15:04 +00005352std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005353PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005354 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005355 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005356 // GCC RS6000 Constraint Letters
5357 switch (Constraint[0]) {
5358 case 'b': // R1-R31
5359 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005361 return std::make_pair(0U, PPC::G8RCRegisterClass);
5362 return std::make_pair(0U, PPC::GPRCRegisterClass);
5363 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005364 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005365 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005366 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005367 return std::make_pair(0U, PPC::F8RCRegisterClass);
5368 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005369 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005370 return std::make_pair(0U, PPC::VRRCRegisterClass);
5371 case 'y': // crrc
5372 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005373 }
5374 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005375
Chris Lattner331d1bc2006-11-02 01:44:04 +00005376 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005377}
Chris Lattner763317d2006-02-07 00:47:13 +00005378
Chris Lattner331d1bc2006-11-02 01:44:04 +00005379
Chris Lattner48884cd2007-08-25 00:47:38 +00005380/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00005381/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
5382/// it means one of the asm constraint of the inline asm instruction being
5383/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00005384void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00005385 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00005386 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005387 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005388 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005389 switch (Letter) {
5390 default: break;
5391 case 'I':
5392 case 'J':
5393 case 'K':
5394 case 'L':
5395 case 'M':
5396 case 'N':
5397 case 'O':
5398 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005399 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005400 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005401 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005402 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005403 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005404 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005405 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005406 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005407 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005408 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5409 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005410 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005411 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005412 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005413 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005414 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005415 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005416 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005417 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005418 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005419 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005420 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005421 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005422 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005423 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005424 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005425 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005426 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005427 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005428 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005429 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005430 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005431 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005432 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005433 }
5434 break;
5435 }
5436 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005437
Gabor Greifba36cb52008-08-28 21:40:38 +00005438 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005439 Ops.push_back(Result);
5440 return;
5441 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005442
Chris Lattner763317d2006-02-07 00:47:13 +00005443 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00005444 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005445}
Evan Chengc4c62572006-03-13 23:20:37 +00005446
Chris Lattnerc9addb72007-03-30 23:15:24 +00005447// isLegalAddressingMode - Return true if the addressing mode represented
5448// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005449bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005450 const Type *Ty) const {
5451 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005452
Chris Lattnerc9addb72007-03-30 23:15:24 +00005453 // PPC allows a sign-extended 16-bit immediate field.
5454 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5455 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005456
Chris Lattnerc9addb72007-03-30 23:15:24 +00005457 // No global is ever allowed as a base.
5458 if (AM.BaseGV)
5459 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005460
5461 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005462 switch (AM.Scale) {
5463 case 0: // "r+i" or just "i", depending on HasBaseReg.
5464 break;
5465 case 1:
5466 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5467 return false;
5468 // Otherwise we have r+r or r+i.
5469 break;
5470 case 2:
5471 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5472 return false;
5473 // Allow 2*r as r+r.
5474 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005475 default:
5476 // No other scales are supported.
5477 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005478 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005479
Chris Lattnerc9addb72007-03-30 23:15:24 +00005480 return true;
5481}
5482
Evan Chengc4c62572006-03-13 23:20:37 +00005483/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005484/// as the offset of the target addressing mode for load / store of the
5485/// given type.
5486bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005487 // PPC allows a sign-extended 16-bit immediate field.
5488 return (V > -(1 << 16) && V < (1 << 16)-1);
5489}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005490
5491bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005492 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005493}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005494
Dan Gohman475871a2008-07-27 21:46:04 +00005495SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005496 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005497 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005498 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005499 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005500
5501 MachineFunction &MF = DAG.getMachineFunction();
5502 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005503
Chris Lattner3fc027d2007-12-08 06:59:59 +00005504 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005505 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005506
5507 // Make sure the function really does not optimize away the store of the RA
5508 // to the stack.
5509 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00005510 return DAG.getLoad(getPointerTy(), dl,
David Greene534502d12010-02-15 16:56:53 +00005511 DAG.getEntryNode(), RetAddrFI, NULL, 0,
5512 false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005513}
5514
Dan Gohman475871a2008-07-27 21:46:04 +00005515SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00005516 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005517 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005518 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005519 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
Owen Andersone50ed302009-08-10 22:56:29 +00005521 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005523
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005524 MachineFunction &MF = DAG.getMachineFunction();
5525 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005526 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005527 && MFI->getStackSize();
5528
5529 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00005530 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005532 else
Dale Johannesena05dca42009-02-04 23:02:30 +00005533 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 MVT::i32);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005535}
Dan Gohman54aeea32008-10-21 03:41:46 +00005536
5537bool
5538PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5539 // The PowerPC target isn't yet aware of offsets.
5540 return false;
5541}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005542
Owen Andersone50ed302009-08-10 22:56:29 +00005543EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Tilmann Schellerffd02002009-07-03 06:45:56 +00005544 bool isSrcConst, bool isSrcStr,
5545 SelectionDAG &DAG) const {
5546 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005548 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005550 }
5551}