blob: 633b53fefc935652a46ca6de98eadd63abe0e638 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000164 AssemblerPredicate<"HasV4TOps", "armv4t">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000168 AssemblerPredicate<"HasV5TEOps", "armv5te">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000170 AssemblerPredicate<"HasV6Ops", "armv6">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000173 AssemblerPredicate<"HasV6T2Ops", "armv6t2">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000176 AssemblerPredicate<"HasV7Ops", "armv7">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000179 AssemblerPredicate<"FeatureVFP2", "VFP2">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000181 AssemblerPredicate<"FeatureVFP3", "VFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000182def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000183 AssemblerPredicate<"FeatureVFP4", "VFP4">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000184def HasNEON : Predicate<"Subtarget->hasNEON()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000185 AssemblerPredicate<"FeatureNEON", "NEON">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000186def HasFP16 : Predicate<"Subtarget->hasFP16()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000187 AssemblerPredicate<"FeatureFP16","half-float">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def HasDivide : Predicate<"Subtarget->hasDivide()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000189 AssemblerPredicate<"FeatureHWDiv", "divide">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000190def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000191 AssemblerPredicate<"FeatureT2XtPk",
192 "pack/extract">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000193def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000194 AssemblerPredicate<"FeatureDSPThumb2",
195 "thumb2-dsp">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000196def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000197 AssemblerPredicate<"FeatureDB",
198 "data-barriers">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000200 AssemblerPredicate<"FeatureMP",
201 "mp-extensions">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000202def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000203def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000204def IsThumb : Predicate<"Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000205 AssemblerPredicate<"ModeThumb", "thumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000206def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000208 AssemblerPredicate<"ModeThumb,FeatureThumb2",
209 "thumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000210def IsMClass : Predicate<"Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000211 AssemblerPredicate<"FeatureMClass", "armv7m">;
James Molloyacad68d2011-09-28 14:21:38 +0000212def IsARClass : Predicate<"!Subtarget->isMClass()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000213 AssemblerPredicate<"!FeatureMClass",
214 "armv7a/r">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000215def IsARM : Predicate<"!Subtarget->isThumb()">,
Jim Grosbach14ce6fa2012-04-24 22:40:08 +0000216 AssemblerPredicate<"!ModeThumb", "arm-mode">;
Evan Chengafff9412011-12-20 18:26:50 +0000217def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
218def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000219def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000221// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000222def UseMovt : Predicate<"Subtarget->useMovt()">;
223def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000224def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000225
Evan Chengbee78fe2012-04-11 05:33:07 +0000226// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
227// But only select them if more precision in FP computation is allowed.
Evan Cheng7ece9532012-04-13 18:59:28 +0000228// Do not use them for Darwin platforms.
229def UseFusedMAC : Predicate<"!TM.Options.NoExcessFPPrecision && "
230 "!Subtarget->isTargetDarwin()">;
231def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || "
232 "Subtarget->isTargetDarwin()">;
Evan Cheng82509e52012-04-11 00:13:00 +0000233
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000234//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000235// ARM Flag Definitions.
236
237class RegConstraint<string C> {
238 string Constraints = C;
239}
240
241//===----------------------------------------------------------------------===//
242// ARM specific transformation functions and pattern fragments.
243//
244
Evan Chenga8e29892007-01-19 07:51:42 +0000245// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
246// so_imm_neg def below.
247def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
251// so_imm_not_XFORM - Return a so_imm value packed into the format described for
252// so_imm_not def below.
253def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000255}]>;
256
Evan Chenga8e29892007-01-19 07:51:42 +0000257/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000258def imm16_31 : ImmLeaf<i32, [{
259 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000260}]>;
261
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000262def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
263def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000264 int64_t Value = -(int)N->getZExtValue();
265 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000266 }], so_imm_neg_XFORM> {
267 let ParserMatchClass = so_imm_neg_asmoperand;
268}
Evan Chenga8e29892007-01-19 07:51:42 +0000269
Jim Grosbache70ec842011-10-28 22:50:54 +0000270// Note: this pattern doesn't require an encoder method and such, as it's
271// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000272// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000273def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000274def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000275 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000276 }], so_imm_not_XFORM> {
277 let ParserMatchClass = so_imm_not_asmoperand;
278}
Evan Chenga8e29892007-01-19 07:51:42 +0000279
280// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
281def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000282 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000283}]>;
284
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000285/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000286def hi16 : SDNodeXForm<imm, [{
287 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
288}]>;
289
290def lo16AllZero : PatLeaf<(i32 imm), [{
291 // Returns true if all low 16-bits are 0.
292 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000293}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000294
Evan Cheng342e3162011-08-30 01:34:54 +0000295class BinOpWithFlagFrag<dag res> :
296 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000297class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
298class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000299
Evan Chengc4af4632010-11-17 20:13:28 +0000300// An 'and' node with a single use.
301def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
302 return N->hasOneUse();
303}]>;
304
305// An 'xor' node with a single use.
306def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
307 return N->hasOneUse();
308}]>;
309
Evan Cheng48575f62010-12-05 22:04:16 +0000310// An 'fmul' node with a single use.
311def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
312 return N->hasOneUse();
313}]>;
314
315// An 'fadd' node which checks for single non-hazardous use.
316def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
317 return hasNoVMLxHazardUse(N);
318}]>;
319
320// An 'fsub' node which checks for single non-hazardous use.
321def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
322 return hasNoVMLxHazardUse(N);
323}]>;
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325//===----------------------------------------------------------------------===//
326// Operand Definitions.
327//
328
Jim Grosbach9588c102011-11-12 00:58:43 +0000329// Immediate operands with a shared generic asm render method.
330class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
331
Evan Chenga8e29892007-01-19 07:51:42 +0000332// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000334def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000335 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000336 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000337 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000338}
Evan Chenga8e29892007-01-19 07:51:42 +0000339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000341def uncondbrtarget : Operand<OtherVT> {
342 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000343 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000344}
345
Jason W Kim685c3502011-02-04 19:47:15 +0000346// Branch target for ARM. Handles conditional/unconditional
347def br_target : Operand<OtherVT> {
348 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000349 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000350}
351
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000352// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000353// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000354def bltarget : Operand<i32> {
355 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000356 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000357 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000358}
359
Jason W Kim685c3502011-02-04 19:47:15 +0000360// Call target for ARM. Handles conditional/unconditional
361// FIXME: rename bl_target to t2_bltarget?
362def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000363 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000364 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000365}
366
Owen Andersonf1eab592011-08-26 23:32:08 +0000367def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000368 let EncoderMethod = "getARMBLXTargetOpValue";
369 let OperandType = "OPERAND_PCREL";
370}
Jason W Kim685c3502011-02-04 19:47:15 +0000371
Evan Chenga8e29892007-01-19 07:51:42 +0000372// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000373def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000374def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000375 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000376 let ParserMatchClass = RegListAsmOperand;
377 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000378 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000379}
380
Jim Grosbach1610a702011-07-25 20:06:30 +0000381def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000382def dpr_reglist : Operand<i32> {
383 let EncoderMethod = "getRegisterListOpValue";
384 let ParserMatchClass = DPRRegListAsmOperand;
385 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000386 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000387}
388
Jim Grosbach1610a702011-07-25 20:06:30 +0000389def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000390def spr_reglist : Operand<i32> {
391 let EncoderMethod = "getRegisterListOpValue";
392 let ParserMatchClass = SPRRegListAsmOperand;
393 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000394 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
398def cpinst_operand : Operand<i32> {
399 let PrintMethod = "printCPInstOperand";
400}
401
Evan Chenga8e29892007-01-19 07:51:42 +0000402// Local PC labels.
403def pclabel : Operand<i32> {
404 let PrintMethod = "printPCLabel";
405}
406
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000407// ADR instruction labels.
408def adrlabel : Operand<i32> {
409 let EncoderMethod = "getAdrLabelOpValue";
410}
411
Owen Anderson498ec202010-10-27 22:49:00 +0000412def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000413 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000414 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000415}
416
Jim Grosbachb35ad412010-10-13 19:56:10 +0000417// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000418def rot_imm_XFORM: SDNodeXForm<imm, [{
419 switch (N->getZExtValue()){
420 default: assert(0);
421 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
422 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
423 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
424 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
425 }
426}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000427def RotImmAsmOperand : AsmOperandClass {
428 let Name = "RotImm";
429 let ParserMethod = "parseRotImm";
430}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000431def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
432 int32_t v = N->getZExtValue();
433 return v == 8 || v == 16 || v == 24; }],
434 rot_imm_XFORM> {
435 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000436 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000437}
438
Bob Wilson22f5dc72010-08-16 18:27:34 +0000439// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000440// (asr or lsl). The 6-bit immediate encodes as:
441// {5} 0 ==> lsl
442// 1 asr
443// {4-0} imm5 shift amount.
444// asr #32 encoded as imm5 == 0.
445def ShifterImmAsmOperand : AsmOperandClass {
446 let Name = "ShifterImm";
447 let ParserMethod = "parseShifterImm";
448}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000449def shift_imm : Operand<i32> {
450 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000451 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000452}
453
Owen Anderson92a20222011-07-21 18:54:16 +0000454// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000455def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000456def so_reg_reg : Operand<i32>, // reg reg imm
457 ComplexPattern<i32, 3, "SelectRegShifterOperand",
458 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000459 let EncoderMethod = "getSORegRegOpValue";
460 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000461 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000462 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000463 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000464}
Owen Anderson92a20222011-07-21 18:54:16 +0000465
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000466def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000467def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000468 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000469 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegImmOpValue";
471 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000473 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000474 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000475}
476
477// FIXME: Does this need to be distinct from so_reg?
478def shift_so_reg_reg : Operand<i32>, // reg reg imm
479 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
480 [shl,srl,sra,rotr]> {
481 let EncoderMethod = "getSORegRegOpValue";
482 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000484 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000485 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000486}
487
Jim Grosbache8606dc2011-07-13 17:50:29 +0000488// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000489def shift_so_reg_imm : Operand<i32>, // reg reg imm
490 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000491 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000492 let EncoderMethod = "getSORegImmOpValue";
493 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000494 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000495 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000496 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000497}
Evan Chenga8e29892007-01-19 07:51:42 +0000498
Owen Anderson152d4a42011-07-21 23:38:37 +0000499
Evan Chenga8e29892007-01-19 07:51:42 +0000500// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000501// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000502def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000503def so_imm : Operand<i32>, ImmLeaf<i32, [{
504 return ARM_AM::getSOImmVal(Imm) != -1;
505 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000506 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000507 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000508 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000509}
510
Evan Chengc70d1842007-03-20 08:11:30 +0000511// Break so_imm's up into two pieces. This handles immediates with up to 16
512// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
513// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000514def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000515 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000516}]>;
517
518/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
519///
520def arm_i32imm : PatLeaf<(imm), [{
521 if (Subtarget->hasV6T2Ops())
522 return true;
523 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
524}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000525
Jim Grosbach587f5062011-12-02 23:34:39 +0000526/// imm0_1 predicate - Immediate in the range [0,1].
527def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
528def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
529
530/// imm0_3 predicate - Immediate in the range [0,3].
531def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
532def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
533
Jim Grosbachb2756af2011-08-01 21:55:12 +0000534/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000535def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000536def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm < 8;
538}]> {
539 let ParserMatchClass = Imm0_7AsmOperand;
540}
541
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000542/// imm8 predicate - Immediate is exactly 8.
543def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
544def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
545 let ParserMatchClass = Imm8AsmOperand;
546}
547
548/// imm16 predicate - Immediate is exactly 16.
549def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
550def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
551 let ParserMatchClass = Imm16AsmOperand;
552}
553
554/// imm32 predicate - Immediate is exactly 32.
555def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
556def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
557 let ParserMatchClass = Imm32AsmOperand;
558}
559
560/// imm1_7 predicate - Immediate in the range [1,7].
561def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
562def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
563 let ParserMatchClass = Imm1_7AsmOperand;
564}
565
566/// imm1_15 predicate - Immediate in the range [1,15].
567def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
568def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
569 let ParserMatchClass = Imm1_15AsmOperand;
570}
571
572/// imm1_31 predicate - Immediate in the range [1,31].
573def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
574def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
575 let ParserMatchClass = Imm1_31AsmOperand;
576}
577
Jim Grosbachb2756af2011-08-01 21:55:12 +0000578/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000579def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000580def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
581 return Imm >= 0 && Imm < 16;
582}]> {
583 let ParserMatchClass = Imm0_15AsmOperand;
584}
585
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000586/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000587def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000588def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
589 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000590}]> {
591 let ParserMatchClass = Imm0_31AsmOperand;
592}
Evan Chenga8e29892007-01-19 07:51:42 +0000593
Jim Grosbachee10ff82011-11-10 19:18:01 +0000594/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000595def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000596def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
597 return Imm >= 0 && Imm < 32;
598}]> {
599 let ParserMatchClass = Imm0_32AsmOperand;
600}
601
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000602/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
603def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
604def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
605 return Imm >= 0 && Imm < 64;
606}]> {
607 let ParserMatchClass = Imm0_63AsmOperand;
608}
609
Jim Grosbach02c84602011-08-01 22:02:20 +0000610/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000611def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000612def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
613 let ParserMatchClass = Imm0_255AsmOperand;
614}
615
Jim Grosbach9588c102011-11-12 00:58:43 +0000616/// imm0_65535 - An immediate is in the range [0.65535].
617def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
618def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
619 return Imm >= 0 && Imm < 65536;
620}]> {
621 let ParserMatchClass = Imm0_65535AsmOperand;
622}
623
Jim Grosbachffa32252011-07-19 19:13:28 +0000624// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
625// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000626//
Jim Grosbachffa32252011-07-19 19:13:28 +0000627// FIXME: This really needs a Thumb version separate from the ARM version.
628// While the range is the same, and can thus use the same match class,
629// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000630def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000631def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000632 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000633 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000634}
635
Jim Grosbached838482011-07-26 16:24:27 +0000636/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000637def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000638def imm24b : Operand<i32>, ImmLeaf<i32, [{
639 return Imm >= 0 && Imm <= 0xffffff;
640}]> {
641 let ParserMatchClass = Imm24bitAsmOperand;
642}
643
644
Evan Chenga9688c42010-12-11 04:11:38 +0000645/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
646/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000647def BitfieldAsmOperand : AsmOperandClass {
648 let Name = "Bitfield";
649 let ParserMethod = "parseBitfield";
650}
Richard Bartondb9ca592012-03-20 10:50:35 +0000651
Evan Chenga9688c42010-12-11 04:11:38 +0000652def bf_inv_mask_imm : Operand<i32>,
653 PatLeaf<(imm), [{
654 return ARM::isBitFieldInvertedMask(N->getZExtValue());
655}] > {
656 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
657 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000658 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000659 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000660}
661
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000662def imm1_32_XFORM: SDNodeXForm<imm, [{
663 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
664}]>;
665def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000666def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
667 uint64_t Imm = N->getZExtValue();
668 return Imm > 0 && Imm <= 32;
669 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000670 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000671 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000672 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000673}
674
Jim Grosbachf4943352011-07-25 23:09:14 +0000675def imm1_16_XFORM: SDNodeXForm<imm, [{
676 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
677}]>;
678def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
679def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
680 imm1_16_XFORM> {
681 let PrintMethod = "printImmPlusOneOperand";
682 let ParserMatchClass = Imm1_16AsmOperand;
683}
684
Evan Chenga8e29892007-01-19 07:51:42 +0000685// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000686// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000687//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000688def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000689def addrmode_imm12 : Operand<i32>,
690 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000691 // 12-bit immediate operand. Note that instructions using this encode
692 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
693 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000694
Chris Lattner2ac19022010-11-15 05:19:05 +0000695 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000696 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000697 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000698 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000699 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000700}
Jim Grosbach3e556122010-10-26 22:37:02 +0000701// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000702//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000703def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000704def ldst_so_reg : Operand<i32>,
705 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000706 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000707 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000708 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000709 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000710 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000711 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000712}
713
Jim Grosbach7ce05792011-08-03 23:50:40 +0000714// postidx_imm8 := +/- [0,255]
715//
716// 9 bit value:
717// {8} 1 is imm8 is non-negative. 0 otherwise.
718// {7-0} [0,255] imm8 value.
719def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
720def postidx_imm8 : Operand<i32> {
721 let PrintMethod = "printPostIdxImm8Operand";
722 let ParserMatchClass = PostIdxImm8AsmOperand;
723 let MIOperandInfo = (ops i32imm);
724}
725
Owen Anderson154c41d2011-08-04 18:24:14 +0000726// postidx_imm8s4 := +/- [0,1020]
727//
728// 9 bit value:
729// {8} 1 is imm8 is non-negative. 0 otherwise.
730// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000731def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000732def postidx_imm8s4 : Operand<i32> {
733 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000734 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000735 let MIOperandInfo = (ops i32imm);
736}
737
738
Jim Grosbach7ce05792011-08-03 23:50:40 +0000739// postidx_reg := +/- reg
740//
741def PostIdxRegAsmOperand : AsmOperandClass {
742 let Name = "PostIdxReg";
743 let ParserMethod = "parsePostIdxReg";
744}
745def postidx_reg : Operand<i32> {
746 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000747 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000748 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000749 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000750 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000751}
752
753
Jim Grosbach3e556122010-10-26 22:37:02 +0000754// addrmode2 := reg +/- imm12
755// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000756//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000757// FIXME: addrmode2 should be refactored the rest of the way to always
758// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
759def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000760def addrmode2 : Operand<i32>,
761 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000762 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000763 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000764 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000765 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
766}
767
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000768def PostIdxRegShiftedAsmOperand : AsmOperandClass {
769 let Name = "PostIdxRegShifted";
770 let ParserMethod = "parsePostIdxReg";
771}
Owen Anderson793e7962011-07-26 20:54:26 +0000772def am2offset_reg : Operand<i32>,
773 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000774 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000775 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000776 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000777 // When using this for assembly, it's always as a post-index offset.
778 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000779 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000780}
781
Jim Grosbach039c2e12011-08-04 23:01:30 +0000782// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
783// the GPR is purely vestigal at this point.
784def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000785def am2offset_imm : Operand<i32>,
786 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
787 [], [SDNPWantRoot]> {
788 let EncoderMethod = "getAddrMode2OffsetOpValue";
789 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000790 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000791 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000792}
793
794
Evan Chenga8e29892007-01-19 07:51:42 +0000795// addrmode3 := reg +/- reg
796// addrmode3 := reg +/- imm8
797//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000798// FIXME: split into imm vs. reg versions.
799def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000800def addrmode3 : Operand<i32>,
801 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000802 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000803 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000804 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000805 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
806}
807
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000808// FIXME: split into imm vs. reg versions.
809// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000810def AM3OffsetAsmOperand : AsmOperandClass {
811 let Name = "AM3Offset";
812 let ParserMethod = "parseAM3Offset";
813}
Evan Chenga8e29892007-01-19 07:51:42 +0000814def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000815 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
816 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000817 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000818 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000819 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000820 let MIOperandInfo = (ops GPR, i32imm);
821}
822
Jim Grosbache6913602010-11-03 01:01:43 +0000823// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000824//
Jim Grosbache6913602010-11-03 01:01:43 +0000825def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000826 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000827 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000828}
829
830// addrmode5 := reg +/- imm8*4
831//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000832def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000833def addrmode5 : Operand<i32>,
834 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
835 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000836 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000837 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000838 let ParserMatchClass = AddrMode5AsmOperand;
839 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000840}
841
Bob Wilsond3a07652011-02-07 17:43:09 +0000842// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000843//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000844def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000845def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000846 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000847 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000848 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000849 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000850 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000851 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000852}
853
Bob Wilsonda525062011-02-25 06:42:42 +0000854def am6offset : Operand<i32>,
855 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
856 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000857 let PrintMethod = "printAddrMode6OffsetOperand";
858 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000859 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000860 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000861}
862
Mon P Wang183c6272011-05-09 17:47:27 +0000863// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
864// (single element from one lane) for size 32.
865def addrmode6oneL32 : Operand<i32>,
866 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
867 let PrintMethod = "printAddrMode6Operand";
868 let MIOperandInfo = (ops GPR:$addr, i32imm);
869 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
870}
871
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000872// Special version of addrmode6 to handle alignment encoding for VLD-dup
873// instructions, specifically VLD4-dup.
874def addrmode6dup : Operand<i32>,
875 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
876 let PrintMethod = "printAddrMode6Operand";
877 let MIOperandInfo = (ops GPR:$addr, i32imm);
878 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000879 // FIXME: This is close, but not quite right. The alignment specifier is
880 // different.
881 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000882}
883
Evan Chenga8e29892007-01-19 07:51:42 +0000884// addrmodepc := pc + reg
885//
886def addrmodepc : Operand<i32>,
887 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
888 let PrintMethod = "printAddrModePCOperand";
889 let MIOperandInfo = (ops GPR, i32imm);
890}
891
Jim Grosbache39389a2011-08-02 18:07:32 +0000892// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000893//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000894def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000895def addr_offset_none : Operand<i32>,
896 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000897 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000898 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000899 let ParserMatchClass = MemNoOffsetAsmOperand;
900 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000901}
902
Bob Wilson4f38b382009-08-21 21:58:55 +0000903def nohash_imm : Operand<i32> {
904 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000905}
906
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000907def CoprocNumAsmOperand : AsmOperandClass {
908 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000909 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000910}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000911def p_imm : Operand<i32> {
912 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000913 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000914 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000915}
916
Silviu Barangae546c4c2012-04-18 13:02:55 +0000917def pf_imm : Operand<i32> {
918 let PrintMethod = "printPImmediate";
919 let ParserMatchClass = CoprocNumAsmOperand;
920}
921
Jim Grosbach1610a702011-07-25 20:06:30 +0000922def CoprocRegAsmOperand : AsmOperandClass {
923 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000924 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000925}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000926def c_imm : Operand<i32> {
927 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000928 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000929}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000930def CoprocOptionAsmOperand : AsmOperandClass {
931 let Name = "CoprocOption";
932 let ParserMethod = "parseCoprocOptionOperand";
933}
934def coproc_option_imm : Operand<i32> {
935 let PrintMethod = "printCoprocOptionImm";
936 let ParserMatchClass = CoprocOptionAsmOperand;
937}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000938
Evan Chenga8e29892007-01-19 07:51:42 +0000939//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000940
Evan Cheng37f25d92008-08-28 23:39:26 +0000941include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000942
943//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000944// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000945//
946
Evan Cheng3924f782008-08-29 07:36:24 +0000947/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000948/// binop that produces a value.
Jim Grosbach2a22b692012-04-19 23:59:26 +0000949let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000950multiclass AsI1_bin_irs<bits<4> opcod, string opc,
951 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000952 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000953 // The register-immediate version is re-materializable. This is useful
954 // in particular for taking the address of a local.
955 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000956 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
957 iii, opc, "\t$Rd, $Rn, $imm",
958 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
959 bits<4> Rd;
960 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000961 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000962 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000963 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000964 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000965 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000966 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000967 }
Jim Grosbach62547262010-10-11 18:51:51 +0000968 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
969 iir, opc, "\t$Rd, $Rn, $Rm",
970 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000971 bits<4> Rd;
972 bits<4> Rn;
973 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000974 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000975 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000976 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000977 let Inst{15-12} = Rd;
978 let Inst{11-4} = 0b00000000;
979 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000980 }
Owen Anderson92a20222011-07-21 18:54:16 +0000981
982 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000983 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000984 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000985 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000986 bits<4> Rd;
987 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000988 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000989 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000990 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000991 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000992 let Inst{11-5} = shift{11-5};
993 let Inst{4} = 0;
994 let Inst{3-0} = shift{3-0};
995 }
996
997 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000998 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000999 iis, opc, "\t$Rd, $Rn, $shift",
1000 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
1001 bits<4> Rd;
1002 bits<4> Rn;
1003 bits<12> shift;
1004 let Inst{25} = 0;
1005 let Inst{19-16} = Rn;
1006 let Inst{15-12} = Rd;
1007 let Inst{11-8} = shift{11-8};
1008 let Inst{7} = 0;
1009 let Inst{6-5} = shift{6-5};
1010 let Inst{4} = 1;
1011 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001012 }
Evan Chenga8e29892007-01-19 07:51:42 +00001013}
1014
Evan Cheng342e3162011-08-30 01:34:54 +00001015/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1016/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1017/// it is equivalent to the AsI1_bin_irs counterpart.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001018let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001019multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1020 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1021 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1022 // The register-immediate version is re-materializable. This is useful
1023 // in particular for taking the address of a local.
1024 let isReMaterializable = 1 in {
1025 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1026 iii, opc, "\t$Rd, $Rn, $imm",
1027 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1028 bits<4> Rd;
1029 bits<4> Rn;
1030 bits<12> imm;
1031 let Inst{25} = 1;
1032 let Inst{19-16} = Rn;
1033 let Inst{15-12} = Rd;
1034 let Inst{11-0} = imm;
1035 }
1036 }
1037 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1038 iir, opc, "\t$Rd, $Rn, $Rm",
1039 [/* pattern left blank */]> {
1040 bits<4> Rd;
1041 bits<4> Rn;
1042 bits<4> Rm;
1043 let Inst{11-4} = 0b00000000;
1044 let Inst{25} = 0;
1045 let Inst{3-0} = Rm;
1046 let Inst{15-12} = Rd;
1047 let Inst{19-16} = Rn;
1048 }
1049
1050 def rsi : AsI1<opcod, (outs GPR:$Rd),
1051 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1052 iis, opc, "\t$Rd, $Rn, $shift",
1053 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1054 bits<4> Rd;
1055 bits<4> Rn;
1056 bits<12> shift;
1057 let Inst{25} = 0;
1058 let Inst{19-16} = Rn;
1059 let Inst{15-12} = Rd;
1060 let Inst{11-5} = shift{11-5};
1061 let Inst{4} = 0;
1062 let Inst{3-0} = shift{3-0};
1063 }
1064
1065 def rsr : AsI1<opcod, (outs GPR:$Rd),
1066 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1067 iis, opc, "\t$Rd, $Rn, $shift",
1068 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1069 bits<4> Rd;
1070 bits<4> Rn;
1071 bits<12> shift;
1072 let Inst{25} = 0;
1073 let Inst{19-16} = Rn;
1074 let Inst{15-12} = Rd;
1075 let Inst{11-8} = shift{11-8};
1076 let Inst{7} = 0;
1077 let Inst{6-5} = shift{6-5};
1078 let Inst{4} = 1;
1079 let Inst{3-0} = shift{3-0};
1080 }
Evan Cheng342e3162011-08-30 01:34:54 +00001081}
1082
Evan Cheng4a517082011-09-06 18:52:20 +00001083/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001084///
1085/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001086/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1087let hasPostISelHook = 1, Defs = [CPSR] in {
1088multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1089 InstrItinClass iis, PatFrag opnode,
1090 bit Commutable = 0> {
1091 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1092 4, iii,
1093 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001094
Andrew Trick90b7b122011-10-18 19:18:52 +00001095 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1096 4, iir,
1097 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1098 let isCommutable = Commutable;
1099 }
1100 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1101 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1102 4, iis,
1103 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1104 so_reg_imm:$shift))]>;
1105
1106 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1107 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1108 4, iis,
1109 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1110 so_reg_reg:$shift))]>;
1111}
1112}
1113
1114/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1115/// operands are reversed.
1116let hasPostISelHook = 1, Defs = [CPSR] in {
1117multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1118 InstrItinClass iis, PatFrag opnode,
1119 bit Commutable = 0> {
1120 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1121 4, iii,
1122 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1123
1124 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1125 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1126 4, iis,
1127 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1128 GPR:$Rn))]>;
1129
1130 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1131 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1132 4, iis,
1133 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1134 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001135}
Evan Chengc85e8322007-07-05 07:13:32 +00001136}
1137
1138/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001139/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001140/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001141let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001142multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1143 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1144 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001145 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1146 opc, "\t$Rn, $imm",
1147 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001148 bits<4> Rn;
1149 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001150 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001151 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001152 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001153 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001154 let Inst{11-0} = imm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001155
1156 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001157 }
1158 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1159 opc, "\t$Rn, $Rm",
1160 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001161 bits<4> Rn;
1162 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001163 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001164 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001165 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001166 let Inst{19-16} = Rn;
1167 let Inst{15-12} = 0b0000;
1168 let Inst{11-4} = 0b00000000;
1169 let Inst{3-0} = Rm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001170
1171 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001172 }
Owen Anderson92a20222011-07-21 18:54:16 +00001173 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001174 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001175 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001176 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001177 bits<4> Rn;
1178 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001179 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001180 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001181 let Inst{19-16} = Rn;
1182 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001183 let Inst{11-5} = shift{11-5};
1184 let Inst{4} = 0;
1185 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001186
1187 let Unpredictable{15-12} = 0b1111;
Evan Chengbc8a9452009-07-07 23:40:25 +00001188 }
Owen Anderson92a20222011-07-21 18:54:16 +00001189 def rsr : AI1<opcod, (outs),
Silviu Baranga9e712312012-04-18 12:48:43 +00001190 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001191 opc, "\t$Rn, $shift",
Silviu Baranga9e712312012-04-18 12:48:43 +00001192 [(opnode GPRnopc:$Rn, so_reg_reg:$shift)]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001193 bits<4> Rn;
1194 bits<12> shift;
1195 let Inst{25} = 0;
1196 let Inst{20} = 1;
1197 let Inst{19-16} = Rn;
1198 let Inst{15-12} = 0b0000;
1199 let Inst{11-8} = shift{11-8};
1200 let Inst{7} = 0;
1201 let Inst{6-5} = shift{6-5};
1202 let Inst{4} = 1;
1203 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001204
1205 let Unpredictable{15-12} = 0b1111;
Owen Anderson92a20222011-07-21 18:54:16 +00001206 }
1207
Evan Cheng071a2792007-09-11 19:55:27 +00001208}
Evan Chenga8e29892007-01-19 07:51:42 +00001209}
1210
Evan Cheng576a3962010-09-25 00:49:35 +00001211/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001212/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001213/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001214class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001215 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001216 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001217 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001218 Requires<[IsARM, HasV6]> {
1219 bits<4> Rd;
1220 bits<4> Rm;
1221 bits<2> rot;
1222 let Inst{19-16} = 0b1111;
1223 let Inst{15-12} = Rd;
1224 let Inst{11-10} = rot;
1225 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001226}
1227
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001228class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001229 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001230 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1231 Requires<[IsARM, HasV6]> {
1232 bits<2> rot;
1233 let Inst{19-16} = 0b1111;
1234 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001235}
1236
Evan Cheng576a3962010-09-25 00:49:35 +00001237/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001238/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001239class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001240 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001241 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001242 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1243 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001244 Requires<[IsARM, HasV6]> {
1245 bits<4> Rd;
1246 bits<4> Rm;
1247 bits<4> Rn;
1248 bits<2> rot;
1249 let Inst{19-16} = Rn;
1250 let Inst{15-12} = Rd;
1251 let Inst{11-10} = rot;
1252 let Inst{9-4} = 0b000111;
1253 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001254}
1255
Jim Grosbach70327412011-07-27 17:48:13 +00001256class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001257 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001258 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1259 Requires<[IsARM, HasV6]> {
1260 bits<4> Rn;
1261 bits<2> rot;
1262 let Inst{19-16} = Rn;
1263 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001264}
1265
Evan Cheng62674222009-06-25 23:34:10 +00001266/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001267let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng8de898a2009-06-26 00:19:44 +00001268multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001269 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001270 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001271 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1272 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001273 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001274 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001275 bits<4> Rd;
1276 bits<4> Rn;
1277 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001278 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001279 let Inst{15-12} = Rd;
1280 let Inst{19-16} = Rn;
1281 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001282 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001283 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1284 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001285 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001286 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001287 bits<4> Rd;
1288 bits<4> Rn;
1289 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001290 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001291 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001292 let isCommutable = Commutable;
1293 let Inst{3-0} = Rm;
1294 let Inst{15-12} = Rd;
1295 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001296 }
Owen Anderson92a20222011-07-21 18:54:16 +00001297 def rsi : AsI1<opcod, (outs GPR:$Rd),
1298 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001299 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001300 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001301 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001302 bits<4> Rd;
1303 bits<4> Rn;
1304 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001305 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001306 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001307 let Inst{15-12} = Rd;
1308 let Inst{11-5} = shift{11-5};
1309 let Inst{4} = 0;
1310 let Inst{3-0} = shift{3-0};
1311 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001312 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1313 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001314 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001315 [(set GPRnopc:$Rd, CPSR,
1316 (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001317 Requires<[IsARM]> {
1318 bits<4> Rd;
1319 bits<4> Rn;
1320 bits<12> shift;
1321 let Inst{25} = 0;
1322 let Inst{19-16} = Rn;
1323 let Inst{15-12} = Rd;
1324 let Inst{11-8} = shift{11-8};
1325 let Inst{7} = 0;
1326 let Inst{6-5} = shift{6-5};
1327 let Inst{4} = 1;
1328 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001329 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001330 }
Owen Anderson78a54692011-04-11 20:12:19 +00001331}
1332
Evan Cheng342e3162011-08-30 01:34:54 +00001333/// AI1_rsc_irs - Define instructions and patterns for rsc
Jim Grosbach2a22b692012-04-19 23:59:26 +00001334let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001335multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1336 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001337 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001338 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1339 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1340 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1341 Requires<[IsARM]> {
1342 bits<4> Rd;
1343 bits<4> Rn;
1344 bits<12> imm;
1345 let Inst{25} = 1;
1346 let Inst{15-12} = Rd;
1347 let Inst{19-16} = Rn;
1348 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001349 }
Evan Cheng342e3162011-08-30 01:34:54 +00001350 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1351 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1352 [/* pattern left blank */]> {
1353 bits<4> Rd;
1354 bits<4> Rn;
1355 bits<4> Rm;
1356 let Inst{11-4} = 0b00000000;
1357 let Inst{25} = 0;
1358 let Inst{3-0} = Rm;
1359 let Inst{15-12} = Rd;
1360 let Inst{19-16} = Rn;
1361 }
1362 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1363 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1364 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1365 Requires<[IsARM]> {
1366 bits<4> Rd;
1367 bits<4> Rn;
1368 bits<12> shift;
1369 let Inst{25} = 0;
1370 let Inst{19-16} = Rn;
1371 let Inst{15-12} = Rd;
1372 let Inst{11-5} = shift{11-5};
1373 let Inst{4} = 0;
1374 let Inst{3-0} = shift{3-0};
1375 }
1376 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1377 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1378 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1379 Requires<[IsARM]> {
1380 bits<4> Rd;
1381 bits<4> Rn;
1382 bits<12> shift;
1383 let Inst{25} = 0;
1384 let Inst{19-16} = Rn;
1385 let Inst{15-12} = Rd;
1386 let Inst{11-8} = shift{11-8};
1387 let Inst{7} = 0;
1388 let Inst{6-5} = shift{6-5};
1389 let Inst{4} = 1;
1390 let Inst{3-0} = shift{3-0};
1391 }
1392 }
Evan Chengc85e8322007-07-05 07:13:32 +00001393}
1394
Jim Grosbach3e556122010-10-26 22:37:02 +00001395let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001396multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001397 InstrItinClass iir, PatFrag opnode> {
1398 // Note: We use the complex addrmode_imm12 rather than just an input
1399 // GPR and a constrained immediate so that we can use this to match
1400 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001401 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001402 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1403 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001404 bits<4> Rt;
1405 bits<17> addr;
1406 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1407 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001408 let Inst{15-12} = Rt;
1409 let Inst{11-0} = addr{11-0}; // imm12
1410 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001411 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001412 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1413 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001414 bits<4> Rt;
1415 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001416 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001417 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1418 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001419 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001420 let Inst{11-0} = shift{11-0};
1421 }
1422}
1423}
1424
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001425let canFoldAsLoad = 1, isReMaterializable = 1 in {
1426multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1427 InstrItinClass iir, PatFrag opnode> {
1428 // Note: We use the complex addrmode_imm12 rather than just an input
1429 // GPR and a constrained immediate so that we can use this to match
1430 // frame index references and avoid matching constant pool references.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001431 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt),
1432 (ins addrmode_imm12:$addr),
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001433 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001434 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001435 bits<4> Rt;
1436 bits<17> addr;
1437 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1438 let Inst{19-16} = addr{16-13}; // Rn
1439 let Inst{15-12} = Rt;
1440 let Inst{11-0} = addr{11-0}; // imm12
1441 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001442 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt),
1443 (ins ldst_so_reg:$shift),
1444 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1445 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001446 bits<4> Rt;
1447 bits<17> shift;
1448 let shift{4} = 0; // Inst{4} = 0
1449 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1450 let Inst{19-16} = shift{16-13}; // Rn
1451 let Inst{15-12} = Rt;
1452 let Inst{11-0} = shift{11-0};
1453 }
1454}
1455}
1456
1457
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001458multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001459 InstrItinClass iir, PatFrag opnode> {
1460 // Note: We use the complex addrmode_imm12 rather than just an input
1461 // GPR and a constrained immediate so that we can use this to match
1462 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001463 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001464 (ins GPR:$Rt, addrmode_imm12:$addr),
1465 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1466 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1467 bits<4> Rt;
1468 bits<17> addr;
1469 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1470 let Inst{19-16} = addr{16-13}; // Rn
1471 let Inst{15-12} = Rt;
1472 let Inst{11-0} = addr{11-0}; // imm12
1473 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001474 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001475 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1476 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1477 bits<4> Rt;
1478 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001479 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001480 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1481 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001482 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001483 let Inst{11-0} = shift{11-0};
1484 }
1485}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001486
1487multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1488 InstrItinClass iir, PatFrag opnode> {
1489 // Note: We use the complex addrmode_imm12 rather than just an input
1490 // GPR and a constrained immediate so that we can use this to match
1491 // frame index references and avoid matching constant pool references.
1492 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1493 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1494 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1495 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1496 bits<4> Rt;
1497 bits<17> addr;
1498 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1499 let Inst{19-16} = addr{16-13}; // Rn
1500 let Inst{15-12} = Rt;
1501 let Inst{11-0} = addr{11-0}; // imm12
1502 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001503 def rs : AI2ldst<0b011, 0, isByte, (outs),
1504 (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1505 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1506 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001507 bits<4> Rt;
1508 bits<17> shift;
1509 let shift{4} = 0; // Inst{4} = 0
1510 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1511 let Inst{19-16} = shift{16-13}; // Rn
1512 let Inst{15-12} = Rt;
1513 let Inst{11-0} = shift{11-0};
1514 }
1515}
1516
1517
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001518//===----------------------------------------------------------------------===//
1519// Instructions
1520//===----------------------------------------------------------------------===//
1521
Evan Chenga8e29892007-01-19 07:51:42 +00001522//===----------------------------------------------------------------------===//
1523// Miscellaneous Instructions.
1524//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001525
Evan Chenga8e29892007-01-19 07:51:42 +00001526/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1527/// the function. The first operand is the ID# for this instruction, the second
1528/// is the index into the MachineConstantPool that this is, the third is the
1529/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001530let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001531def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001532PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001533 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001534
Jim Grosbach4642ad32010-02-22 23:10:38 +00001535// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1536// from removing one half of the matched pairs. That breaks PEI, which assumes
1537// these will always be in pairs, and asserts if it finds otherwise. Better way?
1538let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001539def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001540PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001541 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001542
Jim Grosbach64171712010-02-16 21:07:46 +00001543def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001544PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001545 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001546}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001547
Eli Friedman2bdffe42011-08-31 00:31:29 +00001548// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001549// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001550let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001551def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1552 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1553 NoItinerary, []>;
1554def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1555 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1556 NoItinerary, []>;
1557def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1558 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1559 NoItinerary, []>;
1560def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1561 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1562 NoItinerary, []>;
1563def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1564 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1565 NoItinerary, []>;
1566def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1567 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1568 NoItinerary, []>;
1569def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1570 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1571 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001572def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1573 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1574 GPR:$set1, GPR:$set2),
1575 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001576}
1577
Jim Grosbachd30970f2011-08-11 22:30:30 +00001578def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001579 Requires<[IsARM, HasV6T2]> {
1580 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001581 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001582 let Inst{7-0} = 0b00000000;
1583}
1584
Jim Grosbachd30970f2011-08-11 22:30:30 +00001585def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001586 Requires<[IsARM, HasV6T2]> {
1587 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001588 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001589 let Inst{7-0} = 0b00000001;
1590}
1591
Jim Grosbachd30970f2011-08-11 22:30:30 +00001592def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001593 Requires<[IsARM, HasV6T2]> {
1594 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001595 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001596 let Inst{7-0} = 0b00000010;
1597}
1598
Jim Grosbachd30970f2011-08-11 22:30:30 +00001599def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001600 Requires<[IsARM, HasV6T2]> {
1601 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001602 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001603 let Inst{7-0} = 0b00000011;
1604}
1605
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001606def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1607 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001608 bits<4> Rd;
1609 bits<4> Rn;
1610 bits<4> Rm;
1611 let Inst{3-0} = Rm;
1612 let Inst{15-12} = Rd;
1613 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001614 let Inst{27-20} = 0b01101000;
1615 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001616 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001617}
1618
Johnny Chenf4d81052010-02-12 22:53:19 +00001619def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001620 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001621 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001622 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001623 let Inst{7-0} = 0b00000100;
1624}
1625
Johnny Chenc6f7b272010-02-11 18:12:29 +00001626// The i32imm operand $val can be used by a debugger to store more information
1627// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001628def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1629 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001630 bits<16> val;
1631 let Inst{3-0} = val{3-0};
1632 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001633 let Inst{27-20} = 0b00010010;
1634 let Inst{7-4} = 0b0111;
1635}
1636
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001637// Change Processor State
1638// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001639class CPS<dag iops, string asm_ops>
1640 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001641 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001642 bits<2> imod;
1643 bits<3> iflags;
1644 bits<5> mode;
1645 bit M;
1646
Johnny Chenb98e1602010-02-12 18:55:33 +00001647 let Inst{31-28} = 0b1111;
1648 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001649 let Inst{19-18} = imod;
1650 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001651 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001652 let Inst{8-6} = iflags;
1653 let Inst{5} = 0;
1654 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001655}
1656
Owen Anderson35008c22011-08-09 23:05:39 +00001657let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001658let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001659 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001660 "$imod\t$iflags, $mode">;
1661let mode = 0, M = 0 in
1662 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1663
1664let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001665 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001666}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001667
Johnny Chenb92a23f2010-02-21 04:42:01 +00001668// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001669multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001670
Evan Chengdfed19f2010-11-03 06:34:55 +00001671 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001672 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001673 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001674 bits<4> Rt;
1675 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001676 let Inst{31-26} = 0b111101;
1677 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001678 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001679 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001680 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001681 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001682 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001683 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001684 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001685 }
1686
Evan Chengdfed19f2010-11-03 06:34:55 +00001687 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001688 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001689 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001690 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001691 let Inst{31-26} = 0b111101;
1692 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001693 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001694 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001695 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001696 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001697 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001698 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001699 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001700 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001701 }
1702}
1703
Evan Cheng416941d2010-11-04 05:19:35 +00001704defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1705defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1706defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001707
Jim Grosbach53a89d62011-07-22 17:46:13 +00001708def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001709 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001710 bits<1> end;
1711 let Inst{31-10} = 0b1111000100000001000000;
1712 let Inst{9} = end;
1713 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001714}
1715
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001716def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1717 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001718 bits<4> opt;
1719 let Inst{27-4} = 0b001100100000111100001111;
1720 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001721}
1722
Johnny Chenba6e0332010-02-11 17:14:31 +00001723// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001724let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001725def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001726 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001727 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001728 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001729}
1730
Evan Cheng12c3a532008-11-06 17:48:05 +00001731// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001732let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001733def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001734 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001735 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001736
Evan Cheng325474e2008-01-07 23:56:57 +00001737let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001738def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001739 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001740 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001741
Jim Grosbach53694262010-11-18 01:15:56 +00001742def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001743 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001744 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001745
Jim Grosbach53694262010-11-18 01:15:56 +00001746def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001747 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001748 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001749
Jim Grosbach53694262010-11-18 01:15:56 +00001750def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001751 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001752 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001753
Jim Grosbach53694262010-11-18 01:15:56 +00001754def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001755 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001756 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001757}
Chris Lattner13c63102008-01-06 05:55:01 +00001758let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001759def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001760 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001761
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001762def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001763 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001764 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001765
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001766def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001767 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001768}
Evan Cheng12c3a532008-11-06 17:48:05 +00001769} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001770
Evan Chenge07715c2009-06-23 05:25:29 +00001771
1772// LEApcrel - Load a pc-relative address into a register without offending the
1773// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001774let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001775// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001776// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1777// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001778def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001779 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001780 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001781 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001782 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001783 let Inst{24} = 0;
1784 let Inst{23-22} = label{13-12};
1785 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001786 let Inst{20} = 0;
1787 let Inst{19-16} = 0b1111;
1788 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001789 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001790}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001791def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001792 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001793
1794def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1795 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001796 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001797
Evan Chenga8e29892007-01-19 07:51:42 +00001798//===----------------------------------------------------------------------===//
1799// Control Flow Instructions.
1800//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001801
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001802let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1803 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001804 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001805 "bx", "\tlr", [(ARMretflag)]>,
1806 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001807 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001808 }
1809
1810 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001811 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001812 "mov", "\tpc, lr", [(ARMretflag)]>,
1813 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001814 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001815 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001816}
Rafael Espindola27185192006-09-29 21:20:16 +00001817
Bob Wilson04ea6e52009-10-28 00:37:03 +00001818// Indirect branches
1819let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001820 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001821 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001822 [(brind GPR:$dst)]>,
1823 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001824 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001825 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001826 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001827 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001828
Jim Grosbachd447ac62011-07-13 20:21:31 +00001829 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1830 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001831 Requires<[IsARM, HasV4T]> {
1832 bits<4> dst;
1833 let Inst{27-4} = 0b000100101111111111110001;
1834 let Inst{3-0} = dst;
1835 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001836}
1837
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001838// SP is marked as a use to prevent stack-pointer assignments that appear
1839// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001840let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001841 // FIXME: Do we really need a non-predicated version? If so, it should
1842 // at least be a pseudo instruction expanding to the predicated version
1843 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001844 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001845 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001846 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001847 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001848 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001849 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001850 bits<24> func;
1851 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001852 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001853 }
Evan Cheng277f0742007-06-19 21:05:09 +00001854
Jason W Kim685c3502011-02-04 19:47:15 +00001855 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001856 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001857 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001858 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001859 bits<24> func;
1860 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001861 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001862 }
Evan Cheng277f0742007-06-19 21:05:09 +00001863
Evan Chenga8e29892007-01-19 07:51:42 +00001864 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001865 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001866 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001867 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001868 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001869 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001870 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001871 let Inst{3-0} = func;
1872 }
1873
1874 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1875 IIC_Br, "blx", "\t$func",
1876 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001877 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001878 bits<4> func;
1879 let Inst{27-4} = 0b000100101111111111110011;
1880 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001881 }
1882
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001883 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001884 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001885 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001886 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001887 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001888
1889 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001890 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001891 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001892 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001893
1894 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1895 // return stack predictor.
1896 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1897 (ins bl_target:$func, variable_ops),
1898 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001899 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001900}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001901
David Goodwin1a8f36e2009-08-12 18:31:53 +00001902let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001903 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1904 // a two-value operand where a dag node expects two operands. :(
1905 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1906 IIC_Br, "b", "\t$target",
1907 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1908 bits<24> target;
1909 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001910 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001911 }
1912
Evan Chengaeafca02007-05-16 07:45:54 +00001913 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001914 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001915 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001916 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1917 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001918 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001919 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001920 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001921
Jim Grosbach2dc77682010-11-29 18:37:44 +00001922 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1923 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001924 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001925 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001926 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001927 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1928 // into i12 and rs suffixed versions.
1929 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001930 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001931 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001932 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001933 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001934 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001935 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001936 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001937 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001938 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001939 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001940 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001941
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001942}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001943
Jim Grosbachcf121c32011-07-28 21:57:55 +00001944// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001945def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001946 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001947 Requires<[IsARM, HasV5T]> {
1948 let Inst{31-25} = 0b1111101;
1949 bits<25> target;
1950 let Inst{23-0} = target{24-1};
1951 let Inst{24} = target{0};
1952}
1953
Jim Grosbach898e7e22011-07-13 20:25:01 +00001954// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001955def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001956 [/* pattern left blank */]> {
1957 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001958 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001959 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001960 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001961 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001962}
1963
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001964// Tail calls.
1965
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001966let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
1967 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1968 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001969
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001970 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1971 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001972
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001973 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1974 4, IIC_Br, [],
1975 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1976 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001977
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001978 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1979 4, IIC_Br, [],
1980 (BX GPR:$dst)>,
1981 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001982}
1983
Jim Grosbachd30970f2011-08-11 22:30:30 +00001984// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001985def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1986 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001987 bits<4> opt;
1988 let Inst{23-4} = 0b01100000000000000111;
1989 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001990}
1991
Jim Grosbached838482011-07-26 16:24:27 +00001992// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001993let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001994def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001995 bits<24> svc;
1996 let Inst{23-0} = svc;
1997}
Johnny Chen85d5a892010-02-10 18:02:25 +00001998}
1999
Jim Grosbach5a287482011-07-29 17:51:39 +00002000// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002001class SRSI<bit wb, string asm>
2002 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2003 NoItinerary, asm, "", []> {
2004 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002005 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002006 let Inst{27-25} = 0b100;
2007 let Inst{22} = 1;
2008 let Inst{21} = wb;
2009 let Inst{20} = 0;
2010 let Inst{19-16} = 0b1101; // SP
2011 let Inst{15-5} = 0b00000101000;
2012 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002013}
2014
Jim Grosbache1cf5902011-07-29 20:26:09 +00002015def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2016 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002017}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002018def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2019 let Inst{24-23} = 0;
2020}
2021def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2022 let Inst{24-23} = 0b10;
2023}
2024def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2025 let Inst{24-23} = 0b10;
2026}
2027def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2028 let Inst{24-23} = 0b01;
2029}
2030def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2031 let Inst{24-23} = 0b01;
2032}
2033def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2034 let Inst{24-23} = 0b11;
2035}
2036def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2037 let Inst{24-23} = 0b11;
2038}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002039
Jim Grosbach5a287482011-07-29 17:51:39 +00002040// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002041class RFEI<bit wb, string asm>
2042 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2043 NoItinerary, asm, "", []> {
2044 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002045 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002046 let Inst{27-25} = 0b100;
2047 let Inst{22} = 0;
2048 let Inst{21} = wb;
2049 let Inst{20} = 1;
2050 let Inst{19-16} = Rn;
2051 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002052}
2053
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002054def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2055 let Inst{24-23} = 0;
2056}
2057def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2058 let Inst{24-23} = 0;
2059}
2060def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2061 let Inst{24-23} = 0b10;
2062}
2063def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2064 let Inst{24-23} = 0b10;
2065}
2066def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2067 let Inst{24-23} = 0b01;
2068}
2069def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2070 let Inst{24-23} = 0b01;
2071}
2072def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2073 let Inst{24-23} = 0b11;
2074}
2075def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2076 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002077}
2078
Evan Chenga8e29892007-01-19 07:51:42 +00002079//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002080// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002081//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002082
Evan Chenga8e29892007-01-19 07:51:42 +00002083// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002084
2085
Evan Cheng7e2fe912010-10-28 06:47:08 +00002086defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002087 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002088defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002089 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002090defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002091 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002092defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002093 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002094
Evan Chengfa775d02007-03-19 07:20:03 +00002095// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002096let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002097 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002098def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002099 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2100 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002101 bits<4> Rt;
2102 bits<17> addr;
2103 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2104 let Inst{19-16} = 0b1111;
2105 let Inst{15-12} = Rt;
2106 let Inst{11-0} = addr{11-0}; // imm12
2107}
Evan Chengfa775d02007-03-19 07:20:03 +00002108
Evan Chenga8e29892007-01-19 07:51:42 +00002109// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002110def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002111 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2112 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002113
Evan Chenga8e29892007-01-19 07:51:42 +00002114// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002115def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002116 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2117 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002118
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002119def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002120 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2121 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002122
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002123let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002124// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002125def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2126 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002127 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002128 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002129}
Rafael Espindolac391d162006-10-23 20:34:27 +00002130
Evan Chenga8e29892007-01-19 07:51:42 +00002131// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002132multiclass AI2_ldridx<bit isByte, string opc,
2133 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002134 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002135 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002136 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002137 bits<17> addr;
2138 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002139 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002140 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002141 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002142 let DecoderMethod = "DecodeLDRPreImm";
2143 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2144 }
2145
2146 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002147 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002148 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2149 bits<17> addr;
2150 let Inst{25} = 1;
2151 let Inst{23} = addr{12};
2152 let Inst{19-16} = addr{16-13};
2153 let Inst{11-0} = addr{11-0};
2154 let Inst{4} = 0;
2155 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002156 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002157 }
Owen Anderson793e7962011-07-26 20:54:26 +00002158
2159 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002160 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002161 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002162 opc, "\t$Rt, $addr, $offset",
2163 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002164 // {12} isAdd
2165 // {11-0} imm12/Rm
2166 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002167 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002168 let Inst{25} = 1;
2169 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002170 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002171 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002172
2173 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002174 }
2175
2176 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002177 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002178 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002179 opc, "\t$Rt, $addr, $offset",
2180 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002181 // {12} isAdd
2182 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002183 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002184 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002185 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002186 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002187 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002188 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002189
2190 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002191 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002192
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002193}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002194
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002195let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002196// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2197// IIC_iLoad_siu depending on whether it the offset register is shifted.
2198defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2199defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002200}
Rafael Espindola450856d2006-12-12 00:37:38 +00002201
Jim Grosbach45251b32011-08-11 20:41:13 +00002202multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2203 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002204 (ins addrmode3:$addr), IndexModePre,
2205 LdMiscFrm, itin,
2206 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2207 bits<14> addr;
2208 let Inst{23} = addr{8}; // U bit
2209 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2210 let Inst{19-16} = addr{12-9}; // Rn
2211 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2212 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002213 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002214 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002215 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002216 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002217 (ins addr_offset_none:$addr, am3offset:$offset),
2218 IndexModePost, LdMiscFrm, itin,
2219 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2220 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002221 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002222 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002223 let Inst{23} = offset{8}; // U bit
2224 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002225 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002226 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2227 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002228 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002229 }
2230}
Rafael Espindola4e307642006-09-08 16:59:47 +00002231
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002232let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002233defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2234defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2235defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002236let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002237def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002238 (ins addrmode3:$addr), IndexModePre,
2239 LdMiscFrm, IIC_iLoad_d_ru,
2240 "ldrd", "\t$Rt, $Rt2, $addr!",
2241 "$addr.base = $Rn_wb", []> {
2242 bits<14> addr;
2243 let Inst{23} = addr{8}; // U bit
2244 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2245 let Inst{19-16} = addr{12-9}; // Rn
2246 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2247 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002248 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002249 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002250}
Jim Grosbach45251b32011-08-11 20:41:13 +00002251def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002252 (ins addr_offset_none:$addr, am3offset:$offset),
2253 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2254 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2255 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002256 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002257 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002258 let Inst{23} = offset{8}; // U bit
2259 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002260 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002261 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2262 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002263 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002264}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002265} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002266} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002267
Jim Grosbach89958d52011-08-11 21:41:59 +00002268// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002269let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002270def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2271 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2272 IndexModePost, LdFrm, IIC_iLoad_ru,
2273 "ldrt", "\t$Rt, $addr, $offset",
2274 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002275 // {12} isAdd
2276 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002277 bits<14> offset;
2278 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002279 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002280 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002281 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002282 let Inst{19-16} = addr;
2283 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002284 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002285 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002286 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2287}
Jim Grosbach59999262011-08-10 23:43:54 +00002288
2289def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2290 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002291 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002292 "ldrt", "\t$Rt, $addr, $offset",
2293 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002294 // {12} isAdd
2295 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002296 bits<14> offset;
2297 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002298 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002299 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002300 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002301 let Inst{19-16} = addr;
2302 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002303 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002304}
Jim Grosbach3148a652011-08-08 23:28:47 +00002305
2306def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2307 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2308 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2309 "ldrbt", "\t$Rt, $addr, $offset",
2310 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002311 // {12} isAdd
2312 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002313 bits<14> offset;
2314 bits<4> addr;
2315 let Inst{25} = 1;
2316 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002317 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002318 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002319 let Inst{11-5} = offset{11-5};
2320 let Inst{4} = 0;
2321 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002322 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002323}
2324
2325def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2326 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2327 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2328 "ldrbt", "\t$Rt, $addr, $offset",
2329 "$addr.base = $Rn_wb", []> {
2330 // {12} isAdd
2331 // {11-0} imm12/Rm
2332 bits<14> offset;
2333 bits<4> addr;
2334 let Inst{25} = 0;
2335 let Inst{23} = offset{12};
2336 let Inst{21} = 1; // overwrite
2337 let Inst{19-16} = addr;
2338 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002339 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002340}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002341
2342multiclass AI3ldrT<bits<4> op, string opc> {
2343 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2344 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2345 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2346 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2347 bits<9> offset;
2348 let Inst{23} = offset{8};
2349 let Inst{22} = 1;
2350 let Inst{11-8} = offset{7-4};
2351 let Inst{3-0} = offset{3-0};
2352 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2353 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002354 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002355 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2356 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2357 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2358 bits<5> Rm;
2359 let Inst{23} = Rm{4};
2360 let Inst{22} = 0;
2361 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002362 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002363 let Inst{3-0} = Rm{3-0};
2364 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002365 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002366 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002367}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002368
2369defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2370defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2371defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002372}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002373
Evan Chenga8e29892007-01-19 07:51:42 +00002374// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002375
2376// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002377def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002378 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2379 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002380
Evan Chenga8e29892007-01-19 07:51:42 +00002381// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002382let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2383def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002384 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002385 "strd", "\t$Rt, $src2, $addr", []>,
2386 Requires<[IsARM, HasV5TE]> {
2387 let Inst{21} = 0;
2388}
Evan Chenga8e29892007-01-19 07:51:42 +00002389
2390// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002391multiclass AI2_stridx<bit isByte, string opc,
2392 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002393 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2394 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002395 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002396 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2397 bits<17> addr;
2398 let Inst{25} = 0;
2399 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2400 let Inst{19-16} = addr{16-13}; // Rn
2401 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002402 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002403 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002404 }
Evan Chenga8e29892007-01-19 07:51:42 +00002405
Jim Grosbach19dec202011-08-05 20:35:44 +00002406 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002407 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002408 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002409 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2410 bits<17> addr;
2411 let Inst{25} = 1;
2412 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2413 let Inst{19-16} = addr{16-13}; // Rn
2414 let Inst{11-0} = addr{11-0};
2415 let Inst{4} = 0; // Inst{4} = 0
2416 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002417 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002418 }
2419 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2420 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002421 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002422 opc, "\t$Rt, $addr, $offset",
2423 "$addr.base = $Rn_wb", []> {
2424 // {12} isAdd
2425 // {11-0} imm12/Rm
2426 bits<14> offset;
2427 bits<4> addr;
2428 let Inst{25} = 1;
2429 let Inst{23} = offset{12};
2430 let Inst{19-16} = addr;
2431 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002432
2433 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002434 }
Owen Anderson793e7962011-07-26 20:54:26 +00002435
Jim Grosbach19dec202011-08-05 20:35:44 +00002436 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2437 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002438 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002439 opc, "\t$Rt, $addr, $offset",
2440 "$addr.base = $Rn_wb", []> {
2441 // {12} isAdd
2442 // {11-0} imm12/Rm
2443 bits<14> offset;
2444 bits<4> addr;
2445 let Inst{25} = 0;
2446 let Inst{23} = offset{12};
2447 let Inst{19-16} = addr;
2448 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002449
2450 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002451 }
2452}
Owen Anderson793e7962011-07-26 20:54:26 +00002453
Jim Grosbach19dec202011-08-05 20:35:44 +00002454let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002455// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2456// IIC_iStore_siu depending on whether it the offset register is shifted.
2457defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2458defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002459}
Evan Chenga8e29892007-01-19 07:51:42 +00002460
Jim Grosbach19dec202011-08-05 20:35:44 +00002461def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2462 am2offset_reg:$offset),
2463 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2464 am2offset_reg:$offset)>;
2465def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2466 am2offset_imm:$offset),
2467 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2468 am2offset_imm:$offset)>;
2469def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2470 am2offset_reg:$offset),
2471 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2472 am2offset_reg:$offset)>;
2473def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2474 am2offset_imm:$offset),
2475 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2476 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002477
Jim Grosbach19dec202011-08-05 20:35:44 +00002478// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2479// put the patterns on the instruction definitions directly as ISel wants
2480// the address base and offset to be separate operands, not a single
2481// complex operand like we represent the instructions themselves. The
2482// pseudos map between the two.
2483let usesCustomInserter = 1,
2484 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2485def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2486 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2487 4, IIC_iStore_ru,
2488 [(set GPR:$Rn_wb,
2489 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2490def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2491 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2492 4, IIC_iStore_ru,
2493 [(set GPR:$Rn_wb,
2494 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2495def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2496 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2497 4, IIC_iStore_ru,
2498 [(set GPR:$Rn_wb,
2499 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2500def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2501 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2502 4, IIC_iStore_ru,
2503 [(set GPR:$Rn_wb,
2504 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002505def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2506 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2507 4, IIC_iStore_ru,
2508 [(set GPR:$Rn_wb,
2509 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002510}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002511
Evan Chenga8e29892007-01-19 07:51:42 +00002512
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002513
2514def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2515 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2516 StMiscFrm, IIC_iStore_bh_ru,
2517 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2518 bits<14> addr;
2519 let Inst{23} = addr{8}; // U bit
2520 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2521 let Inst{19-16} = addr{12-9}; // Rn
2522 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2523 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2524 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002525 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002526}
2527
2528def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2529 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2530 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2531 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2532 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2533 addr_offset_none:$addr,
2534 am3offset:$offset))]> {
2535 bits<10> offset;
2536 bits<4> addr;
2537 let Inst{23} = offset{8}; // U bit
2538 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2539 let Inst{19-16} = addr;
2540 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2541 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002542 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002543}
Evan Chenga8e29892007-01-19 07:51:42 +00002544
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002545let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002546def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002547 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2548 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2549 "strd", "\t$Rt, $Rt2, $addr!",
2550 "$addr.base = $Rn_wb", []> {
2551 bits<14> addr;
2552 let Inst{23} = addr{8}; // U bit
2553 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2554 let Inst{19-16} = addr{12-9}; // Rn
2555 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2556 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002557 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002558 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002559}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002560
Jim Grosbach45251b32011-08-11 20:41:13 +00002561def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002562 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2563 am3offset:$offset),
2564 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2565 "strd", "\t$Rt, $Rt2, $addr, $offset",
2566 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002567 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002568 bits<4> addr;
2569 let Inst{23} = offset{8}; // U bit
2570 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2571 let Inst{19-16} = addr;
2572 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2573 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002574 let DecoderMethod = "DecodeAddrMode3Instruction";
2575}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002576} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002577
Jim Grosbach7ce05792011-08-03 23:50:40 +00002578// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002579
Jim Grosbach10348e72011-08-11 20:04:56 +00002580def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2581 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2582 IndexModePost, StFrm, IIC_iStore_bh_ru,
2583 "strbt", "\t$Rt, $addr, $offset",
2584 "$addr.base = $Rn_wb", []> {
2585 // {12} isAdd
2586 // {11-0} imm12/Rm
2587 bits<14> offset;
2588 bits<4> addr;
2589 let Inst{25} = 1;
2590 let Inst{23} = offset{12};
2591 let Inst{21} = 1; // overwrite
2592 let Inst{19-16} = addr;
2593 let Inst{11-5} = offset{11-5};
2594 let Inst{4} = 0;
2595 let Inst{3-0} = offset{3-0};
2596 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2597}
2598
2599def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2600 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2601 IndexModePost, StFrm, IIC_iStore_bh_ru,
2602 "strbt", "\t$Rt, $addr, $offset",
2603 "$addr.base = $Rn_wb", []> {
2604 // {12} isAdd
2605 // {11-0} imm12/Rm
2606 bits<14> offset;
2607 bits<4> addr;
2608 let Inst{25} = 0;
2609 let Inst{23} = offset{12};
2610 let Inst{21} = 1; // overwrite
2611 let Inst{19-16} = addr;
2612 let Inst{11-0} = offset{11-0};
2613 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2614}
2615
Jim Grosbach342ebd52011-08-11 22:18:00 +00002616let mayStore = 1, neverHasSideEffects = 1 in {
2617def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2618 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2619 IndexModePost, StFrm, IIC_iStore_ru,
2620 "strt", "\t$Rt, $addr, $offset",
2621 "$addr.base = $Rn_wb", []> {
2622 // {12} isAdd
2623 // {11-0} imm12/Rm
2624 bits<14> offset;
2625 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002626 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002627 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002628 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002629 let Inst{19-16} = addr;
2630 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002631 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002632 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002633 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002634}
2635
Jim Grosbach342ebd52011-08-11 22:18:00 +00002636def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2637 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2638 IndexModePost, StFrm, IIC_iStore_ru,
2639 "strt", "\t$Rt, $addr, $offset",
2640 "$addr.base = $Rn_wb", []> {
2641 // {12} isAdd
2642 // {11-0} imm12/Rm
2643 bits<14> offset;
2644 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002645 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002646 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002647 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002648 let Inst{19-16} = addr;
2649 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002650 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002651}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002652}
2653
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002654
Jim Grosbach7ce05792011-08-03 23:50:40 +00002655multiclass AI3strT<bits<4> op, string opc> {
2656 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2657 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2658 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2659 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2660 bits<9> offset;
2661 let Inst{23} = offset{8};
2662 let Inst{22} = 1;
2663 let Inst{11-8} = offset{7-4};
2664 let Inst{3-0} = offset{3-0};
2665 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2666 }
2667 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2668 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2669 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2670 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2671 bits<5> Rm;
2672 let Inst{23} = Rm{4};
2673 let Inst{22} = 0;
2674 let Inst{11-8} = 0;
2675 let Inst{3-0} = Rm{3-0};
2676 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2677 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002678}
2679
Jim Grosbach7ce05792011-08-03 23:50:40 +00002680
2681defm STRHT : AI3strT<0b1011, "strht">;
2682
2683
Evan Chenga8e29892007-01-19 07:51:42 +00002684//===----------------------------------------------------------------------===//
2685// Load / store multiple Instructions.
2686//
2687
Jim Grosbach27debd62011-12-13 21:48:29 +00002688multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002689 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002690 // IA is the default, so no need for an explicit suffix on the
2691 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002692 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002693 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2694 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002695 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002696 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002697 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002698 let Inst{21} = 0; // No writeback
2699 let Inst{20} = L_bit;
2700 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002701 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002702 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2703 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002704 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002705 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002706 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002707 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002708 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002709
2710 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002711 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002712 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002713 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2714 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002715 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002716 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002717 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002718 let Inst{21} = 0; // No writeback
2719 let Inst{20} = L_bit;
2720 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002721 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002722 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2723 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002724 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002725 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002726 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002727 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002728 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002729
2730 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002731 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002732 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002733 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2734 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002735 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002736 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002737 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002738 let Inst{21} = 0; // No writeback
2739 let Inst{20} = L_bit;
2740 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002741 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002742 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2743 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002744 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002745 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002746 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002747 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002748 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002749
2750 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002751 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002752 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002753 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2754 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002755 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002756 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002757 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002758 let Inst{21} = 0; // No writeback
2759 let Inst{20} = L_bit;
2760 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002761 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002762 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2763 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002764 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002765 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002766 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002767 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002768 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002769
2770 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002771 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002772}
Bill Wendling6c470b82010-11-13 09:09:38 +00002773
Bill Wendlingc93989a2010-11-13 11:20:05 +00002774let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002775
2776let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002777defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2778 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002779
2780let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002781defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2782 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002783
2784} // neverHasSideEffects
2785
Bill Wendling73fe34a2010-11-16 01:16:36 +00002786// FIXME: remove when we have a way to marking a MI with these properties.
2787// FIXME: Should pc be an implicit operand like PICADD, etc?
2788let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2789 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002790def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2791 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002792 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002793 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002794 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002795
Jim Grosbach27debd62011-12-13 21:48:29 +00002796let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2797defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2798 IIC_iLoad_mu>;
2799
2800let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2801defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2802 IIC_iStore_mu>;
2803
2804
2805
Evan Chenga8e29892007-01-19 07:51:42 +00002806//===----------------------------------------------------------------------===//
2807// Move Instructions.
2808//
2809
Evan Chengcd799b92009-06-12 20:46:18 +00002810let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002811def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2812 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2813 bits<4> Rd;
2814 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002815
Johnny Chen103bf952011-04-01 23:30:25 +00002816 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002817 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002818 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002819 let Inst{3-0} = Rm;
2820 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002821}
2822
Andrew Trick90b7b122011-10-18 19:18:52 +00002823def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002824 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2825
Dale Johannesen38d5f042010-06-15 22:24:08 +00002826// A version for the smaller set of tail call registers.
2827let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002828def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002829 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2830 bits<4> Rd;
2831 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002832
Dale Johannesen38d5f042010-06-15 22:24:08 +00002833 let Inst{11-4} = 0b00000000;
2834 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002835 let Inst{3-0} = Rm;
2836 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002837}
2838
Owen Andersonde317f42011-08-09 23:33:27 +00002839def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002840 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002841 "mov", "\t$Rd, $src",
2842 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002843 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002844 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002845 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002846 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002847 let Inst{11-8} = src{11-8};
2848 let Inst{7} = 0;
2849 let Inst{6-5} = src{6-5};
2850 let Inst{4} = 1;
2851 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002852 let Inst{25} = 0;
2853}
Evan Chenga2515702007-03-19 07:09:02 +00002854
Owen Anderson152d4a42011-07-21 23:38:37 +00002855def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2856 DPSoRegImmFrm, IIC_iMOVsr,
2857 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2858 UnaryDP {
2859 bits<4> Rd;
2860 bits<12> src;
2861 let Inst{15-12} = Rd;
2862 let Inst{19-16} = 0b0000;
2863 let Inst{11-5} = src{11-5};
2864 let Inst{4} = 0;
2865 let Inst{3-0} = src{3-0};
2866 let Inst{25} = 0;
2867}
2868
Evan Chengc4af4632010-11-17 20:13:28 +00002869let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002870def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2871 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002872 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002873 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002874 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002875 let Inst{15-12} = Rd;
2876 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002877 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002878}
2879
Evan Chengc4af4632010-11-17 20:13:28 +00002880let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002881def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002882 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002883 "movw", "\t$Rd, $imm",
2884 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002885 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002886 bits<4> Rd;
2887 bits<16> imm;
2888 let Inst{15-12} = Rd;
2889 let Inst{11-0} = imm{11-0};
2890 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002891 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002892 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002893 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002894}
2895
Jim Grosbachffa32252011-07-19 19:13:28 +00002896def : InstAlias<"mov${p} $Rd, $imm",
2897 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2898 Requires<[IsARM]>;
2899
Evan Cheng53519f02011-01-21 18:55:51 +00002900def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2901 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002902
2903let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002904def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2905 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002906 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002907 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002908 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002909 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002910 lo16AllZero:$imm))]>, UnaryDP,
2911 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002912 bits<4> Rd;
2913 bits<16> imm;
2914 let Inst{15-12} = Rd;
2915 let Inst{11-0} = imm{11-0};
2916 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002917 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002918 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002919 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002920}
Evan Cheng13ab0202007-07-10 18:08:01 +00002921
Evan Cheng53519f02011-01-21 18:55:51 +00002922def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2923 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002924
2925} // Constraints
2926
Evan Cheng20956592009-10-21 08:15:52 +00002927def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2928 Requires<[IsARM, HasV6T2]>;
2929
David Goodwinca01a8d2009-09-01 18:32:09 +00002930let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002931def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002932 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2933 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002934
2935// These aren't really mov instructions, but we have to define them this way
2936// due to flag operands.
2937
Evan Cheng071a2792007-09-11 19:55:27 +00002938let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002939def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002940 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2941 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002942def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002943 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2944 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002945}
Evan Chenga8e29892007-01-19 07:51:42 +00002946
Evan Chenga8e29892007-01-19 07:51:42 +00002947//===----------------------------------------------------------------------===//
2948// Extend Instructions.
2949//
2950
2951// Sign extenders
2952
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002953def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002954 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002955def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002956 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002957
Jim Grosbach70327412011-07-27 17:48:13 +00002958def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002959 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002960def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002961 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002962
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002963def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002964
Jim Grosbach70327412011-07-27 17:48:13 +00002965def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002966
2967// Zero extenders
2968
2969let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002970def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002971 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002972def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002973 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002974def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002975 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002976
Jim Grosbach542f6422010-07-28 23:25:44 +00002977// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2978// The transformation should probably be done as a combiner action
2979// instead so we can include a check for masking back in the upper
2980// eight bits of the source into the lower eight bits of the result.
2981//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002982// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002983def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002984 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002985
Jim Grosbach70327412011-07-27 17:48:13 +00002986def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002987 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002988def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002989 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002990}
2991
Evan Chenga8e29892007-01-19 07:51:42 +00002992// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002993def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002994
Evan Chenga8e29892007-01-19 07:51:42 +00002995
Owen Anderson33e57512011-08-10 00:03:03 +00002996def SBFX : I<(outs GPRnopc:$Rd),
2997 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002998 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002999 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003000 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003001 bits<4> Rd;
3002 bits<4> Rn;
3003 bits<5> lsb;
3004 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003005 let Inst{27-21} = 0b0111101;
3006 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003007 let Inst{20-16} = width;
3008 let Inst{15-12} = Rd;
3009 let Inst{11-7} = lsb;
3010 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003011}
3012
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003013def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003014 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003015 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003016 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003017 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003018 bits<4> Rd;
3019 bits<4> Rn;
3020 bits<5> lsb;
3021 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003022 let Inst{27-21} = 0b0111111;
3023 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003024 let Inst{20-16} = width;
3025 let Inst{15-12} = Rd;
3026 let Inst{11-7} = lsb;
3027 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003028}
3029
Evan Chenga8e29892007-01-19 07:51:42 +00003030//===----------------------------------------------------------------------===//
3031// Arithmetic Instructions.
3032//
3033
Jim Grosbach26421962008-10-14 20:36:24 +00003034defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003035 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003036 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003037defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003038 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003039 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003040
Evan Chengc85e8322007-07-05 07:13:32 +00003041// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003042//
Andrew Trick90b7b122011-10-18 19:18:52 +00003043// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3044// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003045// AdjustInstrPostInstrSelection where we determine whether or not to
3046// set the "s" bit based on CPSR liveness.
3047//
Andrew Trick90b7b122011-10-18 19:18:52 +00003048// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003049// support for an optional CPSR definition that corresponds to the DAG
3050// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003051defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3052 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3053defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3054 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003055
Evan Cheng62674222009-06-25 23:34:10 +00003056defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003057 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003058 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003059defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003060 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003061 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003062
Evan Cheng342e3162011-08-30 01:34:54 +00003063defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3064 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3065 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003066
3067// FIXME: Eliminate them if we can write def : Pat patterns which defines
3068// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003069defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3070 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003071
Evan Cheng342e3162011-08-30 01:34:54 +00003072defm RSC : AI1_rsc_irs<0b0111, "rsc",
3073 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3074 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003075
Evan Chenga8e29892007-01-19 07:51:42 +00003076// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003077// The assume-no-carry-in form uses the negation of the input since add/sub
3078// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3079// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3080// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003081def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3082 (SUBri GPR:$src, so_imm_neg:$imm)>;
3083def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3084 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3085
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003086// The with-carry-in form matches bitwise not instead of the negation.
3087// Effectively, the inverse interpretation of the carry flag already accounts
3088// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003089def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3090 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003091
3092// Note: These are implemented in C++ code, because they have to generate
3093// ADD/SUBrs instructions, which use a complex pattern that a xform function
3094// cannot produce.
3095// (mul X, 2^n+1) -> (add (X << n), X)
3096// (mul X, 2^n-1) -> (rsb X, (X << n))
3097
Jim Grosbach7931df32011-07-22 18:06:01 +00003098// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003099// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003100class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003101 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003102 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3103 string asm = "\t$Rd, $Rn, $Rm">
3104 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003105 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003106 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003107 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003108 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003109 let Inst{11-4} = op11_4;
3110 let Inst{19-16} = Rn;
3111 let Inst{15-12} = Rd;
3112 let Inst{3-0} = Rm;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003113
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003114 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003115}
3116
Jim Grosbach7931df32011-07-22 18:06:01 +00003117// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003118
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003119def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003120 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3121 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003122def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003123 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3124 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3125def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3126 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003127 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003128def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3129 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003130 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003131
3132def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3133def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3134def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3135def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3136def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3137def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3138def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3139def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3140def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3141def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3142def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3143def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003144
Jim Grosbach7931df32011-07-22 18:06:01 +00003145// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003146
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003147def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3148def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3149def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3150def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3151def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3152def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3153def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3154def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3155def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3156def USAX : AAI<0b01100101, 0b11110101, "usax">;
3157def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3158def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003159
Jim Grosbach7931df32011-07-22 18:06:01 +00003160// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003161
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003162def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3163def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3164def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3165def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3166def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3167def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3168def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3169def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3170def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3171def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3172def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3173def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003174
Jim Grosbachd30970f2011-08-11 22:30:30 +00003175// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003176
Jim Grosbach70987fb2010-10-18 23:35:38 +00003177def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003178 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003179 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003180 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003181 bits<4> Rd;
3182 bits<4> Rn;
3183 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003184 let Inst{27-20} = 0b01111000;
3185 let Inst{15-12} = 0b1111;
3186 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003187 let Inst{19-16} = Rd;
3188 let Inst{11-8} = Rm;
3189 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003190}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003191def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003192 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003193 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003194 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003195 bits<4> Rd;
3196 bits<4> Rn;
3197 bits<4> Rm;
3198 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003199 let Inst{27-20} = 0b01111000;
3200 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003201 let Inst{19-16} = Rd;
3202 let Inst{15-12} = Ra;
3203 let Inst{11-8} = Rm;
3204 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003205}
3206
Jim Grosbachd30970f2011-08-11 22:30:30 +00003207// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003208
Owen Anderson33e57512011-08-10 00:03:03 +00003209def SSAT : AI<(outs GPRnopc:$Rd),
3210 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003211 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003212 bits<4> Rd;
3213 bits<5> sat_imm;
3214 bits<4> Rn;
3215 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003216 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003217 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003218 let Inst{20-16} = sat_imm;
3219 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003220 let Inst{11-7} = sh{4-0};
3221 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003222 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003223}
3224
Owen Anderson33e57512011-08-10 00:03:03 +00003225def SSAT16 : AI<(outs GPRnopc:$Rd),
3226 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003227 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003228 bits<4> Rd;
3229 bits<4> sat_imm;
3230 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003231 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003232 let Inst{11-4} = 0b11110011;
3233 let Inst{15-12} = Rd;
3234 let Inst{19-16} = sat_imm;
3235 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003236}
3237
Owen Anderson33e57512011-08-10 00:03:03 +00003238def USAT : AI<(outs GPRnopc:$Rd),
3239 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003240 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003241 bits<4> Rd;
3242 bits<5> sat_imm;
3243 bits<4> Rn;
3244 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003245 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003246 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003247 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003248 let Inst{11-7} = sh{4-0};
3249 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003250 let Inst{20-16} = sat_imm;
3251 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003252}
3253
Owen Anderson33e57512011-08-10 00:03:03 +00003254def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003255 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003256 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003257 bits<4> Rd;
3258 bits<4> sat_imm;
3259 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003260 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003261 let Inst{11-4} = 0b11110011;
3262 let Inst{15-12} = Rd;
3263 let Inst{19-16} = sat_imm;
3264 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003265}
Evan Chenga8e29892007-01-19 07:51:42 +00003266
Owen Anderson33e57512011-08-10 00:03:03 +00003267def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3268 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3269def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3270 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003271
Evan Chenga8e29892007-01-19 07:51:42 +00003272//===----------------------------------------------------------------------===//
3273// Bitwise Instructions.
3274//
3275
Jim Grosbach26421962008-10-14 20:36:24 +00003276defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003277 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003278 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003279defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003280 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003281 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003282defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003283 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003284 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003285defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003286 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003287 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003288
Jim Grosbachc29769b2011-07-28 19:46:12 +00003289// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3290// like in the actual instruction encoding. The complexity of mapping the mask
3291// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3292// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003293def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003294 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003295 "bfc", "\t$Rd, $imm", "$src = $Rd",
3296 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003297 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003298 bits<4> Rd;
3299 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003300 let Inst{27-21} = 0b0111110;
3301 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003302 let Inst{15-12} = Rd;
3303 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003304 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003305}
3306
Johnny Chenb2503c02010-02-17 06:31:48 +00003307// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003308def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3309 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3310 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3311 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3312 bf_inv_mask_imm:$imm))]>,
3313 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003314 bits<4> Rd;
3315 bits<4> Rn;
3316 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003317 let Inst{27-21} = 0b0111110;
3318 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003319 let Inst{15-12} = Rd;
3320 let Inst{11-7} = imm{4-0}; // lsb
3321 let Inst{20-16} = imm{9-5}; // width
3322 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003323}
3324
Jim Grosbach36860462010-10-21 22:19:32 +00003325def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3326 "mvn", "\t$Rd, $Rm",
3327 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3328 bits<4> Rd;
3329 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003330 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003331 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003332 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003333 let Inst{15-12} = Rd;
3334 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003335}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003336def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3337 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003338 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003339 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003340 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003341 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003342 let Inst{19-16} = 0b0000;
3343 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003344 let Inst{11-5} = shift{11-5};
3345 let Inst{4} = 0;
3346 let Inst{3-0} = shift{3-0};
3347}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003348def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3349 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003350 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3351 bits<4> Rd;
3352 bits<12> shift;
3353 let Inst{25} = 0;
3354 let Inst{19-16} = 0b0000;
3355 let Inst{15-12} = Rd;
3356 let Inst{11-8} = shift{11-8};
3357 let Inst{7} = 0;
3358 let Inst{6-5} = shift{6-5};
3359 let Inst{4} = 1;
3360 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003361}
Evan Chengc4af4632010-11-17 20:13:28 +00003362let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003363def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3364 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3365 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3366 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003367 bits<12> imm;
3368 let Inst{25} = 1;
3369 let Inst{19-16} = 0b0000;
3370 let Inst{15-12} = Rd;
3371 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003372}
Evan Chenga8e29892007-01-19 07:51:42 +00003373
3374def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3375 (BICri GPR:$src, so_imm_not:$imm)>;
3376
3377//===----------------------------------------------------------------------===//
3378// Multiply Instructions.
3379//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003380class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3381 string opc, string asm, list<dag> pattern>
3382 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3383 bits<4> Rd;
3384 bits<4> Rm;
3385 bits<4> Rn;
3386 let Inst{19-16} = Rd;
3387 let Inst{11-8} = Rm;
3388 let Inst{3-0} = Rn;
3389}
3390class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3391 string opc, string asm, list<dag> pattern>
3392 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3393 bits<4> RdLo;
3394 bits<4> RdHi;
3395 bits<4> Rm;
3396 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003397 let Inst{19-16} = RdHi;
3398 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003399 let Inst{11-8} = Rm;
3400 let Inst{3-0} = Rn;
3401}
Evan Chenga8e29892007-01-19 07:51:42 +00003402
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003403// FIXME: The v5 pseudos are only necessary for the additional Constraint
3404// property. Remove them when it's possible to add those properties
3405// on an individual MachineInstr, not just an instuction description.
Jim Grosbach2a22b692012-04-19 23:59:26 +00003406let isCommutable = 1, TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003407def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd),
3408 (ins GPRnopc:$Rn, GPRnopc:$Rm),
3409 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
3410 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
3411 Requires<[IsARM, HasV6]> {
Johnny Chen597028c2011-04-04 23:57:05 +00003412 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003413 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003414}
Evan Chenga8e29892007-01-19 07:51:42 +00003415
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003416let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003417def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003418 pred:$p, cc_out:$s),
3419 4, IIC_iMUL32,
3420 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3421 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
3422 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003423}
3424
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003425def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003426 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003427 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3428 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003429 bits<4> Ra;
3430 let Inst{15-12} = Ra;
3431}
Evan Chenga8e29892007-01-19 07:51:42 +00003432
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003433let Constraints = "@earlyclobber $Rd" in
3434def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003435 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
3436 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003437 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3438 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3439 Requires<[IsARM, NoV6]>;
3440
Jim Grosbach65711012010-11-19 22:22:37 +00003441def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3442 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3443 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003444 Requires<[IsARM, HasV6T2]> {
3445 bits<4> Rd;
3446 bits<4> Rm;
3447 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003448 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003449 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003450 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003451 let Inst{11-8} = Rm;
3452 let Inst{3-0} = Rn;
3453}
Evan Chengedcbada2009-07-06 22:05:45 +00003454
Evan Chenga8e29892007-01-19 07:51:42 +00003455// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003456let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003457let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003458def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003459 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003460 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3461 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003462
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003463def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003464 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003465 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3466 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003467
3468let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3469def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3470 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003471 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003472 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3473 Requires<[IsARM, NoV6]>;
3474
3475def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3476 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003477 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003478 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3479 Requires<[IsARM, NoV6]>;
3480}
Evan Cheng8de898a2009-06-26 00:19:44 +00003481}
Evan Chenga8e29892007-01-19 07:51:42 +00003482
3483// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003484def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3485 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003486 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3487 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003488def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3489 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003490 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3491 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003492
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003493def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3494 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3495 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3496 Requires<[IsARM, HasV6]> {
3497 bits<4> RdLo;
3498 bits<4> RdHi;
3499 bits<4> Rm;
3500 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003501 let Inst{19-16} = RdHi;
3502 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003503 let Inst{11-8} = Rm;
3504 let Inst{3-0} = Rn;
3505}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003506
3507let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3508def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3509 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003510 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003511 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3512 Requires<[IsARM, NoV6]>;
3513def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3514 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003515 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003516 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3517 Requires<[IsARM, NoV6]>;
3518def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3519 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003520 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003521 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3522 Requires<[IsARM, NoV6]>;
3523}
3524
Evan Chengcd799b92009-06-12 20:46:18 +00003525} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003526
3527// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003528def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3529 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3530 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003531 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003532 let Inst{15-12} = 0b1111;
3533}
Evan Cheng13ab0202007-07-10 18:08:01 +00003534
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003535def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003536 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003537 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003538 let Inst{15-12} = 0b1111;
3539}
3540
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003541def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3542 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3543 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3544 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3545 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003546
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003547def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3548 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003549 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003550 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003551
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003552def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3553 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3554 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3555 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3556 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003557
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003558def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3559 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003560 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003561 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003562
Raul Herbster37fb5b12007-08-30 23:25:47 +00003563multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003564 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3565 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3566 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3567 (sext_inreg GPR:$Rm, i16)))]>,
3568 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003569
Jim Grosbach3870b752010-10-22 18:35:16 +00003570 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3571 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3572 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3573 (sra GPR:$Rm, (i32 16))))]>,
3574 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003575
Jim Grosbach3870b752010-10-22 18:35:16 +00003576 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3577 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3578 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3579 (sext_inreg GPR:$Rm, i16)))]>,
3580 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003581
Jim Grosbach3870b752010-10-22 18:35:16 +00003582 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3583 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3584 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3585 (sra GPR:$Rm, (i32 16))))]>,
3586 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003587
Jim Grosbach3870b752010-10-22 18:35:16 +00003588 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3589 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3590 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3591 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3592 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003593
Jim Grosbach3870b752010-10-22 18:35:16 +00003594 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3595 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3596 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3597 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3598 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003599}
3600
Raul Herbster37fb5b12007-08-30 23:25:47 +00003601
3602multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003603 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003604 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3605 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003606 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003607 [(set GPRnopc:$Rd, (add GPR:$Ra,
3608 (opnode (sext_inreg GPRnopc:$Rn, i16),
3609 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003610 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003611
Owen Anderson33e57512011-08-10 00:03:03 +00003612 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3613 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003614 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003615 [(set GPRnopc:$Rd,
3616 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3617 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003618 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003619
Owen Anderson33e57512011-08-10 00:03:03 +00003620 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3621 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003622 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003623 [(set GPRnopc:$Rd,
3624 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3625 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003626 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003627
Owen Anderson33e57512011-08-10 00:03:03 +00003628 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3629 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003630 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003631 [(set GPRnopc:$Rd,
3632 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3633 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003634 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003635
Owen Anderson33e57512011-08-10 00:03:03 +00003636 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3637 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003638 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003639 [(set GPRnopc:$Rd,
3640 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3641 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003642 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003643
Owen Anderson33e57512011-08-10 00:03:03 +00003644 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3645 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003646 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003647 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003648 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3649 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003650 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003651 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003652}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003653
Raul Herbster37fb5b12007-08-30 23:25:47 +00003654defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3655defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003656
Jim Grosbachd30970f2011-08-11 22:30:30 +00003657// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003658def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3659 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003660 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003661 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003662
Owen Anderson33e57512011-08-10 00:03:03 +00003663def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3664 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003665 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003666 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003667
Owen Anderson33e57512011-08-10 00:03:03 +00003668def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3669 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003670 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003671 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003672
Owen Anderson33e57512011-08-10 00:03:03 +00003673def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3674 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003675 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003676 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003677
Jim Grosbachd30970f2011-08-11 22:30:30 +00003678// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003679class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3680 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003681 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003682 bits<4> Rn;
3683 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003684 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003685 let Inst{22} = long;
3686 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003687 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003688 let Inst{7} = 0;
3689 let Inst{6} = sub;
3690 let Inst{5} = swap;
3691 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003692 let Inst{3-0} = Rn;
3693}
3694class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3695 InstrItinClass itin, string opc, string asm>
3696 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3697 bits<4> Rd;
3698 let Inst{15-12} = 0b1111;
3699 let Inst{19-16} = Rd;
3700}
3701class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3702 InstrItinClass itin, string opc, string asm>
3703 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3704 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003705 bits<4> Rd;
3706 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003707 let Inst{15-12} = Ra;
3708}
3709class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3710 InstrItinClass itin, string opc, string asm>
3711 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3712 bits<4> RdLo;
3713 bits<4> RdHi;
3714 let Inst{19-16} = RdHi;
3715 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003716}
3717
3718multiclass AI_smld<bit sub, string opc> {
3719
Owen Anderson33e57512011-08-10 00:03:03 +00003720 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3721 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003722 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003723
Owen Anderson33e57512011-08-10 00:03:03 +00003724 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3725 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003726 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003727
Owen Anderson33e57512011-08-10 00:03:03 +00003728 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3729 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003730 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003731
Owen Anderson33e57512011-08-10 00:03:03 +00003732 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3733 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003734 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003735
3736}
3737
3738defm SMLA : AI_smld<0, "smla">;
3739defm SMLS : AI_smld<1, "smls">;
3740
Johnny Chen2ec5e492010-02-22 21:50:40 +00003741multiclass AI_sdml<bit sub, string opc> {
3742
Jim Grosbache15defc2011-08-10 23:23:47 +00003743 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3744 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3745 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3746 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003747}
3748
3749defm SMUA : AI_sdml<0, "smua">;
3750defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003751
Evan Chenga8e29892007-01-19 07:51:42 +00003752//===----------------------------------------------------------------------===//
3753// Misc. Arithmetic Instructions.
3754//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003755
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003756def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3757 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3758 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003759
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003760def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3761 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3762 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3763 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003764
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003765def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3766 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3767 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003768
Evan Cheng9568e5c2011-06-21 06:01:08 +00003769let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003770def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3771 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003772 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003773 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003774
Evan Cheng9568e5c2011-06-21 06:01:08 +00003775let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003776def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3777 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003778 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003779 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003780
Evan Chengf60ceac2011-06-15 17:17:48 +00003781def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3782 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3783 (REVSH GPR:$Rm)>;
3784
Jim Grosbache1d58a62011-09-14 22:52:14 +00003785def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3786 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003787 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003788 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3789 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3790 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003791 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003792
Evan Chenga8e29892007-01-19 07:51:42 +00003793// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003794def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3795 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3796def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3797 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003798
Bob Wilsondc66eda2010-08-16 22:26:55 +00003799// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3800// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003801def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3802 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003803 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003804 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3805 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3806 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003807 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003808
Evan Chenga8e29892007-01-19 07:51:42 +00003809// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3810// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003811def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3812 (srl GPRnopc:$src2, imm16_31:$sh)),
3813 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3814def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3815 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3816 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003817
Evan Chenga8e29892007-01-19 07:51:42 +00003818//===----------------------------------------------------------------------===//
3819// Comparison Instructions...
3820//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003821
Jim Grosbach26421962008-10-14 20:36:24 +00003822defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003823 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003824 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003825
Jim Grosbach97a884d2010-12-07 20:41:06 +00003826// ARMcmpZ can re-use the above instruction definitions.
3827def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3828 (CMPri GPR:$src, so_imm:$imm)>;
3829def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3830 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003831def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3832 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3833def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3834 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003835
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003836// FIXME: We have to be careful when using the CMN instruction and comparison
3837// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003838// results:
3839//
3840// rsbs r1, r1, 0
3841// cmp r0, r1
3842// mov r0, #0
3843// it ls
3844// mov r0, #1
3845//
3846// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003847//
Bill Wendling6165e872010-08-26 18:33:51 +00003848// cmn r0, r1
3849// mov r0, #0
3850// it ls
3851// mov r0, #1
3852//
3853// However, the CMN gives the *opposite* result when r1 is 0. This is because
3854// the carry flag is set in the CMP case but not in the CMN case. In short, the
3855// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3856// value of r0 and the carry bit (because the "carry bit" parameter to
3857// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3858// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3859// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3860// parameter to AddWithCarry is defined as 0).
3861//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003862// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003863//
3864// x = 0
3865// ~x = 0xFFFF FFFF
3866// ~x + 1 = 0x1 0000 0000
3867// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3868//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003869// Therefore, we should disable CMN when comparing against zero, until we can
3870// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3871// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003872//
3873// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3874//
3875// This is related to <rdar://problem/7569620>.
3876//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003877//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3878// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003879
Evan Chenga8e29892007-01-19 07:51:42 +00003880// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003881defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003882 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003883 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003884defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003885 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003886 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003887
David Goodwinc0309b42009-06-29 15:33:01 +00003888defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003889 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003890 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003891
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003892//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3893// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003894
David Goodwinc0309b42009-06-29 15:33:01 +00003895def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003896 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003897
Evan Cheng218977b2010-07-13 19:27:42 +00003898// Pseudo i64 compares for some floating point compares.
3899let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3900 Defs = [CPSR] in {
3901def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003902 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003903 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003904 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3905
3906def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003907 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003908 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3909} // usesCustomInserter
3910
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003911
Evan Chenga8e29892007-01-19 07:51:42 +00003912// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003913// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003914// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003915let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003916
3917let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003918def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003919 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003920 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3921 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003922
Owen Anderson92a20222011-07-21 18:54:16 +00003923def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3924 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003925 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003926 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3927 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003928 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003929def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3930 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3931 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003932 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3933 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003934 RegConstraint<"$false = $Rd">;
3935
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003936
Evan Chengc4af4632010-11-17 20:13:28 +00003937let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003938def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003939 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003940 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003941 []>,
3942 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003943
Evan Chengc4af4632010-11-17 20:13:28 +00003944let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003945def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3946 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003947 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003948 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003949 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003950
Evan Cheng63f35442010-11-13 02:25:14 +00003951// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003952let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003953def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3954 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003955 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003956
Evan Chengc4af4632010-11-17 20:13:28 +00003957let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003958def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3959 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003960 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003961 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003962 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00003963
Evan Chengc892aeb2012-02-23 01:19:06 +00003964// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00003965multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
3966 Instruction irsr,
3967 InstrItinClass iii, InstrItinClass iir,
3968 InstrItinClass iis> {
3969 def ri : ARMPseudoExpand<(outs GPR:$Rd),
3970 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
3971 4, iii, [],
3972 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
3973 RegConstraint<"$Rn = $Rd">;
3974 def rr : ARMPseudoExpand<(outs GPR:$Rd),
3975 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
3976 4, iir, [],
3977 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3978 RegConstraint<"$Rn = $Rd">;
3979 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
3980 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
3981 4, iis, [],
3982 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
3983 RegConstraint<"$Rn = $Rd">;
3984 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
3985 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
3986 4, iis, [],
3987 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
3988 RegConstraint<"$Rn = $Rd">;
3989}
Evan Chengc892aeb2012-02-23 01:19:06 +00003990
Evan Cheng03a18522012-03-20 21:28:05 +00003991defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
3992 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
3993defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
3994 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
3995defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
3996 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00003997
Owen Andersonf523e472010-09-23 23:45:25 +00003998} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003999
Evan Cheng03a18522012-03-20 21:28:05 +00004000
Jim Grosbach3728e962009-12-10 00:11:09 +00004001//===----------------------------------------------------------------------===//
4002// Atomic operations intrinsics
4003//
4004
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004005def MemBarrierOptOperand : AsmOperandClass {
4006 let Name = "MemBarrierOpt";
4007 let ParserMethod = "parseMemBarrierOptOperand";
4008}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004009def memb_opt : Operand<i32> {
4010 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004011 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004012 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004013}
Jim Grosbach3728e962009-12-10 00:11:09 +00004014
Bob Wilsonf74a4292010-10-30 00:54:37 +00004015// memory barriers protect the atomic sequences
4016let hasSideEffects = 1 in {
4017def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4018 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4019 Requires<[IsARM, HasDB]> {
4020 bits<4> opt;
4021 let Inst{31-4} = 0xf57ff05;
4022 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004023}
Jim Grosbach3728e962009-12-10 00:11:09 +00004024}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004025
Bob Wilsonf74a4292010-10-30 00:54:37 +00004026def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004027 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004028 Requires<[IsARM, HasDB]> {
4029 bits<4> opt;
4030 let Inst{31-4} = 0xf57ff04;
4031 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004032}
4033
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004034// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004035def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4036 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004037 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004038 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004039 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004040 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004041}
4042
Chad Rosier3f5966b2012-04-17 21:48:36 +00004043// Pseudo instruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004044// to implement integer ABS
4045let usesCustomInserter = 1, Defs = [CPSR] in {
4046def ABS : ARMPseudoInst<
4047 (outs GPR:$dst), (ins GPR:$src),
4048 8, NoItinerary, []>;
4049}
4050
Jim Grosbach66869102009-12-11 18:52:41 +00004051let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004052 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004053 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004054 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004055 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4056 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004057 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004058 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4059 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004060 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004061 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4062 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004064 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4065 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004066 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004067 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4068 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004069 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004070 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004071 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4072 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4073 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4074 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4076 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4077 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4078 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004079 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004080 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4081 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004082 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004083 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004084 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004085 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4086 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004088 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4089 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004090 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004091 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4092 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004093 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004094 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4095 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004096 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004097 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4098 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004099 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004100 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004101 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4102 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4103 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4104 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4105 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4106 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4107 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004109 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004110 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4111 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004112 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004113 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004115 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4116 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004118 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4119 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004121 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4122 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004124 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4125 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004127 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4128 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004130 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004131 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4133 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4134 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4136 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4137 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004139 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004140 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004142 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004143
4144 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4147 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4150 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004152 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4153
Jim Grosbache801dc42009-12-12 01:40:06 +00004154 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004156 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4157 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004159 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4160 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004162 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4163}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004164}
4165
4166let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004167def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4168 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004169 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004170def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4171 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004172def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4173 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004174let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004175def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004176 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004177 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004178}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004179}
4180
Jim Grosbach86875a22010-10-29 19:58:57 +00004181let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004182def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004183 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004184def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004185 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004186def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004187 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004188let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004189def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004190 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004191 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004192 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004193}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004194}
4195
Jim Grosbach5278eb82009-12-11 01:42:04 +00004196
Jim Grosbachd30970f2011-08-11 22:30:30 +00004197def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004198 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004199 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004200}
4201
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004202// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004203let mayLoad = 1, mayStore = 1 in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004204def SWP : AIswp<0, (outs GPRnopc:$Rt),
4205 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swp", []>;
4206def SWPB: AIswp<1, (outs GPRnopc:$Rt),
4207 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004208}
4209
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004210//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004211// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004212//
4213
Jim Grosbach83ab0702011-07-13 22:01:08 +00004214def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4215 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004216 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004217 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4218 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004219 bits<4> opc1;
4220 bits<4> CRn;
4221 bits<4> CRd;
4222 bits<4> cop;
4223 bits<3> opc2;
4224 bits<4> CRm;
4225
4226 let Inst{3-0} = CRm;
4227 let Inst{4} = 0;
4228 let Inst{7-5} = opc2;
4229 let Inst{11-8} = cop;
4230 let Inst{15-12} = CRd;
4231 let Inst{19-16} = CRn;
4232 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004233}
4234
Silviu Barangae546c4c2012-04-18 13:02:55 +00004235def CDP2 : ABXI<0b1110, (outs), (ins pf_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00004236 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004237 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004238 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4239 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004240 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004241 bits<4> opc1;
4242 bits<4> CRn;
4243 bits<4> CRd;
4244 bits<4> cop;
4245 bits<3> opc2;
4246 bits<4> CRm;
4247
4248 let Inst{3-0} = CRm;
4249 let Inst{4} = 0;
4250 let Inst{7-5} = opc2;
4251 let Inst{11-8} = cop;
4252 let Inst{15-12} = CRd;
4253 let Inst{19-16} = CRn;
4254 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004255}
4256
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004257class ACI<dag oops, dag iops, string opc, string asm,
4258 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004259 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4260 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004261 let Inst{27-25} = 0b110;
4262}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004263class ACInoP<dag oops, dag iops, string opc, string asm,
4264 IndexMode im = IndexModeNone>
4265 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4266 opc, asm, "", []> {
4267 let Inst{31-28} = 0b1111;
4268 let Inst{27-25} = 0b110;
4269}
4270multiclass LdStCop<bit load, bit Dbit, string asm> {
4271 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4272 asm, "\t$cop, $CRd, $addr"> {
4273 bits<13> addr;
4274 bits<4> cop;
4275 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004276 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004277 let Inst{23} = addr{8};
4278 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004279 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004280 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004281 let Inst{19-16} = addr{12-9};
4282 let Inst{15-12} = CRd;
4283 let Inst{11-8} = cop;
4284 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004285 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004286 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004287 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4288 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4289 bits<13> addr;
4290 bits<4> cop;
4291 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004292 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004293 let Inst{23} = addr{8};
4294 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004295 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004296 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004297 let Inst{19-16} = addr{12-9};
4298 let Inst{15-12} = CRd;
4299 let Inst{11-8} = cop;
4300 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004301 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004302 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004303 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4304 postidx_imm8s4:$offset),
4305 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4306 bits<9> offset;
4307 bits<4> addr;
4308 bits<4> cop;
4309 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004310 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004311 let Inst{23} = offset{8};
4312 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004313 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004314 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004315 let Inst{19-16} = addr;
4316 let Inst{15-12} = CRd;
4317 let Inst{11-8} = cop;
4318 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004319 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004320 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004321 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004322 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004323 coproc_option_imm:$option),
4324 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004325 bits<8> option;
4326 bits<4> addr;
4327 bits<4> cop;
4328 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004329 let Inst{24} = 0; // P = 0
4330 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004331 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004332 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004333 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004334 let Inst{19-16} = addr;
4335 let Inst{15-12} = CRd;
4336 let Inst{11-8} = cop;
4337 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004338 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004339 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004340}
4341multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4342 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4343 asm, "\t$cop, $CRd, $addr"> {
4344 bits<13> addr;
4345 bits<4> cop;
4346 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004347 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004348 let Inst{23} = addr{8};
4349 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004350 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004351 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004352 let Inst{19-16} = addr{12-9};
4353 let Inst{15-12} = CRd;
4354 let Inst{11-8} = cop;
4355 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004356 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004357 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004358 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4359 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4360 bits<13> addr;
4361 bits<4> cop;
4362 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004363 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004364 let Inst{23} = addr{8};
4365 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004366 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004367 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004368 let Inst{19-16} = addr{12-9};
4369 let Inst{15-12} = CRd;
4370 let Inst{11-8} = cop;
4371 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004372 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004373 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004374 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4375 postidx_imm8s4:$offset),
4376 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4377 bits<9> offset;
4378 bits<4> addr;
4379 bits<4> cop;
4380 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004381 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004382 let Inst{23} = offset{8};
4383 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004384 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004385 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004386 let Inst{19-16} = addr;
4387 let Inst{15-12} = CRd;
4388 let Inst{11-8} = cop;
4389 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004390 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004391 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004392 def _OPTION : ACInoP<(outs),
4393 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004394 coproc_option_imm:$option),
4395 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004396 bits<8> option;
4397 bits<4> addr;
4398 bits<4> cop;
4399 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004400 let Inst{24} = 0; // P = 0
4401 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004402 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004403 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004404 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004405 let Inst{19-16} = addr;
4406 let Inst{15-12} = CRd;
4407 let Inst{11-8} = cop;
4408 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004409 let DecoderMethod = "DecodeCopMemInstruction";
4410 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004411}
4412
Jim Grosbach2bd01182011-10-11 21:55:36 +00004413defm LDC : LdStCop <1, 0, "ldc">;
4414defm LDCL : LdStCop <1, 1, "ldcl">;
4415defm STC : LdStCop <0, 0, "stc">;
4416defm STCL : LdStCop <0, 1, "stcl">;
4417defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4418defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4419defm STC2 : LdSt2Cop<0, 0, "stc2">;
4420defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004421
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004422//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004423// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004424//
4425
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004426class MovRCopro<string opc, bit direction, dag oops, dag iops,
4427 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004428 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004429 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004430 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004431 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004432
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004433 bits<4> Rt;
4434 bits<4> cop;
4435 bits<3> opc1;
4436 bits<3> opc2;
4437 bits<4> CRm;
4438 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004439
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004440 let Inst{15-12} = Rt;
4441 let Inst{11-8} = cop;
4442 let Inst{23-21} = opc1;
4443 let Inst{7-5} = opc2;
4444 let Inst{3-0} = CRm;
4445 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004446}
4447
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004448def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004449 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004450 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4451 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004452 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4453 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004454def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4455 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4456 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004457def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004458 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004459 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4460 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004461def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4462 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4463 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004464
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004465def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4466 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4467
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004468class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4469 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004470 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004471 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004472 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004473 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004474 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004475
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004476 bits<4> Rt;
4477 bits<4> cop;
4478 bits<3> opc1;
4479 bits<3> opc2;
4480 bits<4> CRm;
4481 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004482
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004483 let Inst{15-12} = Rt;
4484 let Inst{11-8} = cop;
4485 let Inst{23-21} = opc1;
4486 let Inst{7-5} = opc2;
4487 let Inst{3-0} = CRm;
4488 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004489}
4490
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004491def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004492 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004493 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4494 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004495 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4496 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004497def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4498 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4499 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004500def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004501 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004502 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4503 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004504def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4505 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4506 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004507
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004508def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4509 imm:$CRm, imm:$opc2),
4510 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4511
Jim Grosbachd30970f2011-08-11 22:30:30 +00004512class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004513 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004514 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004515 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004516 let Inst{23-21} = 0b010;
4517 let Inst{20} = direction;
4518
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004519 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004520 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004521 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004522 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004523 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004524
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004525 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004526 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004527 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004528 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004529 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004530}
4531
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004532def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004533 [(int_arm_mcrr imm:$cop, imm:$opc1, GPRnopc:$Rt,
4534 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004535def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4536
Jim Grosbachd30970f2011-08-11 22:30:30 +00004537class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004538 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004539 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm), NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004540 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004541 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004542 let Inst{23-21} = 0b010;
4543 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004544
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004545 bits<4> Rt;
4546 bits<4> Rt2;
4547 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004548 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004549 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004550
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004551 let Inst{15-12} = Rt;
4552 let Inst{19-16} = Rt2;
4553 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004554 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004555 let Inst{3-0} = CRm;
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004556
4557 let DecoderMethod = "DecodeMRRC2";
Johnny Chen906d57f2010-02-12 01:44:23 +00004558}
4559
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004560def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004561 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPRnopc:$Rt,
4562 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004563def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004564
Johnny Chenb98e1602010-02-12 18:55:33 +00004565//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004566// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004567//
4568
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004569// Move to ARM core register from Special Register
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004570def MRS : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004571 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004572 bits<4> Rd;
4573 let Inst{23-16} = 0b00001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004574 let Unpredictable{19-17} = 0b111;
4575
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004576 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004577
4578 let Inst{11-0} = 0b000000000000;
4579 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004580}
4581
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004582def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPRnopc:$Rd, pred:$p)>,
4583 Requires<[IsARM]>;
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004584
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004585// The MRSsys instruction is the MRS instruction from the ARM ARM,
4586// section B9.3.9, with the R bit set to 1.
4587def MRSsys : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004588 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004589 bits<4> Rd;
4590 let Inst{23-16} = 0b01001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004591 let Unpredictable{19-16} = 0b1111;
4592
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004593 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004594
4595 let Inst{11-0} = 0b000000000000;
4596 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004597}
4598
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004599// Move from ARM core register to Special Register
4600//
4601// No need to have both system and application versions, the encodings are the
4602// same and the assembly parser has no way to distinguish between them. The mask
4603// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4604// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004605def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4606 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004607 bits<5> mask;
4608 bits<4> Rn;
4609
4610 let Inst{23} = 0;
4611 let Inst{22} = mask{4}; // R bit
4612 let Inst{21-20} = 0b10;
4613 let Inst{19-16} = mask{3-0};
4614 let Inst{15-12} = 0b1111;
4615 let Inst{11-4} = 0b00000000;
4616 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004617}
4618
Owen Andersoncd20c582011-10-20 22:23:58 +00004619def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4620 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004621 bits<5> mask;
4622 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004623
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004624 let Inst{23} = 0;
4625 let Inst{22} = mask{4}; // R bit
4626 let Inst{21-20} = 0b10;
4627 let Inst{19-16} = mask{3-0};
4628 let Inst{15-12} = 0b1111;
4629 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004630}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004631
4632//===----------------------------------------------------------------------===//
4633// TLS Instructions
4634//
4635
4636// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004637// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004638// complete with fixup for the aeabi_read_tp function.
4639let isCall = 1,
4640 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4641 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4642 [(set R0, ARMthread_pointer)]>;
4643}
4644
4645//===----------------------------------------------------------------------===//
4646// SJLJ Exception handling intrinsics
4647// eh_sjlj_setjmp() is an instruction sequence to store the return
4648// address and save #0 in R0 for the non-longjmp case.
4649// Since by its nature we may be coming from some other function to get
4650// here, and we're using the stack frame for the containing function to
4651// save/restore registers, we can't keep anything live in regs across
4652// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004653// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004654// except for our own input by listing the relevant registers in Defs. By
4655// doing so, we also cause the prologue/epilogue code to actively preserve
4656// all of the callee-saved resgisters, which is exactly what we want.
4657// A constant value is passed in $val, and we use the location as a scratch.
4658//
4659// These are pseudo-instructions and are lowered to individual MC-insts, so
4660// no encoding information is necessary.
4661let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004662 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004663 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4664 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004665 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4666 NoItinerary,
4667 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4668 Requires<[IsARM, HasVFP2]>;
4669}
4670
4671let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004672 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004673 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004674 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4675 NoItinerary,
4676 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4677 Requires<[IsARM, NoVFP]>;
4678}
4679
Evan Chengafff9412011-12-20 18:26:50 +00004680// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004681let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4682 Defs = [ R7, LR, SP ] in {
4683def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4684 NoItinerary,
4685 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004686 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004687}
4688
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004689// eh.sjlj.dispatchsetup pseudo-instructions.
4690// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004691// handled when the pseudo is expanded (which happens before any passes
4692// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004693let Defs =
4694 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004695 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4696 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004697def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4698
4699let Defs =
4700 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4701 isBarrier = 1 in
4702def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4703
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004704
4705//===----------------------------------------------------------------------===//
4706// Non-Instruction Patterns
4707//
4708
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004709// ARMv4 indirect branch using (MOVr PC, dst)
4710let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4711 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004712 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004713 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4714 Requires<[IsARM, NoV4T]>;
4715
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004716// Large immediate handling.
4717
4718// 32-bit immediate using two piece so_imms or movw + movt.
4719// This is a single pseudo instruction, the benefit is that it can be remat'd
4720// as a single unit instead of having to handle reg inputs.
4721// FIXME: Remove this when we can do generalized remat.
4722let isReMaterializable = 1, isMoveImm = 1 in
4723def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4724 [(set GPR:$dst, (arm_i32imm:$src))]>,
4725 Requires<[IsARM]>;
4726
4727// Pseudo instruction that combines movw + movt + add pc (if PIC).
4728// It also makes it possible to rematerialize the instructions.
4729// FIXME: Remove this when we can do generalized remat and when machine licm
4730// can properly the instructions.
4731let isReMaterializable = 1 in {
4732def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4733 IIC_iMOVix2addpc,
4734 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4735 Requires<[IsARM, UseMovt]>;
4736
4737def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4738 IIC_iMOVix2,
4739 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4740 Requires<[IsARM, UseMovt]>;
4741
4742let AddedComplexity = 10 in
4743def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4744 IIC_iMOVix2ld,
4745 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4746 Requires<[IsARM, UseMovt]>;
4747} // isReMaterializable
4748
4749// ConstantPool, GlobalAddress, and JumpTable
4750def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4751 Requires<[IsARM, DontUseMovt]>;
4752def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4753def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4754 Requires<[IsARM, UseMovt]>;
4755def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4756 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4757
4758// TODO: add,sub,and, 3-instr forms?
4759
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004760// Tail calls. These patterns also apply to Thumb mode.
4761def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4762def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4763def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004764
4765// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004766def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004767def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004768 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004769
4770// zextload i1 -> zextload i8
4771def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4772def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4773
4774// extload -> zextload
4775def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4776def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4777def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4778def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4779
4780def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4781
4782def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4783def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4784
4785// smul* and smla*
4786def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4787 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4788 (SMULBB GPR:$a, GPR:$b)>;
4789def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4790 (SMULBB GPR:$a, GPR:$b)>;
4791def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4792 (sra GPR:$b, (i32 16))),
4793 (SMULBT GPR:$a, GPR:$b)>;
4794def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4795 (SMULBT GPR:$a, GPR:$b)>;
4796def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4797 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4798 (SMULTB GPR:$a, GPR:$b)>;
4799def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4800 (SMULTB GPR:$a, GPR:$b)>;
4801def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4802 (i32 16)),
4803 (SMULWB GPR:$a, GPR:$b)>;
4804def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4805 (SMULWB GPR:$a, GPR:$b)>;
4806
4807def : ARMV5TEPat<(add GPR:$acc,
4808 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4809 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4810 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4811def : ARMV5TEPat<(add GPR:$acc,
4812 (mul sext_16_node:$a, sext_16_node:$b)),
4813 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4814def : ARMV5TEPat<(add GPR:$acc,
4815 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4816 (sra GPR:$b, (i32 16)))),
4817 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4818def : ARMV5TEPat<(add GPR:$acc,
4819 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4820 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4821def : ARMV5TEPat<(add GPR:$acc,
4822 (mul (sra GPR:$a, (i32 16)),
4823 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4824 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4825def : ARMV5TEPat<(add GPR:$acc,
4826 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4827 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4828def : ARMV5TEPat<(add GPR:$acc,
4829 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4830 (i32 16))),
4831 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4832def : ARMV5TEPat<(add GPR:$acc,
4833 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4834 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4835
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004836
4837// Pre-v7 uses MCR for synchronization barriers.
4838def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4839 Requires<[IsARM, HasV6]>;
4840
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004841// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004842let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004843def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4844def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004845def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004846def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4847 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4848def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4849 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4850}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004851
4852def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4853def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004854
Owen Anderson33e57512011-08-10 00:03:03 +00004855def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4856 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4857def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4858 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004859
Eli Friedman069e2ed2011-08-26 02:59:24 +00004860// Atomic load/store patterns
4861def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4862 (LDRBrs ldst_so_reg:$src)>;
4863def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4864 (LDRBi12 addrmode_imm12:$src)>;
4865def : ARMPat<(atomic_load_16 addrmode3:$src),
4866 (LDRH addrmode3:$src)>;
4867def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4868 (LDRrs ldst_so_reg:$src)>;
4869def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4870 (LDRi12 addrmode_imm12:$src)>;
4871def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4872 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4873def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4874 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4875def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4876 (STRH GPR:$val, addrmode3:$ptr)>;
4877def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4878 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4879def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4880 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4881
4882
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004883//===----------------------------------------------------------------------===//
4884// Thumb Support
4885//
4886
4887include "ARMInstrThumb.td"
4888
4889//===----------------------------------------------------------------------===//
4890// Thumb2 Support
4891//
4892
4893include "ARMInstrThumb2.td"
4894
4895//===----------------------------------------------------------------------===//
4896// Floating Point Support
4897//
4898
4899include "ARMInstrVFP.td"
4900
4901//===----------------------------------------------------------------------===//
4902// Advanced SIMD (NEON) Support
4903//
4904
4905include "ARMInstrNEON.td"
4906
Jim Grosbachc83d5042011-07-14 19:47:47 +00004907//===----------------------------------------------------------------------===//
4908// Assembler aliases
4909//
4910
4911// Memory barriers
4912def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4913def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4914def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4915
4916// System instructions
4917def : MnemonicAlias<"swi", "svc">;
4918
4919// Load / Store Multiple
4920def : MnemonicAlias<"ldmfd", "ldm">;
4921def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004922def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004923def : MnemonicAlias<"stmfd", "stmdb">;
4924def : MnemonicAlias<"stmia", "stm">;
4925def : MnemonicAlias<"stmea", "stm">;
4926
Jim Grosbachf6c05252011-07-21 17:23:04 +00004927// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4928// shift amount is zero (i.e., unspecified).
4929def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004930 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004931 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004932def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004933 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004934 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004935
4936// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004937def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4938def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004939
Jim Grosbachaddec772011-07-27 22:34:17 +00004940// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004941def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004942 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004943def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004944 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004945
4946
4947// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004948def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004949 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004950def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004951 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004952def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004953 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004954def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004955 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004956def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004957 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004958def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004959 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004960
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004961def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004962 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004963def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004964 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004965def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004966 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004967def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004968 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004969def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004970 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004971def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004972 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004973
4974
4975// RFE aliases
4976def : MnemonicAlias<"rfefa", "rfeda">;
4977def : MnemonicAlias<"rfeea", "rfedb">;
4978def : MnemonicAlias<"rfefd", "rfeia">;
4979def : MnemonicAlias<"rfeed", "rfeib">;
4980def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004981
4982// SRS aliases
4983def : MnemonicAlias<"srsfa", "srsda">;
4984def : MnemonicAlias<"srsea", "srsdb">;
4985def : MnemonicAlias<"srsfd", "srsia">;
4986def : MnemonicAlias<"srsed", "srsib">;
4987def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004988
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004989// QSAX == QSUBADDX
4990def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004991// SASX == SADDSUBX
4992def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004993// SHASX == SHADDSUBX
4994def : MnemonicAlias<"shaddsubx", "shasx">;
4995// SHSAX == SHSUBADDX
4996def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004997// SSAX == SSUBADDX
4998def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004999// UASX == UADDSUBX
5000def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005001// UHASX == UHADDSUBX
5002def : MnemonicAlias<"uhaddsubx", "uhasx">;
5003// UHSAX == UHSUBADDX
5004def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005005// UQASX == UQADDSUBX
5006def : MnemonicAlias<"uqaddsubx", "uqasx">;
5007// UQSAX == UQSUBADDX
5008def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005009// USAX == USUBADDX
5010def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005011
Jim Grosbache70ec842011-10-28 22:50:54 +00005012// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5013// for isel.
5014def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5015 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005016def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5017 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005018// Same for AND <--> BIC
5019def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5020 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5021 pred:$p, cc_out:$s)>;
5022def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5023 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5024 pred:$p, cc_out:$s)>;
5025def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5026 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5027 pred:$p, cc_out:$s)>;
5028def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5029 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5030 pred:$p, cc_out:$s)>;
5031
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005032// Likewise, "add Rd, so_imm_neg" -> sub
5033def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5034 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5035def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5036 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005037// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005038def : ARMInstAlias<"cmp${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005039 (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005040def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005041 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005042
5043// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5044// LSR, ROR, and RRX instructions.
5045// FIXME: We need C++ parser hooks to map the alias to the MOV
5046// encoding. It seems we should be able to do that sort of thing
5047// in tblgen, but it could get ugly.
Jim Grosbach2a22b692012-04-19 23:59:26 +00005048let TwoOperandAliasConstraint = "$Rm = $Rd" in {
Jim Grosbach71810ab2011-11-10 16:44:55 +00005049def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005050 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5051 cc_out:$s)>;
5052def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5053 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5054 cc_out:$s)>;
5055def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5056 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5057 cc_out:$s)>;
5058def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5059 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005060 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005061}
Jim Grosbach48b368b2011-11-16 19:05:59 +00005062def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5063 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005064let TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbach23f22072011-11-16 18:31:45 +00005065def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5066 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5067 cc_out:$s)>;
5068def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5069 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5070 cc_out:$s)>;
5071def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5072 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5073 cc_out:$s)>;
5074def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5075 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5076 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005077}
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005078
5079// "neg" is and alias for "rsb rd, rn, #0"
5080def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5081 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005082
Jim Grosbach0104dd32012-03-07 00:52:41 +00005083// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5084def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5085 Requires<[IsARM, NoV6]>;
5086
Jim Grosbach05d88f42012-03-07 01:09:17 +00005087// UMULL/SMULL are available on all arches, but the instruction definitions
5088// need difference constraints pre-v6. Use these aliases for the assembly
5089// parsing on pre-v6.
5090def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5091 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5092 Requires<[IsARM, NoV6]>;
5093def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5094 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5095 Requires<[IsARM, NoV6]>;
5096
Jim Grosbach74423e32012-01-25 19:52:01 +00005097// 'it' blocks in ARM mode just validate the predicates. The IT itself
5098// is discarded.
5099def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;