blob: faf74a2deb5089271a1ee9ece62b141311ad9fa6 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000350def RegListAsmOperand : AsmOperandClass {
351 let Name = "RegList";
352 let SuperClasses = [];
353}
354
Bill Wendling0f630752010-11-17 04:32:08 +0000355def DPRRegListAsmOperand : AsmOperandClass {
356 let Name = "DPRRegList";
357 let SuperClasses = [];
358}
359
360def SPRRegListAsmOperand : AsmOperandClass {
361 let Name = "SPRRegList";
362 let SuperClasses = [];
363}
364
Bill Wendling04863d02010-11-13 10:40:19 +0000365def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000366 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000367 let ParserMatchClass = RegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Bill Wendling0f630752010-11-17 04:32:08 +0000371def dpr_reglist : Operand<i32> {
372 let EncoderMethod = "getRegisterListOpValue";
373 let ParserMatchClass = DPRRegListAsmOperand;
374 let PrintMethod = "printRegisterList";
375}
376
377def spr_reglist : Operand<i32> {
378 let EncoderMethod = "getRegisterListOpValue";
379 let ParserMatchClass = SPRRegListAsmOperand;
380 let PrintMethod = "printRegisterList";
381}
382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
384def cpinst_operand : Operand<i32> {
385 let PrintMethod = "printCPInstOperand";
386}
387
Evan Chenga8e29892007-01-19 07:51:42 +0000388// Local PC labels.
389def pclabel : Operand<i32> {
390 let PrintMethod = "printPCLabel";
391}
392
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000393// ADR instruction labels.
394def adrlabel : Operand<i32> {
395 let EncoderMethod = "getAdrLabelOpValue";
396}
397
Owen Anderson498ec202010-10-27 22:49:00 +0000398def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000399 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000400}
401
Jim Grosbachb35ad412010-10-13 19:56:10 +0000402// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000403def rot_imm : Operand<i32>, ImmLeaf<i32, [{
404 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000405 return v == 8 || v == 16 || v == 24; }]> {
406 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407}
408
Owen Anderson00828302011-03-18 22:50:18 +0000409def ShifterAsmOperand : AsmOperandClass {
410 let Name = "Shifter";
411 let SuperClasses = [];
412}
413
Bob Wilson22f5dc72010-08-16 18:27:34 +0000414// shift_imm: An integer that encodes a shift amount and the type of shift
415// (currently either asr or lsl) using the same encoding used for the
416// immediates in so_reg operands.
417def shift_imm : Operand<i32> {
418 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000419 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000420}
421
Jim Grosbache8606dc2011-07-13 17:50:29 +0000422def ShiftedRegAsmOperand : AsmOperandClass {
423 let Name = "ShiftedReg";
424}
425
Owen Anderson92a20222011-07-21 18:54:16 +0000426def ShiftedImmAsmOperand : AsmOperandClass {
427 let Name = "ShiftedImm";
428}
429
430// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
431def so_reg_reg : Operand<i32>, // reg reg imm
432 ComplexPattern<i32, 3, "SelectRegShifterOperand",
433 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000434 let EncoderMethod = "getSORegRegOpValue";
435 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000436 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000437 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000438}
Owen Anderson92a20222011-07-21 18:54:16 +0000439
440def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000441 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000442 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000443 let EncoderMethod = "getSORegImmOpValue";
444 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000445 let ParserMatchClass = ShiftedImmAsmOperand;
Owen Anderson152d4a42011-07-21 23:38:37 +0000446 let MIOperandInfo = (ops GPR, shift_imm);
447}
448
449// FIXME: Does this need to be distinct from so_reg?
450def shift_so_reg_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
452 [shl,srl,sra,rotr]> {
453 let EncoderMethod = "getSORegRegOpValue";
454 let PrintMethod = "printSORegRegOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000455 let MIOperandInfo = (ops GPR, GPR, shift_imm);
456}
457
Jim Grosbache8606dc2011-07-13 17:50:29 +0000458// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000459def shift_so_reg_imm : Operand<i32>, // reg reg imm
460 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000461 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000462 let EncoderMethod = "getSORegImmOpValue";
463 let PrintMethod = "printSORegImmOperand";
464 let MIOperandInfo = (ops GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000465}
Evan Chenga8e29892007-01-19 07:51:42 +0000466
Owen Anderson152d4a42011-07-21 23:38:37 +0000467
Evan Chenga8e29892007-01-19 07:51:42 +0000468// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000469// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000470def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000471def so_imm : Operand<i32>, ImmLeaf<i32, [{
472 return ARM_AM::getSOImmVal(Imm) != -1;
473 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000474 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000475 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000476}
477
Evan Chengc70d1842007-03-20 08:11:30 +0000478// Break so_imm's up into two pieces. This handles immediates with up to 16
479// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
480// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000481def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000482 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000483}]>;
484
485/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
486///
487def arm_i32imm : PatLeaf<(imm), [{
488 if (Subtarget->hasV6T2Ops())
489 return true;
490 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
491}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000492
Jim Grosbach83ab0702011-07-13 22:01:08 +0000493/// imm0_7 predicate - Immediate in the range [0,31].
494def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
495def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
496 return Imm >= 0 && Imm < 8;
497}]> {
498 let ParserMatchClass = Imm0_7AsmOperand;
499}
500
501/// imm0_15 predicate - Immediate in the range [0,31].
502def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
503def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
504 return Imm >= 0 && Imm < 16;
505}]> {
506 let ParserMatchClass = Imm0_15AsmOperand;
507}
508
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000509/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000510def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000511def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
512 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000513}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000514
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000515/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000516def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
517 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000518}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000519 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000520}
521
Jim Grosbachffa32252011-07-19 19:13:28 +0000522// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
523// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000524//
Jim Grosbachffa32252011-07-19 19:13:28 +0000525// FIXME: This really needs a Thumb version separate from the ARM version.
526// While the range is the same, and can thus use the same match class,
527// the encoding is different so it should have a different encoder method.
528def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
529def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000530 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000531 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000532}
533
Evan Chenga9688c42010-12-11 04:11:38 +0000534/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
535/// e.g., 0xf000ffff
536def bf_inv_mask_imm : Operand<i32>,
537 PatLeaf<(imm), [{
538 return ARM::isBitFieldInvertedMask(N->getZExtValue());
539}] > {
540 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
541 let PrintMethod = "printBitfieldInvMaskImmOperand";
542}
543
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000544/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000545def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
546 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000547}]>;
548
549/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000550def width_imm : Operand<i32>, ImmLeaf<i32, [{
551 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000552}] > {
553 let EncoderMethod = "getMsbOpValue";
554}
555
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000556def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
557 return Imm > 0 && Imm <= 32;
558}]> {
559 let EncoderMethod = "getSsatBitPosValue";
560}
561
Evan Chenga8e29892007-01-19 07:51:42 +0000562// Define ARM specific addressing modes.
563
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000564def MemMode2AsmOperand : AsmOperandClass {
565 let Name = "MemMode2";
566 let SuperClasses = [];
567 let ParserMethod = "tryParseMemMode2Operand";
568}
569
570def MemMode3AsmOperand : AsmOperandClass {
571 let Name = "MemMode3";
572 let SuperClasses = [];
573 let ParserMethod = "tryParseMemMode3Operand";
574}
Jim Grosbach3e556122010-10-26 22:37:02 +0000575
576// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000577//
Jim Grosbach3e556122010-10-26 22:37:02 +0000578def addrmode_imm12 : Operand<i32>,
579 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000580 // 12-bit immediate operand. Note that instructions using this encode
581 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
582 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000583
Chris Lattner2ac19022010-11-15 05:19:05 +0000584 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000585 let PrintMethod = "printAddrModeImm12Operand";
586 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000587}
Jim Grosbach3e556122010-10-26 22:37:02 +0000588// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000589//
Jim Grosbach3e556122010-10-26 22:37:02 +0000590def ldst_so_reg : Operand<i32>,
591 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000592 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000593 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000594 let PrintMethod = "printAddrMode2Operand";
595 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
596}
597
Jim Grosbach3e556122010-10-26 22:37:02 +0000598// addrmode2 := reg +/- imm12
599// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000600//
601def addrmode2 : Operand<i32>,
602 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000603 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000604 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000605 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000606 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
607}
608
609def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000610 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
611 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000612 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000613 let PrintMethod = "printAddrMode2OffsetOperand";
614 let MIOperandInfo = (ops GPR, i32imm);
615}
616
617// addrmode3 := reg +/- reg
618// addrmode3 := reg +/- imm8
619//
620def addrmode3 : Operand<i32>,
621 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000622 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000623 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000624 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000625 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
626}
627
628def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000629 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
630 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000631 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000632 let PrintMethod = "printAddrMode3OffsetOperand";
633 let MIOperandInfo = (ops GPR, i32imm);
634}
635
Jim Grosbache6913602010-11-03 01:01:43 +0000636// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000637//
Jim Grosbache6913602010-11-03 01:01:43 +0000638def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000639 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000640 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000641}
642
Bill Wendling59914872010-11-08 00:39:58 +0000643def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000644 let Name = "MemMode5";
645 let SuperClasses = [];
646}
647
Evan Chenga8e29892007-01-19 07:51:42 +0000648// addrmode5 := reg +/- imm8*4
649//
650def addrmode5 : Operand<i32>,
651 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
652 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000653 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000654 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000655 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000656}
657
Bob Wilsond3a07652011-02-07 17:43:09 +0000658// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000659//
660def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000661 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000662 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000663 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000664 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000665}
666
Bob Wilsonda525062011-02-25 06:42:42 +0000667def am6offset : Operand<i32>,
668 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
669 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000670 let PrintMethod = "printAddrMode6OffsetOperand";
671 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000672 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000673}
674
Mon P Wang183c6272011-05-09 17:47:27 +0000675// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
676// (single element from one lane) for size 32.
677def addrmode6oneL32 : Operand<i32>,
678 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
679 let PrintMethod = "printAddrMode6Operand";
680 let MIOperandInfo = (ops GPR:$addr, i32imm);
681 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
682}
683
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000684// Special version of addrmode6 to handle alignment encoding for VLD-dup
685// instructions, specifically VLD4-dup.
686def addrmode6dup : Operand<i32>,
687 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
688 let PrintMethod = "printAddrMode6Operand";
689 let MIOperandInfo = (ops GPR:$addr, i32imm);
690 let EncoderMethod = "getAddrMode6DupAddressOpValue";
691}
692
Evan Chenga8e29892007-01-19 07:51:42 +0000693// addrmodepc := pc + reg
694//
695def addrmodepc : Operand<i32>,
696 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
697 let PrintMethod = "printAddrModePCOperand";
698 let MIOperandInfo = (ops GPR, i32imm);
699}
700
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000701def MemMode7AsmOperand : AsmOperandClass {
702 let Name = "MemMode7";
703 let SuperClasses = [];
704}
705
706// addrmode7 := reg
707// Used by load/store exclusive instructions. Useful to enable right assembly
708// parsing and printing. Not used for any codegen matching.
709//
710def addrmode7 : Operand<i32> {
711 let PrintMethod = "printAddrMode7Operand";
712 let MIOperandInfo = (ops GPR);
713 let ParserMatchClass = MemMode7AsmOperand;
714}
715
Bob Wilson4f38b382009-08-21 21:58:55 +0000716def nohash_imm : Operand<i32> {
717 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000718}
719
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000720def CoprocNumAsmOperand : AsmOperandClass {
721 let Name = "CoprocNum";
722 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000723 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000724}
725
726def CoprocRegAsmOperand : AsmOperandClass {
727 let Name = "CoprocReg";
728 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000729 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000730}
731
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000732def p_imm : Operand<i32> {
733 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000734 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000735}
736
737def c_imm : Operand<i32> {
738 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000739 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000740}
741
Evan Chenga8e29892007-01-19 07:51:42 +0000742//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000743
Evan Cheng37f25d92008-08-28 23:39:26 +0000744include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000745
746//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000747// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000748//
749
Evan Cheng3924f782008-08-29 07:36:24 +0000750/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000751/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000752multiclass AsI1_bin_irs<bits<4> opcod, string opc,
753 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000754 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000755 // The register-immediate version is re-materializable. This is useful
756 // in particular for taking the address of a local.
757 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000758 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
759 iii, opc, "\t$Rd, $Rn, $imm",
760 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
761 bits<4> Rd;
762 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000763 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000764 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000765 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000766 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000767 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000768 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000769 }
Jim Grosbach62547262010-10-11 18:51:51 +0000770 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
771 iir, opc, "\t$Rd, $Rn, $Rm",
772 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000773 bits<4> Rd;
774 bits<4> Rn;
775 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000777 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000778 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000779 let Inst{15-12} = Rd;
780 let Inst{11-4} = 0b00000000;
781 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000782 }
Owen Anderson92a20222011-07-21 18:54:16 +0000783
784 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000785 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000786 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000787 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000788 bits<4> Rd;
789 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000790 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000791 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000792 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000793 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000794 let Inst{11-5} = shift{11-5};
795 let Inst{4} = 0;
796 let Inst{3-0} = shift{3-0};
797 }
798
799 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000800 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000801 iis, opc, "\t$Rd, $Rn, $shift",
802 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
803 bits<4> Rd;
804 bits<4> Rn;
805 bits<12> shift;
806 let Inst{25} = 0;
807 let Inst{19-16} = Rn;
808 let Inst{15-12} = Rd;
809 let Inst{11-8} = shift{11-8};
810 let Inst{7} = 0;
811 let Inst{6-5} = shift{6-5};
812 let Inst{4} = 1;
813 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000814 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000815
816 // Assembly aliases for optional destination operand when it's the same
817 // as the source operand.
818 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
819 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
820 so_imm:$imm, pred:$p,
821 cc_out:$s)>,
822 Requires<[IsARM]>;
823 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
824 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
825 GPR:$Rm, pred:$p,
826 cc_out:$s)>,
827 Requires<[IsARM]>;
828 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000829 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
830 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000831 cc_out:$s)>,
832 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000833 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
834 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
835 so_reg_reg:$shift, pred:$p,
836 cc_out:$s)>,
837 Requires<[IsARM]>;
838
Evan Chenga8e29892007-01-19 07:51:42 +0000839}
840
Evan Cheng1e249e32009-06-25 20:59:23 +0000841/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000842/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000843let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000844multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
845 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
846 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000847 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
848 iii, opc, "\t$Rd, $Rn, $imm",
849 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
850 bits<4> Rd;
851 bits<4> Rn;
852 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000853 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000854 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000855 let Inst{19-16} = Rn;
856 let Inst{15-12} = Rd;
857 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000858 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000859 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
860 iir, opc, "\t$Rd, $Rn, $Rm",
861 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
862 bits<4> Rd;
863 bits<4> Rn;
864 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000865 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000866 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000867 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000868 let Inst{19-16} = Rn;
869 let Inst{15-12} = Rd;
870 let Inst{11-4} = 0b00000000;
871 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000872 }
Owen Anderson92a20222011-07-21 18:54:16 +0000873 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000874 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000875 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000876 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000877 bits<4> Rd;
878 bits<4> Rn;
879 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000880 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000881 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000882 let Inst{19-16} = Rn;
883 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000884 let Inst{11-5} = shift{11-5};
885 let Inst{4} = 0;
886 let Inst{3-0} = shift{3-0};
887 }
888
889 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000890 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000891 iis, opc, "\t$Rd, $Rn, $shift",
892 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
893 bits<4> Rd;
894 bits<4> Rn;
895 bits<12> shift;
896 let Inst{25} = 0;
897 let Inst{20} = 1;
898 let Inst{19-16} = Rn;
899 let Inst{15-12} = Rd;
900 let Inst{11-8} = shift{11-8};
901 let Inst{7} = 0;
902 let Inst{6-5} = shift{6-5};
903 let Inst{4} = 1;
904 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000905 }
Evan Cheng071a2792007-09-11 19:55:27 +0000906}
Evan Chengc85e8322007-07-05 07:13:32 +0000907}
908
909/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000910/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000911/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000912let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000913multiclass AI1_cmp_irs<bits<4> opcod, string opc,
914 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
915 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000916 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
917 opc, "\t$Rn, $imm",
918 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000919 bits<4> Rn;
920 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000921 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000922 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000923 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000924 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000925 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000926 }
927 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
928 opc, "\t$Rn, $Rm",
929 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000930 bits<4> Rn;
931 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000932 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000933 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000934 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000935 let Inst{19-16} = Rn;
936 let Inst{15-12} = 0b0000;
937 let Inst{11-4} = 0b00000000;
938 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000939 }
Owen Anderson92a20222011-07-21 18:54:16 +0000940 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000941 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000942 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000943 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000944 bits<4> Rn;
945 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000946 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000947 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000948 let Inst{19-16} = Rn;
949 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000950 let Inst{11-5} = shift{11-5};
951 let Inst{4} = 0;
952 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000953 }
Owen Anderson92a20222011-07-21 18:54:16 +0000954 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000955 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000956 opc, "\t$Rn, $shift",
957 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
958 bits<4> Rn;
959 bits<12> shift;
960 let Inst{25} = 0;
961 let Inst{20} = 1;
962 let Inst{19-16} = Rn;
963 let Inst{15-12} = 0b0000;
964 let Inst{11-8} = shift{11-8};
965 let Inst{7} = 0;
966 let Inst{6-5} = shift{6-5};
967 let Inst{4} = 1;
968 let Inst{3-0} = shift{3-0};
969 }
970
Evan Cheng071a2792007-09-11 19:55:27 +0000971}
Evan Chenga8e29892007-01-19 07:51:42 +0000972}
973
Evan Cheng576a3962010-09-25 00:49:35 +0000974/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000975/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000976/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000977multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000978 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
979 IIC_iEXTr, opc, "\t$Rd, $Rm",
980 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000981 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000982 bits<4> Rd;
983 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000984 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000985 let Inst{15-12} = Rd;
986 let Inst{11-10} = 0b00;
987 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000988 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000989 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
990 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
991 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000992 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000993 bits<4> Rd;
994 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000995 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000996 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000997 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000998 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000999 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001000 }
Evan Chenga8e29892007-01-19 07:51:42 +00001001}
1002
Evan Cheng576a3962010-09-25 00:49:35 +00001003multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001004 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
1005 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001006 [/* For disassembly only; pattern left blank */]>,
1007 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00001008 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +00001009 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001010 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001011 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1012 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001013 [/* For disassembly only; pattern left blank */]>,
1014 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001015 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001016 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +00001017 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001018 }
1019}
1020
Evan Cheng576a3962010-09-25 00:49:35 +00001021/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001022/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +00001023multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001024 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1025 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
1026 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +00001027 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001028 bits<4> Rd;
1029 bits<4> Rm;
1030 bits<4> Rn;
1031 let Inst{19-16} = Rn;
1032 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +00001033 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001034 let Inst{9-4} = 0b000111;
1035 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001036 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001037 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1038 rot_imm:$rot),
1039 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1040 [(set GPR:$Rd, (opnode GPR:$Rn,
1041 (rotr GPR:$Rm, rot_imm:$rot)))]>,
1042 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001043 bits<4> Rd;
1044 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001045 bits<4> Rn;
1046 bits<2> rot;
1047 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001048 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001049 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001050 let Inst{9-4} = 0b000111;
1051 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001052 }
Evan Chenga8e29892007-01-19 07:51:42 +00001053}
1054
Johnny Chen2ec5e492010-02-22 21:50:40 +00001055// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +00001056multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001057 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1058 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001059 [/* For disassembly only; pattern left blank */]>,
1060 Requires<[IsARM, HasV6]> {
1061 let Inst{11-10} = 0b00;
1062 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001063 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1064 rot_imm:$rot),
1065 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001066 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +00001067 Requires<[IsARM, HasV6]> {
1068 bits<4> Rn;
1069 bits<2> rot;
1070 let Inst{19-16} = Rn;
1071 let Inst{11-10} = rot;
1072 }
Johnny Chen2ec5e492010-02-22 21:50:40 +00001073}
1074
Evan Cheng62674222009-06-25 23:34:10 +00001075/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001076multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001077 string baseOpc, bit Commutable = 0> {
1078 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001079 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1080 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1081 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001082 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001083 bits<4> Rd;
1084 bits<4> Rn;
1085 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001086 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001087 let Inst{15-12} = Rd;
1088 let Inst{19-16} = Rn;
1089 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001090 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001091 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1092 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1093 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001094 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001095 bits<4> Rd;
1096 bits<4> Rn;
1097 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001098 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001099 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001100 let isCommutable = Commutable;
1101 let Inst{3-0} = Rm;
1102 let Inst{15-12} = Rd;
1103 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001104 }
Owen Anderson92a20222011-07-21 18:54:16 +00001105 def rsi : AsI1<opcod, (outs GPR:$Rd),
1106 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001107 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001108 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001109 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001110 bits<4> Rd;
1111 bits<4> Rn;
1112 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001113 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001114 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001115 let Inst{15-12} = Rd;
1116 let Inst{11-5} = shift{11-5};
1117 let Inst{4} = 0;
1118 let Inst{3-0} = shift{3-0};
1119 }
1120 def rsr : AsI1<opcod, (outs GPR:$Rd),
1121 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001122 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001123 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1124 Requires<[IsARM]> {
1125 bits<4> Rd;
1126 bits<4> Rn;
1127 bits<12> shift;
1128 let Inst{25} = 0;
1129 let Inst{19-16} = Rn;
1130 let Inst{15-12} = Rd;
1131 let Inst{11-8} = shift{11-8};
1132 let Inst{7} = 0;
1133 let Inst{6-5} = shift{6-5};
1134 let Inst{4} = 1;
1135 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001136 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001137 }
1138 // Assembly aliases for optional destination operand when it's the same
1139 // as the source operand.
1140 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1141 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1142 so_imm:$imm, pred:$p,
1143 cc_out:$s)>,
1144 Requires<[IsARM]>;
1145 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1146 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1147 GPR:$Rm, pred:$p,
1148 cc_out:$s)>,
1149 Requires<[IsARM]>;
1150 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001151 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1152 so_reg_imm:$shift, pred:$p,
1153 cc_out:$s)>,
1154 Requires<[IsARM]>;
1155 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1156 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1157 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001158 cc_out:$s)>,
1159 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001160}
1161
Jim Grosbache5165492009-11-09 00:11:35 +00001162// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001163// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1164let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001165multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001166 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001167 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001168 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001169 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001170 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001171 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1172 let isCommutable = Commutable;
1173 }
Owen Anderson92a20222011-07-21 18:54:16 +00001174 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001175 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001176 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1177 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1178 4, IIC_iALUsr,
1179 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001180}
Evan Chengc85e8322007-07-05 07:13:32 +00001181}
1182
Jim Grosbach3e556122010-10-26 22:37:02 +00001183let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001184multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001185 InstrItinClass iir, PatFrag opnode> {
1186 // Note: We use the complex addrmode_imm12 rather than just an input
1187 // GPR and a constrained immediate so that we can use this to match
1188 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001189 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001190 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1191 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001192 bits<4> Rt;
1193 bits<17> addr;
1194 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1195 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001196 let Inst{15-12} = Rt;
1197 let Inst{11-0} = addr{11-0}; // imm12
1198 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001199 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001200 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1201 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001202 bits<4> Rt;
1203 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001204 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001205 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1206 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001207 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001208 let Inst{11-0} = shift{11-0};
1209 }
1210}
1211}
1212
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001213multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001214 InstrItinClass iir, PatFrag opnode> {
1215 // Note: We use the complex addrmode_imm12 rather than just an input
1216 // GPR and a constrained immediate so that we can use this to match
1217 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001218 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001219 (ins GPR:$Rt, addrmode_imm12:$addr),
1220 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1221 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1222 bits<4> Rt;
1223 bits<17> addr;
1224 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1225 let Inst{19-16} = addr{16-13}; // Rn
1226 let Inst{15-12} = Rt;
1227 let Inst{11-0} = addr{11-0}; // imm12
1228 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001229 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001230 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1231 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1232 bits<4> Rt;
1233 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001234 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001235 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1236 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001237 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001238 let Inst{11-0} = shift{11-0};
1239 }
1240}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001241//===----------------------------------------------------------------------===//
1242// Instructions
1243//===----------------------------------------------------------------------===//
1244
Evan Chenga8e29892007-01-19 07:51:42 +00001245//===----------------------------------------------------------------------===//
1246// Miscellaneous Instructions.
1247//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001248
Evan Chenga8e29892007-01-19 07:51:42 +00001249/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1250/// the function. The first operand is the ID# for this instruction, the second
1251/// is the index into the MachineConstantPool that this is, the third is the
1252/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001253let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001254def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001255PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001256 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001257
Jim Grosbach4642ad32010-02-22 23:10:38 +00001258// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1259// from removing one half of the matched pairs. That breaks PEI, which assumes
1260// these will always be in pairs, and asserts if it finds otherwise. Better way?
1261let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001262def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001263PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001264 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001265
Jim Grosbach64171712010-02-16 21:07:46 +00001266def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001267PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001268 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001269}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001270
Johnny Chenf4d81052010-02-12 22:53:19 +00001271def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001272 [/* For disassembly only; pattern left blank */]>,
1273 Requires<[IsARM, HasV6T2]> {
1274 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001275 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001276 let Inst{7-0} = 0b00000000;
1277}
1278
Johnny Chenf4d81052010-02-12 22:53:19 +00001279def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1280 [/* For disassembly only; pattern left blank */]>,
1281 Requires<[IsARM, HasV6T2]> {
1282 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001283 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001284 let Inst{7-0} = 0b00000001;
1285}
1286
1287def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1288 [/* For disassembly only; pattern left blank */]>,
1289 Requires<[IsARM, HasV6T2]> {
1290 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001291 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001292 let Inst{7-0} = 0b00000010;
1293}
1294
1295def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1296 [/* For disassembly only; pattern left blank */]>,
1297 Requires<[IsARM, HasV6T2]> {
1298 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001299 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001300 let Inst{7-0} = 0b00000011;
1301}
1302
Johnny Chen2ec5e492010-02-22 21:50:40 +00001303def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1304 "\t$dst, $a, $b",
1305 [/* For disassembly only; pattern left blank */]>,
1306 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001307 bits<4> Rd;
1308 bits<4> Rn;
1309 bits<4> Rm;
1310 let Inst{3-0} = Rm;
1311 let Inst{15-12} = Rd;
1312 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001313 let Inst{27-20} = 0b01101000;
1314 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001315 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001316}
1317
Johnny Chenf4d81052010-02-12 22:53:19 +00001318def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1319 [/* For disassembly only; pattern left blank */]>,
1320 Requires<[IsARM, HasV6T2]> {
1321 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001322 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001323 let Inst{7-0} = 0b00000100;
1324}
1325
Johnny Chenc6f7b272010-02-11 18:12:29 +00001326// The i32imm operand $val can be used by a debugger to store more information
1327// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001328def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1329 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001330 bits<16> val;
1331 let Inst{3-0} = val{3-0};
1332 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001333 let Inst{27-20} = 0b00010010;
1334 let Inst{7-4} = 0b0111;
1335}
1336
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001337// Change Processor State is a system instruction -- for disassembly and
1338// parsing only.
1339// FIXME: Since the asm parser has currently no clean way to handle optional
1340// operands, create 3 versions of the same instruction. Once there's a clean
1341// framework to represent optional operands, change this behavior.
1342class CPS<dag iops, string asm_ops>
1343 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1344 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1345 bits<2> imod;
1346 bits<3> iflags;
1347 bits<5> mode;
1348 bit M;
1349
Johnny Chenb98e1602010-02-12 18:55:33 +00001350 let Inst{31-28} = 0b1111;
1351 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001352 let Inst{19-18} = imod;
1353 let Inst{17} = M; // Enabled if mode is set;
1354 let Inst{16} = 0;
1355 let Inst{8-6} = iflags;
1356 let Inst{5} = 0;
1357 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001358}
1359
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001360let M = 1 in
1361 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1362 "$imod\t$iflags, $mode">;
1363let mode = 0, M = 0 in
1364 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1365
1366let imod = 0, iflags = 0, M = 1 in
1367 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1368
Johnny Chenb92a23f2010-02-21 04:42:01 +00001369// Preload signals the memory system of possible future data/instruction access.
1370// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001371multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001372
Evan Chengdfed19f2010-11-03 06:34:55 +00001373 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001374 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001375 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001376 bits<4> Rt;
1377 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001378 let Inst{31-26} = 0b111101;
1379 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001380 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001381 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001382 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001383 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001384 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001385 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001386 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001387 }
1388
Evan Chengdfed19f2010-11-03 06:34:55 +00001389 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001390 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001391 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001392 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001393 let Inst{31-26} = 0b111101;
1394 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001395 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001396 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001397 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001398 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001399 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001400 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001401 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001402 }
1403}
1404
Evan Cheng416941d2010-11-04 05:19:35 +00001405defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1406defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1407defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001408
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001409def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1410 "setend\t$end",
1411 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001412 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001413 bits<1> end;
1414 let Inst{31-10} = 0b1111000100000001000000;
1415 let Inst{9} = end;
1416 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001417}
1418
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001419def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1420 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001421 bits<4> opt;
1422 let Inst{27-4} = 0b001100100000111100001111;
1423 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001424}
1425
Johnny Chenba6e0332010-02-11 17:14:31 +00001426// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001427let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001428def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001429 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001430 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001431 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001432}
1433
Evan Cheng12c3a532008-11-06 17:48:05 +00001434// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001435let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001436def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001437 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001438 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001439
Evan Cheng325474e2008-01-07 23:56:57 +00001440let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001441def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001442 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001443 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001444
Jim Grosbach53694262010-11-18 01:15:56 +00001445def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001446 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001447 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001448
Jim Grosbach53694262010-11-18 01:15:56 +00001449def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001450 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001451 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001452
Jim Grosbach53694262010-11-18 01:15:56 +00001453def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001454 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001455 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001456
Jim Grosbach53694262010-11-18 01:15:56 +00001457def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001458 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001459 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001460}
Chris Lattner13c63102008-01-06 05:55:01 +00001461let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001462def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001463 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001464
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001465def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001466 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001467 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001468
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001469def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001470 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001471}
Evan Cheng12c3a532008-11-06 17:48:05 +00001472} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001473
Evan Chenge07715c2009-06-23 05:25:29 +00001474
1475// LEApcrel - Load a pc-relative address into a register without offending the
1476// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001477let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001478// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001479// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1480// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001481def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001482 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001483 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001484 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001485 let Inst{27-25} = 0b001;
1486 let Inst{20} = 0;
1487 let Inst{19-16} = 0b1111;
1488 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001489 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001490}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001491def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001492 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001493
1494def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1495 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001496 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001497
Evan Chenga8e29892007-01-19 07:51:42 +00001498//===----------------------------------------------------------------------===//
1499// Control Flow Instructions.
1500//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001501
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001502let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1503 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001504 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001505 "bx", "\tlr", [(ARMretflag)]>,
1506 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001507 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001508 }
1509
1510 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001511 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001512 "mov", "\tpc, lr", [(ARMretflag)]>,
1513 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001514 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001515 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001516}
Rafael Espindola27185192006-09-29 21:20:16 +00001517
Bob Wilson04ea6e52009-10-28 00:37:03 +00001518// Indirect branches
1519let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001520 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001521 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001522 [(brind GPR:$dst)]>,
1523 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001524 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001525 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001526 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001527 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001528
Jim Grosbachd447ac62011-07-13 20:21:31 +00001529 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1530 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001531 Requires<[IsARM, HasV4T]> {
1532 bits<4> dst;
1533 let Inst{27-4} = 0b000100101111111111110001;
1534 let Inst{3-0} = dst;
1535 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001536}
1537
Evan Cheng1e0eab12010-11-29 22:43:27 +00001538// All calls clobber the non-callee saved registers. SP is marked as
1539// a use to prevent stack-pointer assignments that appear immediately
1540// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001541let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001542 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001543 // FIXME: Do we really need a non-predicated version? If so, it should
1544 // at least be a pseudo instruction expanding to the predicated version
1545 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001546 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001547 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001548 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001549 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001550 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001551 Requires<[IsARM, IsNotDarwin]> {
1552 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001553 bits<24> func;
1554 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001555 }
Evan Cheng277f0742007-06-19 21:05:09 +00001556
Jason W Kim685c3502011-02-04 19:47:15 +00001557 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001558 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001559 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001560 Requires<[IsARM, IsNotDarwin]> {
1561 bits<24> func;
1562 let Inst{23-0} = func;
1563 }
Evan Cheng277f0742007-06-19 21:05:09 +00001564
Evan Chenga8e29892007-01-19 07:51:42 +00001565 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001566 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001567 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001568 [(ARMcall GPR:$func)]>,
1569 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001570 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001571 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001572 let Inst{3-0} = func;
1573 }
1574
1575 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1576 IIC_Br, "blx", "\t$func",
1577 [(ARMcall_pred GPR:$func)]>,
1578 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1579 bits<4> func;
1580 let Inst{27-4} = 0b000100101111111111110011;
1581 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001582 }
1583
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001584 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001585 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001586 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001587 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001588 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001589
1590 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001591 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001592 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001593 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001594}
1595
David Goodwin1a8f36e2009-08-12 18:31:53 +00001596let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001597 // On Darwin R9 is call-clobbered.
1598 // R7 is marked as a use to prevent frame-pointer assignments from being
1599 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001600 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001601 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001602 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001603 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001604 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1605 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001606
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001607 def BLr9_pred : ARMPseudoExpand<(outs),
1608 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001609 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001610 [(ARMcall_pred tglobaladdr:$func)],
1611 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001612 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001613
1614 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001615 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001616 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001617 [(ARMcall GPR:$func)],
1618 (BLX GPR:$func)>,
1619 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001620
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001621 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001622 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001623 [(ARMcall_pred GPR:$func)],
1624 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001625 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001626
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001627 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001628 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001629 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001630 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001631 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001632
1633 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001634 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001635 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001636 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001637}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001638
David Goodwin1a8f36e2009-08-12 18:31:53 +00001639let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001640 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1641 // a two-value operand where a dag node expects two operands. :(
1642 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1643 IIC_Br, "b", "\t$target",
1644 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1645 bits<24> target;
1646 let Inst{23-0} = target;
1647 }
1648
Evan Chengaeafca02007-05-16 07:45:54 +00001649 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001650 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001651 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001652 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1653 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001654 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001655 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001656 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001657
Jim Grosbach2dc77682010-11-29 18:37:44 +00001658 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1659 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001660 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001661 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001662 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001663 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1664 // into i12 and rs suffixed versions.
1665 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001666 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001667 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001668 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001669 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001670 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001671 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001672 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001673 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001674 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001675 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001676 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001677
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001678}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001679
Johnny Chen8901e6f2011-03-31 17:53:50 +00001680// BLX (immediate) -- for disassembly only
1681def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1682 "blx\t$target", [/* pattern left blank */]>,
1683 Requires<[IsARM, HasV5T]> {
1684 let Inst{31-25} = 0b1111101;
1685 bits<25> target;
1686 let Inst{23-0} = target{24-1};
1687 let Inst{24} = target{0};
1688}
1689
Jim Grosbach898e7e22011-07-13 20:25:01 +00001690// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001691def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001692 [/* pattern left blank */]> {
1693 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001694 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001695 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001696 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001697 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001698}
1699
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001700// Tail calls.
1701
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001702let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1703 // Darwin versions.
1704 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1705 Uses = [SP] in {
1706 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1707 IIC_Br, []>, Requires<[IsDarwin]>;
1708
1709 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1710 IIC_Br, []>, Requires<[IsDarwin]>;
1711
Jim Grosbach245f5e82011-07-08 18:50:22 +00001712 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001713 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001714 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1715 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001716
Jim Grosbach245f5e82011-07-08 18:50:22 +00001717 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001718 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001719 (BX GPR:$dst)>,
1720 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001721
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001722 }
1723
1724 // Non-Darwin versions (the difference is R9).
1725 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1726 Uses = [SP] in {
1727 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1728 IIC_Br, []>, Requires<[IsNotDarwin]>;
1729
1730 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1731 IIC_Br, []>, Requires<[IsNotDarwin]>;
1732
Jim Grosbach245f5e82011-07-08 18:50:22 +00001733 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001734 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001735 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1736 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001737
Jim Grosbach245f5e82011-07-08 18:50:22 +00001738 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001739 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001740 (BX GPR:$dst)>,
1741 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001742 }
1743}
1744
1745
1746
1747
1748
Johnny Chen0296f3e2010-02-16 21:59:54 +00001749// Secure Monitor Call is a system instruction -- for disassembly only
1750def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1751 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001752 bits<4> opt;
1753 let Inst{23-4} = 0b01100000000000000111;
1754 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001755}
1756
Johnny Chen64dfb782010-02-16 20:04:27 +00001757// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001758let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001759def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001760 [/* For disassembly only; pattern left blank */]> {
1761 bits<24> svc;
1762 let Inst{23-0} = svc;
1763}
Johnny Chen85d5a892010-02-10 18:02:25 +00001764}
1765
Johnny Chenfb566792010-02-17 21:39:10 +00001766// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001767let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001768def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1769 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001770 [/* For disassembly only; pattern left blank */]> {
1771 let Inst{31-28} = 0b1111;
1772 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001773 let Inst{19-8} = 0xd05;
1774 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001775}
1776
Jim Grosbache6913602010-11-03 01:01:43 +00001777def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1778 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001779 [/* For disassembly only; pattern left blank */]> {
1780 let Inst{31-28} = 0b1111;
1781 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001782 let Inst{19-8} = 0xd05;
1783 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001784}
1785
Johnny Chenfb566792010-02-17 21:39:10 +00001786// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001787def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1788 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001789 [/* For disassembly only; pattern left blank */]> {
1790 let Inst{31-28} = 0b1111;
1791 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001792 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001793}
1794
Jim Grosbache6913602010-11-03 01:01:43 +00001795def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1796 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001797 [/* For disassembly only; pattern left blank */]> {
1798 let Inst{31-28} = 0b1111;
1799 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001800 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001801}
Chris Lattner39ee0362010-10-31 19:10:56 +00001802} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001803
Evan Chenga8e29892007-01-19 07:51:42 +00001804//===----------------------------------------------------------------------===//
1805// Load / store Instructions.
1806//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001807
Evan Chenga8e29892007-01-19 07:51:42 +00001808// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001809
1810
Evan Cheng7e2fe912010-10-28 06:47:08 +00001811defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001812 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001813defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001814 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001815defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001816 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001817defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001818 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001819
Evan Chengfa775d02007-03-19 07:20:03 +00001820// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001821let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1822 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001823def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001824 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1825 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001826 bits<4> Rt;
1827 bits<17> addr;
1828 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1829 let Inst{19-16} = 0b1111;
1830 let Inst{15-12} = Rt;
1831 let Inst{11-0} = addr{11-0}; // imm12
1832}
Evan Chengfa775d02007-03-19 07:20:03 +00001833
Evan Chenga8e29892007-01-19 07:51:42 +00001834// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001835def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001836 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1837 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001838
Evan Chenga8e29892007-01-19 07:51:42 +00001839// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001840def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001841 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1842 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001843
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001844def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001845 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1846 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001847
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001848let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001849// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001850def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1851 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001852 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001853 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001854}
Rafael Espindolac391d162006-10-23 20:34:27 +00001855
Evan Chenga8e29892007-01-19 07:51:42 +00001856// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001857multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001858 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1859 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001860 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1861 // {17-14} Rn
1862 // {13} 1 == Rm, 0 == imm12
1863 // {12} isAdd
1864 // {11-0} imm12/Rm
1865 bits<18> addr;
1866 let Inst{25} = addr{13};
1867 let Inst{23} = addr{12};
1868 let Inst{19-16} = addr{17-14};
1869 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001870 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001871 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001872 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001873 (ins GPR:$Rn, am2offset:$offset),
1874 IndexModePost, LdFrm, itin,
1875 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001876 // {13} 1 == Rm, 0 == imm12
1877 // {12} isAdd
1878 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001879 bits<14> offset;
1880 bits<4> Rn;
1881 let Inst{25} = offset{13};
1882 let Inst{23} = offset{12};
1883 let Inst{19-16} = Rn;
1884 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001885 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001886}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001887
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001888let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001889defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1890defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001891}
Rafael Espindola450856d2006-12-12 00:37:38 +00001892
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001893multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1894 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1895 (ins addrmode3:$addr), IndexModePre,
1896 LdMiscFrm, itin,
1897 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1898 bits<14> addr;
1899 let Inst{23} = addr{8}; // U bit
1900 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1901 let Inst{19-16} = addr{12-9}; // Rn
1902 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1903 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1904 }
1905 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1906 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1907 LdMiscFrm, itin,
1908 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001909 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001910 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001911 let Inst{23} = offset{8}; // U bit
1912 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001913 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001914 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1915 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001916 }
1917}
Rafael Espindola4e307642006-09-08 16:59:47 +00001918
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001919let mayLoad = 1, neverHasSideEffects = 1 in {
1920defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1921defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1922defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001923let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001924def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1925 (ins addrmode3:$addr), IndexModePre,
1926 LdMiscFrm, IIC_iLoad_d_ru,
1927 "ldrd", "\t$Rt, $Rt2, $addr!",
1928 "$addr.base = $Rn_wb", []> {
1929 bits<14> addr;
1930 let Inst{23} = addr{8}; // U bit
1931 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1932 let Inst{19-16} = addr{12-9}; // Rn
1933 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1934 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1935}
1936def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1937 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1938 LdMiscFrm, IIC_iLoad_d_ru,
1939 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1940 "$Rn = $Rn_wb", []> {
1941 bits<10> offset;
1942 bits<4> Rn;
1943 let Inst{23} = offset{8}; // U bit
1944 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1945 let Inst{19-16} = Rn;
1946 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1947 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1948}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001949} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001950} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001951
Johnny Chenadb561d2010-02-18 03:27:42 +00001952// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001953let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001954def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1955 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1956 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1957 // {17-14} Rn
1958 // {13} 1 == Rm, 0 == imm12
1959 // {12} isAdd
1960 // {11-0} imm12/Rm
1961 bits<18> addr;
1962 let Inst{25} = addr{13};
1963 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001964 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001965 let Inst{19-16} = addr{17-14};
1966 let Inst{11-0} = addr{11-0};
1967 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001968}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001969def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1970 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1971 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1972 // {17-14} Rn
1973 // {13} 1 == Rm, 0 == imm12
1974 // {12} isAdd
1975 // {11-0} imm12/Rm
1976 bits<18> addr;
1977 let Inst{25} = addr{13};
1978 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001979 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001980 let Inst{19-16} = addr{17-14};
1981 let Inst{11-0} = addr{11-0};
1982 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001983}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001984def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1985 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1986 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001987 let Inst{21} = 1; // overwrite
1988}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001989def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1990 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1991 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001992 let Inst{21} = 1; // overwrite
1993}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001994def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1995 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1996 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001997 let Inst{21} = 1; // overwrite
1998}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001999}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002000
Evan Chenga8e29892007-01-19 07:51:42 +00002001// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002002
2003// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002004def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002005 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2006 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002007
Evan Chenga8e29892007-01-19 07:51:42 +00002008// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002009let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2010def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002011 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002012 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002013
2014// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00002015def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00002016 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002017 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002018 "str", "\t$Rt, [$Rn, $offset]!",
2019 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002020 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00002021 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002022
Jim Grosbach953557f42010-11-19 21:35:06 +00002023def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00002024 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002025 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002026 "str", "\t$Rt, [$Rn], $offset",
2027 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002028 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00002029 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002030
Jim Grosbacha1b41752010-11-19 22:06:57 +00002031def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
2032 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2033 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002034 "strb", "\t$Rt, [$Rn, $offset]!",
2035 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002036 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2037 GPR:$Rn, am2offset:$offset))]>;
2038def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
2039 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2040 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002041 "strb", "\t$Rt, [$Rn], $offset",
2042 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002043 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2044 GPR:$Rn, am2offset:$offset))]>;
2045
Jim Grosbach2dc77682010-11-29 18:37:44 +00002046def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2047 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2048 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002049 "strh", "\t$Rt, [$Rn, $offset]!",
2050 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002051 [(set GPR:$Rn_wb,
2052 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002053
Jim Grosbach2dc77682010-11-29 18:37:44 +00002054def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2055 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2056 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002057 "strh", "\t$Rt, [$Rn], $offset",
2058 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002059 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2060 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002061
Johnny Chen39a4bb32010-02-18 22:31:18 +00002062// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002063let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002064def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2065 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002066 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002067 "strd", "\t$src1, $src2, [$base, $offset]!",
2068 "$base = $base_wb", []>;
2069
2070// For disassembly only
2071def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2072 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002073 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002074 "strd", "\t$src1, $src2, [$base], $offset",
2075 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002076} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002077
Johnny Chenad4df4c2010-03-01 19:22:00 +00002078// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002079
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002080def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2081 IndexModePost, StFrm, IIC_iStore_ru,
2082 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002083 [/* For disassembly only; pattern left blank */]> {
2084 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002085 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
2086}
2087
2088def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2089 IndexModePost, StFrm, IIC_iStore_bh_ru,
2090 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2091 [/* For disassembly only; pattern left blank */]> {
2092 let Inst{21} = 1; // overwrite
2093 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002094}
2095
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002096def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002097 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002098 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002099 [/* For disassembly only; pattern left blank */]> {
2100 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002101 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002102}
2103
Evan Chenga8e29892007-01-19 07:51:42 +00002104//===----------------------------------------------------------------------===//
2105// Load / store multiple Instructions.
2106//
2107
Bill Wendling6c470b82010-11-13 09:09:38 +00002108multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2109 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002110 // IA is the default, so no need for an explicit suffix on the
2111 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002112 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002113 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2114 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002115 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002116 let Inst{24-23} = 0b01; // Increment After
2117 let Inst{21} = 0; // No writeback
2118 let Inst{20} = L_bit;
2119 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002120 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002121 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2122 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002123 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002124 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002125 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002126 let Inst{20} = L_bit;
2127 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002128 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002129 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2130 IndexModeNone, f, itin,
2131 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2132 let Inst{24-23} = 0b00; // Decrement After
2133 let Inst{21} = 0; // No writeback
2134 let Inst{20} = L_bit;
2135 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002136 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002137 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2138 IndexModeUpd, f, itin_upd,
2139 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2140 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002141 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002142 let Inst{20} = L_bit;
2143 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002144 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002145 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2146 IndexModeNone, f, itin,
2147 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2148 let Inst{24-23} = 0b10; // Decrement Before
2149 let Inst{21} = 0; // No writeback
2150 let Inst{20} = L_bit;
2151 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002152 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002153 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2154 IndexModeUpd, f, itin_upd,
2155 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2156 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002157 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002158 let Inst{20} = L_bit;
2159 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002160 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002161 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2162 IndexModeNone, f, itin,
2163 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2164 let Inst{24-23} = 0b11; // Increment Before
2165 let Inst{21} = 0; // No writeback
2166 let Inst{20} = L_bit;
2167 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002168 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002169 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2170 IndexModeUpd, f, itin_upd,
2171 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2172 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002173 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002174 let Inst{20} = L_bit;
2175 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002176}
Bill Wendling6c470b82010-11-13 09:09:38 +00002177
Bill Wendlingc93989a2010-11-13 11:20:05 +00002178let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002179
2180let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2181defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2182
2183let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2184defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2185
2186} // neverHasSideEffects
2187
Bill Wendling73fe34a2010-11-16 01:16:36 +00002188// FIXME: remove when we have a way to marking a MI with these properties.
2189// FIXME: Should pc be an implicit operand like PICADD, etc?
2190let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2191 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002192def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2193 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002194 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002195 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002196 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002197
Evan Chenga8e29892007-01-19 07:51:42 +00002198//===----------------------------------------------------------------------===//
2199// Move Instructions.
2200//
2201
Evan Chengcd799b92009-06-12 20:46:18 +00002202let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002203def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2204 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2205 bits<4> Rd;
2206 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002207
Johnny Chen103bf952011-04-01 23:30:25 +00002208 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002209 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002210 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002211 let Inst{3-0} = Rm;
2212 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002213}
2214
Dale Johannesen38d5f042010-06-15 22:24:08 +00002215// A version for the smaller set of tail call registers.
2216let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002217def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002218 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2219 bits<4> Rd;
2220 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002221
Dale Johannesen38d5f042010-06-15 22:24:08 +00002222 let Inst{11-4} = 0b00000000;
2223 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002224 let Inst{3-0} = Rm;
2225 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002226}
2227
Owen Anderson152d4a42011-07-21 23:38:37 +00002228def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2229 DPSoRegRegFrm, IIC_iMOVsr,
2230 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002231 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002232 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002233 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002234 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002235 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002236 let Inst{11-8} = src{11-8};
2237 let Inst{7} = 0;
2238 let Inst{6-5} = src{6-5};
2239 let Inst{4} = 1;
2240 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002241 let Inst{25} = 0;
2242}
Evan Chenga2515702007-03-19 07:09:02 +00002243
Owen Anderson152d4a42011-07-21 23:38:37 +00002244def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2245 DPSoRegImmFrm, IIC_iMOVsr,
2246 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2247 UnaryDP {
2248 bits<4> Rd;
2249 bits<12> src;
2250 let Inst{15-12} = Rd;
2251 let Inst{19-16} = 0b0000;
2252 let Inst{11-5} = src{11-5};
2253 let Inst{4} = 0;
2254 let Inst{3-0} = src{3-0};
2255 let Inst{25} = 0;
2256}
2257
2258
2259
Evan Chengc4af4632010-11-17 20:13:28 +00002260let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002261def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2262 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002263 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002264 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002265 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002266 let Inst{15-12} = Rd;
2267 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002268 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002269}
2270
Evan Chengc4af4632010-11-17 20:13:28 +00002271let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002272def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002273 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002274 "movw", "\t$Rd, $imm",
2275 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002276 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002277 bits<4> Rd;
2278 bits<16> imm;
2279 let Inst{15-12} = Rd;
2280 let Inst{11-0} = imm{11-0};
2281 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002282 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002283 let Inst{25} = 1;
2284}
2285
Jim Grosbachffa32252011-07-19 19:13:28 +00002286def : InstAlias<"mov${p} $Rd, $imm",
2287 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2288 Requires<[IsARM]>;
2289
Evan Cheng53519f02011-01-21 18:55:51 +00002290def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2291 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002292
2293let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002294def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002295 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002296 "movt", "\t$Rd, $imm",
2297 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002298 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002299 lo16AllZero:$imm))]>, UnaryDP,
2300 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002301 bits<4> Rd;
2302 bits<16> imm;
2303 let Inst{15-12} = Rd;
2304 let Inst{11-0} = imm{11-0};
2305 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002306 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002307 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002308}
Evan Cheng13ab0202007-07-10 18:08:01 +00002309
Evan Cheng53519f02011-01-21 18:55:51 +00002310def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2311 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002312
2313} // Constraints
2314
Evan Cheng20956592009-10-21 08:15:52 +00002315def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2316 Requires<[IsARM, HasV6T2]>;
2317
David Goodwinca01a8d2009-09-01 18:32:09 +00002318let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002319def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002320 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2321 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002322
2323// These aren't really mov instructions, but we have to define them this way
2324// due to flag operands.
2325
Evan Cheng071a2792007-09-11 19:55:27 +00002326let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002327def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002328 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2329 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002330def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002331 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2332 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002333}
Evan Chenga8e29892007-01-19 07:51:42 +00002334
Evan Chenga8e29892007-01-19 07:51:42 +00002335//===----------------------------------------------------------------------===//
2336// Extend Instructions.
2337//
2338
2339// Sign extenders
2340
Evan Cheng576a3962010-09-25 00:49:35 +00002341defm SXTB : AI_ext_rrot<0b01101010,
2342 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2343defm SXTH : AI_ext_rrot<0b01101011,
2344 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002345
Evan Cheng576a3962010-09-25 00:49:35 +00002346defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002347 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002348defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002349 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002350
Johnny Chen2ec5e492010-02-22 21:50:40 +00002351// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002352defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002353
2354// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002355defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002356
2357// Zero extenders
2358
2359let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002360defm UXTB : AI_ext_rrot<0b01101110,
2361 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2362defm UXTH : AI_ext_rrot<0b01101111,
2363 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2364defm UXTB16 : AI_ext_rrot<0b01101100,
2365 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002366
Jim Grosbach542f6422010-07-28 23:25:44 +00002367// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2368// The transformation should probably be done as a combiner action
2369// instead so we can include a check for masking back in the upper
2370// eight bits of the source into the lower eight bits of the result.
2371//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2372// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002373def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002374 (UXTB16r_rot GPR:$Src, 8)>;
2375
Evan Cheng576a3962010-09-25 00:49:35 +00002376defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002377 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002378defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002379 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002380}
2381
Evan Chenga8e29892007-01-19 07:51:42 +00002382// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002383// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002384defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002385
Evan Chenga8e29892007-01-19 07:51:42 +00002386
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002387def SBFX : I<(outs GPR:$Rd),
2388 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002389 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002390 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002391 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002392 bits<4> Rd;
2393 bits<4> Rn;
2394 bits<5> lsb;
2395 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002396 let Inst{27-21} = 0b0111101;
2397 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002398 let Inst{20-16} = width;
2399 let Inst{15-12} = Rd;
2400 let Inst{11-7} = lsb;
2401 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002402}
2403
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002404def UBFX : I<(outs GPR:$Rd),
2405 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002406 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002407 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002408 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002409 bits<4> Rd;
2410 bits<4> Rn;
2411 bits<5> lsb;
2412 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002413 let Inst{27-21} = 0b0111111;
2414 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002415 let Inst{20-16} = width;
2416 let Inst{15-12} = Rd;
2417 let Inst{11-7} = lsb;
2418 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002419}
2420
Evan Chenga8e29892007-01-19 07:51:42 +00002421//===----------------------------------------------------------------------===//
2422// Arithmetic Instructions.
2423//
2424
Jim Grosbach26421962008-10-14 20:36:24 +00002425defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002426 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002427 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002428defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002429 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002430 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002431
Evan Chengc85e8322007-07-05 07:13:32 +00002432// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002433defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002434 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002435 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2436defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002437 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002438 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002439
Evan Cheng62674222009-06-25 23:34:10 +00002440defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002441 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2442 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002443defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002444 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2445 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002446
2447// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002448let usesCustomInserter = 1 in {
2449defm ADCS : AI1_adde_sube_s_irs<
2450 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2451defm SBCS : AI1_adde_sube_s_irs<
2452 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2453}
Evan Chenga8e29892007-01-19 07:51:42 +00002454
Jim Grosbach84760882010-10-15 18:42:41 +00002455def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2456 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2457 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2458 bits<4> Rd;
2459 bits<4> Rn;
2460 bits<12> imm;
2461 let Inst{25} = 1;
2462 let Inst{15-12} = Rd;
2463 let Inst{19-16} = Rn;
2464 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002465}
Evan Cheng13ab0202007-07-10 18:08:01 +00002466
Bob Wilsoncff71782010-08-05 18:23:43 +00002467// The reg/reg form is only defined for the disassembler; for codegen it is
2468// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002469def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2470 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002471 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002472 bits<4> Rd;
2473 bits<4> Rn;
2474 bits<4> Rm;
2475 let Inst{11-4} = 0b00000000;
2476 let Inst{25} = 0;
2477 let Inst{3-0} = Rm;
2478 let Inst{15-12} = Rd;
2479 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002480}
2481
Owen Anderson92a20222011-07-21 18:54:16 +00002482def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002483 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002484 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002485 bits<4> Rd;
2486 bits<4> Rn;
2487 bits<12> shift;
2488 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002489 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002490 let Inst{15-12} = Rd;
2491 let Inst{11-5} = shift{11-5};
2492 let Inst{4} = 0;
2493 let Inst{3-0} = shift{3-0};
2494}
2495
2496def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002497 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002498 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2499 bits<4> Rd;
2500 bits<4> Rn;
2501 bits<12> shift;
2502 let Inst{25} = 0;
2503 let Inst{19-16} = Rn;
2504 let Inst{15-12} = Rd;
2505 let Inst{11-8} = shift{11-8};
2506 let Inst{7} = 0;
2507 let Inst{6-5} = shift{6-5};
2508 let Inst{4} = 1;
2509 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002510}
Evan Chengc85e8322007-07-05 07:13:32 +00002511
2512// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002513// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2514let usesCustomInserter = 1 in {
2515def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002516 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002517 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2518def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002519 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002520 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002521def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002522 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002523 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2524def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2525 4, IIC_iALUsr,
2526 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002527}
Evan Chengc85e8322007-07-05 07:13:32 +00002528
Evan Cheng62674222009-06-25 23:34:10 +00002529let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002530def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2531 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2532 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002533 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002534 bits<4> Rd;
2535 bits<4> Rn;
2536 bits<12> imm;
2537 let Inst{25} = 1;
2538 let Inst{15-12} = Rd;
2539 let Inst{19-16} = Rn;
2540 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002541}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002542// The reg/reg form is only defined for the disassembler; for codegen it is
2543// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002544def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2545 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002546 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002547 bits<4> Rd;
2548 bits<4> Rn;
2549 bits<4> Rm;
2550 let Inst{11-4} = 0b00000000;
2551 let Inst{25} = 0;
2552 let Inst{3-0} = Rm;
2553 let Inst{15-12} = Rd;
2554 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002555}
Owen Anderson92a20222011-07-21 18:54:16 +00002556def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002557 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002558 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002559 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002560 bits<4> Rd;
2561 bits<4> Rn;
2562 bits<12> shift;
2563 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002564 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002565 let Inst{15-12} = Rd;
2566 let Inst{11-5} = shift{11-5};
2567 let Inst{4} = 0;
2568 let Inst{3-0} = shift{3-0};
2569}
2570def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002571 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002572 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2573 Requires<[IsARM]> {
2574 bits<4> Rd;
2575 bits<4> Rn;
2576 bits<12> shift;
2577 let Inst{25} = 0;
2578 let Inst{19-16} = Rn;
2579 let Inst{15-12} = Rd;
2580 let Inst{11-8} = shift{11-8};
2581 let Inst{7} = 0;
2582 let Inst{6-5} = shift{6-5};
2583 let Inst{4} = 1;
2584 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002585}
Evan Cheng62674222009-06-25 23:34:10 +00002586}
2587
Owen Anderson92a20222011-07-21 18:54:16 +00002588
Owen Andersonb48c7912011-04-05 23:55:28 +00002589// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2590let usesCustomInserter = 1, Uses = [CPSR] in {
2591def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002592 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002593 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002594def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002595 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002596 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2597def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2598 4, IIC_iALUsr,
2599 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002600}
Evan Cheng2c614c52007-06-06 10:17:05 +00002601
Evan Chenga8e29892007-01-19 07:51:42 +00002602// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002603// The assume-no-carry-in form uses the negation of the input since add/sub
2604// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2605// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2606// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002607def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2608 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002609def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2610 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2611// The with-carry-in form matches bitwise not instead of the negation.
2612// Effectively, the inverse interpretation of the carry flag already accounts
2613// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002614def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002615 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002616def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2617 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002618
2619// Note: These are implemented in C++ code, because they have to generate
2620// ADD/SUBrs instructions, which use a complex pattern that a xform function
2621// cannot produce.
2622// (mul X, 2^n+1) -> (add (X << n), X)
2623// (mul X, 2^n-1) -> (rsb X, (X << n))
2624
Johnny Chen667d1272010-02-22 18:50:54 +00002625// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002626// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002627class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002628 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2629 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2630 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002631 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002632 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002633 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002634 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002635 let Inst{11-4} = op11_4;
2636 let Inst{19-16} = Rn;
2637 let Inst{15-12} = Rd;
2638 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002639}
2640
Johnny Chen667d1272010-02-22 18:50:54 +00002641// Saturating add/subtract -- for disassembly only
2642
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002643def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002644 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2645 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002646def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002647 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2648 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2649def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2650 "\t$Rd, $Rm, $Rn">;
2651def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2652 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002653
2654def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2655def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2656def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2657def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2658def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2659def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2660def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2661def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2662def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2663def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2664def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2665def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002666
2667// Signed/Unsigned add/subtract -- for disassembly only
2668
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002669def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2670def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2671def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2672def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2673def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2674def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2675def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2676def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2677def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2678def USAX : AAI<0b01100101, 0b11110101, "usax">;
2679def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2680def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002681
2682// Signed/Unsigned halving add/subtract -- for disassembly only
2683
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002684def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2685def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2686def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2687def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2688def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2689def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2690def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2691def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2692def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2693def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2694def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2695def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002696
Johnny Chenadc77332010-02-26 22:04:29 +00002697// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002698
Jim Grosbach70987fb2010-10-18 23:35:38 +00002699def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002700 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002701 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002702 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002703 bits<4> Rd;
2704 bits<4> Rn;
2705 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002706 let Inst{27-20} = 0b01111000;
2707 let Inst{15-12} = 0b1111;
2708 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002709 let Inst{19-16} = Rd;
2710 let Inst{11-8} = Rm;
2711 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002712}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002713def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002714 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002715 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002716 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002717 bits<4> Rd;
2718 bits<4> Rn;
2719 bits<4> Rm;
2720 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002721 let Inst{27-20} = 0b01111000;
2722 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002723 let Inst{19-16} = Rd;
2724 let Inst{15-12} = Ra;
2725 let Inst{11-8} = Rm;
2726 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002727}
2728
2729// Signed/Unsigned saturate -- for disassembly only
2730
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002731def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002732 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002733 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002734 bits<4> Rd;
2735 bits<5> sat_imm;
2736 bits<4> Rn;
2737 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002738 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002739 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002740 let Inst{20-16} = sat_imm;
2741 let Inst{15-12} = Rd;
2742 let Inst{11-7} = sh{7-3};
2743 let Inst{6} = sh{0};
2744 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002745}
2746
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002747def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002748 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002749 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002750 bits<4> Rd;
2751 bits<4> sat_imm;
2752 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002753 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002754 let Inst{11-4} = 0b11110011;
2755 let Inst{15-12} = Rd;
2756 let Inst{19-16} = sat_imm;
2757 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002758}
2759
Jim Grosbach70987fb2010-10-18 23:35:38 +00002760def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2761 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002762 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002763 bits<4> Rd;
2764 bits<5> sat_imm;
2765 bits<4> Rn;
2766 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002767 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002768 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002769 let Inst{15-12} = Rd;
2770 let Inst{11-7} = sh{7-3};
2771 let Inst{6} = sh{0};
2772 let Inst{20-16} = sat_imm;
2773 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002774}
2775
Jim Grosbach70987fb2010-10-18 23:35:38 +00002776def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2777 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002778 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002779 bits<4> Rd;
2780 bits<4> sat_imm;
2781 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002782 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002783 let Inst{11-4} = 0b11110011;
2784 let Inst{15-12} = Rd;
2785 let Inst{19-16} = sat_imm;
2786 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002787}
Evan Chenga8e29892007-01-19 07:51:42 +00002788
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002789def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2790def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002791
Evan Chenga8e29892007-01-19 07:51:42 +00002792//===----------------------------------------------------------------------===//
2793// Bitwise Instructions.
2794//
2795
Jim Grosbach26421962008-10-14 20:36:24 +00002796defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002797 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002798 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002799defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002800 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002801 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002802defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002803 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002804 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002805defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002806 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002807 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002808
Jim Grosbach3fea191052010-10-21 22:03:21 +00002809def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002810 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002811 "bfc", "\t$Rd, $imm", "$src = $Rd",
2812 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002813 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002814 bits<4> Rd;
2815 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002816 let Inst{27-21} = 0b0111110;
2817 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002818 let Inst{15-12} = Rd;
2819 let Inst{11-7} = imm{4-0}; // lsb
2820 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002821}
2822
Johnny Chenb2503c02010-02-17 06:31:48 +00002823// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002824def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002825 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002826 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2827 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002828 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002829 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002830 bits<4> Rd;
2831 bits<4> Rn;
2832 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002833 let Inst{27-21} = 0b0111110;
2834 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002835 let Inst{15-12} = Rd;
2836 let Inst{11-7} = imm{4-0}; // lsb
2837 let Inst{20-16} = imm{9-5}; // width
2838 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002839}
2840
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002841// GNU as only supports this form of bfi (w/ 4 arguments)
2842let isAsmParserOnly = 1 in
2843def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2844 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002845 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002846 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2847 []>, Requires<[IsARM, HasV6T2]> {
2848 bits<4> Rd;
2849 bits<4> Rn;
2850 bits<5> lsb;
2851 bits<5> width;
2852 let Inst{27-21} = 0b0111110;
2853 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2854 let Inst{15-12} = Rd;
2855 let Inst{11-7} = lsb;
2856 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2857 let Inst{3-0} = Rn;
2858}
2859
Jim Grosbach36860462010-10-21 22:19:32 +00002860def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2861 "mvn", "\t$Rd, $Rm",
2862 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2863 bits<4> Rd;
2864 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002865 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002866 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002867 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002868 let Inst{15-12} = Rd;
2869 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002870}
Owen Anderson152d4a42011-07-21 23:38:37 +00002871def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002872 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002873 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002874 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002875 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002876 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002877 let Inst{19-16} = 0b0000;
2878 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002879 let Inst{11-5} = shift{11-5};
2880 let Inst{4} = 0;
2881 let Inst{3-0} = shift{3-0};
2882}
Owen Anderson152d4a42011-07-21 23:38:37 +00002883def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002884 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2885 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2886 bits<4> Rd;
2887 bits<12> shift;
2888 let Inst{25} = 0;
2889 let Inst{19-16} = 0b0000;
2890 let Inst{15-12} = Rd;
2891 let Inst{11-8} = shift{11-8};
2892 let Inst{7} = 0;
2893 let Inst{6-5} = shift{6-5};
2894 let Inst{4} = 1;
2895 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002896}
Evan Chengc4af4632010-11-17 20:13:28 +00002897let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002898def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2899 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2900 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2901 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002902 bits<12> imm;
2903 let Inst{25} = 1;
2904 let Inst{19-16} = 0b0000;
2905 let Inst{15-12} = Rd;
2906 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002907}
Evan Chenga8e29892007-01-19 07:51:42 +00002908
2909def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2910 (BICri GPR:$src, so_imm_not:$imm)>;
2911
2912//===----------------------------------------------------------------------===//
2913// Multiply Instructions.
2914//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002915class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2916 string opc, string asm, list<dag> pattern>
2917 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2918 bits<4> Rd;
2919 bits<4> Rm;
2920 bits<4> Rn;
2921 let Inst{19-16} = Rd;
2922 let Inst{11-8} = Rm;
2923 let Inst{3-0} = Rn;
2924}
2925class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2926 string opc, string asm, list<dag> pattern>
2927 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2928 bits<4> RdLo;
2929 bits<4> RdHi;
2930 bits<4> Rm;
2931 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002932 let Inst{19-16} = RdHi;
2933 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002934 let Inst{11-8} = Rm;
2935 let Inst{3-0} = Rn;
2936}
Evan Chenga8e29892007-01-19 07:51:42 +00002937
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002938// FIXME: The v5 pseudos are only necessary for the additional Constraint
2939// property. Remove them when it's possible to add those properties
2940// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002941let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002942def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2943 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002944 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002945 Requires<[IsARM, HasV6]> {
2946 let Inst{15-12} = 0b0000;
2947}
Evan Chenga8e29892007-01-19 07:51:42 +00002948
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002949let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002950def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2951 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002952 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002953 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2954 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002955 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002956}
2957
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002958def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2959 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002960 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2961 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002962 bits<4> Ra;
2963 let Inst{15-12} = Ra;
2964}
Evan Chenga8e29892007-01-19 07:51:42 +00002965
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002966let Constraints = "@earlyclobber $Rd" in
2967def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2968 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002969 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002970 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2971 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2972 Requires<[IsARM, NoV6]>;
2973
Jim Grosbach65711012010-11-19 22:22:37 +00002974def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2975 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2976 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002977 Requires<[IsARM, HasV6T2]> {
2978 bits<4> Rd;
2979 bits<4> Rm;
2980 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002981 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002982 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002983 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002984 let Inst{11-8} = Rm;
2985 let Inst{3-0} = Rn;
2986}
Evan Chengedcbada2009-07-06 22:05:45 +00002987
Evan Chenga8e29892007-01-19 07:51:42 +00002988// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002989let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002990let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002991def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002992 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002993 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2994 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002995
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002996def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002997 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002998 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2999 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003000
3001let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3002def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3003 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003004 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003005 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3006 Requires<[IsARM, NoV6]>;
3007
3008def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3009 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003010 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003011 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3012 Requires<[IsARM, NoV6]>;
3013}
Evan Cheng8de898a2009-06-26 00:19:44 +00003014}
Evan Chenga8e29892007-01-19 07:51:42 +00003015
3016// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003017def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3018 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003019 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3020 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003021def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3022 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003023 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3024 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003025
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003026def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3027 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3028 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3029 Requires<[IsARM, HasV6]> {
3030 bits<4> RdLo;
3031 bits<4> RdHi;
3032 bits<4> Rm;
3033 bits<4> Rn;
3034 let Inst{19-16} = RdLo;
3035 let Inst{15-12} = RdHi;
3036 let Inst{11-8} = Rm;
3037 let Inst{3-0} = Rn;
3038}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003039
3040let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3041def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3042 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003043 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003044 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3045 Requires<[IsARM, NoV6]>;
3046def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3047 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003048 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003049 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3050 Requires<[IsARM, NoV6]>;
3051def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3052 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003053 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003054 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3055 Requires<[IsARM, NoV6]>;
3056}
3057
Evan Chengcd799b92009-06-12 20:46:18 +00003058} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003059
3060// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003061def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3062 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3063 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003064 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003065 let Inst{15-12} = 0b1111;
3066}
Evan Cheng13ab0202007-07-10 18:08:01 +00003067
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003068def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3069 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003070 [/* For disassembly only; pattern left blank */]>,
3071 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003072 let Inst{15-12} = 0b1111;
3073}
3074
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003075def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3076 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3077 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3078 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3079 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003080
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003081def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3082 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3083 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003084 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003085 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003086
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003087def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3088 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3089 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3090 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3091 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003092
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003093def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3094 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3095 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003096 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003097 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003098
Raul Herbster37fb5b12007-08-30 23:25:47 +00003099multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003100 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3101 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3102 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3103 (sext_inreg GPR:$Rm, i16)))]>,
3104 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003105
Jim Grosbach3870b752010-10-22 18:35:16 +00003106 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3107 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3108 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3109 (sra GPR:$Rm, (i32 16))))]>,
3110 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003111
Jim Grosbach3870b752010-10-22 18:35:16 +00003112 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3113 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3114 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3115 (sext_inreg GPR:$Rm, i16)))]>,
3116 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003117
Jim Grosbach3870b752010-10-22 18:35:16 +00003118 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3119 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3120 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3121 (sra GPR:$Rm, (i32 16))))]>,
3122 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003123
Jim Grosbach3870b752010-10-22 18:35:16 +00003124 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3125 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3126 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3127 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3128 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003129
Jim Grosbach3870b752010-10-22 18:35:16 +00003130 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3131 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3132 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3133 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3134 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003135}
3136
Raul Herbster37fb5b12007-08-30 23:25:47 +00003137
3138multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003139 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003140 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3141 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3142 [(set GPR:$Rd, (add GPR:$Ra,
3143 (opnode (sext_inreg GPR:$Rn, i16),
3144 (sext_inreg GPR:$Rm, i16))))]>,
3145 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003146
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003147 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003148 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3149 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3150 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3151 (sra GPR:$Rm, (i32 16)))))]>,
3152 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003153
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003154 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003155 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3156 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3157 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3158 (sext_inreg GPR:$Rm, i16))))]>,
3159 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003160
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003161 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003162 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3163 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3164 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3165 (sra GPR:$Rm, (i32 16)))))]>,
3166 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003167
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003168 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003169 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3170 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3171 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3172 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3173 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003174
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003175 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003176 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3177 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3178 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3179 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3180 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003181}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003182
Raul Herbster37fb5b12007-08-30 23:25:47 +00003183defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3184defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003185
Johnny Chen83498e52010-02-12 21:59:23 +00003186// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003187def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3188 (ins GPR:$Rn, GPR:$Rm),
3189 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003190 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003191 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003192
Jim Grosbach3870b752010-10-22 18:35:16 +00003193def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3194 (ins GPR:$Rn, GPR:$Rm),
3195 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003196 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003197 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003198
Jim Grosbach3870b752010-10-22 18:35:16 +00003199def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3200 (ins GPR:$Rn, GPR:$Rm),
3201 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003202 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003203 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003204
Jim Grosbach3870b752010-10-22 18:35:16 +00003205def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3206 (ins GPR:$Rn, GPR:$Rm),
3207 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003208 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003209 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003210
Johnny Chen667d1272010-02-22 18:50:54 +00003211// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003212class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3213 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003214 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003215 bits<4> Rn;
3216 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003217 let Inst{4} = 1;
3218 let Inst{5} = swap;
3219 let Inst{6} = sub;
3220 let Inst{7} = 0;
3221 let Inst{21-20} = 0b00;
3222 let Inst{22} = long;
3223 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00003224 let Inst{11-8} = Rm;
3225 let Inst{3-0} = Rn;
3226}
3227class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3228 InstrItinClass itin, string opc, string asm>
3229 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3230 bits<4> Rd;
3231 let Inst{15-12} = 0b1111;
3232 let Inst{19-16} = Rd;
3233}
3234class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3235 InstrItinClass itin, string opc, string asm>
3236 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3237 bits<4> Ra;
3238 let Inst{15-12} = Ra;
3239}
3240class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3241 InstrItinClass itin, string opc, string asm>
3242 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3243 bits<4> RdLo;
3244 bits<4> RdHi;
3245 let Inst{19-16} = RdHi;
3246 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003247}
3248
3249multiclass AI_smld<bit sub, string opc> {
3250
Jim Grosbach385e1362010-10-22 19:15:30 +00003251 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3252 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003253
Jim Grosbach385e1362010-10-22 19:15:30 +00003254 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3255 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003256
Jim Grosbach385e1362010-10-22 19:15:30 +00003257 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3258 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3259 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003260
Jim Grosbach385e1362010-10-22 19:15:30 +00003261 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3262 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3263 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003264
3265}
3266
3267defm SMLA : AI_smld<0, "smla">;
3268defm SMLS : AI_smld<1, "smls">;
3269
Johnny Chen2ec5e492010-02-22 21:50:40 +00003270multiclass AI_sdml<bit sub, string opc> {
3271
Jim Grosbach385e1362010-10-22 19:15:30 +00003272 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3273 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3274 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3275 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003276}
3277
3278defm SMUA : AI_sdml<0, "smua">;
3279defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003280
Evan Chenga8e29892007-01-19 07:51:42 +00003281//===----------------------------------------------------------------------===//
3282// Misc. Arithmetic Instructions.
3283//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003284
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003285def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3286 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3287 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003288
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003289def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3290 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3291 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3292 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003293
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003294def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3295 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3296 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003297
Evan Cheng9568e5c2011-06-21 06:01:08 +00003298let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003299def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3300 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003301 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003302 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003303
Evan Cheng9568e5c2011-06-21 06:01:08 +00003304let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003305def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3306 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003307 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003308 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003309
Evan Chengf60ceac2011-06-15 17:17:48 +00003310def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3311 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3312 (REVSH GPR:$Rm)>;
3313
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003314def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003315 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3316 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003317 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003318 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003319 0xFFFF0000)))]>,
3320 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003321
Evan Chenga8e29892007-01-19 07:51:42 +00003322// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003323def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3324 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3325def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003326 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003327
Bob Wilsondc66eda2010-08-16 22:26:55 +00003328// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3329// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003330def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003331 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3332 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003333 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003334 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003335 0xFFFF)))]>,
3336 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003337
Evan Chenga8e29892007-01-19 07:51:42 +00003338// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3339// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003340def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003341 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003342def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003343 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003344 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003345
Evan Chenga8e29892007-01-19 07:51:42 +00003346//===----------------------------------------------------------------------===//
3347// Comparison Instructions...
3348//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003349
Jim Grosbach26421962008-10-14 20:36:24 +00003350defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003351 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003352 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003353
Jim Grosbach97a884d2010-12-07 20:41:06 +00003354// ARMcmpZ can re-use the above instruction definitions.
3355def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3356 (CMPri GPR:$src, so_imm:$imm)>;
3357def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3358 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003359def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3360 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3361def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3362 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003363
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003364// FIXME: We have to be careful when using the CMN instruction and comparison
3365// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003366// results:
3367//
3368// rsbs r1, r1, 0
3369// cmp r0, r1
3370// mov r0, #0
3371// it ls
3372// mov r0, #1
3373//
3374// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003375//
Bill Wendling6165e872010-08-26 18:33:51 +00003376// cmn r0, r1
3377// mov r0, #0
3378// it ls
3379// mov r0, #1
3380//
3381// However, the CMN gives the *opposite* result when r1 is 0. This is because
3382// the carry flag is set in the CMP case but not in the CMN case. In short, the
3383// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3384// value of r0 and the carry bit (because the "carry bit" parameter to
3385// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3386// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3387// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3388// parameter to AddWithCarry is defined as 0).
3389//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003390// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003391//
3392// x = 0
3393// ~x = 0xFFFF FFFF
3394// ~x + 1 = 0x1 0000 0000
3395// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3396//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003397// Therefore, we should disable CMN when comparing against zero, until we can
3398// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3399// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003400//
3401// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3402//
3403// This is related to <rdar://problem/7569620>.
3404//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003405//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3406// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003407
Evan Chenga8e29892007-01-19 07:51:42 +00003408// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003409defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003410 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003411 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003412defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003413 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003414 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003415
David Goodwinc0309b42009-06-29 15:33:01 +00003416defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003417 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003418 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003419
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003420//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3421// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003422
David Goodwinc0309b42009-06-29 15:33:01 +00003423def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003424 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003425
Evan Cheng218977b2010-07-13 19:27:42 +00003426// Pseudo i64 compares for some floating point compares.
3427let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3428 Defs = [CPSR] in {
3429def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003430 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003431 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003432 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3433
3434def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003435 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003436 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3437} // usesCustomInserter
3438
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003439
Evan Chenga8e29892007-01-19 07:51:42 +00003440// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003441// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003442// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003443let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003444def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003445 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003446 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3447 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003448def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3449 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003450 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003451 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003452 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003453def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3454 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3455 4, IIC_iCMOVsr,
3456 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3457 RegConstraint<"$false = $Rd">;
3458
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003459
Evan Chengc4af4632010-11-17 20:13:28 +00003460let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003461def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003462 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003463 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003464 []>,
3465 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003466
Evan Chengc4af4632010-11-17 20:13:28 +00003467let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003468def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3469 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003470 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003471 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003472 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003473
Evan Cheng63f35442010-11-13 02:25:14 +00003474// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003475let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003476def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3477 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003478 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003479
Evan Chengc4af4632010-11-17 20:13:28 +00003480let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003481def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3482 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003483 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003484 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003485 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003486} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003487
Jim Grosbach3728e962009-12-10 00:11:09 +00003488//===----------------------------------------------------------------------===//
3489// Atomic operations intrinsics
3490//
3491
Bob Wilsonf74a4292010-10-30 00:54:37 +00003492def memb_opt : Operand<i32> {
3493 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003494 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003495}
Jim Grosbach3728e962009-12-10 00:11:09 +00003496
Bob Wilsonf74a4292010-10-30 00:54:37 +00003497// memory barriers protect the atomic sequences
3498let hasSideEffects = 1 in {
3499def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3500 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3501 Requires<[IsARM, HasDB]> {
3502 bits<4> opt;
3503 let Inst{31-4} = 0xf57ff05;
3504 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003505}
Jim Grosbach3728e962009-12-10 00:11:09 +00003506}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003507
Bob Wilsonf74a4292010-10-30 00:54:37 +00003508def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003509 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003510 Requires<[IsARM, HasDB]> {
3511 bits<4> opt;
3512 let Inst{31-4} = 0xf57ff04;
3513 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003514}
3515
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003516// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003517def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3518 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003519 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003520 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003521 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003522 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003523}
3524
Jim Grosbach66869102009-12-11 18:52:41 +00003525let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003526 let Uses = [CPSR] in {
3527 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003528 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003529 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3530 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003531 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003532 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3533 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003534 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003535 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3536 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003537 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003538 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3539 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003540 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003541 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3542 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003543 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003544 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003545 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3546 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3547 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3548 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3549 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3550 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3551 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3552 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3553 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3554 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3555 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3556 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003557 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003558 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003559 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3560 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003561 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003562 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3563 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003564 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003565 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3566 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003567 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003568 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3569 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003570 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003571 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3572 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003573 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003574 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003575 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3576 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3577 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3578 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3580 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3581 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3582 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3583 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3584 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3585 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3586 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003587 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003588 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003589 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3590 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003591 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003592 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3593 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003594 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003595 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3596 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003597 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003598 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3599 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003600 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003601 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3602 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003603 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003604 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003605 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3606 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3607 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3608 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3609 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3610 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3611 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3612 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3613 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3614 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3615 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3616 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003617
3618 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003619 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003620 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3621 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003622 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003623 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3624 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003625 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003626 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3627
Jim Grosbache801dc42009-12-12 01:40:06 +00003628 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003629 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003630 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3631 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003632 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003633 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3634 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003635 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003636 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3637}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003638}
3639
3640let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003641def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3642 "ldrexb", "\t$Rt, $addr", []>;
3643def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3644 "ldrexh", "\t$Rt, $addr", []>;
3645def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3646 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003647let hasExtraDefRegAllocReq = 1 in
3648 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3649 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003650}
3651
Jim Grosbach86875a22010-10-29 19:58:57 +00003652let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003653def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3654 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3655def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3656 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3657def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3658 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003659}
3660
3661let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003662def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003663 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3664 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003665
Johnny Chenb9436272010-02-17 22:37:58 +00003666// Clear-Exclusive is for disassembly only.
3667def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3668 [/* For disassembly only; pattern left blank */]>,
3669 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003670 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003671}
3672
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003673// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3674let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003675def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3676 [/* For disassembly only; pattern left blank */]>;
3677def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3678 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003679}
3680
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003681//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003682// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003683//
3684
Jim Grosbach83ab0702011-07-13 22:01:08 +00003685def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3686 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003687 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003688 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3689 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003690 bits<4> opc1;
3691 bits<4> CRn;
3692 bits<4> CRd;
3693 bits<4> cop;
3694 bits<3> opc2;
3695 bits<4> CRm;
3696
3697 let Inst{3-0} = CRm;
3698 let Inst{4} = 0;
3699 let Inst{7-5} = opc2;
3700 let Inst{11-8} = cop;
3701 let Inst{15-12} = CRd;
3702 let Inst{19-16} = CRn;
3703 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003704}
3705
Jim Grosbach83ab0702011-07-13 22:01:08 +00003706def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3707 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003708 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003709 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3710 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003711 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003712 bits<4> opc1;
3713 bits<4> CRn;
3714 bits<4> CRd;
3715 bits<4> cop;
3716 bits<3> opc2;
3717 bits<4> CRm;
3718
3719 let Inst{3-0} = CRm;
3720 let Inst{4} = 0;
3721 let Inst{7-5} = opc2;
3722 let Inst{11-8} = cop;
3723 let Inst{15-12} = CRd;
3724 let Inst{19-16} = CRn;
3725 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003726}
3727
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003728class ACI<dag oops, dag iops, string opc, string asm,
3729 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003730 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003731 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003732 let Inst{27-25} = 0b110;
3733}
3734
Johnny Chen670a4562011-04-04 23:39:08 +00003735multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003736
3737 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003738 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3739 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003740 let Inst{31-28} = op31_28;
3741 let Inst{24} = 1; // P = 1
3742 let Inst{21} = 0; // W = 0
3743 let Inst{22} = 0; // D = 0
3744 let Inst{20} = load;
3745 }
3746
3747 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003748 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3749 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003750 let Inst{31-28} = op31_28;
3751 let Inst{24} = 1; // P = 1
3752 let Inst{21} = 1; // W = 1
3753 let Inst{22} = 0; // D = 0
3754 let Inst{20} = load;
3755 }
3756
3757 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003758 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3759 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003760 let Inst{31-28} = op31_28;
3761 let Inst{24} = 0; // P = 0
3762 let Inst{21} = 1; // W = 1
3763 let Inst{22} = 0; // D = 0
3764 let Inst{20} = load;
3765 }
3766
3767 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003768 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3769 ops),
3770 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003771 let Inst{31-28} = op31_28;
3772 let Inst{24} = 0; // P = 0
3773 let Inst{23} = 1; // U = 1
3774 let Inst{21} = 0; // W = 0
3775 let Inst{22} = 0; // D = 0
3776 let Inst{20} = load;
3777 }
3778
3779 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003780 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3781 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003782 let Inst{31-28} = op31_28;
3783 let Inst{24} = 1; // P = 1
3784 let Inst{21} = 0; // W = 0
3785 let Inst{22} = 1; // D = 1
3786 let Inst{20} = load;
3787 }
3788
3789 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003790 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3791 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3792 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003793 let Inst{31-28} = op31_28;
3794 let Inst{24} = 1; // P = 1
3795 let Inst{21} = 1; // W = 1
3796 let Inst{22} = 1; // D = 1
3797 let Inst{20} = load;
3798 }
3799
3800 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003801 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3802 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3803 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003804 let Inst{31-28} = op31_28;
3805 let Inst{24} = 0; // P = 0
3806 let Inst{21} = 1; // W = 1
3807 let Inst{22} = 1; // D = 1
3808 let Inst{20} = load;
3809 }
3810
3811 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003812 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3813 ops),
3814 !strconcat(!strconcat(opc, "l"), cond),
3815 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003816 let Inst{31-28} = op31_28;
3817 let Inst{24} = 0; // P = 0
3818 let Inst{23} = 1; // U = 1
3819 let Inst{21} = 0; // W = 0
3820 let Inst{22} = 1; // D = 1
3821 let Inst{20} = load;
3822 }
3823}
3824
Johnny Chen670a4562011-04-04 23:39:08 +00003825defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3826defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3827defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3828defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003829
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003830//===----------------------------------------------------------------------===//
3831// Move between coprocessor and ARM core register -- for disassembly only
3832//
3833
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003834class MovRCopro<string opc, bit direction, dag oops, dag iops,
3835 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003836 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003837 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003838 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003839 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003840
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003841 bits<4> Rt;
3842 bits<4> cop;
3843 bits<3> opc1;
3844 bits<3> opc2;
3845 bits<4> CRm;
3846 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003847
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003848 let Inst{15-12} = Rt;
3849 let Inst{11-8} = cop;
3850 let Inst{23-21} = opc1;
3851 let Inst{7-5} = opc2;
3852 let Inst{3-0} = CRm;
3853 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003854}
3855
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003856def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003857 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003858 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3859 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003860 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3861 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003862def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003863 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003864 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3865 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003866
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003867def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3868 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3869
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003870class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3871 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003872 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003873 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003874 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003875 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003876 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003877
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003878 bits<4> Rt;
3879 bits<4> cop;
3880 bits<3> opc1;
3881 bits<3> opc2;
3882 bits<4> CRm;
3883 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003884
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003885 let Inst{15-12} = Rt;
3886 let Inst{11-8} = cop;
3887 let Inst{23-21} = opc1;
3888 let Inst{7-5} = opc2;
3889 let Inst{3-0} = CRm;
3890 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003891}
3892
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003893def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003894 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003895 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3896 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003897 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3898 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003899def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003900 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003901 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3902 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003903
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003904def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3905 imm:$CRm, imm:$opc2),
3906 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3907
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003908class MovRRCopro<string opc, bit direction,
3909 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003910 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003911 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003912 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003913 let Inst{23-21} = 0b010;
3914 let Inst{20} = direction;
3915
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003916 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003917 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003918 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003919 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003920 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003921
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003922 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003923 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003924 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003925 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003926 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003927}
3928
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003929def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3930 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3931 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003932def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3933
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003934class MovRRCopro2<string opc, bit direction,
3935 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003936 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003937 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3938 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003939 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003940 let Inst{23-21} = 0b010;
3941 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003942
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003943 bits<4> Rt;
3944 bits<4> Rt2;
3945 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003946 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003947 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003948
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003949 let Inst{15-12} = Rt;
3950 let Inst{19-16} = Rt2;
3951 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003952 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003953 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003954}
3955
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003956def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3957 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3958 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003959def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003960
Johnny Chenb98e1602010-02-12 18:55:33 +00003961//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003962// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003963//
3964
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003965// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003966def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3967 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003968 bits<4> Rd;
3969 let Inst{23-16} = 0b00001111;
3970 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003971 let Inst{7-4} = 0b0000;
3972}
3973
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003974def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
3975
3976def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3977 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003978 bits<4> Rd;
3979 let Inst{23-16} = 0b01001111;
3980 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003981 let Inst{7-4} = 0b0000;
3982}
3983
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003984// Move from ARM core register to Special Register
3985//
3986// No need to have both system and application versions, the encodings are the
3987// same and the assembly parser has no way to distinguish between them. The mask
3988// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3989// the mask with the fields to be accessed in the special register.
3990def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003991 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003992 bits<5> mask;
3993 bits<4> Rn;
3994
3995 let Inst{23} = 0;
3996 let Inst{22} = mask{4}; // R bit
3997 let Inst{21-20} = 0b10;
3998 let Inst{19-16} = mask{3-0};
3999 let Inst{15-12} = 0b1111;
4000 let Inst{11-4} = 0b00000000;
4001 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004002}
4003
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004004def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004005 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004006 bits<5> mask;
4007 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004008
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004009 let Inst{23} = 0;
4010 let Inst{22} = mask{4}; // R bit
4011 let Inst{21-20} = 0b10;
4012 let Inst{19-16} = mask{3-0};
4013 let Inst{15-12} = 0b1111;
4014 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004015}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004016
4017//===----------------------------------------------------------------------===//
4018// TLS Instructions
4019//
4020
4021// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004022// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004023// complete with fixup for the aeabi_read_tp function.
4024let isCall = 1,
4025 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4026 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4027 [(set R0, ARMthread_pointer)]>;
4028}
4029
4030//===----------------------------------------------------------------------===//
4031// SJLJ Exception handling intrinsics
4032// eh_sjlj_setjmp() is an instruction sequence to store the return
4033// address and save #0 in R0 for the non-longjmp case.
4034// Since by its nature we may be coming from some other function to get
4035// here, and we're using the stack frame for the containing function to
4036// save/restore registers, we can't keep anything live in regs across
4037// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004038// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004039// except for our own input by listing the relevant registers in Defs. By
4040// doing so, we also cause the prologue/epilogue code to actively preserve
4041// all of the callee-saved resgisters, which is exactly what we want.
4042// A constant value is passed in $val, and we use the location as a scratch.
4043//
4044// These are pseudo-instructions and are lowered to individual MC-insts, so
4045// no encoding information is necessary.
4046let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004047 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004048 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004049 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4050 NoItinerary,
4051 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4052 Requires<[IsARM, HasVFP2]>;
4053}
4054
4055let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004056 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004057 hasSideEffects = 1, isBarrier = 1 in {
4058 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4059 NoItinerary,
4060 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4061 Requires<[IsARM, NoVFP]>;
4062}
4063
4064// FIXME: Non-Darwin version(s)
4065let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4066 Defs = [ R7, LR, SP ] in {
4067def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4068 NoItinerary,
4069 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4070 Requires<[IsARM, IsDarwin]>;
4071}
4072
4073// eh.sjlj.dispatchsetup pseudo-instruction.
4074// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4075// handled when the pseudo is expanded (which happens before any passes
4076// that need the instruction size).
4077let isBarrier = 1, hasSideEffects = 1 in
4078def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004079 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4080 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004081 Requires<[IsDarwin]>;
4082
4083//===----------------------------------------------------------------------===//
4084// Non-Instruction Patterns
4085//
4086
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004087// ARMv4 indirect branch using (MOVr PC, dst)
4088let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4089 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004090 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004091 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4092 Requires<[IsARM, NoV4T]>;
4093
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004094// Large immediate handling.
4095
4096// 32-bit immediate using two piece so_imms or movw + movt.
4097// This is a single pseudo instruction, the benefit is that it can be remat'd
4098// as a single unit instead of having to handle reg inputs.
4099// FIXME: Remove this when we can do generalized remat.
4100let isReMaterializable = 1, isMoveImm = 1 in
4101def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4102 [(set GPR:$dst, (arm_i32imm:$src))]>,
4103 Requires<[IsARM]>;
4104
4105// Pseudo instruction that combines movw + movt + add pc (if PIC).
4106// It also makes it possible to rematerialize the instructions.
4107// FIXME: Remove this when we can do generalized remat and when machine licm
4108// can properly the instructions.
4109let isReMaterializable = 1 in {
4110def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4111 IIC_iMOVix2addpc,
4112 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4113 Requires<[IsARM, UseMovt]>;
4114
4115def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4116 IIC_iMOVix2,
4117 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4118 Requires<[IsARM, UseMovt]>;
4119
4120let AddedComplexity = 10 in
4121def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4122 IIC_iMOVix2ld,
4123 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4124 Requires<[IsARM, UseMovt]>;
4125} // isReMaterializable
4126
4127// ConstantPool, GlobalAddress, and JumpTable
4128def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4129 Requires<[IsARM, DontUseMovt]>;
4130def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4131def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4132 Requires<[IsARM, UseMovt]>;
4133def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4134 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4135
4136// TODO: add,sub,and, 3-instr forms?
4137
4138// Tail calls
4139def : ARMPat<(ARMtcret tcGPR:$dst),
4140 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4141
4142def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4143 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4144
4145def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4146 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4147
4148def : ARMPat<(ARMtcret tcGPR:$dst),
4149 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4150
4151def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4152 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4153
4154def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4155 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4156
4157// Direct calls
4158def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4159 Requires<[IsARM, IsNotDarwin]>;
4160def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4161 Requires<[IsARM, IsDarwin]>;
4162
4163// zextload i1 -> zextload i8
4164def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4165def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4166
4167// extload -> zextload
4168def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4169def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4170def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4171def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4172
4173def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4174
4175def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4176def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4177
4178// smul* and smla*
4179def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4180 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4181 (SMULBB GPR:$a, GPR:$b)>;
4182def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4183 (SMULBB GPR:$a, GPR:$b)>;
4184def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4185 (sra GPR:$b, (i32 16))),
4186 (SMULBT GPR:$a, GPR:$b)>;
4187def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4188 (SMULBT GPR:$a, GPR:$b)>;
4189def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4190 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4191 (SMULTB GPR:$a, GPR:$b)>;
4192def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4193 (SMULTB GPR:$a, GPR:$b)>;
4194def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4195 (i32 16)),
4196 (SMULWB GPR:$a, GPR:$b)>;
4197def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4198 (SMULWB GPR:$a, GPR:$b)>;
4199
4200def : ARMV5TEPat<(add GPR:$acc,
4201 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4202 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4203 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4204def : ARMV5TEPat<(add GPR:$acc,
4205 (mul sext_16_node:$a, sext_16_node:$b)),
4206 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4207def : ARMV5TEPat<(add GPR:$acc,
4208 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4209 (sra GPR:$b, (i32 16)))),
4210 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4211def : ARMV5TEPat<(add GPR:$acc,
4212 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4213 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4214def : ARMV5TEPat<(add GPR:$acc,
4215 (mul (sra GPR:$a, (i32 16)),
4216 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4217 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4218def : ARMV5TEPat<(add GPR:$acc,
4219 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4220 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4221def : ARMV5TEPat<(add GPR:$acc,
4222 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4223 (i32 16))),
4224 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4225def : ARMV5TEPat<(add GPR:$acc,
4226 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4227 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4228
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004229
4230// Pre-v7 uses MCR for synchronization barriers.
4231def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4232 Requires<[IsARM, HasV6]>;
4233
4234
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004235//===----------------------------------------------------------------------===//
4236// Thumb Support
4237//
4238
4239include "ARMInstrThumb.td"
4240
4241//===----------------------------------------------------------------------===//
4242// Thumb2 Support
4243//
4244
4245include "ARMInstrThumb2.td"
4246
4247//===----------------------------------------------------------------------===//
4248// Floating Point Support
4249//
4250
4251include "ARMInstrVFP.td"
4252
4253//===----------------------------------------------------------------------===//
4254// Advanced SIMD (NEON) Support
4255//
4256
4257include "ARMInstrNEON.td"
4258
Jim Grosbachc83d5042011-07-14 19:47:47 +00004259//===----------------------------------------------------------------------===//
4260// Assembler aliases
4261//
4262
4263// Memory barriers
4264def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4265def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4266def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4267
4268// System instructions
4269def : MnemonicAlias<"swi", "svc">;
4270
4271// Load / Store Multiple
4272def : MnemonicAlias<"ldmfd", "ldm">;
4273def : MnemonicAlias<"ldmia", "ldm">;
4274def : MnemonicAlias<"stmfd", "stmdb">;
4275def : MnemonicAlias<"stmia", "stm">;
4276def : MnemonicAlias<"stmea", "stm">;
4277
Jim Grosbachf6c05252011-07-21 17:23:04 +00004278// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4279// shift amount is zero (i.e., unspecified).
4280def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4281 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4282def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4283 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004284
4285// PUSH/POP aliases for STM/LDM
4286def : InstAlias<"push${p} $regs",
4287 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4288def : InstAlias<"pop${p} $regs",
4289 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004290
4291// RSB two-operand forms (optional explicit destination operand)
4292def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4293 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4294 Requires<[IsARM]>;
4295def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4296 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4297 Requires<[IsARM]>;
4298def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4299 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4300 cc_out:$s)>, Requires<[IsARM]>;
4301def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4302 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4303 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004304// RSC two-operand forms (optional explicit destination operand)
4305def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4306 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4307 Requires<[IsARM]>;
4308def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4309 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4310 Requires<[IsARM]>;
4311def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4312 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4313 cc_out:$s)>, Requires<[IsARM]>;
4314def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4315 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4316 cc_out:$s)>, Requires<[IsARM]>;