blob: 9fac575c1dbddb5f65d0a38626c97b045ff94f53 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410}
411
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425}
426
Owen Anderson92a20222011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
Owen Anderson92a20222011-07-21 18:54:16 +0000437
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000455}
456
Jim Grosbache8606dc2011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000464}
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Owen Anderson152d4a42011-07-21 23:38:37 +0000466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chengc70d1842007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000491
Jim Grosbachb2756af2011-08-01 21:55:12 +0000492/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
Jim Grosbachb2756af2011-08-01 21:55:12 +0000500/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Jim Grosbach02c84602011-08-01 22:02:20 +0000516/// imm0_255 predicate - Immediate in the range [0,255].
517def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
518def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
519 let ParserMatchClass = Imm0_255AsmOperand;
520}
521
Jim Grosbachffa32252011-07-19 19:13:28 +0000522// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
523// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000524//
Jim Grosbachffa32252011-07-19 19:13:28 +0000525// FIXME: This really needs a Thumb version separate from the ARM version.
526// While the range is the same, and can thus use the same match class,
527// the encoding is different so it should have a different encoder method.
528def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
529def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000530 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000531 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000532}
533
Jim Grosbached838482011-07-26 16:24:27 +0000534/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
535def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
536def imm24b : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm <= 0xffffff;
538}]> {
539 let ParserMatchClass = Imm24bitAsmOperand;
540}
541
542
Evan Chenga9688c42010-12-11 04:11:38 +0000543/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
544/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000545def BitfieldAsmOperand : AsmOperandClass {
546 let Name = "Bitfield";
547 let ParserMethod = "parseBitfield";
548}
Evan Chenga9688c42010-12-11 04:11:38 +0000549def bf_inv_mask_imm : Operand<i32>,
550 PatLeaf<(imm), [{
551 return ARM::isBitFieldInvertedMask(N->getZExtValue());
552}] > {
553 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
554 let PrintMethod = "printBitfieldInvMaskImmOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000555 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000556}
557
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000558/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000559def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
560 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000561}]>;
562
563/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000564def width_imm : Operand<i32>, ImmLeaf<i32, [{
565 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000566}] > {
567 let EncoderMethod = "getMsbOpValue";
568}
569
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000570def imm1_32_XFORM: SDNodeXForm<imm, [{
571 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
572}]>;
573def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
574def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
575 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000576 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000577 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000578}
579
Jim Grosbachf4943352011-07-25 23:09:14 +0000580def imm1_16_XFORM: SDNodeXForm<imm, [{
581 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
582}]>;
583def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
584def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
585 imm1_16_XFORM> {
586 let PrintMethod = "printImmPlusOneOperand";
587 let ParserMatchClass = Imm1_16AsmOperand;
588}
589
Evan Chenga8e29892007-01-19 07:51:42 +0000590// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000591// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000592//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000593def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000594def addrmode_imm12 : Operand<i32>,
595 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000596 // 12-bit immediate operand. Note that instructions using this encode
597 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
598 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000599
Chris Lattner2ac19022010-11-15 05:19:05 +0000600 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000601 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000602 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000603 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000604}
Jim Grosbach3e556122010-10-26 22:37:02 +0000605// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000606//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000607def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000608def ldst_so_reg : Operand<i32>,
609 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000610 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000611 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000612 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 let ParserMatchClass = MemRegOffsetAsmOperand;
614 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000615}
616
Jim Grosbach7ce05792011-08-03 23:50:40 +0000617// postidx_imm8 := +/- [0,255]
618//
619// 9 bit value:
620// {8} 1 is imm8 is non-negative. 0 otherwise.
621// {7-0} [0,255] imm8 value.
622def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
623def postidx_imm8 : Operand<i32> {
624 let PrintMethod = "printPostIdxImm8Operand";
625 let ParserMatchClass = PostIdxImm8AsmOperand;
626 let MIOperandInfo = (ops i32imm);
627}
628
Owen Anderson154c41d2011-08-04 18:24:14 +0000629// postidx_imm8s4 := +/- [0,1020]
630//
631// 9 bit value:
632// {8} 1 is imm8 is non-negative. 0 otherwise.
633// {7-0} [0,255] imm8 value, scaled by 4.
634def postidx_imm8s4 : Operand<i32> {
635 let PrintMethod = "printPostIdxImm8s4Operand";
636 let MIOperandInfo = (ops i32imm);
637}
638
639
Jim Grosbach7ce05792011-08-03 23:50:40 +0000640// postidx_reg := +/- reg
641//
642def PostIdxRegAsmOperand : AsmOperandClass {
643 let Name = "PostIdxReg";
644 let ParserMethod = "parsePostIdxReg";
645}
646def postidx_reg : Operand<i32> {
647 let EncoderMethod = "getPostIdxRegOpValue";
648 let PrintMethod = "printAddrMode3OffsetOperand";
649 let ParserMatchClass = PostIdxRegAsmOperand;
650 let MIOperandInfo = (ops GPR, i32imm);
651}
652
653
Jim Grosbach3e556122010-10-26 22:37:02 +0000654// addrmode2 := reg +/- imm12
655// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000656//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000657// FIXME: addrmode2 should be refactored the rest of the way to always
658// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
659def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000660def addrmode2 : Operand<i32>,
661 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000662 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000663 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000664 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000665 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
666}
667
Owen Anderson793e7962011-07-26 20:54:26 +0000668def am2offset_reg : Operand<i32>,
669 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000670 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000671 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000672 let PrintMethod = "printAddrMode2OffsetOperand";
673 let MIOperandInfo = (ops GPR, i32imm);
674}
675
Owen Anderson793e7962011-07-26 20:54:26 +0000676def am2offset_imm : Operand<i32>,
677 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
678 [], [SDNPWantRoot]> {
679 let EncoderMethod = "getAddrMode2OffsetOpValue";
680 let PrintMethod = "printAddrMode2OffsetOperand";
681 let MIOperandInfo = (ops GPR, i32imm);
682}
683
684
Evan Chenga8e29892007-01-19 07:51:42 +0000685// addrmode3 := reg +/- reg
686// addrmode3 := reg +/- imm8
687//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000688//def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000689def addrmode3 : Operand<i32>,
690 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000691 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000692 let PrintMethod = "printAddrMode3Operand";
693 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
694}
695
696def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000697 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
698 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000699 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000700 let PrintMethod = "printAddrMode3OffsetOperand";
701 let MIOperandInfo = (ops GPR, i32imm);
702}
703
Jim Grosbache6913602010-11-03 01:01:43 +0000704// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000705//
Jim Grosbache6913602010-11-03 01:01:43 +0000706def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000707 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000708 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000709}
710
711// addrmode5 := reg +/- imm8*4
712//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000713def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000714def addrmode5 : Operand<i32>,
715 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
716 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000717 let EncoderMethod = "getAddrMode5OpValue";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000718 let ParserMatchClass = AddrMode5AsmOperand;
719 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000720}
721
Bob Wilsond3a07652011-02-07 17:43:09 +0000722// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000723//
724def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000725 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000726 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000727 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000728 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000729}
730
Bob Wilsonda525062011-02-25 06:42:42 +0000731def am6offset : Operand<i32>,
732 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
733 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000734 let PrintMethod = "printAddrMode6OffsetOperand";
735 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000736 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000737}
738
Mon P Wang183c6272011-05-09 17:47:27 +0000739// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
740// (single element from one lane) for size 32.
741def addrmode6oneL32 : Operand<i32>,
742 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
743 let PrintMethod = "printAddrMode6Operand";
744 let MIOperandInfo = (ops GPR:$addr, i32imm);
745 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
746}
747
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000748// Special version of addrmode6 to handle alignment encoding for VLD-dup
749// instructions, specifically VLD4-dup.
750def addrmode6dup : Operand<i32>,
751 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
752 let PrintMethod = "printAddrMode6Operand";
753 let MIOperandInfo = (ops GPR:$addr, i32imm);
754 let EncoderMethod = "getAddrMode6DupAddressOpValue";
755}
756
Evan Chenga8e29892007-01-19 07:51:42 +0000757// addrmodepc := pc + reg
758//
759def addrmodepc : Operand<i32>,
760 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
761 let PrintMethod = "printAddrModePCOperand";
762 let MIOperandInfo = (ops GPR, i32imm);
763}
764
Jim Grosbache39389a2011-08-02 18:07:32 +0000765// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000766//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000767def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbache39389a2011-08-02 18:07:32 +0000768def addr_offset_none : Operand<i32> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000769 let PrintMethod = "printAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000770 let ParserMatchClass = MemNoOffsetAsmOperand;
771 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000772}
773
Bob Wilson4f38b382009-08-21 21:58:55 +0000774def nohash_imm : Operand<i32> {
775 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000776}
777
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000778def CoprocNumAsmOperand : AsmOperandClass {
779 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000780 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000781}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000782def p_imm : Operand<i32> {
783 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000784 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000785}
786
Jim Grosbach1610a702011-07-25 20:06:30 +0000787def CoprocRegAsmOperand : AsmOperandClass {
788 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000789 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000790}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000791def c_imm : Operand<i32> {
792 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000793 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000794}
795
Evan Chenga8e29892007-01-19 07:51:42 +0000796//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000797
Evan Cheng37f25d92008-08-28 23:39:26 +0000798include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000799
800//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000801// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000802//
803
Evan Cheng3924f782008-08-29 07:36:24 +0000804/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000805/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000806multiclass AsI1_bin_irs<bits<4> opcod, string opc,
807 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000808 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000809 // The register-immediate version is re-materializable. This is useful
810 // in particular for taking the address of a local.
811 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000812 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
813 iii, opc, "\t$Rd, $Rn, $imm",
814 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
815 bits<4> Rd;
816 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000817 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000818 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000819 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000820 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000821 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000822 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000823 }
Jim Grosbach62547262010-10-11 18:51:51 +0000824 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
825 iir, opc, "\t$Rd, $Rn, $Rm",
826 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000827 bits<4> Rd;
828 bits<4> Rn;
829 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000830 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000831 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000832 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000833 let Inst{15-12} = Rd;
834 let Inst{11-4} = 0b00000000;
835 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000836 }
Owen Anderson92a20222011-07-21 18:54:16 +0000837
838 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000839 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000840 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000841 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000842 bits<4> Rd;
843 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000844 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000845 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000846 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000847 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000848 let Inst{11-5} = shift{11-5};
849 let Inst{4} = 0;
850 let Inst{3-0} = shift{3-0};
851 }
852
853 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000854 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000855 iis, opc, "\t$Rd, $Rn, $shift",
856 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
857 bits<4> Rd;
858 bits<4> Rn;
859 bits<12> shift;
860 let Inst{25} = 0;
861 let Inst{19-16} = Rn;
862 let Inst{15-12} = Rd;
863 let Inst{11-8} = shift{11-8};
864 let Inst{7} = 0;
865 let Inst{6-5} = shift{6-5};
866 let Inst{4} = 1;
867 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000868 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000869
870 // Assembly aliases for optional destination operand when it's the same
871 // as the source operand.
872 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
873 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
874 so_imm:$imm, pred:$p,
875 cc_out:$s)>,
876 Requires<[IsARM]>;
877 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
878 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
879 GPR:$Rm, pred:$p,
880 cc_out:$s)>,
881 Requires<[IsARM]>;
882 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000883 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
884 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000885 cc_out:$s)>,
886 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000887 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
888 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
889 so_reg_reg:$shift, pred:$p,
890 cc_out:$s)>,
891 Requires<[IsARM]>;
892
Evan Chenga8e29892007-01-19 07:51:42 +0000893}
894
Evan Cheng1e249e32009-06-25 20:59:23 +0000895/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000896/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000897let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000898multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
899 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
900 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000901 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
902 iii, opc, "\t$Rd, $Rn, $imm",
903 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
904 bits<4> Rd;
905 bits<4> Rn;
906 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000907 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000908 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000909 let Inst{19-16} = Rn;
910 let Inst{15-12} = Rd;
911 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000912 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000913 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
914 iir, opc, "\t$Rd, $Rn, $Rm",
915 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
916 bits<4> Rd;
917 bits<4> Rn;
918 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000919 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000920 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000921 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000922 let Inst{19-16} = Rn;
923 let Inst{15-12} = Rd;
924 let Inst{11-4} = 0b00000000;
925 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000926 }
Owen Anderson92a20222011-07-21 18:54:16 +0000927 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000928 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000929 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000930 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000931 bits<4> Rd;
932 bits<4> Rn;
933 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000934 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000935 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000936 let Inst{19-16} = Rn;
937 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000938 let Inst{11-5} = shift{11-5};
939 let Inst{4} = 0;
940 let Inst{3-0} = shift{3-0};
941 }
942
943 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000944 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000945 iis, opc, "\t$Rd, $Rn, $shift",
946 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
947 bits<4> Rd;
948 bits<4> Rn;
949 bits<12> shift;
950 let Inst{25} = 0;
951 let Inst{20} = 1;
952 let Inst{19-16} = Rn;
953 let Inst{15-12} = Rd;
954 let Inst{11-8} = shift{11-8};
955 let Inst{7} = 0;
956 let Inst{6-5} = shift{6-5};
957 let Inst{4} = 1;
958 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000959 }
Evan Cheng071a2792007-09-11 19:55:27 +0000960}
Evan Chengc85e8322007-07-05 07:13:32 +0000961}
962
963/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000964/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000965/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000966let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000967multiclass AI1_cmp_irs<bits<4> opcod, string opc,
968 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
969 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000970 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
971 opc, "\t$Rn, $imm",
972 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000973 bits<4> Rn;
974 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000975 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000976 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000977 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000978 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000979 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000980 }
981 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
982 opc, "\t$Rn, $Rm",
983 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000984 bits<4> Rn;
985 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000986 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000987 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000988 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000989 let Inst{19-16} = Rn;
990 let Inst{15-12} = 0b0000;
991 let Inst{11-4} = 0b00000000;
992 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000993 }
Owen Anderson92a20222011-07-21 18:54:16 +0000994 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000995 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000996 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000997 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000998 bits<4> Rn;
999 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001000 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001001 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001002 let Inst{19-16} = Rn;
1003 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001004 let Inst{11-5} = shift{11-5};
1005 let Inst{4} = 0;
1006 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001007 }
Owen Anderson92a20222011-07-21 18:54:16 +00001008 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001009 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001010 opc, "\t$Rn, $shift",
1011 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1012 bits<4> Rn;
1013 bits<12> shift;
1014 let Inst{25} = 0;
1015 let Inst{20} = 1;
1016 let Inst{19-16} = Rn;
1017 let Inst{15-12} = 0b0000;
1018 let Inst{11-8} = shift{11-8};
1019 let Inst{7} = 0;
1020 let Inst{6-5} = shift{6-5};
1021 let Inst{4} = 1;
1022 let Inst{3-0} = shift{3-0};
1023 }
1024
Evan Cheng071a2792007-09-11 19:55:27 +00001025}
Evan Chenga8e29892007-01-19 07:51:42 +00001026}
1027
Evan Cheng576a3962010-09-25 00:49:35 +00001028/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001029/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001030/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001031class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
1032 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1033 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1034 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
1035 Requires<[IsARM, HasV6]> {
1036 bits<4> Rd;
1037 bits<4> Rm;
1038 bits<2> rot;
1039 let Inst{19-16} = 0b1111;
1040 let Inst{15-12} = Rd;
1041 let Inst{11-10} = rot;
1042 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001043}
1044
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001045class AI_ext_rrot_np<bits<8> opcod, string opc>
1046 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1047 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1048 Requires<[IsARM, HasV6]> {
1049 bits<2> rot;
1050 let Inst{19-16} = 0b1111;
1051 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001052}
1053
Evan Cheng576a3962010-09-25 00:49:35 +00001054/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001055/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001056class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1057 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1058 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1059 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1060 Requires<[IsARM, HasV6]> {
1061 bits<4> Rd;
1062 bits<4> Rm;
1063 bits<4> Rn;
1064 bits<2> rot;
1065 let Inst{19-16} = Rn;
1066 let Inst{15-12} = Rd;
1067 let Inst{11-10} = rot;
1068 let Inst{9-4} = 0b000111;
1069 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001070}
1071
Jim Grosbach70327412011-07-27 17:48:13 +00001072class AI_exta_rrot_np<bits<8> opcod, string opc>
1073 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1074 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1075 Requires<[IsARM, HasV6]> {
1076 bits<4> Rn;
1077 bits<2> rot;
1078 let Inst{19-16} = Rn;
1079 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001080}
1081
Evan Cheng62674222009-06-25 23:34:10 +00001082/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001083multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001084 string baseOpc, bit Commutable = 0> {
1085 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001086 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1087 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1088 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001089 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001090 bits<4> Rd;
1091 bits<4> Rn;
1092 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001093 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001094 let Inst{15-12} = Rd;
1095 let Inst{19-16} = Rn;
1096 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001097 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001098 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1099 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1100 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001101 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001102 bits<4> Rd;
1103 bits<4> Rn;
1104 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001105 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001106 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001107 let isCommutable = Commutable;
1108 let Inst{3-0} = Rm;
1109 let Inst{15-12} = Rd;
1110 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001111 }
Owen Anderson92a20222011-07-21 18:54:16 +00001112 def rsi : AsI1<opcod, (outs GPR:$Rd),
1113 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001114 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001115 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001116 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001117 bits<4> Rd;
1118 bits<4> Rn;
1119 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001120 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001121 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001122 let Inst{15-12} = Rd;
1123 let Inst{11-5} = shift{11-5};
1124 let Inst{4} = 0;
1125 let Inst{3-0} = shift{3-0};
1126 }
1127 def rsr : AsI1<opcod, (outs GPR:$Rd),
1128 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001129 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001130 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1131 Requires<[IsARM]> {
1132 bits<4> Rd;
1133 bits<4> Rn;
1134 bits<12> shift;
1135 let Inst{25} = 0;
1136 let Inst{19-16} = Rn;
1137 let Inst{15-12} = Rd;
1138 let Inst{11-8} = shift{11-8};
1139 let Inst{7} = 0;
1140 let Inst{6-5} = shift{6-5};
1141 let Inst{4} = 1;
1142 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001143 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001144 }
1145 // Assembly aliases for optional destination operand when it's the same
1146 // as the source operand.
1147 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1148 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1149 so_imm:$imm, pred:$p,
1150 cc_out:$s)>,
1151 Requires<[IsARM]>;
1152 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1153 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1154 GPR:$Rm, pred:$p,
1155 cc_out:$s)>,
1156 Requires<[IsARM]>;
1157 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001158 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1159 so_reg_imm:$shift, pred:$p,
1160 cc_out:$s)>,
1161 Requires<[IsARM]>;
1162 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1163 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1164 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001165 cc_out:$s)>,
1166 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001167}
1168
Jim Grosbache5165492009-11-09 00:11:35 +00001169// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001170// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1171let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001172multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001173 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001174 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001175 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001176 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001177 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001178 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1179 let isCommutable = Commutable;
1180 }
Owen Anderson92a20222011-07-21 18:54:16 +00001181 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001182 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001183 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1184 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1185 4, IIC_iALUsr,
1186 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001187}
Evan Chengc85e8322007-07-05 07:13:32 +00001188}
1189
Jim Grosbach3e556122010-10-26 22:37:02 +00001190let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001191multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001192 InstrItinClass iir, PatFrag opnode> {
1193 // Note: We use the complex addrmode_imm12 rather than just an input
1194 // GPR and a constrained immediate so that we can use this to match
1195 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001196 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001197 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1198 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001199 bits<4> Rt;
1200 bits<17> addr;
1201 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1202 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001203 let Inst{15-12} = Rt;
1204 let Inst{11-0} = addr{11-0}; // imm12
1205 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001206 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001207 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1208 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001209 bits<4> Rt;
1210 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001211 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001212 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1213 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001214 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001215 let Inst{11-0} = shift{11-0};
1216 }
1217}
1218}
1219
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001220multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001221 InstrItinClass iir, PatFrag opnode> {
1222 // Note: We use the complex addrmode_imm12 rather than just an input
1223 // GPR and a constrained immediate so that we can use this to match
1224 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001225 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001226 (ins GPR:$Rt, addrmode_imm12:$addr),
1227 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1228 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1229 bits<4> Rt;
1230 bits<17> addr;
1231 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1232 let Inst{19-16} = addr{16-13}; // Rn
1233 let Inst{15-12} = Rt;
1234 let Inst{11-0} = addr{11-0}; // imm12
1235 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001236 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001237 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1238 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1239 bits<4> Rt;
1240 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001241 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001242 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1243 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001244 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001245 let Inst{11-0} = shift{11-0};
1246 }
1247}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001248//===----------------------------------------------------------------------===//
1249// Instructions
1250//===----------------------------------------------------------------------===//
1251
Evan Chenga8e29892007-01-19 07:51:42 +00001252//===----------------------------------------------------------------------===//
1253// Miscellaneous Instructions.
1254//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001255
Evan Chenga8e29892007-01-19 07:51:42 +00001256/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1257/// the function. The first operand is the ID# for this instruction, the second
1258/// is the index into the MachineConstantPool that this is, the third is the
1259/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001260let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001261def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001262PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001263 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001264
Jim Grosbach4642ad32010-02-22 23:10:38 +00001265// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1266// from removing one half of the matched pairs. That breaks PEI, which assumes
1267// these will always be in pairs, and asserts if it finds otherwise. Better way?
1268let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001269def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001270PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001271 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001272
Jim Grosbach64171712010-02-16 21:07:46 +00001273def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001274PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001275 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001276}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001277
Johnny Chenf4d81052010-02-12 22:53:19 +00001278def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001279 [/* For disassembly only; pattern left blank */]>,
1280 Requires<[IsARM, HasV6T2]> {
1281 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001282 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001283 let Inst{7-0} = 0b00000000;
1284}
1285
Johnny Chenf4d81052010-02-12 22:53:19 +00001286def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1287 [/* For disassembly only; pattern left blank */]>,
1288 Requires<[IsARM, HasV6T2]> {
1289 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001290 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001291 let Inst{7-0} = 0b00000001;
1292}
1293
1294def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1295 [/* For disassembly only; pattern left blank */]>,
1296 Requires<[IsARM, HasV6T2]> {
1297 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001298 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001299 let Inst{7-0} = 0b00000010;
1300}
1301
1302def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1303 [/* For disassembly only; pattern left blank */]>,
1304 Requires<[IsARM, HasV6T2]> {
1305 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001306 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001307 let Inst{7-0} = 0b00000011;
1308}
1309
Johnny Chen2ec5e492010-02-22 21:50:40 +00001310def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001311 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001312 bits<4> Rd;
1313 bits<4> Rn;
1314 bits<4> Rm;
1315 let Inst{3-0} = Rm;
1316 let Inst{15-12} = Rd;
1317 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001318 let Inst{27-20} = 0b01101000;
1319 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001320 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001321}
1322
Johnny Chenf4d81052010-02-12 22:53:19 +00001323def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001324 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001325 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001326 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001327 let Inst{7-0} = 0b00000100;
1328}
1329
Johnny Chenc6f7b272010-02-11 18:12:29 +00001330// The i32imm operand $val can be used by a debugger to store more information
1331// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001332def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1333 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001334 bits<16> val;
1335 let Inst{3-0} = val{3-0};
1336 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001337 let Inst{27-20} = 0b00010010;
1338 let Inst{7-4} = 0b0111;
1339}
1340
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001341// Change Processor State
1342// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001343class CPS<dag iops, string asm_ops>
1344 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001345 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001346 bits<2> imod;
1347 bits<3> iflags;
1348 bits<5> mode;
1349 bit M;
1350
Johnny Chenb98e1602010-02-12 18:55:33 +00001351 let Inst{31-28} = 0b1111;
1352 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001353 let Inst{19-18} = imod;
1354 let Inst{17} = M; // Enabled if mode is set;
1355 let Inst{16} = 0;
1356 let Inst{8-6} = iflags;
1357 let Inst{5} = 0;
1358 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001359}
1360
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001361let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001362 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001363 "$imod\t$iflags, $mode">;
1364let mode = 0, M = 0 in
1365 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1366
1367let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001368 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001369
Johnny Chenb92a23f2010-02-21 04:42:01 +00001370// Preload signals the memory system of possible future data/instruction access.
1371// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001372multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001373
Evan Chengdfed19f2010-11-03 06:34:55 +00001374 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001375 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001376 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001377 bits<4> Rt;
1378 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001379 let Inst{31-26} = 0b111101;
1380 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001381 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001382 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001383 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001384 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001385 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001386 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001387 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001388 }
1389
Evan Chengdfed19f2010-11-03 06:34:55 +00001390 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001391 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001392 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001393 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001394 let Inst{31-26} = 0b111101;
1395 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001396 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001397 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001398 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001399 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001400 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001401 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001402 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001403 }
1404}
1405
Evan Cheng416941d2010-11-04 05:19:35 +00001406defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1407defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1408defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001409
Jim Grosbach53a89d62011-07-22 17:46:13 +00001410def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001411 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001412 bits<1> end;
1413 let Inst{31-10} = 0b1111000100000001000000;
1414 let Inst{9} = end;
1415 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001416}
1417
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001418def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1419 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001420 bits<4> opt;
1421 let Inst{27-4} = 0b001100100000111100001111;
1422 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001423}
1424
Johnny Chenba6e0332010-02-11 17:14:31 +00001425// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001426let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001427def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001428 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001429 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001430 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001431}
1432
Evan Cheng12c3a532008-11-06 17:48:05 +00001433// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001434let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001435def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001436 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001437 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001438
Evan Cheng325474e2008-01-07 23:56:57 +00001439let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001440def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001441 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001442 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001443
Jim Grosbach53694262010-11-18 01:15:56 +00001444def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001445 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001446 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001447
Jim Grosbach53694262010-11-18 01:15:56 +00001448def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001449 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001450 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001451
Jim Grosbach53694262010-11-18 01:15:56 +00001452def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001453 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001454 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001455
Jim Grosbach53694262010-11-18 01:15:56 +00001456def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001457 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001458 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001459}
Chris Lattner13c63102008-01-06 05:55:01 +00001460let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001461def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001462 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001463
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001464def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001465 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001466 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001467
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001468def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001469 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001470}
Evan Cheng12c3a532008-11-06 17:48:05 +00001471} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001472
Evan Chenge07715c2009-06-23 05:25:29 +00001473
1474// LEApcrel - Load a pc-relative address into a register without offending the
1475// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001476let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001477// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001478// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1479// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001480def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001481 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001482 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001483 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001484 let Inst{27-25} = 0b001;
1485 let Inst{20} = 0;
1486 let Inst{19-16} = 0b1111;
1487 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001488 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001489}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001490def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001491 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001492
1493def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1494 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001495 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001496
Evan Chenga8e29892007-01-19 07:51:42 +00001497//===----------------------------------------------------------------------===//
1498// Control Flow Instructions.
1499//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001500
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001501let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1502 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001503 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001504 "bx", "\tlr", [(ARMretflag)]>,
1505 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001506 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001507 }
1508
1509 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001510 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001511 "mov", "\tpc, lr", [(ARMretflag)]>,
1512 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001513 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001514 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001515}
Rafael Espindola27185192006-09-29 21:20:16 +00001516
Bob Wilson04ea6e52009-10-28 00:37:03 +00001517// Indirect branches
1518let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001519 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001520 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001521 [(brind GPR:$dst)]>,
1522 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001523 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001524 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001525 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001526 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001527
Jim Grosbachd447ac62011-07-13 20:21:31 +00001528 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1529 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001530 Requires<[IsARM, HasV4T]> {
1531 bits<4> dst;
1532 let Inst{27-4} = 0b000100101111111111110001;
1533 let Inst{3-0} = dst;
1534 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001535}
1536
Evan Cheng1e0eab12010-11-29 22:43:27 +00001537// All calls clobber the non-callee saved registers. SP is marked as
1538// a use to prevent stack-pointer assignments that appear immediately
1539// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001540let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001541 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001542 // FIXME: Do we really need a non-predicated version? If so, it should
1543 // at least be a pseudo instruction expanding to the predicated version
1544 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001545 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001546 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001547 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001548 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001549 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001550 Requires<[IsARM, IsNotDarwin]> {
1551 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001552 bits<24> func;
1553 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001554 }
Evan Cheng277f0742007-06-19 21:05:09 +00001555
Jason W Kim685c3502011-02-04 19:47:15 +00001556 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001557 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001558 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001559 Requires<[IsARM, IsNotDarwin]> {
1560 bits<24> func;
1561 let Inst{23-0} = func;
1562 }
Evan Cheng277f0742007-06-19 21:05:09 +00001563
Evan Chenga8e29892007-01-19 07:51:42 +00001564 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001565 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001566 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001567 [(ARMcall GPR:$func)]>,
1568 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001569 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001570 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001571 let Inst{3-0} = func;
1572 }
1573
1574 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1575 IIC_Br, "blx", "\t$func",
1576 [(ARMcall_pred GPR:$func)]>,
1577 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1578 bits<4> func;
1579 let Inst{27-4} = 0b000100101111111111110011;
1580 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001581 }
1582
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001583 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001584 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001585 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001586 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001587 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001588
1589 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001590 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001591 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001592 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001593}
1594
David Goodwin1a8f36e2009-08-12 18:31:53 +00001595let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001596 // On Darwin R9 is call-clobbered.
1597 // R7 is marked as a use to prevent frame-pointer assignments from being
1598 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001599 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001600 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001601 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001602 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001603 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1604 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001605
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001606 def BLr9_pred : ARMPseudoExpand<(outs),
1607 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001608 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001609 [(ARMcall_pred tglobaladdr:$func)],
1610 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001611 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001612
1613 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001614 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001615 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001616 [(ARMcall GPR:$func)],
1617 (BLX GPR:$func)>,
1618 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001619
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001620 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001621 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001622 [(ARMcall_pred GPR:$func)],
1623 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001624 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001625
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001626 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001627 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001628 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001629 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001630 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001631
1632 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001633 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001634 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001635 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001636}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001637
David Goodwin1a8f36e2009-08-12 18:31:53 +00001638let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001639 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1640 // a two-value operand where a dag node expects two operands. :(
1641 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1642 IIC_Br, "b", "\t$target",
1643 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1644 bits<24> target;
1645 let Inst{23-0} = target;
1646 }
1647
Evan Chengaeafca02007-05-16 07:45:54 +00001648 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001649 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001650 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001651 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1652 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001653 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001654 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001655 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001656
Jim Grosbach2dc77682010-11-29 18:37:44 +00001657 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1658 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001659 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001660 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001661 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001662 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1663 // into i12 and rs suffixed versions.
1664 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001665 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001666 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001667 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001668 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001669 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001670 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001671 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001672 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001673 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001674 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001675 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001676
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001677}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001678
Jim Grosbachcf121c32011-07-28 21:57:55 +00001679// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001680def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001681 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001682 Requires<[IsARM, HasV5T]> {
1683 let Inst{31-25} = 0b1111101;
1684 bits<25> target;
1685 let Inst{23-0} = target{24-1};
1686 let Inst{24} = target{0};
1687}
1688
Jim Grosbach898e7e22011-07-13 20:25:01 +00001689// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001690def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001691 [/* pattern left blank */]> {
1692 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001693 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001694 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001695 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001696 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001697}
1698
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001699// Tail calls.
1700
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001701let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1702 // Darwin versions.
1703 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1704 Uses = [SP] in {
1705 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1706 IIC_Br, []>, Requires<[IsDarwin]>;
1707
1708 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1709 IIC_Br, []>, Requires<[IsDarwin]>;
1710
Jim Grosbach245f5e82011-07-08 18:50:22 +00001711 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001712 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001713 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1714 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001715
Jim Grosbach245f5e82011-07-08 18:50:22 +00001716 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001717 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001718 (BX GPR:$dst)>,
1719 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001720
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001721 }
1722
1723 // Non-Darwin versions (the difference is R9).
1724 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1725 Uses = [SP] in {
1726 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1727 IIC_Br, []>, Requires<[IsNotDarwin]>;
1728
1729 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1730 IIC_Br, []>, Requires<[IsNotDarwin]>;
1731
Jim Grosbach245f5e82011-07-08 18:50:22 +00001732 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001733 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001734 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1735 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001736
Jim Grosbach245f5e82011-07-08 18:50:22 +00001737 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001738 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001739 (BX GPR:$dst)>,
1740 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001741 }
1742}
1743
1744
1745
1746
1747
Johnny Chen0296f3e2010-02-16 21:59:54 +00001748// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001749def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1750 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001751 bits<4> opt;
1752 let Inst{23-4} = 0b01100000000000000111;
1753 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001754}
1755
Jim Grosbached838482011-07-26 16:24:27 +00001756// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001757let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001758def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001759 bits<24> svc;
1760 let Inst{23-0} = svc;
1761}
Johnny Chen85d5a892010-02-10 18:02:25 +00001762}
1763
Jim Grosbach5a287482011-07-29 17:51:39 +00001764// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001765class SRSI<bit wb, string asm>
1766 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1767 NoItinerary, asm, "", []> {
1768 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001769 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001770 let Inst{27-25} = 0b100;
1771 let Inst{22} = 1;
1772 let Inst{21} = wb;
1773 let Inst{20} = 0;
1774 let Inst{19-16} = 0b1101; // SP
1775 let Inst{15-5} = 0b00000101000;
1776 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001777}
1778
Jim Grosbache1cf5902011-07-29 20:26:09 +00001779def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1780 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001781}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001782def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1783 let Inst{24-23} = 0;
1784}
1785def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1786 let Inst{24-23} = 0b10;
1787}
1788def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1789 let Inst{24-23} = 0b10;
1790}
1791def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1792 let Inst{24-23} = 0b01;
1793}
1794def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1795 let Inst{24-23} = 0b01;
1796}
1797def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1798 let Inst{24-23} = 0b11;
1799}
1800def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1801 let Inst{24-23} = 0b11;
1802}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001803
Jim Grosbach5a287482011-07-29 17:51:39 +00001804// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001805class RFEI<bit wb, string asm>
1806 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1807 NoItinerary, asm, "", []> {
1808 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001809 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001810 let Inst{27-25} = 0b100;
1811 let Inst{22} = 0;
1812 let Inst{21} = wb;
1813 let Inst{20} = 1;
1814 let Inst{19-16} = Rn;
1815 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001816}
1817
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001818def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1819 let Inst{24-23} = 0;
1820}
1821def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1822 let Inst{24-23} = 0;
1823}
1824def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1825 let Inst{24-23} = 0b10;
1826}
1827def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1828 let Inst{24-23} = 0b10;
1829}
1830def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1831 let Inst{24-23} = 0b01;
1832}
1833def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1834 let Inst{24-23} = 0b01;
1835}
1836def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1837 let Inst{24-23} = 0b11;
1838}
1839def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1840 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001841}
1842
Evan Chenga8e29892007-01-19 07:51:42 +00001843//===----------------------------------------------------------------------===//
1844// Load / store Instructions.
1845//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001846
Evan Chenga8e29892007-01-19 07:51:42 +00001847// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001848
1849
Evan Cheng7e2fe912010-10-28 06:47:08 +00001850defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001851 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001852defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001853 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001854defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001855 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001856defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001857 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001858
Evan Chengfa775d02007-03-19 07:20:03 +00001859// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001860let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001861 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001862def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001863 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1864 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001865 bits<4> Rt;
1866 bits<17> addr;
1867 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1868 let Inst{19-16} = 0b1111;
1869 let Inst{15-12} = Rt;
1870 let Inst{11-0} = addr{11-0}; // imm12
1871}
Evan Chengfa775d02007-03-19 07:20:03 +00001872
Evan Chenga8e29892007-01-19 07:51:42 +00001873// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001874def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001875 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1876 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001877
Evan Chenga8e29892007-01-19 07:51:42 +00001878// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001879def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001880 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1881 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001882
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001883def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001884 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1885 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001886
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001887let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001888// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001889def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1890 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001891 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001892 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001893}
Rafael Espindolac391d162006-10-23 20:34:27 +00001894
Evan Chenga8e29892007-01-19 07:51:42 +00001895// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001896multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001897 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1898 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001899 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1900 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001901 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001902 // {12} isAdd
1903 // {11-0} imm12/Rm
1904 bits<18> addr;
1905 let Inst{25} = addr{13};
1906 let Inst{23} = addr{12};
1907 let Inst{19-16} = addr{17-14};
1908 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001909 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001910 }
Owen Anderson793e7962011-07-26 20:54:26 +00001911
1912 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1913 (ins GPR:$Rn, am2offset_reg:$offset),
1914 IndexModePost, LdFrm, itin,
1915 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1916 // {12} isAdd
1917 // {11-0} imm12/Rm
1918 bits<14> offset;
1919 bits<4> Rn;
1920 let Inst{25} = 1;
1921 let Inst{23} = offset{12};
1922 let Inst{19-16} = Rn;
1923 let Inst{11-0} = offset{11-0};
1924 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1925 }
1926
1927 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1928 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001929 IndexModePost, LdFrm, itin,
1930 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001931 // {12} isAdd
1932 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001933 bits<14> offset;
1934 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001935 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001936 let Inst{23} = offset{12};
1937 let Inst{19-16} = Rn;
1938 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001939 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001940 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001941}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001942
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001943let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001944defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1945defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001946}
Rafael Espindola450856d2006-12-12 00:37:38 +00001947
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001948multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001949 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001950 (ins addrmode3:$addr), IndexModePre,
1951 LdMiscFrm, itin,
1952 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1953 bits<14> addr;
1954 let Inst{23} = addr{8}; // U bit
1955 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1956 let Inst{19-16} = addr{12-9}; // Rn
1957 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1958 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1959 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00001960 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001961 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1962 LdMiscFrm, itin,
1963 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001964 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001965 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001966 let Inst{23} = offset{8}; // U bit
1967 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001968 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001969 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1970 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001971 }
1972}
Rafael Espindola4e307642006-09-08 16:59:47 +00001973
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001974let mayLoad = 1, neverHasSideEffects = 1 in {
1975defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1976defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1977defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001978let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001979def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001980 (ins addrmode3:$addr), IndexModePre,
1981 LdMiscFrm, IIC_iLoad_d_ru,
1982 "ldrd", "\t$Rt, $Rt2, $addr!",
1983 "$addr.base = $Rn_wb", []> {
1984 bits<14> addr;
1985 let Inst{23} = addr{8}; // U bit
1986 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1987 let Inst{19-16} = addr{12-9}; // Rn
1988 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1989 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001990 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001991}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001992def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001993 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1994 LdMiscFrm, IIC_iLoad_d_ru,
1995 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1996 "$Rn = $Rn_wb", []> {
1997 bits<10> offset;
1998 bits<4> Rn;
1999 let Inst{23} = offset{8}; // U bit
2000 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2001 let Inst{19-16} = Rn;
2002 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2003 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002004 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002005}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002006} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002007} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002008
Johnny Chenadb561d2010-02-18 03:27:42 +00002009// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002010let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002011def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2012 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
2013 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2014 // {17-14} Rn
2015 // {13} 1 == Rm, 0 == imm12
2016 // {12} isAdd
2017 // {11-0} imm12/Rm
2018 bits<18> addr;
2019 let Inst{25} = addr{13};
2020 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002021 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002022 let Inst{19-16} = addr{17-14};
2023 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002024 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002025}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002026def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
2027 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2028 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2029 // {17-14} Rn
2030 // {13} 1 == Rm, 0 == imm12
2031 // {12} isAdd
2032 // {11-0} imm12/Rm
2033 bits<18> addr;
2034 let Inst{25} = addr{13};
2035 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002036 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002037 let Inst{19-16} = addr{17-14};
2038 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002039 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00002040}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002041
2042multiclass AI3ldrT<bits<4> op, string opc> {
2043 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2044 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2045 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2046 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2047 bits<9> offset;
2048 let Inst{23} = offset{8};
2049 let Inst{22} = 1;
2050 let Inst{11-8} = offset{7-4};
2051 let Inst{3-0} = offset{3-0};
2052 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2053 }
2054 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2055 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2056 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2057 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2058 bits<5> Rm;
2059 let Inst{23} = Rm{4};
2060 let Inst{22} = 0;
2061 let Inst{11-8} = 0;
2062 let Inst{3-0} = Rm{3-0};
2063 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2064 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002065}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002066
2067defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2068defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2069defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002070}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002071
Evan Chenga8e29892007-01-19 07:51:42 +00002072// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002073
2074// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002075def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002076 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2077 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002078
Evan Chenga8e29892007-01-19 07:51:42 +00002079// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002080let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2081def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002082 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002083 "strd", "\t$Rt, $src2, $addr", []>,
2084 Requires<[IsARM, HasV5TE]> {
2085 let Inst{21} = 0;
2086}
Evan Chenga8e29892007-01-19 07:51:42 +00002087
2088// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00002089def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
2090 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002091 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002092 "str", "\t$Rt, [$Rn, $offset]!",
2093 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002094 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002095 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2096def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2097 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2098 IndexModePre, StFrm, IIC_iStore_ru,
2099 "str", "\t$Rt, [$Rn, $offset]!",
2100 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2101 [(set GPR:$Rn_wb,
2102 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002103
Owen Anderson793e7962011-07-26 20:54:26 +00002104
2105
2106def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2107 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002108 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002109 "str", "\t$Rt, [$Rn], $offset",
2110 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002111 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002112 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2113def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2114 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2115 IndexModePost, StFrm, IIC_iStore_ru,
2116 "str", "\t$Rt, [$Rn], $offset",
2117 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2118 [(set GPR:$Rn_wb,
2119 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002120
Owen Anderson793e7962011-07-26 20:54:26 +00002121
2122def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2123 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002124 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002125 "strb", "\t$Rt, [$Rn, $offset]!",
2126 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002127 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002128 GPR:$Rn, am2offset_reg:$offset))]>;
2129def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2130 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2131 IndexModePre, StFrm, IIC_iStore_bh_ru,
2132 "strb", "\t$Rt, [$Rn, $offset]!",
2133 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2134 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2135 GPR:$Rn, am2offset_imm:$offset))]>;
2136
2137def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2138 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002139 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002140 "strb", "\t$Rt, [$Rn], $offset",
2141 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002142 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002143 GPR:$Rn, am2offset_reg:$offset))]>;
2144def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2145 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2146 IndexModePost, StFrm, IIC_iStore_bh_ru,
2147 "strb", "\t$Rt, [$Rn], $offset",
2148 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2149 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2150 GPR:$Rn, am2offset_imm:$offset))]>;
2151
Jim Grosbacha1b41752010-11-19 22:06:57 +00002152
Jim Grosbach2dc77682010-11-29 18:37:44 +00002153def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2154 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2155 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002156 "strh", "\t$Rt, [$Rn, $offset]!",
2157 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002158 [(set GPR:$Rn_wb,
2159 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002160
Jim Grosbach2dc77682010-11-29 18:37:44 +00002161def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2162 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2163 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002164 "strh", "\t$Rt, [$Rn], $offset",
2165 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002166 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2167 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002168
Johnny Chen39a4bb32010-02-18 22:31:18 +00002169// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002170let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002171def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2172 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002173 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002174 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002175 "$base = $base_wb", []> {
2176 bits<4> src1;
2177 bits<4> base;
2178 bits<10> offset;
2179 let Inst{23} = offset{8}; // U bit
2180 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2181 let Inst{19-16} = base;
2182 let Inst{15-12} = src1;
2183 let Inst{11-8} = offset{7-4};
2184 let Inst{3-0} = offset{3-0};
2185
2186 let DecoderMethod = "DecodeAddrMode3Instruction";
2187}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002188
2189// For disassembly only
2190def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2191 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002192 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002193 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002194 "$base = $base_wb", []> {
2195 bits<4> src1;
2196 bits<4> base;
2197 bits<10> offset;
2198 let Inst{23} = offset{8}; // U bit
2199 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2200 let Inst{19-16} = base;
2201 let Inst{15-12} = src1;
2202 let Inst{11-8} = offset{7-4};
2203 let Inst{3-0} = offset{3-0};
2204
2205 let DecoderMethod = "DecodeAddrMode3Instruction";
2206}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002207} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002208
Jim Grosbach7ce05792011-08-03 23:50:40 +00002209// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002210
Owen Anderson06470312011-07-27 20:29:48 +00002211def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2212 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002213 IndexModePost, StFrm, IIC_iStore_ru,
2214 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002215 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002216 let Inst{25} = 1;
2217 let Inst{21} = 1; // overwrite
2218 let Inst{4} = 0;
2219 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2220}
2221
2222def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2223 (ins GPR:$Rt, addrmode_imm12:$addr),
2224 IndexModePost, StFrm, IIC_iStore_ru,
2225 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2226 [/* For disassembly only; pattern left blank */]> {
2227 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002228 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002229 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002230}
2231
Owen Anderson06470312011-07-27 20:29:48 +00002232
2233def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2234 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002235 IndexModePost, StFrm, IIC_iStore_bh_ru,
2236 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2237 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002238 let Inst{25} = 1;
2239 let Inst{21} = 1; // overwrite
2240 let Inst{4} = 0;
2241 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2242}
2243
2244def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2245 (ins GPR:$Rt, addrmode_imm12:$addr),
2246 IndexModePost, StFrm, IIC_iStore_bh_ru,
2247 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2248 [/* For disassembly only; pattern left blank */]> {
2249 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002250 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002251 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002252}
2253
Jim Grosbach7ce05792011-08-03 23:50:40 +00002254multiclass AI3strT<bits<4> op, string opc> {
2255 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2256 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2257 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2258 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2259 bits<9> offset;
2260 let Inst{23} = offset{8};
2261 let Inst{22} = 1;
2262 let Inst{11-8} = offset{7-4};
2263 let Inst{3-0} = offset{3-0};
2264 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2265 }
2266 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2267 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2268 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2269 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2270 bits<5> Rm;
2271 let Inst{23} = Rm{4};
2272 let Inst{22} = 0;
2273 let Inst{11-8} = 0;
2274 let Inst{3-0} = Rm{3-0};
2275 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2276 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002277}
2278
Jim Grosbach7ce05792011-08-03 23:50:40 +00002279
2280defm STRHT : AI3strT<0b1011, "strht">;
2281
2282
Evan Chenga8e29892007-01-19 07:51:42 +00002283//===----------------------------------------------------------------------===//
2284// Load / store multiple Instructions.
2285//
2286
Bill Wendling6c470b82010-11-13 09:09:38 +00002287multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2288 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002289 // IA is the default, so no need for an explicit suffix on the
2290 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002291 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002292 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2293 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002294 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002295 let Inst{24-23} = 0b01; // Increment After
2296 let Inst{21} = 0; // No writeback
2297 let Inst{20} = L_bit;
2298 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002299 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002300 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2301 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002302 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002303 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002304 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002305 let Inst{20} = L_bit;
2306 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002307 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002308 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2309 IndexModeNone, f, itin,
2310 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2311 let Inst{24-23} = 0b00; // Decrement After
2312 let Inst{21} = 0; // No writeback
2313 let Inst{20} = L_bit;
2314 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002315 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002316 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2317 IndexModeUpd, f, itin_upd,
2318 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2319 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002320 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002321 let Inst{20} = L_bit;
2322 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002323 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002324 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2325 IndexModeNone, f, itin,
2326 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2327 let Inst{24-23} = 0b10; // Decrement Before
2328 let Inst{21} = 0; // No writeback
2329 let Inst{20} = L_bit;
2330 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002331 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002332 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2333 IndexModeUpd, f, itin_upd,
2334 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2335 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002336 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002337 let Inst{20} = L_bit;
2338 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002339 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002340 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2341 IndexModeNone, f, itin,
2342 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2343 let Inst{24-23} = 0b11; // Increment Before
2344 let Inst{21} = 0; // No writeback
2345 let Inst{20} = L_bit;
2346 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002347 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002348 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2349 IndexModeUpd, f, itin_upd,
2350 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2351 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002352 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002353 let Inst{20} = L_bit;
2354 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002355}
Bill Wendling6c470b82010-11-13 09:09:38 +00002356
Bill Wendlingc93989a2010-11-13 11:20:05 +00002357let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002358
2359let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2360defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2361
2362let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2363defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2364
2365} // neverHasSideEffects
2366
Bill Wendling73fe34a2010-11-16 01:16:36 +00002367// FIXME: remove when we have a way to marking a MI with these properties.
2368// FIXME: Should pc be an implicit operand like PICADD, etc?
2369let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2370 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002371def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2372 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002373 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002374 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002375 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002376
Evan Chenga8e29892007-01-19 07:51:42 +00002377//===----------------------------------------------------------------------===//
2378// Move Instructions.
2379//
2380
Evan Chengcd799b92009-06-12 20:46:18 +00002381let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002382def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2383 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2384 bits<4> Rd;
2385 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002386
Johnny Chen103bf952011-04-01 23:30:25 +00002387 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002388 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002389 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002390 let Inst{3-0} = Rm;
2391 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002392}
2393
Dale Johannesen38d5f042010-06-15 22:24:08 +00002394// A version for the smaller set of tail call registers.
2395let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002396def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002397 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2398 bits<4> Rd;
2399 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002400
Dale Johannesen38d5f042010-06-15 22:24:08 +00002401 let Inst{11-4} = 0b00000000;
2402 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002403 let Inst{3-0} = Rm;
2404 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002405}
2406
Owen Anderson152d4a42011-07-21 23:38:37 +00002407def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2408 DPSoRegRegFrm, IIC_iMOVsr,
2409 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002410 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002411 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002412 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002413 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002414 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002415 let Inst{11-8} = src{11-8};
2416 let Inst{7} = 0;
2417 let Inst{6-5} = src{6-5};
2418 let Inst{4} = 1;
2419 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002420 let Inst{25} = 0;
2421}
Evan Chenga2515702007-03-19 07:09:02 +00002422
Owen Anderson152d4a42011-07-21 23:38:37 +00002423def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2424 DPSoRegImmFrm, IIC_iMOVsr,
2425 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2426 UnaryDP {
2427 bits<4> Rd;
2428 bits<12> src;
2429 let Inst{15-12} = Rd;
2430 let Inst{19-16} = 0b0000;
2431 let Inst{11-5} = src{11-5};
2432 let Inst{4} = 0;
2433 let Inst{3-0} = src{3-0};
2434 let Inst{25} = 0;
2435}
2436
2437
2438
Evan Chengc4af4632010-11-17 20:13:28 +00002439let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002440def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2441 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002442 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002443 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002444 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002445 let Inst{15-12} = Rd;
2446 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002447 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002448}
2449
Evan Chengc4af4632010-11-17 20:13:28 +00002450let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002451def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002452 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002453 "movw", "\t$Rd, $imm",
2454 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002455 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002456 bits<4> Rd;
2457 bits<16> imm;
2458 let Inst{15-12} = Rd;
2459 let Inst{11-0} = imm{11-0};
2460 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002461 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002462 let Inst{25} = 1;
2463}
2464
Jim Grosbachffa32252011-07-19 19:13:28 +00002465def : InstAlias<"mov${p} $Rd, $imm",
2466 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2467 Requires<[IsARM]>;
2468
Evan Cheng53519f02011-01-21 18:55:51 +00002469def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2470 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002471
2472let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002473def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002474 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002475 "movt", "\t$Rd, $imm",
2476 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002477 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002478 lo16AllZero:$imm))]>, UnaryDP,
2479 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002480 bits<4> Rd;
2481 bits<16> imm;
2482 let Inst{15-12} = Rd;
2483 let Inst{11-0} = imm{11-0};
2484 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002485 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002486 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002487}
Evan Cheng13ab0202007-07-10 18:08:01 +00002488
Evan Cheng53519f02011-01-21 18:55:51 +00002489def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2490 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002491
2492} // Constraints
2493
Evan Cheng20956592009-10-21 08:15:52 +00002494def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2495 Requires<[IsARM, HasV6T2]>;
2496
David Goodwinca01a8d2009-09-01 18:32:09 +00002497let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002498def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002499 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2500 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002501
2502// These aren't really mov instructions, but we have to define them this way
2503// due to flag operands.
2504
Evan Cheng071a2792007-09-11 19:55:27 +00002505let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002506def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002507 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2508 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002509def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002510 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2511 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002512}
Evan Chenga8e29892007-01-19 07:51:42 +00002513
Evan Chenga8e29892007-01-19 07:51:42 +00002514//===----------------------------------------------------------------------===//
2515// Extend Instructions.
2516//
2517
2518// Sign extenders
2519
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002520def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002521 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002522def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002523 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002524
Jim Grosbach70327412011-07-27 17:48:13 +00002525def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002526 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002527def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002528 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002529
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002530def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002531
Jim Grosbach70327412011-07-27 17:48:13 +00002532def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002533
2534// Zero extenders
2535
2536let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002537def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002538 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002539def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002540 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002541def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002542 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002543
Jim Grosbach542f6422010-07-28 23:25:44 +00002544// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2545// The transformation should probably be done as a combiner action
2546// instead so we can include a check for masking back in the upper
2547// eight bits of the source into the lower eight bits of the result.
2548//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002549// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002550def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002551 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002552
Jim Grosbach70327412011-07-27 17:48:13 +00002553def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002554 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002555def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002556 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002557}
2558
Evan Chenga8e29892007-01-19 07:51:42 +00002559// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002560def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002561
Evan Chenga8e29892007-01-19 07:51:42 +00002562
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002563def SBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002564 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002565 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002566 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002567 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002568 bits<4> Rd;
2569 bits<4> Rn;
2570 bits<5> lsb;
2571 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002572 let Inst{27-21} = 0b0111101;
2573 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002574 let Inst{20-16} = width;
2575 let Inst{15-12} = Rd;
2576 let Inst{11-7} = lsb;
2577 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002578}
2579
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002580def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002581 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002582 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002583 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002584 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002585 bits<4> Rd;
2586 bits<4> Rn;
2587 bits<5> lsb;
2588 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002589 let Inst{27-21} = 0b0111111;
2590 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002591 let Inst{20-16} = width;
2592 let Inst{15-12} = Rd;
2593 let Inst{11-7} = lsb;
2594 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002595}
2596
Evan Chenga8e29892007-01-19 07:51:42 +00002597//===----------------------------------------------------------------------===//
2598// Arithmetic Instructions.
2599//
2600
Jim Grosbach26421962008-10-14 20:36:24 +00002601defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002602 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002603 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002604defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002605 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002606 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002607
Evan Chengc85e8322007-07-05 07:13:32 +00002608// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002609defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002610 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002611 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2612defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002613 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002614 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002615
Evan Cheng62674222009-06-25 23:34:10 +00002616defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002617 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2618 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002619defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002620 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2621 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002622
2623// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002624let usesCustomInserter = 1 in {
2625defm ADCS : AI1_adde_sube_s_irs<
2626 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2627defm SBCS : AI1_adde_sube_s_irs<
2628 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2629}
Evan Chenga8e29892007-01-19 07:51:42 +00002630
Jim Grosbach84760882010-10-15 18:42:41 +00002631def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2632 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2633 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2634 bits<4> Rd;
2635 bits<4> Rn;
2636 bits<12> imm;
2637 let Inst{25} = 1;
2638 let Inst{15-12} = Rd;
2639 let Inst{19-16} = Rn;
2640 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002641}
Evan Cheng13ab0202007-07-10 18:08:01 +00002642
Bob Wilsoncff71782010-08-05 18:23:43 +00002643// The reg/reg form is only defined for the disassembler; for codegen it is
2644// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002645def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2646 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002647 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002648 bits<4> Rd;
2649 bits<4> Rn;
2650 bits<4> Rm;
2651 let Inst{11-4} = 0b00000000;
2652 let Inst{25} = 0;
2653 let Inst{3-0} = Rm;
2654 let Inst{15-12} = Rd;
2655 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002656}
2657
Owen Anderson92a20222011-07-21 18:54:16 +00002658def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002659 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002660 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002661 bits<4> Rd;
2662 bits<4> Rn;
2663 bits<12> shift;
2664 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002665 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002666 let Inst{15-12} = Rd;
2667 let Inst{11-5} = shift{11-5};
2668 let Inst{4} = 0;
2669 let Inst{3-0} = shift{3-0};
2670}
2671
2672def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002673 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002674 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2675 bits<4> Rd;
2676 bits<4> Rn;
2677 bits<12> shift;
2678 let Inst{25} = 0;
2679 let Inst{19-16} = Rn;
2680 let Inst{15-12} = Rd;
2681 let Inst{11-8} = shift{11-8};
2682 let Inst{7} = 0;
2683 let Inst{6-5} = shift{6-5};
2684 let Inst{4} = 1;
2685 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002686}
Evan Chengc85e8322007-07-05 07:13:32 +00002687
2688// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002689// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2690let usesCustomInserter = 1 in {
2691def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002692 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002693 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2694def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002695 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002696 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002697def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002698 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002699 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2700def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2701 4, IIC_iALUsr,
2702 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002703}
Evan Chengc85e8322007-07-05 07:13:32 +00002704
Evan Cheng62674222009-06-25 23:34:10 +00002705let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002706def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2707 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2708 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002709 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002710 bits<4> Rd;
2711 bits<4> Rn;
2712 bits<12> imm;
2713 let Inst{25} = 1;
2714 let Inst{15-12} = Rd;
2715 let Inst{19-16} = Rn;
2716 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002717}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002718// The reg/reg form is only defined for the disassembler; for codegen it is
2719// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002720def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2721 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002722 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002723 bits<4> Rd;
2724 bits<4> Rn;
2725 bits<4> Rm;
2726 let Inst{11-4} = 0b00000000;
2727 let Inst{25} = 0;
2728 let Inst{3-0} = Rm;
2729 let Inst{15-12} = Rd;
2730 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002731}
Owen Anderson92a20222011-07-21 18:54:16 +00002732def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002733 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002734 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002735 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002736 bits<4> Rd;
2737 bits<4> Rn;
2738 bits<12> shift;
2739 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002740 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002741 let Inst{15-12} = Rd;
2742 let Inst{11-5} = shift{11-5};
2743 let Inst{4} = 0;
2744 let Inst{3-0} = shift{3-0};
2745}
2746def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002747 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002748 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2749 Requires<[IsARM]> {
2750 bits<4> Rd;
2751 bits<4> Rn;
2752 bits<12> shift;
2753 let Inst{25} = 0;
2754 let Inst{19-16} = Rn;
2755 let Inst{15-12} = Rd;
2756 let Inst{11-8} = shift{11-8};
2757 let Inst{7} = 0;
2758 let Inst{6-5} = shift{6-5};
2759 let Inst{4} = 1;
2760 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002761}
Evan Cheng62674222009-06-25 23:34:10 +00002762}
2763
Owen Anderson92a20222011-07-21 18:54:16 +00002764
Owen Andersonb48c7912011-04-05 23:55:28 +00002765// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2766let usesCustomInserter = 1, Uses = [CPSR] in {
2767def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002768 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002769 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002770def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002771 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002772 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2773def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2774 4, IIC_iALUsr,
2775 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002776}
Evan Cheng2c614c52007-06-06 10:17:05 +00002777
Evan Chenga8e29892007-01-19 07:51:42 +00002778// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002779// The assume-no-carry-in form uses the negation of the input since add/sub
2780// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2781// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2782// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002783def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2784 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002785def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2786 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2787// The with-carry-in form matches bitwise not instead of the negation.
2788// Effectively, the inverse interpretation of the carry flag already accounts
2789// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002790def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002791 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002792def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2793 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002794
2795// Note: These are implemented in C++ code, because they have to generate
2796// ADD/SUBrs instructions, which use a complex pattern that a xform function
2797// cannot produce.
2798// (mul X, 2^n+1) -> (add (X << n), X)
2799// (mul X, 2^n-1) -> (rsb X, (X << n))
2800
Jim Grosbach7931df32011-07-22 18:06:01 +00002801// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002802// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002803class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002804 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002805 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2806 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002807 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002808 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002809 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002810 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002811 let Inst{11-4} = op11_4;
2812 let Inst{19-16} = Rn;
2813 let Inst{15-12} = Rd;
2814 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002815}
2816
Jim Grosbach7931df32011-07-22 18:06:01 +00002817// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002818
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002819def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002820 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2821 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002822def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002823 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2824 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2825def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2826 "\t$Rd, $Rm, $Rn">;
2827def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2828 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002829
2830def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2831def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2832def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2833def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2834def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2835def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2836def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2837def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2838def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2839def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2840def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2841def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002842
Jim Grosbach7931df32011-07-22 18:06:01 +00002843// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002844
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002845def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2846def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2847def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2848def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2849def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2850def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2851def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2852def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2853def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2854def USAX : AAI<0b01100101, 0b11110101, "usax">;
2855def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2856def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002857
Jim Grosbach7931df32011-07-22 18:06:01 +00002858// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002859
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002860def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2861def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2862def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2863def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2864def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2865def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2866def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2867def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2868def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2869def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2870def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2871def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002872
Johnny Chenadc77332010-02-26 22:04:29 +00002873// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002874
Jim Grosbach70987fb2010-10-18 23:35:38 +00002875def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002876 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002877 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002878 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002879 bits<4> Rd;
2880 bits<4> Rn;
2881 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002882 let Inst{27-20} = 0b01111000;
2883 let Inst{15-12} = 0b1111;
2884 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002885 let Inst{19-16} = Rd;
2886 let Inst{11-8} = Rm;
2887 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002888}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002889def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002890 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002891 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002892 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002893 bits<4> Rd;
2894 bits<4> Rn;
2895 bits<4> Rm;
2896 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002897 let Inst{27-20} = 0b01111000;
2898 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002899 let Inst{19-16} = Rd;
2900 let Inst{15-12} = Ra;
2901 let Inst{11-8} = Rm;
2902 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002903}
2904
2905// Signed/Unsigned saturate -- for disassembly only
2906
Jim Grosbach580f4a92011-07-25 22:20:28 +00002907def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2908 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002909 bits<4> Rd;
2910 bits<5> sat_imm;
2911 bits<4> Rn;
2912 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002913 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002914 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002915 let Inst{20-16} = sat_imm;
2916 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002917 let Inst{11-7} = sh{4-0};
2918 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002919 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002920}
2921
Jim Grosbachf4943352011-07-25 23:09:14 +00002922def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002923 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002924 bits<4> Rd;
2925 bits<4> sat_imm;
2926 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002927 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002928 let Inst{11-4} = 0b11110011;
2929 let Inst{15-12} = Rd;
2930 let Inst{19-16} = sat_imm;
2931 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002932}
2933
Jim Grosbachaddec772011-07-27 22:34:17 +00002934def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00002935 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002936 bits<4> Rd;
2937 bits<5> sat_imm;
2938 bits<4> Rn;
2939 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002940 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002941 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002942 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002943 let Inst{11-7} = sh{4-0};
2944 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002945 let Inst{20-16} = sat_imm;
2946 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002947}
2948
Jim Grosbachaddec772011-07-27 22:34:17 +00002949def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002950 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002951 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002952 bits<4> Rd;
2953 bits<4> sat_imm;
2954 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002955 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002956 let Inst{11-4} = 0b11110011;
2957 let Inst{15-12} = Rd;
2958 let Inst{19-16} = sat_imm;
2959 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002960}
Evan Chenga8e29892007-01-19 07:51:42 +00002961
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002962def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2963def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002964
Evan Chenga8e29892007-01-19 07:51:42 +00002965//===----------------------------------------------------------------------===//
2966// Bitwise Instructions.
2967//
2968
Jim Grosbach26421962008-10-14 20:36:24 +00002969defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002970 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002971 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002972defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002973 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002974 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002975defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002976 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002977 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002978defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002979 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002980 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002981
Jim Grosbachc29769b2011-07-28 19:46:12 +00002982// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
2983// like in the actual instruction encoding. The complexity of mapping the mask
2984// to the lsb/msb pair should be handled by ISel, not encapsulated in the
2985// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00002986def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002987 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002988 "bfc", "\t$Rd, $imm", "$src = $Rd",
2989 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002990 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002991 bits<4> Rd;
2992 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002993 let Inst{27-21} = 0b0111110;
2994 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002995 let Inst{15-12} = Rd;
2996 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00002997 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002998}
2999
Johnny Chenb2503c02010-02-17 06:31:48 +00003000// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00003001def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003002 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003003 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3004 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00003005 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00003006 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003007 bits<4> Rd;
3008 bits<4> Rn;
3009 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003010 let Inst{27-21} = 0b0111110;
3011 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003012 let Inst{15-12} = Rd;
3013 let Inst{11-7} = imm{4-0}; // lsb
3014 let Inst{20-16} = imm{9-5}; // width
3015 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003016}
3017
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003018// GNU as only supports this form of bfi (w/ 4 arguments)
3019let isAsmParserOnly = 1 in
3020def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
3021 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003022 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003023 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3024 []>, Requires<[IsARM, HasV6T2]> {
3025 bits<4> Rd;
3026 bits<4> Rn;
3027 bits<5> lsb;
3028 bits<5> width;
3029 let Inst{27-21} = 0b0111110;
3030 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3031 let Inst{15-12} = Rd;
3032 let Inst{11-7} = lsb;
3033 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3034 let Inst{3-0} = Rn;
3035}
3036
Jim Grosbach36860462010-10-21 22:19:32 +00003037def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3038 "mvn", "\t$Rd, $Rm",
3039 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3040 bits<4> Rd;
3041 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003042 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003043 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003044 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003045 let Inst{15-12} = Rd;
3046 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003047}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003048def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3049 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003050 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003051 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003052 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003053 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003054 let Inst{19-16} = 0b0000;
3055 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003056 let Inst{11-5} = shift{11-5};
3057 let Inst{4} = 0;
3058 let Inst{3-0} = shift{3-0};
3059}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003060def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3061 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003062 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3063 bits<4> Rd;
3064 bits<12> shift;
3065 let Inst{25} = 0;
3066 let Inst{19-16} = 0b0000;
3067 let Inst{15-12} = Rd;
3068 let Inst{11-8} = shift{11-8};
3069 let Inst{7} = 0;
3070 let Inst{6-5} = shift{6-5};
3071 let Inst{4} = 1;
3072 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003073}
Evan Chengc4af4632010-11-17 20:13:28 +00003074let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003075def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3076 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3077 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3078 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003079 bits<12> imm;
3080 let Inst{25} = 1;
3081 let Inst{19-16} = 0b0000;
3082 let Inst{15-12} = Rd;
3083 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003084}
Evan Chenga8e29892007-01-19 07:51:42 +00003085
3086def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3087 (BICri GPR:$src, so_imm_not:$imm)>;
3088
3089//===----------------------------------------------------------------------===//
3090// Multiply Instructions.
3091//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003092class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3093 string opc, string asm, list<dag> pattern>
3094 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3095 bits<4> Rd;
3096 bits<4> Rm;
3097 bits<4> Rn;
3098 let Inst{19-16} = Rd;
3099 let Inst{11-8} = Rm;
3100 let Inst{3-0} = Rn;
3101}
3102class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3103 string opc, string asm, list<dag> pattern>
3104 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3105 bits<4> RdLo;
3106 bits<4> RdHi;
3107 bits<4> Rm;
3108 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003109 let Inst{19-16} = RdHi;
3110 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003111 let Inst{11-8} = Rm;
3112 let Inst{3-0} = Rn;
3113}
Evan Chenga8e29892007-01-19 07:51:42 +00003114
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003115// FIXME: The v5 pseudos are only necessary for the additional Constraint
3116// property. Remove them when it's possible to add those properties
3117// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003118let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003119def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3120 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003121 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003122 Requires<[IsARM, HasV6]> {
3123 let Inst{15-12} = 0b0000;
3124}
Evan Chenga8e29892007-01-19 07:51:42 +00003125
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003126let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003127def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3128 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003129 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003130 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3131 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003132 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003133}
3134
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003135def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3136 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003137 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3138 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003139 bits<4> Ra;
3140 let Inst{15-12} = Ra;
3141}
Evan Chenga8e29892007-01-19 07:51:42 +00003142
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003143let Constraints = "@earlyclobber $Rd" in
3144def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3145 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003146 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003147 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3148 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3149 Requires<[IsARM, NoV6]>;
3150
Jim Grosbach65711012010-11-19 22:22:37 +00003151def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3152 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3153 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003154 Requires<[IsARM, HasV6T2]> {
3155 bits<4> Rd;
3156 bits<4> Rm;
3157 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003158 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003159 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003160 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003161 let Inst{11-8} = Rm;
3162 let Inst{3-0} = Rn;
3163}
Evan Chengedcbada2009-07-06 22:05:45 +00003164
Evan Chenga8e29892007-01-19 07:51:42 +00003165// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003166let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003167let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003168def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003169 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003170 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3171 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003172
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003173def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003174 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003175 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3176 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003177
3178let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3179def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3180 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003181 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003182 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3183 Requires<[IsARM, NoV6]>;
3184
3185def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3186 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003187 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003188 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3189 Requires<[IsARM, NoV6]>;
3190}
Evan Cheng8de898a2009-06-26 00:19:44 +00003191}
Evan Chenga8e29892007-01-19 07:51:42 +00003192
3193// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003194def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3195 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003196 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3197 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003198def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3199 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003200 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3201 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003202
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003203def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3204 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3205 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3206 Requires<[IsARM, HasV6]> {
3207 bits<4> RdLo;
3208 bits<4> RdHi;
3209 bits<4> Rm;
3210 bits<4> Rn;
3211 let Inst{19-16} = RdLo;
3212 let Inst{15-12} = RdHi;
3213 let Inst{11-8} = Rm;
3214 let Inst{3-0} = Rn;
3215}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003216
3217let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3218def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3219 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003220 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003221 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3222 Requires<[IsARM, NoV6]>;
3223def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3224 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003225 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003226 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3227 Requires<[IsARM, NoV6]>;
3228def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3229 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003230 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003231 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3232 Requires<[IsARM, NoV6]>;
3233}
3234
Evan Chengcd799b92009-06-12 20:46:18 +00003235} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003236
3237// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003238def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3239 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3240 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003241 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003242 let Inst{15-12} = 0b1111;
3243}
Evan Cheng13ab0202007-07-10 18:08:01 +00003244
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003245def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3246 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003247 [/* For disassembly only; pattern left blank */]>,
3248 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003249 let Inst{15-12} = 0b1111;
3250}
3251
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003252def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3253 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3254 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3255 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3256 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003257
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003258def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3259 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3260 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003261 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003262 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003263
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003264def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3265 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3266 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3267 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3268 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003269
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003270def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3271 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3272 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003273 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003274 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003275
Raul Herbster37fb5b12007-08-30 23:25:47 +00003276multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003277 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3278 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3279 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3280 (sext_inreg GPR:$Rm, i16)))]>,
3281 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003282
Jim Grosbach3870b752010-10-22 18:35:16 +00003283 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3284 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3285 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3286 (sra GPR:$Rm, (i32 16))))]>,
3287 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003288
Jim Grosbach3870b752010-10-22 18:35:16 +00003289 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3290 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3291 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3292 (sext_inreg GPR:$Rm, i16)))]>,
3293 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003294
Jim Grosbach3870b752010-10-22 18:35:16 +00003295 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3296 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3297 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3298 (sra GPR:$Rm, (i32 16))))]>,
3299 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003300
Jim Grosbach3870b752010-10-22 18:35:16 +00003301 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3302 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3303 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3304 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3305 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003306
Jim Grosbach3870b752010-10-22 18:35:16 +00003307 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3308 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3309 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3310 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3311 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003312}
3313
Raul Herbster37fb5b12007-08-30 23:25:47 +00003314
3315multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003316 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003317 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3318 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3319 [(set GPR:$Rd, (add GPR:$Ra,
3320 (opnode (sext_inreg GPR:$Rn, i16),
3321 (sext_inreg GPR:$Rm, i16))))]>,
3322 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003323
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003324 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003325 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3326 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3327 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3328 (sra GPR:$Rm, (i32 16)))))]>,
3329 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003330
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003331 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003332 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3333 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3334 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3335 (sext_inreg GPR:$Rm, i16))))]>,
3336 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003337
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003338 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003339 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3340 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3341 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3342 (sra GPR:$Rm, (i32 16)))))]>,
3343 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003344
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003345 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003346 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3347 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3348 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3349 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3350 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003351
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003352 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003353 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3354 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3355 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3356 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3357 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003358}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003359
Raul Herbster37fb5b12007-08-30 23:25:47 +00003360defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3361defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003362
Johnny Chen83498e52010-02-12 21:59:23 +00003363// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003364def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3365 (ins GPR:$Rn, GPR:$Rm),
3366 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003367 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003368 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003369
Jim Grosbach3870b752010-10-22 18:35:16 +00003370def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3371 (ins GPR:$Rn, GPR:$Rm),
3372 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003373 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003374 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003375
Jim Grosbach3870b752010-10-22 18:35:16 +00003376def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3377 (ins GPR:$Rn, GPR:$Rm),
3378 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003379 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003380 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003381
Jim Grosbach3870b752010-10-22 18:35:16 +00003382def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3383 (ins GPR:$Rn, GPR:$Rm),
3384 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003385 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003386 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003387
Johnny Chen667d1272010-02-22 18:50:54 +00003388// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003389class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3390 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003391 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003392 bits<4> Rn;
3393 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003394 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003395 let Inst{22} = long;
3396 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003397 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003398 let Inst{7} = 0;
3399 let Inst{6} = sub;
3400 let Inst{5} = swap;
3401 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003402 let Inst{3-0} = Rn;
3403}
3404class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3405 InstrItinClass itin, string opc, string asm>
3406 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3407 bits<4> Rd;
3408 let Inst{15-12} = 0b1111;
3409 let Inst{19-16} = Rd;
3410}
3411class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3412 InstrItinClass itin, string opc, string asm>
3413 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3414 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003415 bits<4> Rd;
3416 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003417 let Inst{15-12} = Ra;
3418}
3419class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3420 InstrItinClass itin, string opc, string asm>
3421 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3422 bits<4> RdLo;
3423 bits<4> RdHi;
3424 let Inst{19-16} = RdHi;
3425 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003426}
3427
3428multiclass AI_smld<bit sub, string opc> {
3429
Jim Grosbach385e1362010-10-22 19:15:30 +00003430 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3431 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003432
Jim Grosbach385e1362010-10-22 19:15:30 +00003433 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3434 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003435
Jim Grosbach385e1362010-10-22 19:15:30 +00003436 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3437 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3438 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003439
Jim Grosbach385e1362010-10-22 19:15:30 +00003440 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3441 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3442 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003443
3444}
3445
3446defm SMLA : AI_smld<0, "smla">;
3447defm SMLS : AI_smld<1, "smls">;
3448
Johnny Chen2ec5e492010-02-22 21:50:40 +00003449multiclass AI_sdml<bit sub, string opc> {
3450
Jim Grosbach385e1362010-10-22 19:15:30 +00003451 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3452 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3453 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3454 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003455}
3456
3457defm SMUA : AI_sdml<0, "smua">;
3458defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003459
Evan Chenga8e29892007-01-19 07:51:42 +00003460//===----------------------------------------------------------------------===//
3461// Misc. Arithmetic Instructions.
3462//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003463
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003464def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3465 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3466 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003467
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003468def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3469 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3470 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3471 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003472
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003473def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3474 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3475 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003476
Evan Cheng9568e5c2011-06-21 06:01:08 +00003477let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003478def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3479 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003480 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003481 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003482
Evan Cheng9568e5c2011-06-21 06:01:08 +00003483let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003484def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3485 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003486 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003487 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003488
Evan Chengf60ceac2011-06-15 17:17:48 +00003489def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3490 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3491 (REVSH GPR:$Rm)>;
3492
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003493def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003494 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3495 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003496 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003497 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003498 0xFFFF0000)))]>,
3499 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003500
Evan Chenga8e29892007-01-19 07:51:42 +00003501// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003502def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3503 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3504def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003505 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003506
Bob Wilsondc66eda2010-08-16 22:26:55 +00003507// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3508// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003509def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003510 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3511 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003512 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003513 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003514 0xFFFF)))]>,
3515 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003516
Evan Chenga8e29892007-01-19 07:51:42 +00003517// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3518// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003519def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003520 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003521def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003522 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003523 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003524
Evan Chenga8e29892007-01-19 07:51:42 +00003525//===----------------------------------------------------------------------===//
3526// Comparison Instructions...
3527//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003528
Jim Grosbach26421962008-10-14 20:36:24 +00003529defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003530 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003531 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003532
Jim Grosbach97a884d2010-12-07 20:41:06 +00003533// ARMcmpZ can re-use the above instruction definitions.
3534def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3535 (CMPri GPR:$src, so_imm:$imm)>;
3536def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3537 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003538def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3539 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3540def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3541 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003542
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003543// FIXME: We have to be careful when using the CMN instruction and comparison
3544// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003545// results:
3546//
3547// rsbs r1, r1, 0
3548// cmp r0, r1
3549// mov r0, #0
3550// it ls
3551// mov r0, #1
3552//
3553// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003554//
Bill Wendling6165e872010-08-26 18:33:51 +00003555// cmn r0, r1
3556// mov r0, #0
3557// it ls
3558// mov r0, #1
3559//
3560// However, the CMN gives the *opposite* result when r1 is 0. This is because
3561// the carry flag is set in the CMP case but not in the CMN case. In short, the
3562// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3563// value of r0 and the carry bit (because the "carry bit" parameter to
3564// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3565// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3566// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3567// parameter to AddWithCarry is defined as 0).
3568//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003569// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003570//
3571// x = 0
3572// ~x = 0xFFFF FFFF
3573// ~x + 1 = 0x1 0000 0000
3574// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3575//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003576// Therefore, we should disable CMN when comparing against zero, until we can
3577// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3578// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003579//
3580// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3581//
3582// This is related to <rdar://problem/7569620>.
3583//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003584//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3585// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003586
Evan Chenga8e29892007-01-19 07:51:42 +00003587// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003588defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003589 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003590 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003591defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003592 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003593 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003594
David Goodwinc0309b42009-06-29 15:33:01 +00003595defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003596 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003597 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003598
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003599//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3600// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003601
David Goodwinc0309b42009-06-29 15:33:01 +00003602def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003603 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003604
Evan Cheng218977b2010-07-13 19:27:42 +00003605// Pseudo i64 compares for some floating point compares.
3606let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3607 Defs = [CPSR] in {
3608def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003609 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003610 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003611 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3612
3613def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003614 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003615 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3616} // usesCustomInserter
3617
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003618
Evan Chenga8e29892007-01-19 07:51:42 +00003619// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003620// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003621// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003622let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003623def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003624 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003625 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3626 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003627def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3628 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003629 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003630 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3631 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003632 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003633def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3634 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3635 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003636 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3637 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003638 RegConstraint<"$false = $Rd">;
3639
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003640
Evan Chengc4af4632010-11-17 20:13:28 +00003641let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003642def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003643 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003644 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003645 []>,
3646 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003647
Evan Chengc4af4632010-11-17 20:13:28 +00003648let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003649def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3650 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003651 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003652 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003653 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003654
Evan Cheng63f35442010-11-13 02:25:14 +00003655// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003656let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003657def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3658 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003659 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003660
Evan Chengc4af4632010-11-17 20:13:28 +00003661let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003662def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3663 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003664 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003665 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003666 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003667} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003668
Jim Grosbach3728e962009-12-10 00:11:09 +00003669//===----------------------------------------------------------------------===//
3670// Atomic operations intrinsics
3671//
3672
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003673def MemBarrierOptOperand : AsmOperandClass {
3674 let Name = "MemBarrierOpt";
3675 let ParserMethod = "parseMemBarrierOptOperand";
3676}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003677def memb_opt : Operand<i32> {
3678 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003679 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003680}
Jim Grosbach3728e962009-12-10 00:11:09 +00003681
Bob Wilsonf74a4292010-10-30 00:54:37 +00003682// memory barriers protect the atomic sequences
3683let hasSideEffects = 1 in {
3684def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3685 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3686 Requires<[IsARM, HasDB]> {
3687 bits<4> opt;
3688 let Inst{31-4} = 0xf57ff05;
3689 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003690}
Jim Grosbach3728e962009-12-10 00:11:09 +00003691}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003692
Bob Wilsonf74a4292010-10-30 00:54:37 +00003693def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003694 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003695 Requires<[IsARM, HasDB]> {
3696 bits<4> opt;
3697 let Inst{31-4} = 0xf57ff04;
3698 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003699}
3700
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003701// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003702def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3703 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003704 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003705 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003706 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003707 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003708}
3709
Jim Grosbach66869102009-12-11 18:52:41 +00003710let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003711 let Uses = [CPSR] in {
3712 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003713 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003714 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3715 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003716 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003717 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3718 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003719 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003720 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3721 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003722 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003723 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3724 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003725 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003726 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3727 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003728 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003729 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003730 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3731 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3732 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3733 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3734 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3735 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3736 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3737 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3738 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3739 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3740 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3741 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003742 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003743 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003744 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3745 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003746 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003747 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3748 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003749 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003750 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3751 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003752 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003753 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3754 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003755 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003756 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3757 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003758 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003759 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003760 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3761 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3762 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3763 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3764 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3765 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3766 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3767 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3768 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3769 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3770 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3771 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003772 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003773 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003774 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3775 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003776 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003777 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3778 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003779 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003780 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3781 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003782 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003783 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3784 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003785 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003786 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3787 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003788 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003789 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003790 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3791 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3792 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3793 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3794 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3795 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3796 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3797 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3798 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3799 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3800 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3801 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003802
3803 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003804 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003805 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3806 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003807 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003808 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3809 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003810 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003811 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3812
Jim Grosbache801dc42009-12-12 01:40:06 +00003813 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003814 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003815 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3816 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003817 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003818 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3819 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003820 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003821 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3822}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003823}
3824
3825let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003826def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3827 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003828 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00003829def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3830 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00003831def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3832 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003833let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00003834def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003835 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003836}
3837
Jim Grosbach86875a22010-10-29 19:58:57 +00003838let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003839def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003840 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003841def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003842 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003843def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003844 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003845}
3846
3847let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003848def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00003849 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003850 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003851
Johnny Chenb9436272010-02-17 22:37:58 +00003852// Clear-Exclusive is for disassembly only.
3853def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3854 [/* For disassembly only; pattern left blank */]>,
3855 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003856 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003857}
3858
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003859// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003860let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003861def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3862 "swp", []>;
3863def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3864 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003865}
3866
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003867//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003868// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003869//
3870
Jim Grosbach83ab0702011-07-13 22:01:08 +00003871def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3872 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003873 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003874 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3875 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003876 bits<4> opc1;
3877 bits<4> CRn;
3878 bits<4> CRd;
3879 bits<4> cop;
3880 bits<3> opc2;
3881 bits<4> CRm;
3882
3883 let Inst{3-0} = CRm;
3884 let Inst{4} = 0;
3885 let Inst{7-5} = opc2;
3886 let Inst{11-8} = cop;
3887 let Inst{15-12} = CRd;
3888 let Inst{19-16} = CRn;
3889 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003890}
3891
Jim Grosbach83ab0702011-07-13 22:01:08 +00003892def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3893 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003894 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003895 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3896 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003897 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003898 bits<4> opc1;
3899 bits<4> CRn;
3900 bits<4> CRd;
3901 bits<4> cop;
3902 bits<3> opc2;
3903 bits<4> CRm;
3904
3905 let Inst{3-0} = CRm;
3906 let Inst{4} = 0;
3907 let Inst{7-5} = opc2;
3908 let Inst{11-8} = cop;
3909 let Inst{15-12} = CRd;
3910 let Inst{19-16} = CRn;
3911 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003912}
3913
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003914class ACI<dag oops, dag iops, string opc, string asm,
3915 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003916 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00003917 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003918 let Inst{27-25} = 0b110;
3919}
3920
Johnny Chen670a4562011-04-04 23:39:08 +00003921multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003922
3923 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003924 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3925 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003926 let Inst{31-28} = op31_28;
3927 let Inst{24} = 1; // P = 1
3928 let Inst{21} = 0; // W = 0
3929 let Inst{22} = 0; // D = 0
3930 let Inst{20} = load;
3931 }
3932
3933 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003934 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3935 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003936 let Inst{31-28} = op31_28;
3937 let Inst{24} = 1; // P = 1
3938 let Inst{21} = 1; // W = 1
3939 let Inst{22} = 0; // D = 0
3940 let Inst{20} = load;
3941 }
3942
3943 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003944 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3945 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003946 let Inst{31-28} = op31_28;
3947 let Inst{24} = 0; // P = 0
3948 let Inst{21} = 1; // W = 1
3949 let Inst{22} = 0; // D = 0
3950 let Inst{20} = load;
3951 }
3952
3953 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003954 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3955 ops),
3956 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003957 let Inst{31-28} = op31_28;
3958 let Inst{24} = 0; // P = 0
3959 let Inst{23} = 1; // U = 1
3960 let Inst{21} = 0; // W = 0
3961 let Inst{22} = 0; // D = 0
3962 let Inst{20} = load;
3963 }
3964
3965 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003966 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3967 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003968 let Inst{31-28} = op31_28;
3969 let Inst{24} = 1; // P = 1
3970 let Inst{21} = 0; // W = 0
3971 let Inst{22} = 1; // D = 1
3972 let Inst{20} = load;
3973 }
3974
3975 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003976 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3977 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3978 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003979 let Inst{31-28} = op31_28;
3980 let Inst{24} = 1; // P = 1
3981 let Inst{21} = 1; // W = 1
3982 let Inst{22} = 1; // D = 1
3983 let Inst{20} = load;
3984 }
3985
3986 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00003987 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00003988 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00003989 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00003990 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003991 let Inst{31-28} = op31_28;
3992 let Inst{24} = 0; // P = 0
3993 let Inst{21} = 1; // W = 1
3994 let Inst{22} = 1; // D = 1
3995 let Inst{20} = load;
3996 }
3997
3998 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003999 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4000 ops),
4001 !strconcat(!strconcat(opc, "l"), cond),
4002 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004003 let Inst{31-28} = op31_28;
4004 let Inst{24} = 0; // P = 0
4005 let Inst{23} = 1; // U = 1
4006 let Inst{21} = 0; // W = 0
4007 let Inst{22} = 1; // D = 1
4008 let Inst{20} = load;
4009 }
4010}
4011
Johnny Chen670a4562011-04-04 23:39:08 +00004012defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4013defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4014defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4015defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004016
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004017//===----------------------------------------------------------------------===//
4018// Move between coprocessor and ARM core register -- for disassembly only
4019//
4020
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004021class MovRCopro<string opc, bit direction, dag oops, dag iops,
4022 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004023 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004024 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004025 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004026 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004027
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004028 bits<4> Rt;
4029 bits<4> cop;
4030 bits<3> opc1;
4031 bits<3> opc2;
4032 bits<4> CRm;
4033 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004034
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004035 let Inst{15-12} = Rt;
4036 let Inst{11-8} = cop;
4037 let Inst{23-21} = opc1;
4038 let Inst{7-5} = opc2;
4039 let Inst{3-0} = CRm;
4040 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004041}
4042
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004043def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004044 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004045 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4046 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004047 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4048 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004049def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004050 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004051 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4052 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004053
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004054def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4055 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4056
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004057class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4058 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004059 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004060 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004061 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004062 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004063 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004064
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004065 bits<4> Rt;
4066 bits<4> cop;
4067 bits<3> opc1;
4068 bits<3> opc2;
4069 bits<4> CRm;
4070 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004071
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004072 let Inst{15-12} = Rt;
4073 let Inst{11-8} = cop;
4074 let Inst{23-21} = opc1;
4075 let Inst{7-5} = opc2;
4076 let Inst{3-0} = CRm;
4077 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004078}
4079
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004080def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004081 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004082 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4083 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004084 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4085 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004086def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004087 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004088 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4089 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004090
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004091def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4092 imm:$CRm, imm:$opc2),
4093 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4094
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004095class MovRRCopro<string opc, bit direction,
4096 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004097 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004098 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004099 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004100 let Inst{23-21} = 0b010;
4101 let Inst{20} = direction;
4102
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004103 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004104 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004105 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004106 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004107 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004108
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004109 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004110 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004111 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004112 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004113 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004114}
4115
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004116def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4117 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4118 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004119def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4120
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004121class MovRRCopro2<string opc, bit direction,
4122 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004123 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004124 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4125 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004126 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004127 let Inst{23-21} = 0b010;
4128 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004129
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004130 bits<4> Rt;
4131 bits<4> Rt2;
4132 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004133 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004134 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004135
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004136 let Inst{15-12} = Rt;
4137 let Inst{19-16} = Rt2;
4138 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004139 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004140 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004141}
4142
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004143def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4144 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4145 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004146def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004147
Johnny Chenb98e1602010-02-12 18:55:33 +00004148//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004149// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004150//
4151
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004152// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004153def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4154 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004155 bits<4> Rd;
4156 let Inst{23-16} = 0b00001111;
4157 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004158 let Inst{7-4} = 0b0000;
4159}
4160
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004161def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4162
4163def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4164 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004165 bits<4> Rd;
4166 let Inst{23-16} = 0b01001111;
4167 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004168 let Inst{7-4} = 0b0000;
4169}
4170
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004171// Move from ARM core register to Special Register
4172//
4173// No need to have both system and application versions, the encodings are the
4174// same and the assembly parser has no way to distinguish between them. The mask
4175// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4176// the mask with the fields to be accessed in the special register.
4177def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004178 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004179 bits<5> mask;
4180 bits<4> Rn;
4181
4182 let Inst{23} = 0;
4183 let Inst{22} = mask{4}; // R bit
4184 let Inst{21-20} = 0b10;
4185 let Inst{19-16} = mask{3-0};
4186 let Inst{15-12} = 0b1111;
4187 let Inst{11-4} = 0b00000000;
4188 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004189}
4190
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004191def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004192 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004193 bits<5> mask;
4194 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004195
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004196 let Inst{23} = 0;
4197 let Inst{22} = mask{4}; // R bit
4198 let Inst{21-20} = 0b10;
4199 let Inst{19-16} = mask{3-0};
4200 let Inst{15-12} = 0b1111;
4201 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004202}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004203
4204//===----------------------------------------------------------------------===//
4205// TLS Instructions
4206//
4207
4208// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004209// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004210// complete with fixup for the aeabi_read_tp function.
4211let isCall = 1,
4212 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4213 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4214 [(set R0, ARMthread_pointer)]>;
4215}
4216
4217//===----------------------------------------------------------------------===//
4218// SJLJ Exception handling intrinsics
4219// eh_sjlj_setjmp() is an instruction sequence to store the return
4220// address and save #0 in R0 for the non-longjmp case.
4221// Since by its nature we may be coming from some other function to get
4222// here, and we're using the stack frame for the containing function to
4223// save/restore registers, we can't keep anything live in regs across
4224// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004225// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004226// except for our own input by listing the relevant registers in Defs. By
4227// doing so, we also cause the prologue/epilogue code to actively preserve
4228// all of the callee-saved resgisters, which is exactly what we want.
4229// A constant value is passed in $val, and we use the location as a scratch.
4230//
4231// These are pseudo-instructions and are lowered to individual MC-insts, so
4232// no encoding information is necessary.
4233let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004234 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004235 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004236 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4237 NoItinerary,
4238 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4239 Requires<[IsARM, HasVFP2]>;
4240}
4241
4242let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004243 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004244 hasSideEffects = 1, isBarrier = 1 in {
4245 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4246 NoItinerary,
4247 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4248 Requires<[IsARM, NoVFP]>;
4249}
4250
4251// FIXME: Non-Darwin version(s)
4252let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4253 Defs = [ R7, LR, SP ] in {
4254def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4255 NoItinerary,
4256 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4257 Requires<[IsARM, IsDarwin]>;
4258}
4259
4260// eh.sjlj.dispatchsetup pseudo-instruction.
4261// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4262// handled when the pseudo is expanded (which happens before any passes
4263// that need the instruction size).
4264let isBarrier = 1, hasSideEffects = 1 in
4265def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004266 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4267 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004268 Requires<[IsDarwin]>;
4269
4270//===----------------------------------------------------------------------===//
4271// Non-Instruction Patterns
4272//
4273
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004274// ARMv4 indirect branch using (MOVr PC, dst)
4275let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4276 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004277 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004278 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4279 Requires<[IsARM, NoV4T]>;
4280
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004281// Large immediate handling.
4282
4283// 32-bit immediate using two piece so_imms or movw + movt.
4284// This is a single pseudo instruction, the benefit is that it can be remat'd
4285// as a single unit instead of having to handle reg inputs.
4286// FIXME: Remove this when we can do generalized remat.
4287let isReMaterializable = 1, isMoveImm = 1 in
4288def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4289 [(set GPR:$dst, (arm_i32imm:$src))]>,
4290 Requires<[IsARM]>;
4291
4292// Pseudo instruction that combines movw + movt + add pc (if PIC).
4293// It also makes it possible to rematerialize the instructions.
4294// FIXME: Remove this when we can do generalized remat and when machine licm
4295// can properly the instructions.
4296let isReMaterializable = 1 in {
4297def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4298 IIC_iMOVix2addpc,
4299 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4300 Requires<[IsARM, UseMovt]>;
4301
4302def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4303 IIC_iMOVix2,
4304 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4305 Requires<[IsARM, UseMovt]>;
4306
4307let AddedComplexity = 10 in
4308def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4309 IIC_iMOVix2ld,
4310 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4311 Requires<[IsARM, UseMovt]>;
4312} // isReMaterializable
4313
4314// ConstantPool, GlobalAddress, and JumpTable
4315def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4316 Requires<[IsARM, DontUseMovt]>;
4317def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4318def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4319 Requires<[IsARM, UseMovt]>;
4320def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4321 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4322
4323// TODO: add,sub,and, 3-instr forms?
4324
4325// Tail calls
4326def : ARMPat<(ARMtcret tcGPR:$dst),
4327 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4328
4329def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4330 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4331
4332def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4333 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4334
4335def : ARMPat<(ARMtcret tcGPR:$dst),
4336 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4337
4338def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4339 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4340
4341def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4342 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4343
4344// Direct calls
4345def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4346 Requires<[IsARM, IsNotDarwin]>;
4347def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4348 Requires<[IsARM, IsDarwin]>;
4349
4350// zextload i1 -> zextload i8
4351def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4352def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4353
4354// extload -> zextload
4355def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4356def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4357def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4358def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4359
4360def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4361
4362def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4363def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4364
4365// smul* and smla*
4366def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4367 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4368 (SMULBB GPR:$a, GPR:$b)>;
4369def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4370 (SMULBB GPR:$a, GPR:$b)>;
4371def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4372 (sra GPR:$b, (i32 16))),
4373 (SMULBT GPR:$a, GPR:$b)>;
4374def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4375 (SMULBT GPR:$a, GPR:$b)>;
4376def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4377 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4378 (SMULTB GPR:$a, GPR:$b)>;
4379def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4380 (SMULTB GPR:$a, GPR:$b)>;
4381def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4382 (i32 16)),
4383 (SMULWB GPR:$a, GPR:$b)>;
4384def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4385 (SMULWB GPR:$a, GPR:$b)>;
4386
4387def : ARMV5TEPat<(add GPR:$acc,
4388 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4389 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4390 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4391def : ARMV5TEPat<(add GPR:$acc,
4392 (mul sext_16_node:$a, sext_16_node:$b)),
4393 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4394def : ARMV5TEPat<(add GPR:$acc,
4395 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4396 (sra GPR:$b, (i32 16)))),
4397 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4398def : ARMV5TEPat<(add GPR:$acc,
4399 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4400 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4401def : ARMV5TEPat<(add GPR:$acc,
4402 (mul (sra GPR:$a, (i32 16)),
4403 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4404 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4405def : ARMV5TEPat<(add GPR:$acc,
4406 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4407 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4408def : ARMV5TEPat<(add GPR:$acc,
4409 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4410 (i32 16))),
4411 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4412def : ARMV5TEPat<(add GPR:$acc,
4413 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4414 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4415
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004416
4417// Pre-v7 uses MCR for synchronization barriers.
4418def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4419 Requires<[IsARM, HasV6]>;
4420
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004421// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004422let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004423def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4424def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004425def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004426def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4427 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4428def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4429 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4430}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004431
4432def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4433def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004434
Jim Grosbach70327412011-07-27 17:48:13 +00004435def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4436 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4437def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4438 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4439
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004440//===----------------------------------------------------------------------===//
4441// Thumb Support
4442//
4443
4444include "ARMInstrThumb.td"
4445
4446//===----------------------------------------------------------------------===//
4447// Thumb2 Support
4448//
4449
4450include "ARMInstrThumb2.td"
4451
4452//===----------------------------------------------------------------------===//
4453// Floating Point Support
4454//
4455
4456include "ARMInstrVFP.td"
4457
4458//===----------------------------------------------------------------------===//
4459// Advanced SIMD (NEON) Support
4460//
4461
4462include "ARMInstrNEON.td"
4463
Jim Grosbachc83d5042011-07-14 19:47:47 +00004464//===----------------------------------------------------------------------===//
4465// Assembler aliases
4466//
4467
4468// Memory barriers
4469def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4470def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4471def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4472
4473// System instructions
4474def : MnemonicAlias<"swi", "svc">;
4475
4476// Load / Store Multiple
4477def : MnemonicAlias<"ldmfd", "ldm">;
4478def : MnemonicAlias<"ldmia", "ldm">;
4479def : MnemonicAlias<"stmfd", "stmdb">;
4480def : MnemonicAlias<"stmia", "stm">;
4481def : MnemonicAlias<"stmea", "stm">;
4482
Jim Grosbachf6c05252011-07-21 17:23:04 +00004483// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4484// shift amount is zero (i.e., unspecified).
4485def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4486 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4487def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4488 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004489
4490// PUSH/POP aliases for STM/LDM
4491def : InstAlias<"push${p} $regs",
4492 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4493def : InstAlias<"pop${p} $regs",
4494 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004495
4496// RSB two-operand forms (optional explicit destination operand)
4497def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4498 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4499 Requires<[IsARM]>;
4500def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4501 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4502 Requires<[IsARM]>;
4503def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4504 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4505 cc_out:$s)>, Requires<[IsARM]>;
4506def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4507 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4508 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004509// RSC two-operand forms (optional explicit destination operand)
4510def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4511 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4512 Requires<[IsARM]>;
4513def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4514 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4515 Requires<[IsARM]>;
4516def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4517 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4518 cc_out:$s)>, Requires<[IsARM]>;
4519def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4520 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4521 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004522
Jim Grosbachaddec772011-07-27 22:34:17 +00004523// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004524def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4525 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004526def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4527 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004528
4529
4530// Extend instruction optional rotate operand.
4531def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4532 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4533def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4534 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4535def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4536 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4537def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4538def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4539def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4540
4541def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4542 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4543def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4544 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4545def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4546 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4547def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4548def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4549def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004550
4551
4552// RFE aliases
4553def : MnemonicAlias<"rfefa", "rfeda">;
4554def : MnemonicAlias<"rfeea", "rfedb">;
4555def : MnemonicAlias<"rfefd", "rfeia">;
4556def : MnemonicAlias<"rfeed", "rfeib">;
4557def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004558
4559// SRS aliases
4560def : MnemonicAlias<"srsfa", "srsda">;
4561def : MnemonicAlias<"srsea", "srsdb">;
4562def : MnemonicAlias<"srsfd", "srsia">;
4563def : MnemonicAlias<"srsed", "srsib">;
4564def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004565
4566// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4567// Note that the write-back output register is a dummy operand for MC (it's
4568// only meaningful for codegen), so we just pass zero here.
4569// FIXME: tblgen not cooperating with argument conversions.
4570//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4571// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4572//def : InstAlias<"ldrht${p} $Rt, $addr",
4573// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4574//def : InstAlias<"ldrsht${p} $Rt, $addr",
4575// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;