blob: ee7a6352732895fd1f5ff9173ba51a9db2dd957d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000102 // Inserting UNDEF is Result
103 if (Vec.getOpcode() == ISD::UNDEF)
104 return Result;
105
Craig Topperb14940a2012-04-22 20:55:18 +0000106 EVT VT = Vec.getValueType();
107 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000108
Craig Topperb14940a2012-04-22 20:55:18 +0000109 EVT ElVT = VT.getVectorElementType();
110 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000111
Craig Topperb14940a2012-04-22 20:55:18 +0000112 // Insert the relevant 128 bits.
113 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000114
Craig Topperb14940a2012-04-22 20:55:18 +0000115 // This is the index of the first element of the 128-bit chunk
116 // we want.
117 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
118 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000119
Craig Topperb14940a2012-04-22 20:55:18 +0000120 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000121 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
122 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000123}
124
Craig Topper4c7972d2012-04-22 18:15:59 +0000125/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
126/// instructions. This is used because creating CONCAT_VECTOR nodes of
127/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
128/// large BUILD_VECTORS.
129static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
130 unsigned NumElems, SelectionDAG &DAG,
131 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000132 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
133 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000134}
135
Chris Lattnerf0144122009-07-28 03:13:23 +0000136static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
138 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000139
Evan Cheng2bffee22011-02-01 01:14:13 +0000140 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000141 if (is64Bit)
142 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000143 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000144 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000145
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000146 if (Subtarget->isTargetLinux())
147 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000148 if (Subtarget->isTargetELF())
149 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000150 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000151 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000152 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000155X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000157 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000158 X86ScalarSSEf64 = Subtarget->hasSSE2();
159 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000160 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000163 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000182 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000184 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000185 // Setup Windows compiler runtime calls.
186 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallName(RTLIB::SREM_I64, "_allrem");
189 setLibcallName(RTLIB::UREM_I64, "_aullrem");
190 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000191 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000192 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000193 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000196
197 // The _ftol2 runtime function has an unusual calling conv, which
198 // is modeled by a special pseudo-instruction.
199 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
202 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 }
204
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000206 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000207 setUseUnderscoreSetJmp(false);
208 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000209 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 // MS runtime is weird: it exports _setjmp, but longjmp!
211 setUseUnderscoreSetJmp(true);
212 setUseUnderscoreLongJmp(false);
213 } else {
214 setUseUnderscoreSetJmp(true);
215 setUseUnderscoreLongJmp(true);
216 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000218 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000219 addRegisterClass(MVT::i8, &X86::GR8RegClass);
220 addRegisterClass(MVT::i16, &X86::GR16RegClass);
221 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000226
Scott Michelfdc40a02009-02-17 22:15:04 +0000227 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000229 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
233 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000234
235 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
244 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000248
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000252 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 // We have an algorithm for SSE2->double, and we turn this into a
254 // 64-bit FILD followed by conditional FADD for other targets.
255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000256 // We have an algorithm for SSE2, and we turn this into a 64-bit
257 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000259 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260
261 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
262 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
264 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000266 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 // SSE has no i16 to fp conversion, only i32
268 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
274 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000279 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000280
Dale Johannesen73328d12007-09-19 23:55:34 +0000281 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
282 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
284 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000285
Evan Cheng02568ff2006-01-30 22:13:22 +0000286 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
287 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
289 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000291 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000293 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 }
299
300 // Handle FP_TO_UINT by promoting the destination to a larger signed
301 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000309 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000310 // Since AVX is a superset of SSE3, only check for SSE here.
311 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 // Expand FP_TO_UINT into a select.
313 // FIXME: We would like to use a Custom expander here eventually to do
314 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 // With SSE3 we can use fisttpll to convert to a signed i64; without
318 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000322 if (isTargetFTOL()) {
323 // Use the _ftol2 runtime function, which has a pseudo-instruction
324 // to handle its weird calling convention.
325 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
326 }
327
Chris Lattner399610a2006-12-05 18:22:22 +0000328 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000329 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
331 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000332 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000334 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000336 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000337 }
Chris Lattner21f66852005-12-23 05:15:23 +0000338
Dan Gohmanb00ee212008-02-18 19:34:53 +0000339 // Scalar integer divide and remainder are lowered to use operations that
340 // produce two results, to match the available instructions. This exposes
341 // the two-result form to trivial CSE, which is able to combine x/y and x%y
342 // into a single instruction.
343 //
344 // Scalar integer multiply-high is also lowered to use two-result
345 // operations, to match the available instructions. However, plain multiply
346 // (low) operations are left as Legal, as there are single-result
347 // instructions for this in x86. Using the two-result multiply instructions
348 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000349 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 MVT VT = IntVTs[i];
351 setOperationAction(ISD::MULHS, VT, Expand);
352 setOperationAction(ISD::MULHU, VT, Expand);
353 setOperationAction(ISD::SDIV, VT, Expand);
354 setOperationAction(ISD::UDIV, VT, Expand);
355 setOperationAction(ISD::SREM, VT, Expand);
356 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000357
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000358 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000359 setOperationAction(ISD::ADDC, VT, Custom);
360 setOperationAction(ISD::ADDE, VT, Custom);
361 setOperationAction(ISD::SUBC, VT, Custom);
362 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000363 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
366 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
367 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
368 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000369 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
374 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f64 , Expand);
377 setOperationAction(ISD::FREM , MVT::f80 , Expand);
378 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Chandler Carruth77821022011-12-24 12:12:34 +0000380 // Promote the i8 variants and force them on up to i32 which has a shorter
381 // encoding.
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
384 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000386 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000391 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000392 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
393 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
396 }
Craig Topper37f21672011-10-11 06:44:02 +0000397
398 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000399 // When promoting the i8 variants, force them to i32 for a shorter
400 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000401 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000402 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
404 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000409 } else {
410 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
416 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000417 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
419 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
421
Benjamin Kramer1292c222010-12-04 20:32:23 +0000422 if (Subtarget->hasPOPCNT()) {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
424 } else {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
428 if (Subtarget->is64Bit())
429 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
430 }
431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
433 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000434
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000437 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000439 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
444 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000445 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000452 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000453 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000455
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000456 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
458 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000461 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
463 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000464 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000465 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
467 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
468 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
469 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000470 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000471 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000472 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000476 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000480 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000481
Craig Topper1accb7e2012-01-10 06:54:16 +0000482 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000484
Eric Christopher9a9d2752010-07-22 02:48:34 +0000485 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000486 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000487
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000488 // On X86 and X86-64, atomic operations are lowered to locked instructions.
489 // Locked instructions, in turn, have implicit fence semantics (all memory
490 // operations are flushed before issuing the locked instruction, and they
491 // are not buffered), so we can fold away the common pattern of
492 // fence-atomic-fence.
493 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000494
Mon P Wang63307c32008-05-05 19:05:59 +0000495 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000496 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 MVT VT = IntVTs[i];
498 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000500 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000502
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000503 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000504 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000512 }
513
Eli Friedman43f51ae2011-08-26 21:21:21 +0000514 if (Subtarget->hasCmpxchg16b()) {
515 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
516 }
517
Evan Cheng3c992d22006-03-07 02:02:57 +0000518 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000519 if (!Subtarget->isTargetDarwin() &&
520 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000521 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000523 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000524
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 setExceptionPointerRegister(X86::RAX);
531 setExceptionSelectorRegister(X86::RDX);
532 } else {
533 setExceptionPointerRegister(X86::EAX);
534 setExceptionSelectorRegister(X86::EDX);
535 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000538
Duncan Sands4a544a72011-09-06 13:37:06 +0000539 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
540 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000543
Nate Begemanacc398c2006-01-25 18:21:52 +0000544 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VASTART , MVT::Other, Custom);
546 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000547 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::VAARG , MVT::Other, Custom);
549 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000550 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::VAARG , MVT::Other, Expand);
552 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000553 }
Evan Chengae642192007-03-02 23:16:35 +0000554
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
556 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000557
558 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
559 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
560 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000561 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000562 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
563 MVT::i64 : MVT::i32, Custom);
564 else
565 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
566 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000567
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000568 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000569 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000570 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000571 addRegisterClass(MVT::f32, &X86::FR32RegClass);
572 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000573
Evan Cheng223547a2006-01-31 22:28:30 +0000574 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 setOperationAction(ISD::FABS , MVT::f64, Custom);
576 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000577
578 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 setOperationAction(ISD::FNEG , MVT::f64, Custom);
580 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000581
Evan Cheng68c47cb2007-01-05 07:55:56 +0000582 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
584 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000585
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000586 // Lower this to FGETSIGNx86 plus an AND.
587 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
588 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
589
Evan Chengd25e9e82006-02-02 00:28:23 +0000590 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::FSIN , MVT::f64, Expand);
592 setOperationAction(ISD::FCOS , MVT::f64, Expand);
593 setOperationAction(ISD::FSIN , MVT::f32, Expand);
594 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000595
Chris Lattnera54aa942006-01-29 06:26:08 +0000596 // Expand FP immediates into loads from the stack, except for the special
597 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598 addLegalFPImmediate(APFloat(+0.0)); // xorpd
599 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000600 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601 // Use SSE for f32, x87 for f64.
602 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000603 addRegisterClass(MVT::f32, &X86::FR32RegClass);
604 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000605
606 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
616 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617
618 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::FSIN , MVT::f32, Expand);
620 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621
Nate Begemane1795842008-02-14 08:57:00 +0000622 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623 addLegalFPImmediate(APFloat(+0.0f)); // xorps
624 addLegalFPImmediate(APFloat(+0.0)); // FLD0
625 addLegalFPImmediate(APFloat(+1.0)); // FLD1
626 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
627 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
628
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000629 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
631 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000633 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000636 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
637 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
640 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
646 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000647 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000648 addLegalFPImmediate(APFloat(+0.0)); // FLD0
649 addLegalFPImmediate(APFloat(+1.0)); // FLD1
650 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
651 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000652 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
653 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
654 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
655 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000656 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657
Cameron Zwarich33390842011-07-08 21:39:21 +0000658 // We don't support FMA.
659 setOperationAction(ISD::FMA, MVT::f64, Expand);
660 setOperationAction(ISD::FMA, MVT::f32, Expand);
661
Dale Johannesen59a58732007-08-05 18:49:15 +0000662 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000663 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000664 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
666 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000668 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 addLegalFPImmediate(TmpFlt); // FLD0
670 TmpFlt.changeSign();
671 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000672
673 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 APFloat TmpFlt2(+1.0);
675 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
676 &ignored);
677 addLegalFPImmediate(TmpFlt2); // FLD1
678 TmpFlt2.changeSign();
679 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
680 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
684 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000685 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000686
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000687 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
688 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
689 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
690 setOperationAction(ISD::FRINT, MVT::f80, Expand);
691 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000692 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000693 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000694
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000695 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::FLOG, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000705
Mon P Wangf007a8b2008-11-06 05:31:54 +0000706 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000707 // (for widening) or expand (for scalarization). Then we will selectively
708 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000709 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
710 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000727 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
728 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000743 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000752 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000762 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000767 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000768 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
769 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000770 setTruncStoreAction((MVT::SimpleValueType)VT,
771 (MVT::SimpleValueType)InnerVT, Expand);
772 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000775 }
776
Evan Chengc7ce29b2009-02-13 22:36:38 +0000777 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
778 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000779 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000780 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000781 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000782 }
783
Dale Johannesen0488fb62010-09-30 23:57:10 +0000784 // MMX-sized vectors (other than x86mmx) are expected to be expanded
785 // into smaller operations.
786 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
787 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
788 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
789 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
790 setOperationAction(ISD::AND, MVT::v8i8, Expand);
791 setOperationAction(ISD::AND, MVT::v4i16, Expand);
792 setOperationAction(ISD::AND, MVT::v2i32, Expand);
793 setOperationAction(ISD::AND, MVT::v1i64, Expand);
794 setOperationAction(ISD::OR, MVT::v8i8, Expand);
795 setOperationAction(ISD::OR, MVT::v4i16, Expand);
796 setOperationAction(ISD::OR, MVT::v2i32, Expand);
797 setOperationAction(ISD::OR, MVT::v1i64, Expand);
798 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
799 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
800 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
801 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
806 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
807 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
808 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
809 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
810 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000811 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000815
Craig Topper1accb7e2012-01-10 06:54:16 +0000816 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000817 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
825 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
826 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
827 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
828 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
829 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000830 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
832
Craig Topper1accb7e2012-01-10 06:54:16 +0000833 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000834 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000835
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000836 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
837 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000838 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
839 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
840 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
841 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
844 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
845 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
846 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
848 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
849 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
850 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
851 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
852 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
853 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
854 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
855 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
856 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
857 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
858 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000859
Nadav Rotem354efd82011-09-18 14:57:03 +0000860 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000861 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
862 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
863 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000870
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
876
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000878 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000880 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000881 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000883 // Do not attempt to custom lower non-128-bit vectors
884 if (!VT.is128BitVector())
885 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR,
887 VT.getSimpleVT().SimpleTy, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
891 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000892 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000893
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
898 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
899 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000900
Nate Begemancdd1eec2008-02-12 22:51:28 +0000901 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
903 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000904 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000905
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000906 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000907 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000909 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000910
911 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000912 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000913 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000914
Owen Andersond6662ad2009-08-10 20:46:15 +0000915 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000925 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000928
Evan Cheng2c3ae372006-04-12 21:21:57 +0000929 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
931 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
932 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
933 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000934
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
936 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000937 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000938
Craig Topperd0a31172012-01-10 06:37:29 +0000939 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000940 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
943 setOperationAction(ISD::FRINT, MVT::f32, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
945 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
946 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
947 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
948 setOperationAction(ISD::FRINT, MVT::f64, Legal);
949 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
950
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000954 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000959
Nate Begeman14d12ca2008-02-11 04:19:36 +0000960 // i8 and i16 vectors are custom , because the source register and source
961 // source memory operand types are not the same width. f32 vectors are
962 // custom since the immediate controlling the insert encodes additional
963 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973
Pete Coopera77214a2011-11-14 19:38:42 +0000974 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000975 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000976 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000977 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000979 }
980 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000981
Craig Topper1accb7e2012-01-10 06:54:16 +0000982 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000983 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000984 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000985
Nadav Rotem43012222011-05-11 08:12:09 +0000986 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000987 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000988
Nadav Rotem43012222011-05-11 08:12:09 +0000989 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000990 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000991
992 if (Subtarget->hasAVX2()) {
993 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
994 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
995
996 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
997 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
998
999 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1000 } else {
1001 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1002 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1003
1004 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1005 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1006
1007 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1008 }
Nadav Rotem43012222011-05-11 08:12:09 +00001009 }
1010
Craig Topperd0a31172012-01-10 06:37:29 +00001011 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001012 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001013
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001014 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001015 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1020 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1024 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001025
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001032
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001039
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001040 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1041 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001042 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001043
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1050
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001051 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1052 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1053
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1055 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1056
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001057 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001058 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059
Duncan Sands28b77e92011-09-06 19:07:46 +00001060 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001064
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001065 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 if (Subtarget->hasAVX2()) {
1075 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1076 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1077 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1078 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1081 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1082 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1083 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1086 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1087 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001088 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001089
1090 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001091
1092 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1094
1095 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1096 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1097
1098 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001099 } else {
1100 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1101 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1102 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1103 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1107 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1108 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1112 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1113 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001114
1115 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1117
1118 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1119 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1120
1121 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001122 }
Craig Topper13894fa2011-08-24 06:14:18 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001125 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1126 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1128 EVT VT = SVT;
1129
1130 // Extract subvector is special because the value type
1131 // (result) is 128-bit but the source is 256-bit wide.
1132 if (VT.is128BitVector())
1133 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1134
1135 // Do not attempt to custom lower other non-256-bit vectors
1136 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001137 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001138
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1140 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1141 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1142 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001143 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001145 }
1146
David Greene54d8eba2011-01-27 22:38:56 +00001147 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001148 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1150 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001151
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001152 // Do not attempt to promote non-256-bit vectors
1153 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001154 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001155
1156 setOperationAction(ISD::AND, SVT, Promote);
1157 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1158 setOperationAction(ISD::OR, SVT, Promote);
1159 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1160 setOperationAction(ISD::XOR, SVT, Promote);
1161 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1162 setOperationAction(ISD::LOAD, SVT, Promote);
1163 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1164 setOperationAction(ISD::SELECT, SVT, Promote);
1165 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001166 }
David Greene9b9838d2009-06-29 16:47:10 +00001167 }
1168
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001169 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1170 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001171 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1172 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001173 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1174 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001175 }
1176
Evan Cheng6be2c582006-04-05 23:38:46 +00001177 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001179
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001180
Eli Friedman962f5492010-06-02 19:35:46 +00001181 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1182 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001183 //
Eli Friedman962f5492010-06-02 19:35:46 +00001184 // FIXME: We really should do custom legalization for addition and
1185 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1186 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001187 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1188 // Add/Sub/Mul with overflow operations are custom lowered.
1189 MVT VT = IntVTs[i];
1190 setOperationAction(ISD::SADDO, VT, Custom);
1191 setOperationAction(ISD::UADDO, VT, Custom);
1192 setOperationAction(ISD::SSUBO, VT, Custom);
1193 setOperationAction(ISD::USUBO, VT, Custom);
1194 setOperationAction(ISD::SMULO, VT, Custom);
1195 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001196 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001197
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001198 // There are no 8-bit 3-address imul/mul instructions
1199 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1200 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001201
Evan Chengd54f2d52009-03-31 19:38:51 +00001202 if (!Subtarget->is64Bit()) {
1203 // These libcalls are not available in 32-bit.
1204 setLibcallName(RTLIB::SHL_I128, 0);
1205 setLibcallName(RTLIB::SRL_I128, 0);
1206 setLibcallName(RTLIB::SRA_I128, 0);
1207 }
1208
Evan Cheng206ee9d2006-07-07 08:33:52 +00001209 // We have target-specific dag combine patterns for the following nodes:
1210 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001211 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001212 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001213 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001214 setTargetDAGCombine(ISD::SHL);
1215 setTargetDAGCombine(ISD::SRA);
1216 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001217 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001218 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001219 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001220 setTargetDAGCombine(ISD::FADD);
1221 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001222 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001223 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001224 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001225 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001226 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001227 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001228 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001229 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001230 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001231 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001232 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001233 if (Subtarget->is64Bit())
1234 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001235 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001236
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001237 computeRegisterProperties();
1238
Evan Cheng05219282011-01-06 06:52:41 +00001239 // On Darwin, -Os means optimize for size without hurting performance,
1240 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001241 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001242 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001243 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001244 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1245 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1246 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001248 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001249
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001250 // Predictable cmov don't hurt on atom because it's in-order.
1251 predictableSelectIsExpensive = !Subtarget->isAtom();
1252
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001253 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001254}
1255
Scott Michel5b8f82e2008-03-10 15:42:14 +00001256
Duncan Sands28b77e92011-09-06 19:07:46 +00001257EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1258 if (!VT.isVector()) return MVT::i8;
1259 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001260}
1261
1262
Evan Cheng29286502008-01-23 23:17:41 +00001263/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1264/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 if (MaxAlign == 16)
1267 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 if (VTy->getBitWidth() == 128)
1270 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001271 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001272 unsigned EltAlign = 0;
1273 getMaxByValAlign(ATy->getElementType(), EltAlign);
1274 if (EltAlign > MaxAlign)
1275 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001276 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001277 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1278 unsigned EltAlign = 0;
1279 getMaxByValAlign(STy->getElementType(i), EltAlign);
1280 if (EltAlign > MaxAlign)
1281 MaxAlign = EltAlign;
1282 if (MaxAlign == 16)
1283 break;
1284 }
1285 }
Evan Cheng29286502008-01-23 23:17:41 +00001286}
1287
1288/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1289/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001290/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1291/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001292unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001293 if (Subtarget->is64Bit()) {
1294 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001295 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001296 if (TyAlign > 8)
1297 return TyAlign;
1298 return 8;
1299 }
1300
Evan Cheng29286502008-01-23 23:17:41 +00001301 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001302 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001303 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001304 return Align;
1305}
Chris Lattner2b02a442007-02-25 08:29:00 +00001306
Evan Chengf0df0312008-05-15 08:39:06 +00001307/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// and store operations as a result of memset, memcpy, and memmove
1309/// lowering. If DstAlign is zero that means it's safe to destination
1310/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1311/// means there isn't a need to check it against alignment requirement,
1312/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001313/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001314/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1315/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1316/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001317/// It returns EVT::Other if the type should be determined using generic
1318/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001319EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001320X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1321 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001322 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001323 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001324 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001325 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1326 // linux. This is because the stack realignment code can't handle certain
1327 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001328 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001329 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001330 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001332 (Subtarget->isUnalignedMemAccessFast() ||
1333 ((DstAlign == 0 || DstAlign >= 16) &&
1334 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001336 if (Subtarget->getStackAlignment() >= 32) {
1337 if (Subtarget->hasAVX2())
1338 return MVT::v8i32;
1339 if (Subtarget->hasAVX())
1340 return MVT::v8f32;
1341 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001342 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001344 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001345 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001347 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001348 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001349 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001350 // Do not use f64 to lower memcpy if source is string constant. It's
1351 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001352 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001353 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001354 }
Evan Chengf0df0312008-05-15 08:39:06 +00001355 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001356 return MVT::i64;
1357 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001358}
1359
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001360/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1361/// current function. The returned value is a member of the
1362/// MachineJumpTableInfo::JTEntryKind enum.
1363unsigned X86TargetLowering::getJumpTableEncoding() const {
1364 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1365 // symbol.
1366 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1367 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001369
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001370 // Otherwise, use the normal jump table encoding heuristics.
1371 return TargetLowering::getJumpTableEncoding();
1372}
1373
Chris Lattnerc64daab2010-01-26 05:02:42 +00001374const MCExpr *
1375X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1376 const MachineBasicBlock *MBB,
1377 unsigned uid,MCContext &Ctx) const{
1378 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1379 Subtarget->isPICStyleGOT());
1380 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1381 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001382 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1383 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001384}
1385
Evan Chengcc415862007-11-09 01:32:10 +00001386/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1387/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001388SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001389 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001390 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001391 // This doesn't have DebugLoc associated with it, but is not really the
1392 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001393 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001394 return Table;
1395}
1396
Chris Lattner589c6f62010-01-26 06:28:43 +00001397/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1398/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1399/// MCExpr.
1400const MCExpr *X86TargetLowering::
1401getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1402 MCContext &Ctx) const {
1403 // X86-64 uses RIP relative addressing based on the jump table label.
1404 if (Subtarget->isPICStyleRIPRel())
1405 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1406
1407 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001408 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001409}
1410
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001411// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001412std::pair<const TargetRegisterClass*, uint8_t>
1413X86TargetLowering::findRepresentativeClass(EVT VT) const{
1414 const TargetRegisterClass *RRC = 0;
1415 uint8_t Cost = 1;
1416 switch (VT.getSimpleVT().SimpleTy) {
1417 default:
1418 return TargetLowering::findRepresentativeClass(VT);
1419 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001420 RRC = Subtarget->is64Bit() ?
1421 (const TargetRegisterClass*)&X86::GR64RegClass :
1422 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001423 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001424 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001425 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001426 break;
1427 case MVT::f32: case MVT::f64:
1428 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1429 case MVT::v4f32: case MVT::v2f64:
1430 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1431 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001432 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001433 break;
1434 }
1435 return std::make_pair(RRC, Cost);
1436}
1437
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001438bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1439 unsigned &Offset) const {
1440 if (!Subtarget->isTargetLinux())
1441 return false;
1442
1443 if (Subtarget->is64Bit()) {
1444 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1445 Offset = 0x28;
1446 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1447 AddressSpace = 256;
1448 else
1449 AddressSpace = 257;
1450 } else {
1451 // %gs:0x14 on i386
1452 Offset = 0x14;
1453 AddressSpace = 256;
1454 }
1455 return true;
1456}
1457
1458
Chris Lattner2b02a442007-02-25 08:29:00 +00001459//===----------------------------------------------------------------------===//
1460// Return Value Calling Convention Implementation
1461//===----------------------------------------------------------------------===//
1462
Chris Lattner59ed56b2007-02-28 04:55:35 +00001463#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001464
Michael J. Spencerec38de22010-10-10 22:04:20 +00001465bool
Eric Christopher471e4222011-06-08 23:55:35 +00001466X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001467 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001468 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001469 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001470 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001471 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001472 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001473 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001474}
1475
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476SDValue
1477X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001478 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001480 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001481 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001482 MachineFunction &MF = DAG.getMachineFunction();
1483 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001484
Chris Lattner9774c912007-02-27 05:28:59 +00001485 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001486 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 RVLocs, *DAG.getContext());
1488 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001489
Evan Chengdcea1632010-02-04 02:40:39 +00001490 // Add the regs to the liveout set for the function.
1491 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1492 for (unsigned i = 0; i != RVLocs.size(); ++i)
1493 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1494 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Dan Gohman475871a2008-07-27 21:46:04 +00001496 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001497
Dan Gohman475871a2008-07-27 21:46:04 +00001498 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001499 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1500 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001501 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1502 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001504 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001505 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1506 CCValAssign &VA = RVLocs[i];
1507 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001508 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 EVT ValVT = ValToCopy.getValueType();
1510
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001511 // Promote values to the appropriate types
1512 if (VA.getLocInfo() == CCValAssign::SExt)
1513 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1514 else if (VA.getLocInfo() == CCValAssign::ZExt)
1515 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1516 else if (VA.getLocInfo() == CCValAssign::AExt)
1517 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1518 else if (VA.getLocInfo() == CCValAssign::BCvt)
1519 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1520
Dale Johannesenc4510512010-09-24 19:05:48 +00001521 // If this is x86-64, and we disabled SSE, we can't return FP values,
1522 // or SSE or MMX vectors.
1523 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1524 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001525 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001526 report_fatal_error("SSE register return with SSE disabled");
1527 }
1528 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1529 // llvm-gcc has never done it right and no one has noticed, so this
1530 // should be OK for now.
1531 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001532 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001533 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001534
Chris Lattner447ff682008-03-11 03:23:40 +00001535 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1536 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001537 if (VA.getLocReg() == X86::ST0 ||
1538 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001539 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1540 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001541 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(ValToCopy);
1544 // Don't emit a copytoreg.
1545 continue;
1546 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001547
Evan Cheng242b38b2009-02-23 09:03:22 +00001548 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1549 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001550 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001551 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001552 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001553 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001554 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1555 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001556 // If we don't have SSE2 available, convert to v4f32 so the generated
1557 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001558 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001559 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001560 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001561 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001562 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001565 Flag = Chain.getValue(1);
1566 }
Dan Gohman61a92132008-04-21 23:59:07 +00001567
1568 // The x86-64 ABI for returning structs by value requires that we copy
1569 // the sret argument into %rax for the return. We saved the argument into
1570 // a virtual register in the entry block, so now we copy the value out
1571 // and into %rax.
1572 if (Subtarget->is64Bit() &&
1573 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1574 MachineFunction &MF = DAG.getMachineFunction();
1575 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1576 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001577 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001578 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001579 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001580
Dale Johannesendd64c412009-02-04 00:33:20 +00001581 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001582 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001583
1584 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001585 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001586 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001587
Chris Lattner447ff682008-03-11 03:23:40 +00001588 RetOps[0] = Chain; // Update chain.
1589
1590 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001591 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001592 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001593
1594 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001596}
1597
Evan Chengbf010eb2012-04-10 01:51:00 +00001598bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (N->getNumValues() != 1)
1600 return false;
1601 if (!N->hasNUsesOfValue(1, 0))
1602 return false;
1603
Evan Chengbf010eb2012-04-10 01:51:00 +00001604 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001606 if (Copy->getOpcode() == ISD::CopyToReg) {
1607 // If the copy has a glue operand, we conservatively assume it isn't safe to
1608 // perform a tail call.
1609 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1610 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001611 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001612 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001613 return false;
1614
Evan Cheng1bf891a2010-12-01 22:59:46 +00001615 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001616 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001617 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001618 if (UI->getOpcode() != X86ISD::RET_FLAG)
1619 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001620 HasRet = true;
1621 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001622
Evan Chengbf010eb2012-04-10 01:51:00 +00001623 if (!HasRet)
1624 return false;
1625
1626 Chain = TCChain;
1627 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001628}
1629
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001630EVT
1631X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001632 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001633 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001634 // TODO: Is this also valid on 32-bit?
1635 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001636 ReturnMVT = MVT::i8;
1637 else
1638 ReturnMVT = MVT::i32;
1639
1640 EVT MinVT = getRegisterType(Context, ReturnMVT);
1641 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001642}
1643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644/// LowerCallResult - Lower the result values of a call into the
1645/// appropriate copies out of appropriate physical registers.
1646///
1647SDValue
1648X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001649 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650 const SmallVectorImpl<ISD::InputArg> &Ins,
1651 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001652 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001653
Chris Lattnere32bbf62007-02-28 07:09:55 +00001654 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001655 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001656 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001657 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001658 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Chris Lattner3085e152007-02-25 08:59:22 +00001661 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001662 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001663 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001664 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001665
Torok Edwin3f142c32009-02-01 18:15:56 +00001666 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001668 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001669 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001670 }
1671
Evan Cheng79fb3b42009-02-20 20:43:02 +00001672 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001673
1674 // If this is a call to a function that returns an fp value on the floating
1675 // point stack, we must guarantee the the value is popped from the stack, so
1676 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001677 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001678 // instead.
1679 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1680 // If we prefer to use the value in xmm registers, copy it out as f80 and
1681 // use a truncate to move it from fp stack reg to xmm reg.
1682 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001683 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001684 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1685 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001686 Val = Chain.getValue(0);
1687
1688 // Round the f80 to the right size, which also moves it to the appropriate
1689 // xmm register.
1690 if (CopyVT != VA.getValVT())
1691 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1692 // This truncation won't change the value.
1693 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001694 } else {
1695 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1696 CopyVT, InFlag).getValue(1);
1697 Val = Chain.getValue(0);
1698 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001699 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001701 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001702
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001704}
1705
1706
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001707//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001710// StdCall calling convention seems to be standard for many Windows' API
1711// routines and around. It differs from C calling convention just a little:
1712// callee should clean up the stack, not caller. Symbols should be also
1713// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001714// For info on fast calling convention see Fast Calling Convention (tail call)
1715// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001716
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001718/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1720 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001722
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001724}
1725
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001726/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001727/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728static bool
1729ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1730 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001731 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001732
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001734}
1735
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001736/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1737/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001738/// the specific parameter attribute. The copy will be passed as a byval
1739/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001740static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001741CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001742 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1743 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001744 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001745
Dale Johannesendd64c412009-02-04 00:33:20 +00001746 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001747 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001748 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001749}
1750
Chris Lattner29689432010-03-11 00:22:57 +00001751/// IsTailCallConvention - Return true if the calling convention is one that
1752/// supports tail call optimization.
1753static bool IsTailCallConvention(CallingConv::ID CC) {
1754 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1755}
1756
Evan Cheng485fafc2011-03-21 01:19:09 +00001757bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001758 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001759 return false;
1760
1761 CallSite CS(CI);
1762 CallingConv::ID CalleeCC = CS.getCallingConv();
1763 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1764 return false;
1765
1766 return true;
1767}
1768
Evan Cheng0c439eb2010-01-27 00:07:07 +00001769/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1770/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001771static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1772 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001773 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001774}
1775
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776SDValue
1777X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001778 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 const SmallVectorImpl<ISD::InputArg> &Ins,
1780 DebugLoc dl, SelectionDAG &DAG,
1781 const CCValAssign &VA,
1782 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001783 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001784 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001786 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1787 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001788 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001789 EVT ValVT;
1790
1791 // If value is passed by pointer we have address passed instead of the value
1792 // itself.
1793 if (VA.getLocInfo() == CCValAssign::Indirect)
1794 ValVT = VA.getLocVT();
1795 else
1796 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001797
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001798 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001799 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001800 // In case of tail call optimization mark all arguments mutable. Since they
1801 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001802 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001803 unsigned Bytes = Flags.getByValSize();
1804 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1805 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001806 return DAG.getFrameIndex(FI, getPointerTy());
1807 } else {
1808 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001809 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001810 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1811 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001812 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001813 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001814 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001815}
1816
Dan Gohman475871a2008-07-27 21:46:04 +00001817SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001819 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 bool isVarArg,
1821 const SmallVectorImpl<ISD::InputArg> &Ins,
1822 DebugLoc dl,
1823 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001824 SmallVectorImpl<SDValue> &InVals)
1825 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001826 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001828
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 const Function* Fn = MF.getFunction();
1830 if (Fn->hasExternalLinkage() &&
1831 Subtarget->isTargetCygMing() &&
1832 Fn->getName() == "main")
1833 FuncInfo->setForceFramePointer(true);
1834
Evan Cheng1bc78042006-04-26 01:20:17 +00001835 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001837 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001838 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001839
Chris Lattner29689432010-03-11 00:22:57 +00001840 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1841 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001842
Chris Lattner638402b2007-02-28 07:00:42 +00001843 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001844 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001845 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001847
1848 // Allocate shadow area for Win64
1849 if (IsWin64) {
1850 CCInfo.AllocateStack(32, 8);
1851 }
1852
Duncan Sands45907662010-10-31 13:21:44 +00001853 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001854
Chris Lattnerf39f7712007-02-28 05:46:49 +00001855 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001857 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1858 CCValAssign &VA = ArgLocs[i];
1859 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1860 // places.
1861 assert(VA.getValNo() != LastVal &&
1862 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001863 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001867 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001868 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001870 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001872 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001874 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001876 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001877 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001878 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001879 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001880 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001881 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001882 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001884 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001885
Devang Patel68e6bee2011-02-21 23:21:26 +00001886 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001888
Chris Lattnerf39f7712007-02-28 05:46:49 +00001889 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1890 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1891 // right size.
1892 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001893 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001894 DAG.getValueType(VA.getValVT()));
1895 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001896 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001897 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001898 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001899 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001900
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001901 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001902 // Handle MMX values passed in XMM regs.
1903 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001904 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1905 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001906 } else
1907 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001908 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001909 } else {
1910 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001912 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001913
1914 // If value is passed via pointer - do a load.
1915 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001916 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001917 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001918
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001920 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921
Dan Gohman61a92132008-04-21 23:59:07 +00001922 // The x86-64 ABI for returning structs by value requires that we copy
1923 // the sret argument into %rax for the return. Save the argument into
1924 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001925 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001926 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1927 unsigned Reg = FuncInfo->getSRetReturnReg();
1928 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001930 FuncInfo->setSRetReturnReg(Reg);
1931 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001934 }
1935
Chris Lattnerf39f7712007-02-28 05:46:49 +00001936 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001937 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001938 if (FuncIsMadeTailCallSafe(CallConv,
1939 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001940 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001941
Evan Cheng1bc78042006-04-26 01:20:17 +00001942 // If the function takes variable number of arguments, make a frame index for
1943 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001944 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001945 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1946 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001947 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 }
1949 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1951
1952 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001953 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001956 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1958 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001959 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1961 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1962 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001963 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001964 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001965
1966 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001967 // The XMM registers which might contain var arg parameters are shadowed
1968 // in their paired GPR. So we only need to save the GPR to their home
1969 // slots.
1970 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001971 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001972 } else {
1973 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1974 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001975
Chad Rosier30450e82011-12-22 22:35:21 +00001976 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1977 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001978 }
1979 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1980 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001981
Devang Patel578efa92009-06-05 21:57:13 +00001982 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001983 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001984 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001985 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1986 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001987 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001988 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001989 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001990 // Kernel mode asks for SSE to be disabled, so don't push them
1991 // on the stack.
1992 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001993
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001995 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001996 // Get to the caller-allocated home save location. Add 8 to account
1997 // for the return address.
1998 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001999 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002000 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002001 // Fixup to set vararg frame on shadow area (4 x i64).
2002 if (NumIntRegs < 4)
2003 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002004 } else {
2005 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002006 // registers, then we must store them to their spots on the stack so
2007 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002008 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2009 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2010 FuncInfo->setRegSaveFrameIndex(
2011 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002012 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002013 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002014
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002016 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002017 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2018 getPointerTy());
2019 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002020 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002021 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2022 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002023 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002024 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002026 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002027 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002028 MachinePointerInfo::getFixedStack(
2029 FuncInfo->getRegSaveFrameIndex(), Offset),
2030 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002032 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002034
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2036 // Now store the XMM (fp + vector) parameter registers.
2037 SmallVector<SDValue, 11> SaveXMMOps;
2038 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002039
Craig Topperc9099502012-04-20 06:31:50 +00002040 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002041 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2042 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002043
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2045 FuncInfo->getRegSaveFrameIndex()));
2046 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2047 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002048
Dan Gohmanface41a2009-08-16 21:24:25 +00002049 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002050 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002051 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002052 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2053 SaveXMMOps.push_back(Val);
2054 }
2055 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2056 MVT::Other,
2057 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002059
2060 if (!MemOps.empty())
2061 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2062 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002063 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002065
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002067 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2068 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002069 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002070 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002071 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002072 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002073 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2074 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002075 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002076 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002077
Gordon Henriksen86737662008-01-05 16:56:59 +00002078 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002079 // RegSaveFrameIndex is X86-64 only.
2080 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002081 if (CallConv == CallingConv::X86_FastCall ||
2082 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002083 // fastcc functions can't have varargs.
2084 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 }
Evan Cheng25caf632006-05-23 21:06:34 +00002086
Rafael Espindola76927d752011-08-30 19:39:58 +00002087 FuncInfo->setArgumentStackSize(StackSize);
2088
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002090}
2091
Dan Gohman475871a2008-07-27 21:46:04 +00002092SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2094 SDValue StackPtr, SDValue Arg,
2095 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002096 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002097 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002098 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002100 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002101 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002102 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002103
2104 return DAG.getStore(Chain, dl, Arg, PtrOff,
2105 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002106 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002107}
2108
Bill Wendling64e87322009-01-16 19:25:27 +00002109/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002111SDValue
2112X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002113 SDValue &OutRetAddr, SDValue Chain,
2114 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002115 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002116 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002117 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002118 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002119
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002121 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002122 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002123 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002124}
2125
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002126/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002127/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002128static SDValue
2129EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002130 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002131 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002132 // Store the return address to the appropriate stack slot.
2133 if (!FPDiff) return Chain;
2134 // Calculate the new stack slot for the return address.
2135 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002136 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002137 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002139 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002140 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002141 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002142 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002143 return Chain;
2144}
2145
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002147X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002148 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002149 SelectionDAG &DAG = CLI.DAG;
2150 DebugLoc &dl = CLI.DL;
2151 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2152 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2153 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2154 SDValue Chain = CLI.Chain;
2155 SDValue Callee = CLI.Callee;
2156 CallingConv::ID CallConv = CLI.CallConv;
2157 bool &isTailCall = CLI.IsTailCall;
2158 bool isVarArg = CLI.IsVarArg;
2159
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160 MachineFunction &MF = DAG.getMachineFunction();
2161 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002162 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002163 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002165 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166
Nick Lewycky22de16d2012-01-19 00:34:10 +00002167 if (MF.getTarget().Options.DisableTailCalls)
2168 isTailCall = false;
2169
Evan Cheng5f941932010-02-05 02:21:12 +00002170 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002171 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002172 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2173 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002174 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002175
2176 // Sibcalls are automatically detected tailcalls which do not require
2177 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002178 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002179 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002180
2181 if (isTailCall)
2182 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002183 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002184
Chris Lattner29689432010-03-11 00:22:57 +00002185 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2186 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002187
Chris Lattner638402b2007-02-28 07:00:42 +00002188 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002189 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002190 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002192
2193 // Allocate shadow area for Win64
2194 if (IsWin64) {
2195 CCInfo.AllocateStack(32, 8);
2196 }
2197
Duncan Sands45907662010-10-31 13:21:44 +00002198 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002199
Chris Lattner423c5f42007-02-28 05:31:48 +00002200 // Get a count of how many bytes are to be pushed on the stack.
2201 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002202 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002203 // This is a sibcall. The memory operands are available in caller's
2204 // own caller's stack.
2205 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002206 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2207 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002208 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002209
Gordon Henriksen86737662008-01-05 16:56:59 +00002210 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002211 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002212 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002213 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002214 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2215 FPDiff = NumBytesCallerPushed - NumBytes;
2216
2217 // Set the delta of movement of the returnaddr stackslot.
2218 // But only set if delta is greater than previous delta.
2219 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2220 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2221 }
2222
Evan Chengf22f9b32010-02-06 03:28:46 +00002223 if (!IsSibcall)
2224 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002225
Dan Gohman475871a2008-07-27 21:46:04 +00002226 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002227 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002228 if (isTailCall && FPDiff)
2229 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2230 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002231
Dan Gohman475871a2008-07-27 21:46:04 +00002232 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2233 SmallVector<SDValue, 8> MemOpChains;
2234 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002235
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002236 // Walk the register/memloc assignments, inserting copies/loads. In the case
2237 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2239 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002240 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002241 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002242 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002243 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002244
Chris Lattner423c5f42007-02-28 05:31:48 +00002245 // Promote the value if needed.
2246 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002247 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002248 case CCValAssign::Full: break;
2249 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002250 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 break;
2252 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002253 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002254 break;
2255 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002256 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2257 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002258 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2260 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002261 } else
2262 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2263 break;
2264 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002265 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002266 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002267 case CCValAssign::Indirect: {
2268 // Store the argument.
2269 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002270 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002271 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002272 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002273 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002274 Arg = SpillSlot;
2275 break;
2276 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002278
Chris Lattner423c5f42007-02-28 05:31:48 +00002279 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002280 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2281 if (isVarArg && IsWin64) {
2282 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2283 // shadow reg if callee is a varargs function.
2284 unsigned ShadowReg = 0;
2285 switch (VA.getLocReg()) {
2286 case X86::XMM0: ShadowReg = X86::RCX; break;
2287 case X86::XMM1: ShadowReg = X86::RDX; break;
2288 case X86::XMM2: ShadowReg = X86::R8; break;
2289 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002290 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002291 if (ShadowReg)
2292 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002293 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002294 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002295 assert(VA.isMemLoc());
2296 if (StackPtr.getNode() == 0)
2297 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2298 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2299 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002300 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002302
Evan Cheng32fe1032006-05-25 00:59:30 +00002303 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002305 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002306
Evan Cheng347d5f72006-04-28 21:29:37 +00002307 // Build a sequence of copy-to-reg nodes chained together with token chain
2308 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002309 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002310 // Tail call byval lowering might overwrite argument registers so in case of
2311 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002312 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002313 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002314 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002315 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002316 InFlag = Chain.getValue(1);
2317 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002318
Chris Lattner88e1fd52009-07-09 04:24:46 +00002319 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002320 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2321 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002322 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002323 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2324 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002325 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002326 InFlag);
2327 InFlag = Chain.getValue(1);
2328 } else {
2329 // If we are tail calling and generating PIC/GOT style code load the
2330 // address of the callee into ECX. The value in ecx is used as target of
2331 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2332 // for tail calls on PIC/GOT architectures. Normally we would just put the
2333 // address of GOT into ebx and then call target@PLT. But for tail calls
2334 // ebx would be restored (since ebx is callee saved) before jumping to the
2335 // target@PLT.
2336
2337 // Note: The actual moving to ECX is done further down.
2338 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2339 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2340 !G->getGlobal()->hasProtectedVisibility())
2341 Callee = LowerGlobalAddress(Callee, DAG);
2342 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002343 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002344 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002345 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002346
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002347 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002348 // From AMD64 ABI document:
2349 // For calls that may call functions that use varargs or stdargs
2350 // (prototype-less calls or calls to functions containing ellipsis (...) in
2351 // the declaration) %al is used as hidden argument to specify the number
2352 // of SSE registers used. The contents of %al do not need to match exactly
2353 // the number of registers, but must be an ubound on the number of SSE
2354 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002355
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002357 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2359 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2360 };
2361 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002362 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002363 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002364
Dale Johannesendd64c412009-02-04 00:33:20 +00002365 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002367 InFlag = Chain.getValue(1);
2368 }
2369
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002370
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002371 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002372 if (isTailCall) {
2373 // Force all the incoming stack arguments to be loaded from the stack
2374 // before any new outgoing arguments are stored to the stack, because the
2375 // outgoing stack slots may alias the incoming argument stack slots, and
2376 // the alias isn't otherwise explicit. This is slightly more conservative
2377 // than necessary, because it means that each store effectively depends
2378 // on every argument instead of just those arguments it would clobber.
2379 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2380
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SmallVector<SDValue, 8> MemOpChains2;
2382 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002384 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002385 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002386 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002387 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2388 CCValAssign &VA = ArgLocs[i];
2389 if (VA.isRegLoc())
2390 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002391 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002392 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002393 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002394 // Create frame index.
2395 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002396 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002397 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002398 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002399
Duncan Sands276dcbd2008-03-21 09:14:45 +00002400 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002401 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002402 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002403 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002404 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002405 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002406 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002407
Dan Gohman98ca4f22009-08-05 01:29:28 +00002408 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2409 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002410 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002411 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002412 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002413 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002414 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002415 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002416 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002417 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002418 }
2419 }
2420
2421 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002423 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002424
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002425 // Copy arguments to their registers.
2426 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002427 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002428 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002429 InFlag = Chain.getValue(1);
2430 }
Dan Gohman475871a2008-07-27 21:46:04 +00002431 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002432
Gordon Henriksen86737662008-01-05 16:56:59 +00002433 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002434 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002435 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002436 }
2437
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002438 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2439 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2440 // In the 64-bit large code model, we have to make all calls
2441 // through a register, since the call instruction's 32-bit
2442 // pc-relative offset may not be large enough to hold the whole
2443 // address.
2444 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002445 // If the callee is a GlobalAddress node (quite common, every direct call
2446 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2447 // it.
2448
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002449 // We should use extra load for direct calls to dllimported functions in
2450 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002451 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002452 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002453 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002454 bool ExtraLoad = false;
2455 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002456
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2458 // external symbols most go through the PLT in PIC mode. If the symbol
2459 // has hidden or protected visibility, or if it is static or local, then
2460 // we don't need to use the PLT - we can directly call it.
2461 if (Subtarget->isTargetELF() &&
2462 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002463 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002464 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002465 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002466 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002467 (!Subtarget->getTargetTriple().isMacOSX() ||
2468 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002473 } else if (Subtarget->isPICStyleRIPRel() &&
2474 isa<Function>(GV) &&
2475 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2476 // If the function is marked as non-lazy, generate an indirect call
2477 // which loads from the GOT directly. This avoids runtime overhead
2478 // at the cost of eager binding (and one extra byte of encoding).
2479 OpFlags = X86II::MO_GOTPCREL;
2480 WrapperKind = X86ISD::WrapperRIP;
2481 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002482 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002483
Devang Patel0d881da2010-07-06 22:08:15 +00002484 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002486
2487 // Add a wrapper if needed.
2488 if (WrapperKind != ISD::DELETED_NODE)
2489 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2490 // Add extra indirection if needed.
2491 if (ExtraLoad)
2492 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2493 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002494 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002495 }
Bill Wendling056292f2008-09-16 21:48:12 +00002496 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002497 unsigned char OpFlags = 0;
2498
Evan Cheng1bf891a2010-12-01 22:59:46 +00002499 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2500 // external symbols should go through the PLT.
2501 if (Subtarget->isTargetELF() &&
2502 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2503 OpFlags = X86II::MO_PLT;
2504 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002505 (!Subtarget->getTargetTriple().isMacOSX() ||
2506 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002507 // PC-relative references to external symbols should go through $stub,
2508 // unless we're building with the leopard linker or later, which
2509 // automatically synthesizes these stubs.
2510 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002511 }
Eric Christopherfd179292009-08-27 18:07:15 +00002512
Chris Lattner48a7d022009-07-09 05:02:21 +00002513 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2514 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002515 }
2516
Chris Lattnerd96d0722007-02-25 06:40:16 +00002517 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002518 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002519 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002520
Evan Chengf22f9b32010-02-06 03:28:46 +00002521 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002522 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2523 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002524 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002525 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002526
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002527 Ops.push_back(Chain);
2528 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002529
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002532
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 // Add argument registers to the end of the list so that they are known live
2534 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002535 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2536 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2537 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002538
Evan Cheng586ccac2008-03-18 23:36:35 +00002539 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002541 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2542
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002543 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002544 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002546
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002547 // Add a register mask operand representing the call-preserved registers.
2548 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2549 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2550 assert(Mask && "Missing call preserved mask for calling convention");
2551 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002552
Gabor Greifba36cb52008-08-28 21:40:38 +00002553 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002554 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002555
Dan Gohman98ca4f22009-08-05 01:29:28 +00002556 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002557 // We used to do:
2558 //// If this is the first return lowered for this function, add the regs
2559 //// to the liveout set for the function.
2560 // This isn't right, although it's probably harmless on x86; liveouts
2561 // should be computed from returns not tail calls. Consider a void
2562 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002563 return DAG.getNode(X86ISD::TC_RETURN, dl,
2564 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002565 }
2566
Dale Johannesenace16102009-02-03 19:33:06 +00002567 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002568 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002569
Chris Lattner2d297092006-05-23 18:50:38 +00002570 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002571 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002572 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2573 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002574 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002575 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2576 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002577 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002578 // pops the hidden struct pointer, so we have to push it back.
2579 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002580 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002581 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002582 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002583 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002584
Gordon Henriksenae636f82008-01-03 16:47:34 +00002585 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002586 if (!IsSibcall) {
2587 Chain = DAG.getCALLSEQ_END(Chain,
2588 DAG.getIntPtrConstant(NumBytes, true),
2589 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2590 true),
2591 InFlag);
2592 InFlag = Chain.getValue(1);
2593 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002594
Chris Lattner3085e152007-02-25 08:59:22 +00002595 // Handle result values, copying them out of physregs into vregs that we
2596 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002597 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2598 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002599}
2600
Evan Cheng25ab6902006-09-08 06:48:29 +00002601
2602//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002603// Fast Calling Convention (tail call) implementation
2604//===----------------------------------------------------------------------===//
2605
2606// Like std call, callee cleans arguments, convention except that ECX is
2607// reserved for storing the tail called function address. Only 2 registers are
2608// free for argument passing (inreg). Tail call optimization is performed
2609// provided:
2610// * tailcallopt is enabled
2611// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002612// On X86_64 architecture with GOT-style position independent code only local
2613// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002614// To keep the stack aligned according to platform abi the function
2615// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2616// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002617// If a tail called function callee has more arguments than the caller the
2618// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002619// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002620// original REtADDR, but before the saved framepointer or the spilled registers
2621// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2622// stack layout:
2623// arg1
2624// arg2
2625// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002626// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002627// move area ]
2628// (possible EBP)
2629// ESI
2630// EDI
2631// local1 ..
2632
2633/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2634/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002635unsigned
2636X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2637 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002638 MachineFunction &MF = DAG.getMachineFunction();
2639 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002640 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002641 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002642 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002643 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002644 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002645 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2646 // Number smaller than 12 so just add the difference.
2647 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2648 } else {
2649 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002650 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002651 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002652 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002653 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002654}
2655
Evan Cheng5f941932010-02-05 02:21:12 +00002656/// MatchingStackOffset - Return true if the given stack call argument is
2657/// already available in the same position (relatively) of the caller's
2658/// incoming argument stack.
2659static
2660bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2661 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2662 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002663 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2664 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002665 if (Arg.getOpcode() == ISD::CopyFromReg) {
2666 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002667 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002668 return false;
2669 MachineInstr *Def = MRI->getVRegDef(VR);
2670 if (!Def)
2671 return false;
2672 if (!Flags.isByVal()) {
2673 if (!TII->isLoadFromStackSlot(Def, FI))
2674 return false;
2675 } else {
2676 unsigned Opcode = Def->getOpcode();
2677 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2678 Def->getOperand(1).isFI()) {
2679 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002680 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002681 } else
2682 return false;
2683 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002684 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2685 if (Flags.isByVal())
2686 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002687 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002688 // define @foo(%struct.X* %A) {
2689 // tail call @bar(%struct.X* byval %A)
2690 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002691 return false;
2692 SDValue Ptr = Ld->getBasePtr();
2693 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2694 if (!FINode)
2695 return false;
2696 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002697 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002698 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002699 FI = FINode->getIndex();
2700 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002701 } else
2702 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002703
Evan Cheng4cae1332010-03-05 08:38:04 +00002704 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002705 if (!MFI->isFixedObjectIndex(FI))
2706 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002707 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002708}
2709
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2711/// for tail call optimization. Targets which want to do tail call
2712/// optimization should implement this function.
2713bool
2714X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002715 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002716 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002717 bool isCalleeStructRet,
2718 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002719 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002720 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002721 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002722 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002723 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002724 CalleeCC != CallingConv::C)
2725 return false;
2726
Evan Cheng7096ae42010-01-29 06:45:59 +00002727 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002728 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002729 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002730 CallingConv::ID CallerCC = CallerF->getCallingConv();
2731 bool CCMatch = CallerCC == CalleeCC;
2732
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002733 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002734 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002735 return true;
2736 return false;
2737 }
2738
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002739 // Look for obvious safe cases to perform tail call optimization that do not
2740 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002741
Evan Cheng2c12cb42010-03-26 16:26:03 +00002742 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2743 // emit a special epilogue.
2744 if (RegInfo->needsStackRealignment(MF))
2745 return false;
2746
Evan Chenga375d472010-03-15 18:54:48 +00002747 // Also avoid sibcall optimization if either caller or callee uses struct
2748 // return semantics.
2749 if (isCalleeStructRet || isCallerStructRet)
2750 return false;
2751
Chad Rosier2416da32011-06-24 21:15:36 +00002752 // An stdcall caller is expected to clean up its arguments; the callee
2753 // isn't going to do that.
2754 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2755 return false;
2756
Chad Rosier871f6642011-05-18 19:59:50 +00002757 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002758 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002759 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002760
2761 // Optimizing for varargs on Win64 is unlikely to be safe without
2762 // additional testing.
2763 if (Subtarget->isTargetWin64())
2764 return false;
2765
Chad Rosier871f6642011-05-18 19:59:50 +00002766 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002767 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002768 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002769
Chad Rosier871f6642011-05-18 19:59:50 +00002770 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2771 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2772 if (!ArgLocs[i].isRegLoc())
2773 return false;
2774 }
2775
Chad Rosier30450e82011-12-22 22:35:21 +00002776 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2777 // stack. Therefore, if it's not used by the call it is not safe to optimize
2778 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002779 bool Unused = false;
2780 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2781 if (!Ins[i].Used) {
2782 Unused = true;
2783 break;
2784 }
2785 }
2786 if (Unused) {
2787 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002788 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002789 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002790 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002791 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002792 CCValAssign &VA = RVLocs[i];
2793 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2794 return false;
2795 }
2796 }
2797
Evan Cheng13617962010-04-30 01:12:32 +00002798 // If the calling conventions do not match, then we'd better make sure the
2799 // results are returned in the same way as what the caller expects.
2800 if (!CCMatch) {
2801 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002802 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002803 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002804 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2805
2806 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002807 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002808 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002809 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2810
2811 if (RVLocs1.size() != RVLocs2.size())
2812 return false;
2813 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2814 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2815 return false;
2816 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2817 return false;
2818 if (RVLocs1[i].isRegLoc()) {
2819 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2820 return false;
2821 } else {
2822 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2823 return false;
2824 }
2825 }
2826 }
2827
Evan Chenga6bff982010-01-30 01:22:00 +00002828 // If the callee takes no arguments then go on to check the results of the
2829 // call.
2830 if (!Outs.empty()) {
2831 // Check if stack adjustment is needed. For now, do not do this if any
2832 // argument is passed on the stack.
2833 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002834 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002835 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002836
2837 // Allocate shadow area for Win64
2838 if (Subtarget->isTargetWin64()) {
2839 CCInfo.AllocateStack(32, 8);
2840 }
2841
Duncan Sands45907662010-10-31 13:21:44 +00002842 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002843 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002844 MachineFunction &MF = DAG.getMachineFunction();
2845 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2846 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002847
2848 // Check if the arguments are already laid out in the right way as
2849 // the caller's fixed stack objects.
2850 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002851 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2852 const X86InstrInfo *TII =
2853 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002854 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2855 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002856 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002857 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002858 if (VA.getLocInfo() == CCValAssign::Indirect)
2859 return false;
2860 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002861 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2862 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002863 return false;
2864 }
2865 }
2866 }
Evan Cheng9c044672010-05-29 01:35:22 +00002867
2868 // If the tailcall address may be in a register, then make sure it's
2869 // possible to register allocate for it. In 32-bit, the call address can
2870 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002871 // callee-saved registers are restored. These happen to be the same
2872 // registers used to pass 'inreg' arguments so watch out for those.
2873 if (!Subtarget->is64Bit() &&
2874 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002875 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002876 unsigned NumInRegs = 0;
2877 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2878 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002879 if (!VA.isRegLoc())
2880 continue;
2881 unsigned Reg = VA.getLocReg();
2882 switch (Reg) {
2883 default: break;
2884 case X86::EAX: case X86::EDX: case X86::ECX:
2885 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002886 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002887 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002888 }
2889 }
2890 }
Evan Chenga6bff982010-01-30 01:22:00 +00002891 }
Evan Chengb1712452010-01-27 06:25:16 +00002892
Evan Cheng86809cc2010-02-03 03:28:02 +00002893 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002894}
2895
Dan Gohman3df24e62008-09-03 23:12:08 +00002896FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002897X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2898 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002899}
2900
2901
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002902//===----------------------------------------------------------------------===//
2903// Other Lowering Hooks
2904//===----------------------------------------------------------------------===//
2905
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002906static bool MayFoldLoad(SDValue Op) {
2907 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2908}
2909
2910static bool MayFoldIntoStore(SDValue Op) {
2911 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2912}
2913
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002914static bool isTargetShuffle(unsigned Opcode) {
2915 switch(Opcode) {
2916 default: return false;
2917 case X86ISD::PSHUFD:
2918 case X86ISD::PSHUFHW:
2919 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002920 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002921 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002922 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002923 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002924 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002925 case X86ISD::MOVLPS:
2926 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002927 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002928 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002929 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002930 case X86ISD::MOVSS:
2931 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002932 case X86ISD::UNPCKL:
2933 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002934 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002935 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002936 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002937 return true;
2938 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002939}
2940
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002941static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002942 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002943 switch(Opc) {
2944 default: llvm_unreachable("Unknown x86 shuffle node");
2945 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002946 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002947 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002948 return DAG.getNode(Opc, dl, VT, V1);
2949 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002950}
2951
2952static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002953 SDValue V1, unsigned TargetMask,
2954 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002955 switch(Opc) {
2956 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002957 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002958 case X86ISD::PSHUFHW:
2959 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002960 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002961 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002962 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2963 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002964}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002965
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002966static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002967 SDValue V1, SDValue V2, unsigned TargetMask,
2968 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969 switch(Opc) {
2970 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002971 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002972 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002973 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002974 return DAG.getNode(Opc, dl, VT, V1, V2,
2975 DAG.getConstant(TargetMask, MVT::i8));
2976 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002977}
2978
2979static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2980 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2981 switch(Opc) {
2982 default: llvm_unreachable("Unknown x86 shuffle node");
2983 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002984 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002985 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002986 case X86ISD::MOVLPS:
2987 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002988 case X86ISD::MOVSS:
2989 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002990 case X86ISD::UNPCKL:
2991 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002992 return DAG.getNode(Opc, dl, VT, V1, V2);
2993 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002994}
2995
Dan Gohmand858e902010-04-17 15:26:15 +00002996SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002997 MachineFunction &MF = DAG.getMachineFunction();
2998 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2999 int ReturnAddrIndex = FuncInfo->getRAIndex();
3000
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003001 if (ReturnAddrIndex == 0) {
3002 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00003003 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00003004 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003005 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003006 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003007 }
3008
Evan Cheng25ab6902006-09-08 06:48:29 +00003009 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003010}
3011
3012
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003013bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3014 bool hasSymbolicDisplacement) {
3015 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003016 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003017 return false;
3018
3019 // If we don't have a symbolic displacement - we don't have any extra
3020 // restrictions.
3021 if (!hasSymbolicDisplacement)
3022 return true;
3023
3024 // FIXME: Some tweaks might be needed for medium code model.
3025 if (M != CodeModel::Small && M != CodeModel::Kernel)
3026 return false;
3027
3028 // For small code model we assume that latest object is 16MB before end of 31
3029 // bits boundary. We may also accept pretty large negative constants knowing
3030 // that all objects are in the positive half of address space.
3031 if (M == CodeModel::Small && Offset < 16*1024*1024)
3032 return true;
3033
3034 // For kernel code model we know that all object resist in the negative half
3035 // of 32bits address space. We may not accept negative offsets, since they may
3036 // be just off and we may accept pretty large positive ones.
3037 if (M == CodeModel::Kernel && Offset > 0)
3038 return true;
3039
3040 return false;
3041}
3042
Evan Chengef41ff62011-06-23 17:54:54 +00003043/// isCalleePop - Determines whether the callee is required to pop its
3044/// own arguments. Callee pop is necessary to support tail calls.
3045bool X86::isCalleePop(CallingConv::ID CallingConv,
3046 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3047 if (IsVarArg)
3048 return false;
3049
3050 switch (CallingConv) {
3051 default:
3052 return false;
3053 case CallingConv::X86_StdCall:
3054 return !is64Bit;
3055 case CallingConv::X86_FastCall:
3056 return !is64Bit;
3057 case CallingConv::X86_ThisCall:
3058 return !is64Bit;
3059 case CallingConv::Fast:
3060 return TailCallOpt;
3061 case CallingConv::GHC:
3062 return TailCallOpt;
3063 }
3064}
3065
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3067/// specific condition code, returning the condition code and the LHS/RHS of the
3068/// comparison to make.
3069static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3070 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003071 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003072 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3073 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3074 // X > -1 -> X == 0, jump !sign.
3075 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003076 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003077 }
3078 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003079 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003080 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003081 }
3082 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003083 // X < 1 -> X <= 0
3084 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003085 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003086 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003087 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003088
Evan Chengd9558e02006-01-06 00:43:03 +00003089 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003090 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETEQ: return X86::COND_E;
3092 case ISD::SETGT: return X86::COND_G;
3093 case ISD::SETGE: return X86::COND_GE;
3094 case ISD::SETLT: return X86::COND_L;
3095 case ISD::SETLE: return X86::COND_LE;
3096 case ISD::SETNE: return X86::COND_NE;
3097 case ISD::SETULT: return X86::COND_B;
3098 case ISD::SETUGT: return X86::COND_A;
3099 case ISD::SETULE: return X86::COND_BE;
3100 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003101 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003102 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003103
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003105
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003107 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3108 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3110 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003111 }
3112
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 switch (SetCCOpcode) {
3114 default: break;
3115 case ISD::SETOLT:
3116 case ISD::SETOLE:
3117 case ISD::SETUGT:
3118 case ISD::SETUGE:
3119 std::swap(LHS, RHS);
3120 break;
3121 }
3122
3123 // On a floating point condition, the flags are set as follows:
3124 // ZF PF CF op
3125 // 0 | 0 | 0 | X > Y
3126 // 0 | 0 | 1 | X < Y
3127 // 1 | 0 | 0 | X == Y
3128 // 1 | 1 | 1 | unordered
3129 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003130 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003131 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003132 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003133 case ISD::SETOLT: // flipped
3134 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003135 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003136 case ISD::SETOLE: // flipped
3137 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003138 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003139 case ISD::SETUGT: // flipped
3140 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003141 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003142 case ISD::SETUGE: // flipped
3143 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003144 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003145 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003146 case ISD::SETNE: return X86::COND_NE;
3147 case ISD::SETUO: return X86::COND_P;
3148 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003149 case ISD::SETOEQ:
3150 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003151 }
Evan Chengd9558e02006-01-06 00:43:03 +00003152}
3153
Evan Cheng4a460802006-01-11 00:33:36 +00003154/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3155/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003156/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003157static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003158 switch (X86CC) {
3159 default:
3160 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003161 case X86::COND_B:
3162 case X86::COND_BE:
3163 case X86::COND_E:
3164 case X86::COND_P:
3165 case X86::COND_A:
3166 case X86::COND_AE:
3167 case X86::COND_NE:
3168 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003169 return true;
3170 }
3171}
3172
Evan Chengeb2f9692009-10-27 19:56:55 +00003173/// isFPImmLegal - Returns true if the target can instruction select the
3174/// specified FP immediate natively. If false, the legalizer will
3175/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003176bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003177 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3178 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3179 return true;
3180 }
3181 return false;
3182}
3183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3185/// the specified range (L, H].
3186static bool isUndefOrInRange(int Val, int Low, int Hi) {
3187 return (Val < 0) || (Val >= Low && Val < Hi);
3188}
3189
3190/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3191/// specified value.
3192static bool isUndefOrEqual(int Val, int CmpVal) {
3193 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003194 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003196}
3197
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003198/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003199/// from position Pos and ending in Pos+Size, falls within the specified
3200/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003201static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003202 unsigned Pos, unsigned Size, int Low) {
3203 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003204 if (!isUndefOrEqual(Mask[i], Low))
3205 return false;
3206 return true;
3207}
3208
Nate Begeman9008ca62009-04-27 18:41:29 +00003209/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3210/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3211/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003212static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003213 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 return (Mask[0] < 2 && Mask[1] < 2);
3217 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003218}
3219
Nate Begeman9008ca62009-04-27 18:41:29 +00003220/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3221/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003222static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3223 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003224 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003225
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003227 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3228 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003229
Evan Cheng506d3df2006-03-29 23:07:14 +00003230 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003231 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003232 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003233 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003234
Craig Toppera9a568a2012-05-02 08:03:44 +00003235 if (VT == MVT::v16i16) {
3236 // Lower quadword copied in order or undef.
3237 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3238 return false;
3239
3240 // Upper quadword shuffled.
3241 for (unsigned i = 12; i != 16; ++i)
3242 if (!isUndefOrInRange(Mask[i], 12, 16))
3243 return false;
3244 }
3245
Evan Cheng506d3df2006-03-29 23:07:14 +00003246 return true;
3247}
3248
Nate Begeman9008ca62009-04-27 18:41:29 +00003249/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3250/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003251static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3252 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003253 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003254
Rafael Espindola15684b22009-04-24 12:40:33 +00003255 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003256 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3257 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003258
Rafael Espindola15684b22009-04-24 12:40:33 +00003259 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003260 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003261 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003262 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003263
Craig Toppera9a568a2012-05-02 08:03:44 +00003264 if (VT == MVT::v16i16) {
3265 // Upper quadword copied in order.
3266 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3267 return false;
3268
3269 // Lower quadword shuffled.
3270 for (unsigned i = 8; i != 12; ++i)
3271 if (!isUndefOrInRange(Mask[i], 8, 12))
3272 return false;
3273 }
3274
Rafael Espindola15684b22009-04-24 12:40:33 +00003275 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003276}
3277
Nate Begemana09008b2009-10-19 02:17:23 +00003278/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3279/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003280static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3281 const X86Subtarget *Subtarget) {
3282 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3283 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003284 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003285
Craig Topper0e2037b2012-01-20 05:53:00 +00003286 unsigned NumElts = VT.getVectorNumElements();
3287 unsigned NumLanes = VT.getSizeInBits()/128;
3288 unsigned NumLaneElts = NumElts/NumLanes;
3289
3290 // Do not handle 64-bit element shuffles with palignr.
3291 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003292 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003293
Craig Topper0e2037b2012-01-20 05:53:00 +00003294 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3295 unsigned i;
3296 for (i = 0; i != NumLaneElts; ++i) {
3297 if (Mask[i+l] >= 0)
3298 break;
3299 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003300
Craig Topper0e2037b2012-01-20 05:53:00 +00003301 // Lane is all undef, go to next lane
3302 if (i == NumLaneElts)
3303 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003304
Craig Topper0e2037b2012-01-20 05:53:00 +00003305 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003306
Craig Topper0e2037b2012-01-20 05:53:00 +00003307 // Make sure its in this lane in one of the sources
3308 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3309 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003310 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003311
3312 // If not lane 0, then we must match lane 0
3313 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3314 return false;
3315
3316 // Correct second source to be contiguous with first source
3317 if (Start >= (int)NumElts)
3318 Start -= NumElts - NumLaneElts;
3319
3320 // Make sure we're shifting in the right direction.
3321 if (Start <= (int)(i+l))
3322 return false;
3323
3324 Start -= i;
3325
3326 // Check the rest of the elements to see if they are consecutive.
3327 for (++i; i != NumLaneElts; ++i) {
3328 int Idx = Mask[i+l];
3329
3330 // Make sure its in this lane
3331 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3332 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3333 return false;
3334
3335 // If not lane 0, then we must match lane 0
3336 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3337 return false;
3338
3339 if (Idx >= (int)NumElts)
3340 Idx -= NumElts - NumLaneElts;
3341
3342 if (!isUndefOrEqual(Idx, Start+i))
3343 return false;
3344
3345 }
Nate Begemana09008b2009-10-19 02:17:23 +00003346 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003347
Nate Begemana09008b2009-10-19 02:17:23 +00003348 return true;
3349}
3350
Craig Topper1a7700a2012-01-19 08:19:12 +00003351/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3352/// the two vector operands have swapped position.
3353static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3354 unsigned NumElems) {
3355 for (unsigned i = 0; i != NumElems; ++i) {
3356 int idx = Mask[i];
3357 if (idx < 0)
3358 continue;
3359 else if (idx < (int)NumElems)
3360 Mask[i] = idx + NumElems;
3361 else
3362 Mask[i] = idx - NumElems;
3363 }
3364}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003365
Craig Topper1a7700a2012-01-19 08:19:12 +00003366/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3367/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3368/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3369/// reverse of what x86 shuffles want.
3370static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3371 bool Commuted = false) {
3372 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003373 return false;
3374
Craig Topper1a7700a2012-01-19 08:19:12 +00003375 unsigned NumElems = VT.getVectorNumElements();
3376 unsigned NumLanes = VT.getSizeInBits()/128;
3377 unsigned NumLaneElems = NumElems/NumLanes;
3378
3379 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003380 return false;
3381
3382 // VSHUFPSY divides the resulting vector into 4 chunks.
3383 // The sources are also splitted into 4 chunks, and each destination
3384 // chunk must come from a different source chunk.
3385 //
3386 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3387 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3388 //
3389 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3390 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3391 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003392 // VSHUFPDY divides the resulting vector into 4 chunks.
3393 // The sources are also splitted into 4 chunks, and each destination
3394 // chunk must come from a different source chunk.
3395 //
3396 // SRC1 => X3 X2 X1 X0
3397 // SRC2 => Y3 Y2 Y1 Y0
3398 //
3399 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3400 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003401 unsigned HalfLaneElems = NumLaneElems/2;
3402 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3403 for (unsigned i = 0; i != NumLaneElems; ++i) {
3404 int Idx = Mask[i+l];
3405 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3406 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3407 return false;
3408 // For VSHUFPSY, the mask of the second half must be the same as the
3409 // first but with the appropriate offsets. This works in the same way as
3410 // VPERMILPS works with masks.
3411 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3412 continue;
3413 if (!isUndefOrEqual(Idx, Mask[i]+l))
3414 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003415 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003416 }
3417
3418 return true;
3419}
3420
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003421/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3422/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003423static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003424 unsigned NumElems = VT.getVectorNumElements();
3425
3426 if (VT.getSizeInBits() != 128)
3427 return false;
3428
3429 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003430 return false;
3431
Evan Cheng2064a2b2006-03-28 06:50:32 +00003432 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003433 return isUndefOrEqual(Mask[0], 6) &&
3434 isUndefOrEqual(Mask[1], 7) &&
3435 isUndefOrEqual(Mask[2], 2) &&
3436 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003437}
3438
Nate Begeman0b10b912009-11-07 23:17:15 +00003439/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3440/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3441/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003442static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003443 unsigned NumElems = VT.getVectorNumElements();
3444
3445 if (VT.getSizeInBits() != 128)
3446 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003447
Nate Begeman0b10b912009-11-07 23:17:15 +00003448 if (NumElems != 4)
3449 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003450
Craig Topperdd637ae2012-02-19 05:41:45 +00003451 return isUndefOrEqual(Mask[0], 2) &&
3452 isUndefOrEqual(Mask[1], 3) &&
3453 isUndefOrEqual(Mask[2], 2) &&
3454 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003455}
3456
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3458/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003459static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003460 if (VT.getSizeInBits() != 128)
3461 return false;
3462
Craig Topperdd637ae2012-02-19 05:41:45 +00003463 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003464
Evan Cheng5ced1d82006-04-06 23:23:56 +00003465 if (NumElems != 2 && NumElems != 4)
3466 return false;
3467
Chad Rosier238ae312012-04-30 17:47:15 +00003468 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003469 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003470 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471
Chad Rosier238ae312012-04-30 17:47:15 +00003472 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003473 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003474 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003475
3476 return true;
3477}
3478
Nate Begeman0b10b912009-11-07 23:17:15 +00003479/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3480/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003481static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3482 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003483
David Greenea20244d2011-03-02 17:23:43 +00003484 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003485 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003486 return false;
3487
Chad Rosier238ae312012-04-30 17:47:15 +00003488 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003489 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003490 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003491
Chad Rosier238ae312012-04-30 17:47:15 +00003492 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3493 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003494 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003495
3496 return true;
3497}
3498
Evan Cheng0038e592006-03-28 00:39:58 +00003499/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3500/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003501static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003502 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003503 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003504
3505 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3506 "Unsupported vector type for unpckh");
3507
Craig Topper6347e862011-11-21 06:57:39 +00003508 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003509 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003510 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003511
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003512 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3513 // independently on 128-bit lanes.
3514 unsigned NumLanes = VT.getSizeInBits()/128;
3515 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003516
Craig Topper94438ba2011-12-16 08:06:31 +00003517 for (unsigned l = 0; l != NumLanes; ++l) {
3518 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3519 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003520 i += 2, ++j) {
3521 int BitI = Mask[i];
3522 int BitI1 = Mask[i+1];
3523 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003524 return false;
David Greenea20244d2011-03-02 17:23:43 +00003525 if (V2IsSplat) {
3526 if (!isUndefOrEqual(BitI1, NumElts))
3527 return false;
3528 } else {
3529 if (!isUndefOrEqual(BitI1, j + NumElts))
3530 return false;
3531 }
Evan Cheng39623da2006-04-20 08:58:49 +00003532 }
Evan Cheng0038e592006-03-28 00:39:58 +00003533 }
David Greenea20244d2011-03-02 17:23:43 +00003534
Evan Cheng0038e592006-03-28 00:39:58 +00003535 return true;
3536}
3537
Evan Cheng4fcb9222006-03-28 02:43:26 +00003538/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3539/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003540static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003541 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003542 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003543
3544 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3545 "Unsupported vector type for unpckh");
3546
Craig Topper6347e862011-11-21 06:57:39 +00003547 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003548 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003549 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003550
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003551 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3552 // independently on 128-bit lanes.
3553 unsigned NumLanes = VT.getSizeInBits()/128;
3554 unsigned NumLaneElts = NumElts/NumLanes;
3555
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003556 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003557 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3558 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003559 int BitI = Mask[i];
3560 int BitI1 = Mask[i+1];
3561 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003562 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003563 if (V2IsSplat) {
3564 if (isUndefOrEqual(BitI1, NumElts))
3565 return false;
3566 } else {
3567 if (!isUndefOrEqual(BitI1, j+NumElts))
3568 return false;
3569 }
Evan Cheng39623da2006-04-20 08:58:49 +00003570 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003571 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003572 return true;
3573}
3574
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003575/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3576/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3577/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003578static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003579 bool HasAVX2) {
3580 unsigned NumElts = VT.getVectorNumElements();
3581
3582 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3583 "Unsupported vector type for unpckh");
3584
3585 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3586 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003587 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003588
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003589 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3590 // FIXME: Need a better way to get rid of this, there's no latency difference
3591 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3592 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003593 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003594 return false;
3595
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003596 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3597 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003598 unsigned NumLanes = VT.getSizeInBits()/128;
3599 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003600
Craig Topper94438ba2011-12-16 08:06:31 +00003601 for (unsigned l = 0; l != NumLanes; ++l) {
3602 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3603 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003604 i += 2, ++j) {
3605 int BitI = Mask[i];
3606 int BitI1 = Mask[i+1];
3607
3608 if (!isUndefOrEqual(BitI, j))
3609 return false;
3610 if (!isUndefOrEqual(BitI1, j))
3611 return false;
3612 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003613 }
David Greenea20244d2011-03-02 17:23:43 +00003614
Rafael Espindola15684b22009-04-24 12:40:33 +00003615 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003616}
3617
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003618/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3619/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3620/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003621static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003622 unsigned NumElts = VT.getVectorNumElements();
3623
3624 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3625 "Unsupported vector type for unpckh");
3626
3627 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3628 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003629 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003630
Craig Topper94438ba2011-12-16 08:06:31 +00003631 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3632 // independently on 128-bit lanes.
3633 unsigned NumLanes = VT.getSizeInBits()/128;
3634 unsigned NumLaneElts = NumElts/NumLanes;
3635
3636 for (unsigned l = 0; l != NumLanes; ++l) {
3637 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3638 i != (l+1)*NumLaneElts; i += 2, ++j) {
3639 int BitI = Mask[i];
3640 int BitI1 = Mask[i+1];
3641 if (!isUndefOrEqual(BitI, j))
3642 return false;
3643 if (!isUndefOrEqual(BitI1, j))
3644 return false;
3645 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003646 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003647 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003648}
3649
Evan Cheng017dcc62006-04-21 01:05:10 +00003650/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3651/// specifies a shuffle of elements that is suitable for input to MOVSS,
3652/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003653static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003654 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003655 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003656 if (VT.getSizeInBits() == 256)
3657 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003658
Craig Topperc612d792012-01-02 09:17:37 +00003659 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003660
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003662 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003663
Craig Topperc612d792012-01-02 09:17:37 +00003664 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003665 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003666 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003667
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003668 return true;
3669}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003670
Craig Topper70b883b2011-11-28 10:14:51 +00003671/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003672/// as permutations between 128-bit chunks or halves. As an example: this
3673/// shuffle bellow:
3674/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3675/// The first half comes from the second half of V1 and the second half from the
3676/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003677static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003678 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003679 return false;
3680
3681 // The shuffle result is divided into half A and half B. In total the two
3682 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3683 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003684 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003685 bool MatchA = false, MatchB = false;
3686
3687 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003688 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003689 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3690 MatchA = true;
3691 break;
3692 }
3693 }
3694
3695 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003696 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003697 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3698 MatchB = true;
3699 break;
3700 }
3701 }
3702
3703 return MatchA && MatchB;
3704}
3705
Craig Topper70b883b2011-11-28 10:14:51 +00003706/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3707/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003708static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003709 EVT VT = SVOp->getValueType(0);
3710
Craig Topperc612d792012-01-02 09:17:37 +00003711 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003712
Craig Topperc612d792012-01-02 09:17:37 +00003713 unsigned FstHalf = 0, SndHalf = 0;
3714 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003715 if (SVOp->getMaskElt(i) > 0) {
3716 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3717 break;
3718 }
3719 }
Craig Topperc612d792012-01-02 09:17:37 +00003720 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003721 if (SVOp->getMaskElt(i) > 0) {
3722 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3723 break;
3724 }
3725 }
3726
3727 return (FstHalf | (SndHalf << 4));
3728}
3729
Craig Topper70b883b2011-11-28 10:14:51 +00003730/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003731/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3732/// Note that VPERMIL mask matching is different depending whether theunderlying
3733/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3734/// to the same elements of the low, but to the higher half of the source.
3735/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003736/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003737static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003738 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003739 return false;
3740
Craig Topperc612d792012-01-02 09:17:37 +00003741 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003742 // Only match 256-bit with 32/64-bit types
3743 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003744 return false;
3745
Craig Topperc612d792012-01-02 09:17:37 +00003746 unsigned NumLanes = VT.getSizeInBits()/128;
3747 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003748 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003749 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003750 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003751 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003752 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003753 continue;
3754 // VPERMILPS handling
3755 if (Mask[i] < 0)
3756 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003757 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003758 return false;
3759 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003760 }
3761
3762 return true;
3763}
3764
Craig Topper5aaffa82012-02-19 02:53:47 +00003765/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003766/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003767/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003768static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003769 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003770 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003771 if (VT.getSizeInBits() == 256)
3772 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003773 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003774 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003775
Nate Begeman9008ca62009-04-27 18:41:29 +00003776 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003777 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003778
Craig Topperc612d792012-01-02 09:17:37 +00003779 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003780 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3781 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3782 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003783 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003784
Evan Cheng39623da2006-04-20 08:58:49 +00003785 return true;
3786}
3787
Evan Chengd9539472006-04-14 21:59:03 +00003788/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3789/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003790/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003791static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003792 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003793 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003794 return false;
3795
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003796 unsigned NumElems = VT.getVectorNumElements();
3797
3798 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3799 (VT.getSizeInBits() == 256 && NumElems != 8))
3800 return false;
3801
3802 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003803 for (unsigned i = 0; i != NumElems; i += 2)
3804 if (!isUndefOrEqual(Mask[i], i+1) ||
3805 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003806 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003807
3808 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003809}
3810
3811/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3812/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003813/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003814static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003815 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003816 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003817 return false;
3818
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003819 unsigned NumElems = VT.getVectorNumElements();
3820
3821 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3822 (VT.getSizeInBits() == 256 && NumElems != 8))
3823 return false;
3824
3825 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003826 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003827 if (!isUndefOrEqual(Mask[i], i) ||
3828 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003830
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003831 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003832}
3833
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003834/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3835/// specifies a shuffle of elements that is suitable for input to 256-bit
3836/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003837static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003838 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003839
Craig Topperbeabc6c2011-12-05 06:56:46 +00003840 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003841 return false;
3842
Craig Topperc612d792012-01-02 09:17:37 +00003843 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003844 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003845 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003846 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003847 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003848 return false;
3849 return true;
3850}
3851
Evan Cheng0b457f02008-09-25 20:50:48 +00003852/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003853/// specifies a shuffle of elements that is suitable for input to 128-bit
3854/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003855static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003856 if (VT.getSizeInBits() != 128)
3857 return false;
3858
Craig Topperc612d792012-01-02 09:17:37 +00003859 unsigned e = VT.getVectorNumElements() / 2;
3860 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003861 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003862 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003863 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003864 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003865 return false;
3866 return true;
3867}
3868
David Greenec38a03e2011-02-03 15:50:00 +00003869/// isVEXTRACTF128Index - Return true if the specified
3870/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3871/// suitable for input to VEXTRACTF128.
3872bool X86::isVEXTRACTF128Index(SDNode *N) {
3873 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3874 return false;
3875
3876 // The index should be aligned on a 128-bit boundary.
3877 uint64_t Index =
3878 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3879
3880 unsigned VL = N->getValueType(0).getVectorNumElements();
3881 unsigned VBits = N->getValueType(0).getSizeInBits();
3882 unsigned ElSize = VBits / VL;
3883 bool Result = (Index * ElSize) % 128 == 0;
3884
3885 return Result;
3886}
3887
David Greeneccacdc12011-02-04 16:08:29 +00003888/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3889/// operand specifies a subvector insert that is suitable for input to
3890/// VINSERTF128.
3891bool X86::isVINSERTF128Index(SDNode *N) {
3892 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3893 return false;
3894
3895 // The index should be aligned on a 128-bit boundary.
3896 uint64_t Index =
3897 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3898
3899 unsigned VL = N->getValueType(0).getVectorNumElements();
3900 unsigned VBits = N->getValueType(0).getSizeInBits();
3901 unsigned ElSize = VBits / VL;
3902 bool Result = (Index * ElSize) % 128 == 0;
3903
3904 return Result;
3905}
3906
Evan Cheng63d33002006-03-22 08:01:21 +00003907/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003908/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003909/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003910static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003911 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003912
Craig Topper1a7700a2012-01-19 08:19:12 +00003913 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3914 "Unsupported vector type for PSHUF/SHUFP");
3915
3916 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3917 // independently on 128-bit lanes.
3918 unsigned NumElts = VT.getVectorNumElements();
3919 unsigned NumLanes = VT.getSizeInBits()/128;
3920 unsigned NumLaneElts = NumElts/NumLanes;
3921
3922 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3923 "Only supports 2 or 4 elements per lane");
3924
3925 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003926 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003927 for (unsigned i = 0; i != NumElts; ++i) {
3928 int Elt = N->getMaskElt(i);
3929 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003930 Elt &= NumLaneElts - 1;
3931 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003932 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003933 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003934
Evan Cheng63d33002006-03-22 08:01:21 +00003935 return Mask;
3936}
3937
Evan Cheng506d3df2006-03-29 23:07:14 +00003938/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003939/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003940static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003941 EVT VT = N->getValueType(0);
3942
3943 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3944 "Unsupported vector type for PSHUFHW");
3945
3946 unsigned NumElts = VT.getVectorNumElements();
3947
Evan Cheng506d3df2006-03-29 23:07:14 +00003948 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003949 for (unsigned l = 0; l != NumElts; l += 8) {
3950 // 8 nodes per lane, but we only care about the last 4.
3951 for (unsigned i = 0; i < 4; ++i) {
3952 int Elt = N->getMaskElt(l+i+4);
3953 if (Elt < 0) continue;
3954 Elt &= 0x3; // only 2-bits.
3955 Mask |= Elt << (i * 2);
3956 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003957 }
Craig Topper6b28d352012-05-03 07:12:59 +00003958
Evan Cheng506d3df2006-03-29 23:07:14 +00003959 return Mask;
3960}
3961
3962/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003963/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003964static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003965 EVT VT = N->getValueType(0);
3966
3967 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3968 "Unsupported vector type for PSHUFHW");
3969
3970 unsigned NumElts = VT.getVectorNumElements();
3971
Evan Cheng506d3df2006-03-29 23:07:14 +00003972 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003973 for (unsigned l = 0; l != NumElts; l += 8) {
3974 // 8 nodes per lane, but we only care about the first 4.
3975 for (unsigned i = 0; i < 4; ++i) {
3976 int Elt = N->getMaskElt(l+i);
3977 if (Elt < 0) continue;
3978 Elt &= 0x3; // only 2-bits
3979 Mask |= Elt << (i * 2);
3980 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003981 }
Craig Topper6b28d352012-05-03 07:12:59 +00003982
Evan Cheng506d3df2006-03-29 23:07:14 +00003983 return Mask;
3984}
3985
Nate Begemana09008b2009-10-19 02:17:23 +00003986/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3987/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003988static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3989 EVT VT = SVOp->getValueType(0);
3990 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003991
Craig Topper0e2037b2012-01-20 05:53:00 +00003992 unsigned NumElts = VT.getVectorNumElements();
3993 unsigned NumLanes = VT.getSizeInBits()/128;
3994 unsigned NumLaneElts = NumElts/NumLanes;
3995
3996 int Val = 0;
3997 unsigned i;
3998 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003999 Val = SVOp->getMaskElt(i);
4000 if (Val >= 0)
4001 break;
4002 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004003 if (Val >= (int)NumElts)
4004 Val -= NumElts - NumLaneElts;
4005
Eli Friedman63f8dde2011-07-25 21:36:45 +00004006 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004007 return (Val - i) * EltSize;
4008}
4009
David Greenec38a03e2011-02-03 15:50:00 +00004010/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4011/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4012/// instructions.
4013unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4014 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4015 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4016
4017 uint64_t Index =
4018 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4019
4020 EVT VecVT = N->getOperand(0).getValueType();
4021 EVT ElVT = VecVT.getVectorElementType();
4022
4023 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004024 return Index / NumElemsPerChunk;
4025}
4026
David Greeneccacdc12011-02-04 16:08:29 +00004027/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4028/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4029/// instructions.
4030unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4031 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4032 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4033
4034 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004035 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004036
4037 EVT VecVT = N->getValueType(0);
4038 EVT ElVT = VecVT.getVectorElementType();
4039
4040 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004041 return Index / NumElemsPerChunk;
4042}
4043
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004044/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4045/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4046/// Handles 256-bit.
4047static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4048 EVT VT = N->getValueType(0);
4049
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004050 unsigned NumElts = VT.getVectorNumElements();
4051
Craig Topper095c5282012-04-15 23:48:57 +00004052 assert((VT.is256BitVector() && NumElts == 4) &&
4053 "Unsupported vector type for VPERMQ/VPERMPD");
4054
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004055 unsigned Mask = 0;
4056 for (unsigned i = 0; i != NumElts; ++i) {
4057 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004058 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004059 continue;
4060 Mask |= Elt << (i*2);
4061 }
4062
4063 return Mask;
4064}
Evan Cheng37b73872009-07-30 08:33:02 +00004065/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4066/// constant +0.0.
4067bool X86::isZeroNode(SDValue Elt) {
4068 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004069 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004070 (isa<ConstantFPSDNode>(Elt) &&
4071 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4072}
4073
Nate Begeman9008ca62009-04-27 18:41:29 +00004074/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4075/// their permute mask.
4076static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4077 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004078 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004079 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004081
Nate Begeman5a5ca152009-04-29 05:20:52 +00004082 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004083 int Idx = SVOp->getMaskElt(i);
4084 if (Idx >= 0) {
4085 if (Idx < (int)NumElems)
4086 Idx += NumElems;
4087 else
4088 Idx -= NumElems;
4089 }
4090 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004091 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4093 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004094}
4095
Evan Cheng533a0aa2006-04-19 20:35:22 +00004096/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4097/// match movhlps. The lower half elements should come from upper half of
4098/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004099/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004100static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004101 if (VT.getSizeInBits() != 128)
4102 return false;
4103 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004104 return false;
4105 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004106 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004107 return false;
4108 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004109 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004110 return false;
4111 return true;
4112}
4113
Evan Cheng5ced1d82006-04-06 23:23:56 +00004114/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004115/// is promoted to a vector. It also returns the LoadSDNode by reference if
4116/// required.
4117static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004118 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4119 return false;
4120 N = N->getOperand(0).getNode();
4121 if (!ISD::isNON_EXTLoad(N))
4122 return false;
4123 if (LD)
4124 *LD = cast<LoadSDNode>(N);
4125 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004126}
4127
Dan Gohman65fd6562011-11-03 21:49:52 +00004128// Test whether the given value is a vector value which will be legalized
4129// into a load.
4130static bool WillBeConstantPoolLoad(SDNode *N) {
4131 if (N->getOpcode() != ISD::BUILD_VECTOR)
4132 return false;
4133
4134 // Check for any non-constant elements.
4135 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4136 switch (N->getOperand(i).getNode()->getOpcode()) {
4137 case ISD::UNDEF:
4138 case ISD::ConstantFP:
4139 case ISD::Constant:
4140 break;
4141 default:
4142 return false;
4143 }
4144
4145 // Vectors of all-zeros and all-ones are materialized with special
4146 // instructions rather than being loaded.
4147 return !ISD::isBuildVectorAllZeros(N) &&
4148 !ISD::isBuildVectorAllOnes(N);
4149}
4150
Evan Cheng533a0aa2006-04-19 20:35:22 +00004151/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4152/// match movlp{s|d}. The lower half elements should come from lower half of
4153/// V1 (and in order), and the upper half elements should come from the upper
4154/// half of V2 (and in order). And since V1 will become the source of the
4155/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004156static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004157 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004158 if (VT.getSizeInBits() != 128)
4159 return false;
4160
Evan Cheng466685d2006-10-09 20:57:25 +00004161 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004162 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004163 // Is V2 is a vector load, don't do this transformation. We will try to use
4164 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004165 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004166 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004167
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004168 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004169
Evan Cheng533a0aa2006-04-19 20:35:22 +00004170 if (NumElems != 2 && NumElems != 4)
4171 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004172 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004173 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004174 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004175 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004176 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004177 return false;
4178 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004179}
4180
Evan Cheng39623da2006-04-20 08:58:49 +00004181/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4182/// all the same.
4183static bool isSplatVector(SDNode *N) {
4184 if (N->getOpcode() != ISD::BUILD_VECTOR)
4185 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004186
Dan Gohman475871a2008-07-27 21:46:04 +00004187 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004188 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4189 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004190 return false;
4191 return true;
4192}
4193
Evan Cheng213d2cf2007-05-17 18:45:50 +00004194/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004195/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004196/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004197static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004198 SDValue V1 = N->getOperand(0);
4199 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004200 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4201 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004203 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004205 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4206 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004207 if (Opc != ISD::BUILD_VECTOR ||
4208 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004209 return false;
4210 } else if (Idx >= 0) {
4211 unsigned Opc = V1.getOpcode();
4212 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4213 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004214 if (Opc != ISD::BUILD_VECTOR ||
4215 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004216 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004217 }
4218 }
4219 return true;
4220}
4221
4222/// getZeroVector - Returns a vector of specified type with all zero elements.
4223///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004224static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004225 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004226 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004227 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004228
Dale Johannesen0488fb62010-09-30 23:57:10 +00004229 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004230 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004231 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004232 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004233 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004234 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4235 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4236 } else { // SSE1
4237 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4238 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4239 }
Craig Topper9d352402012-04-23 07:24:41 +00004240 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004241 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004242 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4243 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4244 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4245 } else {
4246 // 256-bit logic and arithmetic instructions in AVX are all
4247 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4248 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4249 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4250 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4251 }
Craig Topper9d352402012-04-23 07:24:41 +00004252 } else
4253 llvm_unreachable("Unexpected vector type");
4254
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004255 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004256}
4257
Chris Lattner8a594482007-11-25 00:24:49 +00004258/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004259/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4260/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4261/// Then bitcast to their original type, ensuring they get CSE'd.
4262static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4263 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004264 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004265 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004266
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004268 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004269 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004270 if (HasAVX2) { // AVX2
4271 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4272 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4273 } else { // AVX
4274 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004275 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004276 }
Craig Topper9d352402012-04-23 07:24:41 +00004277 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004278 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004279 } else
4280 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004281
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004282 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004283}
4284
Evan Cheng39623da2006-04-20 08:58:49 +00004285/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4286/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004287static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004288 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004289 if (Mask[i] > (int)NumElems) {
4290 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004291 }
Evan Cheng39623da2006-04-20 08:58:49 +00004292 }
Evan Cheng39623da2006-04-20 08:58:49 +00004293}
4294
Evan Cheng017dcc62006-04-21 01:05:10 +00004295/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4296/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004297static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 SDValue V2) {
4299 unsigned NumElems = VT.getVectorNumElements();
4300 SmallVector<int, 8> Mask;
4301 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004302 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 Mask.push_back(i);
4304 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004305}
4306
Nate Begeman9008ca62009-04-27 18:41:29 +00004307/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004308static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 SDValue V2) {
4310 unsigned NumElems = VT.getVectorNumElements();
4311 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004312 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 Mask.push_back(i);
4314 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004315 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004317}
4318
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004319/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004320static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 SDValue V2) {
4322 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004324 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 Mask.push_back(i + Half);
4326 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004327 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004329}
4330
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004331// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004332// a generic shuffle instruction because the target has no such instructions.
4333// Generate shuffles which repeat i16 and i8 several times until they can be
4334// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004335static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004336 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004338 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004339
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 while (NumElems > 4) {
4341 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004342 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 EltNo -= NumElems/2;
4346 }
4347 NumElems >>= 1;
4348 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004349 return V;
4350}
Eric Christopherfd179292009-08-27 18:07:15 +00004351
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004352/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4353static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4354 EVT VT = V.getValueType();
4355 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004356 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004357
Craig Topper9d352402012-04-23 07:24:41 +00004358 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004359 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004360 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004361 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4362 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004363 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004364 // To use VPERMILPS to splat scalars, the second half of indicies must
4365 // refer to the higher part, which is a duplication of the lower one,
4366 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004367 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4368 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004369
4370 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4371 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4372 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004373 } else
4374 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004375
4376 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4377}
4378
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004379/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004380static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4381 EVT SrcVT = SV->getValueType(0);
4382 SDValue V1 = SV->getOperand(0);
4383 DebugLoc dl = SV->getDebugLoc();
4384
4385 int EltNo = SV->getSplatIndex();
4386 int NumElems = SrcVT.getVectorNumElements();
4387 unsigned Size = SrcVT.getSizeInBits();
4388
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004389 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4390 "Unknown how to promote splat for type");
4391
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004392 // Extract the 128-bit part containing the splat element and update
4393 // the splat element index when it refers to the higher register.
4394 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004395 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4396 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004397 EltNo -= NumElems/2;
4398 }
4399
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004400 // All i16 and i8 vector types can't be used directly by a generic shuffle
4401 // instruction because the target has no such instruction. Generate shuffles
4402 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004403 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004404 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004405 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004406 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004407
4408 // Recreate the 256-bit vector and place the same 128-bit vector
4409 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004410 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004411 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004412 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004413 }
4414
4415 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004416}
4417
Evan Chengba05f722006-04-21 23:03:30 +00004418/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004419/// vector of zero or undef vector. This produces a shuffle where the low
4420/// element of V2 is swizzled into the zero/undef vector, landing at element
4421/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004422static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004423 bool IsZero,
4424 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004425 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004426 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004427 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004428 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 unsigned NumElems = VT.getVectorNumElements();
4430 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004431 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 // If this is the insertion idx, put the low elt of V2 here.
4433 MaskVec.push_back(i == Idx ? NumElems : i);
4434 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004435}
4436
Craig Toppera1ffc682012-03-20 06:42:26 +00004437/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4438/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004439/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004440static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004441 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004442 unsigned NumElems = VT.getVectorNumElements();
4443 SDValue ImmN;
4444
Craig Topper89f4e662012-03-20 07:17:59 +00004445 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004446 switch(N->getOpcode()) {
4447 case X86ISD::SHUFP:
4448 ImmN = N->getOperand(N->getNumOperands()-1);
4449 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4450 break;
4451 case X86ISD::UNPCKH:
4452 DecodeUNPCKHMask(VT, Mask);
4453 break;
4454 case X86ISD::UNPCKL:
4455 DecodeUNPCKLMask(VT, Mask);
4456 break;
4457 case X86ISD::MOVHLPS:
4458 DecodeMOVHLPSMask(NumElems, Mask);
4459 break;
4460 case X86ISD::MOVLHPS:
4461 DecodeMOVLHPSMask(NumElems, Mask);
4462 break;
4463 case X86ISD::PSHUFD:
4464 case X86ISD::VPERMILP:
4465 ImmN = N->getOperand(N->getNumOperands()-1);
4466 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004467 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004468 break;
4469 case X86ISD::PSHUFHW:
4470 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004471 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004472 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004473 break;
4474 case X86ISD::PSHUFLW:
4475 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004476 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004477 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004478 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004479 case X86ISD::VPERMI:
4480 ImmN = N->getOperand(N->getNumOperands()-1);
4481 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4482 IsUnary = true;
4483 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004484 case X86ISD::MOVSS:
4485 case X86ISD::MOVSD: {
4486 // The index 0 always comes from the first element of the second source,
4487 // this is why MOVSS and MOVSD are used in the first place. The other
4488 // elements come from the other positions of the first source vector
4489 Mask.push_back(NumElems);
4490 for (unsigned i = 1; i != NumElems; ++i) {
4491 Mask.push_back(i);
4492 }
4493 break;
4494 }
4495 case X86ISD::VPERM2X128:
4496 ImmN = N->getOperand(N->getNumOperands()-1);
4497 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004498 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004499 break;
4500 case X86ISD::MOVDDUP:
4501 case X86ISD::MOVLHPD:
4502 case X86ISD::MOVLPD:
4503 case X86ISD::MOVLPS:
4504 case X86ISD::MOVSHDUP:
4505 case X86ISD::MOVSLDUP:
4506 case X86ISD::PALIGN:
4507 // Not yet implemented
4508 return false;
4509 default: llvm_unreachable("unknown target shuffle node");
4510 }
4511
4512 return true;
4513}
4514
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004515/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4516/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004517static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004518 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004519 if (Depth == 6)
4520 return SDValue(); // Limit search depth.
4521
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004522 SDValue V = SDValue(N, 0);
4523 EVT VT = V.getValueType();
4524 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004525
4526 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4527 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004528 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004529
Craig Topper3d092db2012-03-21 02:14:01 +00004530 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004531 return DAG.getUNDEF(VT.getVectorElementType());
4532
Craig Topperd156dc12012-02-06 07:17:51 +00004533 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004534 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4535 : SV->getOperand(1);
4536 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004537 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004538
4539 // Recurse into target specific vector shuffles to find scalars.
4540 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004541 MVT ShufVT = V.getValueType().getSimpleVT();
4542 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004543 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004544 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004545 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004546
Craig Topperd978c542012-05-06 19:46:21 +00004547 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004548 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004549
Craig Topper3d092db2012-03-21 02:14:01 +00004550 int Elt = ShuffleMask[Index];
4551 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004552 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004553
Craig Topper3d092db2012-03-21 02:14:01 +00004554 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004555 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004556 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004557 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004558 }
4559
4560 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004561 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004562 V = V.getOperand(0);
4563 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004564 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004565
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004566 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004567 return SDValue();
4568 }
4569
4570 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4571 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004572 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004573
4574 if (V.getOpcode() == ISD::BUILD_VECTOR)
4575 return V.getOperand(Index);
4576
4577 return SDValue();
4578}
4579
4580/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4581/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004582/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004583static
Craig Topper3d092db2012-03-21 02:14:01 +00004584unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004585 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004586 unsigned i;
4587 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004588 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004589 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004590 if (!(Elt.getNode() &&
4591 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4592 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004593 }
4594
4595 return i;
4596}
4597
Craig Topper3d092db2012-03-21 02:14:01 +00004598/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4599/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004600/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4601static
Craig Topper3d092db2012-03-21 02:14:01 +00004602bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4603 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4604 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004605 bool SeenV1 = false;
4606 bool SeenV2 = false;
4607
Craig Topper3d092db2012-03-21 02:14:01 +00004608 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004609 int Idx = SVOp->getMaskElt(i);
4610 // Ignore undef indicies
4611 if (Idx < 0)
4612 continue;
4613
Craig Topper3d092db2012-03-21 02:14:01 +00004614 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004615 SeenV1 = true;
4616 else
4617 SeenV2 = true;
4618
4619 // Only accept consecutive elements from the same vector
4620 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4621 return false;
4622 }
4623
4624 OpNum = SeenV1 ? 0 : 1;
4625 return true;
4626}
4627
4628/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4629/// logical left shift of a vector.
4630static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4631 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4632 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4633 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4634 false /* check zeros from right */, DAG);
4635 unsigned OpSrc;
4636
4637 if (!NumZeros)
4638 return false;
4639
4640 // Considering the elements in the mask that are not consecutive zeros,
4641 // check if they consecutively come from only one of the source vectors.
4642 //
4643 // V1 = {X, A, B, C} 0
4644 // \ \ \ /
4645 // vector_shuffle V1, V2 <1, 2, 3, X>
4646 //
4647 if (!isShuffleMaskConsecutive(SVOp,
4648 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004649 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004650 NumZeros, // Where to start looking in the src vector
4651 NumElems, // Number of elements in vector
4652 OpSrc)) // Which source operand ?
4653 return false;
4654
4655 isLeft = false;
4656 ShAmt = NumZeros;
4657 ShVal = SVOp->getOperand(OpSrc);
4658 return true;
4659}
4660
4661/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4662/// logical left shift of a vector.
4663static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4664 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4665 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4666 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4667 true /* check zeros from left */, DAG);
4668 unsigned OpSrc;
4669
4670 if (!NumZeros)
4671 return false;
4672
4673 // Considering the elements in the mask that are not consecutive zeros,
4674 // check if they consecutively come from only one of the source vectors.
4675 //
4676 // 0 { A, B, X, X } = V2
4677 // / \ / /
4678 // vector_shuffle V1, V2 <X, X, 4, 5>
4679 //
4680 if (!isShuffleMaskConsecutive(SVOp,
4681 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004682 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004683 0, // Where to start looking in the src vector
4684 NumElems, // Number of elements in vector
4685 OpSrc)) // Which source operand ?
4686 return false;
4687
4688 isLeft = true;
4689 ShAmt = NumZeros;
4690 ShVal = SVOp->getOperand(OpSrc);
4691 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004692}
4693
4694/// isVectorShift - Returns true if the shuffle can be implemented as a
4695/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004696static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004697 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004698 // Although the logic below support any bitwidth size, there are no
4699 // shift instructions which handle more than 128-bit vectors.
4700 if (SVOp->getValueType(0).getSizeInBits() > 128)
4701 return false;
4702
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004703 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4704 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4705 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004706
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004707 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004708}
4709
Evan Chengc78d3b42006-04-24 18:01:45 +00004710/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4711///
Dan Gohman475871a2008-07-27 21:46:04 +00004712static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004713 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004714 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004715 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004716 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004717 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004718 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004719
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004720 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004721 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004722 bool First = true;
4723 for (unsigned i = 0; i < 16; ++i) {
4724 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4725 if (ThisIsNonZero && First) {
4726 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004727 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004728 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004730 First = false;
4731 }
4732
4733 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004734 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004735 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4736 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004737 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004739 }
4740 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4742 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4743 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004744 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004746 } else
4747 ThisElt = LastElt;
4748
Gabor Greifba36cb52008-08-28 21:40:38 +00004749 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004751 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004752 }
4753 }
4754
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004755 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004756}
4757
Bill Wendlinga348c562007-03-22 18:42:45 +00004758/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004759///
Dan Gohman475871a2008-07-27 21:46:04 +00004760static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004761 unsigned NumNonZero, unsigned NumZero,
4762 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004763 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004764 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004765 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004766 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004767
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004768 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004769 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004770 bool First = true;
4771 for (unsigned i = 0; i < 8; ++i) {
4772 bool isNonZero = (NonZeros & (1 << i)) != 0;
4773 if (isNonZero) {
4774 if (First) {
4775 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004776 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004777 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004779 First = false;
4780 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004781 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004782 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004783 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004784 }
4785 }
4786
4787 return V;
4788}
4789
Evan Chengf26ffe92008-05-29 08:22:04 +00004790/// getVShift - Return a vector logical shift node.
4791///
Owen Andersone50ed302009-08-10 22:56:29 +00004792static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004793 unsigned NumBits, SelectionDAG &DAG,
4794 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004795 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004796 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004797 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004798 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4799 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004800 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004801 DAG.getConstant(NumBits,
4802 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004803}
4804
Dan Gohman475871a2008-07-27 21:46:04 +00004805SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004806X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004807 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004808
Evan Chengc3630942009-12-09 21:00:30 +00004809 // Check if the scalar load can be widened into a vector load. And if
4810 // the address is "base + cst" see if the cst can be "absorbed" into
4811 // the shuffle mask.
4812 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4813 SDValue Ptr = LD->getBasePtr();
4814 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4815 return SDValue();
4816 EVT PVT = LD->getValueType(0);
4817 if (PVT != MVT::i32 && PVT != MVT::f32)
4818 return SDValue();
4819
4820 int FI = -1;
4821 int64_t Offset = 0;
4822 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4823 FI = FINode->getIndex();
4824 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004825 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004826 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4827 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4828 Offset = Ptr.getConstantOperandVal(1);
4829 Ptr = Ptr.getOperand(0);
4830 } else {
4831 return SDValue();
4832 }
4833
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004834 // FIXME: 256-bit vector instructions don't require a strict alignment,
4835 // improve this code to support it better.
4836 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004837 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004838 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004839 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004840 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004841 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004842 // Can't change the alignment. FIXME: It's possible to compute
4843 // the exact stack offset and reference FI + adjust offset instead.
4844 // If someone *really* cares about this. That's the way to implement it.
4845 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004846 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004847 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004848 }
4849 }
4850
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004851 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004852 // Ptr + (Offset & ~15).
4853 if (Offset < 0)
4854 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004855 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004856 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004857 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004858 if (StartOffset)
4859 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4860 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4861
4862 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004863 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004864
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004865 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4866 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004867 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004868 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004869
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004870 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004871 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004872 Mask.push_back(EltNo);
4873
Craig Toppercc3000632012-01-30 07:50:31 +00004874 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004875 }
4876
4877 return SDValue();
4878}
4879
Michael J. Spencerec38de22010-10-10 22:04:20 +00004880/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4881/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004882/// load which has the same value as a build_vector whose operands are 'elts'.
4883///
4884/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004885///
Nate Begeman1449f292010-03-24 22:19:06 +00004886/// FIXME: we'd also like to handle the case where the last elements are zero
4887/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4888/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004889static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004890 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004891 EVT EltVT = VT.getVectorElementType();
4892 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004893
Nate Begemanfdea31a2010-03-24 20:49:50 +00004894 LoadSDNode *LDBase = NULL;
4895 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004896
Nate Begeman1449f292010-03-24 22:19:06 +00004897 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004898 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004899 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004900 for (unsigned i = 0; i < NumElems; ++i) {
4901 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004902
Nate Begemanfdea31a2010-03-24 20:49:50 +00004903 if (!Elt.getNode() ||
4904 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4905 return SDValue();
4906 if (!LDBase) {
4907 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4908 return SDValue();
4909 LDBase = cast<LoadSDNode>(Elt.getNode());
4910 LastLoadedElt = i;
4911 continue;
4912 }
4913 if (Elt.getOpcode() == ISD::UNDEF)
4914 continue;
4915
4916 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4917 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4918 return SDValue();
4919 LastLoadedElt = i;
4920 }
Nate Begeman1449f292010-03-24 22:19:06 +00004921
4922 // If we have found an entire vector of loads and undefs, then return a large
4923 // load of the entire vector width starting at the base pointer. If we found
4924 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004925 if (LastLoadedElt == NumElems - 1) {
4926 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004927 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004928 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004929 LDBase->isVolatile(), LDBase->isNonTemporal(),
4930 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004931 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004932 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004933 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004934 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004935 }
4936 if (NumElems == 4 && LastLoadedElt == 1 &&
4937 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004938 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4939 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004940 SDValue ResNode =
4941 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4942 LDBase->getPointerInfo(),
4943 LDBase->getAlignment(),
4944 false/*isVolatile*/, true/*ReadMem*/,
4945 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004946 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004947 }
4948 return SDValue();
4949}
4950
Nadav Rotem9d68b062012-04-08 12:54:54 +00004951/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4952/// to generate a splat value for the following cases:
4953/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004954/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004955/// a scalar load, or a constant.
4956/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004957/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004958SDValue
4959X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004960 if (!Subtarget->hasAVX())
4961 return SDValue();
4962
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004963 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004964 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004965
Craig Topper5da8a802012-05-04 05:49:51 +00004966 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4967 "Unsupported vector type for broadcast.");
4968
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004969 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004970 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004971
Nadav Rotem9d68b062012-04-08 12:54:54 +00004972 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004973 default:
4974 // Unknown pattern found.
4975 return SDValue();
4976
4977 case ISD::BUILD_VECTOR: {
4978 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004979 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004980 return SDValue();
4981
Nadav Rotem9d68b062012-04-08 12:54:54 +00004982 Ld = Op.getOperand(0);
4983 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4984 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004985
4986 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004987 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004988 // Constants may have multiple users.
4989 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004990 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004991 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992 }
4993
4994 case ISD::VECTOR_SHUFFLE: {
4995 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4996
4997 // Shuffles must have a splat mask where the first element is
4998 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004999 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005000 return SDValue();
5001
5002 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005003 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
5004 Sc.getOpcode() != ISD::BUILD_VECTOR)
5005 return SDValue();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005006
5007 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005008 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005009 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005010
5011 // The scalar_to_vector node and the suspected
5012 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005013 // Constants may have multiple users.
5014 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005015 return SDValue();
5016 break;
5017 }
5018 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005019
Nadav Rotem9d68b062012-04-08 12:54:54 +00005020 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005021
5022 // Handle the broadcasting a single constant scalar from the constant pool
5023 // into a vector. On Sandybridge it is still better to load a constant vector
5024 // from the constant pool and not to broadcast it from a scalar.
5025 if (ConstSplatVal && Subtarget->hasAVX2()) {
5026 EVT CVT = Ld.getValueType();
5027 assert(!CVT.isVector() && "Must not broadcast a vector type");
5028 unsigned ScalarSize = CVT.getSizeInBits();
5029
Craig Topper5da8a802012-05-04 05:49:51 +00005030 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005031 const Constant *C = 0;
5032 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5033 C = CI->getConstantIntValue();
5034 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5035 C = CF->getConstantFPValue();
5036
5037 assert(C && "Invalid constant type");
5038
Nadav Rotem154819d2012-04-09 07:45:58 +00005039 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005040 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005041 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005042 MachinePointerInfo::getConstantPool(),
5043 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005044
Nadav Rotem9d68b062012-04-08 12:54:54 +00005045 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5046 }
5047 }
5048
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005049 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005050 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5051
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005052 // Handle AVX2 in-register broadcasts.
5053 if (!IsLoad && Subtarget->hasAVX2() &&
5054 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5055 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5056
5057 // The scalar source must be a normal load.
5058 if (!IsLoad)
5059 return SDValue();
5060
Craig Topper5da8a802012-05-04 05:49:51 +00005061 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005062 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005063
Craig Toppera9376332012-01-10 08:23:59 +00005064 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005065 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005066 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005067 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005068 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005069 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005070
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005071 // Unsupported broadcast.
5072 return SDValue();
5073}
5074
Evan Chengc3630942009-12-09 21:00:30 +00005075SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005076X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005077 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005078
David Greenef125a292011-02-08 19:04:41 +00005079 EVT VT = Op.getValueType();
5080 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005081 unsigned NumElems = Op.getNumOperands();
5082
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005083 // Vectors containing all zeros can be matched by pxor and xorps later
5084 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5085 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5086 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005087 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005088 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005090 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005091 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005093 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005094 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5095 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005096 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005097 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005098 return Op;
5099
Craig Topper07a27622012-01-22 03:07:48 +00005100 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005101 }
5102
Nadav Rotem154819d2012-04-09 07:45:58 +00005103 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005104 if (Broadcast.getNode())
5105 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005106
Owen Andersone50ed302009-08-10 22:56:29 +00005107 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005108
Evan Cheng0db9fe62006-04-25 20:13:52 +00005109 unsigned NumZero = 0;
5110 unsigned NumNonZero = 0;
5111 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005112 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005113 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005115 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005116 if (Elt.getOpcode() == ISD::UNDEF)
5117 continue;
5118 Values.insert(Elt);
5119 if (Elt.getOpcode() != ISD::Constant &&
5120 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005121 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005122 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005123 NumZero++;
5124 else {
5125 NonZeros |= (1 << i);
5126 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005127 }
5128 }
5129
Chris Lattner97a2a562010-08-26 05:24:29 +00005130 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5131 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005132 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005133
Chris Lattner67f453a2008-03-09 05:42:06 +00005134 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005135 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005136 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005137 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005138
Chris Lattner62098042008-03-09 01:05:04 +00005139 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5140 // the value are obviously zero, truncate the value to i32 and do the
5141 // insertion that way. Only do this if the value is non-constant or if the
5142 // value is a constant being inserted into element 0. It is cheaper to do
5143 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005144 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005145 (!IsAllConstants || Idx == 0)) {
5146 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005147 // Handle SSE only.
5148 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5149 EVT VecVT = MVT::v4i32;
5150 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005151
Chris Lattner62098042008-03-09 01:05:04 +00005152 // Truncate the value (which may itself be a constant) to i32, and
5153 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005154 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005155 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005156 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005157
Chris Lattner62098042008-03-09 01:05:04 +00005158 // Now we have our 32-bit value zero extended in the low element of
5159 // a vector. If Idx != 0, swizzle it into place.
5160 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005161 SmallVector<int, 4> Mask;
5162 Mask.push_back(Idx);
5163 for (unsigned i = 1; i != VecElts; ++i)
5164 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005165 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005166 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005167 }
Craig Topper07a27622012-01-22 03:07:48 +00005168 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005169 }
5170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005171
Chris Lattner19f79692008-03-08 22:59:52 +00005172 // If we have a constant or non-constant insertion into the low element of
5173 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5174 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005175 // depending on what the source datatype is.
5176 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005177 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005178 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005179
5180 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005182 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005183 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005184 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5185 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005186 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005187 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005188 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5189 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005190 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005191 }
5192
5193 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005194 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005195 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005196 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005197 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005198 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005199 } else {
5200 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005201 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005202 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005203 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005204 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005205 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005206
5207 // Is it a vector logical left shift?
5208 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005209 X86::isZeroNode(Op.getOperand(0)) &&
5210 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005211 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005212 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005213 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005214 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005215 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005216 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005217
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005218 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005219 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005220
Chris Lattner19f79692008-03-08 22:59:52 +00005221 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5222 // is a non-constant being inserted into an element other than the low one,
5223 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5224 // movd/movss) to move this into the low element, then shuffle it into
5225 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005226 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005227 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005228
Evan Cheng0db9fe62006-04-25 20:13:52 +00005229 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005230 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005231 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005232 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005233 MaskVec.push_back(i == Idx ? 0 : 1);
5234 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005235 }
5236 }
5237
Chris Lattner67f453a2008-03-09 05:42:06 +00005238 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005239 if (Values.size() == 1) {
5240 if (EVTBits == 32) {
5241 // Instead of a shuffle like this:
5242 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5243 // Check if it's possible to issue this instead.
5244 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5245 unsigned Idx = CountTrailingZeros_32(NonZeros);
5246 SDValue Item = Op.getOperand(Idx);
5247 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5248 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5249 }
Dan Gohman475871a2008-07-27 21:46:04 +00005250 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005252
Dan Gohmana3941172007-07-24 22:55:08 +00005253 // A vector full of immediates; various special cases are already
5254 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005255 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005256 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005257
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005258 // For AVX-length vectors, build the individual 128-bit pieces and use
5259 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005260 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005261 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005262 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005263 V.push_back(Op.getOperand(i));
5264
5265 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5266
5267 // Build both the lower and upper subvector.
5268 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5269 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5270 NumElems/2);
5271
5272 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005273 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005274 }
5275
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005276 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005277 if (EVTBits == 64) {
5278 if (NumNonZero == 1) {
5279 // One half is zero or undef.
5280 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005281 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005282 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005283 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005284 }
Dan Gohman475871a2008-07-27 21:46:04 +00005285 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005286 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287
5288 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005289 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005290 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005291 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005292 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293 }
5294
Bill Wendling826f36f2007-03-28 00:57:11 +00005295 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005296 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005297 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005298 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005299 }
5300
5301 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005302 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005303 if (NumElems == 4 && NumZero > 0) {
5304 for (unsigned i = 0; i < 4; ++i) {
5305 bool isZero = !(NonZeros & (1 << i));
5306 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005307 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005308 else
Dale Johannesenace16102009-02-03 19:33:06 +00005309 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005310 }
5311
5312 for (unsigned i = 0; i < 2; ++i) {
5313 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5314 default: break;
5315 case 0:
5316 V[i] = V[i*2]; // Must be a zero vector.
5317 break;
5318 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005319 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005320 break;
5321 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005322 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005323 break;
5324 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005325 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005326 break;
5327 }
5328 }
5329
Benjamin Kramer9c683542012-01-30 15:16:21 +00005330 bool Reverse1 = (NonZeros & 0x3) == 2;
5331 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5332 int MaskVec[] = {
5333 Reverse1 ? 1 : 0,
5334 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005335 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5336 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005337 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005338 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005339 }
5340
Nate Begemanfdea31a2010-03-24 20:49:50 +00005341 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5342 // Check for a build vector of consecutive loads.
5343 for (unsigned i = 0; i < NumElems; ++i)
5344 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005345
Nate Begemanfdea31a2010-03-24 20:49:50 +00005346 // Check for elements which are consecutive loads.
5347 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5348 if (LD.getNode())
5349 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005350
5351 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005352 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005353 SDValue Result;
5354 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5355 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5356 else
5357 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005358
Chris Lattner24faf612010-08-28 17:59:08 +00005359 for (unsigned i = 1; i < NumElems; ++i) {
5360 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5361 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005362 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005363 }
5364 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005365 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005366
Chris Lattner6e80e442010-08-28 17:15:43 +00005367 // Otherwise, expand into a number of unpckl*, start by extending each of
5368 // our (non-undef) elements to the full vector width with the element in the
5369 // bottom slot of the vector (which generates no code for SSE).
5370 for (unsigned i = 0; i < NumElems; ++i) {
5371 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5372 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5373 else
5374 V[i] = DAG.getUNDEF(VT);
5375 }
5376
5377 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005378 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5379 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5380 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005381 unsigned EltStride = NumElems >> 1;
5382 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005383 for (unsigned i = 0; i < EltStride; ++i) {
5384 // If V[i+EltStride] is undef and this is the first round of mixing,
5385 // then it is safe to just drop this shuffle: V[i] is already in the
5386 // right place, the one element (since it's the first round) being
5387 // inserted as undef can be dropped. This isn't safe for successive
5388 // rounds because they will permute elements within both vectors.
5389 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5390 EltStride == NumElems/2)
5391 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005392
Chris Lattner6e80e442010-08-28 17:15:43 +00005393 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005394 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005395 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005396 }
5397 return V[0];
5398 }
Dan Gohman475871a2008-07-27 21:46:04 +00005399 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005400}
5401
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005402// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5403// them in a MMX register. This is better than doing a stack convert.
5404static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005405 DebugLoc dl = Op.getDebugLoc();
5406 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005407
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005408 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5409 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5410 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005411 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005412 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5413 InVec = Op.getOperand(1);
5414 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5415 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005416 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005417 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5418 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5419 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005420 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005421 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5422 Mask[0] = 0; Mask[1] = 2;
5423 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5424 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005425 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005426}
5427
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005428// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5429// to create 256-bit vectors from two other 128-bit ones.
5430static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5431 DebugLoc dl = Op.getDebugLoc();
5432 EVT ResVT = Op.getValueType();
5433
5434 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5435
5436 SDValue V1 = Op.getOperand(0);
5437 SDValue V2 = Op.getOperand(1);
5438 unsigned NumElems = ResVT.getVectorNumElements();
5439
Craig Topper4c7972d2012-04-22 18:15:59 +00005440 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005441}
5442
5443SDValue
5444X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005445 EVT ResVT = Op.getValueType();
5446
5447 assert(Op.getNumOperands() == 2);
5448 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5449 "Unsupported CONCAT_VECTORS for value type");
5450
5451 // We support concatenate two MMX registers and place them in a MMX register.
5452 // This is better than doing a stack convert.
5453 if (ResVT.is128BitVector())
5454 return LowerMMXCONCAT_VECTORS(Op, DAG);
5455
5456 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5457 // from two other 128-bit ones.
5458 return LowerAVXCONCAT_VECTORS(Op, DAG);
5459}
5460
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005461// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005462static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005463 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005464 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005465 SDValue V1 = SVOp->getOperand(0);
5466 SDValue V2 = SVOp->getOperand(1);
5467 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005468 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005469 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005470
Nadav Roteme6113782012-04-11 06:40:27 +00005471 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005472 return SDValue();
5473
Craig Topper1842ba02012-04-23 06:38:28 +00005474 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005475 MVT OpTy;
5476
Craig Topper708e44f2012-04-23 07:36:33 +00005477 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005478 default: return SDValue();
5479 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005480 ISDNo = X86ISD::BLENDPW;
5481 OpTy = MVT::v8i16;
5482 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005483 case MVT::v4i32:
5484 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005485 ISDNo = X86ISD::BLENDPS;
5486 OpTy = MVT::v4f32;
5487 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005488 case MVT::v2i64:
5489 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005490 ISDNo = X86ISD::BLENDPD;
5491 OpTy = MVT::v2f64;
5492 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005493 case MVT::v8i32:
5494 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005495 if (!Subtarget->hasAVX())
5496 return SDValue();
5497 ISDNo = X86ISD::BLENDPS;
5498 OpTy = MVT::v8f32;
5499 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005500 case MVT::v4i64:
5501 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005502 if (!Subtarget->hasAVX())
5503 return SDValue();
5504 ISDNo = X86ISD::BLENDPD;
5505 OpTy = MVT::v4f64;
5506 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005507 }
5508 assert(ISDNo && "Invalid Op Number");
5509
5510 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005511
Craig Topper1842ba02012-04-23 06:38:28 +00005512 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005513 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005514 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005515 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005516 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005517 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005518 else
5519 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005520 }
5521
Nadav Roteme6113782012-04-11 06:40:27 +00005522 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5523 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5524 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5525 DAG.getConstant(MaskVals, MVT::i32));
5526 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005527}
5528
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529// v8i16 shuffles - Prefer shuffles in the following order:
5530// 1. [all] pshuflw, pshufhw, optional move
5531// 2. [ssse3] 1 x pshufb
5532// 3. [ssse3] 2 x pshufb + 1 x por
5533// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005534SDValue
5535X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5536 SelectionDAG &DAG) const {
5537 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005538 SDValue V1 = SVOp->getOperand(0);
5539 SDValue V2 = SVOp->getOperand(1);
5540 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005542
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 // Determine if more than 1 of the words in each of the low and high quadwords
5544 // of the result come from the same quadword of one of the two inputs. Undef
5545 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005546 unsigned LoQuad[] = { 0, 0, 0, 0 };
5547 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005548 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005550 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005551 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005552 MaskVals.push_back(EltIdx);
5553 if (EltIdx < 0) {
5554 ++Quad[0];
5555 ++Quad[1];
5556 ++Quad[2];
5557 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005558 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 }
5560 ++Quad[EltIdx / 4];
5561 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005562 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005563
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005565 unsigned MaxQuad = 1;
5566 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005567 if (LoQuad[i] > MaxQuad) {
5568 BestLoQuad = i;
5569 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005570 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005571 }
5572
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005574 MaxQuad = 1;
5575 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005576 if (HiQuad[i] > MaxQuad) {
5577 BestHiQuad = i;
5578 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005579 }
5580 }
5581
Nate Begemanb9a47b82009-02-23 08:49:38 +00005582 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005583 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005584 // single pshufb instruction is necessary. If There are more than 2 input
5585 // quads, disable the next transformation since it does not help SSSE3.
5586 bool V1Used = InputQuads[0] || InputQuads[1];
5587 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005588 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005590 BestLoQuad = InputQuads[0] ? 0 : 1;
5591 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005592 }
5593 if (InputQuads.count() > 2) {
5594 BestLoQuad = -1;
5595 BestHiQuad = -1;
5596 }
5597 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005598
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5600 // the shuffle mask. If a quad is scored as -1, that means that it contains
5601 // words from all 4 input quadwords.
5602 SDValue NewV;
5603 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005604 int MaskV[] = {
5605 BestLoQuad < 0 ? 0 : BestLoQuad,
5606 BestHiQuad < 0 ? 1 : BestHiQuad
5607 };
Eric Christopherfd179292009-08-27 18:07:15 +00005608 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005609 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5610 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5611 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005612
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5614 // source words for the shuffle, to aid later transformations.
5615 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005616 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005617 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005619 if (idx != (int)i)
5620 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005622 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 AllWordsInNewV = false;
5624 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005625 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005626
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5628 if (AllWordsInNewV) {
5629 for (int i = 0; i != 8; ++i) {
5630 int idx = MaskVals[i];
5631 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005632 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005633 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 if ((idx != i) && idx < 4)
5635 pshufhw = false;
5636 if ((idx != i) && idx > 3)
5637 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005638 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 V1 = NewV;
5640 V2Used = false;
5641 BestLoQuad = 0;
5642 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005643 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005644
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5646 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005647 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005648 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5649 unsigned TargetMask = 0;
5650 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005652 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5653 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5654 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005655 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005656 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005657 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005658 }
Eric Christopherfd179292009-08-27 18:07:15 +00005659
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 // If we have SSSE3, and all words of the result are from 1 input vector,
5661 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5662 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005663 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005665
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005667 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 // mask, and elements that come from V1 in the V2 mask, so that the two
5669 // results can be OR'd together.
5670 bool TwoInputs = V1Used && V2Used;
5671 for (unsigned i = 0; i != 8; ++i) {
5672 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005673 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5674 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5675 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5676 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005678 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005679 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005680 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005683 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005684
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 // Calculate the shuffle mask for the second input, shuffle it, and
5686 // OR it with the first shuffled input.
5687 pshufbMask.clear();
5688 for (unsigned i = 0; i != 8; ++i) {
5689 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005690 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5691 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5692 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5693 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005695 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005696 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005697 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 MVT::v16i8, &pshufbMask[0], 16));
5699 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005700 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 }
5702
5703 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5704 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005705 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005707 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 for (int i = 0; i != 4; ++i) {
5709 int idx = MaskVals[i];
5710 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 InOrder.set(i);
5712 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005713 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 }
5716 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005717 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005718 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005719
Craig Topperdd637ae2012-02-19 05:41:45 +00005720 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5721 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005722 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005723 NewV.getOperand(0),
5724 getShufflePSHUFLWImmediate(SVOp), DAG);
5725 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005726 }
Eric Christopherfd179292009-08-27 18:07:15 +00005727
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5729 // and update MaskVals with the new element order.
5730 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005731 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 for (unsigned i = 4; i != 8; ++i) {
5733 int idx = MaskVals[i];
5734 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 InOrder.set(i);
5736 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005737 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 }
5740 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005742 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005743
Craig Topperdd637ae2012-02-19 05:41:45 +00005744 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5745 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005746 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005747 NewV.getOperand(0),
5748 getShufflePSHUFHWImmediate(SVOp), DAG);
5749 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 }
Eric Christopherfd179292009-08-27 18:07:15 +00005751
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 // In case BestHi & BestLo were both -1, which means each quadword has a word
5753 // from each of the four input quadwords, calculate the InOrder bitvector now
5754 // before falling through to the insert/extract cleanup.
5755 if (BestLoQuad == -1 && BestHiQuad == -1) {
5756 NewV = V1;
5757 for (int i = 0; i != 8; ++i)
5758 if (MaskVals[i] < 0 || MaskVals[i] == i)
5759 InOrder.set(i);
5760 }
Eric Christopherfd179292009-08-27 18:07:15 +00005761
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 // The other elements are put in the right place using pextrw and pinsrw.
5763 for (unsigned i = 0; i != 8; ++i) {
5764 if (InOrder[i])
5765 continue;
5766 int EltIdx = MaskVals[i];
5767 if (EltIdx < 0)
5768 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005769 SDValue ExtOp = (EltIdx < 8) ?
5770 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5771 DAG.getIntPtrConstant(EltIdx)) :
5772 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 DAG.getIntPtrConstant(i));
5776 }
5777 return NewV;
5778}
5779
5780// v16i8 shuffles - Prefer shuffles in the following order:
5781// 1. [ssse3] 1 x pshufb
5782// 2. [ssse3] 2 x pshufb + 1 x por
5783// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5784static
Nate Begeman9008ca62009-04-27 18:41:29 +00005785SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005786 SelectionDAG &DAG,
5787 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005788 SDValue V1 = SVOp->getOperand(0);
5789 SDValue V2 = SVOp->getOperand(1);
5790 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005791 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005792
Craig Topperb82b5ab2012-05-18 06:42:06 +00005793 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5794
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005796 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005798
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005800 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005802
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005804 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005805 //
5806 // Otherwise, we have elements from both input vectors, and must zero out
5807 // elements that come from V2 in the first mask, and V1 in the second mask
5808 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005809 for (unsigned i = 0; i != 16; ++i) {
5810 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005811 if (EltIdx < 0 || EltIdx >= 16)
5812 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005816 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005818 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005820
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 // Calculate the shuffle mask for the second input, shuffle it, and
5822 // OR it with the first shuffled input.
5823 pshufbMask.clear();
5824 for (unsigned i = 0; i != 16; ++i) {
5825 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005826 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005827 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005830 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 MVT::v16i8, &pshufbMask[0], 16));
5832 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005833 }
Eric Christopherfd179292009-08-27 18:07:15 +00005834
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 // No SSSE3 - Calculate in place words and then fix all out of place words
5836 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5837 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005838 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5839 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005840 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005841 for (int i = 0; i != 8; ++i) {
5842 int Elt0 = MaskVals[i*2];
5843 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005844
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 // This word of the result is all undef, skip it.
5846 if (Elt0 < 0 && Elt1 < 0)
5847 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005848
Nate Begemanb9a47b82009-02-23 08:49:38 +00005849 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005850 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005852
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5854 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5855 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005856
5857 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5858 // using a single extract together, load it and store it.
5859 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005861 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005863 DAG.getIntPtrConstant(i));
5864 continue;
5865 }
5866
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005868 // source byte is not also odd, shift the extracted word left 8 bits
5869 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005870 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005872 DAG.getIntPtrConstant(Elt1 / 2));
5873 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005874 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005875 DAG.getConstant(8,
5876 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005877 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005878 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5879 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005880 }
5881 // If Elt0 is defined, extract it from the appropriate source. If the
5882 // source byte is not also even, shift the extracted word right 8 bits. If
5883 // Elt1 was also defined, OR the extracted values together before
5884 // inserting them in the result.
5885 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005887 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5888 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005889 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005890 DAG.getConstant(8,
5891 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005892 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5894 DAG.getConstant(0x00FF, MVT::i16));
5895 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005896 : InsElt0;
5897 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005899 DAG.getIntPtrConstant(i));
5900 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005901 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005902}
5903
Evan Cheng7a831ce2007-12-15 03:00:47 +00005904/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005905/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005906/// done when every pair / quad of shuffle mask elements point to elements in
5907/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005908/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005909static
Nate Begeman9008ca62009-04-27 18:41:29 +00005910SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005911 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005912 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005913 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005914 MVT NewVT;
5915 unsigned Scale;
5916 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005917 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005918 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5919 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5920 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5921 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5922 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5923 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005924 }
5925
Nate Begeman9008ca62009-04-27 18:41:29 +00005926 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005927 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005928 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005929 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005930 int EltIdx = SVOp->getMaskElt(i+j);
5931 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005932 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005933 if (StartIdx < 0)
5934 StartIdx = (EltIdx / Scale);
5935 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005936 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005937 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005938 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005939 }
5940
Craig Topper11ac1f82012-05-04 04:08:44 +00005941 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5942 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005943 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005944}
5945
Evan Chengd880b972008-05-09 21:53:03 +00005946/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005947///
Owen Andersone50ed302009-08-10 22:56:29 +00005948static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005949 SDValue SrcOp, SelectionDAG &DAG,
5950 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005952 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005953 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005954 LD = dyn_cast<LoadSDNode>(SrcOp);
5955 if (!LD) {
5956 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5957 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005958 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005959 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005960 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005961 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005962 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005963 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005964 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005965 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005966 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5967 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5968 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005969 SrcOp.getOperand(0)
5970 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005971 }
5972 }
5973 }
5974
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005975 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005976 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005977 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005978 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005979}
5980
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005981/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5982/// which could not be matched by any known target speficic shuffle
5983static SDValue
5984LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005985 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005986
Craig Topper8f35c132012-01-20 09:29:03 +00005987 unsigned NumElems = VT.getVectorNumElements();
5988 unsigned NumLaneElems = NumElems / 2;
5989
Craig Topper8f35c132012-01-20 09:29:03 +00005990 DebugLoc dl = SVOp->getDebugLoc();
5991 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005992 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00005993 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005994
Craig Topper9a2b6e12012-04-06 07:45:23 +00005995 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005996 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005997 // Build a shuffle mask for the output, discovering on the fly which
5998 // input vectors to use as shuffle operands (recorded in InputUsed).
5999 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006000 // out with UseBuildVector set.
6001 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006002 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006003 unsigned LaneStart = l * NumLaneElems;
6004 for (unsigned i = 0; i != NumLaneElems; ++i) {
6005 // The mask element. This indexes into the input.
6006 int Idx = SVOp->getMaskElt(i+LaneStart);
6007 if (Idx < 0) {
6008 // the mask element does not index into any input vector.
6009 Mask.push_back(-1);
6010 continue;
6011 }
Craig Topper8f35c132012-01-20 09:29:03 +00006012
Craig Topper9a2b6e12012-04-06 07:45:23 +00006013 // The input vector this mask element indexes into.
6014 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006015
Craig Topper9a2b6e12012-04-06 07:45:23 +00006016 // Turn the index into an offset from the start of the input vector.
6017 Idx -= Input * NumLaneElems;
6018
6019 // Find or create a shuffle vector operand to hold this input.
6020 unsigned OpNo;
6021 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6022 if (InputUsed[OpNo] == Input)
6023 // This input vector is already an operand.
6024 break;
6025 if (InputUsed[OpNo] < 0) {
6026 // Create a new operand for this input vector.
6027 InputUsed[OpNo] = Input;
6028 break;
6029 }
6030 }
6031
6032 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006033 // More than two input vectors used! Give up on trying to create a
6034 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6035 UseBuildVector = true;
6036 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006037 }
6038
6039 // Add the mask index for the new shuffle vector.
6040 Mask.push_back(Idx + OpNo * NumLaneElems);
6041 }
6042
Craig Topper8ae97ba2012-05-21 06:40:16 +00006043 if (UseBuildVector) {
6044 SmallVector<SDValue, 16> SVOps;
6045 for (unsigned i = 0; i != NumLaneElems; ++i) {
6046 // The mask element. This indexes into the input.
6047 int Idx = SVOp->getMaskElt(i+LaneStart);
6048 if (Idx < 0) {
6049 SVOps.push_back(DAG.getUNDEF(EltVT));
6050 continue;
6051 }
6052
6053 // The input vector this mask element indexes into.
6054 int Input = Idx / NumElems;
6055
6056 // Turn the index into an offset from the start of the input vector.
6057 Idx -= Input * NumElems;
6058
6059 // Extract the vector element by hand.
6060 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6061 SVOp->getOperand(Input),
6062 DAG.getIntPtrConstant(Idx)));
6063 }
6064
6065 // Construct the output using a BUILD_VECTOR.
6066 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6067 SVOps.size());
6068 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006069 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006070 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006071 } else {
6072 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006073 (InputUsed[0] % 2) * NumLaneElems,
6074 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006075 // If only one input was used, use an undefined vector for the other.
6076 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6077 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006078 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006079 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006080 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006081 }
6082
6083 Mask.clear();
6084 }
Craig Topper8f35c132012-01-20 09:29:03 +00006085
6086 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006087 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006088}
6089
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006090/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6091/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006092static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006093LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006094 SDValue V1 = SVOp->getOperand(0);
6095 SDValue V2 = SVOp->getOperand(1);
6096 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006097 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006098
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006099 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6100
Benjamin Kramer9c683542012-01-30 15:16:21 +00006101 std::pair<int, int> Locs[4];
6102 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006103 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006104
Evan Chengace3c172008-07-22 21:13:36 +00006105 unsigned NumHi = 0;
6106 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006107 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006108 int Idx = PermMask[i];
6109 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006110 Locs[i] = std::make_pair(-1, -1);
6111 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006112 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6113 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006114 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006115 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006116 NumLo++;
6117 } else {
6118 Locs[i] = std::make_pair(1, NumHi);
6119 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006120 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006121 NumHi++;
6122 }
6123 }
6124 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006125
Evan Chengace3c172008-07-22 21:13:36 +00006126 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006127 // If no more than two elements come from either vector. This can be
6128 // implemented with two shuffles. First shuffle gather the elements.
6129 // The second shuffle, which takes the first shuffle as both of its
6130 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006131 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006132
Benjamin Kramer9c683542012-01-30 15:16:21 +00006133 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006134
Benjamin Kramer9c683542012-01-30 15:16:21 +00006135 for (unsigned i = 0; i != 4; ++i)
6136 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006137 unsigned Idx = (i < 2) ? 0 : 4;
6138 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006139 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006140 }
Evan Chengace3c172008-07-22 21:13:36 +00006141
Nate Begeman9008ca62009-04-27 18:41:29 +00006142 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006143 }
6144
6145 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006146 // Otherwise, we must have three elements from one vector, call it X, and
6147 // one element from the other, call it Y. First, use a shufps to build an
6148 // intermediate vector with the one element from Y and the element from X
6149 // that will be in the same half in the final destination (the indexes don't
6150 // matter). Then, use a shufps to build the final vector, taking the half
6151 // containing the element from Y from the intermediate, and the other half
6152 // from X.
6153 if (NumHi == 3) {
6154 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006155 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006156 std::swap(V1, V2);
6157 }
6158
6159 // Find the element from V2.
6160 unsigned HiIndex;
6161 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006162 int Val = PermMask[HiIndex];
6163 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006164 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006165 if (Val >= 4)
6166 break;
6167 }
6168
Nate Begeman9008ca62009-04-27 18:41:29 +00006169 Mask1[0] = PermMask[HiIndex];
6170 Mask1[1] = -1;
6171 Mask1[2] = PermMask[HiIndex^1];
6172 Mask1[3] = -1;
6173 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006174
6175 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006176 Mask1[0] = PermMask[0];
6177 Mask1[1] = PermMask[1];
6178 Mask1[2] = HiIndex & 1 ? 6 : 4;
6179 Mask1[3] = HiIndex & 1 ? 4 : 6;
6180 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006181 }
Craig Topper69947b92012-04-23 06:57:04 +00006182
6183 Mask1[0] = HiIndex & 1 ? 2 : 0;
6184 Mask1[1] = HiIndex & 1 ? 0 : 2;
6185 Mask1[2] = PermMask[2];
6186 Mask1[3] = PermMask[3];
6187 if (Mask1[2] >= 0)
6188 Mask1[2] += 4;
6189 if (Mask1[3] >= 0)
6190 Mask1[3] += 4;
6191 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006192 }
6193
6194 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006195 int LoMask[] = { -1, -1, -1, -1 };
6196 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006197
Benjamin Kramer9c683542012-01-30 15:16:21 +00006198 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006199 unsigned MaskIdx = 0;
6200 unsigned LoIdx = 0;
6201 unsigned HiIdx = 2;
6202 for (unsigned i = 0; i != 4; ++i) {
6203 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006204 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006205 MaskIdx = 1;
6206 LoIdx = 0;
6207 HiIdx = 2;
6208 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006209 int Idx = PermMask[i];
6210 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006211 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006212 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006213 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006214 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006215 LoIdx++;
6216 } else {
6217 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006218 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006219 HiIdx++;
6220 }
6221 }
6222
Nate Begeman9008ca62009-04-27 18:41:29 +00006223 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6224 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006225 int MaskOps[] = { -1, -1, -1, -1 };
6226 for (unsigned i = 0; i != 4; ++i)
6227 if (Locs[i].first != -1)
6228 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006229 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006230}
6231
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006232static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006233 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006234 V = V.getOperand(0);
6235 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6236 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006237 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6238 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6239 // BUILD_VECTOR (load), undef
6240 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006241 if (MayFoldLoad(V))
6242 return true;
6243 return false;
6244}
6245
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006246// FIXME: the version above should always be used. Since there's
6247// a bug where several vector shuffles can't be folded because the
6248// DAG is not updated during lowering and a node claims to have two
6249// uses while it only has one, use this version, and let isel match
6250// another instruction if the load really happens to have more than
6251// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006252// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006253static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006254 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006255 V = V.getOperand(0);
6256 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6257 V = V.getOperand(0);
6258 if (ISD::isNormalLoad(V.getNode()))
6259 return true;
6260 return false;
6261}
6262
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006263static
Evan Cheng835580f2010-10-07 20:50:20 +00006264SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6265 EVT VT = Op.getValueType();
6266
6267 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006268 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6269 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006270 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6271 V1, DAG));
6272}
6273
6274static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006275SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006276 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006277 SDValue V1 = Op.getOperand(0);
6278 SDValue V2 = Op.getOperand(1);
6279 EVT VT = Op.getValueType();
6280
6281 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6282
Craig Topper1accb7e2012-01-10 06:54:16 +00006283 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006284 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6285
Evan Cheng0899f5c2011-08-31 02:05:24 +00006286 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6287 return DAG.getNode(ISD::BITCAST, dl, VT,
6288 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6289 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6290 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006291}
6292
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006293static
6294SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6295 SDValue V1 = Op.getOperand(0);
6296 SDValue V2 = Op.getOperand(1);
6297 EVT VT = Op.getValueType();
6298
6299 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6300 "unsupported shuffle type");
6301
6302 if (V2.getOpcode() == ISD::UNDEF)
6303 V2 = V1;
6304
6305 // v4i32 or v4f32
6306 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6307}
6308
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006309static
Craig Topper1accb7e2012-01-10 06:54:16 +00006310SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006311 SDValue V1 = Op.getOperand(0);
6312 SDValue V2 = Op.getOperand(1);
6313 EVT VT = Op.getValueType();
6314 unsigned NumElems = VT.getVectorNumElements();
6315
6316 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6317 // operand of these instructions is only memory, so check if there's a
6318 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6319 // same masks.
6320 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006321
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006322 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006323 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006324 CanFoldLoad = true;
6325
6326 // When V1 is a load, it can be folded later into a store in isel, example:
6327 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6328 // turns into:
6329 // (MOVLPSmr addr:$src1, VR128:$src2)
6330 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006331 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006332 CanFoldLoad = true;
6333
Dan Gohman65fd6562011-11-03 21:49:52 +00006334 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006335 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006336 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006337 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6338
6339 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006340 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006341 if (SVOp->getMaskElt(1) != -1)
6342 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006343 }
6344
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006345 // movl and movlp will both match v2i64, but v2i64 is never matched by
6346 // movl earlier because we make it strict to avoid messing with the movlp load
6347 // folding logic (see the code above getMOVLP call). Match it here then,
6348 // this is horrible, but will stay like this until we move all shuffle
6349 // matching to x86 specific nodes. Note that for the 1st condition all
6350 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006351 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006352 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6353 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006354 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006355 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006356 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006357 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006358
6359 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6360
6361 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006362 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006363 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006364}
6365
Nadav Rotem154819d2012-04-09 07:45:58 +00006366SDValue
6367X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006368 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6369 EVT VT = Op.getValueType();
6370 DebugLoc dl = Op.getDebugLoc();
6371 SDValue V1 = Op.getOperand(0);
6372 SDValue V2 = Op.getOperand(1);
6373
6374 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006375 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006376
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006377 // Handle splat operations
6378 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006379 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006380 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006381
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006382 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006383 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006384 if (Broadcast.getNode())
6385 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006386
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006387 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006388 if ((Size == 128 && NumElem <= 4) ||
6389 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006390 return SDValue();
6391
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006392 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006393 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006394 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006395
6396 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6397 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006398 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6399 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006400 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6401 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006402 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006403 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006404 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006405 // FIXME: Figure out a cleaner way to do this.
6406 // Try to make use of movq to zero out the top part.
6407 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6408 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6409 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006410 EVT NewVT = NewOp.getValueType();
6411 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6412 NewVT, true, false))
6413 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006414 DAG, Subtarget, dl);
6415 }
6416 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6417 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006418 if (NewOp.getNode()) {
6419 EVT NewVT = NewOp.getValueType();
6420 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6421 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6422 DAG, Subtarget, dl);
6423 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006424 }
6425 }
6426 return SDValue();
6427}
6428
Dan Gohman475871a2008-07-27 21:46:04 +00006429SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006430X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006431 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006432 SDValue V1 = Op.getOperand(0);
6433 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006434 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006435 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006436 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006437 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006438 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006439 bool V1IsSplat = false;
6440 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006441 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006442 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006443 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006444 MachineFunction &MF = DAG.getMachineFunction();
6445 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006446
Craig Topper3426a3e2011-11-14 06:46:21 +00006447 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006448
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006449 if (V1IsUndef && V2IsUndef)
6450 return DAG.getUNDEF(VT);
6451
6452 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006453
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006454 // Vector shuffle lowering takes 3 steps:
6455 //
6456 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6457 // narrowing and commutation of operands should be handled.
6458 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6459 // shuffle nodes.
6460 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6461 // so the shuffle can be broken into other shuffles and the legalizer can
6462 // try the lowering again.
6463 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006464 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006465 // be matched during isel, all of them must be converted to a target specific
6466 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006467
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006468 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6469 // narrowing and commutation of operands should be handled. The actual code
6470 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006471 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006472 if (NewOp.getNode())
6473 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006474
Craig Topper5aaffa82012-02-19 02:53:47 +00006475 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6476
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006477 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6478 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006479 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006480 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006481 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006482 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006483
Craig Topperdd637ae2012-02-19 05:41:45 +00006484 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006485 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006486 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006487
Craig Topperdd637ae2012-02-19 05:41:45 +00006488 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006489 return getMOVHighToLow(Op, dl, DAG);
6490
6491 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006492 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006493 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006494 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006495
Craig Topper5aaffa82012-02-19 02:53:47 +00006496 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006497 // The actual implementation will match the mask in the if above and then
6498 // during isel it can match several different instructions, not only pshufd
6499 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006500 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6501 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006502
Craig Topper5aaffa82012-02-19 02:53:47 +00006503 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006504
Craig Topperdbd98a42012-02-07 06:28:42 +00006505 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6506 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6507
Craig Topper1accb7e2012-01-10 06:54:16 +00006508 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006509 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6510
Craig Topperb3982da2011-12-31 23:50:21 +00006511 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006512 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006513 }
Eric Christopherfd179292009-08-27 18:07:15 +00006514
Evan Chengf26ffe92008-05-29 08:22:04 +00006515 // Check if this can be converted into a logical shift.
6516 bool isLeft = false;
6517 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006518 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006519 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006520 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006521 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006522 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006523 EVT EltVT = VT.getVectorElementType();
6524 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006525 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006526 }
Eric Christopherfd179292009-08-27 18:07:15 +00006527
Craig Topper5aaffa82012-02-19 02:53:47 +00006528 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006529 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006530 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006531 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006532 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006533 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6534
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006535 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006536 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6537 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006538 }
Eric Christopherfd179292009-08-27 18:07:15 +00006539
Nate Begeman9008ca62009-04-27 18:41:29 +00006540 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006541 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006542 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006543
Craig Topperdd637ae2012-02-19 05:41:45 +00006544 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006545 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006546
Craig Topperdd637ae2012-02-19 05:41:45 +00006547 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006548 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006549
Craig Topperdd637ae2012-02-19 05:41:45 +00006550 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006551 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006552
Craig Topperdd637ae2012-02-19 05:41:45 +00006553 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006554 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006555
Craig Topperdd637ae2012-02-19 05:41:45 +00006556 if (ShouldXformToMOVHLPS(M, VT) ||
6557 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006558 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006559
Evan Chengf26ffe92008-05-29 08:22:04 +00006560 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006561 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006562 EVT EltVT = VT.getVectorElementType();
6563 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006564 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006565 }
Eric Christopherfd179292009-08-27 18:07:15 +00006566
Evan Cheng9eca5e82006-10-25 21:49:50 +00006567 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006568 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6569 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006570 V1IsSplat = isSplatVector(V1.getNode());
6571 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006572
Chris Lattner8a594482007-11-25 00:24:49 +00006573 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006574 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6575 CommuteVectorShuffleMask(M, NumElems);
6576 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006577 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006578 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006579 }
6580
Craig Topperbeabc6c2011-12-05 06:56:46 +00006581 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006582 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006583 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006584 return V1;
6585 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6586 // the instruction selector will not match, so get a canonical MOVL with
6587 // swapped operands to undo the commute.
6588 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006589 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006590
Craig Topperbeabc6c2011-12-05 06:56:46 +00006591 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006592 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006593
Craig Topperbeabc6c2011-12-05 06:56:46 +00006594 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006595 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006596
Evan Cheng9bbbb982006-10-25 20:48:19 +00006597 if (V2IsSplat) {
6598 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006599 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006600 // new vector_shuffle with the corrected mask.p
6601 SmallVector<int, 8> NewMask(M.begin(), M.end());
6602 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006603 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006604 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006605 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006606 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006607 }
6608
Evan Cheng9eca5e82006-10-25 21:49:50 +00006609 if (Commuted) {
6610 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006611 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006612 CommuteVectorShuffleMask(M, NumElems);
6613 std::swap(V1, V2);
6614 std::swap(V1IsSplat, V2IsSplat);
6615 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006616
Craig Topper39a9e482012-02-11 06:24:48 +00006617 if (isUNPCKLMask(M, VT, HasAVX2))
6618 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006619
Craig Topper39a9e482012-02-11 06:24:48 +00006620 if (isUNPCKHMask(M, VT, HasAVX2))
6621 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006622 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006623
Nate Begeman9008ca62009-04-27 18:41:29 +00006624 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006625 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006626 return CommuteVectorShuffle(SVOp, DAG);
6627
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006628 // The checks below are all present in isShuffleMaskLegal, but they are
6629 // inlined here right now to enable us to directly emit target specific
6630 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006631
Craig Topper0e2037b2012-01-20 05:53:00 +00006632 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006633 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006634 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006635 DAG);
6636
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006637 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6638 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006639 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006640 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006641 }
6642
Craig Toppera9a568a2012-05-02 08:03:44 +00006643 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006644 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006645 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006646 DAG);
6647
Craig Toppera9a568a2012-05-02 08:03:44 +00006648 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006649 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006650 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006651 DAG);
6652
Craig Topper1a7700a2012-01-19 08:19:12 +00006653 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006654 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006655 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006656
Craig Topper94438ba2011-12-16 08:06:31 +00006657 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006658 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006659 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006660 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006661
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006662 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006663 // Generate target specific nodes for 128 or 256-bit shuffles only
6664 // supported in the AVX instruction set.
6665 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006666
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006667 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006668 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006669 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6670
Craig Topper70b883b2011-11-28 10:14:51 +00006671 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006672 if (isVPERMILPMask(M, VT, HasAVX)) {
6673 if (HasAVX2 && VT == MVT::v8i32)
6674 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006675 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006676 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006677 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006678 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006679
Craig Topper70b883b2011-11-28 10:14:51 +00006680 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006681 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006682 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006683 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006684
Craig Topper1842ba02012-04-23 06:38:28 +00006685 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006686 if (BlendOp.getNode())
6687 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006688
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006689 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006690 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006691 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006692 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006693 }
Craig Topper92040742012-04-16 06:43:40 +00006694 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6695 &permclMask[0], 8);
6696 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006697 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006698 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006699 }
Craig Topper095c5282012-04-15 23:48:57 +00006700
Craig Topper8325c112012-04-16 00:41:45 +00006701 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6702 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006703 getShuffleCLImmediate(SVOp), DAG);
6704
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006705
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006706 //===--------------------------------------------------------------------===//
6707 // Since no target specific shuffle was selected for this generic one,
6708 // lower it into other known shuffles. FIXME: this isn't true yet, but
6709 // this is the plan.
6710 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006711
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006712 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6713 if (VT == MVT::v8i16) {
6714 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6715 if (NewOp.getNode())
6716 return NewOp;
6717 }
6718
6719 if (VT == MVT::v16i8) {
6720 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6721 if (NewOp.getNode())
6722 return NewOp;
6723 }
6724
6725 // Handle all 128-bit wide vectors with 4 elements, and match them with
6726 // several different shuffle types.
6727 if (NumElems == 4 && VT.getSizeInBits() == 128)
6728 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6729
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006730 // Handle general 256-bit shuffles
6731 if (VT.is256BitVector())
6732 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6733
Dan Gohman475871a2008-07-27 21:46:04 +00006734 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006735}
6736
Dan Gohman475871a2008-07-27 21:46:04 +00006737SDValue
6738X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006739 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006740 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006741 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006742
6743 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6744 return SDValue();
6745
Duncan Sands83ec4b62008-06-06 12:08:01 +00006746 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006748 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006749 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006750 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006751 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006752 }
6753
6754 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006755 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6756 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6757 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6759 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006760 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006761 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006762 Op.getOperand(0)),
6763 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006764 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006765 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006766 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006767 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006768 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006769 }
6770
6771 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006772 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6773 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006774 // result has a single use which is a store or a bitcast to i32. And in
6775 // the case of a store, it's not worth it if the index is a constant 0,
6776 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006777 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006778 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006779 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006780 if ((User->getOpcode() != ISD::STORE ||
6781 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6782 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006783 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006784 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006785 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006786 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006787 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006788 Op.getOperand(0)),
6789 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006790 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006791 }
6792
6793 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006794 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006795 if (isa<ConstantSDNode>(Op.getOperand(1)))
6796 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006797 }
Dan Gohman475871a2008-07-27 21:46:04 +00006798 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006799}
6800
6801
Dan Gohman475871a2008-07-27 21:46:04 +00006802SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006803X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6804 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006805 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006806 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006807
David Greene74a579d2011-02-10 16:57:36 +00006808 SDValue Vec = Op.getOperand(0);
6809 EVT VecVT = Vec.getValueType();
6810
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006811 // If this is a 256-bit vector result, first extract the 128-bit vector and
6812 // then extract the element from the 128-bit vector.
6813 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006814 DebugLoc dl = Op.getNode()->getDebugLoc();
6815 unsigned NumElems = VecVT.getVectorNumElements();
6816 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006817 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6818
6819 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006820 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006821
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006822 if (IdxVal >= NumElems/2)
6823 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006824 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006825 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006826 }
6827
6828 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6829
Craig Topperd0a31172012-01-10 06:37:29 +00006830 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006831 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006832 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006833 return Res;
6834 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006835
Owen Andersone50ed302009-08-10 22:56:29 +00006836 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006837 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006838 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006839 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006840 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006841 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006842 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006843 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6844 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006845 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006846 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006847 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006849 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006850 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006851 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006852 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006854 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006855 }
6856
6857 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006858 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859 if (Idx == 0)
6860 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006861
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006863 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006864 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006865 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006866 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006867 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006868 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006869 }
6870
6871 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006872 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6873 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6874 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006875 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006876 if (Idx == 0)
6877 return Op;
6878
6879 // UNPCKHPD the element to the lowest double word, then movsd.
6880 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6881 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006882 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006883 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006884 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006885 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006886 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006887 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 }
6889
Dan Gohman475871a2008-07-27 21:46:04 +00006890 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006891}
6892
Dan Gohman475871a2008-07-27 21:46:04 +00006893SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006894X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6895 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006896 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006897 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006898 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006899
Dan Gohman475871a2008-07-27 21:46:04 +00006900 SDValue N0 = Op.getOperand(0);
6901 SDValue N1 = Op.getOperand(1);
6902 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006903
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006904 if (VT.getSizeInBits() == 256)
6905 return SDValue();
6906
Dan Gohman8a55ce42009-09-23 21:02:20 +00006907 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006908 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006909 unsigned Opc;
6910 if (VT == MVT::v8i16)
6911 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006912 else if (VT == MVT::v16i8)
6913 Opc = X86ISD::PINSRB;
6914 else
6915 Opc = X86ISD::PINSRB;
6916
Nate Begeman14d12ca2008-02-11 04:19:36 +00006917 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6918 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 if (N1.getValueType() != MVT::i32)
6920 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6921 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006922 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006923 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006924 }
6925
6926 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006927 // Bits [7:6] of the constant are the source select. This will always be
6928 // zero here. The DAG Combiner may combine an extract_elt index into these
6929 // bits. For example (insert (extract, 3), 2) could be matched by putting
6930 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006931 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006932 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006933 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006934 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006935 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006936 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006937 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006938 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006939 }
6940
6941 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006942 // PINSR* works with constant index.
6943 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006944 }
Dan Gohman475871a2008-07-27 21:46:04 +00006945 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006946}
6947
Dan Gohman475871a2008-07-27 21:46:04 +00006948SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006949X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006950 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006951 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006952
David Greene6b381262011-02-09 15:32:06 +00006953 DebugLoc dl = Op.getDebugLoc();
6954 SDValue N0 = Op.getOperand(0);
6955 SDValue N1 = Op.getOperand(1);
6956 SDValue N2 = Op.getOperand(2);
6957
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006958 // If this is a 256-bit vector result, first extract the 128-bit vector,
6959 // insert the element into the extracted half and then place it back.
6960 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006961 if (!isa<ConstantSDNode>(N2))
6962 return SDValue();
6963
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006964 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006965 unsigned NumElems = VT.getVectorNumElements();
6966 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006967 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006968
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006969 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006970 bool Upper = IdxVal >= NumElems/2;
6971 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
6972 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00006973
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006974 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006975 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006976 }
6977
Craig Topperd0a31172012-01-10 06:37:29 +00006978 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006979 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6980
Dan Gohman8a55ce42009-09-23 21:02:20 +00006981 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006982 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006983
Dan Gohman8a55ce42009-09-23 21:02:20 +00006984 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006985 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6986 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 if (N1.getValueType() != MVT::i32)
6988 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6989 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006990 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006991 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006992 }
Dan Gohman475871a2008-07-27 21:46:04 +00006993 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006994}
6995
Dan Gohman475871a2008-07-27 21:46:04 +00006996SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006997X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006998 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006999 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007000 EVT OpVT = Op.getValueType();
7001
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007002 // If this is a 256-bit vector result, first insert into a 128-bit
7003 // vector and then insert into the 256-bit vector.
7004 if (OpVT.getSizeInBits() > 128) {
7005 // Insert into a 128-bit vector.
7006 EVT VT128 = EVT::getVectorVT(*Context,
7007 OpVT.getVectorElementType(),
7008 OpVT.getVectorNumElements() / 2);
7009
7010 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7011
7012 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007013 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007014 }
7015
Craig Topperd77d2fe2012-04-29 20:22:05 +00007016 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007017 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007018 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007019
Owen Anderson825b72b2009-08-11 20:47:22 +00007020 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007021 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7022 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007023 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007024}
7025
David Greene91585092011-01-26 15:38:49 +00007026// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7027// a simple subregister reference or explicit instructions to grab
7028// upper bits of a vector.
7029SDValue
7030X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7031 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007032 DebugLoc dl = Op.getNode()->getDebugLoc();
7033 SDValue Vec = Op.getNode()->getOperand(0);
7034 SDValue Idx = Op.getNode()->getOperand(1);
7035
Craig Topperb14940a2012-04-22 20:55:18 +00007036 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7037 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7038 isa<ConstantSDNode>(Idx)) {
7039 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7040 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007041 }
David Greene91585092011-01-26 15:38:49 +00007042 }
7043 return SDValue();
7044}
7045
David Greenecfe33c42011-01-26 19:13:22 +00007046// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7047// simple superregister reference or explicit instructions to insert
7048// the upper bits of a vector.
7049SDValue
7050X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7051 if (Subtarget->hasAVX()) {
7052 DebugLoc dl = Op.getNode()->getDebugLoc();
7053 SDValue Vec = Op.getNode()->getOperand(0);
7054 SDValue SubVec = Op.getNode()->getOperand(1);
7055 SDValue Idx = Op.getNode()->getOperand(2);
7056
Craig Topperb14940a2012-04-22 20:55:18 +00007057 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7058 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7059 isa<ConstantSDNode>(Idx)) {
7060 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7061 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007062 }
7063 }
7064 return SDValue();
7065}
7066
Bill Wendling056292f2008-09-16 21:48:12 +00007067// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7068// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7069// one of the above mentioned nodes. It has to be wrapped because otherwise
7070// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7071// be used to form addressing mode. These wrapped nodes will be selected
7072// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007073SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007074X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007075 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007076
Chris Lattner41621a22009-06-26 19:22:52 +00007077 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7078 // global base reg.
7079 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007080 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007081 CodeModel::Model M = getTargetMachine().getCodeModel();
7082
Chris Lattner4f066492009-07-11 20:29:19 +00007083 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007084 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007085 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007086 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007087 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007088 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007089 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007090
Evan Cheng1606e8e2009-03-13 07:51:59 +00007091 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007092 CP->getAlignment(),
7093 CP->getOffset(), OpFlag);
7094 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007095 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007096 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007097 if (OpFlag) {
7098 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007099 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007100 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007101 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007102 }
7103
7104 return Result;
7105}
7106
Dan Gohmand858e902010-04-17 15:26:15 +00007107SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007108 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007109
Chris Lattner18c59872009-06-27 04:16:01 +00007110 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7111 // global base reg.
7112 unsigned char OpFlag = 0;
7113 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007114 CodeModel::Model M = getTargetMachine().getCodeModel();
7115
Chris Lattner4f066492009-07-11 20:29:19 +00007116 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007117 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007118 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007119 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007120 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007121 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007122 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007123
Chris Lattner18c59872009-06-27 04:16:01 +00007124 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7125 OpFlag);
7126 DebugLoc DL = JT->getDebugLoc();
7127 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007128
Chris Lattner18c59872009-06-27 04:16:01 +00007129 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007130 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007131 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7132 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007133 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007134 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007135
Chris Lattner18c59872009-06-27 04:16:01 +00007136 return Result;
7137}
7138
7139SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007140X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007141 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007142
Chris Lattner18c59872009-06-27 04:16:01 +00007143 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7144 // global base reg.
7145 unsigned char OpFlag = 0;
7146 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007147 CodeModel::Model M = getTargetMachine().getCodeModel();
7148
Chris Lattner4f066492009-07-11 20:29:19 +00007149 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007150 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7151 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7152 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007153 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007154 } else if (Subtarget->isPICStyleGOT()) {
7155 OpFlag = X86II::MO_GOT;
7156 } else if (Subtarget->isPICStyleStubPIC()) {
7157 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7158 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7159 OpFlag = X86II::MO_DARWIN_NONLAZY;
7160 }
Eric Christopherfd179292009-08-27 18:07:15 +00007161
Chris Lattner18c59872009-06-27 04:16:01 +00007162 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007163
Chris Lattner18c59872009-06-27 04:16:01 +00007164 DebugLoc DL = Op.getDebugLoc();
7165 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007166
7167
Chris Lattner18c59872009-06-27 04:16:01 +00007168 // With PIC, the address is actually $g + Offset.
7169 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007170 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007171 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7172 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007173 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007174 Result);
7175 }
Eric Christopherfd179292009-08-27 18:07:15 +00007176
Eli Friedman586272d2011-08-11 01:48:05 +00007177 // For symbols that require a load from a stub to get the address, emit the
7178 // load.
7179 if (isGlobalStubReference(OpFlag))
7180 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007181 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007182
Chris Lattner18c59872009-06-27 04:16:01 +00007183 return Result;
7184}
7185
Dan Gohman475871a2008-07-27 21:46:04 +00007186SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007187X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007188 // Create the TargetBlockAddressAddress node.
7189 unsigned char OpFlags =
7190 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007191 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007192 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007193 DebugLoc dl = Op.getDebugLoc();
7194 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7195 /*isTarget=*/true, OpFlags);
7196
Dan Gohmanf705adb2009-10-30 01:28:02 +00007197 if (Subtarget->isPICStyleRIPRel() &&
7198 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007199 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7200 else
7201 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007202
Dan Gohman29cbade2009-11-20 23:18:13 +00007203 // With PIC, the address is actually $g + Offset.
7204 if (isGlobalRelativeToPICBase(OpFlags)) {
7205 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7206 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7207 Result);
7208 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007209
7210 return Result;
7211}
7212
7213SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007214X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007215 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007216 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007217 // Create the TargetGlobalAddress node, folding in the constant
7218 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007219 unsigned char OpFlags =
7220 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007221 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007222 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007223 if (OpFlags == X86II::MO_NO_FLAG &&
7224 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007225 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007226 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007227 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007228 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007229 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007230 }
Eric Christopherfd179292009-08-27 18:07:15 +00007231
Chris Lattner4f066492009-07-11 20:29:19 +00007232 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007233 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007234 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7235 else
7236 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007237
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007238 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007239 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007240 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7241 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007242 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007244
Chris Lattner36c25012009-07-10 07:34:39 +00007245 // For globals that require a load from a stub to get the address, emit the
7246 // load.
7247 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007248 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007249 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007250
Dan Gohman6520e202008-10-18 02:06:02 +00007251 // If there was a non-zero offset that we didn't fold, create an explicit
7252 // addition for it.
7253 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007254 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007255 DAG.getConstant(Offset, getPointerTy()));
7256
Evan Cheng0db9fe62006-04-25 20:13:52 +00007257 return Result;
7258}
7259
Evan Chengda43bcf2008-09-24 00:05:32 +00007260SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007261X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007262 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007263 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007264 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007265}
7266
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007267static SDValue
7268GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007269 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007270 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007271 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007272 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007273 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007274 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007275 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007276 GA->getOffset(),
7277 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007278
7279 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7280 : X86ISD::TLSADDR;
7281
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007282 if (InFlag) {
7283 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007284 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007285 } else {
7286 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007287 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007288 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007289
7290 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007291 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007292
Rafael Espindola15f1b662009-04-24 12:59:40 +00007293 SDValue Flag = Chain.getValue(1);
7294 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007295}
7296
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007297// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007298static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007299LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007300 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007301 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007302 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7303 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007304 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007305 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007306 InFlag = Chain.getValue(1);
7307
Chris Lattnerb903bed2009-06-26 21:20:29 +00007308 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007309}
7310
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007311// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007312static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007313LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007314 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007315 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7316 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007317}
7318
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007319static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7320 SelectionDAG &DAG,
7321 const EVT PtrVT,
7322 bool is64Bit) {
7323 DebugLoc dl = GA->getDebugLoc();
7324
7325 // Get the start address of the TLS block for this module.
7326 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7327 .getInfo<X86MachineFunctionInfo>();
7328 MFI->incNumLocalDynamicTLSAccesses();
7329
7330 SDValue Base;
7331 if (is64Bit) {
7332 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7333 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7334 } else {
7335 SDValue InFlag;
7336 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7337 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7338 InFlag = Chain.getValue(1);
7339 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7340 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7341 }
7342
7343 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7344 // of Base.
7345
7346 // Build x@dtpoff.
7347 unsigned char OperandFlags = X86II::MO_DTPOFF;
7348 unsigned WrapperKind = X86ISD::Wrapper;
7349 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7350 GA->getValueType(0),
7351 GA->getOffset(), OperandFlags);
7352 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7353
7354 // Add x@dtpoff with the base.
7355 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7356}
7357
Hans Wennborg228756c2012-05-11 10:11:01 +00007358// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007359static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007360 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007361 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007362 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007363
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007364 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7365 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7366 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007367
Michael J. Spencerec38de22010-10-10 22:04:20 +00007368 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007369 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007370 MachinePointerInfo(Ptr),
7371 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007372
Chris Lattnerb903bed2009-06-26 21:20:29 +00007373 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007374 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7375 // initialexec.
7376 unsigned WrapperKind = X86ISD::Wrapper;
7377 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007378 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007379 } else if (model == TLSModel::InitialExec) {
7380 if (is64Bit) {
7381 OperandFlags = X86II::MO_GOTTPOFF;
7382 WrapperKind = X86ISD::WrapperRIP;
7383 } else {
7384 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7385 }
Chris Lattner18c59872009-06-27 04:16:01 +00007386 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007387 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007388 }
Eric Christopherfd179292009-08-27 18:07:15 +00007389
Hans Wennborg228756c2012-05-11 10:11:01 +00007390 // emit "addl x@ntpoff,%eax" (local exec)
7391 // or "addl x@indntpoff,%eax" (initial exec)
7392 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007393 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007394 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007395 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007396 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007397
Hans Wennborg228756c2012-05-11 10:11:01 +00007398 if (model == TLSModel::InitialExec) {
7399 if (isPIC && !is64Bit) {
7400 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7401 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7402 Offset);
7403 } else {
7404 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7405 MachinePointerInfo::getGOT(), false, false, false,
7406 0);
7407 }
7408 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007409
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007410 // The address of the thread local variable is the add of the thread
7411 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007412 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007413}
7414
Dan Gohman475871a2008-07-27 21:46:04 +00007415SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007416X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007417
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007418 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007419 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007420
Eric Christopher30ef0e52010-06-03 04:07:48 +00007421 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007422 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007423
Eric Christopher30ef0e52010-06-03 04:07:48 +00007424 switch (model) {
7425 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007426 if (Subtarget->is64Bit())
7427 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7428 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007429 case TLSModel::LocalDynamic:
7430 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7431 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007432 case TLSModel::InitialExec:
7433 case TLSModel::LocalExec:
7434 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007435 Subtarget->is64Bit(),
7436 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007437 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007438 llvm_unreachable("Unknown TLS model.");
7439 }
7440
7441 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007442 // Darwin only has one model of TLS. Lower to that.
7443 unsigned char OpFlag = 0;
7444 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7445 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007446
Eric Christopher30ef0e52010-06-03 04:07:48 +00007447 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7448 // global base reg.
7449 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7450 !Subtarget->is64Bit();
7451 if (PIC32)
7452 OpFlag = X86II::MO_TLVP_PIC_BASE;
7453 else
7454 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007455 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007456 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007457 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007458 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007459 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007460
Eric Christopher30ef0e52010-06-03 04:07:48 +00007461 // With PIC32, the address is actually $g + Offset.
7462 if (PIC32)
7463 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7464 DAG.getNode(X86ISD::GlobalBaseReg,
7465 DebugLoc(), getPointerTy()),
7466 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007467
Eric Christopher30ef0e52010-06-03 04:07:48 +00007468 // Lowering the machine isd will make sure everything is in the right
7469 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007470 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007471 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007472 SDValue Args[] = { Chain, Offset };
7473 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007474
Eric Christopher30ef0e52010-06-03 04:07:48 +00007475 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7476 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7477 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007478
Eric Christopher30ef0e52010-06-03 04:07:48 +00007479 // And our return value (tls address) is in the standard call return value
7480 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007481 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007482 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7483 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007484 }
7485
7486 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007487 // Just use the implicit TLS architecture
7488 // Need to generate someting similar to:
7489 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7490 // ; from TEB
7491 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7492 // mov rcx, qword [rdx+rcx*8]
7493 // mov eax, .tls$:tlsvar
7494 // [rax+rcx] contains the address
7495 // Windows 64bit: gs:0x58
7496 // Windows 32bit: fs:__tls_array
7497
7498 // If GV is an alias then use the aliasee for determining
7499 // thread-localness.
7500 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7501 GV = GA->resolveAliasedGlobal(false);
7502 DebugLoc dl = GA->getDebugLoc();
7503 SDValue Chain = DAG.getEntryNode();
7504
7505 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7506 // %gs:0x58 (64-bit).
7507 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7508 ? Type::getInt8PtrTy(*DAG.getContext(),
7509 256)
7510 : Type::getInt32PtrTy(*DAG.getContext(),
7511 257));
7512
7513 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7514 Subtarget->is64Bit()
7515 ? DAG.getIntPtrConstant(0x58)
7516 : DAG.getExternalSymbol("_tls_array",
7517 getPointerTy()),
7518 MachinePointerInfo(Ptr),
7519 false, false, false, 0);
7520
7521 // Load the _tls_index variable
7522 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7523 if (Subtarget->is64Bit())
7524 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7525 IDX, MachinePointerInfo(), MVT::i32,
7526 false, false, 0);
7527 else
7528 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7529 false, false, false, 0);
7530
7531 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007532 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007533 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7534
7535 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7536 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7537 false, false, false, 0);
7538
7539 // Get the offset of start of .tls section
7540 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7541 GA->getValueType(0),
7542 GA->getOffset(), X86II::MO_SECREL);
7543 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7544
7545 // The address of the thread local variable is the add of the thread
7546 // pointer with the offset of the variable.
7547 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007548 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007549
David Blaikie4d6ccb52012-01-20 21:51:11 +00007550 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007551}
7552
Evan Cheng0db9fe62006-04-25 20:13:52 +00007553
Chad Rosierb90d2a92012-01-03 23:19:12 +00007554/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7555/// and take a 2 x i32 value to shift plus a shift amount.
7556SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007557 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007558 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007559 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007560 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007561 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007562 SDValue ShOpLo = Op.getOperand(0);
7563 SDValue ShOpHi = Op.getOperand(1);
7564 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007565 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007566 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007567 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007568
Dan Gohman475871a2008-07-27 21:46:04 +00007569 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007570 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007571 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7572 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007573 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007574 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7575 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007576 }
Evan Chenge3413162006-01-09 18:33:28 +00007577
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7579 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007580 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007581 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007582
Dan Gohman475871a2008-07-27 21:46:04 +00007583 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007584 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007585 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7586 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007587
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007588 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007589 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7590 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007591 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007592 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7593 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007594 }
7595
Dan Gohman475871a2008-07-27 21:46:04 +00007596 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007597 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007598}
Evan Chenga3195e82006-01-12 22:54:21 +00007599
Dan Gohmand858e902010-04-17 15:26:15 +00007600SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7601 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007602 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007603
Dale Johannesen0488fb62010-09-30 23:57:10 +00007604 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007605 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007606
Owen Anderson825b72b2009-08-11 20:47:22 +00007607 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007608 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007609
Eli Friedman36df4992009-05-27 00:47:34 +00007610 // These are really Legal; return the operand so the caller accepts it as
7611 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007612 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007613 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007615 Subtarget->is64Bit()) {
7616 return Op;
7617 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007618
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007619 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007620 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007621 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007622 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007623 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007624 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007625 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007626 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007627 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007628 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7629}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007630
Owen Andersone50ed302009-08-10 22:56:29 +00007631SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007632 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007633 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007634 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007635 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007636 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007637 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007638 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007639 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007640 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007642
Chris Lattner492a43e2010-09-22 01:28:21 +00007643 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007644
Stuart Hastings84be9582011-06-02 15:57:11 +00007645 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7646 MachineMemOperand *MMO;
7647 if (FI) {
7648 int SSFI = FI->getIndex();
7649 MMO =
7650 DAG.getMachineFunction()
7651 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7652 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7653 } else {
7654 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7655 StackSlot = StackSlot.getOperand(1);
7656 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007657 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007658 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7659 X86ISD::FILD, DL,
7660 Tys, Ops, array_lengthof(Ops),
7661 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007662
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007663 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007664 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007665 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007666
7667 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7668 // shouldn't be necessary except that RFP cannot be live across
7669 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007670 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007671 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7672 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007673 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007675 SDValue Ops[] = {
7676 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7677 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007678 MachineMemOperand *MMO =
7679 DAG.getMachineFunction()
7680 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007681 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007682
Chris Lattner492a43e2010-09-22 01:28:21 +00007683 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7684 Ops, array_lengthof(Ops),
7685 Op.getValueType(), MMO);
7686 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007687 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007688 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007689 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007690
Evan Cheng0db9fe62006-04-25 20:13:52 +00007691 return Result;
7692}
7693
Bill Wendling8b8a6362009-01-17 03:56:04 +00007694// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007695SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7696 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007697 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007698 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007699 movq %rax, %xmm0
7700 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7701 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7702 #ifdef __SSE3__
7703 haddpd %xmm0, %xmm0
7704 #else
7705 pshufd $0x4e, %xmm0, %xmm1
7706 addpd %xmm1, %xmm0
7707 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007708 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007709
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007710 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007711 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007712
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007713 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007714 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7715 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007716 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007717
Chris Lattner97484792012-01-25 09:56:22 +00007718 SmallVector<Constant*,2> CV1;
7719 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007720 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007721 CV1.push_back(
7722 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7723 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007724 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007725
Bill Wendling397ae212012-01-05 02:13:20 +00007726 // Load the 64-bit value into an XMM register.
7727 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7728 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007730 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007731 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007732 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7733 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7734 CLod0);
7735
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007737 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007738 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007739 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007740 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007741 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007742
Craig Topperd0a31172012-01-10 06:37:29 +00007743 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007744 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7745 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7746 } else {
7747 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7748 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7749 S2F, 0x4E, DAG);
7750 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7751 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7752 Sub);
7753 }
7754
7755 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007756 DAG.getIntPtrConstant(0));
7757}
7758
Bill Wendling8b8a6362009-01-17 03:56:04 +00007759// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007760SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7761 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007762 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007763 // FP constant to bias correct the final result.
7764 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007765 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007766
7767 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007768 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007769 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007770
Eli Friedmanf3704762011-08-29 21:15:46 +00007771 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007772 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007773
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007775 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007776 DAG.getIntPtrConstant(0));
7777
7778 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007779 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007780 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007781 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007782 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007783 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007784 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007785 MVT::v2f64, Bias)));
7786 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007787 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007788 DAG.getIntPtrConstant(0));
7789
7790 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007792
7793 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007794 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007795
Craig Topper69947b92012-04-23 06:57:04 +00007796 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007797 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007798 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007799 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007800 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007801
7802 // Handle final rounding.
7803 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007804}
7805
Dan Gohmand858e902010-04-17 15:26:15 +00007806SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7807 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007808 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007809 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007810
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007811 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007812 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7813 // the optimization here.
7814 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007815 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007816
Owen Andersone50ed302009-08-10 22:56:29 +00007817 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007818 EVT DstVT = Op.getValueType();
7819 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007820 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007821 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007822 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007823 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007824 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007825
7826 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007828 if (SrcVT == MVT::i32) {
7829 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7830 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7831 getPointerTy(), StackSlot, WordOff);
7832 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007833 StackSlot, MachinePointerInfo(),
7834 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007835 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007836 OffsetSlot, MachinePointerInfo(),
7837 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007838 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7839 return Fild;
7840 }
7841
7842 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7843 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007844 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007845 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007846 // For i64 source, we need to add the appropriate power of 2 if the input
7847 // was negative. This is the same as the optimization in
7848 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7849 // we must be careful to do the computation in x87 extended precision, not
7850 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007851 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7852 MachineMemOperand *MMO =
7853 DAG.getMachineFunction()
7854 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7855 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007856
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007857 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7858 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007859 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7860 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007861
7862 APInt FF(32, 0x5F800000ULL);
7863
7864 // Check whether the sign bit is set.
7865 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7866 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7867 ISD::SETLT);
7868
7869 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7870 SDValue FudgePtr = DAG.getConstantPool(
7871 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7872 getPointerTy());
7873
7874 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7875 SDValue Zero = DAG.getIntPtrConstant(0);
7876 SDValue Four = DAG.getIntPtrConstant(4);
7877 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7878 Zero, Four);
7879 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7880
7881 // Load the value out, extending it from f32 to f80.
7882 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007883 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007884 FudgePtr, MachinePointerInfo::getConstantPool(),
7885 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007886 // Extend everything to 80 bits to force it to be done on x87.
7887 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7888 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007889}
7890
Dan Gohman475871a2008-07-27 21:46:04 +00007891std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007892FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007893 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007894
Owen Andersone50ed302009-08-10 22:56:29 +00007895 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007896
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007897 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007898 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7899 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007900 }
7901
Owen Anderson825b72b2009-08-11 20:47:22 +00007902 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7903 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007904 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007905
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007906 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007907 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007908 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007909 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007910 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007911 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007912 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007913 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007914
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007915 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7916 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007917 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007918 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007919 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007920 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007921
Evan Cheng0db9fe62006-04-25 20:13:52 +00007922 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007923 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7924 Opc = X86ISD::WIN_FTOL;
7925 else
7926 switch (DstTy.getSimpleVT().SimpleTy) {
7927 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7928 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7929 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7930 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7931 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007932
Dan Gohman475871a2008-07-27 21:46:04 +00007933 SDValue Chain = DAG.getEntryNode();
7934 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007935 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007936 // FIXME This causes a redundant load/store if the SSE-class value is already
7937 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007938 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007939 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007940 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007941 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007942 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007943 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007944 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007945 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007946 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007947
Chris Lattner492a43e2010-09-22 01:28:21 +00007948 MachineMemOperand *MMO =
7949 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7950 MachineMemOperand::MOLoad, MemSize, MemSize);
7951 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7952 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007953 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007954 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007955 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7956 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007957
Chris Lattner07290932010-09-22 01:05:16 +00007958 MachineMemOperand *MMO =
7959 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7960 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007961
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007962 if (Opc != X86ISD::WIN_FTOL) {
7963 // Build the FP_TO_INT*_IN_MEM
7964 SDValue Ops[] = { Chain, Value, StackSlot };
7965 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7966 Ops, 3, DstTy, MMO);
7967 return std::make_pair(FIST, StackSlot);
7968 } else {
7969 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7970 DAG.getVTList(MVT::Other, MVT::Glue),
7971 Chain, Value);
7972 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7973 MVT::i32, ftol.getValue(1));
7974 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7975 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007976 SDValue Ops[] = { eax, edx };
7977 SDValue pair = IsReplace
7978 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7979 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007980 return std::make_pair(pair, SDValue());
7981 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007982}
7983
Dan Gohmand858e902010-04-17 15:26:15 +00007984SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7985 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007986 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007987 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007988
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007989 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7990 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007991 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007992 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7993 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007994
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007995 if (StackSlot.getNode())
7996 // Load the result.
7997 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7998 FIST, StackSlot, MachinePointerInfo(),
7999 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008000
8001 // The node is the result.
8002 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008003}
8004
Dan Gohmand858e902010-04-17 15:26:15 +00008005SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8006 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008007 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8008 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008009 SDValue FIST = Vals.first, StackSlot = Vals.second;
8010 assert(FIST.getNode() && "Unexpected failure");
8011
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008012 if (StackSlot.getNode())
8013 // Load the result.
8014 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8015 FIST, StackSlot, MachinePointerInfo(),
8016 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008017
8018 // The node is the result.
8019 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008020}
8021
Dan Gohmand858e902010-04-17 15:26:15 +00008022SDValue X86TargetLowering::LowerFABS(SDValue Op,
8023 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008024 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008025 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008026 EVT VT = Op.getValueType();
8027 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008028 if (VT.isVector())
8029 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008030 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008031 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008032 C = ConstantVector::getSplat(2,
8033 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008034 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008035 C = ConstantVector::getSplat(4,
8036 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008037 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008038 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008039 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008040 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008041 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008042 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008043}
8044
Dan Gohmand858e902010-04-17 15:26:15 +00008045SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008046 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008047 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008048 EVT VT = Op.getValueType();
8049 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008050 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8051 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008052 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008053 NumElts = VT.getVectorNumElements();
8054 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008055 Constant *C;
8056 if (EltVT == MVT::f64)
8057 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8058 else
8059 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8060 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008061 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008062 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008063 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008064 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008065 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008066 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008067 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008068 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008069 DAG.getNode(ISD::BITCAST, dl, XORVT,
8070 Op.getOperand(0)),
8071 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008072 }
Craig Topper69947b92012-04-23 06:57:04 +00008073
8074 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008075}
8076
Dan Gohmand858e902010-04-17 15:26:15 +00008077SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008078 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008079 SDValue Op0 = Op.getOperand(0);
8080 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008081 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008082 EVT VT = Op.getValueType();
8083 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008084
8085 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008086 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008087 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008088 SrcVT = VT;
8089 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008090 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008091 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008092 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008093 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008094 }
8095
8096 // At this point the operands and the result should have the same
8097 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008098
Evan Cheng68c47cb2007-01-05 07:55:56 +00008099 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008100 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008101 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008102 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8103 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008104 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008105 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8106 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8107 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8108 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008109 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008110 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008111 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008112 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008113 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008114 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008115 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008116
8117 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008118 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008119 // Op0 is MVT::f32, Op1 is MVT::f64.
8120 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8121 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8122 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008123 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008124 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008125 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008126 }
8127
Evan Cheng73d6cf12007-01-05 21:37:56 +00008128 // Clear first operand sign bit.
8129 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008130 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008131 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8132 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008133 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008134 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8135 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8136 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8137 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008138 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008139 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008140 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008141 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008142 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008143 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008144 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008145
8146 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008147 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008148}
8149
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008150SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8151 SDValue N0 = Op.getOperand(0);
8152 DebugLoc dl = Op.getDebugLoc();
8153 EVT VT = Op.getValueType();
8154
8155 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8156 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8157 DAG.getConstant(1, VT));
8158 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8159}
8160
Dan Gohman076aee32009-03-04 19:44:21 +00008161/// Emit nodes that will be selected as "test Op0,Op0", or something
8162/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008163SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008164 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008165 DebugLoc dl = Op.getDebugLoc();
8166
Dan Gohman31125812009-03-07 01:58:32 +00008167 // CF and OF aren't always set the way we want. Determine which
8168 // of these we need.
8169 bool NeedCF = false;
8170 bool NeedOF = false;
8171 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008172 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008173 case X86::COND_A: case X86::COND_AE:
8174 case X86::COND_B: case X86::COND_BE:
8175 NeedCF = true;
8176 break;
8177 case X86::COND_G: case X86::COND_GE:
8178 case X86::COND_L: case X86::COND_LE:
8179 case X86::COND_O: case X86::COND_NO:
8180 NeedOF = true;
8181 break;
Dan Gohman31125812009-03-07 01:58:32 +00008182 }
8183
Dan Gohman076aee32009-03-04 19:44:21 +00008184 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008185 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8186 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008187 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8188 // Emit a CMP with 0, which is the TEST pattern.
8189 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8190 DAG.getConstant(0, Op.getValueType()));
8191
8192 unsigned Opcode = 0;
8193 unsigned NumOperands = 0;
8194 switch (Op.getNode()->getOpcode()) {
8195 case ISD::ADD:
8196 // Due to an isel shortcoming, be conservative if this add is likely to be
8197 // selected as part of a load-modify-store instruction. When the root node
8198 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8199 // uses of other nodes in the match, such as the ADD in this case. This
8200 // leads to the ADD being left around and reselected, with the result being
8201 // two adds in the output. Alas, even if none our users are stores, that
8202 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8203 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8204 // climbing the DAG back to the root, and it doesn't seem to be worth the
8205 // effort.
8206 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008207 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8208 if (UI->getOpcode() != ISD::CopyToReg &&
8209 UI->getOpcode() != ISD::SETCC &&
8210 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008211 goto default_case;
8212
8213 if (ConstantSDNode *C =
8214 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8215 // An add of one will be selected as an INC.
8216 if (C->getAPIntValue() == 1) {
8217 Opcode = X86ISD::INC;
8218 NumOperands = 1;
8219 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008220 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008221
8222 // An add of negative one (subtract of one) will be selected as a DEC.
8223 if (C->getAPIntValue().isAllOnesValue()) {
8224 Opcode = X86ISD::DEC;
8225 NumOperands = 1;
8226 break;
8227 }
Dan Gohman076aee32009-03-04 19:44:21 +00008228 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008229
8230 // Otherwise use a regular EFLAGS-setting add.
8231 Opcode = X86ISD::ADD;
8232 NumOperands = 2;
8233 break;
8234 case ISD::AND: {
8235 // If the primary and result isn't used, don't bother using X86ISD::AND,
8236 // because a TEST instruction will be better.
8237 bool NonFlagUse = false;
8238 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8239 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8240 SDNode *User = *UI;
8241 unsigned UOpNo = UI.getOperandNo();
8242 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8243 // Look pass truncate.
8244 UOpNo = User->use_begin().getOperandNo();
8245 User = *User->use_begin();
8246 }
8247
8248 if (User->getOpcode() != ISD::BRCOND &&
8249 User->getOpcode() != ISD::SETCC &&
8250 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8251 NonFlagUse = true;
8252 break;
8253 }
Dan Gohman076aee32009-03-04 19:44:21 +00008254 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008255
8256 if (!NonFlagUse)
8257 break;
8258 }
8259 // FALL THROUGH
8260 case ISD::SUB:
8261 case ISD::OR:
8262 case ISD::XOR:
8263 // Due to the ISEL shortcoming noted above, be conservative if this op is
8264 // likely to be selected as part of a load-modify-store instruction.
8265 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8266 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8267 if (UI->getOpcode() == ISD::STORE)
8268 goto default_case;
8269
8270 // Otherwise use a regular EFLAGS-setting instruction.
8271 switch (Op.getNode()->getOpcode()) {
8272 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008273 case ISD::SUB:
8274 // If the only use of SUB is EFLAGS, use CMP instead.
8275 if (Op.hasOneUse())
8276 Opcode = X86ISD::CMP;
8277 else
8278 Opcode = X86ISD::SUB;
8279 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008280 case ISD::OR: Opcode = X86ISD::OR; break;
8281 case ISD::XOR: Opcode = X86ISD::XOR; break;
8282 case ISD::AND: Opcode = X86ISD::AND; break;
8283 }
8284
8285 NumOperands = 2;
8286 break;
8287 case X86ISD::ADD:
8288 case X86ISD::SUB:
8289 case X86ISD::INC:
8290 case X86ISD::DEC:
8291 case X86ISD::OR:
8292 case X86ISD::XOR:
8293 case X86ISD::AND:
8294 return SDValue(Op.getNode(), 1);
8295 default:
8296 default_case:
8297 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008298 }
8299
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008300 if (Opcode == 0)
8301 // Emit a CMP with 0, which is the TEST pattern.
8302 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8303 DAG.getConstant(0, Op.getValueType()));
8304
Manman Ren87253c22012-06-07 00:42:47 +00008305 if (Opcode == X86ISD::CMP) {
8306 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8307 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008308 // We can't replace usage of SUB with CMP.
8309 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008310 return SDValue(New.getNode(), 0);
8311 }
8312
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008313 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8314 SmallVector<SDValue, 4> Ops;
8315 for (unsigned i = 0; i != NumOperands; ++i)
8316 Ops.push_back(Op.getOperand(i));
8317
8318 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8319 DAG.ReplaceAllUsesWith(Op, New);
8320 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008321}
8322
8323/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8324/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008325SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008326 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8328 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008329 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008330
8331 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008332 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008333}
8334
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008335/// Convert a comparison if required by the subtarget.
8336SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8337 SelectionDAG &DAG) const {
8338 // If the subtarget does not support the FUCOMI instruction, floating-point
8339 // comparisons have to be converted.
8340 if (Subtarget->hasCMov() ||
8341 Cmp.getOpcode() != X86ISD::CMP ||
8342 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8343 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8344 return Cmp;
8345
8346 // The instruction selector will select an FUCOM instruction instead of
8347 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8348 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8349 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8350 DebugLoc dl = Cmp.getDebugLoc();
8351 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8352 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8353 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8354 DAG.getConstant(8, MVT::i8));
8355 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8356 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8357}
8358
Evan Chengd40d03e2010-01-06 19:38:29 +00008359/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8360/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008361SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8362 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008363 SDValue Op0 = And.getOperand(0);
8364 SDValue Op1 = And.getOperand(1);
8365 if (Op0.getOpcode() == ISD::TRUNCATE)
8366 Op0 = Op0.getOperand(0);
8367 if (Op1.getOpcode() == ISD::TRUNCATE)
8368 Op1 = Op1.getOperand(0);
8369
Evan Chengd40d03e2010-01-06 19:38:29 +00008370 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008371 if (Op1.getOpcode() == ISD::SHL)
8372 std::swap(Op0, Op1);
8373 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008374 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8375 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008376 // If we looked past a truncate, check that it's only truncating away
8377 // known zeros.
8378 unsigned BitWidth = Op0.getValueSizeInBits();
8379 unsigned AndBitWidth = And.getValueSizeInBits();
8380 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008381 APInt Zeros, Ones;
8382 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008383 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8384 return SDValue();
8385 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008386 LHS = Op1;
8387 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008388 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008389 } else if (Op1.getOpcode() == ISD::Constant) {
8390 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008391 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008392 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008393
8394 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008395 LHS = AndLHS.getOperand(0);
8396 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008397 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008398
8399 // Use BT if the immediate can't be encoded in a TEST instruction.
8400 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8401 LHS = AndLHS;
8402 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8403 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008404 }
Evan Cheng0488db92007-09-25 01:57:46 +00008405
Evan Chengd40d03e2010-01-06 19:38:29 +00008406 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008407 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008408 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008409 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008410 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008411 // Also promote i16 to i32 for performance / code size reason.
8412 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008413 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008414 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008415
Evan Chengd40d03e2010-01-06 19:38:29 +00008416 // If the operand types disagree, extend the shift amount to match. Since
8417 // BT ignores high bits (like shifts) we can use anyextend.
8418 if (LHS.getValueType() != RHS.getValueType())
8419 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008420
Evan Chengd40d03e2010-01-06 19:38:29 +00008421 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8422 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8423 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8424 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008425 }
8426
Evan Cheng54de3ea2010-01-05 06:52:31 +00008427 return SDValue();
8428}
8429
Dan Gohmand858e902010-04-17 15:26:15 +00008430SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008431
8432 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8433
Evan Cheng54de3ea2010-01-05 06:52:31 +00008434 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8435 SDValue Op0 = Op.getOperand(0);
8436 SDValue Op1 = Op.getOperand(1);
8437 DebugLoc dl = Op.getDebugLoc();
8438 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8439
8440 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008441 // Lower (X & (1 << N)) == 0 to BT(X, N).
8442 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8443 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008444 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008445 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008446 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008447 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8448 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8449 if (NewSetCC.getNode())
8450 return NewSetCC;
8451 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008452
Chris Lattner481eebc2010-12-19 21:23:48 +00008453 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8454 // these.
8455 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008456 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008457 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8458 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008459
Chris Lattner481eebc2010-12-19 21:23:48 +00008460 // If the input is a setcc, then reuse the input setcc or use a new one with
8461 // the inverted condition.
8462 if (Op0.getOpcode() == X86ISD::SETCC) {
8463 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8464 bool Invert = (CC == ISD::SETNE) ^
8465 cast<ConstantSDNode>(Op1)->isNullValue();
8466 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008467
Evan Cheng2c755ba2010-02-27 07:36:59 +00008468 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008469 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8470 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8471 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008472 }
8473
Evan Chenge5b51ac2010-04-17 06:13:15 +00008474 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008475 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008476 if (X86CC == X86::COND_INVALID)
8477 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008478
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008479 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008480 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008481 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008482 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008483}
8484
Craig Topper89af15e2011-09-18 08:03:58 +00008485// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008486// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008487static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008488 EVT VT = Op.getValueType();
8489
Duncan Sands28b77e92011-09-06 19:07:46 +00008490 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008491 "Unsupported value type for operation");
8492
Craig Topper66ddd152012-04-27 22:54:43 +00008493 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008494 DebugLoc dl = Op.getDebugLoc();
8495 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008496
8497 // Extract the LHS vectors
8498 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008499 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8500 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008501
8502 // Extract the RHS vectors
8503 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008504 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8505 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008506
8507 // Issue the operation on the smaller types and concatenate the result back
8508 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8509 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8510 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8511 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8512 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8513}
8514
8515
Dan Gohmand858e902010-04-17 15:26:15 +00008516SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008517 SDValue Cond;
8518 SDValue Op0 = Op.getOperand(0);
8519 SDValue Op1 = Op.getOperand(1);
8520 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008521 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008522 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8523 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008524 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008525
8526 if (isFP) {
8527 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008528 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008529 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008530
Nate Begeman30a0de92008-07-17 16:51:19 +00008531 bool Swap = false;
8532
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008533 // SSE Condition code mapping:
8534 // 0 - EQ
8535 // 1 - LT
8536 // 2 - LE
8537 // 3 - UNORD
8538 // 4 - NEQ
8539 // 5 - NLT
8540 // 6 - NLE
8541 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008542 switch (SetCCOpcode) {
8543 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008544 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008545 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008546 case ISD::SETOGT:
8547 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008548 case ISD::SETLT:
8549 case ISD::SETOLT: SSECC = 1; break;
8550 case ISD::SETOGE:
8551 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008552 case ISD::SETLE:
8553 case ISD::SETOLE: SSECC = 2; break;
8554 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008555 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008556 case ISD::SETNE: SSECC = 4; break;
8557 case ISD::SETULE: Swap = true;
8558 case ISD::SETUGE: SSECC = 5; break;
8559 case ISD::SETULT: Swap = true;
8560 case ISD::SETUGT: SSECC = 6; break;
8561 case ISD::SETO: SSECC = 7; break;
8562 }
8563 if (Swap)
8564 std::swap(Op0, Op1);
8565
Nate Begemanfb8ead02008-07-25 19:05:58 +00008566 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008567 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008568 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008569 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008570 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8571 DAG.getConstant(3, MVT::i8));
8572 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8573 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008574 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008575 }
8576 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008577 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008578 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8579 DAG.getConstant(7, MVT::i8));
8580 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8581 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008582 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008583 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008584 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008585 }
8586 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008587 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8588 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008589 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008590
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008591 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008592 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008593 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008594
Nate Begeman30a0de92008-07-17 16:51:19 +00008595 // We are handling one of the integer comparisons here. Since SSE only has
8596 // GT and EQ comparisons for integer, swapping operands and multiple
8597 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008598 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008599 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008600
Nate Begeman30a0de92008-07-17 16:51:19 +00008601 switch (SetCCOpcode) {
8602 default: break;
8603 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008604 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008605 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008606 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008607 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008608 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008609 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008610 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008611 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008612 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008613 }
8614 if (Swap)
8615 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008616
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008617 // Check that the operation in question is available (most are plain SSE2,
8618 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008619 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008620 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008621 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008622 return SDValue();
8623
Nate Begeman30a0de92008-07-17 16:51:19 +00008624 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8625 // bits of the inputs before performing those operations.
8626 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008627 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008628 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8629 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008630 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008631 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8632 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008633 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8634 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008635 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008636
Dale Johannesenace16102009-02-03 19:33:06 +00008637 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008638
8639 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008640 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008641 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008642
Nate Begeman30a0de92008-07-17 16:51:19 +00008643 return Result;
8644}
Evan Cheng0488db92007-09-25 01:57:46 +00008645
Evan Cheng370e5342008-12-03 08:38:43 +00008646// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008647static bool isX86LogicalCmp(SDValue Op) {
8648 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008649 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8650 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008651 return true;
8652 if (Op.getResNo() == 1 &&
8653 (Opc == X86ISD::ADD ||
8654 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008655 Opc == X86ISD::ADC ||
8656 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008657 Opc == X86ISD::SMUL ||
8658 Opc == X86ISD::UMUL ||
8659 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008660 Opc == X86ISD::DEC ||
8661 Opc == X86ISD::OR ||
8662 Opc == X86ISD::XOR ||
8663 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008664 return true;
8665
Chris Lattner9637d5b2010-12-05 07:49:54 +00008666 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8667 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008668
Dan Gohman076aee32009-03-04 19:44:21 +00008669 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008670}
8671
Chris Lattnera2b56002010-12-05 01:23:24 +00008672static bool isZero(SDValue V) {
8673 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8674 return C && C->isNullValue();
8675}
8676
Chris Lattner96908b12010-12-05 02:00:51 +00008677static bool isAllOnes(SDValue V) {
8678 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8679 return C && C->isAllOnesValue();
8680}
8681
Dan Gohmand858e902010-04-17 15:26:15 +00008682SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008683 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008684 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008685 SDValue Op1 = Op.getOperand(1);
8686 SDValue Op2 = Op.getOperand(2);
8687 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008688 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008689
Dan Gohman1a492952009-10-20 16:22:37 +00008690 if (Cond.getOpcode() == ISD::SETCC) {
8691 SDValue NewCond = LowerSETCC(Cond, DAG);
8692 if (NewCond.getNode())
8693 Cond = NewCond;
8694 }
Evan Cheng734503b2006-09-11 02:19:56 +00008695
Manman Ren769ea2f2012-05-01 17:16:15 +00008696 // Handle the following cases related to max and min:
8697 // (a > b) ? (a-b) : 0
8698 // (a >= b) ? (a-b) : 0
8699 // (b < a) ? (a-b) : 0
8700 // (b <= a) ? (a-b) : 0
8701 // Comparison is removed to use EFLAGS from SUB.
8702 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8703 if (Cond.getOpcode() == X86ISD::SETCC &&
8704 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8705 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8706 C->getAPIntValue() == 0) {
8707 SDValue Cmp = Cond.getOperand(1);
8708 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8709 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8710 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8711 (CC == X86::COND_G || CC == X86::COND_GE ||
8712 CC == X86::COND_A || CC == X86::COND_AE)) ||
8713 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8714 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8715 (CC == X86::COND_L || CC == X86::COND_LE ||
8716 CC == X86::COND_B || CC == X86::COND_BE))) {
8717
8718 if (Op1.getOpcode() == ISD::SUB) {
8719 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8720 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8721 Op1.getOperand(0), Op1.getOperand(1));
8722 DAG.ReplaceAllUsesWith(Op1, New);
8723 Op1 = New;
8724 }
8725
8726 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8727 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8728 CC == X86::COND_L ||
8729 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8730 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8731 SDValue(Op1.getNode(), 1) };
8732 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8733 }
8734 }
8735
Chris Lattnera2b56002010-12-05 01:23:24 +00008736 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008737 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008738 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008739 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008740 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008741 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8742 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008743 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008744
Chris Lattnera2b56002010-12-05 01:23:24 +00008745 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008746
8747 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008748 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8749 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008750
8751 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008752 // Apply further optimizations for special cases
8753 // (select (x != 0), -1, 0) -> neg & sbb
8754 // (select (x == 0), 0, -1) -> neg & sbb
8755 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8756 if (YC->isNullValue() &&
8757 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8758 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8759 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8760 DAG.getConstant(0, CmpOp0.getValueType()),
8761 CmpOp0);
8762 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8763 DAG.getConstant(X86::COND_B, MVT::i8),
8764 SDValue(Neg.getNode(), 1));
8765 return Res;
8766 }
8767
Chris Lattnera2b56002010-12-05 01:23:24 +00008768 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8769 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008770 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008771
Chris Lattner96908b12010-12-05 02:00:51 +00008772 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008773 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8774 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008775
Chris Lattner96908b12010-12-05 02:00:51 +00008776 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8777 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008778
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008779 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008780 if (N2C == 0 || !N2C->isNullValue())
8781 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8782 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008783 }
8784 }
8785
Chris Lattnera2b56002010-12-05 01:23:24 +00008786 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008787 if (Cond.getOpcode() == ISD::AND &&
8788 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8789 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008790 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008791 Cond = Cond.getOperand(0);
8792 }
8793
Evan Cheng3f41d662007-10-08 22:16:29 +00008794 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8795 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008796 unsigned CondOpcode = Cond.getOpcode();
8797 if (CondOpcode == X86ISD::SETCC ||
8798 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008799 CC = Cond.getOperand(0);
8800
Dan Gohman475871a2008-07-27 21:46:04 +00008801 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008802 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008803 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008804
Evan Cheng3f41d662007-10-08 22:16:29 +00008805 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008806 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008807 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008808 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008809
Chris Lattnerd1980a52009-03-12 06:52:53 +00008810 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8811 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008812 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008813 addTest = false;
8814 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008815 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8816 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8817 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8818 Cond.getOperand(0).getValueType() != MVT::i8)) {
8819 SDValue LHS = Cond.getOperand(0);
8820 SDValue RHS = Cond.getOperand(1);
8821 unsigned X86Opcode;
8822 unsigned X86Cond;
8823 SDVTList VTs;
8824 switch (CondOpcode) {
8825 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8826 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8827 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8828 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8829 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8830 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8831 default: llvm_unreachable("unexpected overflowing operator");
8832 }
8833 if (CondOpcode == ISD::UMULO)
8834 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8835 MVT::i32);
8836 else
8837 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8838
8839 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8840
8841 if (CondOpcode == ISD::UMULO)
8842 Cond = X86Op.getValue(2);
8843 else
8844 Cond = X86Op.getValue(1);
8845
8846 CC = DAG.getConstant(X86Cond, MVT::i8);
8847 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008848 }
8849
8850 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008851 // Look pass the truncate.
8852 if (Cond.getOpcode() == ISD::TRUNCATE)
8853 Cond = Cond.getOperand(0);
8854
8855 // We know the result of AND is compared against zero. Try to match
8856 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008857 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008858 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008859 if (NewSetCC.getNode()) {
8860 CC = NewSetCC.getOperand(0);
8861 Cond = NewSetCC.getOperand(1);
8862 addTest = false;
8863 }
8864 }
8865 }
8866
8867 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008868 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008869 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008870 }
8871
Benjamin Kramere915ff32010-12-22 23:09:28 +00008872 // a < b ? -1 : 0 -> RES = ~setcc_carry
8873 // a < b ? 0 : -1 -> RES = setcc_carry
8874 // a >= b ? -1 : 0 -> RES = setcc_carry
8875 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8876 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008877 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008878 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8879
8880 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8881 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8882 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8883 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8884 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8885 return DAG.getNOT(DL, Res, Res.getValueType());
8886 return Res;
8887 }
8888 }
8889
Evan Cheng0488db92007-09-25 01:57:46 +00008890 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8891 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008892 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008893 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008894 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008895}
8896
Evan Cheng370e5342008-12-03 08:38:43 +00008897// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8898// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8899// from the AND / OR.
8900static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8901 Opc = Op.getOpcode();
8902 if (Opc != ISD::OR && Opc != ISD::AND)
8903 return false;
8904 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8905 Op.getOperand(0).hasOneUse() &&
8906 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8907 Op.getOperand(1).hasOneUse());
8908}
8909
Evan Cheng961d6d42009-02-02 08:19:07 +00008910// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8911// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008912static bool isXor1OfSetCC(SDValue Op) {
8913 if (Op.getOpcode() != ISD::XOR)
8914 return false;
8915 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8916 if (N1C && N1C->getAPIntValue() == 1) {
8917 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8918 Op.getOperand(0).hasOneUse();
8919 }
8920 return false;
8921}
8922
Dan Gohmand858e902010-04-17 15:26:15 +00008923SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008924 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008925 SDValue Chain = Op.getOperand(0);
8926 SDValue Cond = Op.getOperand(1);
8927 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008928 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008929 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008930 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008931
Dan Gohman1a492952009-10-20 16:22:37 +00008932 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008933 // Check for setcc([su]{add,sub,mul}o == 0).
8934 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8935 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8936 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8937 Cond.getOperand(0).getResNo() == 1 &&
8938 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8939 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8940 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8941 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8942 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8943 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8944 Inverted = true;
8945 Cond = Cond.getOperand(0);
8946 } else {
8947 SDValue NewCond = LowerSETCC(Cond, DAG);
8948 if (NewCond.getNode())
8949 Cond = NewCond;
8950 }
Dan Gohman1a492952009-10-20 16:22:37 +00008951 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008952#if 0
8953 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008954 else if (Cond.getOpcode() == X86ISD::ADD ||
8955 Cond.getOpcode() == X86ISD::SUB ||
8956 Cond.getOpcode() == X86ISD::SMUL ||
8957 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008958 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008959#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008960
Evan Chengad9c0a32009-12-15 00:53:42 +00008961 // Look pass (and (setcc_carry (cmp ...)), 1).
8962 if (Cond.getOpcode() == ISD::AND &&
8963 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8964 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008965 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008966 Cond = Cond.getOperand(0);
8967 }
8968
Evan Cheng3f41d662007-10-08 22:16:29 +00008969 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8970 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008971 unsigned CondOpcode = Cond.getOpcode();
8972 if (CondOpcode == X86ISD::SETCC ||
8973 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008974 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008975
Dan Gohman475871a2008-07-27 21:46:04 +00008976 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008977 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008978 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008979 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008980 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008981 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008982 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008983 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008984 default: break;
8985 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008986 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008987 // These can only come from an arithmetic instruction with overflow,
8988 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008989 Cond = Cond.getNode()->getOperand(1);
8990 addTest = false;
8991 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008992 }
Evan Cheng0488db92007-09-25 01:57:46 +00008993 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008994 }
8995 CondOpcode = Cond.getOpcode();
8996 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8997 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8998 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8999 Cond.getOperand(0).getValueType() != MVT::i8)) {
9000 SDValue LHS = Cond.getOperand(0);
9001 SDValue RHS = Cond.getOperand(1);
9002 unsigned X86Opcode;
9003 unsigned X86Cond;
9004 SDVTList VTs;
9005 switch (CondOpcode) {
9006 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9007 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9008 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9009 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9010 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9011 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9012 default: llvm_unreachable("unexpected overflowing operator");
9013 }
9014 if (Inverted)
9015 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9016 if (CondOpcode == ISD::UMULO)
9017 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9018 MVT::i32);
9019 else
9020 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9021
9022 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9023
9024 if (CondOpcode == ISD::UMULO)
9025 Cond = X86Op.getValue(2);
9026 else
9027 Cond = X86Op.getValue(1);
9028
9029 CC = DAG.getConstant(X86Cond, MVT::i8);
9030 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009031 } else {
9032 unsigned CondOpc;
9033 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9034 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009035 if (CondOpc == ISD::OR) {
9036 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9037 // two branches instead of an explicit OR instruction with a
9038 // separate test.
9039 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009040 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009041 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009042 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009043 Chain, Dest, CC, Cmp);
9044 CC = Cond.getOperand(1).getOperand(0);
9045 Cond = Cmp;
9046 addTest = false;
9047 }
9048 } else { // ISD::AND
9049 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9050 // two branches instead of an explicit AND instruction with a
9051 // separate test. However, we only do this if this block doesn't
9052 // have a fall-through edge, because this requires an explicit
9053 // jmp when the condition is false.
9054 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009055 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009056 Op.getNode()->hasOneUse()) {
9057 X86::CondCode CCode =
9058 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9059 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009060 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009061 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009062 // Look for an unconditional branch following this conditional branch.
9063 // We need this because we need to reverse the successors in order
9064 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009065 if (User->getOpcode() == ISD::BR) {
9066 SDValue FalseBB = User->getOperand(1);
9067 SDNode *NewBR =
9068 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009069 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009070 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009071 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009072
Dale Johannesene4d209d2009-02-03 20:21:25 +00009073 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009074 Chain, Dest, CC, Cmp);
9075 X86::CondCode CCode =
9076 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9077 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009078 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009079 Cond = Cmp;
9080 addTest = false;
9081 }
9082 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009083 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009084 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9085 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9086 // It should be transformed during dag combiner except when the condition
9087 // is set by a arithmetics with overflow node.
9088 X86::CondCode CCode =
9089 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9090 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009092 Cond = Cond.getOperand(0).getOperand(1);
9093 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009094 } else if (Cond.getOpcode() == ISD::SETCC &&
9095 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9096 // For FCMP_OEQ, we can emit
9097 // two branches instead of an explicit AND instruction with a
9098 // separate test. However, we only do this if this block doesn't
9099 // have a fall-through edge, because this requires an explicit
9100 // jmp when the condition is false.
9101 if (Op.getNode()->hasOneUse()) {
9102 SDNode *User = *Op.getNode()->use_begin();
9103 // Look for an unconditional branch following this conditional branch.
9104 // We need this because we need to reverse the successors in order
9105 // to implement FCMP_OEQ.
9106 if (User->getOpcode() == ISD::BR) {
9107 SDValue FalseBB = User->getOperand(1);
9108 SDNode *NewBR =
9109 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9110 assert(NewBR == User);
9111 (void)NewBR;
9112 Dest = FalseBB;
9113
9114 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9115 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009116 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009117 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9118 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9119 Chain, Dest, CC, Cmp);
9120 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9121 Cond = Cmp;
9122 addTest = false;
9123 }
9124 }
9125 } else if (Cond.getOpcode() == ISD::SETCC &&
9126 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9127 // For FCMP_UNE, we can emit
9128 // two branches instead of an explicit AND instruction with a
9129 // separate test. However, we only do this if this block doesn't
9130 // have a fall-through edge, because this requires an explicit
9131 // jmp when the condition is false.
9132 if (Op.getNode()->hasOneUse()) {
9133 SDNode *User = *Op.getNode()->use_begin();
9134 // Look for an unconditional branch following this conditional branch.
9135 // We need this because we need to reverse the successors in order
9136 // to implement FCMP_UNE.
9137 if (User->getOpcode() == ISD::BR) {
9138 SDValue FalseBB = User->getOperand(1);
9139 SDNode *NewBR =
9140 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9141 assert(NewBR == User);
9142 (void)NewBR;
9143
9144 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9145 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009146 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009147 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9148 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9149 Chain, Dest, CC, Cmp);
9150 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9151 Cond = Cmp;
9152 addTest = false;
9153 Dest = FalseBB;
9154 }
9155 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009156 }
Evan Cheng0488db92007-09-25 01:57:46 +00009157 }
9158
9159 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009160 // Look pass the truncate.
9161 if (Cond.getOpcode() == ISD::TRUNCATE)
9162 Cond = Cond.getOperand(0);
9163
9164 // We know the result of AND is compared against zero. Try to match
9165 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009166 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009167 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9168 if (NewSetCC.getNode()) {
9169 CC = NewSetCC.getOperand(0);
9170 Cond = NewSetCC.getOperand(1);
9171 addTest = false;
9172 }
9173 }
9174 }
9175
9176 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009177 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009178 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009179 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009180 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009181 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009182 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009183}
9184
Anton Korobeynikove060b532007-04-17 19:34:00 +00009185
9186// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9187// Calls to _alloca is needed to probe the stack when allocating more than 4k
9188// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9189// that the guard pages used by the OS virtual memory manager are allocated in
9190// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009191SDValue
9192X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009193 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009194 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009195 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009196 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009197 "are being used");
9198 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009199 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009200
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009201 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009202 SDValue Chain = Op.getOperand(0);
9203 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009204 // FIXME: Ensure alignment here
9205
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009206 bool Is64Bit = Subtarget->is64Bit();
9207 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009208
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009209 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009210 MachineFunction &MF = DAG.getMachineFunction();
9211 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009212
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009213 if (Is64Bit) {
9214 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009215 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009216 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009217
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009218 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009219 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009220 if (I->hasNestAttr())
9221 report_fatal_error("Cannot use segmented stacks with functions that "
9222 "have nested arguments.");
9223 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009224
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009225 const TargetRegisterClass *AddrRegClass =
9226 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9227 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9228 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9229 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9230 DAG.getRegister(Vreg, SPTy));
9231 SDValue Ops1[2] = { Value, Chain };
9232 return DAG.getMergeValues(Ops1, 2, dl);
9233 } else {
9234 SDValue Flag;
9235 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009236
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009237 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9238 Flag = Chain.getValue(1);
9239 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009240
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009241 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9242 Flag = Chain.getValue(1);
9243
9244 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9245
9246 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9247 return DAG.getMergeValues(Ops1, 2, dl);
9248 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009249}
9250
Dan Gohmand858e902010-04-17 15:26:15 +00009251SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009252 MachineFunction &MF = DAG.getMachineFunction();
9253 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9254
Dan Gohman69de1932008-02-06 22:27:42 +00009255 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009256 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009257
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009258 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009259 // vastart just stores the address of the VarArgsFrameIndex slot into the
9260 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009261 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9262 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009263 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9264 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009265 }
9266
9267 // __va_list_tag:
9268 // gp_offset (0 - 6 * 8)
9269 // fp_offset (48 - 48 + 8 * 16)
9270 // overflow_arg_area (point to parameters coming in memory).
9271 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009272 SmallVector<SDValue, 8> MemOps;
9273 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009274 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009275 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009276 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9277 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009278 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009279 MemOps.push_back(Store);
9280
9281 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009282 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009283 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009284 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009285 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9286 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009287 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009288 MemOps.push_back(Store);
9289
9290 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009291 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009292 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009293 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9294 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009295 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9296 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009297 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009298 MemOps.push_back(Store);
9299
9300 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009301 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009302 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009303 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9304 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009305 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9306 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009307 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009308 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009309 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009310}
9311
Dan Gohmand858e902010-04-17 15:26:15 +00009312SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009313 assert(Subtarget->is64Bit() &&
9314 "LowerVAARG only handles 64-bit va_arg!");
9315 assert((Subtarget->isTargetLinux() ||
9316 Subtarget->isTargetDarwin()) &&
9317 "Unhandled target in LowerVAARG");
9318 assert(Op.getNode()->getNumOperands() == 4);
9319 SDValue Chain = Op.getOperand(0);
9320 SDValue SrcPtr = Op.getOperand(1);
9321 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9322 unsigned Align = Op.getConstantOperandVal(3);
9323 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009324
Dan Gohman320afb82010-10-12 18:00:49 +00009325 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009326 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009327 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9328 uint8_t ArgMode;
9329
9330 // Decide which area this value should be read from.
9331 // TODO: Implement the AMD64 ABI in its entirety. This simple
9332 // selection mechanism works only for the basic types.
9333 if (ArgVT == MVT::f80) {
9334 llvm_unreachable("va_arg for f80 not yet implemented");
9335 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9336 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9337 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9338 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9339 } else {
9340 llvm_unreachable("Unhandled argument type in LowerVAARG");
9341 }
9342
9343 if (ArgMode == 2) {
9344 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009345 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009346 !(DAG.getMachineFunction()
9347 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009348 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009349 }
9350
9351 // Insert VAARG_64 node into the DAG
9352 // VAARG_64 returns two values: Variable Argument Address, Chain
9353 SmallVector<SDValue, 11> InstOps;
9354 InstOps.push_back(Chain);
9355 InstOps.push_back(SrcPtr);
9356 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9357 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9358 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9359 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9360 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9361 VTs, &InstOps[0], InstOps.size(),
9362 MVT::i64,
9363 MachinePointerInfo(SV),
9364 /*Align=*/0,
9365 /*Volatile=*/false,
9366 /*ReadMem=*/true,
9367 /*WriteMem=*/true);
9368 Chain = VAARG.getValue(1);
9369
9370 // Load the next argument and return it
9371 return DAG.getLoad(ArgVT, dl,
9372 Chain,
9373 VAARG,
9374 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009375 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009376}
9377
Dan Gohmand858e902010-04-17 15:26:15 +00009378SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009379 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009380 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009381 SDValue Chain = Op.getOperand(0);
9382 SDValue DstPtr = Op.getOperand(1);
9383 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009384 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9385 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009386 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009387
Chris Lattnere72f2022010-09-21 05:40:29 +00009388 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009389 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009390 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009391 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009392}
9393
Craig Topper80e46362012-01-23 06:16:53 +00009394// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9395// may or may not be a constant. Takes immediate version of shift as input.
9396static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9397 SDValue SrcOp, SDValue ShAmt,
9398 SelectionDAG &DAG) {
9399 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9400
9401 if (isa<ConstantSDNode>(ShAmt)) {
9402 switch (Opc) {
9403 default: llvm_unreachable("Unknown target vector shift node");
9404 case X86ISD::VSHLI:
9405 case X86ISD::VSRLI:
9406 case X86ISD::VSRAI:
9407 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9408 }
9409 }
9410
9411 // Change opcode to non-immediate version
9412 switch (Opc) {
9413 default: llvm_unreachable("Unknown target vector shift node");
9414 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9415 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9416 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9417 }
9418
9419 // Need to build a vector containing shift amount
9420 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9421 SDValue ShOps[4];
9422 ShOps[0] = ShAmt;
9423 ShOps[1] = DAG.getConstant(0, MVT::i32);
9424 ShOps[2] = DAG.getUNDEF(MVT::i32);
9425 ShOps[3] = DAG.getUNDEF(MVT::i32);
9426 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9427 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9428 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9429}
9430
Dan Gohman475871a2008-07-27 21:46:04 +00009431SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009432X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009433 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009434 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009435 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009436 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009437 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009438 case Intrinsic::x86_sse_comieq_ss:
9439 case Intrinsic::x86_sse_comilt_ss:
9440 case Intrinsic::x86_sse_comile_ss:
9441 case Intrinsic::x86_sse_comigt_ss:
9442 case Intrinsic::x86_sse_comige_ss:
9443 case Intrinsic::x86_sse_comineq_ss:
9444 case Intrinsic::x86_sse_ucomieq_ss:
9445 case Intrinsic::x86_sse_ucomilt_ss:
9446 case Intrinsic::x86_sse_ucomile_ss:
9447 case Intrinsic::x86_sse_ucomigt_ss:
9448 case Intrinsic::x86_sse_ucomige_ss:
9449 case Intrinsic::x86_sse_ucomineq_ss:
9450 case Intrinsic::x86_sse2_comieq_sd:
9451 case Intrinsic::x86_sse2_comilt_sd:
9452 case Intrinsic::x86_sse2_comile_sd:
9453 case Intrinsic::x86_sse2_comigt_sd:
9454 case Intrinsic::x86_sse2_comige_sd:
9455 case Intrinsic::x86_sse2_comineq_sd:
9456 case Intrinsic::x86_sse2_ucomieq_sd:
9457 case Intrinsic::x86_sse2_ucomilt_sd:
9458 case Intrinsic::x86_sse2_ucomile_sd:
9459 case Intrinsic::x86_sse2_ucomigt_sd:
9460 case Intrinsic::x86_sse2_ucomige_sd:
9461 case Intrinsic::x86_sse2_ucomineq_sd: {
9462 unsigned Opc = 0;
9463 ISD::CondCode CC = ISD::SETCC_INVALID;
9464 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009465 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009466 case Intrinsic::x86_sse_comieq_ss:
9467 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009468 Opc = X86ISD::COMI;
9469 CC = ISD::SETEQ;
9470 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009471 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009472 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009473 Opc = X86ISD::COMI;
9474 CC = ISD::SETLT;
9475 break;
9476 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009477 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009478 Opc = X86ISD::COMI;
9479 CC = ISD::SETLE;
9480 break;
9481 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009482 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009483 Opc = X86ISD::COMI;
9484 CC = ISD::SETGT;
9485 break;
9486 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009487 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009488 Opc = X86ISD::COMI;
9489 CC = ISD::SETGE;
9490 break;
9491 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009492 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009493 Opc = X86ISD::COMI;
9494 CC = ISD::SETNE;
9495 break;
9496 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009497 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009498 Opc = X86ISD::UCOMI;
9499 CC = ISD::SETEQ;
9500 break;
9501 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009502 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009503 Opc = X86ISD::UCOMI;
9504 CC = ISD::SETLT;
9505 break;
9506 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009507 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009508 Opc = X86ISD::UCOMI;
9509 CC = ISD::SETLE;
9510 break;
9511 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009512 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009513 Opc = X86ISD::UCOMI;
9514 CC = ISD::SETGT;
9515 break;
9516 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009517 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009518 Opc = X86ISD::UCOMI;
9519 CC = ISD::SETGE;
9520 break;
9521 case Intrinsic::x86_sse_ucomineq_ss:
9522 case Intrinsic::x86_sse2_ucomineq_sd:
9523 Opc = X86ISD::UCOMI;
9524 CC = ISD::SETNE;
9525 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009526 }
Evan Cheng734503b2006-09-11 02:19:56 +00009527
Dan Gohman475871a2008-07-27 21:46:04 +00009528 SDValue LHS = Op.getOperand(1);
9529 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009530 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009531 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009532 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9533 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9534 DAG.getConstant(X86CC, MVT::i8), Cond);
9535 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009536 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009537 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009538 case Intrinsic::x86_sse2_pmulu_dq:
9539 case Intrinsic::x86_avx2_pmulu_dq:
9540 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9541 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009542 case Intrinsic::x86_sse3_hadd_ps:
9543 case Intrinsic::x86_sse3_hadd_pd:
9544 case Intrinsic::x86_avx_hadd_ps_256:
9545 case Intrinsic::x86_avx_hadd_pd_256:
9546 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9547 Op.getOperand(1), Op.getOperand(2));
9548 case Intrinsic::x86_sse3_hsub_ps:
9549 case Intrinsic::x86_sse3_hsub_pd:
9550 case Intrinsic::x86_avx_hsub_ps_256:
9551 case Intrinsic::x86_avx_hsub_pd_256:
9552 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9553 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009554 case Intrinsic::x86_ssse3_phadd_w_128:
9555 case Intrinsic::x86_ssse3_phadd_d_128:
9556 case Intrinsic::x86_avx2_phadd_w:
9557 case Intrinsic::x86_avx2_phadd_d:
9558 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9559 Op.getOperand(1), Op.getOperand(2));
9560 case Intrinsic::x86_ssse3_phsub_w_128:
9561 case Intrinsic::x86_ssse3_phsub_d_128:
9562 case Intrinsic::x86_avx2_phsub_w:
9563 case Intrinsic::x86_avx2_phsub_d:
9564 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9565 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009566 case Intrinsic::x86_avx2_psllv_d:
9567 case Intrinsic::x86_avx2_psllv_q:
9568 case Intrinsic::x86_avx2_psllv_d_256:
9569 case Intrinsic::x86_avx2_psllv_q_256:
9570 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9571 Op.getOperand(1), Op.getOperand(2));
9572 case Intrinsic::x86_avx2_psrlv_d:
9573 case Intrinsic::x86_avx2_psrlv_q:
9574 case Intrinsic::x86_avx2_psrlv_d_256:
9575 case Intrinsic::x86_avx2_psrlv_q_256:
9576 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9577 Op.getOperand(1), Op.getOperand(2));
9578 case Intrinsic::x86_avx2_psrav_d:
9579 case Intrinsic::x86_avx2_psrav_d_256:
9580 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9581 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009582 case Intrinsic::x86_ssse3_pshuf_b_128:
9583 case Intrinsic::x86_avx2_pshuf_b:
9584 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9585 Op.getOperand(1), Op.getOperand(2));
9586 case Intrinsic::x86_ssse3_psign_b_128:
9587 case Intrinsic::x86_ssse3_psign_w_128:
9588 case Intrinsic::x86_ssse3_psign_d_128:
9589 case Intrinsic::x86_avx2_psign_b:
9590 case Intrinsic::x86_avx2_psign_w:
9591 case Intrinsic::x86_avx2_psign_d:
9592 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9593 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009594 case Intrinsic::x86_sse41_insertps:
9595 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9596 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9597 case Intrinsic::x86_avx_vperm2f128_ps_256:
9598 case Intrinsic::x86_avx_vperm2f128_pd_256:
9599 case Intrinsic::x86_avx_vperm2f128_si_256:
9600 case Intrinsic::x86_avx2_vperm2i128:
9601 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9602 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009603 case Intrinsic::x86_avx2_permd:
9604 case Intrinsic::x86_avx2_permps:
9605 // Operands intentionally swapped. Mask is last operand to intrinsic,
9606 // but second operand for node/intruction.
9607 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9608 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009609
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009610 // ptest and testp intrinsics. The intrinsic these come from are designed to
9611 // return an integer value, not just an instruction so lower it to the ptest
9612 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009613 case Intrinsic::x86_sse41_ptestz:
9614 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009615 case Intrinsic::x86_sse41_ptestnzc:
9616 case Intrinsic::x86_avx_ptestz_256:
9617 case Intrinsic::x86_avx_ptestc_256:
9618 case Intrinsic::x86_avx_ptestnzc_256:
9619 case Intrinsic::x86_avx_vtestz_ps:
9620 case Intrinsic::x86_avx_vtestc_ps:
9621 case Intrinsic::x86_avx_vtestnzc_ps:
9622 case Intrinsic::x86_avx_vtestz_pd:
9623 case Intrinsic::x86_avx_vtestc_pd:
9624 case Intrinsic::x86_avx_vtestnzc_pd:
9625 case Intrinsic::x86_avx_vtestz_ps_256:
9626 case Intrinsic::x86_avx_vtestc_ps_256:
9627 case Intrinsic::x86_avx_vtestnzc_ps_256:
9628 case Intrinsic::x86_avx_vtestz_pd_256:
9629 case Intrinsic::x86_avx_vtestc_pd_256:
9630 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9631 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009632 unsigned X86CC = 0;
9633 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009634 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009635 case Intrinsic::x86_avx_vtestz_ps:
9636 case Intrinsic::x86_avx_vtestz_pd:
9637 case Intrinsic::x86_avx_vtestz_ps_256:
9638 case Intrinsic::x86_avx_vtestz_pd_256:
9639 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009640 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009641 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009642 // ZF = 1
9643 X86CC = X86::COND_E;
9644 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009645 case Intrinsic::x86_avx_vtestc_ps:
9646 case Intrinsic::x86_avx_vtestc_pd:
9647 case Intrinsic::x86_avx_vtestc_ps_256:
9648 case Intrinsic::x86_avx_vtestc_pd_256:
9649 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009650 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009651 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009652 // CF = 1
9653 X86CC = X86::COND_B;
9654 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009655 case Intrinsic::x86_avx_vtestnzc_ps:
9656 case Intrinsic::x86_avx_vtestnzc_pd:
9657 case Intrinsic::x86_avx_vtestnzc_ps_256:
9658 case Intrinsic::x86_avx_vtestnzc_pd_256:
9659 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009660 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009661 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009662 // ZF and CF = 0
9663 X86CC = X86::COND_A;
9664 break;
9665 }
Eric Christopherfd179292009-08-27 18:07:15 +00009666
Eric Christopher71c67532009-07-29 00:28:05 +00009667 SDValue LHS = Op.getOperand(1);
9668 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009669 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9670 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009671 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9672 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9673 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009674 }
Evan Cheng5759f972008-05-04 09:15:50 +00009675
Craig Topper80e46362012-01-23 06:16:53 +00009676 // SSE/AVX shift intrinsics
9677 case Intrinsic::x86_sse2_psll_w:
9678 case Intrinsic::x86_sse2_psll_d:
9679 case Intrinsic::x86_sse2_psll_q:
9680 case Intrinsic::x86_avx2_psll_w:
9681 case Intrinsic::x86_avx2_psll_d:
9682 case Intrinsic::x86_avx2_psll_q:
9683 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9684 Op.getOperand(1), Op.getOperand(2));
9685 case Intrinsic::x86_sse2_psrl_w:
9686 case Intrinsic::x86_sse2_psrl_d:
9687 case Intrinsic::x86_sse2_psrl_q:
9688 case Intrinsic::x86_avx2_psrl_w:
9689 case Intrinsic::x86_avx2_psrl_d:
9690 case Intrinsic::x86_avx2_psrl_q:
9691 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9692 Op.getOperand(1), Op.getOperand(2));
9693 case Intrinsic::x86_sse2_psra_w:
9694 case Intrinsic::x86_sse2_psra_d:
9695 case Intrinsic::x86_avx2_psra_w:
9696 case Intrinsic::x86_avx2_psra_d:
9697 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9698 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009699 case Intrinsic::x86_sse2_pslli_w:
9700 case Intrinsic::x86_sse2_pslli_d:
9701 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009702 case Intrinsic::x86_avx2_pslli_w:
9703 case Intrinsic::x86_avx2_pslli_d:
9704 case Intrinsic::x86_avx2_pslli_q:
9705 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9706 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009707 case Intrinsic::x86_sse2_psrli_w:
9708 case Intrinsic::x86_sse2_psrli_d:
9709 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009710 case Intrinsic::x86_avx2_psrli_w:
9711 case Intrinsic::x86_avx2_psrli_d:
9712 case Intrinsic::x86_avx2_psrli_q:
9713 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9714 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009715 case Intrinsic::x86_sse2_psrai_w:
9716 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009717 case Intrinsic::x86_avx2_psrai_w:
9718 case Intrinsic::x86_avx2_psrai_d:
9719 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9720 Op.getOperand(1), Op.getOperand(2), DAG);
9721 // Fix vector shift instructions where the last operand is a non-immediate
9722 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009723 case Intrinsic::x86_mmx_pslli_w:
9724 case Intrinsic::x86_mmx_pslli_d:
9725 case Intrinsic::x86_mmx_pslli_q:
9726 case Intrinsic::x86_mmx_psrli_w:
9727 case Intrinsic::x86_mmx_psrli_d:
9728 case Intrinsic::x86_mmx_psrli_q:
9729 case Intrinsic::x86_mmx_psrai_w:
9730 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009731 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009732 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009733 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009734
9735 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009736 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009737 case Intrinsic::x86_mmx_pslli_w:
9738 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009739 break;
Craig Topper80e46362012-01-23 06:16:53 +00009740 case Intrinsic::x86_mmx_pslli_d:
9741 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009742 break;
Craig Topper80e46362012-01-23 06:16:53 +00009743 case Intrinsic::x86_mmx_pslli_q:
9744 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009745 break;
Craig Topper80e46362012-01-23 06:16:53 +00009746 case Intrinsic::x86_mmx_psrli_w:
9747 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009748 break;
Craig Topper80e46362012-01-23 06:16:53 +00009749 case Intrinsic::x86_mmx_psrli_d:
9750 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009751 break;
Craig Topper80e46362012-01-23 06:16:53 +00009752 case Intrinsic::x86_mmx_psrli_q:
9753 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009754 break;
Craig Topper80e46362012-01-23 06:16:53 +00009755 case Intrinsic::x86_mmx_psrai_w:
9756 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009757 break;
Craig Topper80e46362012-01-23 06:16:53 +00009758 case Intrinsic::x86_mmx_psrai_d:
9759 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009760 break;
Craig Topper80e46362012-01-23 06:16:53 +00009761 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009762 }
Mon P Wangefa42202009-09-03 19:56:25 +00009763
9764 // The vector shift intrinsics with scalars uses 32b shift amounts but
9765 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9766 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009767 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9768 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009769// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009770
Owen Andersone50ed302009-08-10 22:56:29 +00009771 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009772 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009773 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009774 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009775 Op.getOperand(1), ShAmt);
9776 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009777 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009778}
Evan Cheng72261582005-12-20 06:22:03 +00009779
Dan Gohmand858e902010-04-17 15:26:15 +00009780SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9781 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009782 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9783 MFI->setReturnAddressIsTaken(true);
9784
Bill Wendling64e87322009-01-16 19:25:27 +00009785 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009786 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009787
9788 if (Depth > 0) {
9789 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9790 SDValue Offset =
9791 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009792 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009793 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009794 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009795 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009796 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009797 }
9798
9799 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009800 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009801 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009802 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009803}
9804
Dan Gohmand858e902010-04-17 15:26:15 +00009805SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009806 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9807 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009808
Owen Andersone50ed302009-08-10 22:56:29 +00009809 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009810 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009811 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9812 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009813 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009814 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009815 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9816 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009817 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009818 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009819}
9820
Dan Gohman475871a2008-07-27 21:46:04 +00009821SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009822 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009823 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009824}
9825
Dan Gohmand858e902010-04-17 15:26:15 +00009826SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009827 SDValue Chain = Op.getOperand(0);
9828 SDValue Offset = Op.getOperand(1);
9829 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009830 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009831
Dan Gohmand8816272010-08-11 18:14:00 +00009832 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9833 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9834 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009835 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009836
Dan Gohmand8816272010-08-11 18:14:00 +00009837 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9838 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009839 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009840 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9841 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009842 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009843
Dale Johannesene4d209d2009-02-03 20:21:25 +00009844 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009845 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009846 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009847}
9848
Duncan Sands4a544a72011-09-06 13:37:06 +00009849SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9850 SelectionDAG &DAG) const {
9851 return Op.getOperand(0);
9852}
9853
9854SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9855 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009856 SDValue Root = Op.getOperand(0);
9857 SDValue Trmp = Op.getOperand(1); // trampoline
9858 SDValue FPtr = Op.getOperand(2); // nested function
9859 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009860 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009861
Dan Gohman69de1932008-02-06 22:27:42 +00009862 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009863
9864 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009865 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009866
9867 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009868 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9869 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009870
Evan Cheng0e6a0522011-07-18 20:57:22 +00009871 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9872 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009873
9874 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9875
9876 // Load the pointer to the nested function into R11.
9877 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009878 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009880 Addr, MachinePointerInfo(TrmpAddr),
9881 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009882
Owen Anderson825b72b2009-08-11 20:47:22 +00009883 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9884 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009885 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9886 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009887 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009888
9889 // Load the 'nest' parameter value into R10.
9890 // R10 is specified in X86CallingConv.td
9891 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009892 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9893 DAG.getConstant(10, MVT::i64));
9894 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009895 Addr, MachinePointerInfo(TrmpAddr, 10),
9896 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009897
Owen Anderson825b72b2009-08-11 20:47:22 +00009898 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9899 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009900 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9901 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009902 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009903
9904 // Jump to the nested function.
9905 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009906 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9907 DAG.getConstant(20, MVT::i64));
9908 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009909 Addr, MachinePointerInfo(TrmpAddr, 20),
9910 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009911
9912 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009913 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9914 DAG.getConstant(22, MVT::i64));
9915 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009916 MachinePointerInfo(TrmpAddr, 22),
9917 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009918
Duncan Sands4a544a72011-09-06 13:37:06 +00009919 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009920 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009921 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009922 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009923 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009924 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009925
9926 switch (CC) {
9927 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009928 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009929 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009930 case CallingConv::X86_StdCall: {
9931 // Pass 'nest' parameter in ECX.
9932 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009933 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009934
9935 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009936 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009937 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009938
Chris Lattner58d74912008-03-12 17:45:29 +00009939 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009940 unsigned InRegCount = 0;
9941 unsigned Idx = 1;
9942
9943 for (FunctionType::param_iterator I = FTy->param_begin(),
9944 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009945 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009946 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009947 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009948
9949 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009950 report_fatal_error("Nest register in use - reduce number of inreg"
9951 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009952 }
9953 }
9954 break;
9955 }
9956 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009957 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009958 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009959 // Pass 'nest' parameter in EAX.
9960 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009961 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009962 break;
9963 }
9964
Dan Gohman475871a2008-07-27 21:46:04 +00009965 SDValue OutChains[4];
9966 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009967
Owen Anderson825b72b2009-08-11 20:47:22 +00009968 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9969 DAG.getConstant(10, MVT::i32));
9970 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009971
Chris Lattnera62fe662010-02-05 19:20:30 +00009972 // This is storing the opcode for MOV32ri.
9973 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009974 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009975 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009976 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009977 Trmp, MachinePointerInfo(TrmpAddr),
9978 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009979
Owen Anderson825b72b2009-08-11 20:47:22 +00009980 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9981 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009982 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9983 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009984 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009985
Chris Lattnera62fe662010-02-05 19:20:30 +00009986 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009987 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9988 DAG.getConstant(5, MVT::i32));
9989 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009990 MachinePointerInfo(TrmpAddr, 5),
9991 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009992
Owen Anderson825b72b2009-08-11 20:47:22 +00009993 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9994 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009995 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9996 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009997 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009998
Duncan Sands4a544a72011-09-06 13:37:06 +00009999 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010000 }
10001}
10002
Dan Gohmand858e902010-04-17 15:26:15 +000010003SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10004 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010005 /*
10006 The rounding mode is in bits 11:10 of FPSR, and has the following
10007 settings:
10008 00 Round to nearest
10009 01 Round to -inf
10010 10 Round to +inf
10011 11 Round to 0
10012
10013 FLT_ROUNDS, on the other hand, expects the following:
10014 -1 Undefined
10015 0 Round to 0
10016 1 Round to nearest
10017 2 Round to +inf
10018 3 Round to -inf
10019
10020 To perform the conversion, we do:
10021 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10022 */
10023
10024 MachineFunction &MF = DAG.getMachineFunction();
10025 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010026 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010027 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010028 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010029 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010030
10031 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010032 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010033 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010034
Michael J. Spencerec38de22010-10-10 22:04:20 +000010035
Chris Lattner2156b792010-09-22 01:11:26 +000010036 MachineMemOperand *MMO =
10037 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10038 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010039
Chris Lattner2156b792010-09-22 01:11:26 +000010040 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10041 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10042 DAG.getVTList(MVT::Other),
10043 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010044
10045 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010046 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010047 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010048
10049 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010050 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010051 DAG.getNode(ISD::SRL, DL, MVT::i16,
10052 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 CWD, DAG.getConstant(0x800, MVT::i16)),
10054 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010055 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010056 DAG.getNode(ISD::SRL, DL, MVT::i16,
10057 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010058 CWD, DAG.getConstant(0x400, MVT::i16)),
10059 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010060
Dan Gohman475871a2008-07-27 21:46:04 +000010061 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010062 DAG.getNode(ISD::AND, DL, MVT::i16,
10063 DAG.getNode(ISD::ADD, DL, MVT::i16,
10064 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010065 DAG.getConstant(1, MVT::i16)),
10066 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010067
10068
Duncan Sands83ec4b62008-06-06 12:08:01 +000010069 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010070 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010071}
10072
Dan Gohmand858e902010-04-17 15:26:15 +000010073SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010074 EVT VT = Op.getValueType();
10075 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010076 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010077 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010078
10079 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010080 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010081 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010082 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010083 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010084 }
Evan Cheng18efe262007-12-14 02:13:44 +000010085
Evan Cheng152804e2007-12-14 08:30:15 +000010086 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010087 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010088 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010089
10090 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010091 SDValue Ops[] = {
10092 Op,
10093 DAG.getConstant(NumBits+NumBits-1, OpVT),
10094 DAG.getConstant(X86::COND_E, MVT::i8),
10095 Op.getValue(1)
10096 };
10097 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010098
10099 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010100 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010101
Owen Anderson825b72b2009-08-11 20:47:22 +000010102 if (VT == MVT::i8)
10103 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010104 return Op;
10105}
10106
Chandler Carruthacc068e2011-12-24 10:55:54 +000010107SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10108 SelectionDAG &DAG) const {
10109 EVT VT = Op.getValueType();
10110 EVT OpVT = VT;
10111 unsigned NumBits = VT.getSizeInBits();
10112 DebugLoc dl = Op.getDebugLoc();
10113
10114 Op = Op.getOperand(0);
10115 if (VT == MVT::i8) {
10116 // Zero extend to i32 since there is not an i8 bsr.
10117 OpVT = MVT::i32;
10118 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10119 }
10120
10121 // Issue a bsr (scan bits in reverse).
10122 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10123 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10124
10125 // And xor with NumBits-1.
10126 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10127
10128 if (VT == MVT::i8)
10129 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10130 return Op;
10131}
10132
Dan Gohmand858e902010-04-17 15:26:15 +000010133SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010134 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010135 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010136 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010137 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010138
10139 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010140 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010141 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010142
10143 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010144 SDValue Ops[] = {
10145 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010146 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010147 DAG.getConstant(X86::COND_E, MVT::i8),
10148 Op.getValue(1)
10149 };
Chandler Carruth77821022011-12-24 12:12:34 +000010150 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010151}
10152
Craig Topper13894fa2011-08-24 06:14:18 +000010153// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10154// ones, and then concatenate the result back.
10155static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010156 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010157
10158 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10159 "Unsupported value type for operation");
10160
Craig Topper66ddd152012-04-27 22:54:43 +000010161 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010162 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010163
10164 // Extract the LHS vectors
10165 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010166 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10167 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010168
10169 // Extract the RHS vectors
10170 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010171 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10172 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010173
10174 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10175 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10176
10177 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10178 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10179 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10180}
10181
10182SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10183 assert(Op.getValueType().getSizeInBits() == 256 &&
10184 Op.getValueType().isInteger() &&
10185 "Only handle AVX 256-bit vector integer operation");
10186 return Lower256IntArith(Op, DAG);
10187}
10188
10189SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10190 assert(Op.getValueType().getSizeInBits() == 256 &&
10191 Op.getValueType().isInteger() &&
10192 "Only handle AVX 256-bit vector integer operation");
10193 return Lower256IntArith(Op, DAG);
10194}
10195
10196SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10197 EVT VT = Op.getValueType();
10198
10199 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010200 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010201 return Lower256IntArith(Op, DAG);
10202
Craig Topper5b209e82012-02-05 03:14:49 +000010203 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10204 "Only know how to lower V2I64/V4I64 multiply");
10205
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010206 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010207
Craig Topper5b209e82012-02-05 03:14:49 +000010208 // Ahi = psrlqi(a, 32);
10209 // Bhi = psrlqi(b, 32);
10210 //
10211 // AloBlo = pmuludq(a, b);
10212 // AloBhi = pmuludq(a, Bhi);
10213 // AhiBlo = pmuludq(Ahi, b);
10214
10215 // AloBhi = psllqi(AloBhi, 32);
10216 // AhiBlo = psllqi(AhiBlo, 32);
10217 // return AloBlo + AloBhi + AhiBlo;
10218
Craig Topperaaa643c2011-11-09 07:28:55 +000010219 SDValue A = Op.getOperand(0);
10220 SDValue B = Op.getOperand(1);
10221
Craig Topper5b209e82012-02-05 03:14:49 +000010222 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010223
Craig Topper5b209e82012-02-05 03:14:49 +000010224 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10225 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010226
Craig Topper5b209e82012-02-05 03:14:49 +000010227 // Bit cast to 32-bit vectors for MULUDQ
10228 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10229 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10230 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10231 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10232 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010233
Craig Topper5b209e82012-02-05 03:14:49 +000010234 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10235 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10236 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010237
Craig Topper5b209e82012-02-05 03:14:49 +000010238 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10239 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010240
Dale Johannesene4d209d2009-02-03 20:21:25 +000010241 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010242 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010243}
10244
Nadav Rotem43012222011-05-11 08:12:09 +000010245SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10246
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010247 EVT VT = Op.getValueType();
10248 DebugLoc dl = Op.getDebugLoc();
10249 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010250 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010251 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010252
Craig Topper1accb7e2012-01-10 06:54:16 +000010253 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010254 return SDValue();
10255
Nadav Rotem43012222011-05-11 08:12:09 +000010256 // Optimize shl/srl/sra with constant shift amount.
10257 if (isSplatVector(Amt.getNode())) {
10258 SDValue SclrAmt = Amt->getOperand(0);
10259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10260 uint64_t ShiftAmt = C->getZExtValue();
10261
Craig Toppered2e13d2012-01-22 19:15:14 +000010262 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10263 (Subtarget->hasAVX2() &&
10264 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10265 if (Op.getOpcode() == ISD::SHL)
10266 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10267 DAG.getConstant(ShiftAmt, MVT::i32));
10268 if (Op.getOpcode() == ISD::SRL)
10269 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10270 DAG.getConstant(ShiftAmt, MVT::i32));
10271 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10272 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10273 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010274 }
10275
Craig Toppered2e13d2012-01-22 19:15:14 +000010276 if (VT == MVT::v16i8) {
10277 if (Op.getOpcode() == ISD::SHL) {
10278 // Make a large shift.
10279 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10280 DAG.getConstant(ShiftAmt, MVT::i32));
10281 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10282 // Zero out the rightmost bits.
10283 SmallVector<SDValue, 16> V(16,
10284 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10285 MVT::i8));
10286 return DAG.getNode(ISD::AND, dl, VT, SHL,
10287 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010288 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010289 if (Op.getOpcode() == ISD::SRL) {
10290 // Make a large shift.
10291 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10292 DAG.getConstant(ShiftAmt, MVT::i32));
10293 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10294 // Zero out the leftmost bits.
10295 SmallVector<SDValue, 16> V(16,
10296 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10297 MVT::i8));
10298 return DAG.getNode(ISD::AND, dl, VT, SRL,
10299 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10300 }
10301 if (Op.getOpcode() == ISD::SRA) {
10302 if (ShiftAmt == 7) {
10303 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010304 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010305 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010306 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010307
Craig Toppered2e13d2012-01-22 19:15:14 +000010308 // R s>> a === ((R u>> a) ^ m) - m
10309 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10310 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10311 MVT::i8));
10312 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10313 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10314 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10315 return Res;
10316 }
Craig Topper731dfd02012-04-23 03:42:40 +000010317 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010318 }
Craig Topper46154eb2011-11-11 07:39:23 +000010319
Craig Topper0d86d462011-11-20 00:12:05 +000010320 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10321 if (Op.getOpcode() == ISD::SHL) {
10322 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010323 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10324 DAG.getConstant(ShiftAmt, MVT::i32));
10325 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010326 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010327 SmallVector<SDValue, 32> V(32,
10328 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10329 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010330 return DAG.getNode(ISD::AND, dl, VT, SHL,
10331 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010332 }
Craig Topper0d86d462011-11-20 00:12:05 +000010333 if (Op.getOpcode() == ISD::SRL) {
10334 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010335 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10336 DAG.getConstant(ShiftAmt, MVT::i32));
10337 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010338 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010339 SmallVector<SDValue, 32> V(32,
10340 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10341 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010342 return DAG.getNode(ISD::AND, dl, VT, SRL,
10343 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10344 }
10345 if (Op.getOpcode() == ISD::SRA) {
10346 if (ShiftAmt == 7) {
10347 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010348 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010349 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010350 }
10351
10352 // R s>> a === ((R u>> a) ^ m) - m
10353 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10354 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10355 MVT::i8));
10356 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10357 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10358 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10359 return Res;
10360 }
Craig Topper731dfd02012-04-23 03:42:40 +000010361 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010362 }
Nadav Rotem43012222011-05-11 08:12:09 +000010363 }
10364 }
10365
10366 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010367 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010368 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10369 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010370
Chris Lattner7302d802012-02-06 21:56:39 +000010371 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10372 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010373 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10374 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010375 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010376 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010377
10378 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010379 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010380 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10381 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10382 }
Nadav Rotem43012222011-05-11 08:12:09 +000010383 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010384 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010385
Nate Begeman51409212010-07-28 00:21:48 +000010386 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010387 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10388 DAG.getConstant(5, MVT::i32));
10389 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010390
Lang Hames8b99c1e2011-12-17 01:08:46 +000010391 // Turn 'a' into a mask suitable for VSELECT
10392 SDValue VSelM = DAG.getConstant(0x80, VT);
10393 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010394 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010395
Lang Hames8b99c1e2011-12-17 01:08:46 +000010396 SDValue CM1 = DAG.getConstant(0x0f, VT);
10397 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010398
Lang Hames8b99c1e2011-12-17 01:08:46 +000010399 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10400 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010401 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10402 DAG.getConstant(4, MVT::i32), DAG);
10403 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010404 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10405
Nate Begeman51409212010-07-28 00:21:48 +000010406 // a += a
10407 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010408 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010409 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010410
Lang Hames8b99c1e2011-12-17 01:08:46 +000010411 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10412 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010413 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10414 DAG.getConstant(2, MVT::i32), DAG);
10415 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010416 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10417
Nate Begeman51409212010-07-28 00:21:48 +000010418 // a += a
10419 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010420 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010421 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010422
Lang Hames8b99c1e2011-12-17 01:08:46 +000010423 // return VSELECT(r, r+r, a);
10424 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010425 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010426 return R;
10427 }
Craig Topper46154eb2011-11-11 07:39:23 +000010428
10429 // Decompose 256-bit shifts into smaller 128-bit shifts.
10430 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010431 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010432 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10433 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10434
10435 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010436 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10437 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010438
10439 // Recreate the shift amount vectors
10440 SDValue Amt1, Amt2;
10441 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10442 // Constant shift amount
10443 SmallVector<SDValue, 4> Amt1Csts;
10444 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010445 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010446 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010447 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010448 Amt2Csts.push_back(Amt->getOperand(i));
10449
10450 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10451 &Amt1Csts[0], NumElems/2);
10452 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10453 &Amt2Csts[0], NumElems/2);
10454 } else {
10455 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010456 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10457 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010458 }
10459
10460 // Issue new vector shifts for the smaller types
10461 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10462 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10463
10464 // Concatenate the result back
10465 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10466 }
10467
Nate Begeman51409212010-07-28 00:21:48 +000010468 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010469}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010470
Dan Gohmand858e902010-04-17 15:26:15 +000010471SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010472 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10473 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010474 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10475 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010476 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010477 SDValue LHS = N->getOperand(0);
10478 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010479 unsigned BaseOp = 0;
10480 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010481 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010482 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010483 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010484 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010485 // A subtract of one will be selected as a INC. Note that INC doesn't
10486 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010487 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10488 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010489 BaseOp = X86ISD::INC;
10490 Cond = X86::COND_O;
10491 break;
10492 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010493 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010494 Cond = X86::COND_O;
10495 break;
10496 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010497 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010498 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010499 break;
10500 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010501 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10502 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010503 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10504 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010505 BaseOp = X86ISD::DEC;
10506 Cond = X86::COND_O;
10507 break;
10508 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010509 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010510 Cond = X86::COND_O;
10511 break;
10512 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010513 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010514 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010515 break;
10516 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010517 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010518 Cond = X86::COND_O;
10519 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010520 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10521 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10522 MVT::i32);
10523 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010524
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010525 SDValue SetCC =
10526 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10527 DAG.getConstant(X86::COND_O, MVT::i32),
10528 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010529
Dan Gohman6e5fda22011-07-22 18:45:15 +000010530 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010531 }
Bill Wendling74c37652008-12-09 22:08:41 +000010532 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010533
Bill Wendling61edeb52008-12-02 01:06:39 +000010534 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010535 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010536 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010537
Bill Wendling61edeb52008-12-02 01:06:39 +000010538 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010539 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10540 DAG.getConstant(Cond, MVT::i32),
10541 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010542
Dan Gohman6e5fda22011-07-22 18:45:15 +000010543 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010544}
10545
Chad Rosier30450e82011-12-22 22:35:21 +000010546SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10547 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010548 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010549 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10550 EVT VT = Op.getValueType();
10551
Craig Toppered2e13d2012-01-22 19:15:14 +000010552 if (!Subtarget->hasSSE2() || !VT.isVector())
10553 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010554
Craig Toppered2e13d2012-01-22 19:15:14 +000010555 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10556 ExtraVT.getScalarType().getSizeInBits();
10557 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10558
10559 switch (VT.getSimpleVT().SimpleTy) {
10560 default: return SDValue();
10561 case MVT::v8i32:
10562 case MVT::v16i16:
10563 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010564 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010565 if (!Subtarget->hasAVX2()) {
10566 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010567 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010568
Craig Toppered2e13d2012-01-22 19:15:14 +000010569 // Extract the LHS vectors
10570 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010571 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10572 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010573
Craig Toppered2e13d2012-01-22 19:15:14 +000010574 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10575 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010576
Craig Toppered2e13d2012-01-22 19:15:14 +000010577 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010578 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010579 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10580 ExtraNumElems/2);
10581 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010582
Craig Toppered2e13d2012-01-22 19:15:14 +000010583 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10584 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010585
Craig Toppered2e13d2012-01-22 19:15:14 +000010586 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10587 }
10588 // fall through
10589 case MVT::v4i32:
10590 case MVT::v8i16: {
10591 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10592 Op.getOperand(0), ShAmt, DAG);
10593 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010594 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010595 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010596}
10597
10598
Eric Christopher9a9d2752010-07-22 02:48:34 +000010599SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10600 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010601
Eric Christopher77ed1352011-07-08 00:04:56 +000010602 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10603 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010604 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010605 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010606 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010607 SDValue Ops[] = {
10608 DAG.getRegister(X86::ESP, MVT::i32), // Base
10609 DAG.getTargetConstant(1, MVT::i8), // Scale
10610 DAG.getRegister(0, MVT::i32), // Index
10611 DAG.getTargetConstant(0, MVT::i32), // Disp
10612 DAG.getRegister(0, MVT::i32), // Segment.
10613 Zero,
10614 Chain
10615 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010616 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010617 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10618 array_lengthof(Ops));
10619 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010620 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010621
Eric Christopher9a9d2752010-07-22 02:48:34 +000010622 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010623 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010624 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010625
Chris Lattner132929a2010-08-14 17:26:09 +000010626 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10627 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10628 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10629 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010630
Chris Lattner132929a2010-08-14 17:26:09 +000010631 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10632 if (!Op1 && !Op2 && !Op3 && Op4)
10633 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010634
Chris Lattner132929a2010-08-14 17:26:09 +000010635 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10636 if (Op1 && !Op2 && !Op3 && !Op4)
10637 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010638
10639 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010640 // (MFENCE)>;
10641 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010642}
10643
Eli Friedman14648462011-07-27 22:21:52 +000010644SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10645 SelectionDAG &DAG) const {
10646 DebugLoc dl = Op.getDebugLoc();
10647 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10648 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10649 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10650 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10651
10652 // The only fence that needs an instruction is a sequentially-consistent
10653 // cross-thread fence.
10654 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10655 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10656 // no-sse2). There isn't any reason to disable it if the target processor
10657 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010658 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010659 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10660
10661 SDValue Chain = Op.getOperand(0);
10662 SDValue Zero = DAG.getConstant(0, MVT::i32);
10663 SDValue Ops[] = {
10664 DAG.getRegister(X86::ESP, MVT::i32), // Base
10665 DAG.getTargetConstant(1, MVT::i8), // Scale
10666 DAG.getRegister(0, MVT::i32), // Index
10667 DAG.getTargetConstant(0, MVT::i32), // Disp
10668 DAG.getRegister(0, MVT::i32), // Segment.
10669 Zero,
10670 Chain
10671 };
10672 SDNode *Res =
10673 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10674 array_lengthof(Ops));
10675 return SDValue(Res, 0);
10676 }
10677
10678 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10679 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10680}
10681
10682
Dan Gohmand858e902010-04-17 15:26:15 +000010683SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010684 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010685 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010686 unsigned Reg = 0;
10687 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010688 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010689 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010690 case MVT::i8: Reg = X86::AL; size = 1; break;
10691 case MVT::i16: Reg = X86::AX; size = 2; break;
10692 case MVT::i32: Reg = X86::EAX; size = 4; break;
10693 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010694 assert(Subtarget->is64Bit() && "Node not type legal!");
10695 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010696 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010697 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010698 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010699 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010700 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010701 Op.getOperand(1),
10702 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010703 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010704 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010705 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010706 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10707 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10708 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010709 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010710 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010711 return cpOut;
10712}
10713
Duncan Sands1607f052008-12-01 11:39:25 +000010714SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010715 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010716 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010717 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010718 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010719 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010720 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010721 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10722 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010723 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010724 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10725 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010726 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010727 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010728 rdx.getValue(1)
10729 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010730 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010731}
10732
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010733SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010734 SelectionDAG &DAG) const {
10735 EVT SrcVT = Op.getOperand(0).getValueType();
10736 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010737 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010738 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010739 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010740 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010741 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010742 // i64 <=> MMX conversions are Legal.
10743 if (SrcVT==MVT::i64 && DstVT.isVector())
10744 return Op;
10745 if (DstVT==MVT::i64 && SrcVT.isVector())
10746 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010747 // MMX <=> MMX conversions are Legal.
10748 if (SrcVT.isVector() && DstVT.isVector())
10749 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010750 // All other conversions need to be expanded.
10751 return SDValue();
10752}
Chris Lattner5b856542010-12-20 00:59:46 +000010753
Dan Gohmand858e902010-04-17 15:26:15 +000010754SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010755 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010756 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010757 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010758 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010759 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010760 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010761 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010762 Node->getOperand(0),
10763 Node->getOperand(1), negOp,
10764 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010765 cast<AtomicSDNode>(Node)->getAlignment(),
10766 cast<AtomicSDNode>(Node)->getOrdering(),
10767 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010768}
10769
Eli Friedman327236c2011-08-24 20:50:09 +000010770static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10771 SDNode *Node = Op.getNode();
10772 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010773 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010774
10775 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010776 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10777 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10778 // (The only way to get a 16-byte store is cmpxchg16b)
10779 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10780 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10781 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010782 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10783 cast<AtomicSDNode>(Node)->getMemoryVT(),
10784 Node->getOperand(0),
10785 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010786 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010787 cast<AtomicSDNode>(Node)->getOrdering(),
10788 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010789 return Swap.getValue(1);
10790 }
10791 // Other atomic stores have a simple pattern.
10792 return Op;
10793}
10794
Chris Lattner5b856542010-12-20 00:59:46 +000010795static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10796 EVT VT = Op.getNode()->getValueType(0);
10797
10798 // Let legalize expand this if it isn't a legal type yet.
10799 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10800 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010801
Chris Lattner5b856542010-12-20 00:59:46 +000010802 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010803
Chris Lattner5b856542010-12-20 00:59:46 +000010804 unsigned Opc;
10805 bool ExtraOp = false;
10806 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010807 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010808 case ISD::ADDC: Opc = X86ISD::ADD; break;
10809 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10810 case ISD::SUBC: Opc = X86ISD::SUB; break;
10811 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10812 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010813
Chris Lattner5b856542010-12-20 00:59:46 +000010814 if (!ExtraOp)
10815 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10816 Op.getOperand(1));
10817 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10818 Op.getOperand(1), Op.getOperand(2));
10819}
10820
Evan Cheng0db9fe62006-04-25 20:13:52 +000010821/// LowerOperation - Provide custom lowering hooks for some operations.
10822///
Dan Gohmand858e902010-04-17 15:26:15 +000010823SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010824 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010825 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010826 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010827 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010828 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010829 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10830 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010831 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010832 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010833 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010834 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10835 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10836 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010837 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010838 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010839 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10840 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10841 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010842 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010843 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010844 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010845 case ISD::SHL_PARTS:
10846 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010847 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010848 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010849 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010850 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010851 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010852 case ISD::FABS: return LowerFABS(Op, DAG);
10853 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010854 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010855 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010856 case ISD::SETCC: return LowerSETCC(Op, DAG);
10857 case ISD::SELECT: return LowerSELECT(Op, DAG);
10858 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010859 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010860 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010861 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010862 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010863 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010864 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10865 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010866 case ISD::FRAME_TO_ARGS_OFFSET:
10867 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010868 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010869 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010870 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10871 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010872 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010873 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010874 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010875 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010876 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010877 case ISD::SRA:
10878 case ISD::SRL:
10879 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010880 case ISD::SADDO:
10881 case ISD::UADDO:
10882 case ISD::SSUBO:
10883 case ISD::USUBO:
10884 case ISD::SMULO:
10885 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010886 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010887 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010888 case ISD::ADDC:
10889 case ISD::ADDE:
10890 case ISD::SUBC:
10891 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010892 case ISD::ADD: return LowerADD(Op, DAG);
10893 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010894 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010895}
10896
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010897static void ReplaceATOMIC_LOAD(SDNode *Node,
10898 SmallVectorImpl<SDValue> &Results,
10899 SelectionDAG &DAG) {
10900 DebugLoc dl = Node->getDebugLoc();
10901 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10902
10903 // Convert wide load -> cmpxchg8b/cmpxchg16b
10904 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10905 // (The only way to get a 16-byte load is cmpxchg16b)
10906 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010907 SDValue Zero = DAG.getConstant(0, VT);
10908 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010909 Node->getOperand(0),
10910 Node->getOperand(1), Zero, Zero,
10911 cast<AtomicSDNode>(Node)->getMemOperand(),
10912 cast<AtomicSDNode>(Node)->getOrdering(),
10913 cast<AtomicSDNode>(Node)->getSynchScope());
10914 Results.push_back(Swap.getValue(0));
10915 Results.push_back(Swap.getValue(1));
10916}
10917
Duncan Sands1607f052008-12-01 11:39:25 +000010918void X86TargetLowering::
10919ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010920 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010921 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010922 assert (Node->getValueType(0) == MVT::i64 &&
10923 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010924
10925 SDValue Chain = Node->getOperand(0);
10926 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010927 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010928 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010929 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010930 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010931 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010932 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010933 SDValue Result =
10934 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10935 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010936 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010937 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010938 Results.push_back(Result.getValue(2));
10939}
10940
Duncan Sands126d9072008-07-04 11:47:58 +000010941/// ReplaceNodeResults - Replace a node with an illegal result type
10942/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010943void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10944 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010945 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010946 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010947 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010948 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010949 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010950 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010951 case ISD::ADDC:
10952 case ISD::ADDE:
10953 case ISD::SUBC:
10954 case ISD::SUBE:
10955 // We don't want to expand or promote these.
10956 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010957 case ISD::FP_TO_SINT:
10958 case ISD::FP_TO_UINT: {
10959 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10960
10961 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10962 return;
10963
Eli Friedman948e95a2009-05-23 09:59:16 +000010964 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010965 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010966 SDValue FIST = Vals.first, StackSlot = Vals.second;
10967 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010968 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010969 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010970 if (StackSlot.getNode() != 0)
10971 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10972 MachinePointerInfo(),
10973 false, false, false, 0));
10974 else
10975 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010976 }
10977 return;
10978 }
10979 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010980 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010981 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010982 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010983 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010984 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010985 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010986 eax.getValue(2));
10987 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10988 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010989 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010990 Results.push_back(edx.getValue(1));
10991 return;
10992 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010993 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010994 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010995 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010996 bool Regs64bit = T == MVT::i128;
10997 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010998 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010999 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11000 DAG.getConstant(0, HalfT));
11001 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11002 DAG.getConstant(1, HalfT));
11003 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11004 Regs64bit ? X86::RAX : X86::EAX,
11005 cpInL, SDValue());
11006 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11007 Regs64bit ? X86::RDX : X86::EDX,
11008 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011009 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011010 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11011 DAG.getConstant(0, HalfT));
11012 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11013 DAG.getConstant(1, HalfT));
11014 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11015 Regs64bit ? X86::RBX : X86::EBX,
11016 swapInL, cpInH.getValue(1));
11017 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11018 Regs64bit ? X86::RCX : X86::ECX,
11019 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011020 SDValue Ops[] = { swapInH.getValue(0),
11021 N->getOperand(1),
11022 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011023 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011024 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011025 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11026 X86ISD::LCMPXCHG8_DAG;
11027 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011028 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011029 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11030 Regs64bit ? X86::RAX : X86::EAX,
11031 HalfT, Result.getValue(1));
11032 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11033 Regs64bit ? X86::RDX : X86::EDX,
11034 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011035 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011036 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011037 Results.push_back(cpOutH.getValue(1));
11038 return;
11039 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011040 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011041 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11042 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011043 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011044 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11045 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011046 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011047 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11048 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011049 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011050 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11051 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011052 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011053 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11054 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011055 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011056 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11057 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011058 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011059 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11060 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011061 case ISD::ATOMIC_LOAD:
11062 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011063 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011064}
11065
Evan Cheng72261582005-12-20 06:22:03 +000011066const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11067 switch (Opcode) {
11068 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011069 case X86ISD::BSF: return "X86ISD::BSF";
11070 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011071 case X86ISD::SHLD: return "X86ISD::SHLD";
11072 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011073 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011074 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011075 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011076 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011077 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011078 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011079 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11080 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11081 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011082 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011083 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011084 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011085 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011086 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011087 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011088 case X86ISD::COMI: return "X86ISD::COMI";
11089 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011090 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011091 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011092 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11093 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011094 case X86ISD::CMOV: return "X86ISD::CMOV";
11095 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011096 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011097 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11098 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011099 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011100 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011101 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011102 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011103 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011104 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11105 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011106 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011107 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011108 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011109 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011110 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011111 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11112 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11113 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011114 case X86ISD::HADD: return "X86ISD::HADD";
11115 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011116 case X86ISD::FHADD: return "X86ISD::FHADD";
11117 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011118 case X86ISD::FMAX: return "X86ISD::FMAX";
11119 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011120 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11121 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011122 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011123 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011124 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011125 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011126 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011127 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011128 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011129 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11130 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011131 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11132 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11133 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11134 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11135 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11136 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011137 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11138 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011139 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11140 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011141 case X86ISD::VSHL: return "X86ISD::VSHL";
11142 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011143 case X86ISD::VSRA: return "X86ISD::VSRA";
11144 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11145 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11146 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011147 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011148 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11149 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011150 case X86ISD::ADD: return "X86ISD::ADD";
11151 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011152 case X86ISD::ADC: return "X86ISD::ADC";
11153 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011154 case X86ISD::SMUL: return "X86ISD::SMUL";
11155 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011156 case X86ISD::INC: return "X86ISD::INC";
11157 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011158 case X86ISD::OR: return "X86ISD::OR";
11159 case X86ISD::XOR: return "X86ISD::XOR";
11160 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011161 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011162 case X86ISD::BLSI: return "X86ISD::BLSI";
11163 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11164 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011165 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011166 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011167 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011168 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11169 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11170 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011171 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011172 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011173 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011174 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011175 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011176 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11177 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011178 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11179 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11180 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011181 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11182 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011183 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11184 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011185 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011186 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011187 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011188 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11189 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011190 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011191 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011192 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011193 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011194 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011195 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011196 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011197 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011198 }
11199}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011200
Chris Lattnerc9addb72007-03-30 23:15:24 +000011201// isLegalAddressingMode - Return true if the addressing mode represented
11202// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011203bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011204 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011205 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011206 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011207 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011208
Chris Lattnerc9addb72007-03-30 23:15:24 +000011209 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011210 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011211 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011212
Chris Lattnerc9addb72007-03-30 23:15:24 +000011213 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011214 unsigned GVFlags =
11215 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011216
Chris Lattnerdfed4132009-07-10 07:38:24 +000011217 // If a reference to this global requires an extra load, we can't fold it.
11218 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011219 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011220
Chris Lattnerdfed4132009-07-10 07:38:24 +000011221 // If BaseGV requires a register for the PIC base, we cannot also have a
11222 // BaseReg specified.
11223 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011224 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011225
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011226 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011227 if ((M != CodeModel::Small || R != Reloc::Static) &&
11228 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011229 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011230 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011231
Chris Lattnerc9addb72007-03-30 23:15:24 +000011232 switch (AM.Scale) {
11233 case 0:
11234 case 1:
11235 case 2:
11236 case 4:
11237 case 8:
11238 // These scales always work.
11239 break;
11240 case 3:
11241 case 5:
11242 case 9:
11243 // These scales are formed with basereg+scalereg. Only accept if there is
11244 // no basereg yet.
11245 if (AM.HasBaseReg)
11246 return false;
11247 break;
11248 default: // Other stuff never works.
11249 return false;
11250 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011251
Chris Lattnerc9addb72007-03-30 23:15:24 +000011252 return true;
11253}
11254
11255
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011256bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011257 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011258 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011259 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11260 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011261 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011262 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011263 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011264}
11265
Owen Andersone50ed302009-08-10 22:56:29 +000011266bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011267 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011268 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011269 unsigned NumBits1 = VT1.getSizeInBits();
11270 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011271 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011272 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011273 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011274}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011275
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011276bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011277 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011278 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011279}
11280
Owen Andersone50ed302009-08-10 22:56:29 +000011281bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011282 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011283 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011284}
11285
Owen Andersone50ed302009-08-10 22:56:29 +000011286bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011287 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011288 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011289}
11290
Evan Cheng60c07e12006-07-05 22:17:51 +000011291/// isShuffleMaskLegal - Targets can use this to indicate that they only
11292/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11293/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11294/// are assumed to be legal.
11295bool
Eric Christopherfd179292009-08-27 18:07:15 +000011296X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011297 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011298 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011299 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011300 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011301
Nate Begemana09008b2009-10-19 02:17:23 +000011302 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011303 return (VT.getVectorNumElements() == 2 ||
11304 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11305 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011306 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011307 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011308 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11309 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011310 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011311 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11312 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011313 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11314 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011315}
11316
Dan Gohman7d8143f2008-04-09 20:09:42 +000011317bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011318X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011319 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011320 unsigned NumElts = VT.getVectorNumElements();
11321 // FIXME: This collection of masks seems suspect.
11322 if (NumElts == 2)
11323 return true;
11324 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11325 return (isMOVLMask(Mask, VT) ||
11326 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011327 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11328 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011329 }
11330 return false;
11331}
11332
11333//===----------------------------------------------------------------------===//
11334// X86 Scheduler Hooks
11335//===----------------------------------------------------------------------===//
11336
Mon P Wang63307c32008-05-05 19:05:59 +000011337// private utility function
11338MachineBasicBlock *
11339X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11340 MachineBasicBlock *MBB,
11341 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011342 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011343 unsigned LoadOpc,
11344 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011345 unsigned notOpc,
11346 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011347 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011348 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011349 // For the atomic bitwise operator, we generate
11350 // thisMBB:
11351 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011352 // ld t1 = [bitinstr.addr]
11353 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011354 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011355 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011356 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011357 // bz newMBB
11358 // fallthrough -->nextMBB
11359 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11360 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011361 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011362 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011363
Mon P Wang63307c32008-05-05 19:05:59 +000011364 /// First build the CFG
11365 MachineFunction *F = MBB->getParent();
11366 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011367 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11368 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11369 F->insert(MBBIter, newMBB);
11370 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011371
Dan Gohman14152b42010-07-06 20:24:04 +000011372 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11373 nextMBB->splice(nextMBB->begin(), thisMBB,
11374 llvm::next(MachineBasicBlock::iterator(bInstr)),
11375 thisMBB->end());
11376 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011377
Mon P Wang63307c32008-05-05 19:05:59 +000011378 // Update thisMBB to fall through to newMBB
11379 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011380
Mon P Wang63307c32008-05-05 19:05:59 +000011381 // newMBB jumps to itself and fall through to nextMBB
11382 newMBB->addSuccessor(nextMBB);
11383 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011384
Mon P Wang63307c32008-05-05 19:05:59 +000011385 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011386 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011387 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011388 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011389 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011390 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011391 int numArgs = bInstr->getNumOperands() - 1;
11392 for (int i=0; i < numArgs; ++i)
11393 argOpers[i] = &bInstr->getOperand(i+1);
11394
11395 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011396 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011397 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011398
Dale Johannesen140be2d2008-08-19 18:47:28 +000011399 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011400 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011401 for (int i=0; i <= lastAddrIndx; ++i)
11402 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011403
Dale Johannesen140be2d2008-08-19 18:47:28 +000011404 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011405 assert((argOpers[valArgIndx]->isReg() ||
11406 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011407 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011408 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011409 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011410 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011411 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011412 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011413 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011414
Richard Smith42fc29e2012-04-13 22:47:00 +000011415 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11416 if (Invert) {
11417 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11418 }
11419 else
11420 t3 = t2;
11421
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011422 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011423 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011424
Dale Johannesene4d209d2009-02-03 20:21:25 +000011425 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011426 for (int i=0; i <= lastAddrIndx; ++i)
11427 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011428 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011429 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011430 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11431 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011432
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011433 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011434 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011435
Mon P Wang63307c32008-05-05 19:05:59 +000011436 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011437 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011438
Dan Gohman14152b42010-07-06 20:24:04 +000011439 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011440 return nextMBB;
11441}
11442
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011443// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011444MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11446 MachineBasicBlock *MBB,
11447 unsigned regOpcL,
11448 unsigned regOpcH,
11449 unsigned immOpcL,
11450 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011451 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011452 // For the atomic bitwise operator, we generate
11453 // thisMBB (instructions are in pairs, except cmpxchg8b)
11454 // ld t1,t2 = [bitinstr.addr]
11455 // newMBB:
11456 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11457 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011458 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011459 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011460 // mov ECX, EBX <- t5, t6
11461 // mov EAX, EDX <- t1, t2
11462 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11463 // mov t3, t4 <- EAX, EDX
11464 // bz newMBB
11465 // result in out1, out2
11466 // fallthrough -->nextMBB
11467
Craig Topperc9099502012-04-20 06:31:50 +000011468 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011469 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011470 const unsigned NotOpc = X86::NOT32r;
11471 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11472 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11473 MachineFunction::iterator MBBIter = MBB;
11474 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011475
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011476 /// First build the CFG
11477 MachineFunction *F = MBB->getParent();
11478 MachineBasicBlock *thisMBB = MBB;
11479 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11480 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11481 F->insert(MBBIter, newMBB);
11482 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011483
Dan Gohman14152b42010-07-06 20:24:04 +000011484 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11485 nextMBB->splice(nextMBB->begin(), thisMBB,
11486 llvm::next(MachineBasicBlock::iterator(bInstr)),
11487 thisMBB->end());
11488 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011489
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011490 // Update thisMBB to fall through to newMBB
11491 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011492
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011493 // newMBB jumps to itself and fall through to nextMBB
11494 newMBB->addSuccessor(nextMBB);
11495 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011496
Dale Johannesene4d209d2009-02-03 20:21:25 +000011497 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011498 // Insert instructions into newMBB based on incoming instruction
11499 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011500 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011501 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011502 MachineOperand& dest1Oper = bInstr->getOperand(0);
11503 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011504 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11505 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011506 argOpers[i] = &bInstr->getOperand(i+2);
11507
Dan Gohman71ea4e52010-05-14 21:01:44 +000011508 // We use some of the operands multiple times, so conservatively just
11509 // clear any kill flags that might be present.
11510 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11511 argOpers[i]->setIsKill(false);
11512 }
11513
Evan Chengad5b52f2010-01-08 19:14:57 +000011514 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011515 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011516
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011517 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011518 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011519 for (int i=0; i <= lastAddrIndx; ++i)
11520 (*MIB).addOperand(*argOpers[i]);
11521 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011522 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011523 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011524 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011525 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011526 MachineOperand newOp3 = *(argOpers[3]);
11527 if (newOp3.isImm())
11528 newOp3.setImm(newOp3.getImm()+4);
11529 else
11530 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011531 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011532 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011533
11534 // t3/4 are defined later, at the bottom of the loop
11535 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11536 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011537 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011538 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011539 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011540 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11541
Evan Cheng306b4ca2010-01-08 23:41:50 +000011542 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011543 // the PHI instructions.
11544 t1 = dest1Oper.getReg();
11545 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011546
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011547 int valArgIndx = lastAddrIndx + 1;
11548 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011549 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011550 "invalid operand");
11551 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11552 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011553 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011554 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011555 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011556 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011557 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011558 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011559 (*MIB).addOperand(*argOpers[valArgIndx]);
11560 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011561 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011562 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011563 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011564 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011565 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011566 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011567 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011568 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011569 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011570 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011571
Richard Smith42fc29e2012-04-13 22:47:00 +000011572 unsigned t7, t8;
11573 if (Invert) {
11574 t7 = F->getRegInfo().createVirtualRegister(RC);
11575 t8 = F->getRegInfo().createVirtualRegister(RC);
11576 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11577 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11578 } else {
11579 t7 = t5;
11580 t8 = t6;
11581 }
11582
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011583 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011584 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011585 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011586 MIB.addReg(t2);
11587
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011588 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011589 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011590 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011591 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011592
Dale Johannesene4d209d2009-02-03 20:21:25 +000011593 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011594 for (int i=0; i <= lastAddrIndx; ++i)
11595 (*MIB).addOperand(*argOpers[i]);
11596
11597 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011598 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11599 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011600
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011601 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011602 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011603 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011604 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011605
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011606 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011607 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011608
Dan Gohman14152b42010-07-06 20:24:04 +000011609 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011610 return nextMBB;
11611}
11612
11613// private utility function
11614MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011615X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11616 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011617 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011618 // For the atomic min/max operator, we generate
11619 // thisMBB:
11620 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011621 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011622 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011623 // cmp t1, t2
11624 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011625 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011626 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11627 // bz newMBB
11628 // fallthrough -->nextMBB
11629 //
11630 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11631 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011632 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011633 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011634
Mon P Wang63307c32008-05-05 19:05:59 +000011635 /// First build the CFG
11636 MachineFunction *F = MBB->getParent();
11637 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011638 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11639 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11640 F->insert(MBBIter, newMBB);
11641 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011642
Dan Gohman14152b42010-07-06 20:24:04 +000011643 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11644 nextMBB->splice(nextMBB->begin(), thisMBB,
11645 llvm::next(MachineBasicBlock::iterator(mInstr)),
11646 thisMBB->end());
11647 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011648
Mon P Wang63307c32008-05-05 19:05:59 +000011649 // Update thisMBB to fall through to newMBB
11650 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011651
Mon P Wang63307c32008-05-05 19:05:59 +000011652 // newMBB jumps to newMBB and fall through to nextMBB
11653 newMBB->addSuccessor(nextMBB);
11654 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011655
Dale Johannesene4d209d2009-02-03 20:21:25 +000011656 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011657 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011658 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011659 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011660 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011661 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011662 int numArgs = mInstr->getNumOperands() - 1;
11663 for (int i=0; i < numArgs; ++i)
11664 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011665
Mon P Wang63307c32008-05-05 19:05:59 +000011666 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011667 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011668 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011669
Craig Topperc9099502012-04-20 06:31:50 +000011670 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011671 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011672 for (int i=0; i <= lastAddrIndx; ++i)
11673 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011674
Mon P Wang63307c32008-05-05 19:05:59 +000011675 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011676 assert((argOpers[valArgIndx]->isReg() ||
11677 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011678 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011679
Craig Topperc9099502012-04-20 06:31:50 +000011680 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011681 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011682 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011683 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011684 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011685 (*MIB).addOperand(*argOpers[valArgIndx]);
11686
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011687 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011688 MIB.addReg(t1);
11689
Dale Johannesene4d209d2009-02-03 20:21:25 +000011690 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011691 MIB.addReg(t1);
11692 MIB.addReg(t2);
11693
11694 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011695 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011696 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011697 MIB.addReg(t2);
11698 MIB.addReg(t1);
11699
11700 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011701 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011702 for (int i=0; i <= lastAddrIndx; ++i)
11703 (*MIB).addOperand(*argOpers[i]);
11704 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011705 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011706 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11707 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011708
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011709 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011710 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011711
Mon P Wang63307c32008-05-05 19:05:59 +000011712 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011713 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011714
Dan Gohman14152b42010-07-06 20:24:04 +000011715 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011716 return nextMBB;
11717}
11718
Eric Christopherf83a5de2009-08-27 18:08:16 +000011719// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011720// or XMM0_V32I8 in AVX all of this code can be replaced with that
11721// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011722MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011723X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011724 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011725 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011726 "Target must have SSE4.2 or AVX features enabled");
11727
Eric Christopherb120ab42009-08-18 22:50:32 +000011728 DebugLoc dl = MI->getDebugLoc();
11729 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011730 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011731 if (!Subtarget->hasAVX()) {
11732 if (memArg)
11733 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11734 else
11735 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11736 } else {
11737 if (memArg)
11738 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11739 else
11740 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11741 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011742
Eric Christopher41c902f2010-11-30 08:20:21 +000011743 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011744 for (unsigned i = 0; i < numArgs; ++i) {
11745 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011746 if (!(Op.isReg() && Op.isImplicit()))
11747 MIB.addOperand(Op);
11748 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011749 BuildMI(*BB, MI, dl,
11750 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11751 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011752 .addReg(X86::XMM0);
11753
Dan Gohman14152b42010-07-06 20:24:04 +000011754 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011755 return BB;
11756}
11757
11758MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011759X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011760 DebugLoc dl = MI->getDebugLoc();
11761 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011762
Eric Christopher228232b2010-11-30 07:20:12 +000011763 // Address into RAX/EAX, other two args into ECX, EDX.
11764 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11765 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11766 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11767 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011768 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011769
Eric Christopher228232b2010-11-30 07:20:12 +000011770 unsigned ValOps = X86::AddrNumOperands;
11771 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11772 .addReg(MI->getOperand(ValOps).getReg());
11773 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11774 .addReg(MI->getOperand(ValOps+1).getReg());
11775
11776 // The instruction doesn't actually take any operands though.
11777 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011778
Eric Christopher228232b2010-11-30 07:20:12 +000011779 MI->eraseFromParent(); // The pseudo is gone now.
11780 return BB;
11781}
11782
11783MachineBasicBlock *
11784X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011785 DebugLoc dl = MI->getDebugLoc();
11786 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011787
Eric Christopher228232b2010-11-30 07:20:12 +000011788 // First arg in ECX, the second in EAX.
11789 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11790 .addReg(MI->getOperand(0).getReg());
11791 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11792 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011793
Eric Christopher228232b2010-11-30 07:20:12 +000011794 // The instruction doesn't actually take any operands though.
11795 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011796
Eric Christopher228232b2010-11-30 07:20:12 +000011797 MI->eraseFromParent(); // The pseudo is gone now.
11798 return BB;
11799}
11800
11801MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011802X86TargetLowering::EmitVAARG64WithCustomInserter(
11803 MachineInstr *MI,
11804 MachineBasicBlock *MBB) const {
11805 // Emit va_arg instruction on X86-64.
11806
11807 // Operands to this pseudo-instruction:
11808 // 0 ) Output : destination address (reg)
11809 // 1-5) Input : va_list address (addr, i64mem)
11810 // 6 ) ArgSize : Size (in bytes) of vararg type
11811 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11812 // 8 ) Align : Alignment of type
11813 // 9 ) EFLAGS (implicit-def)
11814
11815 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11816 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11817
11818 unsigned DestReg = MI->getOperand(0).getReg();
11819 MachineOperand &Base = MI->getOperand(1);
11820 MachineOperand &Scale = MI->getOperand(2);
11821 MachineOperand &Index = MI->getOperand(3);
11822 MachineOperand &Disp = MI->getOperand(4);
11823 MachineOperand &Segment = MI->getOperand(5);
11824 unsigned ArgSize = MI->getOperand(6).getImm();
11825 unsigned ArgMode = MI->getOperand(7).getImm();
11826 unsigned Align = MI->getOperand(8).getImm();
11827
11828 // Memory Reference
11829 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11830 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11831 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11832
11833 // Machine Information
11834 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11835 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11836 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11837 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11838 DebugLoc DL = MI->getDebugLoc();
11839
11840 // struct va_list {
11841 // i32 gp_offset
11842 // i32 fp_offset
11843 // i64 overflow_area (address)
11844 // i64 reg_save_area (address)
11845 // }
11846 // sizeof(va_list) = 24
11847 // alignment(va_list) = 8
11848
11849 unsigned TotalNumIntRegs = 6;
11850 unsigned TotalNumXMMRegs = 8;
11851 bool UseGPOffset = (ArgMode == 1);
11852 bool UseFPOffset = (ArgMode == 2);
11853 unsigned MaxOffset = TotalNumIntRegs * 8 +
11854 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11855
11856 /* Align ArgSize to a multiple of 8 */
11857 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11858 bool NeedsAlign = (Align > 8);
11859
11860 MachineBasicBlock *thisMBB = MBB;
11861 MachineBasicBlock *overflowMBB;
11862 MachineBasicBlock *offsetMBB;
11863 MachineBasicBlock *endMBB;
11864
11865 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11866 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11867 unsigned OffsetReg = 0;
11868
11869 if (!UseGPOffset && !UseFPOffset) {
11870 // If we only pull from the overflow region, we don't create a branch.
11871 // We don't need to alter control flow.
11872 OffsetDestReg = 0; // unused
11873 OverflowDestReg = DestReg;
11874
11875 offsetMBB = NULL;
11876 overflowMBB = thisMBB;
11877 endMBB = thisMBB;
11878 } else {
11879 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11880 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11881 // If not, pull from overflow_area. (branch to overflowMBB)
11882 //
11883 // thisMBB
11884 // | .
11885 // | .
11886 // offsetMBB overflowMBB
11887 // | .
11888 // | .
11889 // endMBB
11890
11891 // Registers for the PHI in endMBB
11892 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11893 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11894
11895 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11896 MachineFunction *MF = MBB->getParent();
11897 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11898 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11899 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11900
11901 MachineFunction::iterator MBBIter = MBB;
11902 ++MBBIter;
11903
11904 // Insert the new basic blocks
11905 MF->insert(MBBIter, offsetMBB);
11906 MF->insert(MBBIter, overflowMBB);
11907 MF->insert(MBBIter, endMBB);
11908
11909 // Transfer the remainder of MBB and its successor edges to endMBB.
11910 endMBB->splice(endMBB->begin(), thisMBB,
11911 llvm::next(MachineBasicBlock::iterator(MI)),
11912 thisMBB->end());
11913 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11914
11915 // Make offsetMBB and overflowMBB successors of thisMBB
11916 thisMBB->addSuccessor(offsetMBB);
11917 thisMBB->addSuccessor(overflowMBB);
11918
11919 // endMBB is a successor of both offsetMBB and overflowMBB
11920 offsetMBB->addSuccessor(endMBB);
11921 overflowMBB->addSuccessor(endMBB);
11922
11923 // Load the offset value into a register
11924 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11925 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11926 .addOperand(Base)
11927 .addOperand(Scale)
11928 .addOperand(Index)
11929 .addDisp(Disp, UseFPOffset ? 4 : 0)
11930 .addOperand(Segment)
11931 .setMemRefs(MMOBegin, MMOEnd);
11932
11933 // Check if there is enough room left to pull this argument.
11934 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11935 .addReg(OffsetReg)
11936 .addImm(MaxOffset + 8 - ArgSizeA8);
11937
11938 // Branch to "overflowMBB" if offset >= max
11939 // Fall through to "offsetMBB" otherwise
11940 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11941 .addMBB(overflowMBB);
11942 }
11943
11944 // In offsetMBB, emit code to use the reg_save_area.
11945 if (offsetMBB) {
11946 assert(OffsetReg != 0);
11947
11948 // Read the reg_save_area address.
11949 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11950 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11951 .addOperand(Base)
11952 .addOperand(Scale)
11953 .addOperand(Index)
11954 .addDisp(Disp, 16)
11955 .addOperand(Segment)
11956 .setMemRefs(MMOBegin, MMOEnd);
11957
11958 // Zero-extend the offset
11959 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11960 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11961 .addImm(0)
11962 .addReg(OffsetReg)
11963 .addImm(X86::sub_32bit);
11964
11965 // Add the offset to the reg_save_area to get the final address.
11966 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11967 .addReg(OffsetReg64)
11968 .addReg(RegSaveReg);
11969
11970 // Compute the offset for the next argument
11971 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11972 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11973 .addReg(OffsetReg)
11974 .addImm(UseFPOffset ? 16 : 8);
11975
11976 // Store it back into the va_list.
11977 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11978 .addOperand(Base)
11979 .addOperand(Scale)
11980 .addOperand(Index)
11981 .addDisp(Disp, UseFPOffset ? 4 : 0)
11982 .addOperand(Segment)
11983 .addReg(NextOffsetReg)
11984 .setMemRefs(MMOBegin, MMOEnd);
11985
11986 // Jump to endMBB
11987 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11988 .addMBB(endMBB);
11989 }
11990
11991 //
11992 // Emit code to use overflow area
11993 //
11994
11995 // Load the overflow_area address into a register.
11996 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11997 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11998 .addOperand(Base)
11999 .addOperand(Scale)
12000 .addOperand(Index)
12001 .addDisp(Disp, 8)
12002 .addOperand(Segment)
12003 .setMemRefs(MMOBegin, MMOEnd);
12004
12005 // If we need to align it, do so. Otherwise, just copy the address
12006 // to OverflowDestReg.
12007 if (NeedsAlign) {
12008 // Align the overflow address
12009 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12010 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12011
12012 // aligned_addr = (addr + (align-1)) & ~(align-1)
12013 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12014 .addReg(OverflowAddrReg)
12015 .addImm(Align-1);
12016
12017 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12018 .addReg(TmpReg)
12019 .addImm(~(uint64_t)(Align-1));
12020 } else {
12021 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12022 .addReg(OverflowAddrReg);
12023 }
12024
12025 // Compute the next overflow address after this argument.
12026 // (the overflow address should be kept 8-byte aligned)
12027 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12028 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12029 .addReg(OverflowDestReg)
12030 .addImm(ArgSizeA8);
12031
12032 // Store the new overflow address.
12033 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12034 .addOperand(Base)
12035 .addOperand(Scale)
12036 .addOperand(Index)
12037 .addDisp(Disp, 8)
12038 .addOperand(Segment)
12039 .addReg(NextAddrReg)
12040 .setMemRefs(MMOBegin, MMOEnd);
12041
12042 // If we branched, emit the PHI to the front of endMBB.
12043 if (offsetMBB) {
12044 BuildMI(*endMBB, endMBB->begin(), DL,
12045 TII->get(X86::PHI), DestReg)
12046 .addReg(OffsetDestReg).addMBB(offsetMBB)
12047 .addReg(OverflowDestReg).addMBB(overflowMBB);
12048 }
12049
12050 // Erase the pseudo instruction
12051 MI->eraseFromParent();
12052
12053 return endMBB;
12054}
12055
12056MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012057X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12058 MachineInstr *MI,
12059 MachineBasicBlock *MBB) const {
12060 // Emit code to save XMM registers to the stack. The ABI says that the
12061 // number of registers to save is given in %al, so it's theoretically
12062 // possible to do an indirect jump trick to avoid saving all of them,
12063 // however this code takes a simpler approach and just executes all
12064 // of the stores if %al is non-zero. It's less code, and it's probably
12065 // easier on the hardware branch predictor, and stores aren't all that
12066 // expensive anyway.
12067
12068 // Create the new basic blocks. One block contains all the XMM stores,
12069 // and one block is the final destination regardless of whether any
12070 // stores were performed.
12071 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12072 MachineFunction *F = MBB->getParent();
12073 MachineFunction::iterator MBBIter = MBB;
12074 ++MBBIter;
12075 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12076 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12077 F->insert(MBBIter, XMMSaveMBB);
12078 F->insert(MBBIter, EndMBB);
12079
Dan Gohman14152b42010-07-06 20:24:04 +000012080 // Transfer the remainder of MBB and its successor edges to EndMBB.
12081 EndMBB->splice(EndMBB->begin(), MBB,
12082 llvm::next(MachineBasicBlock::iterator(MI)),
12083 MBB->end());
12084 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12085
Dan Gohmand6708ea2009-08-15 01:38:56 +000012086 // The original block will now fall through to the XMM save block.
12087 MBB->addSuccessor(XMMSaveMBB);
12088 // The XMMSaveMBB will fall through to the end block.
12089 XMMSaveMBB->addSuccessor(EndMBB);
12090
12091 // Now add the instructions.
12092 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12093 DebugLoc DL = MI->getDebugLoc();
12094
12095 unsigned CountReg = MI->getOperand(0).getReg();
12096 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12097 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12098
12099 if (!Subtarget->isTargetWin64()) {
12100 // If %al is 0, branch around the XMM save block.
12101 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012102 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012103 MBB->addSuccessor(EndMBB);
12104 }
12105
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012106 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012107 // In the XMM save block, save all the XMM argument registers.
12108 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12109 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012110 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012111 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012112 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012113 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012114 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012115 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012116 .addFrameIndex(RegSaveFrameIndex)
12117 .addImm(/*Scale=*/1)
12118 .addReg(/*IndexReg=*/0)
12119 .addImm(/*Disp=*/Offset)
12120 .addReg(/*Segment=*/0)
12121 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012122 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012123 }
12124
Dan Gohman14152b42010-07-06 20:24:04 +000012125 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012126
12127 return EndMBB;
12128}
Mon P Wang63307c32008-05-05 19:05:59 +000012129
Lang Hames6e3f7e42012-02-03 01:13:49 +000012130// The EFLAGS operand of SelectItr might be missing a kill marker
12131// because there were multiple uses of EFLAGS, and ISel didn't know
12132// which to mark. Figure out whether SelectItr should have had a
12133// kill marker, and set it if it should. Returns the correct kill
12134// marker value.
12135static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12136 MachineBasicBlock* BB,
12137 const TargetRegisterInfo* TRI) {
12138 // Scan forward through BB for a use/def of EFLAGS.
12139 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12140 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012141 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012142 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012143 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012144 if (mi.definesRegister(X86::EFLAGS))
12145 break; // Should have kill-flag - update below.
12146 }
12147
12148 // If we hit the end of the block, check whether EFLAGS is live into a
12149 // successor.
12150 if (miI == BB->end()) {
12151 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12152 sEnd = BB->succ_end();
12153 sItr != sEnd; ++sItr) {
12154 MachineBasicBlock* succ = *sItr;
12155 if (succ->isLiveIn(X86::EFLAGS))
12156 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012157 }
12158 }
12159
Lang Hames6e3f7e42012-02-03 01:13:49 +000012160 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12161 // out. SelectMI should have a kill flag on EFLAGS.
12162 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012163 return true;
12164}
12165
Evan Cheng60c07e12006-07-05 22:17:51 +000012166MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012167X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012168 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012169 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12170 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012171
Chris Lattner52600972009-09-02 05:57:00 +000012172 // To "insert" a SELECT_CC instruction, we actually have to insert the
12173 // diamond control-flow pattern. The incoming instruction knows the
12174 // destination vreg to set, the condition code register to branch on, the
12175 // true/false values to select between, and a branch opcode to use.
12176 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12177 MachineFunction::iterator It = BB;
12178 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012179
Chris Lattner52600972009-09-02 05:57:00 +000012180 // thisMBB:
12181 // ...
12182 // TrueVal = ...
12183 // cmpTY ccX, r1, r2
12184 // bCC copy1MBB
12185 // fallthrough --> copy0MBB
12186 MachineBasicBlock *thisMBB = BB;
12187 MachineFunction *F = BB->getParent();
12188 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12189 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012190 F->insert(It, copy0MBB);
12191 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012192
Bill Wendling730c07e2010-06-25 20:48:10 +000012193 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12194 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012195 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12196 if (!MI->killsRegister(X86::EFLAGS) &&
12197 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12198 copy0MBB->addLiveIn(X86::EFLAGS);
12199 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012200 }
12201
Dan Gohman14152b42010-07-06 20:24:04 +000012202 // Transfer the remainder of BB and its successor edges to sinkMBB.
12203 sinkMBB->splice(sinkMBB->begin(), BB,
12204 llvm::next(MachineBasicBlock::iterator(MI)),
12205 BB->end());
12206 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12207
12208 // Add the true and fallthrough blocks as its successors.
12209 BB->addSuccessor(copy0MBB);
12210 BB->addSuccessor(sinkMBB);
12211
12212 // Create the conditional branch instruction.
12213 unsigned Opc =
12214 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12215 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12216
Chris Lattner52600972009-09-02 05:57:00 +000012217 // copy0MBB:
12218 // %FalseValue = ...
12219 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012220 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012221
Chris Lattner52600972009-09-02 05:57:00 +000012222 // sinkMBB:
12223 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12224 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012225 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12226 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012227 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12228 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12229
Dan Gohman14152b42010-07-06 20:24:04 +000012230 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012231 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012232}
12233
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012234MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012235X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12236 bool Is64Bit) const {
12237 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12238 DebugLoc DL = MI->getDebugLoc();
12239 MachineFunction *MF = BB->getParent();
12240 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12241
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012242 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012243
12244 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12245 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12246
12247 // BB:
12248 // ... [Till the alloca]
12249 // If stacklet is not large enough, jump to mallocMBB
12250 //
12251 // bumpMBB:
12252 // Allocate by subtracting from RSP
12253 // Jump to continueMBB
12254 //
12255 // mallocMBB:
12256 // Allocate by call to runtime
12257 //
12258 // continueMBB:
12259 // ...
12260 // [rest of original BB]
12261 //
12262
12263 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12264 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12265 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12266
12267 MachineRegisterInfo &MRI = MF->getRegInfo();
12268 const TargetRegisterClass *AddrRegClass =
12269 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12270
12271 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12272 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12273 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012274 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012275 sizeVReg = MI->getOperand(1).getReg(),
12276 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12277
12278 MachineFunction::iterator MBBIter = BB;
12279 ++MBBIter;
12280
12281 MF->insert(MBBIter, bumpMBB);
12282 MF->insert(MBBIter, mallocMBB);
12283 MF->insert(MBBIter, continueMBB);
12284
12285 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12286 (MachineBasicBlock::iterator(MI)), BB->end());
12287 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12288
12289 // Add code to the main basic block to check if the stack limit has been hit,
12290 // and if so, jump to mallocMBB otherwise to bumpMBB.
12291 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012292 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012293 .addReg(tmpSPVReg).addReg(sizeVReg);
12294 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012295 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012296 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012297 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12298
12299 // bumpMBB simply decreases the stack pointer, since we know the current
12300 // stacklet has enough space.
12301 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012302 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012303 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012304 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012305 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12306
12307 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012308 const uint32_t *RegMask =
12309 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012310 if (Is64Bit) {
12311 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12312 .addReg(sizeVReg);
12313 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012314 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12315 .addRegMask(RegMask)
12316 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012317 } else {
12318 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12319 .addImm(12);
12320 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12321 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012322 .addExternalSymbol("__morestack_allocate_stack_space")
12323 .addRegMask(RegMask)
12324 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012325 }
12326
12327 if (!Is64Bit)
12328 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12329 .addImm(16);
12330
12331 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12332 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12333 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12334
12335 // Set up the CFG correctly.
12336 BB->addSuccessor(bumpMBB);
12337 BB->addSuccessor(mallocMBB);
12338 mallocMBB->addSuccessor(continueMBB);
12339 bumpMBB->addSuccessor(continueMBB);
12340
12341 // Take care of the PHI nodes.
12342 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12343 MI->getOperand(0).getReg())
12344 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12345 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12346
12347 // Delete the original pseudo instruction.
12348 MI->eraseFromParent();
12349
12350 // And we're done.
12351 return continueMBB;
12352}
12353
12354MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012355X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012356 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012357 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12358 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012359
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012360 assert(!Subtarget->isTargetEnvMacho());
12361
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012362 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12363 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012364
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012365 if (Subtarget->isTargetWin64()) {
12366 if (Subtarget->isTargetCygMing()) {
12367 // ___chkstk(Mingw64):
12368 // Clobbers R10, R11, RAX and EFLAGS.
12369 // Updates RSP.
12370 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12371 .addExternalSymbol("___chkstk")
12372 .addReg(X86::RAX, RegState::Implicit)
12373 .addReg(X86::RSP, RegState::Implicit)
12374 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12375 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12376 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12377 } else {
12378 // __chkstk(MSVCRT): does not update stack pointer.
12379 // Clobbers R10, R11 and EFLAGS.
12380 // FIXME: RAX(allocated size) might be reused and not killed.
12381 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12382 .addExternalSymbol("__chkstk")
12383 .addReg(X86::RAX, RegState::Implicit)
12384 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12385 // RAX has the offset to subtracted from RSP.
12386 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12387 .addReg(X86::RSP)
12388 .addReg(X86::RAX);
12389 }
12390 } else {
12391 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012392 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12393
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012394 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12395 .addExternalSymbol(StackProbeSymbol)
12396 .addReg(X86::EAX, RegState::Implicit)
12397 .addReg(X86::ESP, RegState::Implicit)
12398 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12399 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12400 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12401 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012402
Dan Gohman14152b42010-07-06 20:24:04 +000012403 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012404 return BB;
12405}
Chris Lattner52600972009-09-02 05:57:00 +000012406
12407MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012408X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12409 MachineBasicBlock *BB) const {
12410 // This is pretty easy. We're taking the value that we received from
12411 // our load from the relocation, sticking it in either RDI (x86-64)
12412 // or EAX and doing an indirect call. The return value will then
12413 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012414 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012415 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012416 DebugLoc DL = MI->getDebugLoc();
12417 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012418
12419 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012420 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012421
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012422 // Get a register mask for the lowered call.
12423 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12424 // proper register mask.
12425 const uint32_t *RegMask =
12426 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012427 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012428 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12429 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012430 .addReg(X86::RIP)
12431 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012432 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012433 MI->getOperand(3).getTargetFlags())
12434 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012435 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012436 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012437 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012438 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012439 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12440 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012441 .addReg(0)
12442 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012443 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012444 MI->getOperand(3).getTargetFlags())
12445 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012446 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012447 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012448 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012449 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012450 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12451 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012452 .addReg(TII->getGlobalBaseReg(F))
12453 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012454 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012455 MI->getOperand(3).getTargetFlags())
12456 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012457 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012458 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012459 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012460 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012461
Dan Gohman14152b42010-07-06 20:24:04 +000012462 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012463 return BB;
12464}
12465
12466MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012467X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012468 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012469 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012470 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012471 case X86::TAILJMPd64:
12472 case X86::TAILJMPr64:
12473 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012474 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012475 case X86::TCRETURNdi64:
12476 case X86::TCRETURNri64:
12477 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012478 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012479 case X86::WIN_ALLOCA:
12480 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012481 case X86::SEG_ALLOCA_32:
12482 return EmitLoweredSegAlloca(MI, BB, false);
12483 case X86::SEG_ALLOCA_64:
12484 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012485 case X86::TLSCall_32:
12486 case X86::TLSCall_64:
12487 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012488 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012489 case X86::CMOV_FR32:
12490 case X86::CMOV_FR64:
12491 case X86::CMOV_V4F32:
12492 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012493 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012494 case X86::CMOV_V8F32:
12495 case X86::CMOV_V4F64:
12496 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012497 case X86::CMOV_GR16:
12498 case X86::CMOV_GR32:
12499 case X86::CMOV_RFP32:
12500 case X86::CMOV_RFP64:
12501 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012502 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012503
Dale Johannesen849f2142007-07-03 00:53:03 +000012504 case X86::FP32_TO_INT16_IN_MEM:
12505 case X86::FP32_TO_INT32_IN_MEM:
12506 case X86::FP32_TO_INT64_IN_MEM:
12507 case X86::FP64_TO_INT16_IN_MEM:
12508 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012509 case X86::FP64_TO_INT64_IN_MEM:
12510 case X86::FP80_TO_INT16_IN_MEM:
12511 case X86::FP80_TO_INT32_IN_MEM:
12512 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012513 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12514 DebugLoc DL = MI->getDebugLoc();
12515
Evan Cheng60c07e12006-07-05 22:17:51 +000012516 // Change the floating point control register to use "round towards zero"
12517 // mode when truncating to an integer value.
12518 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012519 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012520 addFrameReference(BuildMI(*BB, MI, DL,
12521 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012522
12523 // Load the old value of the high byte of the control word...
12524 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012525 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012526 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012527 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012528
12529 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012530 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012531 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012532
12533 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012534 addFrameReference(BuildMI(*BB, MI, DL,
12535 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012536
12537 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012538 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012539 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012540
12541 // Get the X86 opcode to use.
12542 unsigned Opc;
12543 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012544 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012545 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12546 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12547 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12548 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12549 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12550 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012551 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12552 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12553 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012554 }
12555
12556 X86AddressMode AM;
12557 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012558 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012559 AM.BaseType = X86AddressMode::RegBase;
12560 AM.Base.Reg = Op.getReg();
12561 } else {
12562 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012563 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012564 }
12565 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012566 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012567 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012568 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012569 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012570 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012571 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012572 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012573 AM.GV = Op.getGlobal();
12574 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012575 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012576 }
Dan Gohman14152b42010-07-06 20:24:04 +000012577 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012578 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012579
12580 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012581 addFrameReference(BuildMI(*BB, MI, DL,
12582 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012583
Dan Gohman14152b42010-07-06 20:24:04 +000012584 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012585 return BB;
12586 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012587 // String/text processing lowering.
12588 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012589 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012590 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12591 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012592 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012593 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12594 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012595 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012596 return EmitPCMP(MI, BB, 5, false /* in mem */);
12597 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012598 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012599 return EmitPCMP(MI, BB, 5, true /* in mem */);
12600
Eric Christopher228232b2010-11-30 07:20:12 +000012601 // Thread synchronization.
12602 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012603 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012604 case X86::MWAIT:
12605 return EmitMwait(MI, BB);
12606
Eric Christopherb120ab42009-08-18 22:50:32 +000012607 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012608 case X86::ATOMAND32:
12609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012610 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012611 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012612 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012613 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012614 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12616 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012617 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012618 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012619 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012620 case X86::ATOMXOR32:
12621 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012622 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012623 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012624 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012625 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012626 case X86::ATOMNAND32:
12627 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012628 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012629 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012630 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012631 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012632 case X86::ATOMMIN32:
12633 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12634 case X86::ATOMMAX32:
12635 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12636 case X86::ATOMUMIN32:
12637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12638 case X86::ATOMUMAX32:
12639 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012640
12641 case X86::ATOMAND16:
12642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12643 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012644 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012645 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012646 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012647 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012649 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012650 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012651 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012652 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012653 case X86::ATOMXOR16:
12654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12655 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012656 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012657 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012658 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012659 case X86::ATOMNAND16:
12660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12661 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012662 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012663 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012664 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012665 case X86::ATOMMIN16:
12666 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12667 case X86::ATOMMAX16:
12668 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12669 case X86::ATOMUMIN16:
12670 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12671 case X86::ATOMUMAX16:
12672 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12673
12674 case X86::ATOMAND8:
12675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12676 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012677 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012678 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012679 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012680 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012682 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012683 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012684 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012685 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012686 case X86::ATOMXOR8:
12687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12688 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012689 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012690 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012691 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012692 case X86::ATOMNAND8:
12693 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12694 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012695 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012696 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012697 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012698 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012699 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012700 case X86::ATOMAND64:
12701 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012702 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012703 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012704 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012705 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012706 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012707 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12708 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012709 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012710 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012711 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012712 case X86::ATOMXOR64:
12713 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012714 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012715 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012716 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012717 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012718 case X86::ATOMNAND64:
12719 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12720 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012721 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012722 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012723 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012724 case X86::ATOMMIN64:
12725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12726 case X86::ATOMMAX64:
12727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12728 case X86::ATOMUMIN64:
12729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12730 case X86::ATOMUMAX64:
12731 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012732
12733 // This group does 64-bit operations on a 32-bit host.
12734 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012735 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012736 X86::AND32rr, X86::AND32rr,
12737 X86::AND32ri, X86::AND32ri,
12738 false);
12739 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012740 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012741 X86::OR32rr, X86::OR32rr,
12742 X86::OR32ri, X86::OR32ri,
12743 false);
12744 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012745 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012746 X86::XOR32rr, X86::XOR32rr,
12747 X86::XOR32ri, X86::XOR32ri,
12748 false);
12749 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012750 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012751 X86::AND32rr, X86::AND32rr,
12752 X86::AND32ri, X86::AND32ri,
12753 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012754 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012755 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012756 X86::ADD32rr, X86::ADC32rr,
12757 X86::ADD32ri, X86::ADC32ri,
12758 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012759 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012760 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012761 X86::SUB32rr, X86::SBB32rr,
12762 X86::SUB32ri, X86::SBB32ri,
12763 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012764 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012765 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012766 X86::MOV32rr, X86::MOV32rr,
12767 X86::MOV32ri, X86::MOV32ri,
12768 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012769 case X86::VASTART_SAVE_XMM_REGS:
12770 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012771
12772 case X86::VAARG_64:
12773 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012774 }
12775}
12776
12777//===----------------------------------------------------------------------===//
12778// X86 Optimization Hooks
12779//===----------------------------------------------------------------------===//
12780
Dan Gohman475871a2008-07-27 21:46:04 +000012781void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012782 APInt &KnownZero,
12783 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012784 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012785 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012786 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012787 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012788 assert((Opc >= ISD::BUILTIN_OP_END ||
12789 Opc == ISD::INTRINSIC_WO_CHAIN ||
12790 Opc == ISD::INTRINSIC_W_CHAIN ||
12791 Opc == ISD::INTRINSIC_VOID) &&
12792 "Should use MaskedValueIsZero if you don't know whether Op"
12793 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012794
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012795 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012796 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012797 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012798 case X86ISD::ADD:
12799 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012800 case X86ISD::ADC:
12801 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012802 case X86ISD::SMUL:
12803 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012804 case X86ISD::INC:
12805 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012806 case X86ISD::OR:
12807 case X86ISD::XOR:
12808 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012809 // These nodes' second result is a boolean.
12810 if (Op.getResNo() == 0)
12811 break;
12812 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012813 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012814 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012815 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012816 case ISD::INTRINSIC_WO_CHAIN: {
12817 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12818 unsigned NumLoBits = 0;
12819 switch (IntId) {
12820 default: break;
12821 case Intrinsic::x86_sse_movmsk_ps:
12822 case Intrinsic::x86_avx_movmsk_ps_256:
12823 case Intrinsic::x86_sse2_movmsk_pd:
12824 case Intrinsic::x86_avx_movmsk_pd_256:
12825 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012826 case Intrinsic::x86_sse2_pmovmskb_128:
12827 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012828 // High bits of movmskp{s|d}, pmovmskb are known zero.
12829 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012830 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012831 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12832 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12833 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12834 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12835 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12836 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012837 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012838 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012839 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012840 break;
12841 }
12842 }
12843 break;
12844 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012845 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012846}
Chris Lattner259e97c2006-01-31 19:43:35 +000012847
Owen Andersonbc146b02010-09-21 20:42:50 +000012848unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12849 unsigned Depth) const {
12850 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12851 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12852 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012853
Owen Andersonbc146b02010-09-21 20:42:50 +000012854 // Fallback case.
12855 return 1;
12856}
12857
Evan Cheng206ee9d2006-07-07 08:33:52 +000012858/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012859/// node is a GlobalAddress + offset.
12860bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012861 const GlobalValue* &GA,
12862 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012863 if (N->getOpcode() == X86ISD::Wrapper) {
12864 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012865 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012866 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012867 return true;
12868 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012869 }
Evan Chengad4196b2008-05-12 19:56:52 +000012870 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012871}
12872
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012873/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12874/// same as extracting the high 128-bit part of 256-bit vector and then
12875/// inserting the result into the low part of a new 256-bit vector
12876static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12877 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012878 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012879
12880 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000012881 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012882 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12883 SVOp->getMaskElt(j) >= 0)
12884 return false;
12885
12886 return true;
12887}
12888
12889/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12890/// same as extracting the low 128-bit part of 256-bit vector and then
12891/// inserting the result into the high part of a new 256-bit vector
12892static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12893 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012894 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012895
12896 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000012897 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012898 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12899 SVOp->getMaskElt(j) >= 0)
12900 return false;
12901
12902 return true;
12903}
12904
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012905/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12906static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012907 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012908 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012909 DebugLoc dl = N->getDebugLoc();
12910 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12911 SDValue V1 = SVOp->getOperand(0);
12912 SDValue V2 = SVOp->getOperand(1);
12913 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012914 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012915
12916 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12917 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12918 //
12919 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012920 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012921 // V UNDEF BUILD_VECTOR UNDEF
12922 // \ / \ /
12923 // CONCAT_VECTOR CONCAT_VECTOR
12924 // \ /
12925 // \ /
12926 // RESULT: V + zero extended
12927 //
12928 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12929 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12930 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12931 return SDValue();
12932
12933 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12934 return SDValue();
12935
12936 // To match the shuffle mask, the first half of the mask should
12937 // be exactly the first vector, and all the rest a splat with the
12938 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000012939 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012940 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12941 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12942 return SDValue();
12943
Chad Rosier3d1161e2012-01-03 21:05:52 +000012944 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12945 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000012946 if (Ld->hasNUsesOfValue(1, 0)) {
12947 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12948 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12949 SDValue ResNode =
12950 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12951 Ld->getMemoryVT(),
12952 Ld->getPointerInfo(),
12953 Ld->getAlignment(),
12954 false/*isVolatile*/, true/*ReadMem*/,
12955 false/*WriteMem*/);
12956 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12957 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000012958 }
12959
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012960 // Emit a zeroed vector and insert the desired subvector on its
12961 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012962 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000012963 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012964 return DCI.CombineTo(N, InsV);
12965 }
12966
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012967 //===--------------------------------------------------------------------===//
12968 // Combine some shuffles into subvector extracts and inserts:
12969 //
12970
12971 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12972 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012973 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
12974 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012975 return DCI.CombineTo(N, InsV);
12976 }
12977
12978 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12979 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012980 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
12981 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012982 return DCI.CombineTo(N, InsV);
12983 }
12984
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012985 return SDValue();
12986}
12987
12988/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012989static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012990 TargetLowering::DAGCombinerInfo &DCI,
12991 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012992 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012993 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012994
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012995 // Don't create instructions with illegal types after legalize types has run.
12996 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12997 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12998 return SDValue();
12999
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013000 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13001 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13002 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013003 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013004
13005 // Only handle 128 wide vector from here on.
13006 if (VT.getSizeInBits() != 128)
13007 return SDValue();
13008
13009 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13010 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13011 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013012 SmallVector<SDValue, 16> Elts;
13013 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013014 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013015
Nate Begemanfdea31a2010-03-24 20:49:50 +000013016 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013017}
Evan Chengd880b972008-05-09 21:53:03 +000013018
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013019
Craig Topperc16f8512012-04-25 06:39:39 +000013020/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013021/// a sequence of vector shuffle operations.
13022/// It is possible when we truncate 256-bit vector to 128-bit vector
13023
13024SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13025 DAGCombinerInfo &DCI) const {
13026 if (!DCI.isBeforeLegalizeOps())
13027 return SDValue();
13028
Craig Topper3ef43cf2012-04-24 06:36:35 +000013029 if (!Subtarget->hasAVX())
13030 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013031
13032 EVT VT = N->getValueType(0);
13033 SDValue Op = N->getOperand(0);
13034 EVT OpVT = Op.getValueType();
13035 DebugLoc dl = N->getDebugLoc();
13036
13037 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13038
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013039 if (Subtarget->hasAVX2()) {
13040 // AVX2: v4i64 -> v4i32
13041
13042 // VPERMD
13043 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13044
13045 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13046 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13047 ShufMask);
13048
Craig Topperd63fa652012-04-22 18:51:37 +000013049 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13050 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013051 }
13052
13053 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013054 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013055 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013056
13057 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013058 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013059
13060 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13061 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13062
13063 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013064 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013065
Craig Topperd63fa652012-04-22 18:51:37 +000013066 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13067 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013068
13069 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013070 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013071
Elena Demikhovsky73252572012-02-01 10:33:05 +000013072 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013073 }
Craig Topperd63fa652012-04-22 18:51:37 +000013074
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013075 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13076
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013077 if (Subtarget->hasAVX2()) {
13078 // AVX2: v8i32 -> v8i16
13079
13080 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013081
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013082 // PSHUFB
13083 SmallVector<SDValue,32> pshufbMask;
13084 for (unsigned i = 0; i < 2; ++i) {
13085 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13086 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13087 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13088 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13089 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13090 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13091 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13092 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13093 for (unsigned j = 0; j < 8; ++j)
13094 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13095 }
Craig Topperd63fa652012-04-22 18:51:37 +000013096 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13097 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013098 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13099
13100 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13101
13102 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013103 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013104 &ShufMask[0]);
13105
Craig Topperd63fa652012-04-22 18:51:37 +000013106 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13107 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013108
13109 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13110 }
13111
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013112 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013113 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013114
13115 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013116 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013117
13118 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13119 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13120
13121 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013122 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13123 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013124
Craig Topperd63fa652012-04-22 18:51:37 +000013125 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013126 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013127 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013128 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013129
13130 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13131 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13132
13133 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013134 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013135
Elena Demikhovsky73252572012-02-01 10:33:05 +000013136 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013137 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013138 }
13139
13140 return SDValue();
13141}
13142
Craig Topper89f4e662012-03-20 07:17:59 +000013143/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13144/// specific shuffle of a load can be folded into a single element load.
13145/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13146/// shuffles have been customed lowered so we need to handle those here.
13147static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13148 TargetLowering::DAGCombinerInfo &DCI) {
13149 if (DCI.isBeforeLegalizeOps())
13150 return SDValue();
13151
13152 SDValue InVec = N->getOperand(0);
13153 SDValue EltNo = N->getOperand(1);
13154
13155 if (!isa<ConstantSDNode>(EltNo))
13156 return SDValue();
13157
13158 EVT VT = InVec.getValueType();
13159
13160 bool HasShuffleIntoBitcast = false;
13161 if (InVec.getOpcode() == ISD::BITCAST) {
13162 // Don't duplicate a load with other uses.
13163 if (!InVec.hasOneUse())
13164 return SDValue();
13165 EVT BCVT = InVec.getOperand(0).getValueType();
13166 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13167 return SDValue();
13168 InVec = InVec.getOperand(0);
13169 HasShuffleIntoBitcast = true;
13170 }
13171
13172 if (!isTargetShuffle(InVec.getOpcode()))
13173 return SDValue();
13174
13175 // Don't duplicate a load with other uses.
13176 if (!InVec.hasOneUse())
13177 return SDValue();
13178
13179 SmallVector<int, 16> ShuffleMask;
13180 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013181 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13182 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013183 return SDValue();
13184
13185 // Select the input vector, guarding against out of range extract vector.
13186 unsigned NumElems = VT.getVectorNumElements();
13187 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13188 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13189 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13190 : InVec.getOperand(1);
13191
13192 // If inputs to shuffle are the same for both ops, then allow 2 uses
13193 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13194
13195 if (LdNode.getOpcode() == ISD::BITCAST) {
13196 // Don't duplicate a load with other uses.
13197 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13198 return SDValue();
13199
13200 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13201 LdNode = LdNode.getOperand(0);
13202 }
13203
13204 if (!ISD::isNormalLoad(LdNode.getNode()))
13205 return SDValue();
13206
13207 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13208
13209 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13210 return SDValue();
13211
13212 if (HasShuffleIntoBitcast) {
13213 // If there's a bitcast before the shuffle, check if the load type and
13214 // alignment is valid.
13215 unsigned Align = LN0->getAlignment();
13216 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13217 unsigned NewAlign = TLI.getTargetData()->
13218 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13219
13220 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13221 return SDValue();
13222 }
13223
13224 // All checks match so transform back to vector_shuffle so that DAG combiner
13225 // can finish the job
13226 DebugLoc dl = N->getDebugLoc();
13227
13228 // Create shuffle node taking into account the case that its a unary shuffle
13229 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13230 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13231 InVec.getOperand(0), Shuffle,
13232 &ShuffleMask[0]);
13233 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13234 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13235 EltNo);
13236}
13237
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013238/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13239/// generation and convert it from being a bunch of shuffles and extracts
13240/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013241static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013242 TargetLowering::DAGCombinerInfo &DCI) {
13243 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13244 if (NewOp.getNode())
13245 return NewOp;
13246
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013247 SDValue InputVector = N->getOperand(0);
13248
13249 // Only operate on vectors of 4 elements, where the alternative shuffling
13250 // gets to be more expensive.
13251 if (InputVector.getValueType() != MVT::v4i32)
13252 return SDValue();
13253
13254 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13255 // single use which is a sign-extend or zero-extend, and all elements are
13256 // used.
13257 SmallVector<SDNode *, 4> Uses;
13258 unsigned ExtractedElements = 0;
13259 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13260 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13261 if (UI.getUse().getResNo() != InputVector.getResNo())
13262 return SDValue();
13263
13264 SDNode *Extract = *UI;
13265 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13266 return SDValue();
13267
13268 if (Extract->getValueType(0) != MVT::i32)
13269 return SDValue();
13270 if (!Extract->hasOneUse())
13271 return SDValue();
13272 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13273 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13274 return SDValue();
13275 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13276 return SDValue();
13277
13278 // Record which element was extracted.
13279 ExtractedElements |=
13280 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13281
13282 Uses.push_back(Extract);
13283 }
13284
13285 // If not all the elements were used, this may not be worthwhile.
13286 if (ExtractedElements != 15)
13287 return SDValue();
13288
13289 // Ok, we've now decided to do the transformation.
13290 DebugLoc dl = InputVector.getDebugLoc();
13291
13292 // Store the value to a temporary stack slot.
13293 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013294 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13295 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013296
13297 // Replace each use (extract) with a load of the appropriate element.
13298 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13299 UE = Uses.end(); UI != UE; ++UI) {
13300 SDNode *Extract = *UI;
13301
Nadav Rotem86694292011-05-17 08:31:57 +000013302 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013303 SDValue Idx = Extract->getOperand(1);
13304 unsigned EltSize =
13305 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13306 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013307 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013308 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13309
Nadav Rotem86694292011-05-17 08:31:57 +000013310 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013311 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013312
13313 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013314 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013315 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013316 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013317
13318 // Replace the exact with the load.
13319 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13320 }
13321
13322 // The replacement was made in place; don't return anything.
13323 return SDValue();
13324}
13325
Duncan Sands6bcd2192011-09-17 16:49:39 +000013326/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13327/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013328static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013329 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013330 const X86Subtarget *Subtarget) {
13331 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013332 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013333 // Get the LHS/RHS of the select.
13334 SDValue LHS = N->getOperand(1);
13335 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013336 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013337
Dan Gohman670e5392009-09-21 18:03:22 +000013338 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013339 // instructions match the semantics of the common C idiom x<y?x:y but not
13340 // x<=y?x:y, because of how they handle negative zero (which can be
13341 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013342 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13343 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013344 (Subtarget->hasSSE2() ||
13345 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013346 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013347
Chris Lattner47b4ce82009-03-11 05:48:52 +000013348 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013349 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013350 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13351 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013352 switch (CC) {
13353 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013354 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013355 // Converting this to a min would handle NaNs incorrectly, and swapping
13356 // the operands would cause it to handle comparisons between positive
13357 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013358 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013359 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013360 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13361 break;
13362 std::swap(LHS, RHS);
13363 }
Dan Gohman670e5392009-09-21 18:03:22 +000013364 Opcode = X86ISD::FMIN;
13365 break;
13366 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013367 // Converting this to a min would handle comparisons between positive
13368 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013369 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013370 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13371 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013372 Opcode = X86ISD::FMIN;
13373 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013374 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013375 // Converting this to a min would handle both negative zeros and NaNs
13376 // incorrectly, but we can swap the operands to fix both.
13377 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013378 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013379 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013380 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013381 Opcode = X86ISD::FMIN;
13382 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013383
Dan Gohman670e5392009-09-21 18:03:22 +000013384 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013385 // Converting this to a max would handle comparisons between positive
13386 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013387 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013388 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013389 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013390 Opcode = X86ISD::FMAX;
13391 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013392 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013393 // Converting this to a max would handle NaNs incorrectly, and swapping
13394 // the operands would cause it to handle comparisons between positive
13395 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013396 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013397 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013398 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13399 break;
13400 std::swap(LHS, RHS);
13401 }
Dan Gohman670e5392009-09-21 18:03:22 +000013402 Opcode = X86ISD::FMAX;
13403 break;
13404 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013405 // Converting this to a max would handle both negative zeros and NaNs
13406 // incorrectly, but we can swap the operands to fix both.
13407 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013408 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013409 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013410 case ISD::SETGE:
13411 Opcode = X86ISD::FMAX;
13412 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013413 }
Dan Gohman670e5392009-09-21 18:03:22 +000013414 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013415 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13416 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013417 switch (CC) {
13418 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013419 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013420 // Converting this to a min would handle comparisons between positive
13421 // and negative zero incorrectly, and swapping the operands would
13422 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013423 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013424 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013425 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013426 break;
13427 std::swap(LHS, RHS);
13428 }
Dan Gohman670e5392009-09-21 18:03:22 +000013429 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013430 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013431 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013432 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013433 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013434 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13435 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013436 Opcode = X86ISD::FMIN;
13437 break;
13438 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013439 // Converting this to a min would handle both negative zeros and NaNs
13440 // incorrectly, but we can swap the operands to fix both.
13441 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013442 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013443 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013444 case ISD::SETGE:
13445 Opcode = X86ISD::FMIN;
13446 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013447
Dan Gohman670e5392009-09-21 18:03:22 +000013448 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013449 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013450 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013451 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013452 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013453 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013454 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013455 // Converting this to a max would handle comparisons between positive
13456 // and negative zero incorrectly, and swapping the operands would
13457 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013458 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013459 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013460 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013461 break;
13462 std::swap(LHS, RHS);
13463 }
Dan Gohman670e5392009-09-21 18:03:22 +000013464 Opcode = X86ISD::FMAX;
13465 break;
13466 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013467 // Converting this to a max would handle both negative zeros and NaNs
13468 // incorrectly, but we can swap the operands to fix both.
13469 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013470 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013471 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013472 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013473 Opcode = X86ISD::FMAX;
13474 break;
13475 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013476 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013477
Chris Lattner47b4ce82009-03-11 05:48:52 +000013478 if (Opcode)
13479 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013480 }
Eric Christopherfd179292009-08-27 18:07:15 +000013481
Chris Lattnerd1980a52009-03-12 06:52:53 +000013482 // If this is a select between two integer constants, try to do some
13483 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013484 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13485 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013486 // Don't do this for crazy integer types.
13487 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13488 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013489 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013490 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013491
Chris Lattnercee56e72009-03-13 05:53:31 +000013492 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013493 // Efficiently invertible.
13494 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13495 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13496 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13497 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013498 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013499 }
Eric Christopherfd179292009-08-27 18:07:15 +000013500
Chris Lattnerd1980a52009-03-12 06:52:53 +000013501 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013502 if (FalseC->getAPIntValue() == 0 &&
13503 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013504 if (NeedsCondInvert) // Invert the condition if needed.
13505 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13506 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013507
Chris Lattnerd1980a52009-03-12 06:52:53 +000013508 // Zero extend the condition if needed.
13509 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013510
Chris Lattnercee56e72009-03-13 05:53:31 +000013511 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013512 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013513 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013514 }
Eric Christopherfd179292009-08-27 18:07:15 +000013515
Chris Lattner97a29a52009-03-13 05:22:11 +000013516 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013517 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013518 if (NeedsCondInvert) // Invert the condition if needed.
13519 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13520 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013521
Chris Lattner97a29a52009-03-13 05:22:11 +000013522 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013523 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13524 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013525 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013526 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013527 }
Eric Christopherfd179292009-08-27 18:07:15 +000013528
Chris Lattnercee56e72009-03-13 05:53:31 +000013529 // Optimize cases that will turn into an LEA instruction. This requires
13530 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013531 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013532 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013533 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013534
Chris Lattnercee56e72009-03-13 05:53:31 +000013535 bool isFastMultiplier = false;
13536 if (Diff < 10) {
13537 switch ((unsigned char)Diff) {
13538 default: break;
13539 case 1: // result = add base, cond
13540 case 2: // result = lea base( , cond*2)
13541 case 3: // result = lea base(cond, cond*2)
13542 case 4: // result = lea base( , cond*4)
13543 case 5: // result = lea base(cond, cond*4)
13544 case 8: // result = lea base( , cond*8)
13545 case 9: // result = lea base(cond, cond*8)
13546 isFastMultiplier = true;
13547 break;
13548 }
13549 }
Eric Christopherfd179292009-08-27 18:07:15 +000013550
Chris Lattnercee56e72009-03-13 05:53:31 +000013551 if (isFastMultiplier) {
13552 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13553 if (NeedsCondInvert) // Invert the condition if needed.
13554 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13555 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013556
Chris Lattnercee56e72009-03-13 05:53:31 +000013557 // Zero extend the condition if needed.
13558 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13559 Cond);
13560 // Scale the condition by the difference.
13561 if (Diff != 1)
13562 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13563 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013564
Chris Lattnercee56e72009-03-13 05:53:31 +000013565 // Add the base if non-zero.
13566 if (FalseC->getAPIntValue() != 0)
13567 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13568 SDValue(FalseC, 0));
13569 return Cond;
13570 }
Eric Christopherfd179292009-08-27 18:07:15 +000013571 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013572 }
13573 }
Eric Christopherfd179292009-08-27 18:07:15 +000013574
Evan Cheng56f582d2012-01-04 01:41:39 +000013575 // Canonicalize max and min:
13576 // (x > y) ? x : y -> (x >= y) ? x : y
13577 // (x < y) ? x : y -> (x <= y) ? x : y
13578 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13579 // the need for an extra compare
13580 // against zero. e.g.
13581 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13582 // subl %esi, %edi
13583 // testl %edi, %edi
13584 // movl $0, %eax
13585 // cmovgl %edi, %eax
13586 // =>
13587 // xorl %eax, %eax
13588 // subl %esi, $edi
13589 // cmovsl %eax, %edi
13590 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13591 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13592 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13593 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13594 switch (CC) {
13595 default: break;
13596 case ISD::SETLT:
13597 case ISD::SETGT: {
13598 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13599 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13600 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13601 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13602 }
13603 }
13604 }
13605
Nadav Rotemcc616562012-01-15 19:27:55 +000013606 // If we know that this node is legal then we know that it is going to be
13607 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13608 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13609 // to simplify previous instructions.
13610 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13611 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013612 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013613 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013614
13615 // Don't optimize vector selects that map to mask-registers.
13616 if (BitWidth == 1)
13617 return SDValue();
13618
Nadav Rotemcc616562012-01-15 19:27:55 +000013619 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13620 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13621
13622 APInt KnownZero, KnownOne;
13623 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13624 DCI.isBeforeLegalizeOps());
13625 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13626 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13627 DCI.CommitTargetLoweringOpt(TLO);
13628 }
13629
Dan Gohman475871a2008-07-27 21:46:04 +000013630 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013631}
13632
Chris Lattnerd1980a52009-03-12 06:52:53 +000013633/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13634static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13635 TargetLowering::DAGCombinerInfo &DCI) {
13636 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013637
Chris Lattnerd1980a52009-03-12 06:52:53 +000013638 // If the flag operand isn't dead, don't touch this CMOV.
13639 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13640 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013641
Evan Chengb5a55d92011-05-24 01:48:22 +000013642 SDValue FalseOp = N->getOperand(0);
13643 SDValue TrueOp = N->getOperand(1);
13644 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13645 SDValue Cond = N->getOperand(3);
13646 if (CC == X86::COND_E || CC == X86::COND_NE) {
13647 switch (Cond.getOpcode()) {
13648 default: break;
13649 case X86ISD::BSR:
13650 case X86ISD::BSF:
13651 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13652 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13653 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13654 }
13655 }
13656
Chris Lattnerd1980a52009-03-12 06:52:53 +000013657 // If this is a select between two integer constants, try to do some
13658 // optimizations. Note that the operands are ordered the opposite of SELECT
13659 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013660 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13661 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013662 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13663 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013664 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13665 CC = X86::GetOppositeBranchCondition(CC);
13666 std::swap(TrueC, FalseC);
13667 }
Eric Christopherfd179292009-08-27 18:07:15 +000013668
Chris Lattnerd1980a52009-03-12 06:52:53 +000013669 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013670 // This is efficient for any integer data type (including i8/i16) and
13671 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013672 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013673 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13674 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013675
Chris Lattnerd1980a52009-03-12 06:52:53 +000013676 // Zero extend the condition if needed.
13677 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013678
Chris Lattnerd1980a52009-03-12 06:52:53 +000013679 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13680 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013681 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013682 if (N->getNumValues() == 2) // Dead flag value?
13683 return DCI.CombineTo(N, Cond, SDValue());
13684 return Cond;
13685 }
Eric Christopherfd179292009-08-27 18:07:15 +000013686
Chris Lattnercee56e72009-03-13 05:53:31 +000013687 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13688 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013689 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013690 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13691 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013692
Chris Lattner97a29a52009-03-13 05:22:11 +000013693 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013694 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13695 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013696 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13697 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013698
Chris Lattner97a29a52009-03-13 05:22:11 +000013699 if (N->getNumValues() == 2) // Dead flag value?
13700 return DCI.CombineTo(N, Cond, SDValue());
13701 return Cond;
13702 }
Eric Christopherfd179292009-08-27 18:07:15 +000013703
Chris Lattnercee56e72009-03-13 05:53:31 +000013704 // Optimize cases that will turn into an LEA instruction. This requires
13705 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013706 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013707 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013708 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013709
Chris Lattnercee56e72009-03-13 05:53:31 +000013710 bool isFastMultiplier = false;
13711 if (Diff < 10) {
13712 switch ((unsigned char)Diff) {
13713 default: break;
13714 case 1: // result = add base, cond
13715 case 2: // result = lea base( , cond*2)
13716 case 3: // result = lea base(cond, cond*2)
13717 case 4: // result = lea base( , cond*4)
13718 case 5: // result = lea base(cond, cond*4)
13719 case 8: // result = lea base( , cond*8)
13720 case 9: // result = lea base(cond, cond*8)
13721 isFastMultiplier = true;
13722 break;
13723 }
13724 }
Eric Christopherfd179292009-08-27 18:07:15 +000013725
Chris Lattnercee56e72009-03-13 05:53:31 +000013726 if (isFastMultiplier) {
13727 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013728 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13729 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013730 // Zero extend the condition if needed.
13731 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13732 Cond);
13733 // Scale the condition by the difference.
13734 if (Diff != 1)
13735 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13736 DAG.getConstant(Diff, Cond.getValueType()));
13737
13738 // Add the base if non-zero.
13739 if (FalseC->getAPIntValue() != 0)
13740 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13741 SDValue(FalseC, 0));
13742 if (N->getNumValues() == 2) // Dead flag value?
13743 return DCI.CombineTo(N, Cond, SDValue());
13744 return Cond;
13745 }
Eric Christopherfd179292009-08-27 18:07:15 +000013746 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013747 }
13748 }
13749 return SDValue();
13750}
13751
13752
Evan Cheng0b0cd912009-03-28 05:57:29 +000013753/// PerformMulCombine - Optimize a single multiply with constant into two
13754/// in order to implement it with two cheaper instructions, e.g.
13755/// LEA + SHL, LEA + LEA.
13756static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13757 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013758 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13759 return SDValue();
13760
Owen Andersone50ed302009-08-10 22:56:29 +000013761 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013762 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013763 return SDValue();
13764
13765 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13766 if (!C)
13767 return SDValue();
13768 uint64_t MulAmt = C->getZExtValue();
13769 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13770 return SDValue();
13771
13772 uint64_t MulAmt1 = 0;
13773 uint64_t MulAmt2 = 0;
13774 if ((MulAmt % 9) == 0) {
13775 MulAmt1 = 9;
13776 MulAmt2 = MulAmt / 9;
13777 } else if ((MulAmt % 5) == 0) {
13778 MulAmt1 = 5;
13779 MulAmt2 = MulAmt / 5;
13780 } else if ((MulAmt % 3) == 0) {
13781 MulAmt1 = 3;
13782 MulAmt2 = MulAmt / 3;
13783 }
13784 if (MulAmt2 &&
13785 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13786 DebugLoc DL = N->getDebugLoc();
13787
13788 if (isPowerOf2_64(MulAmt2) &&
13789 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13790 // If second multiplifer is pow2, issue it first. We want the multiply by
13791 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13792 // is an add.
13793 std::swap(MulAmt1, MulAmt2);
13794
13795 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013796 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013797 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013798 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013799 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013800 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013801 DAG.getConstant(MulAmt1, VT));
13802
Eric Christopherfd179292009-08-27 18:07:15 +000013803 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013804 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013805 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013806 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013807 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013808 DAG.getConstant(MulAmt2, VT));
13809
13810 // Do not add new nodes to DAG combiner worklist.
13811 DCI.CombineTo(N, NewMul, false);
13812 }
13813 return SDValue();
13814}
13815
Evan Chengad9c0a32009-12-15 00:53:42 +000013816static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13817 SDValue N0 = N->getOperand(0);
13818 SDValue N1 = N->getOperand(1);
13819 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13820 EVT VT = N0.getValueType();
13821
13822 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13823 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013824 if (VT.isInteger() && !VT.isVector() &&
13825 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013826 N0.getOperand(1).getOpcode() == ISD::Constant) {
13827 SDValue N00 = N0.getOperand(0);
13828 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13829 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13830 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13831 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13832 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13833 APInt ShAmt = N1C->getAPIntValue();
13834 Mask = Mask.shl(ShAmt);
13835 if (Mask != 0)
13836 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13837 N00, DAG.getConstant(Mask, VT));
13838 }
13839 }
13840
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013841
13842 // Hardware support for vector shifts is sparse which makes us scalarize the
13843 // vector operations in many cases. Also, on sandybridge ADD is faster than
13844 // shl.
13845 // (shl V, 1) -> add V,V
13846 if (isSplatVector(N1.getNode())) {
13847 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13848 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13849 // We shift all of the values by one. In many cases we do not have
13850 // hardware support for this operation. This is better expressed as an ADD
13851 // of two values.
13852 if (N1C && (1 == N1C->getZExtValue())) {
13853 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13854 }
13855 }
13856
Evan Chengad9c0a32009-12-15 00:53:42 +000013857 return SDValue();
13858}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013859
Nate Begeman740ab032009-01-26 00:52:55 +000013860/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13861/// when possible.
13862static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013863 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013864 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013865 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013866 if (N->getOpcode() == ISD::SHL) {
13867 SDValue V = PerformSHLCombine(N, DAG);
13868 if (V.getNode()) return V;
13869 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013870
Nate Begeman740ab032009-01-26 00:52:55 +000013871 // On X86 with SSE2 support, we can transform this to a vector shift if
13872 // all elements are shifted by the same amount. We can't do this in legalize
13873 // because the a constant vector is typically transformed to a constant pool
13874 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013875 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013876 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013877
Craig Topper7be5dfd2011-11-12 09:58:49 +000013878 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13879 (!Subtarget->hasAVX2() ||
13880 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013881 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013882
Mon P Wang3becd092009-01-28 08:12:05 +000013883 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013884 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013885 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013886 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013887 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13888 unsigned NumElts = VT.getVectorNumElements();
13889 unsigned i = 0;
13890 for (; i != NumElts; ++i) {
13891 SDValue Arg = ShAmtOp.getOperand(i);
13892 if (Arg.getOpcode() == ISD::UNDEF) continue;
13893 BaseShAmt = Arg;
13894 break;
13895 }
Craig Topper37c26772012-01-17 04:44:50 +000013896 // Handle the case where the build_vector is all undef
13897 // FIXME: Should DAG allow this?
13898 if (i == NumElts)
13899 return SDValue();
13900
Mon P Wang3becd092009-01-28 08:12:05 +000013901 for (; i != NumElts; ++i) {
13902 SDValue Arg = ShAmtOp.getOperand(i);
13903 if (Arg.getOpcode() == ISD::UNDEF) continue;
13904 if (Arg != BaseShAmt) {
13905 return SDValue();
13906 }
13907 }
13908 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013909 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013910 SDValue InVec = ShAmtOp.getOperand(0);
13911 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13912 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13913 unsigned i = 0;
13914 for (; i != NumElts; ++i) {
13915 SDValue Arg = InVec.getOperand(i);
13916 if (Arg.getOpcode() == ISD::UNDEF) continue;
13917 BaseShAmt = Arg;
13918 break;
13919 }
13920 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13921 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013922 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013923 if (C->getZExtValue() == SplatIdx)
13924 BaseShAmt = InVec.getOperand(1);
13925 }
13926 }
Mon P Wang845b1892012-02-01 22:15:20 +000013927 if (BaseShAmt.getNode() == 0) {
13928 // Don't create instructions with illegal types after legalize
13929 // types has run.
13930 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13931 !DCI.isBeforeLegalize())
13932 return SDValue();
13933
Mon P Wangefa42202009-09-03 19:56:25 +000013934 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13935 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013936 }
Mon P Wang3becd092009-01-28 08:12:05 +000013937 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013938 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013939
Mon P Wangefa42202009-09-03 19:56:25 +000013940 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013941 if (EltVT.bitsGT(MVT::i32))
13942 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13943 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013944 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013945
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013946 // The shift amount is identical so we can do a vector shift.
13947 SDValue ValOp = N->getOperand(0);
13948 switch (N->getOpcode()) {
13949 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013950 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013951 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013952 switch (VT.getSimpleVT().SimpleTy) {
13953 default: return SDValue();
13954 case MVT::v2i64:
13955 case MVT::v4i32:
13956 case MVT::v8i16:
13957 case MVT::v4i64:
13958 case MVT::v8i32:
13959 case MVT::v16i16:
13960 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13961 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013962 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013963 switch (VT.getSimpleVT().SimpleTy) {
13964 default: return SDValue();
13965 case MVT::v4i32:
13966 case MVT::v8i16:
13967 case MVT::v8i32:
13968 case MVT::v16i16:
13969 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13970 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013971 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013972 switch (VT.getSimpleVT().SimpleTy) {
13973 default: return SDValue();
13974 case MVT::v2i64:
13975 case MVT::v4i32:
13976 case MVT::v8i16:
13977 case MVT::v4i64:
13978 case MVT::v8i32:
13979 case MVT::v16i16:
13980 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13981 }
Nate Begeman740ab032009-01-26 00:52:55 +000013982 }
Nate Begeman740ab032009-01-26 00:52:55 +000013983}
13984
Nate Begemanb65c1752010-12-17 22:55:37 +000013985
Stuart Hastings865f0932011-06-03 23:53:54 +000013986// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13987// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13988// and friends. Likewise for OR -> CMPNEQSS.
13989static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13990 TargetLowering::DAGCombinerInfo &DCI,
13991 const X86Subtarget *Subtarget) {
13992 unsigned opcode;
13993
13994 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13995 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013996 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013997 SDValue N0 = N->getOperand(0);
13998 SDValue N1 = N->getOperand(1);
13999 SDValue CMP0 = N0->getOperand(1);
14000 SDValue CMP1 = N1->getOperand(1);
14001 DebugLoc DL = N->getDebugLoc();
14002
14003 // The SETCCs should both refer to the same CMP.
14004 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14005 return SDValue();
14006
14007 SDValue CMP00 = CMP0->getOperand(0);
14008 SDValue CMP01 = CMP0->getOperand(1);
14009 EVT VT = CMP00.getValueType();
14010
14011 if (VT == MVT::f32 || VT == MVT::f64) {
14012 bool ExpectingFlags = false;
14013 // Check for any users that want flags:
14014 for (SDNode::use_iterator UI = N->use_begin(),
14015 UE = N->use_end();
14016 !ExpectingFlags && UI != UE; ++UI)
14017 switch (UI->getOpcode()) {
14018 default:
14019 case ISD::BR_CC:
14020 case ISD::BRCOND:
14021 case ISD::SELECT:
14022 ExpectingFlags = true;
14023 break;
14024 case ISD::CopyToReg:
14025 case ISD::SIGN_EXTEND:
14026 case ISD::ZERO_EXTEND:
14027 case ISD::ANY_EXTEND:
14028 break;
14029 }
14030
14031 if (!ExpectingFlags) {
14032 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14033 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14034
14035 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14036 X86::CondCode tmp = cc0;
14037 cc0 = cc1;
14038 cc1 = tmp;
14039 }
14040
14041 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14042 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14043 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14044 X86ISD::NodeType NTOperator = is64BitFP ?
14045 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14046 // FIXME: need symbolic constants for these magic numbers.
14047 // See X86ATTInstPrinter.cpp:printSSECC().
14048 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14049 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14050 DAG.getConstant(x86cc, MVT::i8));
14051 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14052 OnesOrZeroesF);
14053 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14054 DAG.getConstant(1, MVT::i32));
14055 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14056 return OneBitOfTruth;
14057 }
14058 }
14059 }
14060 }
14061 return SDValue();
14062}
14063
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014064/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14065/// so it can be folded inside ANDNP.
14066static bool CanFoldXORWithAllOnes(const SDNode *N) {
14067 EVT VT = N->getValueType(0);
14068
14069 // Match direct AllOnes for 128 and 256-bit vectors
14070 if (ISD::isBuildVectorAllOnes(N))
14071 return true;
14072
14073 // Look through a bit convert.
14074 if (N->getOpcode() == ISD::BITCAST)
14075 N = N->getOperand(0).getNode();
14076
14077 // Sometimes the operand may come from a insert_subvector building a 256-bit
14078 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014079 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014080 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14081 SDValue V1 = N->getOperand(0);
14082 SDValue V2 = N->getOperand(1);
14083
14084 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14085 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14086 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14087 ISD::isBuildVectorAllOnes(V2.getNode()))
14088 return true;
14089 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014090
14091 return false;
14092}
14093
Nate Begemanb65c1752010-12-17 22:55:37 +000014094static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14095 TargetLowering::DAGCombinerInfo &DCI,
14096 const X86Subtarget *Subtarget) {
14097 if (DCI.isBeforeLegalizeOps())
14098 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014099
Stuart Hastings865f0932011-06-03 23:53:54 +000014100 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14101 if (R.getNode())
14102 return R;
14103
Craig Topper54a11172011-10-14 07:06:56 +000014104 EVT VT = N->getValueType(0);
14105
Craig Topperb4c94572011-10-21 06:55:01 +000014106 // Create ANDN, BLSI, and BLSR instructions
14107 // BLSI is X & (-X)
14108 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014109 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14110 SDValue N0 = N->getOperand(0);
14111 SDValue N1 = N->getOperand(1);
14112 DebugLoc DL = N->getDebugLoc();
14113
14114 // Check LHS for not
14115 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14116 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14117 // Check RHS for not
14118 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14119 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14120
Craig Topperb4c94572011-10-21 06:55:01 +000014121 // Check LHS for neg
14122 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14123 isZero(N0.getOperand(0)))
14124 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14125
14126 // Check RHS for neg
14127 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14128 isZero(N1.getOperand(0)))
14129 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14130
14131 // Check LHS for X-1
14132 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14133 isAllOnes(N0.getOperand(1)))
14134 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14135
14136 // Check RHS for X-1
14137 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14138 isAllOnes(N1.getOperand(1)))
14139 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14140
Craig Topper54a11172011-10-14 07:06:56 +000014141 return SDValue();
14142 }
14143
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014144 // Want to form ANDNP nodes:
14145 // 1) In the hopes of then easily combining them with OR and AND nodes
14146 // to form PBLEND/PSIGN.
14147 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014148 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014149 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014150
Nate Begemanb65c1752010-12-17 22:55:37 +000014151 SDValue N0 = N->getOperand(0);
14152 SDValue N1 = N->getOperand(1);
14153 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014154
Nate Begemanb65c1752010-12-17 22:55:37 +000014155 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014156 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014157 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14158 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014159 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014160
14161 // Check RHS for vnot
14162 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014163 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14164 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014165 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014166
Nate Begemanb65c1752010-12-17 22:55:37 +000014167 return SDValue();
14168}
14169
Evan Cheng760d1942010-01-04 21:22:48 +000014170static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014171 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014172 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014173 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014174 return SDValue();
14175
Stuart Hastings865f0932011-06-03 23:53:54 +000014176 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14177 if (R.getNode())
14178 return R;
14179
Evan Cheng760d1942010-01-04 21:22:48 +000014180 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014181
Evan Cheng760d1942010-01-04 21:22:48 +000014182 SDValue N0 = N->getOperand(0);
14183 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014184
Nate Begemanb65c1752010-12-17 22:55:37 +000014185 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014186 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014187 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014188 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14189 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014190
Craig Topper1666cb62011-11-19 07:07:26 +000014191 // Canonicalize pandn to RHS
14192 if (N0.getOpcode() == X86ISD::ANDNP)
14193 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014194 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014195 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14196 SDValue Mask = N1.getOperand(0);
14197 SDValue X = N1.getOperand(1);
14198 SDValue Y;
14199 if (N0.getOperand(0) == Mask)
14200 Y = N0.getOperand(1);
14201 if (N0.getOperand(1) == Mask)
14202 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014203
Craig Topper1666cb62011-11-19 07:07:26 +000014204 // Check to see if the mask appeared in both the AND and ANDNP and
14205 if (!Y.getNode())
14206 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014207
Craig Topper1666cb62011-11-19 07:07:26 +000014208 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014209 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014210 if (Mask.getOpcode() == ISD::BITCAST)
14211 Mask = Mask.getOperand(0);
14212 if (X.getOpcode() == ISD::BITCAST)
14213 X = X.getOperand(0);
14214 if (Y.getOpcode() == ISD::BITCAST)
14215 Y = Y.getOperand(0);
14216
Craig Topper1666cb62011-11-19 07:07:26 +000014217 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014218
Craig Toppered2e13d2012-01-22 19:15:14 +000014219 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014220 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14221 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014222 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014223 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014224
14225 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014226 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014227 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14228 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14229 if ((SraAmt + 1) != EltBits)
14230 return SDValue();
14231
14232 DebugLoc DL = N->getDebugLoc();
14233
14234 // Now we know we at least have a plendvb with the mask val. See if
14235 // we can form a psignb/w/d.
14236 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014237 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14238 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014239 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14240 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14241 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014242 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014243 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014244 }
14245 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014246 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014247 return SDValue();
14248
14249 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14250
14251 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14252 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14253 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014254 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014255 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014256 }
14257 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014258
Craig Topper1666cb62011-11-19 07:07:26 +000014259 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14260 return SDValue();
14261
Nate Begemanb65c1752010-12-17 22:55:37 +000014262 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014263 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14264 std::swap(N0, N1);
14265 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14266 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014267 if (!N0.hasOneUse() || !N1.hasOneUse())
14268 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014269
14270 SDValue ShAmt0 = N0.getOperand(1);
14271 if (ShAmt0.getValueType() != MVT::i8)
14272 return SDValue();
14273 SDValue ShAmt1 = N1.getOperand(1);
14274 if (ShAmt1.getValueType() != MVT::i8)
14275 return SDValue();
14276 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14277 ShAmt0 = ShAmt0.getOperand(0);
14278 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14279 ShAmt1 = ShAmt1.getOperand(0);
14280
14281 DebugLoc DL = N->getDebugLoc();
14282 unsigned Opc = X86ISD::SHLD;
14283 SDValue Op0 = N0.getOperand(0);
14284 SDValue Op1 = N1.getOperand(0);
14285 if (ShAmt0.getOpcode() == ISD::SUB) {
14286 Opc = X86ISD::SHRD;
14287 std::swap(Op0, Op1);
14288 std::swap(ShAmt0, ShAmt1);
14289 }
14290
Evan Cheng8b1190a2010-04-28 01:18:01 +000014291 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014292 if (ShAmt1.getOpcode() == ISD::SUB) {
14293 SDValue Sum = ShAmt1.getOperand(0);
14294 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014295 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14296 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14297 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14298 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014299 return DAG.getNode(Opc, DL, VT,
14300 Op0, Op1,
14301 DAG.getNode(ISD::TRUNCATE, DL,
14302 MVT::i8, ShAmt0));
14303 }
14304 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14305 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14306 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014307 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014308 return DAG.getNode(Opc, DL, VT,
14309 N0.getOperand(0), N1.getOperand(0),
14310 DAG.getNode(ISD::TRUNCATE, DL,
14311 MVT::i8, ShAmt0));
14312 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014313
Evan Cheng760d1942010-01-04 21:22:48 +000014314 return SDValue();
14315}
14316
Manman Ren92363622012-06-07 22:39:10 +000014317// Generate NEG and CMOV for integer abs.
14318static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14319 EVT VT = N->getValueType(0);
14320
14321 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14322 // 8-bit integer abs to NEG and CMOV.
14323 if (VT.isInteger() && VT.getSizeInBits() == 8)
14324 return SDValue();
14325
14326 SDValue N0 = N->getOperand(0);
14327 SDValue N1 = N->getOperand(1);
14328 DebugLoc DL = N->getDebugLoc();
14329
14330 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14331 // and change it to SUB and CMOV.
14332 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14333 N0.getOpcode() == ISD::ADD &&
14334 N0.getOperand(1) == N1 &&
14335 N1.getOpcode() == ISD::SRA &&
14336 N1.getOperand(0) == N0.getOperand(0))
14337 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14338 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14339 // Generate SUB & CMOV.
14340 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14341 DAG.getConstant(0, VT), N0.getOperand(0));
14342
14343 SDValue Ops[] = { N0.getOperand(0), Neg,
14344 DAG.getConstant(X86::COND_GE, MVT::i8),
14345 SDValue(Neg.getNode(), 1) };
14346 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14347 Ops, array_lengthof(Ops));
14348 }
14349 return SDValue();
14350}
14351
Craig Topper3738ccd2011-12-27 06:27:23 +000014352// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014353static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14354 TargetLowering::DAGCombinerInfo &DCI,
14355 const X86Subtarget *Subtarget) {
14356 if (DCI.isBeforeLegalizeOps())
14357 return SDValue();
14358
Manman Ren45d53b82012-06-08 18:58:26 +000014359 if (Subtarget->hasCMov()) {
14360 SDValue RV = performIntegerAbsCombine(N, DAG);
14361 if (RV.getNode())
14362 return RV;
14363 }
Manman Ren92363622012-06-07 22:39:10 +000014364
14365 // Try forming BMI if it is available.
14366 if (!Subtarget->hasBMI())
14367 return SDValue();
14368
Craig Topperb4c94572011-10-21 06:55:01 +000014369 EVT VT = N->getValueType(0);
14370
14371 if (VT != MVT::i32 && VT != MVT::i64)
14372 return SDValue();
14373
Craig Topper3738ccd2011-12-27 06:27:23 +000014374 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14375
Craig Topperb4c94572011-10-21 06:55:01 +000014376 // Create BLSMSK instructions by finding X ^ (X-1)
14377 SDValue N0 = N->getOperand(0);
14378 SDValue N1 = N->getOperand(1);
14379 DebugLoc DL = N->getDebugLoc();
14380
14381 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14382 isAllOnes(N0.getOperand(1)))
14383 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14384
14385 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14386 isAllOnes(N1.getOperand(1)))
14387 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14388
14389 return SDValue();
14390}
14391
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014392/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14393static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14394 const X86Subtarget *Subtarget) {
14395 LoadSDNode *Ld = cast<LoadSDNode>(N);
14396 EVT RegVT = Ld->getValueType(0);
14397 EVT MemVT = Ld->getMemoryVT();
14398 DebugLoc dl = Ld->getDebugLoc();
14399 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14400
14401 ISD::LoadExtType Ext = Ld->getExtensionType();
14402
Nadav Rotemca6f2962011-09-18 19:00:23 +000014403 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014404 // shuffle. We need SSE4 for the shuffles.
14405 // TODO: It is possible to support ZExt by zeroing the undef values
14406 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014407 if (RegVT.isVector() && RegVT.isInteger() &&
14408 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014409 assert(MemVT != RegVT && "Cannot extend to the same type");
14410 assert(MemVT.isVector() && "Must load a vector from memory");
14411
14412 unsigned NumElems = RegVT.getVectorNumElements();
14413 unsigned RegSz = RegVT.getSizeInBits();
14414 unsigned MemSz = MemVT.getSizeInBits();
14415 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014416 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014417 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14418
14419 // Attempt to load the original value using a single load op.
14420 // Find a scalar type which is equal to the loaded word size.
14421 MVT SclrLoadTy = MVT::i8;
14422 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14423 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14424 MVT Tp = (MVT::SimpleValueType)tp;
14425 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14426 SclrLoadTy = Tp;
14427 break;
14428 }
14429 }
14430
14431 // Proceed if a load word is found.
14432 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14433
14434 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14435 RegSz/SclrLoadTy.getSizeInBits());
14436
14437 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14438 RegSz/MemVT.getScalarType().getSizeInBits());
14439 // Can't shuffle using an illegal type.
14440 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14441
14442 // Perform a single load.
14443 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14444 Ld->getBasePtr(),
14445 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014446 Ld->isNonTemporal(), Ld->isInvariant(),
14447 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014448
14449 // Insert the word loaded into a vector.
14450 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14451 LoadUnitVecVT, ScalarLoad);
14452
14453 // Bitcast the loaded value to a vector of the original element type, in
14454 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014455 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14456 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014457 unsigned SizeRatio = RegSz/MemSz;
14458
14459 // Redistribute the loaded elements into the different locations.
14460 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014461 for (unsigned i = 0; i != NumElems; ++i)
14462 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014463
14464 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014465 DAG.getUNDEF(WideVecVT),
14466 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014467
14468 // Bitcast to the requested type.
14469 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14470 // Replace the original load with the new sequence
14471 // and return the new chain.
14472 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14473 return SDValue(ScalarLoad.getNode(), 1);
14474 }
14475
14476 return SDValue();
14477}
14478
Chris Lattner149a4e52008-02-22 02:09:43 +000014479/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014480static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014481 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014482 StoreSDNode *St = cast<StoreSDNode>(N);
14483 EVT VT = St->getValue().getValueType();
14484 EVT StVT = St->getMemoryVT();
14485 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014486 SDValue StoredVal = St->getOperand(1);
14487 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14488
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014489 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014490 // On Sandy Bridge, 256-bit memory operations are executed by two
14491 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14492 // memory operation.
14493 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014494 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14495 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014496 SDValue Value0 = StoredVal.getOperand(0);
14497 SDValue Value1 = StoredVal.getOperand(1);
14498
14499 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14500 SDValue Ptr0 = St->getBasePtr();
14501 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14502
14503 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14504 St->getPointerInfo(), St->isVolatile(),
14505 St->isNonTemporal(), St->getAlignment());
14506 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14507 St->getPointerInfo(), St->isVolatile(),
14508 St->isNonTemporal(), St->getAlignment());
14509 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14510 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014511
14512 // Optimize trunc store (of multiple scalars) to shuffle and store.
14513 // First, pack all of the elements in one place. Next, store to memory
14514 // in fewer chunks.
14515 if (St->isTruncatingStore() && VT.isVector()) {
14516 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14517 unsigned NumElems = VT.getVectorNumElements();
14518 assert(StVT != VT && "Cannot truncate to the same type");
14519 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14520 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14521
14522 // From, To sizes and ElemCount must be pow of two
14523 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014524 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014525 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014526 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014527
Nadav Rotem614061b2011-08-10 19:30:14 +000014528 unsigned SizeRatio = FromSz / ToSz;
14529
14530 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14531
14532 // Create a type on which we perform the shuffle
14533 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14534 StVT.getScalarType(), NumElems*SizeRatio);
14535
14536 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14537
14538 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14539 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014540 for (unsigned i = 0; i != NumElems; ++i)
14541 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014542
14543 // Can't shuffle using an illegal type
14544 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14545
14546 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014547 DAG.getUNDEF(WideVecVT),
14548 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014549 // At this point all of the data is stored at the bottom of the
14550 // register. We now need to save it to mem.
14551
14552 // Find the largest store unit
14553 MVT StoreType = MVT::i8;
14554 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14555 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14556 MVT Tp = (MVT::SimpleValueType)tp;
14557 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14558 StoreType = Tp;
14559 }
14560
14561 // Bitcast the original vector into a vector of store-size units
14562 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14563 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14564 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14565 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14566 SmallVector<SDValue, 8> Chains;
14567 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14568 TLI.getPointerTy());
14569 SDValue Ptr = St->getBasePtr();
14570
14571 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014572 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014573 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14574 StoreType, ShuffWide,
14575 DAG.getIntPtrConstant(i));
14576 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14577 St->getPointerInfo(), St->isVolatile(),
14578 St->isNonTemporal(), St->getAlignment());
14579 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14580 Chains.push_back(Ch);
14581 }
14582
14583 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14584 Chains.size());
14585 }
14586
14587
Chris Lattner149a4e52008-02-22 02:09:43 +000014588 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14589 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014590 // A preferable solution to the general problem is to figure out the right
14591 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014592
14593 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014594 if (VT.getSizeInBits() != 64)
14595 return SDValue();
14596
Devang Patel578efa92009-06-05 21:57:13 +000014597 const Function *F = DAG.getMachineFunction().getFunction();
14598 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014599 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014600 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014601 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014602 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014603 isa<LoadSDNode>(St->getValue()) &&
14604 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14605 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014606 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014607 LoadSDNode *Ld = 0;
14608 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014609 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014610 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014611 // Must be a store of a load. We currently handle two cases: the load
14612 // is a direct child, and it's under an intervening TokenFactor. It is
14613 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014614 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014615 Ld = cast<LoadSDNode>(St->getChain());
14616 else if (St->getValue().hasOneUse() &&
14617 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014618 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014619 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014620 TokenFactorIndex = i;
14621 Ld = cast<LoadSDNode>(St->getValue());
14622 } else
14623 Ops.push_back(ChainVal->getOperand(i));
14624 }
14625 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014626
Evan Cheng536e6672009-03-12 05:59:15 +000014627 if (!Ld || !ISD::isNormalLoad(Ld))
14628 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014629
Evan Cheng536e6672009-03-12 05:59:15 +000014630 // If this is not the MMX case, i.e. we are just turning i64 load/store
14631 // into f64 load/store, avoid the transformation if there are multiple
14632 // uses of the loaded value.
14633 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14634 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014635
Evan Cheng536e6672009-03-12 05:59:15 +000014636 DebugLoc LdDL = Ld->getDebugLoc();
14637 DebugLoc StDL = N->getDebugLoc();
14638 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14639 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14640 // pair instead.
14641 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014642 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014643 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14644 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014645 Ld->isNonTemporal(), Ld->isInvariant(),
14646 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014647 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014648 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014649 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014650 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014651 Ops.size());
14652 }
Evan Cheng536e6672009-03-12 05:59:15 +000014653 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014654 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014655 St->isVolatile(), St->isNonTemporal(),
14656 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014657 }
Evan Cheng536e6672009-03-12 05:59:15 +000014658
14659 // Otherwise, lower to two pairs of 32-bit loads / stores.
14660 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014661 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14662 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014663
Owen Anderson825b72b2009-08-11 20:47:22 +000014664 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014665 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014666 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014667 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014668 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014669 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014670 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014671 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014672 MinAlign(Ld->getAlignment(), 4));
14673
14674 SDValue NewChain = LoLd.getValue(1);
14675 if (TokenFactorIndex != -1) {
14676 Ops.push_back(LoLd);
14677 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014678 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014679 Ops.size());
14680 }
14681
14682 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014683 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14684 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014685
14686 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014687 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014688 St->isVolatile(), St->isNonTemporal(),
14689 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014690 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014691 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014692 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014693 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014694 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014695 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014696 }
Dan Gohman475871a2008-07-27 21:46:04 +000014697 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014698}
14699
Duncan Sands17470be2011-09-22 20:15:48 +000014700/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14701/// and return the operands for the horizontal operation in LHS and RHS. A
14702/// horizontal operation performs the binary operation on successive elements
14703/// of its first operand, then on successive elements of its second operand,
14704/// returning the resulting values in a vector. For example, if
14705/// A = < float a0, float a1, float a2, float a3 >
14706/// and
14707/// B = < float b0, float b1, float b2, float b3 >
14708/// then the result of doing a horizontal operation on A and B is
14709/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14710/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14711/// A horizontal-op B, for some already available A and B, and if so then LHS is
14712/// set to A, RHS to B, and the routine returns 'true'.
14713/// Note that the binary operation should have the property that if one of the
14714/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014715static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014716 // Look for the following pattern: if
14717 // A = < float a0, float a1, float a2, float a3 >
14718 // B = < float b0, float b1, float b2, float b3 >
14719 // and
14720 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14721 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14722 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14723 // which is A horizontal-op B.
14724
14725 // At least one of the operands should be a vector shuffle.
14726 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14727 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14728 return false;
14729
14730 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014731
14732 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14733 "Unsupported vector type for horizontal add/sub");
14734
14735 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14736 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014737 unsigned NumElts = VT.getVectorNumElements();
14738 unsigned NumLanes = VT.getSizeInBits()/128;
14739 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014740 assert((NumLaneElts % 2 == 0) &&
14741 "Vector type should have an even number of elements in each lane");
14742 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014743
14744 // View LHS in the form
14745 // LHS = VECTOR_SHUFFLE A, B, LMask
14746 // If LHS is not a shuffle then pretend it is the shuffle
14747 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14748 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14749 // type VT.
14750 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014751 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014752 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14753 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14754 A = LHS.getOperand(0);
14755 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14756 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014757 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14758 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014759 } else {
14760 if (LHS.getOpcode() != ISD::UNDEF)
14761 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014762 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014763 LMask[i] = i;
14764 }
14765
14766 // Likewise, view RHS in the form
14767 // RHS = VECTOR_SHUFFLE C, D, RMask
14768 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014769 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014770 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14771 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14772 C = RHS.getOperand(0);
14773 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14774 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014775 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14776 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014777 } else {
14778 if (RHS.getOpcode() != ISD::UNDEF)
14779 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014780 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014781 RMask[i] = i;
14782 }
14783
14784 // Check that the shuffles are both shuffling the same vectors.
14785 if (!(A == C && B == D) && !(A == D && B == C))
14786 return false;
14787
14788 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14789 if (!A.getNode() && !B.getNode())
14790 return false;
14791
14792 // If A and B occur in reverse order in RHS, then "swap" them (which means
14793 // rewriting the mask).
14794 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014795 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014796
14797 // At this point LHS and RHS are equivalent to
14798 // LHS = VECTOR_SHUFFLE A, B, LMask
14799 // RHS = VECTOR_SHUFFLE A, B, RMask
14800 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014801 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014802 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014803
Craig Topperf8363302011-12-02 08:18:41 +000014804 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014805 if (LIdx < 0 || RIdx < 0 ||
14806 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14807 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014808 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014809
Craig Topperf8363302011-12-02 08:18:41 +000014810 // Check that successive elements are being operated on. If not, this is
14811 // not a horizontal operation.
14812 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14813 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014814 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014815 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014816 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014817 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014818 }
14819
14820 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14821 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14822 return true;
14823}
14824
14825/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14826static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14827 const X86Subtarget *Subtarget) {
14828 EVT VT = N->getValueType(0);
14829 SDValue LHS = N->getOperand(0);
14830 SDValue RHS = N->getOperand(1);
14831
14832 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014833 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014834 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014835 isHorizontalBinOp(LHS, RHS, true))
14836 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14837 return SDValue();
14838}
14839
14840/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14841static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14842 const X86Subtarget *Subtarget) {
14843 EVT VT = N->getValueType(0);
14844 SDValue LHS = N->getOperand(0);
14845 SDValue RHS = N->getOperand(1);
14846
14847 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014848 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014849 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014850 isHorizontalBinOp(LHS, RHS, false))
14851 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14852 return SDValue();
14853}
14854
Chris Lattner6cf73262008-01-25 06:14:17 +000014855/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14856/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014857static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014858 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14859 // F[X]OR(0.0, x) -> x
14860 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014861 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14862 if (C->getValueAPF().isPosZero())
14863 return N->getOperand(1);
14864 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14865 if (C->getValueAPF().isPosZero())
14866 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014867 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014868}
14869
14870/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014871static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014872 // FAND(0.0, x) -> 0.0
14873 // FAND(x, 0.0) -> 0.0
14874 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14875 if (C->getValueAPF().isPosZero())
14876 return N->getOperand(0);
14877 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14878 if (C->getValueAPF().isPosZero())
14879 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014880 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014881}
14882
Dan Gohmane5af2d32009-01-29 01:59:02 +000014883static SDValue PerformBTCombine(SDNode *N,
14884 SelectionDAG &DAG,
14885 TargetLowering::DAGCombinerInfo &DCI) {
14886 // BT ignores high bits in the bit index operand.
14887 SDValue Op1 = N->getOperand(1);
14888 if (Op1.hasOneUse()) {
14889 unsigned BitWidth = Op1.getValueSizeInBits();
14890 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14891 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014892 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14893 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014894 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014895 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14896 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14897 DCI.CommitTargetLoweringOpt(TLO);
14898 }
14899 return SDValue();
14900}
Chris Lattner83e6c992006-10-04 06:57:07 +000014901
Eli Friedman7a5e5552009-06-07 06:52:44 +000014902static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14903 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014904 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014905 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014906 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014907 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014908 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014909 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014910 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014911 }
14912 return SDValue();
14913}
14914
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014915static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14916 TargetLowering::DAGCombinerInfo &DCI,
14917 const X86Subtarget *Subtarget) {
14918 if (!DCI.isBeforeLegalizeOps())
14919 return SDValue();
14920
Craig Topper3ef43cf2012-04-24 06:36:35 +000014921 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014922 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014923
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014924 EVT VT = N->getValueType(0);
14925 SDValue Op = N->getOperand(0);
14926 EVT OpVT = Op.getValueType();
14927 DebugLoc dl = N->getDebugLoc();
14928
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014929 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14930 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014931
Craig Topper3ef43cf2012-04-24 06:36:35 +000014932 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014933 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014934
14935 // Optimize vectors in AVX mode
14936 // Sign extend v8i16 to v8i32 and
14937 // v4i32 to v4i64
14938 //
14939 // Divide input vector into two parts
14940 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14941 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14942 // concat the vectors to original VT
14943
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014944 unsigned NumElems = OpVT.getVectorNumElements();
14945 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014946 for (unsigned i = 0; i != NumElems/2; ++i)
14947 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014948
14949 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014950 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014951
14952 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014953 for (unsigned i = 0; i != NumElems/2; ++i)
14954 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014955
14956 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014957 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014958
Craig Topper3ef43cf2012-04-24 06:36:35 +000014959 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014960 VT.getVectorNumElements()/2);
14961
Craig Topper3ef43cf2012-04-24 06:36:35 +000014962 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014963 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14964
14965 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14966 }
14967 return SDValue();
14968}
14969
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014970static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000014971 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014972 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014973 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14974 // (and (i32 x86isd::setcc_carry), 1)
14975 // This eliminates the zext. This transformation is necessary because
14976 // ISD::SETCC is always legalized to i8.
14977 DebugLoc dl = N->getDebugLoc();
14978 SDValue N0 = N->getOperand(0);
14979 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014980 EVT OpVT = N0.getValueType();
14981
Evan Cheng2e489c42009-12-16 00:53:11 +000014982 if (N0.getOpcode() == ISD::AND &&
14983 N0.hasOneUse() &&
14984 N0.getOperand(0).hasOneUse()) {
14985 SDValue N00 = N0.getOperand(0);
14986 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14987 return SDValue();
14988 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14989 if (!C || C->getZExtValue() != 1)
14990 return SDValue();
14991 return DAG.getNode(ISD::AND, dl, VT,
14992 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14993 N00.getOperand(0), N00.getOperand(1)),
14994 DAG.getConstant(1, VT));
14995 }
Craig Topperd0cf5652012-04-21 18:13:35 +000014996
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014997 // Optimize vectors in AVX mode:
14998 //
14999 // v8i16 -> v8i32
15000 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15001 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15002 // Concat upper and lower parts.
15003 //
15004 // v4i32 -> v4i64
15005 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15006 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15007 // Concat upper and lower parts.
15008 //
Craig Topperc16f8512012-04-25 06:39:39 +000015009 if (!DCI.isBeforeLegalizeOps())
15010 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015011
Craig Topperc16f8512012-04-25 06:39:39 +000015012 if (!Subtarget->hasAVX())
15013 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015014
Craig Topperc16f8512012-04-25 06:39:39 +000015015 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15016 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015017
Craig Topperc16f8512012-04-25 06:39:39 +000015018 if (Subtarget->hasAVX2())
15019 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015020
Craig Topperc16f8512012-04-25 06:39:39 +000015021 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15022 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15023 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015024
Craig Topperc16f8512012-04-25 06:39:39 +000015025 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15026 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015027
Craig Topperc16f8512012-04-25 06:39:39 +000015028 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15029 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15030
15031 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015032 }
15033
Evan Cheng2e489c42009-12-16 00:53:11 +000015034 return SDValue();
15035}
15036
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015037// Optimize x == -y --> x+y == 0
15038// x != -y --> x+y != 0
15039static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15040 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15041 SDValue LHS = N->getOperand(0);
15042 SDValue RHS = N->getOperand(1);
15043
15044 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15045 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15046 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15047 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15048 LHS.getValueType(), RHS, LHS.getOperand(1));
15049 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15050 addV, DAG.getConstant(0, addV.getValueType()), CC);
15051 }
15052 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15053 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15054 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15055 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15056 RHS.getValueType(), LHS, RHS.getOperand(1));
15057 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15058 addV, DAG.getConstant(0, addV.getValueType()), CC);
15059 }
15060 return SDValue();
15061}
15062
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015063// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15064static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15065 unsigned X86CC = N->getConstantOperandVal(0);
15066 SDValue EFLAG = N->getOperand(1);
15067 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015068
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015069 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15070 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15071 // cases.
15072 if (X86CC == X86::COND_B)
15073 return DAG.getNode(ISD::AND, DL, MVT::i8,
15074 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15075 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15076 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015077
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015078 return SDValue();
15079}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015080
Craig Topper7fd5e162012-04-24 06:02:29 +000015081static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015082 SDValue Op0 = N->getOperand(0);
15083 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015084
15085 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015086 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015087 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015088 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015089 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15090 // Notice that we use SINT_TO_FP because we know that the high bits
15091 // are zero and SINT_TO_FP is better supported by the hardware.
15092 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15093 }
15094
15095 return SDValue();
15096}
15097
Benjamin Kramer1396c402011-06-18 11:09:41 +000015098static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15099 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015100 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015101 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015102
15103 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015104 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015105 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015106 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015107 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15108 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15109 }
15110
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015111 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15112 // a 32-bit target where SSE doesn't support i64->FP operations.
15113 if (Op0.getOpcode() == ISD::LOAD) {
15114 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15115 EVT VT = Ld->getValueType(0);
15116 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15117 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15118 !XTLI->getSubtarget()->is64Bit() &&
15119 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015120 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15121 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015122 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15123 return FILDChain;
15124 }
15125 }
15126 return SDValue();
15127}
15128
Craig Topper7fd5e162012-04-24 06:02:29 +000015129static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15130 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015131
15132 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015133 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15134 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015135 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015136 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15137 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15138 }
15139
15140 return SDValue();
15141}
15142
Chris Lattner23a01992010-12-20 01:37:09 +000015143// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15144static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15145 X86TargetLowering::DAGCombinerInfo &DCI) {
15146 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15147 // the result is either zero or one (depending on the input carry bit).
15148 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15149 if (X86::isZeroNode(N->getOperand(0)) &&
15150 X86::isZeroNode(N->getOperand(1)) &&
15151 // We don't have a good way to replace an EFLAGS use, so only do this when
15152 // dead right now.
15153 SDValue(N, 1).use_empty()) {
15154 DebugLoc DL = N->getDebugLoc();
15155 EVT VT = N->getValueType(0);
15156 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15157 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15158 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15159 DAG.getConstant(X86::COND_B,MVT::i8),
15160 N->getOperand(2)),
15161 DAG.getConstant(1, VT));
15162 return DCI.CombineTo(N, Res1, CarryOut);
15163 }
15164
15165 return SDValue();
15166}
15167
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015168// fold (add Y, (sete X, 0)) -> adc 0, Y
15169// (add Y, (setne X, 0)) -> sbb -1, Y
15170// (sub (sete X, 0), Y) -> sbb 0, Y
15171// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015172static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015173 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015174
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015175 // Look through ZExts.
15176 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15177 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15178 return SDValue();
15179
15180 SDValue SetCC = Ext.getOperand(0);
15181 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15182 return SDValue();
15183
15184 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15185 if (CC != X86::COND_E && CC != X86::COND_NE)
15186 return SDValue();
15187
15188 SDValue Cmp = SetCC.getOperand(1);
15189 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015190 !X86::isZeroNode(Cmp.getOperand(1)) ||
15191 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015192 return SDValue();
15193
15194 SDValue CmpOp0 = Cmp.getOperand(0);
15195 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15196 DAG.getConstant(1, CmpOp0.getValueType()));
15197
15198 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15199 if (CC == X86::COND_NE)
15200 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15201 DL, OtherVal.getValueType(), OtherVal,
15202 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15203 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15204 DL, OtherVal.getValueType(), OtherVal,
15205 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15206}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015207
Craig Topper54f952a2011-11-19 09:02:40 +000015208/// PerformADDCombine - Do target-specific dag combines on integer adds.
15209static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15210 const X86Subtarget *Subtarget) {
15211 EVT VT = N->getValueType(0);
15212 SDValue Op0 = N->getOperand(0);
15213 SDValue Op1 = N->getOperand(1);
15214
15215 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015216 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015217 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015218 isHorizontalBinOp(Op0, Op1, true))
15219 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15220
15221 return OptimizeConditionalInDecrement(N, DAG);
15222}
15223
15224static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15225 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015226 SDValue Op0 = N->getOperand(0);
15227 SDValue Op1 = N->getOperand(1);
15228
15229 // X86 can't encode an immediate LHS of a sub. See if we can push the
15230 // negation into a preceding instruction.
15231 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015232 // If the RHS of the sub is a XOR with one use and a constant, invert the
15233 // immediate. Then add one to the LHS of the sub so we can turn
15234 // X-Y -> X+~Y+1, saving one register.
15235 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15236 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015237 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015238 EVT VT = Op0.getValueType();
15239 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15240 Op1.getOperand(0),
15241 DAG.getConstant(~XorC, VT));
15242 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015243 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015244 }
15245 }
15246
Craig Topper54f952a2011-11-19 09:02:40 +000015247 // Try to synthesize horizontal adds from adds of shuffles.
15248 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015249 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015250 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15251 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015252 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15253
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015254 return OptimizeConditionalInDecrement(N, DAG);
15255}
15256
Dan Gohman475871a2008-07-27 21:46:04 +000015257SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015258 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015259 SelectionDAG &DAG = DCI.DAG;
15260 switch (N->getOpcode()) {
15261 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015262 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015263 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015264 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015265 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015266 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015267 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15268 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015269 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015270 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015271 case ISD::SHL:
15272 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015273 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015274 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015275 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015276 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015277 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015278 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015279 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015280 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015281 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015282 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15283 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015284 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015285 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15286 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015287 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015288 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015289 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015290 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015291 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015292 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015293 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015294 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015295 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015296 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015297 case X86ISD::UNPCKH:
15298 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015299 case X86ISD::MOVHLPS:
15300 case X86ISD::MOVLHPS:
15301 case X86ISD::PSHUFD:
15302 case X86ISD::PSHUFHW:
15303 case X86ISD::PSHUFLW:
15304 case X86ISD::MOVSS:
15305 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015306 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015307 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015308 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015309 }
15310
Dan Gohman475871a2008-07-27 21:46:04 +000015311 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015312}
15313
Evan Chenge5b51ac2010-04-17 06:13:15 +000015314/// isTypeDesirableForOp - Return true if the target has native support for
15315/// the specified value type and it is 'desirable' to use the type for the
15316/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15317/// instruction encodings are longer and some i16 instructions are slow.
15318bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15319 if (!isTypeLegal(VT))
15320 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015321 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015322 return true;
15323
15324 switch (Opc) {
15325 default:
15326 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015327 case ISD::LOAD:
15328 case ISD::SIGN_EXTEND:
15329 case ISD::ZERO_EXTEND:
15330 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015331 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015332 case ISD::SRL:
15333 case ISD::SUB:
15334 case ISD::ADD:
15335 case ISD::MUL:
15336 case ISD::AND:
15337 case ISD::OR:
15338 case ISD::XOR:
15339 return false;
15340 }
15341}
15342
15343/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015344/// beneficial for dag combiner to promote the specified node. If true, it
15345/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015346bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015347 EVT VT = Op.getValueType();
15348 if (VT != MVT::i16)
15349 return false;
15350
Evan Cheng4c26e932010-04-19 19:29:22 +000015351 bool Promote = false;
15352 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015353 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015354 default: break;
15355 case ISD::LOAD: {
15356 LoadSDNode *LD = cast<LoadSDNode>(Op);
15357 // If the non-extending load has a single use and it's not live out, then it
15358 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015359 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15360 Op.hasOneUse()*/) {
15361 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15362 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15363 // The only case where we'd want to promote LOAD (rather then it being
15364 // promoted as an operand is when it's only use is liveout.
15365 if (UI->getOpcode() != ISD::CopyToReg)
15366 return false;
15367 }
15368 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015369 Promote = true;
15370 break;
15371 }
15372 case ISD::SIGN_EXTEND:
15373 case ISD::ZERO_EXTEND:
15374 case ISD::ANY_EXTEND:
15375 Promote = true;
15376 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015377 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015378 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015379 SDValue N0 = Op.getOperand(0);
15380 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015381 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015382 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015383 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015384 break;
15385 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015386 case ISD::ADD:
15387 case ISD::MUL:
15388 case ISD::AND:
15389 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015390 case ISD::XOR:
15391 Commute = true;
15392 // fallthrough
15393 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015394 SDValue N0 = Op.getOperand(0);
15395 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015396 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015397 return false;
15398 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015399 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015400 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015401 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015402 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015403 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015404 }
15405 }
15406
15407 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015408 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015409}
15410
Evan Cheng60c07e12006-07-05 22:17:51 +000015411//===----------------------------------------------------------------------===//
15412// X86 Inline Assembly Support
15413//===----------------------------------------------------------------------===//
15414
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015415namespace {
15416 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015417 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015418 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015419
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015420 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015421 StringRef piece(*args[i]);
15422 if (!s.startswith(piece)) // Check if the piece matches.
15423 return false;
15424
15425 s = s.substr(piece.size());
15426 StringRef::size_type pos = s.find_first_not_of(" \t");
15427 if (pos == 0) // We matched a prefix.
15428 return false;
15429
15430 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015431 }
15432
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015433 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015434 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015435 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015436}
15437
Chris Lattnerb8105652009-07-20 17:51:36 +000015438bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15439 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015440
15441 std::string AsmStr = IA->getAsmString();
15442
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015443 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15444 if (!Ty || Ty->getBitWidth() % 16 != 0)
15445 return false;
15446
Chris Lattnerb8105652009-07-20 17:51:36 +000015447 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015448 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015449 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015450
15451 switch (AsmPieces.size()) {
15452 default: return false;
15453 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015454 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015455 // we will turn this bswap into something that will be lowered to logical
15456 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15457 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015458 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015459 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15460 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15461 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15462 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15463 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15464 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015465 // No need to check constraints, nothing other than the equivalent of
15466 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015467 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015468 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015469
Chris Lattnerb8105652009-07-20 17:51:36 +000015470 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015471 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015472 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015473 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15474 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015475 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015476 const std::string &ConstraintsStr = IA->getConstraintString();
15477 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015478 std::sort(AsmPieces.begin(), AsmPieces.end());
15479 if (AsmPieces.size() == 4 &&
15480 AsmPieces[0] == "~{cc}" &&
15481 AsmPieces[1] == "~{dirflag}" &&
15482 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015483 AsmPieces[3] == "~{fpsr}")
15484 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015485 }
15486 break;
15487 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015488 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015489 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015490 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15491 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15492 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015493 AsmPieces.clear();
15494 const std::string &ConstraintsStr = IA->getConstraintString();
15495 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15496 std::sort(AsmPieces.begin(), AsmPieces.end());
15497 if (AsmPieces.size() == 4 &&
15498 AsmPieces[0] == "~{cc}" &&
15499 AsmPieces[1] == "~{dirflag}" &&
15500 AsmPieces[2] == "~{flags}" &&
15501 AsmPieces[3] == "~{fpsr}")
15502 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015503 }
Evan Cheng55d42002011-01-08 01:24:27 +000015504
15505 if (CI->getType()->isIntegerTy(64)) {
15506 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15507 if (Constraints.size() >= 2 &&
15508 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15509 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15510 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015511 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15512 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15513 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015514 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015515 }
15516 }
15517 break;
15518 }
15519 return false;
15520}
15521
15522
15523
Chris Lattnerf4dff842006-07-11 02:54:03 +000015524/// getConstraintType - Given a constraint letter, return the type of
15525/// constraint it is for this target.
15526X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015527X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15528 if (Constraint.size() == 1) {
15529 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015530 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015531 case 'q':
15532 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015533 case 'f':
15534 case 't':
15535 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015536 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015537 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015538 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015539 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015540 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015541 case 'a':
15542 case 'b':
15543 case 'c':
15544 case 'd':
15545 case 'S':
15546 case 'D':
15547 case 'A':
15548 return C_Register;
15549 case 'I':
15550 case 'J':
15551 case 'K':
15552 case 'L':
15553 case 'M':
15554 case 'N':
15555 case 'G':
15556 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015557 case 'e':
15558 case 'Z':
15559 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015560 default:
15561 break;
15562 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015563 }
Chris Lattner4234f572007-03-25 02:14:49 +000015564 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015565}
15566
John Thompson44ab89e2010-10-29 17:29:13 +000015567/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015568/// This object must already have been set up with the operand type
15569/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015570TargetLowering::ConstraintWeight
15571 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015572 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015573 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015574 Value *CallOperandVal = info.CallOperandVal;
15575 // If we don't have a value, we can't do a match,
15576 // but allow it at the lowest weight.
15577 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015578 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015579 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015580 // Look at the constraint type.
15581 switch (*constraint) {
15582 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015583 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15584 case 'R':
15585 case 'q':
15586 case 'Q':
15587 case 'a':
15588 case 'b':
15589 case 'c':
15590 case 'd':
15591 case 'S':
15592 case 'D':
15593 case 'A':
15594 if (CallOperandVal->getType()->isIntegerTy())
15595 weight = CW_SpecificReg;
15596 break;
15597 case 'f':
15598 case 't':
15599 case 'u':
15600 if (type->isFloatingPointTy())
15601 weight = CW_SpecificReg;
15602 break;
15603 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015604 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015605 weight = CW_SpecificReg;
15606 break;
15607 case 'x':
15608 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015609 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015610 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015611 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015612 break;
15613 case 'I':
15614 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15615 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015616 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015617 }
15618 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015619 case 'J':
15620 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15621 if (C->getZExtValue() <= 63)
15622 weight = CW_Constant;
15623 }
15624 break;
15625 case 'K':
15626 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15627 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15628 weight = CW_Constant;
15629 }
15630 break;
15631 case 'L':
15632 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15633 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15634 weight = CW_Constant;
15635 }
15636 break;
15637 case 'M':
15638 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15639 if (C->getZExtValue() <= 3)
15640 weight = CW_Constant;
15641 }
15642 break;
15643 case 'N':
15644 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15645 if (C->getZExtValue() <= 0xff)
15646 weight = CW_Constant;
15647 }
15648 break;
15649 case 'G':
15650 case 'C':
15651 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15652 weight = CW_Constant;
15653 }
15654 break;
15655 case 'e':
15656 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15657 if ((C->getSExtValue() >= -0x80000000LL) &&
15658 (C->getSExtValue() <= 0x7fffffffLL))
15659 weight = CW_Constant;
15660 }
15661 break;
15662 case 'Z':
15663 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15664 if (C->getZExtValue() <= 0xffffffff)
15665 weight = CW_Constant;
15666 }
15667 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015668 }
15669 return weight;
15670}
15671
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015672/// LowerXConstraint - try to replace an X constraint, which matches anything,
15673/// with another that has more specific requirements based on the type of the
15674/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015675const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015676LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015677 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15678 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015679 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015680 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015681 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015682 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015683 return "x";
15684 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015685
Chris Lattner5e764232008-04-26 23:02:14 +000015686 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015687}
15688
Chris Lattner48884cd2007-08-25 00:47:38 +000015689/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15690/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015691void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015692 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015693 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015694 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015695 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015696
Eric Christopher100c8332011-06-02 23:16:42 +000015697 // Only support length 1 constraints for now.
15698 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015699
Eric Christopher100c8332011-06-02 23:16:42 +000015700 char ConstraintLetter = Constraint[0];
15701 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015702 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015703 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015704 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015705 if (C->getZExtValue() <= 31) {
15706 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015707 break;
15708 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015709 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015710 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015711 case 'J':
15712 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015713 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015714 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15715 break;
15716 }
15717 }
15718 return;
15719 case 'K':
15720 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015721 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015722 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15723 break;
15724 }
15725 }
15726 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015727 case 'N':
15728 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015729 if (C->getZExtValue() <= 255) {
15730 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015731 break;
15732 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015733 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015734 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015735 case 'e': {
15736 // 32-bit signed value
15737 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015738 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15739 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015740 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015741 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015742 break;
15743 }
15744 // FIXME gcc accepts some relocatable values here too, but only in certain
15745 // memory models; it's complicated.
15746 }
15747 return;
15748 }
15749 case 'Z': {
15750 // 32-bit unsigned value
15751 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015752 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15753 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015754 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15755 break;
15756 }
15757 }
15758 // FIXME gcc accepts some relocatable values here too, but only in certain
15759 // memory models; it's complicated.
15760 return;
15761 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015762 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015763 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015764 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015765 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015766 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015767 break;
15768 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015769
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015770 // In any sort of PIC mode addresses need to be computed at runtime by
15771 // adding in a register or some sort of table lookup. These can't
15772 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015773 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015774 return;
15775
Chris Lattnerdc43a882007-05-03 16:52:29 +000015776 // If we are in non-pic codegen mode, we allow the address of a global (with
15777 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015778 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015779 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015780
Chris Lattner49921962009-05-08 18:23:14 +000015781 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15782 while (1) {
15783 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15784 Offset += GA->getOffset();
15785 break;
15786 } else if (Op.getOpcode() == ISD::ADD) {
15787 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15788 Offset += C->getZExtValue();
15789 Op = Op.getOperand(0);
15790 continue;
15791 }
15792 } else if (Op.getOpcode() == ISD::SUB) {
15793 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15794 Offset += -C->getZExtValue();
15795 Op = Op.getOperand(0);
15796 continue;
15797 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015798 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015799
Chris Lattner49921962009-05-08 18:23:14 +000015800 // Otherwise, this isn't something we can handle, reject it.
15801 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015802 }
Eric Christopherfd179292009-08-27 18:07:15 +000015803
Dan Gohman46510a72010-04-15 01:51:59 +000015804 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015805 // If we require an extra load to get this address, as in PIC mode, we
15806 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015807 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15808 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015809 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015810
Devang Patel0d881da2010-07-06 22:08:15 +000015811 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15812 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015813 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015814 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015815 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015816
Gabor Greifba36cb52008-08-28 21:40:38 +000015817 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015818 Ops.push_back(Result);
15819 return;
15820 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015821 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015822}
15823
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015824std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015825X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015826 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015827 // First, see if this is a constraint that directly corresponds to an LLVM
15828 // register class.
15829 if (Constraint.size() == 1) {
15830 // GCC Constraint Letters
15831 switch (Constraint[0]) {
15832 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015833 // TODO: Slight differences here in allocation order and leaving
15834 // RIP in the class. Do they matter any more here than they do
15835 // in the normal allocation?
15836 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15837 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015838 if (VT == MVT::i32 || VT == MVT::f32)
15839 return std::make_pair(0U, &X86::GR32RegClass);
15840 if (VT == MVT::i16)
15841 return std::make_pair(0U, &X86::GR16RegClass);
15842 if (VT == MVT::i8 || VT == MVT::i1)
15843 return std::make_pair(0U, &X86::GR8RegClass);
15844 if (VT == MVT::i64 || VT == MVT::f64)
15845 return std::make_pair(0U, &X86::GR64RegClass);
15846 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015847 }
15848 // 32-bit fallthrough
15849 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015850 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015851 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15852 if (VT == MVT::i16)
15853 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15854 if (VT == MVT::i8 || VT == MVT::i1)
15855 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15856 if (VT == MVT::i64)
15857 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015858 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015859 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015860 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015861 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015862 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015863 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015864 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015865 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015866 return std::make_pair(0U, &X86::GR32RegClass);
15867 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015868 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015869 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015870 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015871 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015872 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015873 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015874 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15875 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015876 case 'f': // FP Stack registers.
15877 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15878 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015879 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015880 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015881 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015882 return std::make_pair(0U, &X86::RFP64RegClass);
15883 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015884 case 'y': // MMX_REGS if MMX allowed.
15885 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015886 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015887 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015888 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015889 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015890 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015891 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015892
Owen Anderson825b72b2009-08-11 20:47:22 +000015893 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015894 default: break;
15895 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015896 case MVT::f32:
15897 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015898 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015899 case MVT::f64:
15900 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015901 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015902 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015903 case MVT::v16i8:
15904 case MVT::v8i16:
15905 case MVT::v4i32:
15906 case MVT::v2i64:
15907 case MVT::v4f32:
15908 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015909 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015910 // AVX types.
15911 case MVT::v32i8:
15912 case MVT::v16i16:
15913 case MVT::v8i32:
15914 case MVT::v4i64:
15915 case MVT::v8f32:
15916 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015917 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015918 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015919 break;
15920 }
15921 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015922
Chris Lattnerf76d1802006-07-31 23:26:50 +000015923 // Use the default implementation in TargetLowering to convert the register
15924 // constraint into a member of a register class.
15925 std::pair<unsigned, const TargetRegisterClass*> Res;
15926 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015927
15928 // Not found as a standard register?
15929 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015930 // Map st(0) -> st(7) -> ST0
15931 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15932 tolower(Constraint[1]) == 's' &&
15933 tolower(Constraint[2]) == 't' &&
15934 Constraint[3] == '(' &&
15935 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15936 Constraint[5] == ')' &&
15937 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015938
Chris Lattner56d77c72009-09-13 22:41:48 +000015939 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015940 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015941 return Res;
15942 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015943
Chris Lattner56d77c72009-09-13 22:41:48 +000015944 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015945 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015946 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015947 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015948 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015949 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015950
15951 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015952 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015953 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015954 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015955 return Res;
15956 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015957
Dale Johannesen330169f2008-11-13 21:52:36 +000015958 // 'A' means EAX + EDX.
15959 if (Constraint == "A") {
15960 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015961 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015962 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015963 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015964 return Res;
15965 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015966
Chris Lattnerf76d1802006-07-31 23:26:50 +000015967 // Otherwise, check to see if this is a register class of the wrong value
15968 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15969 // turn into {ax},{dx}.
15970 if (Res.second->hasType(VT))
15971 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015972
Chris Lattnerf76d1802006-07-31 23:26:50 +000015973 // All of the single-register GCC register classes map their values onto
15974 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15975 // really want an 8-bit or 32-bit register, map to the appropriate register
15976 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000015977 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015978 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015979 unsigned DestReg = 0;
15980 switch (Res.first) {
15981 default: break;
15982 case X86::AX: DestReg = X86::AL; break;
15983 case X86::DX: DestReg = X86::DL; break;
15984 case X86::CX: DestReg = X86::CL; break;
15985 case X86::BX: DestReg = X86::BL; break;
15986 }
15987 if (DestReg) {
15988 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015989 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015990 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015991 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015992 unsigned DestReg = 0;
15993 switch (Res.first) {
15994 default: break;
15995 case X86::AX: DestReg = X86::EAX; break;
15996 case X86::DX: DestReg = X86::EDX; break;
15997 case X86::CX: DestReg = X86::ECX; break;
15998 case X86::BX: DestReg = X86::EBX; break;
15999 case X86::SI: DestReg = X86::ESI; break;
16000 case X86::DI: DestReg = X86::EDI; break;
16001 case X86::BP: DestReg = X86::EBP; break;
16002 case X86::SP: DestReg = X86::ESP; break;
16003 }
16004 if (DestReg) {
16005 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016006 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016007 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016008 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016009 unsigned DestReg = 0;
16010 switch (Res.first) {
16011 default: break;
16012 case X86::AX: DestReg = X86::RAX; break;
16013 case X86::DX: DestReg = X86::RDX; break;
16014 case X86::CX: DestReg = X86::RCX; break;
16015 case X86::BX: DestReg = X86::RBX; break;
16016 case X86::SI: DestReg = X86::RSI; break;
16017 case X86::DI: DestReg = X86::RDI; break;
16018 case X86::BP: DestReg = X86::RBP; break;
16019 case X86::SP: DestReg = X86::RSP; break;
16020 }
16021 if (DestReg) {
16022 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016023 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016024 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016025 }
Craig Topperc9099502012-04-20 06:31:50 +000016026 } else if (Res.second == &X86::FR32RegClass ||
16027 Res.second == &X86::FR64RegClass ||
16028 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016029 // Handle references to XMM physical registers that got mapped into the
16030 // wrong class. This can happen with constraints like {xmm0} where the
16031 // target independent register mapper will just pick the first match it can
16032 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016033
16034 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016035 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016036 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016037 Res.second = &X86::FR64RegClass;
16038 else if (X86::VR128RegClass.hasType(VT))
16039 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016040 else if (X86::VR256RegClass.hasType(VT))
16041 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016042 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016043
Chris Lattnerf76d1802006-07-31 23:26:50 +000016044 return Res;
16045}