blob: 1759255232534002a3a423656201e58cbb6c1fc9 [file] [log] [blame]
Dan Gohmanbcea8592009-10-10 01:32:21 +00001//==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==//
Dan Gohman94b8d7e2008-09-03 16:01:59 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmanbcea8592009-10-10 01:32:21 +000010// This implements the Emit routines for the SelectionDAG class, which creates
11// MachineInstrs based on the decisions of the SelectionDAG instruction
12// selection.
Dan Gohman94b8d7e2008-09-03 16:01:59 +000013//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanbcea8592009-10-10 01:32:21 +000016#define DEBUG_TYPE "instr-emitter"
17#include "InstrEmitter.h"
Evan Chenga8efe282010-03-14 19:56:39 +000018#include "SDNodeDbgValue.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000019#include "llvm/CodeGen/MachineConstantPool.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/Target/TargetData.h"
24#include "llvm/Target/TargetMachine.h"
25#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetLowering.h"
27#include "llvm/ADT/Statistic.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000028#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000030#include "llvm/Support/MathExtras.h"
31using namespace llvm;
32
Dan Gohmanbcea8592009-10-10 01:32:21 +000033/// CountResults - The results of target nodes have register or immediate
Chris Lattner29d8f0c2010-12-23 17:24:32 +000034/// operands first, then an optional chain, and optional glue operands (which do
Dan Gohmanbcea8592009-10-10 01:32:21 +000035/// not go into the resulting MachineInstr).
36unsigned InstrEmitter::CountResults(SDNode *Node) {
37 unsigned N = Node->getNumValues();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000038 while (N && Node->getValueType(N - 1) == MVT::Glue)
Dan Gohmanbcea8592009-10-10 01:32:21 +000039 --N;
40 if (N && Node->getValueType(N - 1) == MVT::Other)
41 --N; // Skip over chain result.
42 return N;
43}
44
45/// CountOperands - The inputs to target nodes have any actual inputs first,
Chris Lattner29d8f0c2010-12-23 17:24:32 +000046/// followed by an optional chain operand, then an optional glue operand.
Dan Gohmanbcea8592009-10-10 01:32:21 +000047/// Compute the number of actual operands that will go into the resulting
48/// MachineInstr.
49unsigned InstrEmitter::CountOperands(SDNode *Node) {
50 unsigned N = Node->getNumOperands();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000051 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
Dan Gohmanbcea8592009-10-10 01:32:21 +000052 --N;
53 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
54 --N; // Ignore chain if it exists.
55 return N;
56}
57
Dan Gohman94b8d7e2008-09-03 16:01:59 +000058/// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an
59/// implicit physical register output.
Dan Gohmanbcea8592009-10-10 01:32:21 +000060void InstrEmitter::
Chris Lattner52023122009-06-26 05:39:02 +000061EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned,
62 unsigned SrcReg, DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +000063 unsigned VRBase = 0;
64 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
65 // Just use the input register directly!
66 SDValue Op(Node, ResNo);
67 if (IsClone)
68 VRBaseMap.erase(Op);
69 bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +000070 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +000071 assert(isNew && "Node emitted out of order - early");
72 return;
73 }
74
75 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
76 // the CopyToReg'd destination register instead of creating a new vreg.
77 bool MatchReg = true;
Evan Cheng1cd33272008-09-16 23:12:11 +000078 const TargetRegisterClass *UseRC = NULL;
Jakob Stoklund Olesenc02a6fa2011-06-16 22:50:38 +000079 EVT VT = Node->getValueType(ResNo);
80
81 // Stick to the preferred register classes for legal types.
82 if (TLI->isTypeLegal(VT))
83 UseRC = TLI->getRegClassFor(VT);
84
Evan Chenge57187c2009-01-16 20:57:18 +000085 if (!IsClone && !IsCloned)
86 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
87 UI != E; ++UI) {
88 SDNode *User = *UI;
89 bool Match = true;
90 if (User->getOpcode() == ISD::CopyToReg &&
91 User->getOperand(2).getNode() == Node &&
92 User->getOperand(2).getResNo() == ResNo) {
93 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
94 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
95 VRBase = DestReg;
96 Match = false;
97 } else if (DestReg != SrcReg)
98 Match = false;
99 } else {
100 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
101 SDValue Op = User->getOperand(i);
102 if (Op.getNode() != Node || Op.getResNo() != ResNo)
103 continue;
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT VT = Node->getValueType(Op.getResNo());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000105 if (VT == MVT::Other || VT == MVT::Glue)
Evan Chenge57187c2009-01-16 20:57:18 +0000106 continue;
107 Match = false;
108 if (User->isMachineOpcode()) {
109 const TargetInstrDesc &II = TII->get(User->getMachineOpcode());
Chris Lattner2a386882009-07-29 21:36:49 +0000110 const TargetRegisterClass *RC = 0;
111 if (i+II.getNumDefs() < II.getNumOperands())
Evan Cheng15993f82011-06-27 21:26:13 +0000112 RC = TII->getRegClass(II, i+II.getNumDefs(), TRI);
Evan Chenge57187c2009-01-16 20:57:18 +0000113 if (!UseRC)
114 UseRC = RC;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000115 else if (RC) {
Jakob Stoklund Olesenf7e8af92009-08-16 17:40:59 +0000116 const TargetRegisterClass *ComRC = getCommonSubClass(UseRC, RC);
117 // If multiple uses expect disjoint register classes, we emit
118 // copies in AddRegisterOperand.
119 if (ComRC)
120 UseRC = ComRC;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000121 }
Evan Chenge57187c2009-01-16 20:57:18 +0000122 }
Evan Cheng1cd33272008-09-16 23:12:11 +0000123 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000124 }
Evan Chenge57187c2009-01-16 20:57:18 +0000125 MatchReg &= Match;
126 if (VRBase)
127 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000128 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000129
130 const TargetRegisterClass *SrcRC = 0, *DstRC = 0;
Rafael Espindolad31f9722010-06-29 14:02:34 +0000131 SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT);
Jakob Stoklund Olesenc02a6fa2011-06-16 22:50:38 +0000132
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000133 // Figure out the register class to create for the destreg.
134 if (VRBase) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000135 DstRC = MRI->getRegClass(VRBase);
Evan Cheng1cd33272008-09-16 23:12:11 +0000136 } else if (UseRC) {
137 assert(UseRC->hasType(VT) && "Incompatible phys register def and uses!");
138 DstRC = UseRC;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000139 } else {
Evan Cheng1cd33272008-09-16 23:12:11 +0000140 DstRC = TLI->getRegClassFor(VT);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000141 }
142
143 // If all uses are reading from the src physical register and copying the
144 // register is either impossible or very expensive, then don't create a copy.
145 if (MatchReg && SrcRC->getCopyCost() < 0) {
146 VRBase = SrcReg;
147 } else {
148 // Create the reg, emit the copy.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000149 VRBase = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000150 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
151 VRBase).addReg(SrcReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000152 }
153
154 SDValue Op(Node, ResNo);
155 if (IsClone)
156 VRBaseMap.erase(Op);
157 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000158 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000159 assert(isNew && "Node emitted out of order - early");
160}
161
162/// getDstOfCopyToRegUse - If the only use of the specified result number of
163/// node is a CopyToReg, return its destination register. Return 0 otherwise.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000164unsigned InstrEmitter::getDstOfOnlyCopyToRegUse(SDNode *Node,
165 unsigned ResNo) const {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000166 if (!Node->hasOneUse())
167 return 0;
168
169 SDNode *User = *Node->use_begin();
170 if (User->getOpcode() == ISD::CopyToReg &&
171 User->getOperand(2).getNode() == Node &&
172 User->getOperand(2).getResNo() == ResNo) {
173 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
174 if (TargetRegisterInfo::isVirtualRegister(Reg))
175 return Reg;
176 }
177 return 0;
178}
179
Dan Gohmanbcea8592009-10-10 01:32:21 +0000180void InstrEmitter::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI,
Evan Chenge57187c2009-01-16 20:57:18 +0000181 const TargetInstrDesc &II,
182 bool IsClone, bool IsCloned,
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000183 DenseMap<SDValue, unsigned> &VRBaseMap) {
Chris Lattner518bb532010-02-09 19:54:29 +0000184 assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000185 "IMPLICIT_DEF should have been handled as a special case elsewhere!");
186
187 for (unsigned i = 0; i < II.getNumDefs(); ++i) {
188 // If the specific node value is only used by a CopyToReg and the dest reg
Dan Gohmanf8c73942009-04-13 15:38:05 +0000189 // is a vreg in the same register class, use the CopyToReg'd destination
190 // register instead of creating a new vreg.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000191 unsigned VRBase = 0;
Evan Cheng15993f82011-06-27 21:26:13 +0000192 const TargetRegisterClass *RC = TII->getRegClass(II, i, TRI);
Evan Cheng8955e932009-07-11 01:06:50 +0000193 if (II.OpInfo[i].isOptionalDef()) {
194 // Optional def must be a physical register.
195 unsigned NumResults = CountResults(Node);
196 VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg();
197 assert(TargetRegisterInfo::isPhysicalRegister(VRBase));
198 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
199 }
Evan Chenge57187c2009-01-16 20:57:18 +0000200
Evan Cheng8955e932009-07-11 01:06:50 +0000201 if (!VRBase && !IsClone && !IsCloned)
Evan Chenge57187c2009-01-16 20:57:18 +0000202 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
203 UI != E; ++UI) {
204 SDNode *User = *UI;
205 if (User->getOpcode() == ISD::CopyToReg &&
206 User->getOperand(2).getNode() == Node &&
207 User->getOperand(2).getResNo() == i) {
208 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
209 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000210 const TargetRegisterClass *RegRC = MRI->getRegClass(Reg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000211 if (RegRC == RC) {
212 VRBase = Reg;
213 MI->addOperand(MachineOperand::CreateReg(Reg, true));
214 break;
215 }
Evan Chenge57187c2009-01-16 20:57:18 +0000216 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000217 }
218 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000219
220 // Create the result registers for this node and add the result regs to
221 // the machine instruction.
222 if (VRBase == 0) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000223 assert(RC && "Isn't a register operand!");
Dan Gohmanbcea8592009-10-10 01:32:21 +0000224 VRBase = MRI->createVirtualRegister(RC);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000225 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
226 }
227
228 SDValue Op(Node, i);
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000229 if (IsClone)
230 VRBaseMap.erase(Op);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000231 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000232 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000233 assert(isNew && "Node emitted out of order - early");
234 }
235}
236
237/// getVR - Return the virtual register corresponding to the specified result
238/// of the specified node.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000239unsigned InstrEmitter::getVR(SDValue Op,
240 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000241 if (Op.isMachineOpcode() &&
Chris Lattner518bb532010-02-09 19:54:29 +0000242 Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000243 // Add an IMPLICIT_DEF instruction before every use.
244 unsigned VReg = getDstOfOnlyCopyToRegUse(Op.getNode(), Op.getResNo());
245 // IMPLICIT_DEF can produce any type of result so its TargetInstrDesc
246 // does not include operand register class info.
247 if (!VReg) {
248 const TargetRegisterClass *RC = TLI->getRegClassFor(Op.getValueType());
Dan Gohmanbcea8592009-10-10 01:32:21 +0000249 VReg = MRI->createVirtualRegister(RC);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000250 }
Dan Gohman3cd26a22010-07-10 13:55:45 +0000251 BuildMI(*MBB, InsertPos, Op.getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000252 TII->get(TargetOpcode::IMPLICIT_DEF), VReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000253 return VReg;
254 }
255
256 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
257 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
258 return I->second;
259}
260
Bill Wendlingc0407192010-08-30 04:36:50 +0000261
Dan Gohmanf8c73942009-04-13 15:38:05 +0000262/// AddRegisterOperand - Add the specified register as an operand to the
263/// specified machine instr. Insert register copies if the register is
264/// not in the required register class.
265void
Dan Gohmanbcea8592009-10-10 01:32:21 +0000266InstrEmitter::AddRegisterOperand(MachineInstr *MI, SDValue Op,
267 unsigned IIOpNum,
268 const TargetInstrDesc *II,
Evan Chengbfcb3052010-03-25 01:38:16 +0000269 DenseMap<SDValue, unsigned> &VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000270 bool IsDebug, bool IsClone, bool IsCloned) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 assert(Op.getValueType() != MVT::Other &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000272 Op.getValueType() != MVT::Glue &&
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000273 "Chain and glue operands should occur at end of operand list!");
Dan Gohmanf8c73942009-04-13 15:38:05 +0000274 // Get/emit the operand.
275 unsigned VReg = getVR(Op, VRBaseMap);
276 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
277
278 const TargetInstrDesc &TID = MI->getDesc();
279 bool isOptDef = IIOpNum < TID.getNumOperands() &&
280 TID.OpInfo[IIOpNum].isOptionalDef();
281
282 // If the instruction requires a register in a different class, create
283 // a new virtual register and copy the value into it.
284 if (II) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000285 const TargetRegisterClass *SrcRC = MRI->getRegClass(VReg);
Chris Lattner2a386882009-07-29 21:36:49 +0000286 const TargetRegisterClass *DstRC = 0;
287 if (IIOpNum < II->getNumOperands())
Evan Cheng15993f82011-06-27 21:26:13 +0000288 DstRC = TII->getRegClass(*II, IIOpNum, TRI);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000289 assert((DstRC || (TID.isVariadic() && IIOpNum >= TID.getNumOperands())) &&
290 "Don't have operand info for this instruction!");
Jakob Stoklund Olesenfa226bc2011-06-02 05:43:46 +0000291 if (DstRC && !SrcRC->hasSuperClassEq(DstRC)) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000292 unsigned NewVReg = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000293 BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(),
294 TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000295 VReg = NewVReg;
296 }
297 }
298
Dan Gohman47bd03b2010-04-30 00:08:21 +0000299 // If this value has only one use, that use is a kill. This is a
Dan Gohman9d7019f2010-05-11 21:59:14 +0000300 // conservative approximation. InstrEmitter does trivial coalescing
301 // with CopyFromReg nodes, so don't emit kill flags for them.
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000302 // Avoid kill flags on Schedule cloned nodes, since there will be
303 // multiple uses.
Dan Gohman9d7019f2010-05-11 21:59:14 +0000304 // Tied operands are never killed, so we need to check that. And that
305 // means we need to determine the index of the operand.
306 bool isKill = Op.hasOneUse() &&
307 Op.getNode()->getOpcode() != ISD::CopyFromReg &&
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000308 !IsDebug &&
309 !(IsClone || IsCloned);
Dan Gohman9d7019f2010-05-11 21:59:14 +0000310 if (isKill) {
311 unsigned Idx = MI->getNumOperands();
312 while (Idx > 0 &&
313 MI->getOperand(Idx-1).isReg() && MI->getOperand(Idx-1).isImplicit())
314 --Idx;
315 bool isTied = MI->getDesc().getOperandConstraint(Idx, TOI::TIED_TO) != -1;
316 if (isTied)
317 isKill = false;
318 }
Dan Gohman47bd03b2010-04-30 00:08:21 +0000319
Evan Chengbfcb3052010-03-25 01:38:16 +0000320 MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef,
Dan Gohman47bd03b2010-04-30 00:08:21 +0000321 false/*isImp*/, isKill,
Evan Chengbfcb3052010-03-25 01:38:16 +0000322 false/*isDead*/, false/*isUndef*/,
323 false/*isEarlyClobber*/,
324 0/*SubReg*/, IsDebug));
Dan Gohmanf8c73942009-04-13 15:38:05 +0000325}
326
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000327/// AddOperand - Add the specified operand to the specified machine instr. II
328/// specifies the instruction information for the node, and IIOpNum is the
329/// operand number (in the II) that we are adding. IIOpNum and II are used for
330/// assertions only.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000331void InstrEmitter::AddOperand(MachineInstr *MI, SDValue Op,
332 unsigned IIOpNum,
333 const TargetInstrDesc *II,
Evan Chengbfcb3052010-03-25 01:38:16 +0000334 DenseMap<SDValue, unsigned> &VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000335 bool IsDebug, bool IsClone, bool IsCloned) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000336 if (Op.isMachineOpcode()) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000337 AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap,
338 IsDebug, IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000339 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerd8429622009-09-08 23:05:44 +0000340 MI->addOperand(MachineOperand::CreateImm(C->getSExtValue()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000341 } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
Dan Gohman4fbd7962008-09-12 18:08:03 +0000342 const ConstantFP *CFP = F->getConstantFPValue();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000343 MI->addOperand(MachineOperand::CreateFPImm(CFP));
344 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Bill Wendlingc0407192010-08-30 04:36:50 +0000345 MI->addOperand(MachineOperand::CreateReg(R->getReg(), false));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000346 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
Chris Lattner6ec66db2009-06-26 05:52:14 +0000347 MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(), TGA->getOffset(),
348 TGA->getTargetFlags()));
Dan Gohmanf8c73942009-04-13 15:38:05 +0000349 } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) {
350 MI->addOperand(MachineOperand::CreateMBB(BBNode->getBasicBlock()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000351 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
352 MI->addOperand(MachineOperand::CreateFI(FI->getIndex()));
353 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
Chris Lattner6ec66db2009-06-26 05:52:14 +0000354 MI->addOperand(MachineOperand::CreateJTI(JT->getIndex(),
355 JT->getTargetFlags()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000356 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
357 int Offset = CP->getOffset();
358 unsigned Align = CP->getAlignment();
359 const Type *Type = CP->getType();
360 // MachineConstantPool wants an explicit alignment.
361 if (Align == 0) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000362 Align = TM->getTargetData()->getPrefTypeAlignment(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000363 if (Align == 0) {
364 // Alignment of vector types. FIXME!
Dan Gohmanbcea8592009-10-10 01:32:21 +0000365 Align = TM->getTargetData()->getTypeAllocSize(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000366 }
367 }
368
369 unsigned Idx;
Dan Gohmanbcea8592009-10-10 01:32:21 +0000370 MachineConstantPool *MCP = MF->getConstantPool();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000371 if (CP->isMachineConstantPoolEntry())
Dan Gohmanbcea8592009-10-10 01:32:21 +0000372 Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Align);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000373 else
Dan Gohmanbcea8592009-10-10 01:32:21 +0000374 Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Align);
Chris Lattner6ec66db2009-06-26 05:52:14 +0000375 MI->addOperand(MachineOperand::CreateCPI(Idx, Offset,
376 CP->getTargetFlags()));
Bill Wendling056292f2008-09-16 21:48:12 +0000377 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
Daniel Dunbar31e2c7b2009-09-01 22:06:46 +0000378 MI->addOperand(MachineOperand::CreateES(ES->getSymbol(),
Chris Lattner6ec66db2009-06-26 05:52:14 +0000379 ES->getTargetFlags()));
Dan Gohman8c2b5252009-10-30 01:27:03 +0000380 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) {
Dan Gohman29cbade2009-11-20 23:18:13 +0000381 MI->addOperand(MachineOperand::CreateBA(BA->getBlockAddress(),
382 BA->getTargetFlags()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000383 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 assert(Op.getValueType() != MVT::Other &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000385 Op.getValueType() != MVT::Glue &&
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000386 "Chain and glue operands should occur at end of operand list!");
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000387 AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap,
388 IsDebug, IsClone, IsCloned);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000389 }
390}
391
Dan Gohmanf8c73942009-04-13 15:38:05 +0000392/// getSuperRegisterRegClass - Returns the register class of a superreg A whose
393/// "SubIdx"'th sub-register class is the specified register class and whose
394/// type matches the specified type.
395static const TargetRegisterClass*
396getSuperRegisterRegClass(const TargetRegisterClass *TRC,
Owen Andersone50ed302009-08-10 22:56:29 +0000397 unsigned SubIdx, EVT VT) {
Dan Gohmanf8c73942009-04-13 15:38:05 +0000398 // Pick the register class of the superegister for this type
399 for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(),
400 E = TRC->superregclasses_end(); I != E; ++I)
Jakob Stoklund Olesenfa4677b2009-04-28 16:34:09 +0000401 if ((*I)->hasType(VT) && (*I)->getSubRegisterRegClass(SubIdx) == TRC)
Dan Gohmanf8c73942009-04-13 15:38:05 +0000402 return *I;
403 assert(false && "Couldn't find the register class");
404 return 0;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000405}
406
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000407/// EmitSubregNode - Generate machine code for subreg nodes.
408///
Dan Gohmanbcea8592009-10-10 01:32:21 +0000409void InstrEmitter::EmitSubregNode(SDNode *Node,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000410 DenseMap<SDValue, unsigned> &VRBaseMap,
411 bool IsClone, bool IsCloned) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000412 unsigned VRBase = 0;
413 unsigned Opc = Node->getMachineOpcode();
414
415 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
416 // the CopyToReg'd destination register instead of creating a new vreg.
417 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
418 UI != E; ++UI) {
419 SDNode *User = *UI;
420 if (User->getOpcode() == ISD::CopyToReg &&
421 User->getOperand(2).getNode() == Node) {
422 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
423 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
424 VRBase = DestReg;
425 break;
426 }
427 }
428 }
429
Chris Lattner518bb532010-02-09 19:54:29 +0000430 if (Opc == TargetOpcode::EXTRACT_SUBREG) {
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000431 // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000432 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000433
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000434 // Figure out the register class to create for the destreg.
Dan Gohmanf8c73942009-04-13 15:38:05 +0000435 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Evan Cheng0b71d392011-01-05 23:06:49 +0000436 MachineInstr *DefMI = MRI->getVRegDef(VReg);
437 unsigned SrcReg, DstReg, DefSubIdx;
438 if (DefMI &&
439 TII->isCoalescableExtInstr(*DefMI, SrcReg, DstReg, DefSubIdx) &&
440 SubIdx == DefSubIdx) {
441 // Optimize these:
442 // r1025 = s/zext r1024, 4
443 // r1026 = extract_subreg r1025, 4
444 // to a copy
445 // r1026 = copy r1024
446 const TargetRegisterClass *TRC = MRI->getRegClass(SrcReg);
447 VRBase = MRI->createVirtualRegister(TRC);
448 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
449 TII->get(TargetOpcode::COPY), VRBase).addReg(SrcReg);
450 } else {
451 const TargetRegisterClass *TRC = MRI->getRegClass(VReg);
452 const TargetRegisterClass *SRC = TRC->getSubRegisterRegClass(SubIdx);
453 assert(SRC && "Invalid subregister index in EXTRACT_SUBREG");
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000454
Evan Cheng0b71d392011-01-05 23:06:49 +0000455 // Figure out the register class to create for the destreg.
456 // Note that if we're going to directly use an existing register,
457 // it must be precisely the required class, and not a subclass
458 // thereof.
459 if (VRBase == 0 || SRC != MRI->getRegClass(VRBase)) {
460 // Create the reg
461 assert(SRC && "Couldn't find source register class");
462 VRBase = MRI->createVirtualRegister(SRC);
463 }
464
465 // Create the extract_subreg machine instruction.
466 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
467 TII->get(TargetOpcode::COPY), VRBase);
468
469 // Add source, and subreg index
470 AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap, /*IsDebug=*/false,
471 IsClone, IsCloned);
472 assert(TargetRegisterInfo::isVirtualRegister(MI->getOperand(1).getReg())&&
473 "Cannot yet extract from physregs");
474 MI->getOperand(1).setSubReg(SubIdx);
475 MBB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000476 }
Chris Lattner518bb532010-02-09 19:54:29 +0000477 } else if (Opc == TargetOpcode::INSERT_SUBREG ||
478 Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000479 SDValue N0 = Node->getOperand(0);
480 SDValue N1 = Node->getOperand(1);
481 SDValue N2 = Node->getOperand(2);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000482 unsigned SubReg = getVR(N1, VRBaseMap);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000483 unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue();
Dan Gohmanbcea8592009-10-10 01:32:21 +0000484 const TargetRegisterClass *TRC = MRI->getRegClass(SubReg);
Dan Gohman5ec3b422009-04-14 22:17:14 +0000485 const TargetRegisterClass *SRC =
Evan Chengba609c82010-05-04 00:22:40 +0000486 getSuperRegisterRegClass(TRC, SubIdx, Node->getValueType(0));
Dan Gohman5ec3b422009-04-14 22:17:14 +0000487
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000488 // Figure out the register class to create for the destreg.
Dan Gohman5ec3b422009-04-14 22:17:14 +0000489 // Note that if we're going to directly use an existing register,
490 // it must be precisely the required class, and not a subclass
491 // thereof.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000492 if (VRBase == 0 || SRC != MRI->getRegClass(VRBase)) {
Dan Gohman5ec3b422009-04-14 22:17:14 +0000493 // Create the reg
494 assert(SRC && "Couldn't find source register class");
Dan Gohmanbcea8592009-10-10 01:32:21 +0000495 VRBase = MRI->createVirtualRegister(SRC);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000496 }
Dan Gohman5ec3b422009-04-14 22:17:14 +0000497
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000498 // Create the insert_subreg or subreg_to_reg machine instruction.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000499 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000500 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
501
502 // If creating a subreg_to_reg, then the first input operand
503 // is an implicit value immediate, otherwise it's a register
Chris Lattner518bb532010-02-09 19:54:29 +0000504 if (Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000505 const ConstantSDNode *SD = cast<ConstantSDNode>(N0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000506 MI->addOperand(MachineOperand::CreateImm(SD->getZExtValue()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000507 } else
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000508 AddOperand(MI, N0, 0, 0, VRBaseMap, /*IsDebug=*/false,
509 IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000510 // Add the subregster being inserted
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000511 AddOperand(MI, N1, 0, 0, VRBaseMap, /*IsDebug=*/false,
512 IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000513 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Dan Gohmanbcea8592009-10-10 01:32:21 +0000514 MBB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000515 } else
Torok Edwinc23197a2009-07-14 16:55:14 +0000516 llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg");
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000517
518 SDValue Op(Node, 0);
519 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000520 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000521 assert(isNew && "Node emitted out of order - early");
522}
523
Dan Gohman88c7af02009-04-13 21:06:25 +0000524/// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes.
525/// COPY_TO_REGCLASS is just a normal copy, except that the destination
Dan Gohmanf8c73942009-04-13 15:38:05 +0000526/// register is constrained to be in a particular register class.
527///
528void
Dan Gohmanbcea8592009-10-10 01:32:21 +0000529InstrEmitter::EmitCopyToRegClassNode(SDNode *Node,
530 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohmanf8c73942009-04-13 15:38:05 +0000531 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000532
Dan Gohmanf8c73942009-04-13 15:38:05 +0000533 // Create the new VReg in the destination class and emit a copy.
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000534 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
535 const TargetRegisterClass *DstRC = TRI->getRegClass(DstRCIdx);
Dan Gohmanbcea8592009-10-10 01:32:21 +0000536 unsigned NewVReg = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000537 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
538 NewVReg).addReg(VReg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000539
540 SDValue Op(Node, 0);
541 bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000542 (void)isNew; // Silence compiler warning.
Dan Gohmanf8c73942009-04-13 15:38:05 +0000543 assert(isNew && "Node emitted out of order - early");
544}
545
Evan Chengba609c82010-05-04 00:22:40 +0000546/// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes.
547///
548void InstrEmitter::EmitRegSequence(SDNode *Node,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000549 DenseMap<SDValue, unsigned> &VRBaseMap,
550 bool IsClone, bool IsCloned) {
Owen Anderson1300f302011-06-16 18:17:13 +0000551 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue();
552 const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx);
Evan Chengba609c82010-05-04 00:22:40 +0000553 unsigned NewVReg = MRI->createVirtualRegister(RC);
554 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
555 TII->get(TargetOpcode::REG_SEQUENCE), NewVReg);
556 unsigned NumOps = Node->getNumOperands();
Owen Anderson1300f302011-06-16 18:17:13 +0000557 assert((NumOps & 1) == 1 &&
558 "REG_SEQUENCE must have an odd number of operands!");
Evan Chengba609c82010-05-04 00:22:40 +0000559 const TargetInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE);
Owen Anderson1300f302011-06-16 18:17:13 +0000560 for (unsigned i = 1; i != NumOps; ++i) {
Evan Chengba609c82010-05-04 00:22:40 +0000561 SDValue Op = Node->getOperand(i);
Owen Anderson1300f302011-06-16 18:17:13 +0000562 if ((i & 1) == 0) {
Evan Chengba609c82010-05-04 00:22:40 +0000563 unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue();
564 unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap);
Evan Cheng60ffa942010-05-10 23:08:19 +0000565 const TargetRegisterClass *TRC = MRI->getRegClass(SubReg);
566 const TargetRegisterClass *SRC =
Evan Cheng27e48402010-05-18 20:03:28 +0000567 TRI->getMatchingSuperRegClass(RC, TRC, SubIdx);
Bob Wilson495de3b2010-12-17 01:21:12 +0000568 if (SRC && SRC != RC) {
Evan Cheng27e48402010-05-18 20:03:28 +0000569 MRI->setRegClass(NewVReg, SRC);
Evan Cheng5012f9b2010-05-18 20:07:47 +0000570 RC = SRC;
571 }
Evan Chengba609c82010-05-04 00:22:40 +0000572 }
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000573 AddOperand(MI, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false,
574 IsClone, IsCloned);
Evan Chengba609c82010-05-04 00:22:40 +0000575 }
576
577 MBB->insert(InsertPos, MI);
578 SDValue Op(Node, 0);
579 bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000580 (void)isNew; // Silence compiler warning.
Evan Chengba609c82010-05-04 00:22:40 +0000581 assert(isNew && "Node emitted out of order - early");
582}
583
Evan Chengbfcb3052010-03-25 01:38:16 +0000584/// EmitDbgValue - Generate machine instruction for a dbg_value node.
585///
Dan Gohman891ff8f2010-04-30 19:35:33 +0000586MachineInstr *
587InstrEmitter::EmitDbgValue(SDDbgValue *SD,
588 DenseMap<SDValue, unsigned> &VRBaseMap) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000589 uint64_t Offset = SD->getOffset();
590 MDNode* MDPtr = SD->getMDPtr();
591 DebugLoc DL = SD->getDebugLoc();
592
Dale Johannesenf822e732010-04-25 21:33:54 +0000593 if (SD->getKind() == SDDbgValue::FRAMEIX) {
594 // Stack address; this needs to be lowered in target-dependent fashion.
595 // EmitTargetCodeForFrameDebugValue is responsible for allocation.
596 unsigned FrameIx = SD->getFrameIx();
Evan Cheng962021b2010-04-26 07:38:55 +0000597 return TII->emitFrameIndexDebugValue(*MF, FrameIx, Offset, MDPtr, DL);
Dale Johannesenf822e732010-04-25 21:33:54 +0000598 }
599 // Otherwise, we're going to create an instruction here.
Dale Johannesen06a26632010-03-06 00:03:23 +0000600 const TargetInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE);
Evan Chengbfcb3052010-03-25 01:38:16 +0000601 MachineInstrBuilder MIB = BuildMI(*MF, DL, II);
602 if (SD->getKind() == SDDbgValue::SDNODE) {
Dale Johannesenc4d7b142010-04-06 21:59:56 +0000603 SDNode *Node = SD->getSDNode();
604 SDValue Op = SDValue(Node, SD->getResNo());
605 // It's possible we replaced this SDNode with other(s) and therefore
606 // didn't generate code for it. It's better to catch these cases where
607 // they happen and transfer the debug info, but trying to guarantee that
608 // in all cases would be very fragile; this is a safeguard for any
609 // that were missed.
610 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
611 if (I==VRBaseMap.end())
612 MIB.addReg(0U); // undef
613 else
614 AddOperand(&*MIB, Op, (*MIB).getNumOperands(), &II, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000615 /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false);
Evan Chengbfcb3052010-03-25 01:38:16 +0000616 } else if (SD->getKind() == SDDbgValue::CONST) {
Dan Gohman46510a72010-04-15 01:51:59 +0000617 const Value *V = SD->getConst();
618 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000619 if (CI->getBitWidth() > 64)
620 MIB.addCImm(CI);
Dan Gohman4ce86f42010-05-07 22:19:08 +0000621 else
622 MIB.addImm(CI->getSExtValue());
Dan Gohman46510a72010-04-15 01:51:59 +0000623 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000624 MIB.addFPImm(CF);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000625 } else {
626 // Could be an Undef. In any case insert an Undef so we can see what we
627 // dropped.
Evan Chengbfcb3052010-03-25 01:38:16 +0000628 MIB.addReg(0U);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000629 }
Dale Johannesen06a26632010-03-06 00:03:23 +0000630 } else {
631 // Insert an Undef so we can see what we dropped.
Evan Chengbfcb3052010-03-25 01:38:16 +0000632 MIB.addReg(0U);
Dale Johannesen06a26632010-03-06 00:03:23 +0000633 }
Evan Chengbfcb3052010-03-25 01:38:16 +0000634
635 MIB.addImm(Offset).addMetadata(MDPtr);
636 return &*MIB;
Dale Johannesen06a26632010-03-06 00:03:23 +0000637}
638
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000639/// EmitMachineNode - Generate machine code for a target-specific node and
640/// needed dependencies.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000641///
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000642void InstrEmitter::
643EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000644 DenseMap<SDValue, unsigned> &VRBaseMap) {
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000645 unsigned Opc = Node->getMachineOpcode();
646
647 // Handle subreg insert/extract specially
648 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
649 Opc == TargetOpcode::INSERT_SUBREG ||
650 Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000651 EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned);
Chris Lattnerd41952d2010-03-24 23:41:19 +0000652 return;
653 }
654
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000655 // Handle COPY_TO_REGCLASS specially.
656 if (Opc == TargetOpcode::COPY_TO_REGCLASS) {
657 EmitCopyToRegClassNode(Node, VRBaseMap);
658 return;
659 }
660
Evan Chengba609c82010-05-04 00:22:40 +0000661 // Handle REG_SEQUENCE specially.
662 if (Opc == TargetOpcode::REG_SEQUENCE) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000663 EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned);
Evan Chengba609c82010-05-04 00:22:40 +0000664 return;
665 }
666
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000667 if (Opc == TargetOpcode::IMPLICIT_DEF)
668 // We want a unique VR for each IMPLICIT_DEF use.
669 return;
670
671 const TargetInstrDesc &II = TII->get(Opc);
672 unsigned NumResults = CountResults(Node);
673 unsigned NodeOperands = CountOperands(Node);
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000674 bool HasPhysRegOuts = NumResults > II.getNumDefs() && II.getImplicitDefs()!=0;
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000675#ifndef NDEBUG
676 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000677 if (II.isVariadic())
678 assert(NumMIOperands >= II.getNumOperands() &&
679 "Too few operands for a variadic node!");
680 else
681 assert(NumMIOperands >= II.getNumOperands() &&
682 NumMIOperands <= II.getNumOperands()+II.getNumImplicitDefs() &&
683 "#operands for dag node doesn't match .td file!");
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000684#endif
685
686 // Create the new machine instruction.
687 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), II);
Dan Gohmandb497122010-06-18 23:28:01 +0000688
689 // The MachineInstr constructor adds implicit-def operands. Scan through
690 // these to determine which are dead.
691 if (MI->getNumOperands() != 0 &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000692 Node->getValueType(Node->getNumValues()-1) == MVT::Glue) {
Dan Gohmandb497122010-06-18 23:28:01 +0000693 // First, collect all used registers.
694 SmallVector<unsigned, 8> UsedRegs;
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000695 for (SDNode *F = Node->getGluedUser(); F; F = F->getGluedUser())
Dan Gohmandb497122010-06-18 23:28:01 +0000696 if (F->getOpcode() == ISD::CopyFromReg)
697 UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg());
698 else {
699 // Collect declared implicit uses.
700 const TargetInstrDesc &TID = TII->get(F->getMachineOpcode());
701 UsedRegs.append(TID.getImplicitUses(),
702 TID.getImplicitUses() + TID.getNumImplicitUses());
703 // In addition to declared implicit uses, we must also check for
704 // direct RegisterSDNode operands.
705 for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i)
706 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) {
707 unsigned Reg = R->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000708 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Dan Gohmandb497122010-06-18 23:28:01 +0000709 UsedRegs.push_back(Reg);
710 }
711 }
712 // Then mark unused registers as dead.
713 MI->setPhysRegsDeadExcept(UsedRegs, *TRI);
714 }
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000715
716 // Add result register values for things that are defined by this
717 // instruction.
718 if (NumResults)
719 CreateVirtualRegisters(Node, MI, II, IsClone, IsCloned, VRBaseMap);
720
721 // Emit all of the actual operands of this instruction, adding them to the
722 // instruction as appropriate.
723 bool HasOptPRefs = II.getNumDefs() > NumResults;
724 assert((!HasOptPRefs || !HasPhysRegOuts) &&
725 "Unable to cope with optional defs and phys regs defs!");
726 unsigned NumSkip = HasOptPRefs ? II.getNumDefs() - NumResults : 0;
727 for (unsigned i = NumSkip; i != NodeOperands; ++i)
728 AddOperand(MI, Node->getOperand(i), i-NumSkip+II.getNumDefs(), &II,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000729 VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000730
731 // Transfer all of the memory reference descriptions of this instruction.
732 MI->setMemRefs(cast<MachineSDNode>(Node)->memoperands_begin(),
733 cast<MachineSDNode>(Node)->memoperands_end());
734
Dan Gohman14152b42010-07-06 20:24:04 +0000735 // Insert the instruction into position in the block. This needs to
736 // happen before any custom inserter hook is called so that the
737 // hook knows where in the block to insert the replacement code.
738 MBB->insert(InsertPos, MI);
739
Eric Christopherbece0482010-12-08 22:21:42 +0000740 // Additional results must be physical register defs.
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000741 if (HasPhysRegOuts) {
742 for (unsigned i = II.getNumDefs(); i < NumResults; ++i) {
743 unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()];
744 if (Node->hasAnyUseOfValue(i))
745 EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap);
746 // If there are no uses, mark the register as dead now, so that
747 // MachineLICM/Sink can see that it's dead. Don't do this if the
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000748 // node has a Glue value, for the benefit of targets still using
749 // Glue for values in physregs.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000750 else if (Node->getValueType(Node->getNumValues()-1) != MVT::Glue)
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000751 MI->addRegisterDead(Reg, TRI);
752 }
753 }
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000754
755 // If the instruction has implicit defs and the node doesn't, mark the
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000756 // implicit def as dead. If the node has any glue outputs, we don't do this
757 // because we don't know what implicit defs are being used by glued nodes.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000758 if (Node->getValueType(Node->getNumValues()-1) != MVT::Glue)
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000759 if (const unsigned *IDList = II.getImplicitDefs()) {
760 for (unsigned i = NumResults, e = II.getNumDefs()+II.getNumImplicitDefs();
761 i != e; ++i)
762 MI->addRegisterDead(IDList[i-II.getNumDefs()], TRI);
763 }
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000764}
765
766/// EmitSpecialNode - Generate machine code for a target-independent node and
767/// needed dependencies.
768void InstrEmitter::
769EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned,
770 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000771 switch (Node->getOpcode()) {
772 default:
773#ifndef NDEBUG
Dan Gohmanbcea8592009-10-10 01:32:21 +0000774 Node->dump();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000775#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000776 llvm_unreachable("This target-independent node should have been selected!");
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000777 break;
778 case ISD::EntryToken:
Torok Edwinc23197a2009-07-14 16:55:14 +0000779 llvm_unreachable("EntryToken should have been excluded from the schedule!");
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000780 break;
Evan Cheng37b73872009-07-30 08:33:02 +0000781 case ISD::MERGE_VALUES:
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000782 case ISD::TokenFactor: // fall thru
783 break;
784 case ISD::CopyToReg: {
785 unsigned SrcReg;
786 SDValue SrcVal = Node->getOperand(2);
787 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
788 SrcReg = R->getReg();
789 else
790 SrcReg = getVR(SrcVal, VRBaseMap);
791
792 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
793 if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
794 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000795
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000796 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
797 DestReg).addReg(SrcReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000798 break;
799 }
800 case ISD::CopyFromReg: {
801 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Chenge57187c2009-01-16 20:57:18 +0000802 EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000803 break;
804 }
Chris Lattner7561d482010-03-14 02:33:54 +0000805 case ISD::EH_LABEL: {
806 MCSymbol *S = cast<EHLabelSDNode>(Node)->getLabel();
807 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
808 TII->get(TargetOpcode::EH_LABEL)).addSym(S);
809 break;
810 }
811
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000812 case ISD::INLINEASM: {
813 unsigned NumOps = Node->getNumOperands();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000814 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000815 --NumOps; // Ignore the glue operand.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000816
817 // Create the inline asm machine instruction.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000818 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000819 TII->get(TargetOpcode::INLINEASM));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000820
821 // Add the asm string as an external symbol operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +0000822 SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString);
823 const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000824 MI->addOperand(MachineOperand::CreateES(AsmStr));
825
Evan Chengc36b7062011-01-07 23:50:32 +0000826 // Add the HasSideEffect and isAlignStack bits.
827 int64_t ExtraInfo =
828 cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_ExtraInfo))->
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000829 getZExtValue();
Evan Chengc36b7062011-01-07 23:50:32 +0000830 MI->addOperand(MachineOperand::CreateImm(ExtraInfo));
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000831
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000832 // Add all of the operand registers to the instruction.
Chris Lattnerdecc2672010-04-07 05:20:54 +0000833 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000834 unsigned Flags =
835 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +0000836 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000837
838 MI->addOperand(MachineOperand::CreateImm(Flags));
839 ++i; // Skip the ID value.
840
Chris Lattnerdecc2672010-04-07 05:20:54 +0000841 switch (InlineAsm::getKind(Flags)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000842 default: llvm_unreachable("Bad flags!");
Chris Lattnerdecc2672010-04-07 05:20:54 +0000843 case InlineAsm::Kind_RegDef:
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000844 for (; NumVals; --NumVals, ++i) {
845 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Jakob Stoklund Olesen3013a202010-06-09 20:05:00 +0000846 // FIXME: Add dead flags for physical and virtual registers defined.
847 // For now, mark physical register defs as implicit to help fast
848 // regalloc. This makes inline asm look a lot like calls.
849 MI->addOperand(MachineOperand::CreateReg(Reg, true,
850 /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg)));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000851 }
852 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +0000853 case InlineAsm::Kind_RegDefEarlyClobber:
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +0000854 case InlineAsm::Kind_Clobber:
Dale Johannesen913d3df2008-09-12 17:49:03 +0000855 for (; NumVals; --NumVals, ++i) {
856 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Jakob Stoklund Olesenc3c25172010-06-09 00:40:31 +0000857 MI->addOperand(MachineOperand::CreateReg(Reg, /*isDef=*/ true,
Jakob Stoklund Olesen3013a202010-06-09 20:05:00 +0000858 /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg),
Jakob Stoklund Olesenc3c25172010-06-09 00:40:31 +0000859 /*isKill=*/ false,
860 /*isDead=*/ false,
861 /*isUndef=*/false,
862 /*isEarlyClobber=*/ true));
Dale Johannesen913d3df2008-09-12 17:49:03 +0000863 }
864 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +0000865 case InlineAsm::Kind_RegUse: // Use of register.
866 case InlineAsm::Kind_Imm: // Immediate.
867 case InlineAsm::Kind_Mem: // Addressing mode.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000868 // The addressing mode has been selected, just add all of the
869 // operands to the machine instruction.
870 for (; NumVals; --NumVals, ++i)
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000871 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap,
872 /*IsDebug=*/false, IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000873 break;
874 }
875 }
Chris Lattnercf9a4152010-04-07 05:38:05 +0000876
877 // Get the mdnode from the asm if it exists and add it to the instruction.
878 SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode);
879 const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD();
Bob Wilsoncc7354e2010-04-26 22:56:56 +0000880 if (MD)
881 MI->addOperand(MachineOperand::CreateMetadata(MD));
Chris Lattnercf9a4152010-04-07 05:38:05 +0000882
Dan Gohmanbcea8592009-10-10 01:32:21 +0000883 MBB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000884 break;
885 }
886 }
887}
888
Dan Gohmanbcea8592009-10-10 01:32:21 +0000889/// InstrEmitter - Construct an InstrEmitter and set it to start inserting
890/// at the given position in the given block.
891InstrEmitter::InstrEmitter(MachineBasicBlock *mbb,
892 MachineBasicBlock::iterator insertpos)
893 : MF(mbb->getParent()),
894 MRI(&MF->getRegInfo()),
895 TM(&MF->getTarget()),
896 TII(TM->getInstrInfo()),
897 TRI(TM->getRegisterInfo()),
898 TLI(TM->getTargetLowering()),
899 MBB(mbb), InsertPos(insertpos) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000900}