blob: 85d95d086a2a929d2f5646509e892ef8ad5466bf [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000026#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000027#include "llvm/Target/TargetInstrInfo.h"
28#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000031#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000033#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000036#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000037#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000038#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000039using namespace llvm;
40
Dan Gohman844731a2008-05-13 00:00:25 +000041// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000042static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000043 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000044
Evan Cheng752195e2009-09-14 21:33:42 +000045STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000046
Devang Patel19974732007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
49 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000050INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000051INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000052INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000053INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000055 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000056
Chris Lattnerf7da2c72006-08-24 22:43:55 +000057void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000058 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000059 AU.addRequired<AliasAnalysis>();
60 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000061 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000062 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000063 AU.addPreservedID(MachineLoopInfoID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000064 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000065 AU.addPreserved<SlotIndexes>();
66 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000067 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000068}
69
Chris Lattnerf7da2c72006-08-24 22:43:55 +000070void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000071 // Free the live intervals themselves.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000072 for (DenseMap<unsigned, LiveInterval*>::iterator I = R2IMap.begin(),
73 E = R2IMap.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000074 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000075
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000076 R2IMap.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000077 RegMaskSlots.clear();
78 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000079 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000080
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000081 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
82 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000083}
84
Owen Anderson80b3ce62008-05-28 20:54:50 +000085/// runOnMachineFunction - Register allocate the whole function
86///
87bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000088 MF = &fn;
89 MRI = &MF->getRegInfo();
90 TM = &fn.getTarget();
91 TRI = TM->getRegisterInfo();
92 TII = TM->getInstrInfo();
93 AA = &getAnalysis<AliasAnalysis>();
94 LV = &getAnalysis<LiveVariables>();
95 Indexes = &getAnalysis<SlotIndexes>();
96 AllocatableRegs = TRI->getAllocatableSet(fn);
97 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +000098
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000099 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000100
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000101 numIntervals += getNumIntervals();
102
Chris Lattner70ca3582004-09-30 15:59:17 +0000103 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000104 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000105}
106
Chris Lattner70ca3582004-09-30 15:59:17 +0000107/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000108void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000109 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000110
111 // Dump the physregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000112 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
113 if (const LiveInterval *LI = R2IMap.lookup(Reg)) {
114 LI->print(OS, TRI);
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000115 OS << '\n';
116 }
117
118 // Dump the virtregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000119 for (unsigned Reg = 0, RegE = MRI->getNumVirtRegs(); Reg != RegE; ++Reg)
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000120 if (const LiveInterval *LI =
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000121 R2IMap.lookup(TargetRegisterInfo::index2VirtReg(Reg))) {
122 LI->print(OS, TRI);
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000123 OS << '\n';
124 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000125
Evan Cheng752195e2009-09-14 21:33:42 +0000126 printInstrs(OS);
127}
128
129void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000130 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000131 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000132}
133
Evan Cheng752195e2009-09-14 21:33:42 +0000134void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000135 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000136}
137
Evan Chengafff40a2010-05-04 20:26:52 +0000138static
Evan Cheng37499432010-05-05 18:27:40 +0000139bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000140 unsigned Reg = MI.getOperand(MOIdx).getReg();
141 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
142 const MachineOperand &MO = MI.getOperand(i);
143 if (!MO.isReg())
144 continue;
145 if (MO.getReg() == Reg && MO.isDef()) {
146 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
147 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000148 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000149 return true;
150 }
151 }
152 return false;
153}
154
Evan Cheng37499432010-05-05 18:27:40 +0000155/// isPartialRedef - Return true if the specified def at the specific index is
156/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000157/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000158bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
159 LiveInterval &interval) {
160 if (!MO.getSubReg() || MO.isEarlyClobber())
161 return false;
162
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000163 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000164 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000165 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000166 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
167 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000168 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
169 }
170 return false;
171}
172
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000173void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000174 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000175 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000176 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000177 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000178 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000179 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000180
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000181 // Virtual registers may be defined multiple times (due to phi
182 // elimination and 2-addr elimination). Much of what we do only has to be
183 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000184 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000185 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000186 if (interval.empty()) {
187 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000188 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000189
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000190 // Make sure the first definition is not a partial redefinition.
191 assert(!MO.readsReg() && "First def cannot also read virtual register "
192 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000193
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000194 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000195 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000196
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000197 // Loop over all of the blocks that the vreg is defined in. There are
198 // two cases we have to handle here. The most common case is a vreg
199 // whose lifetime is contained within a basic block. In this case there
200 // will be a single kill, in MBB, which comes after the definition.
201 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
202 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000203 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000204 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000205 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000206 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000207 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000208
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000209 // If the kill happens after the definition, we have an intra-block
210 // live range.
211 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000212 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000213 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000214 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000216 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000217 return;
218 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000219 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000220
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221 // The other case we handle is when a virtual register lives to the end
222 // of the defining block, potentially live across some blocks, then is
223 // live into some number of blocks, but gets killed. Start by adding a
224 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000225 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000226 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000227 interval.addRange(NewLR);
228
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000229 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000230
231 if (PHIJoin) {
232 // A phi join register is killed at the end of the MBB and revived as a new
233 // valno in the killing blocks.
234 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
235 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000236 ValNo->setHasPHIKill(true);
237 } else {
238 // Iterate over all of the blocks that the variable is completely
239 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
240 // live interval.
241 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
242 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000243 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000244 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
245 interval.addRange(LR);
246 DEBUG(dbgs() << " +" << LR);
247 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000248 }
249
250 // Finally, this virtual register is live from the start of any killing
251 // block to the 'use' slot of the killing instruction.
252 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
253 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000254 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000255 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000256
257 // Create interval with one of a NEW value number. Note that this value
258 // number isn't actually defined by an instruction, weird huh? :)
259 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000260 assert(getInstructionFromIndex(Start) == 0 &&
261 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000262 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000263 ValNo->setIsPHIDef(true);
264 }
265 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000266 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000267 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000268 }
269
270 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000271 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000272 // Multiple defs of the same virtual register by the same instruction.
273 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000274 // This is likely due to elimination of REG_SEQUENCE instructions. Return
275 // here since there is nothing to do.
276 return;
277
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000278 // If this is the second time we see a virtual register definition, it
279 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000280 // the result of two address elimination, then the vreg is one of the
281 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000282
283 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000284 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
285 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000286 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
287 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000288 // If this is a two-address definition, then we have already processed
289 // the live range. The only problem is that we didn't realize there
290 // are actually two values in the live interval. Because of this we
291 // need to take the LiveRegion that defines this register and split it
292 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000293 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000294
Lang Hames35f291d2009-09-12 03:34:03 +0000295 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000296 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000297 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000298 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000299
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000300 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000301 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000302 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000303
Chris Lattner91725b72006-08-31 05:54:43 +0000304 // The new value number (#1) is defined by the instruction we claimed
305 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000306 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000307
Chris Lattner91725b72006-08-31 05:54:43 +0000308 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000309 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000310
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000311 // Add the new live interval which replaces the range for the input copy.
312 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000313 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 interval.addRange(LR);
315
316 // If this redefinition is dead, we need to add a dummy unit live
317 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000318 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000319 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000320 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000321
Bill Wendling8e6179f2009-08-22 20:18:03 +0000322 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000323 dbgs() << " RESULT: ";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000324 interval.print(dbgs(), TRI);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000325 });
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000326 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000327 // In the case of PHI elimination, each variable definition is only
328 // live until the end of the block. We've already taken care of the
329 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000330
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000331 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000332 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000333 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000334
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000335 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000336
Lang Hames74ab5ee2009-12-22 00:11:50 +0000337 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000338 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000339 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000340 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000341 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000342 } else {
343 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000344 }
345 }
346
David Greene8a342292010-01-04 22:49:02 +0000347 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000348}
349
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000350static bool isRegLiveIntoSuccessor(const MachineBasicBlock *MBB, unsigned Reg) {
Lang Hames342c64c2012-02-14 18:51:53 +0000351 for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(),
352 SE = MBB->succ_end();
353 SI != SE; ++SI) {
354 const MachineBasicBlock* succ = *SI;
355 if (succ->isLiveIn(Reg))
356 return true;
357 }
358 return false;
359}
Lang Hames342c64c2012-02-14 18:51:53 +0000360
Chris Lattnerf35fef72004-07-23 21:24:19 +0000361void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000362 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000363 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000364 MachineOperand& MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000365 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000366 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000367
Lang Hames233a60e2009-11-03 23:52:08 +0000368 SlotIndex baseIndex = MIIdx;
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000369 SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber());
Lang Hames233a60e2009-11-03 23:52:08 +0000370 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000371
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000372 // If it is not used after definition, it is considered dead at
373 // the instruction defining it. Hence its interval is:
374 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000375 // For earlyclobbers, the defSlot was pushed back one; the extra
376 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000377 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000378 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000379 end = start.getDeadSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000380 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000381 }
382
383 // If it is not dead on definition, it must be killed by a
384 // subsequent instruction. Hence its interval is:
385 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000386 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000387 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000388
Dale Johannesenbd635202010-02-10 00:55:42 +0000389 if (mi->isDebugValue())
390 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000391 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000392 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000393
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000394 if (mi->killsRegister(interval.reg, TRI)) {
David Greene8a342292010-01-04 22:49:02 +0000395 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000396 end = baseIndex.getRegSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000397 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000398 } else {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000399 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,TRI);
Evan Chengc45288e2009-04-27 20:42:46 +0000400 if (DefIdx != -1) {
401 if (mi->isRegTiedToUseOperand(DefIdx)) {
402 // Two-address instruction.
Jakob Stoklund Olesen7e899cb2012-02-04 05:41:20 +0000403 end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber());
Evan Chengc45288e2009-04-27 20:42:46 +0000404 } else {
405 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000406 // Then the register is essentially dead at the instruction that
407 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000408 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000409 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000410 end = start.getDeadSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000411 }
412 goto exit;
413 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000414 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000415
Lang Hames233a60e2009-11-03 23:52:08 +0000416 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000417 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000418
Lang Hames342c64c2012-02-14 18:51:53 +0000419 // If we get here the register *should* be live out.
420 assert(!isAllocatable(interval.reg) && "Physregs shouldn't be live out!");
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000421
Lang Hames342c64c2012-02-14 18:51:53 +0000422 // FIXME: We need saner rules for reserved regs.
423 if (isReserved(interval.reg)) {
Lang Hames342c64c2012-02-14 18:51:53 +0000424 end = start.getDeadSlot();
425 } else {
426 // Unreserved, unallocable registers like EFLAGS can be live across basic
427 // block boundaries.
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000428 assert(isRegLiveIntoSuccessor(MBB, interval.reg) &&
429 "Unreserved reg not live-out?");
Lang Hames342c64c2012-02-14 18:51:53 +0000430 end = getMBBEndIdx(MBB);
431 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000432exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000433 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000434
Evan Cheng24a3cc42007-04-25 07:30:23 +0000435 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000436 VNInfo *ValNo = interval.getVNInfoAt(start);
437 bool Extend = ValNo != 0;
438 if (!Extend)
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000439 ValNo = interval.getNextValue(start, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000440 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000441 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000442 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000443}
444
Chris Lattnerf35fef72004-07-23 21:24:19 +0000445void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
446 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000447 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000448 MachineOperand& MO,
449 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000450 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000451 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000452 getOrCreateInterval(MO.getReg()));
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000453 else
Evan Chengc45288e2009-04-27 20:42:46 +0000454 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000455 getOrCreateInterval(MO.getReg()));
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000456}
457
Evan Chengb371f452007-02-19 21:49:54 +0000458void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000459 SlotIndex MIIdx,
Lang Hames4465b6f2012-02-10 03:19:36 +0000460 LiveInterval &interval) {
Lang Hames342c64c2012-02-14 18:51:53 +0000461 assert(TargetRegisterInfo::isPhysicalRegister(interval.reg) &&
462 "Only physical registers can be live in.");
463 assert((!isAllocatable(interval.reg) || MBB->getParent()->begin() ||
464 MBB->isLandingPad()) &&
465 "Allocatable live-ins only valid for entry blocks and landing pads.");
466
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000467 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, TRI));
Evan Chengb371f452007-02-19 21:49:54 +0000468
469 // Look for kills, if it reaches a def before it's killed, then it shouldn't
470 // be considered a livein.
471 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000472 MachineBasicBlock::iterator E = MBB->end();
473 // Skip over DBG_VALUE at the start of the MBB.
474 if (mi != E && mi->isDebugValue()) {
475 while (++mi != E && mi->isDebugValue())
476 ;
477 if (mi == E)
478 // MBB is empty except for DBG_VALUE's.
479 return;
480 }
481
Lang Hames233a60e2009-11-03 23:52:08 +0000482 SlotIndex baseIndex = MIIdx;
483 SlotIndex start = baseIndex;
484 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000485 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000486
487 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000488 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000489
Dale Johannesenbd635202010-02-10 00:55:42 +0000490 while (mi != E) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000491 if (mi->killsRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000492 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000493 end = baseIndex.getRegSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000494 SeenDefUse = true;
495 break;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000496 } else if (mi->modifiesRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000497 // Another instruction redefines the register before it is ever read.
498 // Then the register is essentially dead at the instruction that defines
499 // it. Hence its interval is:
500 // [defSlot(def), defSlot(def)+1)
501 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000502 end = start.getDeadSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000503 SeenDefUse = true;
504 break;
505 }
506
Evan Cheng4507f082010-03-16 21:51:27 +0000507 while (++mi != E && mi->isDebugValue())
508 // Skip over DBG_VALUE.
509 ;
510 if (mi != E)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000511 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000512 }
513
Evan Cheng75611fb2007-06-27 01:16:36 +0000514 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000515 if (!SeenDefUse) {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000516 if (isAllocatable(interval.reg) ||
517 !isRegLiveIntoSuccessor(MBB, interval.reg)) {
518 // Allocatable registers are never live through.
519 // Non-allocatable registers that aren't live into any successors also
520 // aren't live through.
Lang Hames342c64c2012-02-14 18:51:53 +0000521 DEBUG(dbgs() << " dead");
Lang Hamesf58e37f2012-02-15 01:31:10 +0000522 return;
Lang Hames342c64c2012-02-14 18:51:53 +0000523 } else {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000524 // If we get here the register is non-allocatable and live into some
525 // successor. We'll conservatively assume it's live-through.
Lang Hames342c64c2012-02-14 18:51:53 +0000526 DEBUG(dbgs() << " live through");
527 end = getMBBEndIdx(MBB);
528 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000529 }
530
Lang Hames6e2968c2010-09-25 12:04:16 +0000531 SlotIndex defIdx = getMBBStartIdx(MBB);
532 assert(getInstructionFromIndex(defIdx) == 0 &&
533 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000534 VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000535 vni->setIsPHIDef(true);
536 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000537
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000538 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000539 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000540}
541
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000542/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000543/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000544/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000545/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000546void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000547 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000548 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000549 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000550
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000551 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000552
Evan Chengd129d732009-07-17 19:43:40 +0000553 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000554 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000555 MBBI != E; ++MBBI) {
556 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000557 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
558
Evan Cheng00a99a32010-02-06 09:07:11 +0000559 if (MBB->empty())
560 continue;
561
Owen Anderson134eb732008-09-21 20:43:24 +0000562 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000563 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000564 DEBUG(dbgs() << "BB#" << MBB->getNumber()
565 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000566
Dan Gohmancb406c22007-10-03 19:26:29 +0000567 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000568 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000569 LE = MBB->livein_end(); LI != LE; ++LI) {
570 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000571 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000572
Owen Anderson99500ae2008-09-15 22:00:38 +0000573 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000574 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000575 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000576
Dale Johannesen1caedd02010-01-22 22:38:21 +0000577 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
578 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000579 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000580 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000581 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000582 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000583 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000584
Evan Cheng438f7bc2006-11-10 08:43:01 +0000585 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000586 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
587 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000588
589 // Collect register masks.
590 if (MO.isRegMask()) {
591 RegMaskSlots.push_back(MIIndex.getRegSlot());
592 RegMaskBits.push_back(MO.getRegMask());
593 continue;
594 }
595
Evan Chengd129d732009-07-17 19:43:40 +0000596 if (!MO.isReg() || !MO.getReg())
597 continue;
598
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000599 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000600 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000601 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000602 else if (MO.isUndef())
603 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000604 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000605
Lang Hames233a60e2009-11-03 23:52:08 +0000606 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000607 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000608 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000609
610 // Compute the number of register mask instructions in this block.
611 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
612 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000613 }
Evan Chengd129d732009-07-17 19:43:40 +0000614
615 // Create empty intervals for registers defined by implicit_def's (except
616 // for those implicit_def that define values which are liveout of their
617 // blocks.
618 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
619 unsigned UndefReg = UndefUses[i];
620 (void)getOrCreateInterval(UndefReg);
621 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000622}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000623
Owen Anderson03857b22008-08-13 21:49:13 +0000624LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000625 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000626 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000627}
Evan Chengf2fbca62007-11-12 06:35:08 +0000628
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000629/// dupInterval - Duplicate a live interval. The caller is responsible for
630/// managing the allocated memory.
631LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
632 LiveInterval *NewLI = createInterval(li->reg);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000633 NewLI->Copy(*li, MRI, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000634 return NewLI;
635}
636
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000637/// shrinkToUses - After removing some uses of a register, shrink its live
638/// range to just the remaining uses. This method does not compute reaching
639/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000640bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000641 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000642 DEBUG(dbgs() << "Shrink: " << *li << '\n');
643 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000644 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000645 // Find all the values used, including PHI kills.
646 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
647
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000648 // Blocks that have already been added to WorkList as live-out.
649 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
650
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000651 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000652 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000653 MachineInstr *UseMI = I.skipInstruction();) {
654 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
655 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000656 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000657 LiveRangeQuery LRQ(*li, Idx);
658 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000659 if (!VNI) {
660 // This shouldn't happen: readsVirtualRegister returns true, but there is
661 // no live value. It is likely caused by a target getting <undef> flags
662 // wrong.
663 DEBUG(dbgs() << Idx << '\t' << *UseMI
664 << "Warning: Instr claims to read non-existent value in "
665 << *li << '\n');
666 continue;
667 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000668 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000669 // register one slot early.
670 if (VNInfo *DefVNI = LRQ.valueDefined())
671 Idx = DefVNI->def;
672
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000673 WorkList.push_back(std::make_pair(Idx, VNI));
674 }
675
676 // Create a new live interval with only minimal live segments per def.
677 LiveInterval NewLI(li->reg, 0);
678 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
679 I != E; ++I) {
680 VNInfo *VNI = *I;
681 if (VNI->isUnused())
682 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000683 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000684 }
685
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000686 // Keep track of the PHIs that are in use.
687 SmallPtrSet<VNInfo*, 8> UsedPHIs;
688
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000689 // Extend intervals to reach all uses in WorkList.
690 while (!WorkList.empty()) {
691 SlotIndex Idx = WorkList.back().first;
692 VNInfo *VNI = WorkList.back().second;
693 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000694 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000695 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000696
697 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000698 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000699 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000700 assert(ExtVNI == VNI && "Unexpected existing value number");
701 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000702 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000703 continue;
704 // The PHI is live, make sure the predecessors are live-out.
705 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
706 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000707 if (!LiveOut.insert(*PI))
708 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000709 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000710 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000711 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000712 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000713 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000714 continue;
715 }
716
717 // VNI is live-in to MBB.
718 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000719 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000720
721 // Make sure VNI is live-out from the predecessors.
722 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
723 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000724 if (!LiveOut.insert(*PI))
725 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000726 SlotIndex Stop = getMBBEndIdx(*PI);
727 assert(li->getVNInfoBefore(Stop) == VNI &&
728 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000729 WorkList.push_back(std::make_pair(Stop, VNI));
730 }
731 }
732
733 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000734 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000735 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
736 I != E; ++I) {
737 VNInfo *VNI = *I;
738 if (VNI->isUnused())
739 continue;
740 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
741 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000742 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000743 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000744 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000745 // This is a dead PHI. Remove it.
746 VNI->setIsUnused(true);
747 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000748 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
749 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000750 } else {
751 // This is a dead def. Make sure the instruction knows.
752 MachineInstr *MI = getInstructionFromIndex(VNI->def);
753 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000754 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000755 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000756 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000757 dead->push_back(MI);
758 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000759 }
760 }
761
762 // Move the trimmed ranges back.
763 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000764 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000765 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000766}
767
768
Evan Chengf2fbca62007-11-12 06:35:08 +0000769//===----------------------------------------------------------------------===//
770// Register allocator hooks.
771//
772
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000773void LiveIntervals::addKillFlags() {
774 for (iterator I = begin(), E = end(); I != E; ++I) {
775 unsigned Reg = I->first;
776 if (TargetRegisterInfo::isPhysicalRegister(Reg))
777 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000778 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000779 continue;
780 LiveInterval *LI = I->second;
781
782 // Every instruction that kills Reg corresponds to a live range end point.
783 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
784 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000785 // A block index indicates an MBB edge.
786 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000787 continue;
788 MachineInstr *MI = getInstructionFromIndex(RI->end);
789 if (!MI)
790 continue;
791 MI->addRegisterKilled(Reg, NULL);
792 }
793 }
794}
795
Evan Chengd70dbb52008-02-22 09:24:50 +0000796/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
797/// allow one) virtual register operand, then its uses are implicitly using
798/// the register. Returns the virtual register.
799unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
800 MachineInstr *MI) const {
801 unsigned RegOp = 0;
802 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
803 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000804 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000805 continue;
806 unsigned Reg = MO.getReg();
807 if (Reg == 0 || Reg == li.reg)
808 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000809
Lang Hamescd339b72012-02-14 03:04:29 +0000810 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isAllocatable(Reg))
Chris Lattner1873d0c2009-06-27 04:06:41 +0000811 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000812 RegOp = MO.getReg();
Lang Hames6c76e802012-01-25 21:53:23 +0000813 break; // Found vreg operand - leave the loop.
Evan Chengd70dbb52008-02-22 09:24:50 +0000814 }
815 return RegOp;
816}
817
818/// isValNoAvailableAt - Return true if the val# of the specified interval
819/// which reaches the given instruction also reaches the specified use index.
820bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000821 SlotIndex UseIdx) const {
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000822 VNInfo *UValNo = li.getVNInfoAt(UseIdx);
823 return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI));
Evan Chengd70dbb52008-02-22 09:24:50 +0000824}
825
Evan Chengf2fbca62007-11-12 06:35:08 +0000826/// isReMaterializable - Returns true if the definition MI of the specified
827/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000828bool
829LiveIntervals::isReMaterializable(const LiveInterval &li,
830 const VNInfo *ValNo, MachineInstr *MI,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +0000831 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000832 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000833 if (DisableReMat)
834 return false;
835
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000836 if (!TII->isTriviallyReMaterializable(MI, AA))
Dan Gohmana70dca12009-10-09 23:27:56 +0000837 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000838
Dan Gohmana70dca12009-10-09 23:27:56 +0000839 // Target-specific code can mark an instruction as being rematerializable
840 // if it has one virtual reg use, though it had better be something like
841 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000842 unsigned ImpUse = getReMatImplicitUse(li, MI);
843 if (ImpUse) {
844 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000845 for (MachineRegisterInfo::use_nodbg_iterator
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000846 ri = MRI->use_nodbg_begin(li.reg), re = MRI->use_nodbg_end();
Evan Cheng28a1e482010-03-30 05:49:07 +0000847 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000848 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000849 SlotIndex UseIdx = getInstructionIndex(UseMI);
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000850 if (li.getVNInfoAt(UseIdx) != ValNo)
Dan Gohman6d69ba82008-07-25 00:02:30 +0000851 continue;
852 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
853 return false;
854 }
Evan Chengdc377862008-09-30 15:44:16 +0000855
856 // If a register operand of the re-materialized instruction is going to
857 // be spilled next, then it's not legal to re-materialize this instruction.
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +0000858 if (SpillIs)
859 for (unsigned i = 0, e = SpillIs->size(); i != e; ++i)
860 if (ImpUse == (*SpillIs)[i]->reg)
861 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000862 }
863 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000864}
865
866/// isReMaterializable - Returns true if every definition of MI of every
867/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000868bool
869LiveIntervals::isReMaterializable(const LiveInterval &li,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +0000870 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000871 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000872 isLoad = false;
873 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
874 i != e; ++i) {
875 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000876 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000877 continue; // Dead val#.
878 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000879 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Lang Hames6e2968c2010-09-25 12:04:16 +0000880 if (!ReMatDefMI)
881 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000882 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000883 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000884 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000885 return false;
886 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000887 }
888 return true;
889}
890
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000891MachineBasicBlock*
892LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
893 // A local live range must be fully contained inside the block, meaning it is
894 // defined and killed at instructions, not at block boundaries. It is not
895 // live in or or out of any block.
896 //
897 // It is technically possible to have a PHI-defined live range identical to a
898 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000899
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000900 SlotIndex Start = LI.beginIndex();
901 if (Start.isBlock())
902 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000903
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000904 SlotIndex Stop = LI.endIndex();
905 if (Stop.isBlock())
906 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000907
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000908 // getMBBFromIndex doesn't need to search the MBB table when both indexes
909 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000910 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
911 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000912 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000913}
914
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000915float
916LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
917 // Limit the loop depth ridiculousness.
918 if (loopDepth > 200)
919 loopDepth = 200;
920
921 // The loop depth is used to roughly estimate the number of times the
922 // instruction is executed. Something like 10^d is simple, but will quickly
923 // overflow a float. This expression behaves like 10^d for small d, but is
924 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
925 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000926 // By the way, powf() might be unavailable here. For consistency,
927 // We may take pow(double,double).
928 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000929
930 return (isDef + isUse) * lc;
931}
932
Owen Andersonc4dc1322008-06-05 17:15:43 +0000933LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000934 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000935 LiveInterval& Interval = getOrCreateInterval(reg);
936 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000937 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000938 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000939 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000940 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000941 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000942 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000943 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000944
Owen Andersonc4dc1322008-06-05 17:15:43 +0000945 return LR;
946}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000947
948
949//===----------------------------------------------------------------------===//
950// Register mask functions
951//===----------------------------------------------------------------------===//
952
953bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
954 BitVector &UsableRegs) {
955 if (LI.empty())
956 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000957 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
958
959 // Use a smaller arrays for local live ranges.
960 ArrayRef<SlotIndex> Slots;
961 ArrayRef<const uint32_t*> Bits;
962 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
963 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
964 Bits = getRegMaskBitsInBlock(MBB->getNumber());
965 } else {
966 Slots = getRegMaskSlots();
967 Bits = getRegMaskBits();
968 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000969
970 // We are going to enumerate all the register mask slots contained in LI.
971 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000972 ArrayRef<SlotIndex>::iterator SlotI =
973 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
974 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
975
976 // No slots in range, LI begins after the last call.
977 if (SlotI == SlotE)
978 return false;
979
980 bool Found = false;
981 for (;;) {
982 assert(*SlotI >= LiveI->start);
983 // Loop over all slots overlapping this segment.
984 while (*SlotI < LiveI->end) {
985 // *SlotI overlaps LI. Collect mask bits.
986 if (!Found) {
987 // This is the first overlap. Initialize UsableRegs to all ones.
988 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000989 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000990 Found = true;
991 }
992 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000993 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000994 if (++SlotI == SlotE)
995 return Found;
996 }
997 // *SlotI is beyond the current LI segment.
998 LiveI = LI.advanceTo(LiveI, *SlotI);
999 if (LiveI == LiveE)
1000 return Found;
1001 // Advance SlotI until it overlaps.
1002 while (*SlotI < LiveI->start)
1003 if (++SlotI == SlotE)
1004 return Found;
1005 }
1006}
Lang Hames3dc7c512012-02-17 18:44:18 +00001007
1008//===----------------------------------------------------------------------===//
1009// IntervalUpdate class.
1010//===----------------------------------------------------------------------===//
1011
Lang Hamesfd6d3212012-02-21 00:00:36 +00001012// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +00001013class LiveIntervals::HMEditor {
1014private:
Lang Hamesecb50622012-02-17 23:43:40 +00001015 LiveIntervals& LIS;
1016 const MachineRegisterInfo& MRI;
1017 const TargetRegisterInfo& TRI;
1018 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +00001019
Lang Hames55fed622012-02-19 03:00:30 +00001020 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
1021 typedef DenseSet<IntRangePair> RangeSet;
1022
Lang Hames6aceab12012-02-19 07:13:05 +00001023 struct RegRanges {
1024 LiveRange* Use;
1025 LiveRange* EC;
1026 LiveRange* Dead;
1027 LiveRange* Def;
1028 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
1029 };
1030 typedef DenseMap<unsigned, RegRanges> BundleRanges;
1031
Lang Hames3dc7c512012-02-17 18:44:18 +00001032public:
Lang Hamesecb50622012-02-17 23:43:40 +00001033 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
1034 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
1035 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +00001036
Lang Hames55fed622012-02-19 03:00:30 +00001037 // Update intervals for all operands of MI from OldIdx to NewIdx.
1038 // This assumes that MI used to be at OldIdx, and now resides at
1039 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +00001040 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +00001041 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
1042
Lang Hames55fed622012-02-19 03:00:30 +00001043 // Collect the operands.
1044 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +00001045 bool hasRegMaskOp = false;
1046 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +00001047
Andrew Trickf70af522012-03-21 04:12:16 +00001048 // To keep the LiveRanges valid within an interval, move the ranges closest
1049 // to the destination first. This prevents ranges from overlapping, to that
1050 // APIs like removeRange still work.
1051 if (NewIdx < OldIdx) {
1052 moveAllEnteringFrom(OldIdx, Entering);
1053 moveAllInternalFrom(OldIdx, Internal);
1054 moveAllExitingFrom(OldIdx, Exiting);
1055 }
1056 else {
1057 moveAllExitingFrom(OldIdx, Exiting);
1058 moveAllInternalFrom(OldIdx, Internal);
1059 moveAllEnteringFrom(OldIdx, Entering);
1060 }
Lang Hames55fed622012-02-19 03:00:30 +00001061
Lang Hamesac027142012-02-19 03:09:55 +00001062 if (hasRegMaskOp)
1063 updateRegMaskSlots(OldIdx);
1064
Lang Hames55fed622012-02-19 03:00:30 +00001065#ifndef NDEBUG
1066 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001067 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1068 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1069 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001070 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +00001071#endif
1072
Lang Hames3dc7c512012-02-17 18:44:18 +00001073 }
1074
Lang Hames4586d252012-02-21 22:29:38 +00001075 // Update intervals for all operands of MI to refer to BundleStart's
1076 // SlotIndex.
1077 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +00001078 if (MI == BundleStart)
1079 return; // Bundling instr with itself - nothing to do.
1080
Lang Hamesfd6d3212012-02-21 00:00:36 +00001081 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
1082 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
1083 "SlotIndex <-> Instruction mapping broken for MI");
1084
Lang Hames4586d252012-02-21 22:29:38 +00001085 // Collect all ranges already in the bundle.
1086 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +00001087 RangeSet Entering, Internal, Exiting;
1088 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +00001089 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1090 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1091 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
1092 if (&*BII == MI)
1093 continue;
1094 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1095 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1096 }
1097
1098 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
1099
Lang Hamesf905f692012-05-29 18:19:54 +00001100 Entering.clear();
1101 Internal.clear();
1102 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +00001103 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +00001104 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1105
1106 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
1107 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
1108 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +00001109
1110 moveAllEnteringFromInto(OldIdx, Entering, BR);
1111 moveAllInternalFromInto(OldIdx, Internal, BR);
1112 moveAllExitingFromInto(OldIdx, Exiting, BR);
1113
Lang Hames4586d252012-02-21 22:29:38 +00001114
Lang Hames6aceab12012-02-19 07:13:05 +00001115#ifndef NDEBUG
1116 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001117 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1118 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1119 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001120 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
1121#endif
1122 }
1123
Lang Hames55fed622012-02-19 03:00:30 +00001124private:
Lang Hames3dc7c512012-02-17 18:44:18 +00001125
Lang Hames55fed622012-02-19 03:00:30 +00001126#ifndef NDEBUG
1127 class LIValidator {
1128 private:
1129 DenseSet<const LiveInterval*> Checked, Bogus;
1130 public:
1131 void operator()(const IntRangePair& P) {
1132 const LiveInterval* LI = P.first;
1133 if (Checked.count(LI))
1134 return;
1135 Checked.insert(LI);
1136 if (LI->empty())
1137 return;
1138 SlotIndex LastEnd = LI->begin()->start;
1139 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
1140 LRI != LRE; ++LRI) {
1141 const LiveRange& LR = *LRI;
1142 if (LastEnd > LR.start || LR.start >= LR.end)
1143 Bogus.insert(LI);
1144 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +00001145 }
1146 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001147
Lang Hames55fed622012-02-19 03:00:30 +00001148 bool rangesOk() const {
1149 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +00001150 }
Lang Hames55fed622012-02-19 03:00:30 +00001151 };
1152#endif
Lang Hames3dc7c512012-02-17 18:44:18 +00001153
Lang Hames55fed622012-02-19 03:00:30 +00001154 // Collect IntRangePairs for all operands of MI that may need fixing.
1155 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
1156 // maps).
1157 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001158 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1159 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001160 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1161 MOE = MI->operands_end();
1162 MOI != MOE; ++MOI) {
1163 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001164
1165 if (MO.isRegMask()) {
1166 hasRegMaskOp = true;
1167 continue;
1168 }
1169
Lang Hamesecb50622012-02-17 23:43:40 +00001170 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001171 continue;
1172
Lang Hamesecb50622012-02-17 23:43:40 +00001173 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001174
1175 // TODO: Currently we're skipping uses that are reserved or have no
1176 // interval, but we're not updating their kills. This should be
1177 // fixed.
Lang Hamesecb50622012-02-17 23:43:40 +00001178 if (!LIS.hasInterval(Reg) ||
1179 (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg)))
Lang Hames3dc7c512012-02-17 18:44:18 +00001180 continue;
1181
Lang Hames55fed622012-02-19 03:00:30 +00001182 LiveInterval* LI = &LIS.getInterval(Reg);
1183
1184 if (MO.readsReg()) {
1185 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1186 if (LR != 0)
1187 Entering.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001188 }
Lang Hamesecb50622012-02-17 23:43:40 +00001189 if (MO.isDef()) {
Lang Hames55fed622012-02-19 03:00:30 +00001190 if (MO.isEarlyClobber()) {
1191 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot(true));
1192 assert(LR != 0 && "No EC range?");
1193 if (LR->end > OldIdx.getDeadSlot())
1194 Exiting.insert(std::make_pair(LI, LR));
1195 else
Lang Hamesac027142012-02-19 03:09:55 +00001196 Internal.insert(std::make_pair(LI, LR));
Lang Hames55fed622012-02-19 03:00:30 +00001197 } else if (MO.isDead()) {
1198 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1199 assert(LR != 0 && "No dead-def range?");
1200 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001201 } else {
Lang Hames55fed622012-02-19 03:00:30 +00001202 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getDeadSlot());
1203 assert(LR && LR->end > OldIdx.getDeadSlot() &&
1204 "Non-dead-def should have live range exiting.");
1205 Exiting.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001206 }
1207 }
1208 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001209 }
1210
Lang Hames4586d252012-02-21 22:29:38 +00001211 // Collect IntRangePairs for all operands of MI that may need fixing.
1212 void collectRangesInBundle(MachineInstr* MI, RangeSet& Entering,
1213 RangeSet& Exiting, SlotIndex MIStartIdx,
1214 SlotIndex MIEndIdx) {
1215 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1216 MOE = MI->operands_end();
1217 MOI != MOE; ++MOI) {
1218 const MachineOperand& MO = *MOI;
1219 assert(!MO.isRegMask() && "Can't have RegMasks in bundles.");
1220 if (!MO.isReg() || MO.getReg() == 0)
1221 continue;
Lang Hames6aceab12012-02-19 07:13:05 +00001222
Lang Hames4586d252012-02-21 22:29:38 +00001223 unsigned Reg = MO.getReg();
1224
1225 // TODO: Currently we're skipping uses that are reserved or have no
1226 // interval, but we're not updating their kills. This should be
1227 // fixed.
1228 if (!LIS.hasInterval(Reg) ||
1229 (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg)))
1230 continue;
1231
1232 LiveInterval* LI = &LIS.getInterval(Reg);
1233
1234 if (MO.readsReg()) {
1235 LiveRange* LR = LI->getLiveRangeContaining(MIStartIdx);
1236 if (LR != 0)
1237 Entering.insert(std::make_pair(LI, LR));
1238 }
1239 if (MO.isDef()) {
1240 assert(!MO.isEarlyClobber() && "Early clobbers not allowed in bundles.");
1241 assert(!MO.isDead() && "Dead-defs not allowed in bundles.");
1242 LiveRange* LR = LI->getLiveRangeContaining(MIEndIdx.getDeadSlot());
1243 assert(LR != 0 && "Internal ranges not allowed in bundles.");
1244 Exiting.insert(std::make_pair(LI, LR));
1245 }
Lang Hames6aceab12012-02-19 07:13:05 +00001246 }
Lang Hames4586d252012-02-21 22:29:38 +00001247 }
1248
1249 BundleRanges createBundleRanges(RangeSet& Entering, RangeSet& Internal, RangeSet& Exiting) {
1250 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001251
1252 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001253 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001254 LiveInterval* LI = EI->first;
1255 LiveRange* LR = EI->second;
1256 BR[LI->reg].Use = LR;
1257 }
1258
1259 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001260 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001261 LiveInterval* LI = II->first;
1262 LiveRange* LR = II->second;
1263 if (LR->end.isDead()) {
1264 BR[LI->reg].Dead = LR;
1265 } else {
1266 BR[LI->reg].EC = LR;
1267 }
1268 }
1269
1270 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001271 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001272 LiveInterval* LI = EI->first;
1273 LiveRange* LR = EI->second;
1274 BR[LI->reg].Def = LR;
1275 }
1276
1277 return BR;
1278 }
1279
Lang Hamesecb50622012-02-17 23:43:40 +00001280 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1281 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1282 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001283 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001284 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1285 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
1286 assert(!NewKillMI->killsRegister(reg) && "New kill instr is already a kill.");
1287 OldKillMI->clearRegisterKills(reg, &TRI);
1288 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001289 }
1290
Lang Hamesecb50622012-02-17 23:43:40 +00001291 void updateRegMaskSlots(SlotIndex OldIdx) {
1292 SmallVectorImpl<SlotIndex>::iterator RI =
1293 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1294 OldIdx);
1295 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1296 *RI = NewIdx;
1297 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001298 "RegSlots out of order. Did you move one call across another?");
1299 }
Lang Hames55fed622012-02-19 03:00:30 +00001300
1301 // Return the last use of reg between NewIdx and OldIdx.
1302 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1303 SlotIndex LastUse = NewIdx;
1304 for (MachineRegisterInfo::use_nodbg_iterator
1305 UI = MRI.use_nodbg_begin(Reg),
1306 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001307 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001308 const MachineInstr* MI = &*UI;
1309 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1310 if (InstSlot > LastUse && InstSlot < OldIdx)
1311 LastUse = InstSlot;
1312 }
1313 return LastUse;
1314 }
1315
1316 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1317 LiveInterval* LI = P.first;
1318 LiveRange* LR = P.second;
1319 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1320 if (LiveThrough)
1321 return;
1322 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1323 if (LastUse != NewIdx)
1324 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001325 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001326 }
1327
1328 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1329 LiveInterval* LI = P.first;
1330 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001331 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001332 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001333 // Move kill flags if OldIdx was not originally the end
1334 // (otherwise LR->end points to an invalid slot).
1335 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1336 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1337 moveKillFlags(LI->reg, LR->end, NewIdx);
1338 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001339 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001340 }
1341 }
1342
1343 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1344 bool GoingUp = NewIdx < OldIdx;
1345
1346 if (GoingUp) {
1347 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1348 EI != EE; ++EI)
1349 moveEnteringUpFrom(OldIdx, *EI);
1350 } else {
1351 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1352 EI != EE; ++EI)
1353 moveEnteringDownFrom(OldIdx, *EI);
1354 }
1355 }
1356
1357 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1358 LiveInterval* LI = P.first;
1359 LiveRange* LR = P.second;
1360 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1361 LR->end <= OldIdx.getDeadSlot() &&
1362 "Range should be internal to OldIdx.");
1363 LiveRange Tmp(*LR);
1364 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1365 Tmp.valno->def = Tmp.start;
1366 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1367 LI->removeRange(*LR);
1368 LI->addRange(Tmp);
1369 }
1370
1371 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1372 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1373 II != IE; ++II)
1374 moveInternalFrom(OldIdx, *II);
1375 }
1376
1377 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1378 LiveRange* LR = P.second;
1379 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1380 "Range should start in OldIdx.");
1381 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1382 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1383 LR->start = NewStart;
1384 LR->valno->def = NewStart;
1385 }
1386
1387 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1388 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1389 EI != EE; ++EI)
1390 moveExitingFrom(OldIdx, *EI);
1391 }
1392
Lang Hames6aceab12012-02-19 07:13:05 +00001393 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1394 BundleRanges& BR) {
1395 LiveInterval* LI = P.first;
1396 LiveRange* LR = P.second;
1397 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1398 if (LiveThrough) {
1399 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1400 "Def in bundle should be def range.");
1401 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1402 "If bundle has use for this reg it should be LR.");
1403 BR[LI->reg].Use = LR;
1404 return;
1405 }
1406
1407 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001408 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001409
1410 if (LR->start < NewIdx) {
1411 // Becoming a new entering range.
1412 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1413 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001414 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001415 "Bundle shouldn't have different use range for same reg.");
1416 LR->end = LastUse.getRegSlot();
1417 BR[LI->reg].Use = LR;
1418 } else {
1419 // Becoming a new Dead-def.
1420 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1421 "Live range starting at unexpected slot.");
1422 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1423 assert(BR[LI->reg].Dead == 0 &&
1424 "Can't have def and dead def of same reg in a bundle.");
1425 LR->end = LastUse.getDeadSlot();
1426 BR[LI->reg].Dead = BR[LI->reg].Def;
1427 BR[LI->reg].Def = 0;
1428 }
1429 }
1430
1431 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1432 BundleRanges& BR) {
1433 LiveInterval* LI = P.first;
1434 LiveRange* LR = P.second;
1435 if (NewIdx > LR->end) {
1436 // Range extended to bundle. Add to bundle uses.
1437 // Note: Currently adds kill flags to bundle start.
1438 assert(BR[LI->reg].Use == 0 &&
1439 "Bundle already has use range for reg.");
1440 moveKillFlags(LI->reg, LR->end, NewIdx);
1441 LR->end = NewIdx.getRegSlot();
1442 BR[LI->reg].Use = LR;
1443 } else {
1444 assert(BR[LI->reg].Use != 0 &&
1445 "Bundle should already have a use range for reg.");
1446 }
1447 }
1448
1449 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1450 BundleRanges& BR) {
1451 bool GoingUp = NewIdx < OldIdx;
1452
1453 if (GoingUp) {
1454 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1455 EI != EE; ++EI)
1456 moveEnteringUpFromInto(OldIdx, *EI, BR);
1457 } else {
1458 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1459 EI != EE; ++EI)
1460 moveEnteringDownFromInto(OldIdx, *EI, BR);
1461 }
1462 }
1463
1464 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1465 BundleRanges& BR) {
1466 // TODO: Sane rules for moving ranges into bundles.
1467 }
1468
1469 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1470 BundleRanges& BR) {
1471 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1472 II != IE; ++II)
1473 moveInternalFromInto(OldIdx, *II, BR);
1474 }
1475
1476 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1477 BundleRanges& BR) {
1478 LiveInterval* LI = P.first;
1479 LiveRange* LR = P.second;
1480
1481 assert(LR->start.isRegister() &&
1482 "Don't know how to merge exiting ECs into bundles yet.");
1483
1484 if (LR->end > NewIdx.getDeadSlot()) {
1485 // This range is becoming an exiting range on the bundle.
1486 // If there was an old dead-def of this reg, delete it.
1487 if (BR[LI->reg].Dead != 0) {
1488 LI->removeRange(*BR[LI->reg].Dead);
1489 BR[LI->reg].Dead = 0;
1490 }
1491 assert(BR[LI->reg].Def == 0 &&
1492 "Can't have two defs for the same variable exiting a bundle.");
1493 LR->start = NewIdx.getRegSlot();
1494 LR->valno->def = LR->start;
1495 BR[LI->reg].Def = LR;
1496 } else {
1497 // This range is becoming internal to the bundle.
1498 assert(LR->end == NewIdx.getRegSlot() &&
1499 "Can't bundle def whose kill is before the bundle");
1500 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1501 // Already have a def for this. Just delete range.
1502 LI->removeRange(*LR);
1503 } else {
1504 // Make range dead, record.
1505 LR->end = NewIdx.getDeadSlot();
1506 BR[LI->reg].Dead = LR;
1507 assert(BR[LI->reg].Use == LR &&
1508 "Range becoming dead should currently be use.");
1509 }
1510 // In both cases the range is no longer a use on the bundle.
1511 BR[LI->reg].Use = 0;
1512 }
1513 }
1514
1515 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1516 BundleRanges& BR) {
1517 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1518 EI != EE; ++EI)
1519 moveExitingFromInto(OldIdx, *EI, BR);
1520 }
1521
Lang Hames3dc7c512012-02-17 18:44:18 +00001522};
1523
Lang Hamesecb50622012-02-17 23:43:40 +00001524void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001525 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1526 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001527 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001528 Indexes->getInstructionIndex(MI) :
1529 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001530 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1531 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001532 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001533 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001534
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001535 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001536 HME.moveAllRangesFrom(MI, OldIndex);
1537}
1538
1539void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI, MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001540 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1541 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001542 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001543}