Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 1 | //===-- MBlazeAsmPrinter.cpp - MBlaze LLVM assembly writer ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a printer that converts from our internal representation |
| 11 | // of machine-dependent LLVM code to GAS-format MBlaze assembly language. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #define DEBUG_TYPE "mblaze-asm-printer" |
| 16 | |
| 17 | #include "MBlaze.h" |
| 18 | #include "MBlazeSubtarget.h" |
| 19 | #include "MBlazeInstrInfo.h" |
| 20 | #include "MBlazeTargetMachine.h" |
| 21 | #include "MBlazeMachineFunction.h" |
| 22 | #include "MBlazeMCInstLower.h" |
| 23 | #include "InstPrinter/MBlazeInstPrinter.h" |
| 24 | #include "llvm/Constants.h" |
| 25 | #include "llvm/DerivedTypes.h" |
| 26 | #include "llvm/Module.h" |
| 27 | #include "llvm/CodeGen/AsmPrinter.h" |
| 28 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 29 | #include "llvm/CodeGen/MachineConstantPool.h" |
| 30 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 31 | #include "llvm/CodeGen/MachineInstr.h" |
| 32 | #include "llvm/MC/MCInst.h" |
| 33 | #include "llvm/MC/MCStreamer.h" |
| 34 | #include "llvm/MC/MCAsmInfo.h" |
| 35 | #include "llvm/MC/MCSymbol.h" |
| 36 | #include "llvm/Target/Mangler.h" |
| 37 | #include "llvm/Target/TargetData.h" |
| 38 | #include "llvm/Target/TargetLoweringObjectFile.h" |
| 39 | #include "llvm/Target/TargetMachine.h" |
| 40 | #include "llvm/Target/TargetOptions.h" |
| 41 | #include "llvm/Target/TargetRegistry.h" |
| 42 | #include "llvm/ADT/SmallString.h" |
| 43 | #include "llvm/ADT/StringExtras.h" |
| 44 | #include "llvm/Support/ErrorHandling.h" |
| 45 | #include "llvm/Support/raw_ostream.h" |
| 46 | #include <cctype> |
| 47 | |
| 48 | using namespace llvm; |
| 49 | |
| 50 | namespace { |
| 51 | class MBlazeAsmPrinter : public AsmPrinter { |
| 52 | const MBlazeSubtarget *Subtarget; |
| 53 | public: |
| 54 | explicit MBlazeAsmPrinter(TargetMachine &TM, MCStreamer &Streamer) |
| 55 | : AsmPrinter(TM, Streamer) { |
| 56 | Subtarget = &TM.getSubtarget<MBlazeSubtarget>(); |
| 57 | } |
| 58 | |
| 59 | virtual const char *getPassName() const { |
| 60 | return "MBlaze Assembly Printer"; |
| 61 | } |
| 62 | |
Wesley Peck | 42e75a3 | 2010-11-24 16:32:35 +0000 | [diff] [blame] | 63 | void printSavedRegsBitmask(); |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 64 | void emitFrameDirective(); |
| 65 | virtual void EmitFunctionBodyStart(); |
| 66 | virtual void EmitFunctionBodyEnd(); |
| 67 | virtual void EmitFunctionEntryLabel(); |
| 68 | |
| 69 | virtual bool isBlockOnlyReachableByFallthrough(const MachineBasicBlock *MBB) |
| 70 | const; |
| 71 | |
Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 72 | bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo, |
| 73 | unsigned AsmVariant, const char *ExtraCode, |
| 74 | raw_ostream &O); |
| 75 | void printOperand(const MachineInstr *MI, int opNum, raw_ostream &O); |
| 76 | void printUnsignedImm(const MachineInstr *MI, int opNum, raw_ostream &O); |
| 77 | void printFSLImm(const MachineInstr *MI, int opNum, raw_ostream &O); |
| 78 | void printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O, |
| 79 | const char *Modifier = 0); |
Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 80 | |
Wesley Peck | 0a67d92 | 2010-11-08 19:40:01 +0000 | [diff] [blame] | 81 | void EmitInstruction(const MachineInstr *MI); |
Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 82 | }; |
| 83 | } // end of anonymous namespace |
| 84 | |
| 85 | // #include "MBlazeGenAsmWriter.inc" |
| 86 | |
| 87 | //===----------------------------------------------------------------------===// |
| 88 | // |
| 89 | // MBlaze Asm Directives |
| 90 | // |
| 91 | // -- Frame directive "frame Stackpointer, Stacksize, RARegister" |
| 92 | // Describe the stack frame. |
| 93 | // |
| 94 | // -- Mask directives "mask bitmask, offset" |
| 95 | // Tells the assembler which registers are saved and where. |
| 96 | // bitmask - contain a little endian bitset indicating which registers are |
| 97 | // saved on function prologue (e.g. with a 0x80000000 mask, the |
| 98 | // assembler knows the register 31 (RA) is saved at prologue. |
| 99 | // offset - the position before stack pointer subtraction indicating where |
| 100 | // the first saved register on prologue is located. (e.g. with a |
| 101 | // |
| 102 | // Consider the following function prologue: |
| 103 | // |
| 104 | // .frame R19,48,R15 |
| 105 | // .mask 0xc0000000,-8 |
| 106 | // addiu R1, R1, -48 |
| 107 | // sw R15, 40(R1) |
| 108 | // sw R19, 36(R1) |
| 109 | // |
| 110 | // With a 0xc0000000 mask, the assembler knows the register 15 (R15) and |
| 111 | // 19 (R19) are saved at prologue. As the save order on prologue is from |
| 112 | // left to right, R15 is saved first. A -8 offset means that after the |
| 113 | // stack pointer subtration, the first register in the mask (R15) will be |
| 114 | // saved at address 48-8=40. |
| 115 | // |
| 116 | //===----------------------------------------------------------------------===// |
| 117 | |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 118 | // Print a 32 bit hex number with all numbers. |
| 119 | static void printHex32(unsigned int Value, raw_ostream &O) { |
| 120 | O << "0x"; |
| 121 | for (int i = 7; i >= 0; i--) |
| 122 | O << utohexstr((Value & (0xF << (i*4))) >> (i*4)); |
| 123 | } |
| 124 | |
| 125 | // Create a bitmask with all callee saved registers for CPU or Floating Point |
| 126 | // registers. For CPU registers consider RA, GP and FP for saving if necessary. |
Wesley Peck | 42e75a3 | 2010-11-24 16:32:35 +0000 | [diff] [blame] | 127 | void MBlazeAsmPrinter::printSavedRegsBitmask() { |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame^] | 128 | const TargetFrameLowering *TFI = TM.getFrameLowering(); |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 129 | const TargetRegisterInfo &RI = *TM.getRegisterInfo(); |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 130 | |
| 131 | // CPU Saved Registers Bitmasks |
| 132 | unsigned int CPUBitmask = 0; |
| 133 | |
| 134 | // Set the CPU Bitmasks |
| 135 | const MachineFrameInfo *MFI = MF->getFrameInfo(); |
| 136 | const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo(); |
| 137 | for (unsigned i = 0, e = CSI.size(); i != e; ++i) { |
| 138 | unsigned Reg = CSI[i].getReg(); |
| 139 | unsigned RegNum = MBlazeRegisterInfo::getRegisterNumbering(Reg); |
| 140 | if (MBlaze::GPRRegisterClass->contains(Reg)) |
| 141 | CPUBitmask |= (1 << RegNum); |
| 142 | } |
| 143 | |
| 144 | // Return Address and Frame registers must also be set in CPUBitmask. |
| 145 | if (TFI->hasFP(*MF)) |
| 146 | CPUBitmask |= (1 << MBlazeRegisterInfo:: |
| 147 | getRegisterNumbering(RI.getFrameRegister(*MF))); |
| 148 | |
| 149 | if (MFI->adjustsStack()) |
| 150 | CPUBitmask |= (1 << MBlazeRegisterInfo:: |
| 151 | getRegisterNumbering(RI.getRARegister())); |
| 152 | |
| 153 | // Print CPUBitmask |
Wesley Peck | 42e75a3 | 2010-11-24 16:32:35 +0000 | [diff] [blame] | 154 | OutStreamer.EmitRawText("\t.mask\t0x" + Twine::utohexstr(CPUBitmask)); |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 155 | } |
| 156 | |
| 157 | /// Frame Directive |
| 158 | void MBlazeAsmPrinter::emitFrameDirective() { |
Wesley Peck | 42e75a3 | 2010-11-24 16:32:35 +0000 | [diff] [blame] | 159 | if (!OutStreamer.hasRawTextSupport()) |
| 160 | return; |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 161 | |
Wesley Peck | 42e75a3 | 2010-11-24 16:32:35 +0000 | [diff] [blame] | 162 | const TargetRegisterInfo &RI = *TM.getRegisterInfo(); |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 163 | unsigned stkReg = RI.getFrameRegister(*MF); |
| 164 | unsigned retReg = RI.getRARegister(); |
| 165 | unsigned stkSze = MF->getFrameInfo()->getStackSize(); |
| 166 | |
| 167 | OutStreamer.EmitRawText("\t.frame\t" + |
| 168 | Twine(MBlazeInstPrinter::getRegisterName(stkReg)) + |
| 169 | "," + Twine(stkSze) + "," + |
| 170 | Twine(MBlazeInstPrinter::getRegisterName(retReg))); |
| 171 | } |
| 172 | |
| 173 | void MBlazeAsmPrinter::EmitFunctionEntryLabel() { |
Wesley Peck | 42e75a3 | 2010-11-24 16:32:35 +0000 | [diff] [blame] | 174 | if (OutStreamer.hasRawTextSupport()) |
| 175 | OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName())); |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 176 | AsmPrinter::EmitFunctionEntryLabel(); |
| 177 | } |
| 178 | |
| 179 | void MBlazeAsmPrinter::EmitFunctionBodyStart() { |
Wesley Peck | 42e75a3 | 2010-11-24 16:32:35 +0000 | [diff] [blame] | 180 | if (!OutStreamer.hasRawTextSupport()) |
| 181 | return; |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 182 | |
Wesley Peck | 42e75a3 | 2010-11-24 16:32:35 +0000 | [diff] [blame] | 183 | emitFrameDirective(); |
| 184 | printSavedRegsBitmask(); |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | void MBlazeAsmPrinter::EmitFunctionBodyEnd() { |
Wesley Peck | 42e75a3 | 2010-11-24 16:32:35 +0000 | [diff] [blame] | 188 | if (OutStreamer.hasRawTextSupport()) |
| 189 | OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName())); |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 190 | } |
| 191 | |
Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 192 | //===----------------------------------------------------------------------===// |
| 193 | void MBlazeAsmPrinter::EmitInstruction(const MachineInstr *MI) { |
| 194 | MBlazeMCInstLower MCInstLowering(OutContext, *Mang, *this); |
| 195 | |
| 196 | MCInst TmpInst; |
| 197 | MCInstLowering.Lower(MI, TmpInst); |
| 198 | OutStreamer.EmitInstruction(TmpInst); |
| 199 | } |
| 200 | |
Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 201 | // Print out an operand for an inline asm expression. |
| 202 | bool MBlazeAsmPrinter:: |
| 203 | PrintAsmOperand(const MachineInstr *MI, unsigned OpNo, |
| 204 | unsigned AsmVariant,const char *ExtraCode, raw_ostream &O) { |
| 205 | // Does this asm operand have a single letter operand modifier? |
| 206 | if (ExtraCode && ExtraCode[0]) |
| 207 | return true; // Unknown modifier. |
| 208 | |
| 209 | printOperand(MI, OpNo, O); |
| 210 | return false; |
| 211 | } |
| 212 | |
| 213 | void MBlazeAsmPrinter::printOperand(const MachineInstr *MI, int opNum, |
| 214 | raw_ostream &O) { |
| 215 | const MachineOperand &MO = MI->getOperand(opNum); |
| 216 | |
| 217 | switch (MO.getType()) { |
| 218 | case MachineOperand::MO_Register: |
| 219 | O << MBlazeInstPrinter::getRegisterName(MO.getReg()); |
| 220 | break; |
| 221 | |
| 222 | case MachineOperand::MO_Immediate: |
Wesley Peck | 6e749f3 | 2010-11-21 21:39:46 +0000 | [diff] [blame] | 223 | O << (int32_t)MO.getImm(); |
Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 224 | break; |
| 225 | |
| 226 | case MachineOperand::MO_FPImmediate: { |
| 227 | const ConstantFP *fp = MO.getFPImm(); |
| 228 | printHex32(fp->getValueAPF().bitcastToAPInt().getZExtValue(), O); |
| 229 | O << ";\t# immediate = " << *fp; |
| 230 | break; |
| 231 | } |
| 232 | |
| 233 | case MachineOperand::MO_MachineBasicBlock: |
| 234 | O << *MO.getMBB()->getSymbol(); |
| 235 | return; |
| 236 | |
| 237 | case MachineOperand::MO_GlobalAddress: |
| 238 | O << *Mang->getSymbol(MO.getGlobal()); |
| 239 | break; |
| 240 | |
| 241 | case MachineOperand::MO_ExternalSymbol: |
| 242 | O << *GetExternalSymbolSymbol(MO.getSymbolName()); |
| 243 | break; |
| 244 | |
| 245 | case MachineOperand::MO_JumpTableIndex: |
| 246 | O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber() |
| 247 | << '_' << MO.getIndex(); |
| 248 | break; |
| 249 | |
| 250 | case MachineOperand::MO_ConstantPoolIndex: |
| 251 | O << MAI->getPrivateGlobalPrefix() << "CPI" |
| 252 | << getFunctionNumber() << "_" << MO.getIndex(); |
| 253 | if (MO.getOffset()) |
| 254 | O << "+" << MO.getOffset(); |
| 255 | break; |
| 256 | |
| 257 | default: |
| 258 | llvm_unreachable("<unknown operand type>"); |
| 259 | } |
| 260 | } |
| 261 | |
| 262 | void MBlazeAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum, |
| 263 | raw_ostream &O) { |
| 264 | const MachineOperand &MO = MI->getOperand(opNum); |
| 265 | if (MO.isImm()) |
Wesley Peck | 6e749f3 | 2010-11-21 21:39:46 +0000 | [diff] [blame] | 266 | O << (uint32_t)MO.getImm(); |
Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 267 | else |
| 268 | printOperand(MI, opNum, O); |
| 269 | } |
| 270 | |
| 271 | void MBlazeAsmPrinter::printFSLImm(const MachineInstr *MI, int opNum, |
| 272 | raw_ostream &O) { |
| 273 | const MachineOperand &MO = MI->getOperand(opNum); |
| 274 | if (MO.isImm()) |
| 275 | O << "rfsl" << (unsigned int)MO.getImm(); |
| 276 | else |
| 277 | printOperand(MI, opNum, O); |
| 278 | } |
| 279 | |
| 280 | void MBlazeAsmPrinter:: |
| 281 | printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O, |
| 282 | const char *Modifier) { |
Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 283 | printOperand(MI, opNum, O); |
Wesley Peck | 41400da | 2010-11-12 23:30:17 +0000 | [diff] [blame] | 284 | O << ", "; |
| 285 | printOperand(MI, opNum+1, O); |
Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 286 | } |
| 287 | |
Wesley Peck | 82dc040 | 2010-11-24 15:39:32 +0000 | [diff] [blame] | 288 | /// isBlockOnlyReachableByFallthough - Return true if the basic block has |
| 289 | /// exactly one predecessor and the control transfer mechanism between |
| 290 | /// the predecessor and this block is a fall-through. |
| 291 | bool MBlazeAsmPrinter:: |
| 292 | isBlockOnlyReachableByFallthrough(const MachineBasicBlock *MBB) const { |
| 293 | // If this is a landing pad, it isn't a fall through. If it has no preds, |
| 294 | // then nothing falls through to it. |
| 295 | if (MBB->isLandingPad() || MBB->pred_empty()) |
| 296 | return false; |
| 297 | |
| 298 | // If there isn't exactly one predecessor, it can't be a fall through. |
| 299 | MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI; |
| 300 | ++PI2; |
| 301 | if (PI2 != MBB->pred_end()) |
| 302 | return false; |
| 303 | |
| 304 | // The predecessor has to be immediately before this block. |
| 305 | const MachineBasicBlock *Pred = *PI; |
| 306 | |
| 307 | if (!Pred->isLayoutSuccessor(MBB)) |
| 308 | return false; |
| 309 | |
| 310 | // If the block is completely empty, then it definitely does fall through. |
| 311 | if (Pred->empty()) |
| 312 | return true; |
| 313 | |
| 314 | // Check if the last terminator is an unconditional branch. |
| 315 | MachineBasicBlock::const_iterator I = Pred->end(); |
| 316 | while (I != Pred->begin() && !(--I)->getDesc().isTerminator()) |
| 317 | ; // Noop |
| 318 | return I == Pred->end() || !I->getDesc().isBarrier(); |
| 319 | } |
| 320 | |
Wesley Peck | 4e9141f | 2010-10-21 03:57:26 +0000 | [diff] [blame] | 321 | static MCInstPrinter *createMBlazeMCInstPrinter(const Target &T, |
| 322 | unsigned SyntaxVariant, |
| 323 | const MCAsmInfo &MAI) { |
| 324 | if (SyntaxVariant == 0) |
| 325 | return new MBlazeInstPrinter(MAI); |
| 326 | return 0; |
| 327 | } |
| 328 | |
| 329 | // Force static initialization. |
| 330 | extern "C" void LLVMInitializeMBlazeAsmPrinter() { |
| 331 | RegisterAsmPrinter<MBlazeAsmPrinter> X(TheMBlazeTarget); |
| 332 | TargetRegistry::RegisterMCInstPrinter(TheMBlazeTarget, |
| 333 | createMBlazeMCInstPrinter); |
| 334 | |
| 335 | } |