blob: 22cc9f900312551cf5ac369e44b57da1b45315f2 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkel46479192013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkel8049ab12013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendlingc69107c2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnera17b1552006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner90564f22006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000040]>;
41
Dan Gohmanc76909a2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkelefdd4672013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000044]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkelefdd4672013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000047]>;
48
Evan Cheng53301922008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000051]>;
Evan Cheng53301922008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000060
Chris Lattner51269842006-03-01 05:50:56 +000061//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000062// PowerPC specific DAG Nodes.
63//
64
Hal Finkel827307b2013-04-03 04:01:11 +000065def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
66def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
67
Hal Finkel46479192013-04-01 17:52:07 +000068def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
69def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
70def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
71def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnere6115b32005-10-25 20:41:46 +000072def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
73def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkel46479192013-04-01 17:52:07 +000074def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
75def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000076def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
77 [SDNPHasChain, SDNPMayStore]>;
Hal Finkel46479192013-04-01 17:52:07 +000078def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
79 [SDNPHasChain, SDNPMayLoad]>;
80def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkel8049ab12013-03-31 10:12:51 +000081 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000082
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +000083// Extract FPSCR (not modeled at the DAG level).
84def PPCmffs : SDNode<"PPCISD::MFFS",
85 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
86
87// Perform FADD in round-to-zero mode.
88def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
89
Dale Johannesen6eaeff22007-10-10 01:01:31 +000090
Chris Lattner9c73f092005-10-25 20:55:47 +000091def PPCfsel : SDNode<"PPCISD::FSEL",
92 // Type constraint for fsel.
93 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
94 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000095
Nate Begeman993aeb22005-12-13 22:55:22 +000096def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
97def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000098def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000099def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
100def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +0000101
Bill Schmidtb453e162012-12-14 17:02:38 +0000102def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
103def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
104 [SDNPMayLoad]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000105def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000106def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
107def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
108def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt349c2782012-12-12 19:29:35 +0000109def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
110def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
111def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
112def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
113 [SDNPHasChain]>;
114def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000115
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000116def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000117
Chris Lattner4172b102005-12-06 02:10:38 +0000118// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
119// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000120def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
121def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
122def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000123
Chris Lattner937a79d2005-12-04 19:01:59 +0000124// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000125def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000126 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000127def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000128 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000129
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000130def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000131def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
132 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
133 SDNPVariadic]>;
134def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
135 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
136 SDNPVariadic]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000137def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000138 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000139def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000140 [SDNPHasChain, SDNPSideEffect,
141 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000142def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000143 [SDNPHasChain, SDNPSideEffect,
144 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000145def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000146 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000147def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
149 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000150
Chris Lattner48be23c2008-01-15 22:02:54 +0000151def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000152 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000153
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000154def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000156
Hal Finkel7ee74a62013-03-21 21:37:52 +0000157def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
158 SDTypeProfile<1, 1, [SDTCisInt<0>,
159 SDTCisPtrTy<1>]>,
160 [SDNPHasChain, SDNPSideEffect]>;
161def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
162 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
163 [SDNPHasChain, SDNPSideEffect]>;
164
Chris Lattnera17b1552006-03-31 05:13:27 +0000165def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000166def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000167
Chris Lattner90564f22006-04-18 17:59:36 +0000168def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000169 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000170
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000171def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
172 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000173def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
174 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000175
Hal Finkel82b38212012-08-28 02:10:27 +0000176// Instructions to set/unset CR bit 6 for SVR4 vararg calls
177def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
178 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
179def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
180 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
181
Evan Cheng53301922008-07-12 02:23:19 +0000182// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000183def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
184 [SDNPHasChain, SDNPMayLoad]>;
185def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
186 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000187
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000188// Instructions to support medium and large code model
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000189def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
190def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
191def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
192
193
Jim Laskey2f616bf2006-11-16 22:43:37 +0000194// Instructions to support dynamic alloca.
195def SDTDynOp : SDTypeProfile<1, 2, []>;
196def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
197
Chris Lattner47f01f12005-09-08 19:50:41 +0000198//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000199// PowerPC specific transformation functions and pattern fragments.
200//
Nate Begeman8d948322005-10-19 01:12:32 +0000201
Nate Begeman2d5aff72005-10-19 18:42:01 +0000202def SHL32 : SDNodeXForm<imm, [{
203 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000205}]>;
206
Nate Begeman2d5aff72005-10-19 18:42:01 +0000207def SRL32 : SDNodeXForm<imm, [{
208 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000210}]>;
211
Chris Lattner2eb25172005-09-09 00:39:56 +0000212def LO16 : SDNodeXForm<imm, [{
213 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000215}]>;
216
217def HI16 : SDNodeXForm<imm, [{
218 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000220}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000221
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000222def HA16 : SDNodeXForm<imm, [{
223 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000225 return getI32Imm((Val - (signed short)Val) >> 16);
226}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000227def MB : SDNodeXForm<imm, [{
228 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000229 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000230 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000231 return getI32Imm(mb);
232}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000233
Nate Begemanf42f1332006-09-22 05:01:56 +0000234def ME : SDNodeXForm<imm, [{
235 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000236 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000237 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000238 return getI32Imm(me);
239}]>;
240def maskimm32 : PatLeaf<(imm), [{
241 // maskImm predicate - True if immediate is a run of ones.
242 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000244 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000245 else
246 return false;
247}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000248
Chris Lattner3e63ead2005-09-08 17:33:10 +0000249def immSExt16 : PatLeaf<(imm), [{
250 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
251 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000253 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000254 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000255 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000256}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000257def immZExt16 : PatLeaf<(imm), [{
258 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
259 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000260 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000261}], LO16>;
262
Chris Lattner0ea70b22006-06-20 22:34:10 +0000263// imm16Shifted* - These match immediates where the low 16-bits are zero. There
264// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
265// identical in 32-bit mode, but in 64-bit mode, they return true if the
266// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
267// clear).
268def imm16ShiftedZExt : PatLeaf<(imm), [{
269 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
270 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000271 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000272}], HI16>;
273
274def imm16ShiftedSExt : PatLeaf<(imm), [{
275 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
276 // immediate are set. Used by instructions like 'addis'. Identical to
277 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000280 return true;
281 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000282 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000283}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000284
Hal Finkel08a215c2013-03-18 23:00:58 +0000285// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
286// restricted memrix (offset/4) constants are alignment sensitive. If these
287// offsets are hidden behind TOC entries than the values of the lower-order
288// bits cannot be checked directly. As a result, we need to also incorporate
289// an alignment check into the relevant patterns.
290
291def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
292 return cast<LoadSDNode>(N)->getAlignment() >= 4;
293}]>;
294def aligned4store : PatFrag<(ops node:$val, node:$ptr),
295 (store node:$val, node:$ptr), [{
296 return cast<StoreSDNode>(N)->getAlignment() >= 4;
297}]>;
298def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
299 return cast<LoadSDNode>(N)->getAlignment() >= 4;
300}]>;
301def aligned4pre_store : PatFrag<
302 (ops node:$val, node:$base, node:$offset),
303 (pre_store node:$val, node:$base, node:$offset), [{
304 return cast<StoreSDNode>(N)->getAlignment() >= 4;
305}]>;
306
307def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
308 return cast<LoadSDNode>(N)->getAlignment() < 4;
309}]>;
310def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
311 (store node:$val, node:$ptr), [{
312 return cast<StoreSDNode>(N)->getAlignment() < 4;
313}]>;
314def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
315 return cast<LoadSDNode>(N)->getAlignment() < 4;
316}]>;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000317
Chris Lattner47f01f12005-09-08 19:50:41 +0000318//===----------------------------------------------------------------------===//
319// PowerPC Flag Definitions.
320
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000321class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000322class isDOT {
323 list<Register> Defs = [CR0];
324 bit RC = 1;
325}
Hal Finkel171a8ad2013-04-12 02:18:09 +0000326class isDOT1 {
327 list<Register> Defs = [CR1];
328 bit RC = 1;
329}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000330
Chris Lattner302bf9c2006-11-08 02:13:12 +0000331class RegConstraint<string C> {
332 string Constraints = C;
333}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000334class NoEncode<string E> {
335 string DisableEncoding = E;
336}
Chris Lattner47f01f12005-09-08 19:50:41 +0000337
338
339//===----------------------------------------------------------------------===//
340// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000341
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000342def s5imm : Operand<i32> {
343 let PrintMethod = "printS5ImmOperand";
344}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000345def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000346 let PrintMethod = "printU5ImmOperand";
347}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000348def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000349 let PrintMethod = "printU6ImmOperand";
350}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000351def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000352 let PrintMethod = "printS16ImmOperand";
353}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000354def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000355 let PrintMethod = "printU16ImmOperand";
356}
Chris Lattner8d704112010-11-15 06:09:35 +0000357def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000358 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000359 let EncoderMethod = "getDirectBrEncoding";
360}
361def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000362 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000363 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000364}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000365def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000366 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000367}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000368def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000369 let PrintMethod = "printAbsAddrOperand";
370}
Nate Begemaned428532004-09-04 05:00:00 +0000371def symbolHi: Operand<i32> {
372 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000373 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000374}
375def symbolLo: Operand<i32> {
376 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000377 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000378}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000379def crbitm: Operand<i8> {
380 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000381 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000382}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000383// Address operands
Hal Finkela548afc2013-03-19 18:51:05 +0000384// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
385def ptr_rc_nor0 : PointerLikeRegClass<1>;
386
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000387def dispRI : Operand<iPTR>;
388def dispRIX : Operand<iPTR>;
389
Chris Lattner059ca0f2006-06-16 21:01:35 +0000390def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000391 let PrintMethod = "printMemRegImm";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000392 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000393 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000394}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000395def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000396 let PrintMethod = "printMemRegReg";
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000397 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc:$offreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000398}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000399def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000400 let PrintMethod = "printMemRegImmShifted";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000401 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000402 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000403}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000404
Hal Finkel7ee74a62013-03-21 21:37:52 +0000405// A single-register address. This is used with the SjLj
406// pseudo-instructions.
407def memr : Operand<iPTR> {
408 let MIOperandInfo = (ops ptr_rc:$ptrreg);
409}
410
Ulrich Weigand3b255292013-03-26 10:53:27 +0000411// PowerPC Predicate operand.
412def pred : Operand<OtherVT> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000413 let PrintMethod = "printPredicateOperand";
Ulrich Weigand3b255292013-03-26 10:53:27 +0000414 let MIOperandInfo = (ops i32imm:$bibo, CRRC:$reg);
Chris Lattneraf53a872006-11-04 05:27:39 +0000415}
Chris Lattner0638b262006-11-03 23:53:25 +0000416
Chris Lattnera613d262006-01-12 02:05:36 +0000417// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000418def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
419def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
420def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
421def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000422
Hal Finkel7ee74a62013-03-21 21:37:52 +0000423// The address in a single register. This is used with the SjLj
424// pseudo-instructions.
425def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
426
Chris Lattner74531e42006-11-16 00:41:37 +0000427/// This is just the offset part of iaddr, used for preinc.
428def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000429
Evan Cheng8c75ef92005-12-14 22:07:12 +0000430//===----------------------------------------------------------------------===//
431// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000432def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
433def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000434def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000435
Chris Lattner47f01f12005-09-08 19:50:41 +0000436//===----------------------------------------------------------------------===//
Hal Finkel171a8ad2013-04-12 02:18:09 +0000437// PowerPC Multiclass Definitions.
438
439multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
440 string asmbase, string asmstr, InstrItinClass itin,
441 list<dag> pattern> {
442 let BaseName = asmbase in {
443 def NAME : XForm_6<opcode, xo, OOL, IOL,
444 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
445 pattern>, RecFormRel;
446 def o : XForm_6<opcode, xo, OOL, IOL,
447 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
448 []>, isDOT, RecFormRel;
449 }
450}
451
452multiclass XForm_10r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
453 string asmbase, string asmstr, InstrItinClass itin,
454 list<dag> pattern> {
455 let BaseName = asmbase in {
456 def NAME : XForm_10<opcode, xo, OOL, IOL,
457 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
458 pattern>, RecFormRel;
459 def o : XForm_10<opcode, xo, OOL, IOL,
460 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
461 []>, isDOT, RecFormRel;
462 }
463}
464
465multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
466 string asmbase, string asmstr, InstrItinClass itin,
467 list<dag> pattern> {
468 let BaseName = asmbase in {
469 def NAME : XForm_11<opcode, xo, OOL, IOL,
470 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
471 pattern>, RecFormRel;
472 def o : XForm_11<opcode, xo, OOL, IOL,
473 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
474 []>, isDOT, RecFormRel;
475 }
476}
477
478multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
479 string asmbase, string asmstr, InstrItinClass itin,
480 list<dag> pattern> {
481 let BaseName = asmbase in {
482 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
483 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
484 pattern>, RecFormRel;
485 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
486 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
487 []>, isDOT, RecFormRel;
488 }
489}
490
491multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
492 string asmbase, string asmstr, InstrItinClass itin,
493 list<dag> pattern> {
494 let BaseName = asmbase in {
495 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
496 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
497 pattern>, RecFormRel;
498 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
499 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
500 []>, isDOT, RecFormRel;
501 }
502}
503
504multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
505 string asmbase, string asmstr, InstrItinClass itin,
506 list<dag> pattern> {
507 let BaseName = asmbase in {
508 def NAME : MForm_2<opcode, OOL, IOL,
509 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
510 pattern>, RecFormRel;
511 def o : MForm_2<opcode, OOL, IOL,
512 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
513 []>, isDOT, RecFormRel;
514 }
515}
516
517multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
518 string asmbase, string asmstr, InstrItinClass itin,
519 list<dag> pattern> {
520 let BaseName = asmbase in {
521 def NAME : MDForm_1<opcode, xo, OOL, IOL,
522 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
523 pattern>, RecFormRel;
524 def o : MDForm_1<opcode, xo, OOL, IOL,
525 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
526 []>, isDOT, RecFormRel;
527 }
528}
529
530multiclass XSForm_1r<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
531 string asmbase, string asmstr, InstrItinClass itin,
532 list<dag> pattern> {
533 let BaseName = asmbase in {
534 def NAME : XSForm_1<opcode, xo, OOL, IOL,
535 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
536 pattern>, RecFormRel;
537 def o : XSForm_1<opcode, xo, OOL, IOL,
538 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
539 []>, isDOT, RecFormRel;
540 }
541}
542
543multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
544 string asmbase, string asmstr, InstrItinClass itin,
545 list<dag> pattern> {
546 let BaseName = asmbase in {
547 def NAME : XForm_26<opcode, xo, OOL, IOL,
548 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
549 pattern>, RecFormRel;
550 def o : XForm_26<opcode, xo, OOL, IOL,
551 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
552 []>, isDOT1, RecFormRel;
553 }
554}
555
556multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
557 string asmbase, string asmstr, InstrItinClass itin,
558 list<dag> pattern> {
559 let BaseName = asmbase in {
560 def NAME : AForm_1<opcode, xo, OOL, IOL,
561 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
562 pattern>, RecFormRel;
563 def o : AForm_1<opcode, xo, OOL, IOL,
564 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
565 []>, isDOT1, RecFormRel;
566 }
567}
568
569multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
570 string asmbase, string asmstr, InstrItinClass itin,
571 list<dag> pattern> {
572 let BaseName = asmbase in {
573 def NAME : AForm_2<opcode, xo, OOL, IOL,
574 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
575 pattern>, RecFormRel;
576 def o : AForm_2<opcode, xo, OOL, IOL,
577 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
578 []>, isDOT1, RecFormRel;
579 }
580}
581
582multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
583 string asmbase, string asmstr, InstrItinClass itin,
584 list<dag> pattern> {
585 let BaseName = asmbase in {
586 def NAME : AForm_3<opcode, xo, OOL, IOL,
587 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
588 pattern>, RecFormRel;
589 def o : AForm_3<opcode, xo, OOL, IOL,
590 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
591 []>, isDOT1, RecFormRel;
592 }
593}
594
595//===----------------------------------------------------------------------===//
Chris Lattner47f01f12005-09-08 19:50:41 +0000596// PowerPC Instruction Definitions.
597
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000598// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000599
Chris Lattner88d211f2006-03-12 09:13:49 +0000600let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000601let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000602def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000603 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000604def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000605 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000606}
Chris Lattner1877ec92006-03-13 21:52:10 +0000607
Evan Cheng64d80e32007-07-19 01:14:50 +0000608def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000609 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000610}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000611
Evan Cheng071a2792007-09-11 19:55:27 +0000612let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000613def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000614 [(set i32:$result,
615 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000616
Dan Gohman533297b2009-10-29 18:10:34 +0000617// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
618// instruction selection into a branch sequence.
619let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000620 PPC970_Single = 1 in {
Hal Finkelab42ec22013-03-27 05:57:58 +0000621 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
622 // because either operand might become the first operand in an isel, and
623 // that operand cannot be r0.
624 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond,
625 GPRC_NOR0:$T, GPRC_NOR0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000626 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000627 []>;
Hal Finkelab42ec22013-03-27 05:57:58 +0000628 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond,
629 G8RC_NOX0:$T, G8RC_NOX0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000630 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000631 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000632 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000633 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000634 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000635 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000636 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000637 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000638 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000639 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000640 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000641}
642
Bill Wendling7194aaf2008-03-03 22:19:16 +0000643// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
644// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000645let mayStore = 1 in
646def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000647 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000648
Hal Finkeld21e9302011-12-06 20:55:36 +0000649// RESTORE_CR - Indicate that we're restoring the CR register (previously
650// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000651let mayLoad = 1 in
652def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000653 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000654
Evan Chengffbacca2007-07-21 00:34:19 +0000655let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand3b255292013-03-26 10:53:27 +0000656 let isReturn = 1, Uses = [LR, RM] in
657 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", BrB,
658 [(retflag)]>;
Hal Finkel90dd7fd2013-04-10 06:42:34 +0000659 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Owen Anderson20ab2902007-11-12 07:39:39 +0000660 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Hal Finkel90dd7fd2013-04-10 06:42:34 +0000661
662 def BCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
663 "b${cond:cc}ctr ${cond:reg}", BrB, []>;
664 }
Chris Lattner47f01f12005-09-08 19:50:41 +0000665}
666
Chris Lattner7a823bd2005-02-15 20:26:49 +0000667let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000668 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000669 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000670
Evan Chengffbacca2007-07-21 00:34:19 +0000671let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000672 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000673 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000674 "b $dst", BrB,
675 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000676 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000677
Chris Lattner18258c62006-11-17 22:37:34 +0000678 // BCC represents an arbitrary conditional branch on a predicate.
679 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidtd8755332012-10-05 15:16:11 +0000680 // a two-value operand where a dag node expects two operands. :(
Hal Finkel5ee67e82013-04-08 16:24:03 +0000681 let isCodeGenOnly = 1 in {
Will Schmidtd8755332012-10-05 15:16:11 +0000682 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
683 "b${cond:cc} ${cond:reg}, $dst"
684 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel5ee67e82013-04-08 16:24:03 +0000685 let isReturn = 1, Uses = [LR, RM] in
686 def BCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
687 "b${cond:cc}lr ${cond:reg}", BrB, []>;
Hal Finkel7eb0d812013-04-09 22:58:37 +0000688
689 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
690 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
691 "bdzlr", BrB, []>;
692 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
693 "bdnzlr", BrB, []>;
694 }
Hal Finkel5ee67e82013-04-08 16:24:03 +0000695 }
Hal Finkel99f823f2012-06-08 15:38:21 +0000696
697 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000698 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
699 "bdz $dst">;
700 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
701 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000702 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000703}
704
Hal Finkelcaeeb182013-04-04 22:55:54 +0000705// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigand3d386422013-03-26 10:57:16 +0000706let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000707 let Defs = [LR], Uses = [RM] in {
Hal Finkelcaeeb182013-04-04 22:55:54 +0000708 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
709 "bcl 20, 31, $dst">;
Hal Finkel7ee74a62013-03-21 21:37:52 +0000710 }
711}
712
Roman Divackye46137f2012-03-06 16:41:49 +0000713let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000714 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000715 let Uses = [RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000716 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
717 "bl $func", BrB, []>; // See Pat patterns below.
718 def BLA : IForm<18, 1, 1, (outs), (ins aaddr:$func),
719 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000720 }
721 let Uses = [CTR, RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000722 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
723 "bctrl", BrB, [(PPCbctrl)]>,
724 Requires<[In32BitMode]>;
Hal Finkel90dd7fd2013-04-10 06:42:34 +0000725 def BCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
726 "b${cond:cc}ctrl ${cond:reg}", BrB, []>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000727 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000728}
729
Dale Johannesenb384ab92008-10-29 18:26:45 +0000730let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000731def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000732 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000733 "#TC_RETURNd $dst $offset",
734 []>;
735
736
Dale Johannesenb384ab92008-10-29 18:26:45 +0000737let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000738def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000739 "#TC_RETURNa $func $offset",
740 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
741
Dale Johannesenb384ab92008-10-29 18:26:45 +0000742let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000743def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000744 "#TC_RETURNr $dst $offset",
745 []>;
746
747
Ulrich Weigand3d386422013-03-26 10:57:16 +0000748let isCodeGenOnly = 1 in {
749
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000750let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000751 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000752def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
753 Requires<[In32BitMode]>;
754
755
756
757let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000758 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000759def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
760 "b $dst", BrB,
761 []>;
762
Ulrich Weigand3d386422013-03-26 10:57:16 +0000763}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000764
765let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000766 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000767def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
768 "ba $dst", BrB,
769 []>;
770
Ulrich Weigand3d386422013-03-26 10:57:16 +0000771let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000772 def EH_SjLj_SetJmp32 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
773 "#EH_SJLJ_SETJMP32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000774 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel7ee74a62013-03-21 21:37:52 +0000775 Requires<[In32BitMode]>;
776 let isTerminator = 1 in
777 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
778 "#EH_SJLJ_LONGJMP32",
779 [(PPCeh_sjlj_longjmp addr:$buf)]>,
780 Requires<[In32BitMode]>;
781}
782
Ulrich Weigand3d386422013-03-26 10:57:16 +0000783let isBranch = 1, isTerminator = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000784 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
785 "#EH_SjLj_Setup\t$dst", []>;
786}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000787
Chris Lattner001db452006-06-06 21:29:23 +0000788// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000789def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000790 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
791 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000792def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000793 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
794 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000795def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000796 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
797 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000798def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000799 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
800 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000801def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000802 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
803 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000804def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000805 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
806 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000807def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000808 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
809 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000810def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000811 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
812 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000813
Hal Finkel19aa2b52012-04-01 20:08:17 +0000814def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
815 (DCBT xoaddr:$dst)>;
816
Evan Cheng53301922008-07-12 02:23:19 +0000817// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000818let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000819 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000820 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000821 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000822 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000823 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000824 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000825 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000826 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000827 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000828 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000829 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000830 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000831 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000832 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000833 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000834 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000835 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000836 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000837 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000838 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000839 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000840 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000841 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000842 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000843 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000844 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000845 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000846 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000847 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000848 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000849 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000850 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000851 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000852 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000853 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000854 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000855 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000856 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000857 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000858 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000859 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000860 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000861 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000862 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000863 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000864 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000865 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000866 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000867 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000868 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000869 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000870 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000871 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000872 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000873 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000874
Dale Johannesen97efa362008-08-28 17:53:09 +0000875 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000876 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000877 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000878 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000879 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000880 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000881 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000882 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000883 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000884
Dale Johannesen97efa362008-08-28 17:53:09 +0000885 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000886 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000887 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000888 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000889 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000890 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000891 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000892 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000893 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000894 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000895}
896
Evan Cheng53301922008-07-12 02:23:19 +0000897// Instructions to support atomic operations
898def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
899 "lwarx $rD, $src", LdStLWARX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000900 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000901
902let Defs = [CR0] in
903def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
904 "stwcx. $rS, $dst", LdStSTWCX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000905 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng53301922008-07-12 02:23:19 +0000906 isDOT;
907
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000908let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000909def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000910
Chris Lattner26e552b2006-11-14 19:19:53 +0000911//===----------------------------------------------------------------------===//
912// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000913//
Chris Lattner26e552b2006-11-14 19:19:53 +0000914
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000915// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000916let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000917def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000918 "lbz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000919 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000920def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000921 "lha $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000922 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000923 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000924def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000925 "lhz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000926 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000927def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000928 "lwz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000929 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000930
Evan Cheng64d80e32007-07-19 01:14:50 +0000931def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000932 "lfs $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000933 [(set f32:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000934def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000935 "lfd $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000936 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattner4eab7142006-11-10 02:08:47 +0000937
Chris Lattner4eab7142006-11-10 02:08:47 +0000938
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000939// Unindexed (r+i) Loads with Update (preinc).
Hal Finkelfa1d1022013-04-07 05:46:58 +0000940let mayLoad = 1, neverHasSideEffects = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000941def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000942 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000943 []>, RegConstraint<"$addr.reg = $ea_result">,
944 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000945
Hal Finkela548afc2013-03-19 18:51:05 +0000946def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000947 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000948 []>, RegConstraint<"$addr.reg = $ea_result">,
949 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000950
Hal Finkela548afc2013-03-19 18:51:05 +0000951def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000952 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000953 []>, RegConstraint<"$addr.reg = $ea_result">,
954 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000955
Hal Finkela548afc2013-03-19 18:51:05 +0000956def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000957 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000958 []>, RegConstraint<"$addr.reg = $ea_result">,
959 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000960
Hal Finkela548afc2013-03-19 18:51:05 +0000961def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000962 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000963 []>, RegConstraint<"$addr.reg = $ea_result">,
964 NoEncode<"$ea_result">;
965
Hal Finkela548afc2013-03-19 18:51:05 +0000966def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000967 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000968 []>, RegConstraint<"$addr.reg = $ea_result">,
969 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000970
971
972// Indexed (r+r) Loads with Update (preinc).
Hal Finkela548afc2013-03-19 18:51:05 +0000973def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000974 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000975 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000976 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000977 NoEncode<"$ea_result">;
978
Hal Finkela548afc2013-03-19 18:51:05 +0000979def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000980 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000981 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000982 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000983 NoEncode<"$ea_result">;
984
Hal Finkela548afc2013-03-19 18:51:05 +0000985def LHZUX : XForm_1<31, 311, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000986 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000987 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000988 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000989 NoEncode<"$ea_result">;
990
Hal Finkela548afc2013-03-19 18:51:05 +0000991def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000992 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000993 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000994 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000995 NoEncode<"$ea_result">;
996
Hal Finkela548afc2013-03-19 18:51:05 +0000997def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000998 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000999 "lfsux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +00001000 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001001 NoEncode<"$ea_result">;
1002
Hal Finkela548afc2013-03-19 18:51:05 +00001003def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001004 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001005 "lfdux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +00001006 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001007 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +00001008}
Dan Gohman41474ba2008-12-03 02:30:17 +00001009}
Chris Lattner302bf9c2006-11-08 02:13:12 +00001010
Chris Lattnerf8e07f42006-11-15 02:43:19 +00001011// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +00001012//
Dan Gohman15511cf2008-12-03 18:15:48 +00001013let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001014def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +00001015 "lbzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001016 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001017def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +00001018 "lhax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001019 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner26e552b2006-11-14 19:19:53 +00001020 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001021def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +00001022 "lhzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001023 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001024def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +00001025 "lwzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001026 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001027
1028
Evan Cheng64d80e32007-07-19 01:14:50 +00001029def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +00001030 "lhbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001031 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001032def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +00001033 "lwbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001034 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001035
Evan Cheng64d80e32007-07-19 01:14:50 +00001036def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001037 "lfsx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001038 [(set f32:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001039def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001040 "lfdx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001041 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkel8049ab12013-03-31 10:12:51 +00001042
1043def LFIWAX : XForm_25<31, 855, (outs F8RC:$frD), (ins memrr:$src),
1044 "lfiwax $frD, $src", LdStLFD,
1045 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Hal Finkel46479192013-04-01 17:52:07 +00001046def LFIWZX : XForm_25<31, 887, (outs F8RC:$frD), (ins memrr:$src),
1047 "lfiwzx $frD, $src", LdStLFD,
1048 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001049}
1050
1051//===----------------------------------------------------------------------===//
1052// PPC32 Store Instructions.
1053//
1054
Chris Lattnerf8e07f42006-11-15 02:43:19 +00001055// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +00001056let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001057def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +00001058 "stb $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001059 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001060def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +00001061 "sth $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001062 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001063def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +00001064 "stw $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001065 [(store i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001066def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001067 "stfs $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001068 [(store f32:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001069def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001070 "stfd $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001071 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001072}
1073
Chris Lattnerf8e07f42006-11-15 02:43:19 +00001074// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001075let PPC970_Unit = 2, mayStore = 1 in {
1076def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
1077 "stbu $rS, $dst", LdStStoreUpd, []>,
1078 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
1079def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
1080 "sthu $rS, $dst", LdStStoreUpd, []>,
1081 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
1082def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
1083 "stwu $rS, $dst", LdStStoreUpd, []>,
1084 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
1085def STFSU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memri:$dst),
1086 "stfsu $rS, $dst", LdStSTFDU, []>,
1087 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
1088def STFDU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memri:$dst),
1089 "stfdu $rS, $dst", LdStSTFDU, []>,
1090 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +00001091}
1092
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001093// Patterns to match the pre-inc stores. We can't put the patterns on
1094// the instruction definitions directly as ISel wants the address base
1095// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001096def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1097 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1098def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1099 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1100def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1101 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1102def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1103 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1104def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1105 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +00001106
Chris Lattner26e552b2006-11-14 19:19:53 +00001107// Indexed (r+r) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +00001108let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001109def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +00001110 "stbx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001111 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +00001112 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001113def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +00001114 "sthx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001115 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +00001116 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001117def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +00001118 "stwx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001119 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +00001120 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +00001121
Evan Cheng64d80e32007-07-19 01:14:50 +00001122def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +00001123 "sthbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001124 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +00001125 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001126def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +00001127 "stwbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001128 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +00001129 PPC970_DGroup_Cracked;
1130
Evan Cheng64d80e32007-07-19 01:14:50 +00001131def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001132 "stfiwx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001133 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +00001134
Evan Cheng64d80e32007-07-19 01:14:50 +00001135def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001136 "stfsx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001137 [(store f32:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001138def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001139 "stfdx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001140 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001141}
1142
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001143// Indexed (r+r) Stores with Update (preinc).
1144let PPC970_Unit = 2, mayStore = 1 in {
1145def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
1146 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +00001147 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001148 PPC970_DGroup_Cracked;
1149def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
1150 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +00001151 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001152 PPC970_DGroup_Cracked;
1153def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
1154 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +00001155 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001156 PPC970_DGroup_Cracked;
1157def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memrr:$dst),
1158 "stfsux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +00001159 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001160 PPC970_DGroup_Cracked;
1161def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memrr:$dst),
1162 "stfdux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +00001163 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001164 PPC970_DGroup_Cracked;
1165}
1166
1167// Patterns to match the pre-inc stores. We can't put the patterns on
1168// the instruction definitions directly as ISel wants the address base
1169// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001170def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1171 (STBUX $rS, $ptrreg, $ptroff)>;
1172def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1173 (STHUX $rS, $ptrreg, $ptroff)>;
1174def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1175 (STWUX $rS, $ptrreg, $ptroff)>;
1176def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1177 (STFSUX $rS, $ptrreg, $ptroff)>;
1178def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1179 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001180
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001181def SYNC : XForm_24_sync<31, 598, (outs), (ins),
1182 "sync", LdStSync,
1183 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001184
1185//===----------------------------------------------------------------------===//
1186// PPC32 Arithmetic Instructions.
1187//
Chris Lattner302bf9c2006-11-08 02:13:12 +00001188
Chris Lattner88d211f2006-03-12 09:13:49 +00001189let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001190def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001191 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001192 [(set i32:$rD, (add i32:$rA, immSExt16:$imm))]>;
Hal Finkel171a8ad2013-04-12 02:18:09 +00001193let Defs = [CARRY], BaseName = "addic" in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001194def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001195 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001196 [(set i32:$rD, (addc i32:$rA, immSExt16:$imm))]>,
Hal Finkel171a8ad2013-04-12 02:18:09 +00001197 RecFormRel, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001198def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001199 "addic. $rD, $rA, $imm", IntGeneral,
Hal Finkel171a8ad2013-04-12 02:18:09 +00001200 []>, isDOT, RecFormRel;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001201}
Hal Finkela548afc2013-03-19 18:51:05 +00001202def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001203 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001204 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigand3d386422013-03-26 10:57:16 +00001205let isCodeGenOnly = 1 in
Hal Finkela548afc2013-03-19 18:51:05 +00001206def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +00001207 "la $rD, $sym($rA)", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001208 [(set i32:$rD, (add i32:$rA,
Chris Lattner490ad082005-11-17 17:52:01 +00001209 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001210def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001211 "mulli $rD, $rA, $imm", IntMulLI,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001212 [(set i32:$rD, (mul i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001213let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001214def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001215 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001216 [(set i32:$rD, (subc immSExt16:$imm, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001217}
Bill Wendling0f940c92007-12-07 21:42:31 +00001218
Hal Finkelf3c38282012-08-28 02:10:33 +00001219let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +00001220 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001221 "li $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001222 [(set i32:$rD, immSExt16:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001223 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001224 "lis $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001225 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001226}
Chris Lattner88d211f2006-03-12 09:13:49 +00001227}
Chris Lattner26e552b2006-11-14 19:19:53 +00001228
Chris Lattner88d211f2006-03-12 09:13:49 +00001229let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001230def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001231 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001232 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001233 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001234def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001235 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001236 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001237 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001238def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001239 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001240 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001241def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001242 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001243 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001244def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001245 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001246 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001247def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001248 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001249 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001250def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001251 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001252def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001253 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001254def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001255 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001256}
Nate Begemaned428532004-09-04 05:00:00 +00001257
Hal Finkel171a8ad2013-04-12 02:18:09 +00001258let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
1259defm NAND : XForm_6r<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1260 "nand", "$rA, $rS, $rB", IntSimple,
1261 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
1262defm AND : XForm_6r<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1263 "and", "$rA, $rS, $rB", IntSimple,
1264 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
1265defm ANDC : XForm_6r<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1266 "andc", "$rA, $rS, $rB", IntSimple,
1267 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
1268defm OR : XForm_6r<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1269 "or", "$rA, $rS, $rB", IntSimple,
1270 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
1271defm NOR : XForm_6r<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1272 "nor", "$rA, $rS, $rB", IntSimple,
1273 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
1274defm ORC : XForm_6r<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1275 "orc", "$rA, $rS, $rB", IntSimple,
1276 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
1277defm EQV : XForm_6r<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1278 "eqv", "$rA, $rS, $rB", IntSimple,
1279 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
1280defm XOR : XForm_6r<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1281 "xor", "$rA, $rS, $rB", IntSimple,
1282 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
1283defm SLW : XForm_6r<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1284 "slw", "$rA, $rS, $rB", IntGeneral,
1285 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
1286defm SRW : XForm_6r<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1287 "srw", "$rA, $rS, $rB", IntGeneral,
1288 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001289let Defs = [CARRY] in {
Hal Finkel171a8ad2013-04-12 02:18:09 +00001290defm SRAW : XForm_6r<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
1291 "sraw", "$rA, $rS, $rB", IntShift,
1292 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001293}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001294}
Chris Lattner26e552b2006-11-14 19:19:53 +00001295
Chris Lattner88d211f2006-03-12 09:13:49 +00001296let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel171a8ad2013-04-12 02:18:09 +00001297let neverHasSideEffects = 1 in {
Dale Johannesen8dffc812009-09-18 20:15:22 +00001298let Defs = [CARRY] in {
Hal Finkel171a8ad2013-04-12 02:18:09 +00001299defm SRAWI : XForm_10r<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
1300 "srawi", "$rA, $rS, $SH", IntShift,
1301 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001302}
Hal Finkel171a8ad2013-04-12 02:18:09 +00001303defm CNTLZW : XForm_11r<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
1304 "cntlzw", "$rA, $rS", IntGeneral,
1305 [(set i32:$rA, (ctlz i32:$rS))]>;
1306defm EXTSB : XForm_11r<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
1307 "extsb", "$rA, $rS", IntSimple,
1308 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
1309defm EXTSH : XForm_11r<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
1310 "extsh", "$rA, $rS", IntSimple,
1311 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
1312}
Evan Cheng64d80e32007-07-19 01:14:50 +00001313def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001314 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001315def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001316 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001317}
1318let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001319//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001320// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001321def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001322 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001323def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001324 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001325
Dale Johannesenb384ab92008-10-29 18:26:45 +00001326let Uses = [RM] in {
Hal Finkel171a8ad2013-04-12 02:18:09 +00001327 let neverHasSideEffects = 1 in {
1328 defm FCTIWZ : XForm_26r<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1329 "fctiwz", "$frD, $frB", FPGeneral,
1330 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001331
Hal Finkel171a8ad2013-04-12 02:18:09 +00001332 defm FRSP : XForm_26r<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1333 "frsp", "$frD, $frB", FPGeneral,
1334 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001335
1336 // The frin -> nearbyint mapping is valid only in fast-math mode.
Hal Finkel171a8ad2013-04-12 02:18:09 +00001337 let Interpretation64Bit = 1 in
1338 defm FRIND : XForm_26r<63, 392, (outs F8RC:$frD), (ins F8RC:$frB),
1339 "frin", "$frD, $frB", FPGeneral,
1340 [(set f64:$frD, (fnearbyint f64:$frB))]>;
1341 defm FRINS : XForm_26r<63, 392, (outs F4RC:$frD), (ins F4RC:$frB),
1342 "frin", "$frD, $frB", FPGeneral,
1343 [(set f32:$frD, (fnearbyint f32:$frB))]>;
1344 }
Hal Finkelf5d5c432013-03-29 08:57:48 +00001345
Hal Finkel0882fd62013-03-29 19:41:55 +00001346 // These pseudos expand to rint but also set FE_INEXACT when the result does
1347 // not equal the argument.
1348 let usesCustomInserter = 1, Defs = [RM] in { // FIXME: Model FPSCR!
1349 def FRINDrint : Pseudo<(outs F8RC:$frD), (ins F8RC:$frB),
1350 "#FRINDrint", [(set f64:$frD, (frint f64:$frB))]>;
1351 def FRINSrint : Pseudo<(outs F4RC:$frD), (ins F4RC:$frB),
1352 "#FRINSrint", [(set f32:$frD, (frint f32:$frB))]>;
1353 }
1354
Hal Finkel171a8ad2013-04-12 02:18:09 +00001355 let neverHasSideEffects = 1 in {
1356 let Interpretation64Bit = 1 in
1357 defm FRIPD : XForm_26r<63, 456, (outs F8RC:$frD), (ins F8RC:$frB),
1358 "frip", "$frD, $frB", FPGeneral,
1359 [(set f64:$frD, (fceil f64:$frB))]>;
1360 defm FRIPS : XForm_26r<63, 456, (outs F4RC:$frD), (ins F4RC:$frB),
1361 "frip", "$frD, $frB", FPGeneral,
1362 [(set f32:$frD, (fceil f32:$frB))]>;
1363 let Interpretation64Bit = 1 in
1364 defm FRIZD : XForm_26r<63, 424, (outs F8RC:$frD), (ins F8RC:$frB),
1365 "friz", "$frD, $frB", FPGeneral,
1366 [(set f64:$frD, (ftrunc f64:$frB))]>;
1367 defm FRIZS : XForm_26r<63, 424, (outs F4RC:$frD), (ins F4RC:$frB),
1368 "friz", "$frD, $frB", FPGeneral,
1369 [(set f32:$frD, (ftrunc f32:$frB))]>;
1370 let Interpretation64Bit = 1 in
1371 defm FRIMD : XForm_26r<63, 488, (outs F8RC:$frD), (ins F8RC:$frB),
1372 "frim", "$frD, $frB", FPGeneral,
1373 [(set f64:$frD, (ffloor f64:$frB))]>;
1374 defm FRIMS : XForm_26r<63, 488, (outs F4RC:$frD), (ins F4RC:$frB),
1375 "frim", "$frD, $frB", FPGeneral,
1376 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001377
Hal Finkel171a8ad2013-04-12 02:18:09 +00001378 defm FSQRT : XForm_26r<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1379 "fsqrt", "$frD, $frB", FPSqrt,
1380 [(set f64:$frD, (fsqrt f64:$frB))]>;
1381 defm FSQRTS : XForm_26r<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1382 "fsqrts", "$frD, $frB", FPSqrt,
1383 [(set f32:$frD, (fsqrt f32:$frB))]>;
1384 }
Dale Johannesenb384ab92008-10-29 18:26:45 +00001385 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001386}
Chris Lattner919c0322005-10-01 01:35:02 +00001387
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001388/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001389/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001390/// that they will fill slots (which could cause the load of a LSU reject to
1391/// sneak into a d-group with a store).
Hal Finkelfa1cac22013-04-07 04:56:16 +00001392let neverHasSideEffects = 1 in
Hal Finkel171a8ad2013-04-12 02:18:09 +00001393defm FMR : XForm_26r<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1394 "fmr", "$frD, $frB", FPGeneral,
1395 []>, // (set f32:$frD, f32:$frB)
1396 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001397
Hal Finkel171a8ad2013-04-12 02:18:09 +00001398let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001399// These are artificially split into two different forms, for 4/8 byte FP.
Hal Finkel171a8ad2013-04-12 02:18:09 +00001400defm FABSS : XForm_26r<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
1401 "fabs", "$frD, $frB", FPGeneral,
1402 [(set f32:$frD, (fabs f32:$frB))]>;
1403let Interpretation64Bit = 1 in
1404defm FABSD : XForm_26r<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
1405 "fabs", "$frD, $frB", FPGeneral,
1406 [(set f64:$frD, (fabs f64:$frB))]>;
1407defm FNABSS : XForm_26r<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
1408 "fnabs", "$frD, $frB", FPGeneral,
1409 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
1410let Interpretation64Bit = 1 in
1411defm FNABSD : XForm_26r<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
1412 "fnabs", "$frD, $frB", FPGeneral,
1413 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
1414defm FNEGS : XForm_26r<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
1415 "fneg", "$frD, $frB", FPGeneral,
1416 [(set f32:$frD, (fneg f32:$frB))]>;
1417let Interpretation64Bit = 1 in
1418defm FNEGD : XForm_26r<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
1419 "fneg", "$frD, $frB", FPGeneral,
1420 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel827307b2013-04-03 04:01:11 +00001421
1422// Reciprocal estimates.
Hal Finkel171a8ad2013-04-12 02:18:09 +00001423defm FRE : XForm_26r<63, 24, (outs F8RC:$frD), (ins F8RC:$frB),
1424 "fre", "$frD, $frB", FPGeneral,
1425 [(set f64:$frD, (PPCfre f64:$frB))]>;
1426defm FRES : XForm_26r<59, 24, (outs F4RC:$frD), (ins F4RC:$frB),
1427 "fres", "$frD, $frB", FPGeneral,
1428 [(set f32:$frD, (PPCfre f32:$frB))]>;
1429defm FRSQRTE : XForm_26r<63, 26, (outs F8RC:$frD), (ins F8RC:$frB),
1430 "frsqrte", "$frD, $frB", FPGeneral,
1431 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
1432defm FRSQRTES : XForm_26r<59, 26, (outs F4RC:$frD), (ins F4RC:$frB),
1433 "frsqrtes", "$frD, $frB", FPGeneral,
1434 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001435}
Nate Begeman6b3dc552004-08-29 22:45:13 +00001436
Nate Begeman07aada82004-08-30 02:28:06 +00001437// XL-Form instructions. condition register logical ops.
1438//
Hal Finkelaecbe242013-04-07 05:16:57 +00001439let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001440def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001441 "mcrf $BF, $BFA", BrMCR>,
1442 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001443
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001444def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1445 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001446 "creqv $CRD, $CRA, $CRB", BrCR,
1447 []>;
1448
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001449def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1450 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1451 "cror $CRD, $CRA, $CRB", BrCR,
1452 []>;
1453
Ulrich Weigand3d386422013-03-26 10:57:16 +00001454let isCodeGenOnly = 1 in {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001455def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001456 "creqv $dst, $dst, $dst", BrCR,
1457 []>;
1458
Roman Divacky0aaa9192011-08-30 17:04:16 +00001459def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1460 "crxor $dst, $dst, $dst", BrCR,
1461 []>;
1462
Hal Finkel82b38212012-08-28 02:10:27 +00001463let Defs = [CR1EQ], CRD = 6 in {
1464def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1465 "creqv 6, 6, 6", BrCR,
1466 [(PPCcr6set)]>;
1467
1468def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1469 "crxor 6, 6, 6", BrCR,
1470 [(PPCcr6unset)]>;
1471}
Ulrich Weigand3d386422013-03-26 10:57:16 +00001472}
Hal Finkel82b38212012-08-28 02:10:27 +00001473
Chris Lattner88d211f2006-03-12 09:13:49 +00001474// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001475//
Dale Johannesen639076f2008-10-23 20:41:28 +00001476let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001477def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1478 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001479 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001480}
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001481let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001482def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1483 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001484 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001485}
Chris Lattner1877ec92006-03-13 21:52:10 +00001486
Dale Johannesen639076f2008-10-23 20:41:28 +00001487let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001488def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1489 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001490 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001491}
1492let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001493def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1494 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001495 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001496}
Chris Lattner1877ec92006-03-13 21:52:10 +00001497
1498// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1499// a GPR on the PPC970. As such, copies in and out have the same performance
1500// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001501def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001502 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001503 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001504def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001505 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001506 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001507
Hal Finkel10f7f2a2013-03-21 19:03:21 +00001508let isCodeGenOnly = 1 in {
1509 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
1510 (outs VRSAVERC:$reg), (ins GPRC:$rS),
1511 "mtspr 256, $rS", IntGeneral>,
1512 PPC970_DGroup_Single, PPC970_Unit_FXU;
1513 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT),
1514 (ins VRSAVERC:$reg),
1515 "mfspr $rT, 256", IntGeneral>,
1516 PPC970_DGroup_First, PPC970_Unit_FXU;
1517}
1518
1519// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
1520// so we'll need to scavenge a register for it.
1521let mayStore = 1 in
1522def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
1523 "#SPILL_VRSAVE", []>;
1524
1525// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
1526// spilled), so we'll need to scavenge a register for it.
1527let mayLoad = 1 in
1528def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
1529 "#RESTORE_VRSAVE", []>;
1530
Hal Finkelf0e3ca02013-04-07 14:33:13 +00001531let neverHasSideEffects = 1 in {
Hal Finkel234bb382011-12-07 06:34:06 +00001532def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001533 "mtcrf $FXM, $rS", BrMCRX>,
1534 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001535
1536// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1537// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001538// vreg = MCRF CR0
1539// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001540// while not declaring it breaks DeadMachineInstructionElimination.
1541// As it turns out, in all cases where we currently use this,
1542// we're only interested in one subregister of it. Represent this in the
1543// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001544//
1545// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Ulrich Weigand3d386422013-03-26 10:57:16 +00001546let isCodeGenOnly = 1 in
Dale Johannesen5f07d522010-05-20 17:48:26 +00001547def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001548 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001549 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001550
Evan Cheng64d80e32007-07-19 01:14:50 +00001551def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001552 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001553 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelf0e3ca02013-04-07 14:33:13 +00001554} // neverHasSideEffects = 1
1555
1556// MFCR uses all CR registers, but marking that explicitly causes
1557// problems because some of them appear to be undefined. Because
1558// this form is used only in prologue code, just mark it as having
1559// side effects.
1560let /* Uses = [CR0, CR1, CR2, CR3, CR4, CR5, CR6] */ hasSideEffects = 1 in
1561def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1562 "mfcr $rT", SprMFCR>,
1563 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001564
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001565// Pseudo instruction to perform FADD in round-to-zero mode.
1566let usesCustomInserter = 1, Uses = [RM] in {
1567 def FADDrtz: Pseudo<(outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), "",
1568 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
1569}
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001570
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001571// The above pseudo gets expanded to make use of the following instructions
1572// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001573let Uses = [RM], Defs = [RM] in {
1574 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001575 "mtfsb0 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001576 PPC970_DGroup_Single, PPC970_Unit_FPU;
1577 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001578 "mtfsb1 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001579 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001580 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, F8RC:$rT),
1581 "mtfsf $FM, $rT", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001582 PPC970_DGroup_Single, PPC970_Unit_FPU;
1583}
1584let Uses = [RM] in {
1585 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1586 "mffs $rT", IntMFFS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001587 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001588 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001589}
1590
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001591
Hal Finkel171a8ad2013-04-12 02:18:09 +00001592let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001593// XO-Form instructions. Arithmetic instructions that can set overflow bit
1594//
Hal Finkel171a8ad2013-04-12 02:18:09 +00001595defm ADD4 : XOForm_1r<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1596 "add", "$rT, $rA, $rB", IntSimple,
1597 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001598let Defs = [CARRY] in {
Hal Finkel171a8ad2013-04-12 02:18:09 +00001599defm ADDC : XOForm_1r<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1600 "addc", "$rT, $rA, $rB", IntGeneral,
1601 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
1602 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001603}
Hal Finkel171a8ad2013-04-12 02:18:09 +00001604defm DIVW : XOForm_1r<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1605 "divw", "$rT, $rA, $rB", IntDivW,
1606 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
1607 PPC970_DGroup_First, PPC970_DGroup_Cracked;
1608defm DIVWU : XOForm_1r<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1609 "divwu", "$rT, $rA, $rB", IntDivW,
1610 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
1611 PPC970_DGroup_First, PPC970_DGroup_Cracked;
1612defm MULHW : XOForm_1r<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1613 "mulhw", "$rT, $rA, $rB", IntMulHW,
1614 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
1615defm MULHWU : XOForm_1r<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1616 "mulhwu", "$rT, $rA, $rB", IntMulHWU,
1617 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
1618defm MULLW : XOForm_1r<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1619 "mullw", "$rT, $rA, $rB", IntMulHW,
1620 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
1621defm SUBF : XOForm_1r<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1622 "subf", "$rT, $rA, $rB", IntGeneral,
1623 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001624let Defs = [CARRY] in {
Hal Finkel171a8ad2013-04-12 02:18:09 +00001625defm SUBFC : XOForm_1r<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1626 "subfc", "$rT, $rA, $rB", IntGeneral,
1627 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
1628 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001629}
Hal Finkel171a8ad2013-04-12 02:18:09 +00001630defm NEG : XOForm_3r<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1631 "neg", "$rT, $rA", IntSimple,
1632 [(set i32:$rT, (ineg i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001633let Uses = [CARRY], Defs = [CARRY] in {
Hal Finkel171a8ad2013-04-12 02:18:09 +00001634defm ADDE : XOForm_1r<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1635 "adde", "$rT, $rA, $rB", IntGeneral,
1636 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
1637defm ADDME : XOForm_3r<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1638 "addme", "$rT, $rA", IntGeneral,
1639 [(set i32:$rT, (adde i32:$rA, -1))]>;
1640defm ADDZE : XOForm_3r<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1641 "addze", "$rT, $rA", IntGeneral,
1642 [(set i32:$rT, (adde i32:$rA, 0))]>;
1643defm SUBFE : XOForm_1r<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1644 "subfe", "$rT, $rA, $rB", IntGeneral,
1645 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
1646defm SUBFME : XOForm_3r<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1647 "subfme", "$rT, $rA", IntGeneral,
1648 [(set i32:$rT, (sube -1, i32:$rA))]>;
1649defm SUBFZE : XOForm_3r<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1650 "subfze", "$rT, $rA", IntGeneral,
1651 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001652}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001653}
Nate Begeman07aada82004-08-30 02:28:06 +00001654
1655// A-Form instructions. Most of the instructions executed in the FPU are of
1656// this type.
1657//
Hal Finkel171a8ad2013-04-12 02:18:09 +00001658let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001659let Uses = [RM] in {
Hal Finkel171a8ad2013-04-12 02:18:09 +00001660 defm FMADD : AForm_1r<63, 29,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001661 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Hal Finkel171a8ad2013-04-12 02:18:09 +00001662 "fmadd", "$FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001663 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel171a8ad2013-04-12 02:18:09 +00001664 defm FMADDS : AForm_1r<59, 29,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001665 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Hal Finkel171a8ad2013-04-12 02:18:09 +00001666 "fmadds", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001667 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel171a8ad2013-04-12 02:18:09 +00001668 defm FMSUB : AForm_1r<63, 28,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001669 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Hal Finkel171a8ad2013-04-12 02:18:09 +00001670 "fmsub", "$FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001671 [(set f64:$FRT,
1672 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel171a8ad2013-04-12 02:18:09 +00001673 defm FMSUBS : AForm_1r<59, 28,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001674 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Hal Finkel171a8ad2013-04-12 02:18:09 +00001675 "fmsubs", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001676 [(set f32:$FRT,
1677 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel171a8ad2013-04-12 02:18:09 +00001678 defm FNMADD : AForm_1r<63, 31,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001679 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Hal Finkel171a8ad2013-04-12 02:18:09 +00001680 "fnmadd", "$FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001681 [(set f64:$FRT,
1682 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel171a8ad2013-04-12 02:18:09 +00001683 defm FNMADDS : AForm_1r<59, 31,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001684 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Hal Finkel171a8ad2013-04-12 02:18:09 +00001685 "fnmadds", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001686 [(set f32:$FRT,
1687 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel171a8ad2013-04-12 02:18:09 +00001688 defm FNMSUB : AForm_1r<63, 30,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001689 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Hal Finkel171a8ad2013-04-12 02:18:09 +00001690 "fnmsub", "$FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001691 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
1692 (fneg f64:$FRB))))]>;
Hal Finkel171a8ad2013-04-12 02:18:09 +00001693 defm FNMSUBS : AForm_1r<59, 30,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001694 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Hal Finkel171a8ad2013-04-12 02:18:09 +00001695 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001696 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
1697 (fneg f32:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001698}
Chris Lattner43f07a42005-10-02 07:07:49 +00001699// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1700// having 4 of these, force the comparison to always be an 8-byte double (code
1701// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001702// and 4/8 byte forms for the result and operand type..
Hal Finkel171a8ad2013-04-12 02:18:09 +00001703let Interpretation64Bit = 1 in
1704defm FSELD : AForm_1r<63, 23,
1705 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1706 "fsel", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
1707 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
1708defm FSELS : AForm_1r<63, 23,
1709 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1710 "fsel", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
1711 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001712let Uses = [RM] in {
Hal Finkel171a8ad2013-04-12 02:18:09 +00001713 defm FADD : AForm_2r<63, 21,
1714 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1715 "fadd", "$FRT, $FRA, $FRB", FPAddSub,
1716 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
1717 defm FADDS : AForm_2r<59, 21,
1718 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1719 "fadds", "$FRT, $FRA, $FRB", FPGeneral,
1720 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
1721 defm FDIV : AForm_2r<63, 18,
1722 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1723 "fdiv", "$FRT, $FRA, $FRB", FPDivD,
1724 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
1725 defm FDIVS : AForm_2r<59, 18,
1726 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1727 "fdivs", "$FRT, $FRA, $FRB", FPDivS,
1728 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
1729 defm FMUL : AForm_3r<63, 25,
1730 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC),
1731 "fmul", "$FRT, $FRA, $FRC", FPFused,
1732 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
1733 defm FMULS : AForm_3r<59, 25,
1734 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC),
1735 "fmuls", "$FRT, $FRA, $FRC", FPGeneral,
1736 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
1737 defm FSUB : AForm_2r<63, 20,
1738 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1739 "fsub", "$FRT, $FRA, $FRB", FPAddSub,
1740 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
1741 defm FSUBS : AForm_2r<59, 20,
1742 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1743 "fsubs", "$FRT, $FRA, $FRB", FPGeneral,
1744 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001745 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001746}
Nate Begeman07aada82004-08-30 02:28:06 +00001747
Hal Finkel946a8112013-04-07 15:06:53 +00001748let neverHasSideEffects = 1 in {
Chris Lattner88d211f2006-03-12 09:13:49 +00001749let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel946a8112013-04-07 15:06:53 +00001750 let isSelect = 1 in
Ulrich Weigandbc40df32012-11-13 19:14:19 +00001751 def ISEL : AForm_4<31, 15,
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00001752 (outs GPRC:$rT), (ins GPRC_NOR0:$rA, GPRC:$rB, CRBITRC:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +00001753 "isel $rT, $rA, $rB, $cond", IntGeneral,
1754 []>;
1755}
1756
1757let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001758// M-Form instructions. rotate and mask instructions.
1759//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001760let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001761// RLWIMI can be commuted if the rotate amount is zero.
Hal Finkel171a8ad2013-04-12 02:18:09 +00001762defm RLWIMI : MForm_2r<20, (outs GPRC:$rA),
1763 (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
1764 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME", IntRotate,
1765 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1766 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001767}
Hal Finkel171a8ad2013-04-12 02:18:09 +00001768let BaseName = "rlwinm" in {
Chris Lattner14522e32005-04-19 05:21:30 +00001769def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001770 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001771 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Hal Finkel171a8ad2013-04-12 02:18:09 +00001772 []>, RecFormRel;
Chris Lattner14522e32005-04-19 05:21:30 +00001773def RLWINMo : MForm_2<21,
Hal Finkel171a8ad2013-04-12 02:18:09 +00001774 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
1775 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
1776 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
1777}
1778defm RLWNM : MForm_2r<23, (outs GPRC:$rA),
1779 (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
1780 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IntGeneral,
1781 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001782}
Hal Finkel946a8112013-04-07 15:06:53 +00001783} // neverHasSideEffects = 1
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001784
Chris Lattner2eb25172005-09-09 00:39:56 +00001785//===----------------------------------------------------------------------===//
1786// PowerPC Instruction Patterns
1787//
1788
Chris Lattner30e21a42005-09-26 22:20:16 +00001789// Arbitrary immediate support. Implement in terms of LIS/ORI.
1790def : Pat<(i32 imm:$imm),
1791 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001792
1793// Implement the 'not' operation with the NOR instruction.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001794def NOT : Pat<(not i32:$in),
1795 (NOR $in, $in)>;
Chris Lattner91da8622005-09-28 17:13:15 +00001796
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001797// ADD an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001798def : Pat<(add i32:$in, imm:$imm),
1799 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001800// OR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001801def : Pat<(or i32:$in, imm:$imm),
1802 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001803// XOR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001804def : Pat<(xor i32:$in, imm:$imm),
1805 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001806// SUBFIC
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001807def : Pat<(sub immSExt16:$imm, i32:$in),
1808 (SUBFIC $in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001809
Chris Lattner956f43c2006-06-16 20:22:01 +00001810// SHL/SRL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001811def : Pat<(shl i32:$in, (i32 imm:$imm)),
1812 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
1813def : Pat<(srl i32:$in, (i32 imm:$imm)),
1814 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001815
Nate Begeman35ef9132006-01-11 21:21:00 +00001816// ROTL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001817def : Pat<(rotl i32:$in, i32:$sh),
1818 (RLWNM $in, $sh, 0, 31)>;
1819def : Pat<(rotl i32:$in, (i32 imm:$imm)),
1820 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001821
Nate Begemanf42f1332006-09-22 05:01:56 +00001822// RLWNM
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001823def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
1824 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemanf42f1332006-09-22 05:01:56 +00001825
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001826// Calls
Ulrich Weigand86765fb2013-03-22 15:24:13 +00001827def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
1828 (BL tglobaladdr:$dst)>;
1829def : Pat<(PPCcall (i32 texternalsym:$dst)),
1830 (BL texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001831
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001832
1833def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1834 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1835
1836def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1837 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1838
1839def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1840 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1841
1842
1843
Chris Lattner860e8862005-11-17 07:30:41 +00001844// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001845def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1846def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1847def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1848def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001849def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1850def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001851def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1852def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001853def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
1854 (ADDIS $in, tglobaltlsaddr:$g)>;
1855def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001856 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001857def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
1858 (ADDIS $in, tglobaladdr:$g)>;
1859def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
1860 (ADDIS $in, tconstpool:$g)>;
1861def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
1862 (ADDIS $in, tjumptable:$g)>;
1863def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
1864 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001865
Chris Lattner4172b102005-12-06 02:10:38 +00001866// Standard shifts. These are represented separately from the real shifts above
1867// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1868// amounts.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001869def : Pat<(sra i32:$rS, i32:$rB),
1870 (SRAW $rS, $rB)>;
1871def : Pat<(srl i32:$rS, i32:$rB),
1872 (SRW $rS, $rB)>;
1873def : Pat<(shl i32:$rS, i32:$rB),
1874 (SLW $rS, $rB)>;
Chris Lattner4172b102005-12-06 02:10:38 +00001875
Evan Cheng466685d2006-10-09 20:57:25 +00001876def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001877 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001878def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001879 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001880def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001881 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001882def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001883 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001884def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001885 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001886def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001887 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001888def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001889 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001890def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001891 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001892def : Pat<(f64 (extloadf32 iaddr:$src)),
1893 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1894def : Pat<(f64 (extloadf32 xaddr:$src)),
1895 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1896
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001897def : Pat<(f64 (fextend f32:$src)),
1898 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001899
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001900// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001901def : Pat<(membarrier (i32 imm /*ll*/),
1902 (i32 imm /*ls*/),
1903 (i32 imm /*sl*/),
1904 (i32 imm /*ss*/),
1905 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001906 (SYNC)>;
1907
Eli Friedman14648462011-07-27 22:21:52 +00001908def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1909
Hal Finkel827307b2013-04-03 04:01:11 +00001910// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
1911def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
1912 (FNMSUB $A, $C, $B)>;
1913def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
1914 (FNMSUB $A, $C, $B)>;
1915def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
1916 (FNMSUBS $A, $C, $B)>;
1917def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
1918 (FNMSUBS $A, $C, $B)>;
1919
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001920include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001921include "PPCInstr64Bit.td"