blob: 93eef868ea01d62f1ea1e79de8b151cd38368753 [file] [log] [blame]
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001//===- SubtargetEmitter.cpp - Generate subtarget enumerations -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner30609102007-12-29 20:37:13 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner3d878112006-03-03 02:04:07 +000010// This tablegen backend emits subtarget enumerations.
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000011//
12//===----------------------------------------------------------------------===//
13
Andrew Trickfe05d982012-10-03 23:06:25 +000014#define DEBUG_TYPE "subtarget-emitter"
15
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000016#include "CodeGenTarget.h"
Andrew Trick2661b412012-07-07 04:00:00 +000017#include "CodeGenSchedule.h"
Andrew Trick40096d22012-09-17 22:18:45 +000018#include "llvm/ADT/STLExtras.h"
Chandler Carruth4ffd89f2012-12-04 10:37:14 +000019#include "llvm/ADT/StringExtras.h"
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000020#include "llvm/MC/MCInstrItineraries.h"
Chandler Carruth4ffd89f2012-12-04 10:37:14 +000021#include "llvm/Support/Debug.h"
22#include "llvm/Support/Format.h"
Andrew Trick40096d22012-09-17 22:18:45 +000023#include "llvm/TableGen/Error.h"
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000024#include "llvm/TableGen/Record.h"
25#include "llvm/TableGen/TableGenBackend.h"
Jeff Cohen9489c042005-10-28 01:43:09 +000026#include <algorithm>
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000027#include <map>
28#include <string>
29#include <vector>
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000030using namespace llvm;
31
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000032namespace {
33class SubtargetEmitter {
Andrew Trick52c3a1d2012-09-17 22:18:48 +000034 // Each processor has a SchedClassDesc table with an entry for each SchedClass.
35 // The SchedClassDesc table indexes into a global write resource table, write
36 // latency table, and read advance table.
37 struct SchedClassTables {
38 std::vector<std::vector<MCSchedClassDesc> > ProcSchedClasses;
39 std::vector<MCWriteProcResEntry> WriteProcResources;
40 std::vector<MCWriteLatencyEntry> WriteLatencies;
Andrew Trick3b8fb642012-09-19 04:43:19 +000041 std::vector<std::string> WriterNames;
Andrew Trick52c3a1d2012-09-17 22:18:48 +000042 std::vector<MCReadAdvanceEntry> ReadAdvanceEntries;
43
44 // Reserve an invalid entry at index 0
45 SchedClassTables() {
46 ProcSchedClasses.resize(1);
47 WriteProcResources.resize(1);
48 WriteLatencies.resize(1);
Andrew Trick3b8fb642012-09-19 04:43:19 +000049 WriterNames.push_back("InvalidWrite");
Andrew Trick52c3a1d2012-09-17 22:18:48 +000050 ReadAdvanceEntries.resize(1);
51 }
52 };
53
54 struct LessWriteProcResources {
55 bool operator()(const MCWriteProcResEntry &LHS,
56 const MCWriteProcResEntry &RHS) {
57 return LHS.ProcResourceIdx < RHS.ProcResourceIdx;
58 }
59 };
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000060
61 RecordKeeper &Records;
Andrew Trick2661b412012-07-07 04:00:00 +000062 CodeGenSchedModels &SchedModels;
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000063 std::string Target;
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000064
65 void Enumeration(raw_ostream &OS, const char *ClassName, bool isBits);
66 unsigned FeatureKeyValues(raw_ostream &OS);
67 unsigned CPUKeyValues(raw_ostream &OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000068 void FormItineraryStageString(const std::string &Names,
69 Record *ItinData, std::string &ItinString,
70 unsigned &NStages);
71 void FormItineraryOperandCycleString(Record *ItinData, std::string &ItinString,
72 unsigned &NOperandCycles);
73 void FormItineraryBypassString(const std::string &Names,
74 Record *ItinData,
75 std::string &ItinString, unsigned NOperandCycles);
Andrew Trick2661b412012-07-07 04:00:00 +000076 void EmitStageAndOperandCycleData(raw_ostream &OS,
77 std::vector<std::vector<InstrItinerary> >
78 &ProcItinLists);
79 void EmitItineraries(raw_ostream &OS,
80 std::vector<std::vector<InstrItinerary> >
81 &ProcItinLists);
82 void EmitProcessorProp(raw_ostream &OS, const Record *R, const char *Name,
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000083 char Separator);
Andrew Trick40096d22012-09-17 22:18:45 +000084 void EmitProcessorResources(const CodeGenProcModel &ProcModel,
85 raw_ostream &OS);
Andrew Trick92649882012-09-22 02:24:21 +000086 Record *FindWriteResources(const CodeGenSchedRW &SchedWrite,
Andrew Trick52c3a1d2012-09-17 22:18:48 +000087 const CodeGenProcModel &ProcModel);
Andrew Trick92649882012-09-22 02:24:21 +000088 Record *FindReadAdvance(const CodeGenSchedRW &SchedRead,
89 const CodeGenProcModel &ProcModel);
Andrew Trick52c3a1d2012-09-17 22:18:48 +000090 void GenSchedClassTables(const CodeGenProcModel &ProcModel,
91 SchedClassTables &SchedTables);
Andrew Trick544c8802012-09-17 22:18:50 +000092 void EmitSchedClassTables(SchedClassTables &SchedTables, raw_ostream &OS);
Andrew Trick2661b412012-07-07 04:00:00 +000093 void EmitProcessorModels(raw_ostream &OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000094 void EmitProcessorLookup(raw_ostream &OS);
Andrew Trick4d2d1c42012-09-18 03:41:43 +000095 void EmitSchedModelHelpers(std::string ClassName, raw_ostream &OS);
Andrew Trick2661b412012-07-07 04:00:00 +000096 void EmitSchedModel(raw_ostream &OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000097 void ParseFeaturesFunction(raw_ostream &OS, unsigned NumFeatures,
98 unsigned NumProcs);
99
100public:
Andrew Trick2661b412012-07-07 04:00:00 +0000101 SubtargetEmitter(RecordKeeper &R, CodeGenTarget &TGT):
102 Records(R), SchedModels(TGT.getSchedModels()), Target(TGT.getName()) {}
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +0000103
104 void run(raw_ostream &o);
105
106};
107} // End anonymous namespace
108
Jim Laskey7dc02042005-10-22 07:59:56 +0000109//
Jim Laskey581a8f72005-10-26 17:30:34 +0000110// Enumeration - Emit the specified class as an enumeration.
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000111//
Daniel Dunbar1a551802009-07-03 00:10:29 +0000112void SubtargetEmitter::Enumeration(raw_ostream &OS,
Jim Laskey581a8f72005-10-26 17:30:34 +0000113 const char *ClassName,
114 bool isBits) {
Jim Laskey908ae272005-10-28 15:20:43 +0000115 // Get all records of class and sort
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000116 std::vector<Record*> DefList = Records.getAllDerivedDefinitions(ClassName);
Duraid Madina42d24c72005-12-30 14:56:37 +0000117 std::sort(DefList.begin(), DefList.end(), LessRecord());
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000118
Evan Chengb6a63882011-04-15 19:35:46 +0000119 unsigned N = DefList.size();
Evan Cheng94214702011-07-01 20:45:01 +0000120 if (N == 0)
121 return;
Evan Chengb6a63882011-04-15 19:35:46 +0000122 if (N > 64) {
123 errs() << "Too many (> 64) subtarget features!\n";
124 exit(1);
125 }
126
Evan Cheng94214702011-07-01 20:45:01 +0000127 OS << "namespace " << Target << " {\n";
128
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000129 // For bit flag enumerations with more than 32 items, emit constants.
130 // Emit an enum for everything else.
131 if (isBits && N > 32) {
132 // For each record
133 for (unsigned i = 0; i < N; i++) {
134 // Next record
135 Record *Def = DefList[i];
Evan Cheng94214702011-07-01 20:45:01 +0000136
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000137 // Get and emit name and expression (1 << i)
138 OS << " const uint64_t " << Def->getName() << " = 1ULL << " << i << ";\n";
139 }
140 } else {
141 // Open enumeration
142 OS << "enum {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000143
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000144 // For each record
145 for (unsigned i = 0; i < N;) {
146 // Next record
147 Record *Def = DefList[i];
Andrew Trickda96cf22011-04-01 01:56:55 +0000148
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000149 // Get and emit name
150 OS << " " << Def->getName();
Jim Laskey908ae272005-10-28 15:20:43 +0000151
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000152 // If bit flags then emit expression (1 << i)
153 if (isBits) OS << " = " << " 1ULL << " << i;
Andrew Trickda96cf22011-04-01 01:56:55 +0000154
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000155 // Depending on 'if more in the list' emit comma
156 if (++i < N) OS << ",";
157
158 OS << "\n";
159 }
160
161 // Close enumeration
162 OS << "};\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000163 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000164
Evan Cheng94214702011-07-01 20:45:01 +0000165 OS << "}\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000166}
167
168//
Bill Wendling4222d802007-05-04 20:38:40 +0000169// FeatureKeyValues - Emit data of all the subtarget features. Used by the
170// command line.
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000171//
Evan Cheng94214702011-07-01 20:45:01 +0000172unsigned SubtargetEmitter::FeatureKeyValues(raw_ostream &OS) {
Jim Laskey908ae272005-10-28 15:20:43 +0000173 // Gather and sort all the features
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000174 std::vector<Record*> FeatureList =
175 Records.getAllDerivedDefinitions("SubtargetFeature");
Evan Cheng94214702011-07-01 20:45:01 +0000176
177 if (FeatureList.empty())
178 return 0;
179
Jim Grosbach7c9a7722008-09-11 17:05:32 +0000180 std::sort(FeatureList.begin(), FeatureList.end(), LessRecordFieldName());
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000181
Jim Laskey908ae272005-10-28 15:20:43 +0000182 // Begin feature table
Jim Laskey581a8f72005-10-26 17:30:34 +0000183 OS << "// Sorted (by key) array of values for CPU features.\n"
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000184 << "extern const llvm::SubtargetFeatureKV " << Target
185 << "FeatureKV[] = {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000186
Jim Laskey908ae272005-10-28 15:20:43 +0000187 // For each feature
Evan Cheng94214702011-07-01 20:45:01 +0000188 unsigned NumFeatures = 0;
Jim Laskeydbe40062006-12-12 20:55:58 +0000189 for (unsigned i = 0, N = FeatureList.size(); i < N; ++i) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000190 // Next feature
191 Record *Feature = FeatureList[i];
192
Bill Wendling4222d802007-05-04 20:38:40 +0000193 const std::string &Name = Feature->getName();
194 const std::string &CommandLineName = Feature->getValueAsString("Name");
195 const std::string &Desc = Feature->getValueAsString("Desc");
Andrew Trickda96cf22011-04-01 01:56:55 +0000196
Jim Laskeydbe40062006-12-12 20:55:58 +0000197 if (CommandLineName.empty()) continue;
Andrew Trickda96cf22011-04-01 01:56:55 +0000198
Jim Grosbachda4231f2009-03-26 16:17:51 +0000199 // Emit as { "feature", "description", featureEnum, i1 | i2 | ... | in }
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000200 OS << " { "
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000201 << "\"" << CommandLineName << "\", "
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000202 << "\"" << Desc << "\", "
Evan Cheng94214702011-07-01 20:45:01 +0000203 << Target << "::" << Name << ", ";
Bill Wendling4222d802007-05-04 20:38:40 +0000204
Andrew Trickda96cf22011-04-01 01:56:55 +0000205 const std::vector<Record*> &ImpliesList =
Bill Wendling4222d802007-05-04 20:38:40 +0000206 Feature->getValueAsListOfDefs("Implies");
Andrew Trickda96cf22011-04-01 01:56:55 +0000207
Bill Wendling4222d802007-05-04 20:38:40 +0000208 if (ImpliesList.empty()) {
Evan Chengb6a63882011-04-15 19:35:46 +0000209 OS << "0ULL";
Bill Wendling4222d802007-05-04 20:38:40 +0000210 } else {
211 for (unsigned j = 0, M = ImpliesList.size(); j < M;) {
Evan Cheng94214702011-07-01 20:45:01 +0000212 OS << Target << "::" << ImpliesList[j]->getName();
Bill Wendling4222d802007-05-04 20:38:40 +0000213 if (++j < M) OS << " | ";
214 }
215 }
216
217 OS << " }";
Evan Cheng94214702011-07-01 20:45:01 +0000218 ++NumFeatures;
Andrew Trickda96cf22011-04-01 01:56:55 +0000219
Jim Laskey10b1dd92005-10-31 17:16:01 +0000220 // Depending on 'if more in the list' emit comma
Jim Laskeydbe40062006-12-12 20:55:58 +0000221 if ((i + 1) < N) OS << ",";
Andrew Trickda96cf22011-04-01 01:56:55 +0000222
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000223 OS << "\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000224 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000225
Jim Laskey908ae272005-10-28 15:20:43 +0000226 // End feature table
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000227 OS << "};\n";
228
Evan Cheng94214702011-07-01 20:45:01 +0000229 return NumFeatures;
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000230}
231
232//
233// CPUKeyValues - Emit data of all the subtarget processors. Used by command
234// line.
235//
Evan Cheng94214702011-07-01 20:45:01 +0000236unsigned SubtargetEmitter::CPUKeyValues(raw_ostream &OS) {
Jim Laskey908ae272005-10-28 15:20:43 +0000237 // Gather and sort processor information
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000238 std::vector<Record*> ProcessorList =
239 Records.getAllDerivedDefinitions("Processor");
Duraid Madina42d24c72005-12-30 14:56:37 +0000240 std::sort(ProcessorList.begin(), ProcessorList.end(), LessRecordFieldName());
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000241
Jim Laskey908ae272005-10-28 15:20:43 +0000242 // Begin processor table
Jim Laskey581a8f72005-10-26 17:30:34 +0000243 OS << "// Sorted (by key) array of values for CPU subtype.\n"
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000244 << "extern const llvm::SubtargetFeatureKV " << Target
245 << "SubTypeKV[] = {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000246
Jim Laskey908ae272005-10-28 15:20:43 +0000247 // For each processor
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000248 for (unsigned i = 0, N = ProcessorList.size(); i < N;) {
249 // Next processor
250 Record *Processor = ProcessorList[i];
251
Bill Wendling4222d802007-05-04 20:38:40 +0000252 const std::string &Name = Processor->getValueAsString("Name");
Andrew Trickda96cf22011-04-01 01:56:55 +0000253 const std::vector<Record*> &FeatureList =
Chris Lattnerb0e103d2005-10-28 22:49:02 +0000254 Processor->getValueAsListOfDefs("Features");
Andrew Trickda96cf22011-04-01 01:56:55 +0000255
Jim Laskey908ae272005-10-28 15:20:43 +0000256 // Emit as { "cpu", "description", f1 | f2 | ... fn },
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000257 OS << " { "
258 << "\"" << Name << "\", "
259 << "\"Select the " << Name << " processor\", ";
Andrew Trickda96cf22011-04-01 01:56:55 +0000260
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000261 if (FeatureList.empty()) {
Evan Chengb6a63882011-04-15 19:35:46 +0000262 OS << "0ULL";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000263 } else {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000264 for (unsigned j = 0, M = FeatureList.size(); j < M;) {
Evan Cheng94214702011-07-01 20:45:01 +0000265 OS << Target << "::" << FeatureList[j]->getName();
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000266 if (++j < M) OS << " | ";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000267 }
268 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000269
Bill Wendling4222d802007-05-04 20:38:40 +0000270 // The "0" is for the "implies" section of this data structure.
Evan Chengb6a63882011-04-15 19:35:46 +0000271 OS << ", 0ULL }";
Andrew Trickda96cf22011-04-01 01:56:55 +0000272
Jim Laskey10b1dd92005-10-31 17:16:01 +0000273 // Depending on 'if more in the list' emit comma
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000274 if (++i < N) OS << ",";
Andrew Trickda96cf22011-04-01 01:56:55 +0000275
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000276 OS << "\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000277 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000278
Jim Laskey908ae272005-10-28 15:20:43 +0000279 // End processor table
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000280 OS << "};\n";
281
Evan Cheng94214702011-07-01 20:45:01 +0000282 return ProcessorList.size();
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000283}
Jim Laskey7dc02042005-10-22 07:59:56 +0000284
Jim Laskey581a8f72005-10-26 17:30:34 +0000285//
David Goodwinfac85412009-08-17 16:02:57 +0000286// FormItineraryStageString - Compose a string containing the stage
287// data initialization for the specified itinerary. N is the number
288// of stages.
Jim Laskey0d841e02005-10-27 19:47:21 +0000289//
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000290void SubtargetEmitter::FormItineraryStageString(const std::string &Name,
291 Record *ItinData,
David Goodwinfac85412009-08-17 16:02:57 +0000292 std::string &ItinString,
293 unsigned &NStages) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000294 // Get states list
Bill Wendling4222d802007-05-04 20:38:40 +0000295 const std::vector<Record*> &StageList =
296 ItinData->getValueAsListOfDefs("Stages");
Jim Laskey908ae272005-10-28 15:20:43 +0000297
298 // For each stage
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000299 unsigned N = NStages = StageList.size();
Christopher Lamb8dadf6b2007-04-22 09:04:24 +0000300 for (unsigned i = 0; i < N;) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000301 // Next stage
Bill Wendling4222d802007-05-04 20:38:40 +0000302 const Record *Stage = StageList[i];
Andrew Trickda96cf22011-04-01 01:56:55 +0000303
Anton Korobeynikov96085a32010-04-07 18:19:32 +0000304 // Form string as ,{ cycles, u1 | u2 | ... | un, timeinc, kind }
Jim Laskey0d841e02005-10-27 19:47:21 +0000305 int Cycles = Stage->getValueAsInt("Cycles");
Jim Laskey7f39c142005-11-03 22:47:41 +0000306 ItinString += " { " + itostr(Cycles) + ", ";
Andrew Trickda96cf22011-04-01 01:56:55 +0000307
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000308 // Get unit list
Bill Wendling4222d802007-05-04 20:38:40 +0000309 const std::vector<Record*> &UnitList = Stage->getValueAsListOfDefs("Units");
Andrew Trickda96cf22011-04-01 01:56:55 +0000310
Jim Laskey908ae272005-10-28 15:20:43 +0000311 // For each unit
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000312 for (unsigned j = 0, M = UnitList.size(); j < M;) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000313 // Add name and bitwise or
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000314 ItinString += Name + "FU::" + UnitList[j]->getName();
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000315 if (++j < M) ItinString += " | ";
Jim Laskey0d841e02005-10-27 19:47:21 +0000316 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000317
David Goodwin1a8f36e2009-08-12 18:31:53 +0000318 int TimeInc = Stage->getValueAsInt("TimeInc");
319 ItinString += ", " + itostr(TimeInc);
320
Anton Korobeynikov96085a32010-04-07 18:19:32 +0000321 int Kind = Stage->getValueAsInt("Kind");
322 ItinString += ", (llvm::InstrStage::ReservationKinds)" + itostr(Kind);
323
Jim Laskey908ae272005-10-28 15:20:43 +0000324 // Close off stage
325 ItinString += " }";
Christopher Lamb8dadf6b2007-04-22 09:04:24 +0000326 if (++i < N) ItinString += ", ";
Jim Laskey0d841e02005-10-27 19:47:21 +0000327 }
Jim Laskey0d841e02005-10-27 19:47:21 +0000328}
329
330//
David Goodwinfac85412009-08-17 16:02:57 +0000331// FormItineraryOperandCycleString - Compose a string containing the
332// operand cycle initialization for the specified itinerary. N is the
333// number of operands that has cycles specified.
Jim Laskey0d841e02005-10-27 19:47:21 +0000334//
David Goodwinfac85412009-08-17 16:02:57 +0000335void SubtargetEmitter::FormItineraryOperandCycleString(Record *ItinData,
336 std::string &ItinString, unsigned &NOperandCycles) {
337 // Get operand cycle list
338 const std::vector<int64_t> &OperandCycleList =
339 ItinData->getValueAsListOfInts("OperandCycles");
340
341 // For each operand cycle
342 unsigned N = NOperandCycles = OperandCycleList.size();
343 for (unsigned i = 0; i < N;) {
344 // Next operand cycle
345 const int OCycle = OperandCycleList[i];
Andrew Trickda96cf22011-04-01 01:56:55 +0000346
David Goodwinfac85412009-08-17 16:02:57 +0000347 ItinString += " " + itostr(OCycle);
348 if (++i < N) ItinString += ", ";
349 }
350}
351
Evan Cheng63d66ee2010-09-28 23:50:49 +0000352void SubtargetEmitter::FormItineraryBypassString(const std::string &Name,
353 Record *ItinData,
354 std::string &ItinString,
355 unsigned NOperandCycles) {
356 const std::vector<Record*> &BypassList =
357 ItinData->getValueAsListOfDefs("Bypasses");
358 unsigned N = BypassList.size();
Evan Cheng3881cb72010-09-29 22:42:35 +0000359 unsigned i = 0;
360 for (; i < N;) {
Evan Cheng63d66ee2010-09-28 23:50:49 +0000361 ItinString += Name + "Bypass::" + BypassList[i]->getName();
Evan Cheng3881cb72010-09-29 22:42:35 +0000362 if (++i < NOperandCycles) ItinString += ", ";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000363 }
Evan Cheng3881cb72010-09-29 22:42:35 +0000364 for (; i < NOperandCycles;) {
Evan Cheng63d66ee2010-09-28 23:50:49 +0000365 ItinString += " 0";
Evan Cheng3881cb72010-09-29 22:42:35 +0000366 if (++i < NOperandCycles) ItinString += ", ";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000367 }
368}
369
David Goodwinfac85412009-08-17 16:02:57 +0000370//
Andrew Trick2661b412012-07-07 04:00:00 +0000371// EmitStageAndOperandCycleData - Generate unique itinerary stages and operand
372// cycle tables. Create a list of InstrItinerary objects (ProcItinLists) indexed
373// by CodeGenSchedClass::Index.
David Goodwinfac85412009-08-17 16:02:57 +0000374//
Andrew Trick2661b412012-07-07 04:00:00 +0000375void SubtargetEmitter::
376EmitStageAndOperandCycleData(raw_ostream &OS,
377 std::vector<std::vector<InstrItinerary> >
378 &ProcItinLists) {
Jim Laskey908ae272005-10-28 15:20:43 +0000379
Andrew Trickcb941922012-07-09 20:43:03 +0000380 // Multiple processor models may share an itinerary record. Emit it once.
381 SmallPtrSet<Record*, 8> ItinsDefSet;
382
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000383 // Emit functional units for all the itineraries.
Andrew Trick2661b412012-07-07 04:00:00 +0000384 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
385 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000386
Andrew Trickcb941922012-07-09 20:43:03 +0000387 if (!ItinsDefSet.insert(PI->ItinsDef))
388 continue;
389
Andrew Trick2661b412012-07-07 04:00:00 +0000390 std::vector<Record*> FUs = PI->ItinsDef->getValueAsListOfDefs("FU");
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000391 if (FUs.empty())
392 continue;
393
Andrew Trick2661b412012-07-07 04:00:00 +0000394 const std::string &Name = PI->ItinsDef->getName();
395 OS << "\n// Functional units for \"" << Name << "\"\n"
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000396 << "namespace " << Name << "FU {\n";
397
398 for (unsigned j = 0, FUN = FUs.size(); j < FUN; ++j)
Hal Finkelb460a332012-06-22 20:27:13 +0000399 OS << " const unsigned " << FUs[j]->getName()
400 << " = 1 << " << j << ";\n";
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000401
402 OS << "}\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000403
Andrew Trick2661b412012-07-07 04:00:00 +0000404 std::vector<Record*> BPs = PI->ItinsDef->getValueAsListOfDefs("BP");
Evan Cheng3881cb72010-09-29 22:42:35 +0000405 if (BPs.size()) {
406 OS << "\n// Pipeline forwarding pathes for itineraries \"" << Name
407 << "\"\n" << "namespace " << Name << "Bypass {\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000408
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000409 OS << " const unsigned NoBypass = 0;\n";
Evan Cheng3881cb72010-09-29 22:42:35 +0000410 for (unsigned j = 0, BPN = BPs.size(); j < BPN; ++j)
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000411 OS << " const unsigned " << BPs[j]->getName()
Evan Cheng3881cb72010-09-29 22:42:35 +0000412 << " = 1 << " << j << ";\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000413
Evan Cheng3881cb72010-09-29 22:42:35 +0000414 OS << "}\n";
415 }
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000416 }
417
Jim Laskey908ae272005-10-28 15:20:43 +0000418 // Begin stages table
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000419 std::string StageTable = "\nextern const llvm::InstrStage " + Target +
420 "Stages[] = {\n";
Anton Korobeynikov96085a32010-04-07 18:19:32 +0000421 StageTable += " { 0, 0, 0, llvm::InstrStage::Required }, // No itinerary\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000422
David Goodwinfac85412009-08-17 16:02:57 +0000423 // Begin operand cycle table
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000424 std::string OperandCycleTable = "extern const unsigned " + Target +
Evan Cheng94214702011-07-01 20:45:01 +0000425 "OperandCycles[] = {\n";
David Goodwinfac85412009-08-17 16:02:57 +0000426 OperandCycleTable += " 0, // No itinerary\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000427
428 // Begin pipeline bypass table
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000429 std::string BypassTable = "extern const unsigned " + Target +
Andrew Tricka11a6282012-07-07 03:59:48 +0000430 "ForwardingPaths[] = {\n";
Andrew Trick2661b412012-07-07 04:00:00 +0000431 BypassTable += " 0, // No itinerary\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000432
Andrew Trick2661b412012-07-07 04:00:00 +0000433 // For each Itinerary across all processors, add a unique entry to the stages,
434 // operand cycles, and pipepine bypess tables. Then add the new Itinerary
435 // object with computed offsets to the ProcItinLists result.
David Goodwinfac85412009-08-17 16:02:57 +0000436 unsigned StageCount = 1, OperandCycleCount = 1;
Evan Cheng3881cb72010-09-29 22:42:35 +0000437 std::map<std::string, unsigned> ItinStageMap, ItinOperandMap;
Andrew Trick2661b412012-07-07 04:00:00 +0000438 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
439 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
440 const CodeGenProcModel &ProcModel = *PI;
Andrew Trickda96cf22011-04-01 01:56:55 +0000441
Andrew Trick2661b412012-07-07 04:00:00 +0000442 // Add process itinerary to the list.
443 ProcItinLists.resize(ProcItinLists.size()+1);
Andrew Trickda96cf22011-04-01 01:56:55 +0000444
Andrew Trick2661b412012-07-07 04:00:00 +0000445 // If this processor defines no itineraries, then leave the itinerary list
446 // empty.
447 std::vector<InstrItinerary> &ItinList = ProcItinLists.back();
448 if (ProcModel.ItinDefList.empty())
Andrew Trickd85934b2012-06-22 03:58:51 +0000449 continue;
Andrew Trickd85934b2012-06-22 03:58:51 +0000450
Andrew Trick2661b412012-07-07 04:00:00 +0000451 // Reserve index==0 for NoItinerary.
452 ItinList.resize(SchedModels.numItineraryClasses()+1);
453
454 const std::string &Name = ProcModel.ItinsDef->getName();
Andrew Trickda96cf22011-04-01 01:56:55 +0000455
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000456 // For each itinerary data
Andrew Trick2661b412012-07-07 04:00:00 +0000457 for (unsigned SchedClassIdx = 0,
458 SchedClassEnd = ProcModel.ItinDefList.size();
459 SchedClassIdx < SchedClassEnd; ++SchedClassIdx) {
460
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000461 // Next itinerary data
Andrew Trick2661b412012-07-07 04:00:00 +0000462 Record *ItinData = ProcModel.ItinDefList[SchedClassIdx];
Andrew Trickda96cf22011-04-01 01:56:55 +0000463
Jim Laskey908ae272005-10-28 15:20:43 +0000464 // Get string and stage count
David Goodwinfac85412009-08-17 16:02:57 +0000465 std::string ItinStageString;
Andrew Trick2661b412012-07-07 04:00:00 +0000466 unsigned NStages = 0;
467 if (ItinData)
468 FormItineraryStageString(Name, ItinData, ItinStageString, NStages);
Jim Laskey0d841e02005-10-27 19:47:21 +0000469
David Goodwinfac85412009-08-17 16:02:57 +0000470 // Get string and operand cycle count
471 std::string ItinOperandCycleString;
Andrew Trick2661b412012-07-07 04:00:00 +0000472 unsigned NOperandCycles = 0;
Evan Cheng63d66ee2010-09-28 23:50:49 +0000473 std::string ItinBypassString;
Andrew Trick2661b412012-07-07 04:00:00 +0000474 if (ItinData) {
475 FormItineraryOperandCycleString(ItinData, ItinOperandCycleString,
476 NOperandCycles);
477
478 FormItineraryBypassString(Name, ItinData, ItinBypassString,
479 NOperandCycles);
480 }
Evan Cheng63d66ee2010-09-28 23:50:49 +0000481
David Goodwinfac85412009-08-17 16:02:57 +0000482 // Check to see if stage already exists and create if it doesn't
483 unsigned FindStage = 0;
484 if (NStages > 0) {
485 FindStage = ItinStageMap[ItinStageString];
486 if (FindStage == 0) {
Andrew Trick23482322011-04-01 02:22:47 +0000487 // Emit as { cycles, u1 | u2 | ... | un, timeinc }, // indices
488 StageTable += ItinStageString + ", // " + itostr(StageCount);
489 if (NStages > 1)
490 StageTable += "-" + itostr(StageCount + NStages - 1);
491 StageTable += "\n";
David Goodwinfac85412009-08-17 16:02:57 +0000492 // Record Itin class number.
493 ItinStageMap[ItinStageString] = FindStage = StageCount;
494 StageCount += NStages;
David Goodwinfac85412009-08-17 16:02:57 +0000495 }
496 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000497
David Goodwinfac85412009-08-17 16:02:57 +0000498 // Check to see if operand cycle already exists and create if it doesn't
499 unsigned FindOperandCycle = 0;
500 if (NOperandCycles > 0) {
Evan Cheng3881cb72010-09-29 22:42:35 +0000501 std::string ItinOperandString = ItinOperandCycleString+ItinBypassString;
502 FindOperandCycle = ItinOperandMap[ItinOperandString];
David Goodwinfac85412009-08-17 16:02:57 +0000503 if (FindOperandCycle == 0) {
504 // Emit as cycle, // index
Andrew Trick23482322011-04-01 02:22:47 +0000505 OperandCycleTable += ItinOperandCycleString + ", // ";
506 std::string OperandIdxComment = itostr(OperandCycleCount);
507 if (NOperandCycles > 1)
508 OperandIdxComment += "-"
509 + itostr(OperandCycleCount + NOperandCycles - 1);
510 OperandCycleTable += OperandIdxComment + "\n";
David Goodwinfac85412009-08-17 16:02:57 +0000511 // Record Itin class number.
Andrew Trickda96cf22011-04-01 01:56:55 +0000512 ItinOperandMap[ItinOperandCycleString] =
David Goodwinfac85412009-08-17 16:02:57 +0000513 FindOperandCycle = OperandCycleCount;
Evan Cheng63d66ee2010-09-28 23:50:49 +0000514 // Emit as bypass, // index
Andrew Trick23482322011-04-01 02:22:47 +0000515 BypassTable += ItinBypassString + ", // " + OperandIdxComment + "\n";
David Goodwinfac85412009-08-17 16:02:57 +0000516 OperandCycleCount += NOperandCycles;
David Goodwinfac85412009-08-17 16:02:57 +0000517 }
Jim Laskey0d841e02005-10-27 19:47:21 +0000518 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000519
Evan Cheng5f54ce32010-09-09 18:18:55 +0000520 // Set up itinerary as location and location + stage count
Andrew Trick2661b412012-07-07 04:00:00 +0000521 int NumUOps = ItinData ? ItinData->getValueAsInt("NumMicroOps") : 0;
Evan Cheng5f54ce32010-09-09 18:18:55 +0000522 InstrItinerary Intinerary = { NumUOps, FindStage, FindStage + NStages,
523 FindOperandCycle,
524 FindOperandCycle + NOperandCycles};
525
Jim Laskey908ae272005-10-28 15:20:43 +0000526 // Inject - empty slots will be 0, 0
Andrew Trick2661b412012-07-07 04:00:00 +0000527 ItinList[SchedClassIdx] = Intinerary;
Jim Laskey0d841e02005-10-27 19:47:21 +0000528 }
Jim Laskey0d841e02005-10-27 19:47:21 +0000529 }
Evan Cheng63d66ee2010-09-28 23:50:49 +0000530
Jim Laskey7f39c142005-11-03 22:47:41 +0000531 // Closing stage
Andrew Trick2661b412012-07-07 04:00:00 +0000532 StageTable += " { 0, 0, 0, llvm::InstrStage::Required } // End stages\n";
David Goodwinfac85412009-08-17 16:02:57 +0000533 StageTable += "};\n";
534
535 // Closing operand cycles
Andrew Trick2661b412012-07-07 04:00:00 +0000536 OperandCycleTable += " 0 // End operand cycles\n";
David Goodwinfac85412009-08-17 16:02:57 +0000537 OperandCycleTable += "};\n";
538
Andrew Trick2661b412012-07-07 04:00:00 +0000539 BypassTable += " 0 // End bypass tables\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000540 BypassTable += "};\n";
541
David Goodwinfac85412009-08-17 16:02:57 +0000542 // Emit tables.
543 OS << StageTable;
544 OS << OperandCycleTable;
Evan Cheng63d66ee2010-09-28 23:50:49 +0000545 OS << BypassTable;
Jim Laskey0d841e02005-10-27 19:47:21 +0000546}
547
Andrew Trick2661b412012-07-07 04:00:00 +0000548//
549// EmitProcessorData - Generate data for processor itineraries that were
550// computed during EmitStageAndOperandCycleData(). ProcItinLists lists all
551// Itineraries for each processor. The Itinerary lists are indexed on
552// CodeGenSchedClass::Index.
553//
554void SubtargetEmitter::
555EmitItineraries(raw_ostream &OS,
556 std::vector<std::vector<InstrItinerary> > &ProcItinLists) {
557
Andrew Trickcb941922012-07-09 20:43:03 +0000558 // Multiple processor models may share an itinerary record. Emit it once.
559 SmallPtrSet<Record*, 8> ItinsDefSet;
560
Andrew Trick2661b412012-07-07 04:00:00 +0000561 // For each processor's machine model
562 std::vector<std::vector<InstrItinerary> >::iterator
563 ProcItinListsIter = ProcItinLists.begin();
564 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
Andrew Trick48605c32012-09-15 00:19:57 +0000565 PE = SchedModels.procModelEnd(); PI != PE; ++PI, ++ProcItinListsIter) {
Andrew Trickcb941922012-07-09 20:43:03 +0000566
Andrew Trick2661b412012-07-07 04:00:00 +0000567 Record *ItinsDef = PI->ItinsDef;
Andrew Trickcb941922012-07-09 20:43:03 +0000568 if (!ItinsDefSet.insert(ItinsDef))
569 continue;
Andrew Trick2661b412012-07-07 04:00:00 +0000570
571 // Get processor itinerary name
572 const std::string &Name = ItinsDef->getName();
573
574 // Get the itinerary list for the processor.
575 assert(ProcItinListsIter != ProcItinLists.end() && "bad iterator");
Andrew Trick48605c32012-09-15 00:19:57 +0000576 std::vector<InstrItinerary> &ItinList = *ProcItinListsIter;
Andrew Trick2661b412012-07-07 04:00:00 +0000577
578 OS << "\n";
579 OS << "static const llvm::InstrItinerary ";
580 if (ItinList.empty()) {
581 OS << '*' << Name << " = 0;\n";
582 continue;
583 }
584
585 // Begin processor itinerary table
586 OS << Name << "[] = {\n";
587
588 // For each itinerary class in CodeGenSchedClass::Index order.
589 for (unsigned j = 0, M = ItinList.size(); j < M; ++j) {
590 InstrItinerary &Intinerary = ItinList[j];
591
592 // Emit Itinerary in the form of
593 // { firstStage, lastStage, firstCycle, lastCycle } // index
594 OS << " { " <<
595 Intinerary.NumMicroOps << ", " <<
596 Intinerary.FirstStage << ", " <<
597 Intinerary.LastStage << ", " <<
598 Intinerary.FirstOperandCycle << ", " <<
599 Intinerary.LastOperandCycle << " }" <<
600 ", // " << j << " " << SchedModels.getSchedClass(j).Name << "\n";
601 }
602 // End processor itinerary table
603 OS << " { 0, ~0U, ~0U, ~0U, ~0U } // end marker\n";
604 OS << "};\n";
605 }
606}
607
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000608// Emit either the value defined in the TableGen Record, or the default
Andrew Trick2661b412012-07-07 04:00:00 +0000609// value defined in the C++ header. The Record is null if the processor does not
610// define a model.
611void SubtargetEmitter::EmitProcessorProp(raw_ostream &OS, const Record *R,
Andrew Trickfc992992012-06-05 03:44:40 +0000612 const char *Name, char Separator) {
613 OS << " ";
Andrew Trick2661b412012-07-07 04:00:00 +0000614 int V = R ? R->getValueAsInt(Name) : -1;
Andrew Trickfc992992012-06-05 03:44:40 +0000615 if (V >= 0)
616 OS << V << Separator << " // " << Name;
617 else
Andrew Trick2661b412012-07-07 04:00:00 +0000618 OS << "MCSchedModel::Default" << Name << Separator;
Andrew Trickfc992992012-06-05 03:44:40 +0000619 OS << '\n';
620}
621
Andrew Trick40096d22012-09-17 22:18:45 +0000622void SubtargetEmitter::EmitProcessorResources(const CodeGenProcModel &ProcModel,
623 raw_ostream &OS) {
624 char Sep = ProcModel.ProcResourceDefs.empty() ? ' ' : ',';
625
Andrew Trick6312cb02012-10-10 05:43:04 +0000626 OS << "\n// {Name, NumUnits, SuperIdx, IsBuffered}\n";
Andrew Trick40096d22012-09-17 22:18:45 +0000627 OS << "static const llvm::MCProcResourceDesc "
628 << ProcModel.ModelName << "ProcResources" << "[] = {\n"
Andrew Trick6312cb02012-10-10 05:43:04 +0000629 << " {DBGFIELD(\"InvalidUnit\") 0, 0, 0}" << Sep << "\n";
Andrew Trick40096d22012-09-17 22:18:45 +0000630
631 for (unsigned i = 0, e = ProcModel.ProcResourceDefs.size(); i < e; ++i) {
632 Record *PRDef = ProcModel.ProcResourceDefs[i];
633
634 // Find the SuperIdx
635 unsigned SuperIdx = 0;
636 Record *SuperDef = 0;
637 if (PRDef->getValueInit("Super")->isComplete()) {
638 SuperDef =
639 SchedModels.findProcResUnits(PRDef->getValueAsDef("Super"), ProcModel);
640 SuperIdx = ProcModel.getProcResourceIdx(SuperDef);
641 }
642 // Emit the ProcResourceDesc
643 if (i+1 == e)
644 Sep = ' ';
645 OS << " {DBGFIELD(\"" << PRDef->getName() << "\") ";
646 if (PRDef->getName().size() < 15)
647 OS.indent(15 - PRDef->getName().size());
Andrew Trick6312cb02012-10-10 05:43:04 +0000648 OS << PRDef->getValueAsInt("NumUnits") << ", " << SuperIdx << ", "
649 << PRDef->getValueAsBit("Buffered") << "}" << Sep << " // #" << i+1;
Andrew Trick40096d22012-09-17 22:18:45 +0000650 if (SuperDef)
651 OS << ", Super=" << SuperDef->getName();
652 OS << "\n";
653 }
654 OS << "};\n";
655}
656
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000657// Find the WriteRes Record that defines processor resources for this
658// SchedWrite.
659Record *SubtargetEmitter::FindWriteResources(
Andrew Trick92649882012-09-22 02:24:21 +0000660 const CodeGenSchedRW &SchedWrite, const CodeGenProcModel &ProcModel) {
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000661
662 // Check if the SchedWrite is already subtarget-specific and directly
663 // specifies a set of processor resources.
Andrew Trick92649882012-09-22 02:24:21 +0000664 if (SchedWrite.TheDef->isSubClassOf("SchedWriteRes"))
665 return SchedWrite.TheDef;
666
Andrew Trick92649882012-09-22 02:24:21 +0000667 Record *AliasDef = 0;
668 for (RecIter AI = SchedWrite.Aliases.begin(), AE = SchedWrite.Aliases.end();
669 AI != AE; ++AI) {
670 const CodeGenSchedRW &AliasRW =
671 SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW"));
Andrew Trick2062b122012-10-03 23:06:28 +0000672 if (AliasRW.TheDef->getValueInit("SchedModel")->isComplete()) {
673 Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
674 if (&SchedModels.getProcModel(ModelDef) != &ProcModel)
675 continue;
676 }
Andrew Trick92649882012-09-22 02:24:21 +0000677 if (AliasDef)
Joerg Sonnenberger61131ab2012-10-25 20:33:17 +0000678 PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases "
Andrew Trick92649882012-09-22 02:24:21 +0000679 "defined for processor " + ProcModel.ModelName +
680 " Ensure only one SchedAlias exists per RW.");
681 AliasDef = AliasRW.TheDef;
682 }
683 if (AliasDef && AliasDef->isSubClassOf("SchedWriteRes"))
684 return AliasDef;
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000685
686 // Check this processor's list of write resources.
Andrew Trick92649882012-09-22 02:24:21 +0000687 Record *ResDef = 0;
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000688 for (RecIter WRI = ProcModel.WriteResDefs.begin(),
689 WRE = ProcModel.WriteResDefs.end(); WRI != WRE; ++WRI) {
690 if (!(*WRI)->isSubClassOf("WriteRes"))
691 continue;
Andrew Trick92649882012-09-22 02:24:21 +0000692 if (AliasDef == (*WRI)->getValueAsDef("WriteType")
693 || SchedWrite.TheDef == (*WRI)->getValueAsDef("WriteType")) {
694 if (ResDef) {
Joerg Sonnenberger61131ab2012-10-25 20:33:17 +0000695 PrintFatalError((*WRI)->getLoc(), "Resources are defined for both "
Andrew Trick92649882012-09-22 02:24:21 +0000696 "SchedWrite and its alias on processor " +
697 ProcModel.ModelName);
698 }
699 ResDef = *WRI;
700 }
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000701 }
Andrew Trick92649882012-09-22 02:24:21 +0000702 // TODO: If ProcModel has a base model (previous generation processor),
703 // then call FindWriteResources recursively with that model here.
704 if (!ResDef) {
Joerg Sonnenberger61131ab2012-10-25 20:33:17 +0000705 PrintFatalError(ProcModel.ModelDef->getLoc(),
Andrew Trick92649882012-09-22 02:24:21 +0000706 std::string("Processor does not define resources for ")
707 + SchedWrite.TheDef->getName());
708 }
709 return ResDef;
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000710}
711
712/// Find the ReadAdvance record for the given SchedRead on this processor or
713/// return NULL.
Andrew Trick92649882012-09-22 02:24:21 +0000714Record *SubtargetEmitter::FindReadAdvance(const CodeGenSchedRW &SchedRead,
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000715 const CodeGenProcModel &ProcModel) {
716 // Check for SchedReads that directly specify a ReadAdvance.
Andrew Trick92649882012-09-22 02:24:21 +0000717 if (SchedRead.TheDef->isSubClassOf("SchedReadAdvance"))
718 return SchedRead.TheDef;
719
720 // Check this processor's list of aliases for SchedRead.
721 Record *AliasDef = 0;
722 for (RecIter AI = SchedRead.Aliases.begin(), AE = SchedRead.Aliases.end();
723 AI != AE; ++AI) {
724 const CodeGenSchedRW &AliasRW =
725 SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW"));
Andrew Trick2062b122012-10-03 23:06:28 +0000726 if (AliasRW.TheDef->getValueInit("SchedModel")->isComplete()) {
727 Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
728 if (&SchedModels.getProcModel(ModelDef) != &ProcModel)
729 continue;
730 }
Andrew Trick92649882012-09-22 02:24:21 +0000731 if (AliasDef)
Joerg Sonnenberger61131ab2012-10-25 20:33:17 +0000732 PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases "
Andrew Trick92649882012-09-22 02:24:21 +0000733 "defined for processor " + ProcModel.ModelName +
734 " Ensure only one SchedAlias exists per RW.");
735 AliasDef = AliasRW.TheDef;
736 }
737 if (AliasDef && AliasDef->isSubClassOf("SchedReadAdvance"))
738 return AliasDef;
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000739
740 // Check this processor's ReadAdvanceList.
Andrew Trick92649882012-09-22 02:24:21 +0000741 Record *ResDef = 0;
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000742 for (RecIter RAI = ProcModel.ReadAdvanceDefs.begin(),
743 RAE = ProcModel.ReadAdvanceDefs.end(); RAI != RAE; ++RAI) {
744 if (!(*RAI)->isSubClassOf("ReadAdvance"))
745 continue;
Andrew Trick92649882012-09-22 02:24:21 +0000746 if (AliasDef == (*RAI)->getValueAsDef("ReadType")
747 || SchedRead.TheDef == (*RAI)->getValueAsDef("ReadType")) {
748 if (ResDef) {
Joerg Sonnenberger61131ab2012-10-25 20:33:17 +0000749 PrintFatalError((*RAI)->getLoc(), "Resources are defined for both "
Andrew Trick92649882012-09-22 02:24:21 +0000750 "SchedRead and its alias on processor " +
751 ProcModel.ModelName);
752 }
753 ResDef = *RAI;
754 }
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000755 }
Andrew Trick92649882012-09-22 02:24:21 +0000756 // TODO: If ProcModel has a base model (previous generation processor),
757 // then call FindReadAdvance recursively with that model here.
758 if (!ResDef && SchedRead.TheDef->getName() != "ReadDefault") {
Joerg Sonnenberger61131ab2012-10-25 20:33:17 +0000759 PrintFatalError(ProcModel.ModelDef->getLoc(),
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000760 std::string("Processor does not define resources for ")
Andrew Trick92649882012-09-22 02:24:21 +0000761 + SchedRead.TheDef->getName());
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000762 }
Andrew Trick92649882012-09-22 02:24:21 +0000763 return ResDef;
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000764}
765
766// Generate the SchedClass table for this processor and update global
767// tables. Must be called for each processor in order.
768void SubtargetEmitter::GenSchedClassTables(const CodeGenProcModel &ProcModel,
769 SchedClassTables &SchedTables) {
770 SchedTables.ProcSchedClasses.resize(SchedTables.ProcSchedClasses.size() + 1);
771 if (!ProcModel.hasInstrSchedModel())
772 return;
773
774 std::vector<MCSchedClassDesc> &SCTab = SchedTables.ProcSchedClasses.back();
775 for (CodeGenSchedModels::SchedClassIter SCI = SchedModels.schedClassBegin(),
776 SCE = SchedModels.schedClassEnd(); SCI != SCE; ++SCI) {
Andrew Trickfe05d982012-10-03 23:06:25 +0000777 DEBUG(SCI->dump(&SchedModels));
778
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000779 SCTab.resize(SCTab.size() + 1);
780 MCSchedClassDesc &SCDesc = SCTab.back();
Andrew Tricke127dfd2012-09-18 03:18:56 +0000781 // SCDesc.Name is guarded by NDEBUG
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000782 SCDesc.NumMicroOps = 0;
783 SCDesc.BeginGroup = false;
784 SCDesc.EndGroup = false;
785 SCDesc.WriteProcResIdx = 0;
786 SCDesc.WriteLatencyIdx = 0;
787 SCDesc.ReadAdvanceIdx = 0;
788
789 // A Variant SchedClass has no resources of its own.
790 if (!SCI->Transitions.empty()) {
791 SCDesc.NumMicroOps = MCSchedClassDesc::VariantNumMicroOps;
792 continue;
793 }
794
795 // Determine if the SchedClass is actually reachable on this processor. If
796 // not don't try to locate the processor resources, it will fail.
797 // If ProcIndices contains 0, this class applies to all processors.
798 assert(!SCI->ProcIndices.empty() && "expect at least one procidx");
799 if (SCI->ProcIndices[0] != 0) {
800 IdxIter PIPos = std::find(SCI->ProcIndices.begin(),
801 SCI->ProcIndices.end(), ProcModel.Index);
802 if (PIPos == SCI->ProcIndices.end())
803 continue;
804 }
805 IdxVec Writes = SCI->Writes;
806 IdxVec Reads = SCI->Reads;
807 if (SCI->ItinClassDef) {
808 assert(SCI->InstRWs.empty() && "ItinClass should not have InstRWs");
809 // Check this processor's itinerary class resources.
810 for (RecIter II = ProcModel.ItinRWDefs.begin(),
811 IE = ProcModel.ItinRWDefs.end(); II != IE; ++II) {
812 RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
813 if (std::find(Matched.begin(), Matched.end(), SCI->ItinClassDef)
814 != Matched.end()) {
815 SchedModels.findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"),
816 Writes, Reads);
817 break;
818 }
819 }
820 if (Writes.empty()) {
821 DEBUG(dbgs() << ProcModel.ItinsDef->getName()
822 << " does not have resources for itinerary class "
823 << SCI->ItinClassDef->getName() << '\n');
824 }
825 }
826 else if (!SCI->InstRWs.empty()) {
Andrew Trickfe05d982012-10-03 23:06:25 +0000827 // This class may have a default ReadWrite list which can be overriden by
828 // InstRW definitions.
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000829 Record *RWDef = 0;
830 for (RecIter RWI = SCI->InstRWs.begin(), RWE = SCI->InstRWs.end();
831 RWI != RWE; ++RWI) {
832 Record *RWModelDef = (*RWI)->getValueAsDef("SchedModel");
833 if (&ProcModel == &SchedModels.getProcModel(RWModelDef)) {
834 RWDef = *RWI;
835 break;
836 }
837 }
838 if (RWDef) {
Andrew Trick2062b122012-10-03 23:06:28 +0000839 Writes.clear();
840 Reads.clear();
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000841 SchedModels.findRWs(RWDef->getValueAsListOfDefs("OperandReadWrites"),
842 Writes, Reads);
843 }
844 }
845 // Sum resources across all operand writes.
846 std::vector<MCWriteProcResEntry> WriteProcResources;
847 std::vector<MCWriteLatencyEntry> WriteLatencies;
Andrew Trick3b8fb642012-09-19 04:43:19 +0000848 std::vector<std::string> WriterNames;
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000849 std::vector<MCReadAdvanceEntry> ReadAdvanceEntries;
850 for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) {
851 IdxVec WriteSeq;
Andrew Trick2062b122012-10-03 23:06:28 +0000852 SchedModels.expandRWSeqForProc(*WI, WriteSeq, /*IsRead=*/false,
853 ProcModel);
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000854
855 // For each operand, create a latency entry.
856 MCWriteLatencyEntry WLEntry;
857 WLEntry.Cycles = 0;
Andrew Trick3b8fb642012-09-19 04:43:19 +0000858 unsigned WriteID = WriteSeq.back();
859 WriterNames.push_back(SchedModels.getSchedWrite(WriteID).Name);
860 // If this Write is not referenced by a ReadAdvance, don't distinguish it
861 // from other WriteLatency entries.
862 if (!SchedModels.hasReadOfWrite(SchedModels.getSchedWrite(WriteID).TheDef)) {
863 WriteID = 0;
864 }
865 WLEntry.WriteResourceID = WriteID;
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000866
867 for (IdxIter WSI = WriteSeq.begin(), WSE = WriteSeq.end();
868 WSI != WSE; ++WSI) {
869
Andrew Trick92649882012-09-22 02:24:21 +0000870 Record *WriteRes =
871 FindWriteResources(SchedModels.getSchedWrite(*WSI), ProcModel);
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000872
873 // Mark the parent class as invalid for unsupported write types.
874 if (WriteRes->getValueAsBit("Unsupported")) {
875 SCDesc.NumMicroOps = MCSchedClassDesc::InvalidNumMicroOps;
876 break;
877 }
878 WLEntry.Cycles += WriteRes->getValueAsInt("Latency");
879 SCDesc.NumMicroOps += WriteRes->getValueAsInt("NumMicroOps");
880 SCDesc.BeginGroup |= WriteRes->getValueAsBit("BeginGroup");
881 SCDesc.EndGroup |= WriteRes->getValueAsBit("EndGroup");
882
883 // Create an entry for each ProcResource listed in WriteRes.
884 RecVec PRVec = WriteRes->getValueAsListOfDefs("ProcResources");
885 std::vector<int64_t> Cycles =
886 WriteRes->getValueAsListOfInts("ResourceCycles");
887 for (unsigned PRIdx = 0, PREnd = PRVec.size();
888 PRIdx != PREnd; ++PRIdx) {
889 MCWriteProcResEntry WPREntry;
890 WPREntry.ProcResourceIdx = ProcModel.getProcResourceIdx(PRVec[PRIdx]);
891 assert(WPREntry.ProcResourceIdx && "Bad ProcResourceIdx");
892 if (Cycles.size() > PRIdx)
893 WPREntry.Cycles = Cycles[PRIdx];
894 else
895 WPREntry.Cycles = 1;
Andrew Trickc8121102013-03-01 23:31:26 +0000896 // If this resource is already used in this sequence, add the current
897 // entry's cycles so that the same resource appears to be used
898 // serially, rather than multiple parallel uses. This is important for
899 // in-order machine where the resource consumption is a hazard.
900 unsigned WPRIdx = 0, WPREnd = WriteProcResources.size();
901 for( ; WPRIdx != WPREnd; ++WPRIdx) {
902 if (WriteProcResources[WPRIdx].ProcResourceIdx
903 == WPREntry.ProcResourceIdx) {
904 WriteProcResources[WPRIdx].Cycles += WPREntry.Cycles;
905 break;
906 }
907 }
908 if (WPRIdx == WPREnd)
909 WriteProcResources.push_back(WPREntry);
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000910 }
911 }
912 WriteLatencies.push_back(WLEntry);
913 }
914 // Create an entry for each operand Read in this SchedClass.
915 // Entries must be sorted first by UseIdx then by WriteResourceID.
916 for (unsigned UseIdx = 0, EndIdx = Reads.size();
917 UseIdx != EndIdx; ++UseIdx) {
Andrew Trick92649882012-09-22 02:24:21 +0000918 Record *ReadAdvance =
919 FindReadAdvance(SchedModels.getSchedRead(Reads[UseIdx]), ProcModel);
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000920 if (!ReadAdvance)
921 continue;
922
923 // Mark the parent class as invalid for unsupported write types.
924 if (ReadAdvance->getValueAsBit("Unsupported")) {
925 SCDesc.NumMicroOps = MCSchedClassDesc::InvalidNumMicroOps;
926 break;
927 }
928 RecVec ValidWrites = ReadAdvance->getValueAsListOfDefs("ValidWrites");
929 IdxVec WriteIDs;
930 if (ValidWrites.empty())
931 WriteIDs.push_back(0);
932 else {
933 for (RecIter VWI = ValidWrites.begin(), VWE = ValidWrites.end();
934 VWI != VWE; ++VWI) {
935 WriteIDs.push_back(SchedModels.getSchedRWIdx(*VWI, /*IsRead=*/false));
936 }
937 }
938 std::sort(WriteIDs.begin(), WriteIDs.end());
939 for(IdxIter WI = WriteIDs.begin(), WE = WriteIDs.end(); WI != WE; ++WI) {
940 MCReadAdvanceEntry RAEntry;
941 RAEntry.UseIdx = UseIdx;
942 RAEntry.WriteResourceID = *WI;
943 RAEntry.Cycles = ReadAdvance->getValueAsInt("Cycles");
944 ReadAdvanceEntries.push_back(RAEntry);
945 }
946 }
947 if (SCDesc.NumMicroOps == MCSchedClassDesc::InvalidNumMicroOps) {
948 WriteProcResources.clear();
949 WriteLatencies.clear();
950 ReadAdvanceEntries.clear();
951 }
952 // Add the information for this SchedClass to the global tables using basic
953 // compression.
954 //
955 // WritePrecRes entries are sorted by ProcResIdx.
956 std::sort(WriteProcResources.begin(), WriteProcResources.end(),
957 LessWriteProcResources());
958
959 SCDesc.NumWriteProcResEntries = WriteProcResources.size();
960 std::vector<MCWriteProcResEntry>::iterator WPRPos =
961 std::search(SchedTables.WriteProcResources.begin(),
962 SchedTables.WriteProcResources.end(),
963 WriteProcResources.begin(), WriteProcResources.end());
964 if (WPRPos != SchedTables.WriteProcResources.end())
965 SCDesc.WriteProcResIdx = WPRPos - SchedTables.WriteProcResources.begin();
966 else {
967 SCDesc.WriteProcResIdx = SchedTables.WriteProcResources.size();
968 SchedTables.WriteProcResources.insert(WPRPos, WriteProcResources.begin(),
969 WriteProcResources.end());
970 }
971 // Latency entries must remain in operand order.
972 SCDesc.NumWriteLatencyEntries = WriteLatencies.size();
973 std::vector<MCWriteLatencyEntry>::iterator WLPos =
974 std::search(SchedTables.WriteLatencies.begin(),
975 SchedTables.WriteLatencies.end(),
976 WriteLatencies.begin(), WriteLatencies.end());
Andrew Trick3b8fb642012-09-19 04:43:19 +0000977 if (WLPos != SchedTables.WriteLatencies.end()) {
978 unsigned idx = WLPos - SchedTables.WriteLatencies.begin();
979 SCDesc.WriteLatencyIdx = idx;
980 for (unsigned i = 0, e = WriteLatencies.size(); i < e; ++i)
981 if (SchedTables.WriterNames[idx + i].find(WriterNames[i]) ==
982 std::string::npos) {
983 SchedTables.WriterNames[idx + i] += std::string("_") + WriterNames[i];
984 }
985 }
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000986 else {
987 SCDesc.WriteLatencyIdx = SchedTables.WriteLatencies.size();
Andrew Trick3b8fb642012-09-19 04:43:19 +0000988 SchedTables.WriteLatencies.insert(SchedTables.WriteLatencies.end(),
989 WriteLatencies.begin(),
990 WriteLatencies.end());
991 SchedTables.WriterNames.insert(SchedTables.WriterNames.end(),
992 WriterNames.begin(), WriterNames.end());
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000993 }
994 // ReadAdvanceEntries must remain in operand order.
995 SCDesc.NumReadAdvanceEntries = ReadAdvanceEntries.size();
996 std::vector<MCReadAdvanceEntry>::iterator RAPos =
997 std::search(SchedTables.ReadAdvanceEntries.begin(),
998 SchedTables.ReadAdvanceEntries.end(),
999 ReadAdvanceEntries.begin(), ReadAdvanceEntries.end());
1000 if (RAPos != SchedTables.ReadAdvanceEntries.end())
1001 SCDesc.ReadAdvanceIdx = RAPos - SchedTables.ReadAdvanceEntries.begin();
1002 else {
1003 SCDesc.ReadAdvanceIdx = SchedTables.ReadAdvanceEntries.size();
1004 SchedTables.ReadAdvanceEntries.insert(RAPos, ReadAdvanceEntries.begin(),
1005 ReadAdvanceEntries.end());
1006 }
1007 }
1008}
1009
Andrew Trick544c8802012-09-17 22:18:50 +00001010// Emit SchedClass tables for all processors and associated global tables.
1011void SubtargetEmitter::EmitSchedClassTables(SchedClassTables &SchedTables,
1012 raw_ostream &OS) {
1013 // Emit global WriteProcResTable.
1014 OS << "\n// {ProcResourceIdx, Cycles}\n"
1015 << "extern const llvm::MCWriteProcResEntry "
1016 << Target << "WriteProcResTable[] = {\n"
1017 << " { 0, 0}, // Invalid\n";
1018 for (unsigned WPRIdx = 1, WPREnd = SchedTables.WriteProcResources.size();
1019 WPRIdx != WPREnd; ++WPRIdx) {
1020 MCWriteProcResEntry &WPREntry = SchedTables.WriteProcResources[WPRIdx];
1021 OS << " {" << format("%2d", WPREntry.ProcResourceIdx) << ", "
1022 << format("%2d", WPREntry.Cycles) << "}";
1023 if (WPRIdx + 1 < WPREnd)
1024 OS << ',';
1025 OS << " // #" << WPRIdx << '\n';
1026 }
1027 OS << "}; // " << Target << "WriteProcResTable\n";
1028
1029 // Emit global WriteLatencyTable.
1030 OS << "\n// {Cycles, WriteResourceID}\n"
1031 << "extern const llvm::MCWriteLatencyEntry "
1032 << Target << "WriteLatencyTable[] = {\n"
1033 << " { 0, 0}, // Invalid\n";
1034 for (unsigned WLIdx = 1, WLEnd = SchedTables.WriteLatencies.size();
1035 WLIdx != WLEnd; ++WLIdx) {
1036 MCWriteLatencyEntry &WLEntry = SchedTables.WriteLatencies[WLIdx];
1037 OS << " {" << format("%2d", WLEntry.Cycles) << ", "
1038 << format("%2d", WLEntry.WriteResourceID) << "}";
1039 if (WLIdx + 1 < WLEnd)
1040 OS << ',';
Andrew Trick3b8fb642012-09-19 04:43:19 +00001041 OS << " // #" << WLIdx << " " << SchedTables.WriterNames[WLIdx] << '\n';
Andrew Trick544c8802012-09-17 22:18:50 +00001042 }
1043 OS << "}; // " << Target << "WriteLatencyTable\n";
1044
1045 // Emit global ReadAdvanceTable.
1046 OS << "\n// {UseIdx, WriteResourceID, Cycles}\n"
1047 << "extern const llvm::MCReadAdvanceEntry "
1048 << Target << "ReadAdvanceTable[] = {\n"
1049 << " {0, 0, 0}, // Invalid\n";
1050 for (unsigned RAIdx = 1, RAEnd = SchedTables.ReadAdvanceEntries.size();
1051 RAIdx != RAEnd; ++RAIdx) {
1052 MCReadAdvanceEntry &RAEntry = SchedTables.ReadAdvanceEntries[RAIdx];
1053 OS << " {" << RAEntry.UseIdx << ", "
1054 << format("%2d", RAEntry.WriteResourceID) << ", "
1055 << format("%2d", RAEntry.Cycles) << "}";
1056 if (RAIdx + 1 < RAEnd)
1057 OS << ',';
1058 OS << " // #" << RAIdx << '\n';
1059 }
1060 OS << "}; // " << Target << "ReadAdvanceTable\n";
1061
1062 // Emit a SchedClass table for each processor.
1063 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
1064 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
1065 if (!PI->hasInstrSchedModel())
1066 continue;
1067
1068 std::vector<MCSchedClassDesc> &SCTab =
Rafael Espindola322ff882012-11-02 20:57:36 +00001069 SchedTables.ProcSchedClasses[1 + (PI - SchedModels.procModelBegin())];
Andrew Trick544c8802012-09-17 22:18:50 +00001070
1071 OS << "\n// {Name, NumMicroOps, BeginGroup, EndGroup,"
1072 << " WriteProcResIdx,#, WriteLatencyIdx,#, ReadAdvanceIdx,#}\n";
1073 OS << "static const llvm::MCSchedClassDesc "
1074 << PI->ModelName << "SchedClasses[] = {\n";
1075
1076 // The first class is always invalid. We no way to distinguish it except by
1077 // name and position.
Andrew Tricke4095f92012-09-17 23:14:15 +00001078 assert(SchedModels.getSchedClass(0).Name == "NoItinerary"
Andrew Trick544c8802012-09-17 22:18:50 +00001079 && "invalid class not first");
1080 OS << " {DBGFIELD(\"InvalidSchedClass\") "
1081 << MCSchedClassDesc::InvalidNumMicroOps
1082 << ", 0, 0, 0, 0, 0, 0, 0, 0},\n";
1083
1084 for (unsigned SCIdx = 1, SCEnd = SCTab.size(); SCIdx != SCEnd; ++SCIdx) {
1085 MCSchedClassDesc &MCDesc = SCTab[SCIdx];
1086 const CodeGenSchedClass &SchedClass = SchedModels.getSchedClass(SCIdx);
1087 OS << " {DBGFIELD(\"" << SchedClass.Name << "\") ";
1088 if (SchedClass.Name.size() < 18)
1089 OS.indent(18 - SchedClass.Name.size());
1090 OS << MCDesc.NumMicroOps
1091 << ", " << MCDesc.BeginGroup << ", " << MCDesc.EndGroup
1092 << ", " << format("%2d", MCDesc.WriteProcResIdx)
1093 << ", " << MCDesc.NumWriteProcResEntries
1094 << ", " << format("%2d", MCDesc.WriteLatencyIdx)
1095 << ", " << MCDesc.NumWriteLatencyEntries
1096 << ", " << format("%2d", MCDesc.ReadAdvanceIdx)
1097 << ", " << MCDesc.NumReadAdvanceEntries << "}";
1098 if (SCIdx + 1 < SCEnd)
1099 OS << ',';
1100 OS << " // #" << SCIdx << '\n';
1101 }
1102 OS << "}; // " << PI->ModelName << "SchedClasses\n";
1103 }
1104}
1105
Andrew Trick2661b412012-07-07 04:00:00 +00001106void SubtargetEmitter::EmitProcessorModels(raw_ostream &OS) {
1107 // For each processor model.
1108 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
1109 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
Andrew Trick40096d22012-09-17 22:18:45 +00001110 // Emit processor resource table.
1111 if (PI->hasInstrSchedModel())
1112 EmitProcessorResources(*PI, OS);
1113 else if(!PI->ProcResourceDefs.empty())
Joerg Sonnenberger61131ab2012-10-25 20:33:17 +00001114 PrintFatalError(PI->ModelDef->getLoc(), "SchedMachineModel defines "
Andrew Trick52c3a1d2012-09-17 22:18:48 +00001115 "ProcResources without defining WriteRes SchedWriteRes");
Andrew Trick40096d22012-09-17 22:18:45 +00001116
Andrew Trickfc992992012-06-05 03:44:40 +00001117 // Begin processor itinerary properties
1118 OS << "\n";
Andrew Trick2661b412012-07-07 04:00:00 +00001119 OS << "static const llvm::MCSchedModel " << PI->ModelName << "(\n";
1120 EmitProcessorProp(OS, PI->ModelDef, "IssueWidth", ',');
1121 EmitProcessorProp(OS, PI->ModelDef, "MinLatency", ',');
1122 EmitProcessorProp(OS, PI->ModelDef, "LoadLatency", ',');
1123 EmitProcessorProp(OS, PI->ModelDef, "HighLatency", ',');
Andrew Trick47579cf2013-01-09 03:36:49 +00001124 EmitProcessorProp(OS, PI->ModelDef, "ILPWindow", ',');
Andrew Trickd43b5c92012-08-08 02:44:16 +00001125 EmitProcessorProp(OS, PI->ModelDef, "MispredictPenalty", ',');
Andrew Tricke127dfd2012-09-18 03:18:56 +00001126 OS << " " << PI->Index << ", // Processor ID\n";
1127 if (PI->hasInstrSchedModel())
1128 OS << " " << PI->ModelName << "ProcResources" << ",\n"
1129 << " " << PI->ModelName << "SchedClasses" << ",\n"
1130 << " " << PI->ProcResourceDefs.size()+1 << ",\n"
1131 << " " << (SchedModels.schedClassEnd()
1132 - SchedModels.schedClassBegin()) << ",\n";
1133 else
1134 OS << " 0, 0, 0, 0, // No instruction-level machine model.\n";
Andrew Trick2661b412012-07-07 04:00:00 +00001135 if (SchedModels.hasItineraryClasses())
Andrew Trick40096d22012-09-17 22:18:45 +00001136 OS << " " << PI->ItinsDef->getName() << ");\n";
Andrew Trickd85934b2012-06-22 03:58:51 +00001137 else
Andrew Trick40096d22012-09-17 22:18:45 +00001138 OS << " 0); // No Itinerary\n";
Jim Laskey0d841e02005-10-27 19:47:21 +00001139 }
Jim Laskey10b1dd92005-10-31 17:16:01 +00001140}
1141
1142//
1143// EmitProcessorLookup - generate cpu name to itinerary lookup table.
1144//
Daniel Dunbar1a551802009-07-03 00:10:29 +00001145void SubtargetEmitter::EmitProcessorLookup(raw_ostream &OS) {
Jim Laskey10b1dd92005-10-31 17:16:01 +00001146 // Gather and sort processor information
1147 std::vector<Record*> ProcessorList =
1148 Records.getAllDerivedDefinitions("Processor");
Duraid Madina42d24c72005-12-30 14:56:37 +00001149 std::sort(ProcessorList.begin(), ProcessorList.end(), LessRecordFieldName());
Jim Laskey10b1dd92005-10-31 17:16:01 +00001150
1151 // Begin processor table
1152 OS << "\n";
1153 OS << "// Sorted (by key) array of itineraries for CPU subtype.\n"
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00001154 << "extern const llvm::SubtargetInfoKV "
Andrew Trick2661b412012-07-07 04:00:00 +00001155 << Target << "ProcSchedKV[] = {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +00001156
Jim Laskey10b1dd92005-10-31 17:16:01 +00001157 // For each processor
1158 for (unsigned i = 0, N = ProcessorList.size(); i < N;) {
1159 // Next processor
1160 Record *Processor = ProcessorList[i];
1161
Bill Wendling4222d802007-05-04 20:38:40 +00001162 const std::string &Name = Processor->getValueAsString("Name");
Andrew Trick2661b412012-07-07 04:00:00 +00001163 const std::string &ProcModelName =
Andrew Trick48605c32012-09-15 00:19:57 +00001164 SchedModels.getModelForProc(Processor).ModelName;
Andrew Trickda96cf22011-04-01 01:56:55 +00001165
Jim Laskey10b1dd92005-10-31 17:16:01 +00001166 // Emit as { "cpu", procinit },
Andrew Trick40096d22012-09-17 22:18:45 +00001167 OS << " { \"" << Name << "\", (const void *)&" << ProcModelName << " }";
Andrew Trickda96cf22011-04-01 01:56:55 +00001168
Jim Laskey10b1dd92005-10-31 17:16:01 +00001169 // Depending on ''if more in the list'' emit comma
1170 if (++i < N) OS << ",";
Andrew Trickda96cf22011-04-01 01:56:55 +00001171
Jim Laskey10b1dd92005-10-31 17:16:01 +00001172 OS << "\n";
1173 }
Andrew Trickda96cf22011-04-01 01:56:55 +00001174
Jim Laskey10b1dd92005-10-31 17:16:01 +00001175 // End processor table
1176 OS << "};\n";
Jim Laskey0d841e02005-10-27 19:47:21 +00001177}
1178
1179//
Andrew Trick2661b412012-07-07 04:00:00 +00001180// EmitSchedModel - Emits all scheduling model tables, folding common patterns.
Jim Laskey0d841e02005-10-27 19:47:21 +00001181//
Andrew Trick2661b412012-07-07 04:00:00 +00001182void SubtargetEmitter::EmitSchedModel(raw_ostream &OS) {
Andrew Trick40096d22012-09-17 22:18:45 +00001183 OS << "#ifdef DBGFIELD\n"
1184 << "#error \"<target>GenSubtargetInfo.inc requires a DBGFIELD macro\"\n"
1185 << "#endif\n"
1186 << "#ifndef NDEBUG\n"
1187 << "#define DBGFIELD(x) x,\n"
1188 << "#else\n"
1189 << "#define DBGFIELD(x)\n"
1190 << "#endif\n";
1191
Andrew Trick2661b412012-07-07 04:00:00 +00001192 if (SchedModels.hasItineraryClasses()) {
1193 std::vector<std::vector<InstrItinerary> > ProcItinLists;
Jim Laskey6cee6302005-11-01 20:06:59 +00001194 // Emit the stage data
Andrew Trick2661b412012-07-07 04:00:00 +00001195 EmitStageAndOperandCycleData(OS, ProcItinLists);
1196 EmitItineraries(OS, ProcItinLists);
Jim Laskey6cee6302005-11-01 20:06:59 +00001197 }
Andrew Trick544c8802012-09-17 22:18:50 +00001198 OS << "\n// ===============================================================\n"
1199 << "// Data tables for the new per-operand machine model.\n";
Andrew Trick40096d22012-09-17 22:18:45 +00001200
Andrew Trick52c3a1d2012-09-17 22:18:48 +00001201 SchedClassTables SchedTables;
1202 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
1203 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
1204 GenSchedClassTables(*PI, SchedTables);
1205 }
Andrew Trick544c8802012-09-17 22:18:50 +00001206 EmitSchedClassTables(SchedTables, OS);
1207
1208 // Emit the processor machine model
1209 EmitProcessorModels(OS);
1210 // Emit the processor lookup data
1211 EmitProcessorLookup(OS);
Andrew Trick52c3a1d2012-09-17 22:18:48 +00001212
Andrew Trick40096d22012-09-17 22:18:45 +00001213 OS << "#undef DBGFIELD";
Jim Laskey0d841e02005-10-27 19:47:21 +00001214}
1215
Andrew Trick4d2d1c42012-09-18 03:41:43 +00001216void SubtargetEmitter::EmitSchedModelHelpers(std::string ClassName,
1217 raw_ostream &OS) {
1218 OS << "unsigned " << ClassName
1219 << "\n::resolveSchedClass(unsigned SchedClass, const MachineInstr *MI,"
1220 << " const TargetSchedModel *SchedModel) const {\n";
1221
1222 std::vector<Record*> Prologs = Records.getAllDerivedDefinitions("PredicateProlog");
1223 std::sort(Prologs.begin(), Prologs.end(), LessRecord());
1224 for (std::vector<Record*>::const_iterator
1225 PI = Prologs.begin(), PE = Prologs.end(); PI != PE; ++PI) {
1226 OS << (*PI)->getValueAsString("Code") << '\n';
1227 }
1228 IdxVec VariantClasses;
1229 for (CodeGenSchedModels::SchedClassIter SCI = SchedModels.schedClassBegin(),
1230 SCE = SchedModels.schedClassEnd(); SCI != SCE; ++SCI) {
1231 if (SCI->Transitions.empty())
1232 continue;
1233 VariantClasses.push_back(SCI - SchedModels.schedClassBegin());
1234 }
1235 if (!VariantClasses.empty()) {
1236 OS << " switch (SchedClass) {\n";
1237 for (IdxIter VCI = VariantClasses.begin(), VCE = VariantClasses.end();
1238 VCI != VCE; ++VCI) {
1239 const CodeGenSchedClass &SC = SchedModels.getSchedClass(*VCI);
1240 OS << " case " << *VCI << ": // " << SC.Name << '\n';
1241 IdxVec ProcIndices;
1242 for (std::vector<CodeGenSchedTransition>::const_iterator
1243 TI = SC.Transitions.begin(), TE = SC.Transitions.end();
1244 TI != TE; ++TI) {
1245 IdxVec PI;
1246 std::set_union(TI->ProcIndices.begin(), TI->ProcIndices.end(),
1247 ProcIndices.begin(), ProcIndices.end(),
1248 std::back_inserter(PI));
1249 ProcIndices.swap(PI);
1250 }
1251 for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end();
1252 PI != PE; ++PI) {
1253 OS << " ";
1254 if (*PI != 0)
1255 OS << "if (SchedModel->getProcessorID() == " << *PI << ") ";
1256 OS << "{ // " << (SchedModels.procModelBegin() + *PI)->ModelName
1257 << '\n';
1258 for (std::vector<CodeGenSchedTransition>::const_iterator
1259 TI = SC.Transitions.begin(), TE = SC.Transitions.end();
1260 TI != TE; ++TI) {
1261 OS << " if (";
1262 if (*PI != 0 && !std::count(TI->ProcIndices.begin(),
1263 TI->ProcIndices.end(), *PI)) {
1264 continue;
1265 }
1266 for (RecIter RI = TI->PredTerm.begin(), RE = TI->PredTerm.end();
1267 RI != RE; ++RI) {
1268 if (RI != TI->PredTerm.begin())
1269 OS << "\n && ";
1270 OS << "(" << (*RI)->getValueAsString("Predicate") << ")";
1271 }
1272 OS << ")\n"
1273 << " return " << TI->ToClassIdx << "; // "
1274 << SchedModels.getSchedClass(TI->ToClassIdx).Name << '\n';
1275 }
1276 OS << " }\n";
1277 if (*PI == 0)
1278 break;
1279 }
1280 unsigned SCIdx = 0;
1281 if (SC.ItinClassDef)
1282 SCIdx = SchedModels.getSchedClassIdxForItin(SC.ItinClassDef);
1283 else
1284 SCIdx = SchedModels.findSchedClassIdx(SC.Writes, SC.Reads);
1285 if (SCIdx != *VCI)
1286 OS << " return " << SCIdx << ";\n";
1287 OS << " break;\n";
1288 }
1289 OS << " };\n";
1290 }
1291 OS << " report_fatal_error(\"Expected a variant SchedClass\");\n"
1292 << "} // " << ClassName << "::resolveSchedClass\n";
1293}
1294
Jim Laskey0d841e02005-10-27 19:47:21 +00001295//
Jim Laskey581a8f72005-10-26 17:30:34 +00001296// ParseFeaturesFunction - Produces a subtarget specific function for parsing
1297// the subtarget features string.
1298//
Evan Cheng94214702011-07-01 20:45:01 +00001299void SubtargetEmitter::ParseFeaturesFunction(raw_ostream &OS,
1300 unsigned NumFeatures,
1301 unsigned NumProcs) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +00001302 std::vector<Record*> Features =
1303 Records.getAllDerivedDefinitions("SubtargetFeature");
Duraid Madina42d24c72005-12-30 14:56:37 +00001304 std::sort(Features.begin(), Features.end(), LessRecord());
Jim Laskey581a8f72005-10-26 17:30:34 +00001305
Andrew Trickda96cf22011-04-01 01:56:55 +00001306 OS << "// ParseSubtargetFeatures - Parses features string setting specified\n"
1307 << "// subtarget options.\n"
Evan Cheng276365d2011-06-30 01:53:36 +00001308 << "void llvm::";
Jim Laskey581a8f72005-10-26 17:30:34 +00001309 OS << Target;
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001310 OS << "Subtarget::ParseSubtargetFeatures(StringRef CPU, StringRef FS) {\n"
David Greenef0fd3af2010-01-05 17:47:41 +00001311 << " DEBUG(dbgs() << \"\\nFeatures:\" << FS);\n"
Hal Finkel3f696e52012-06-12 04:21:36 +00001312 << " DEBUG(dbgs() << \"\\nCPU:\" << CPU << \"\\n\\n\");\n";
Evan Cheng94214702011-07-01 20:45:01 +00001313
1314 if (Features.empty()) {
1315 OS << "}\n";
1316 return;
1317 }
1318
Andrew Trick34aadd62012-09-18 05:33:15 +00001319 OS << " InitMCProcessorInfo(CPU, FS);\n"
1320 << " uint64_t Bits = getFeatureBits();\n";
Bill Wendling4222d802007-05-04 20:38:40 +00001321
Jim Laskeyf7bcde02005-10-28 21:47:29 +00001322 for (unsigned i = 0; i < Features.size(); i++) {
1323 // Next record
1324 Record *R = Features[i];
Bill Wendling4222d802007-05-04 20:38:40 +00001325 const std::string &Instance = R->getName();
1326 const std::string &Value = R->getValueAsString("Value");
1327 const std::string &Attribute = R->getValueAsString("Attribute");
Evan Cheng19c95502006-01-27 08:09:42 +00001328
Dale Johannesendb01c8b2008-02-14 23:35:16 +00001329 if (Value=="true" || Value=="false")
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001330 OS << " if ((Bits & " << Target << "::"
1331 << Instance << ") != 0) "
Dale Johannesendb01c8b2008-02-14 23:35:16 +00001332 << Attribute << " = " << Value << ";\n";
1333 else
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001334 OS << " if ((Bits & " << Target << "::"
1335 << Instance << ") != 0 && "
Evan Cheng94214702011-07-01 20:45:01 +00001336 << Attribute << " < " << Value << ") "
1337 << Attribute << " = " << Value << ";\n";
Jim Laskey6cee6302005-11-01 20:06:59 +00001338 }
Anton Korobeynikov41a02432009-05-23 19:50:50 +00001339
Evan Cheng276365d2011-06-30 01:53:36 +00001340 OS << "}\n";
Jim Laskey581a8f72005-10-26 17:30:34 +00001341}
1342
Anton Korobeynikov41a02432009-05-23 19:50:50 +00001343//
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001344// SubtargetEmitter::run - Main subtarget enumeration emitter.
1345//
Daniel Dunbar1a551802009-07-03 00:10:29 +00001346void SubtargetEmitter::run(raw_ostream &OS) {
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +00001347 emitSourceFileHeader("Subtarget Enumeration Source Fragment", OS);
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001348
Evan Chengebdeeab2011-07-08 01:53:10 +00001349 OS << "\n#ifdef GET_SUBTARGETINFO_ENUM\n";
1350 OS << "#undef GET_SUBTARGETINFO_ENUM\n";
1351
1352 OS << "namespace llvm {\n";
1353 Enumeration(OS, "SubtargetFeature", true);
1354 OS << "} // End llvm namespace \n";
1355 OS << "#endif // GET_SUBTARGETINFO_ENUM\n\n";
1356
Evan Cheng94214702011-07-01 20:45:01 +00001357 OS << "\n#ifdef GET_SUBTARGETINFO_MC_DESC\n";
1358 OS << "#undef GET_SUBTARGETINFO_MC_DESC\n";
Anton Korobeynikov928eb492010-04-18 20:31:01 +00001359
Evan Cheng94214702011-07-01 20:45:01 +00001360 OS << "namespace llvm {\n";
Evan Chengc60f9b72011-07-14 20:59:42 +00001361#if 0
1362 OS << "namespace {\n";
1363#endif
Evan Cheng94214702011-07-01 20:45:01 +00001364 unsigned NumFeatures = FeatureKeyValues(OS);
Evan Chengc60f9b72011-07-14 20:59:42 +00001365 OS << "\n";
Evan Cheng94214702011-07-01 20:45:01 +00001366 unsigned NumProcs = CPUKeyValues(OS);
Evan Chengc60f9b72011-07-14 20:59:42 +00001367 OS << "\n";
Andrew Trick2661b412012-07-07 04:00:00 +00001368 EmitSchedModel(OS);
Evan Chengc60f9b72011-07-14 20:59:42 +00001369 OS << "\n";
1370#if 0
1371 OS << "}\n";
1372#endif
Evan Cheng94214702011-07-01 20:45:01 +00001373
1374 // MCInstrInfo initialization routine.
1375 OS << "static inline void Init" << Target
Evan Cheng59ee62d2011-07-11 03:57:24 +00001376 << "MCSubtargetInfo(MCSubtargetInfo *II, "
1377 << "StringRef TT, StringRef CPU, StringRef FS) {\n";
1378 OS << " II->InitMCSubtargetInfo(TT, CPU, FS, ";
Evan Cheng94214702011-07-01 20:45:01 +00001379 if (NumFeatures)
1380 OS << Target << "FeatureKV, ";
1381 else
1382 OS << "0, ";
1383 if (NumProcs)
1384 OS << Target << "SubTypeKV, ";
1385 else
1386 OS << "0, ";
Andrew Trick544c8802012-09-17 22:18:50 +00001387 OS << '\n'; OS.indent(22);
Andrew Tricke127dfd2012-09-18 03:18:56 +00001388 OS << Target << "ProcSchedKV, "
1389 << Target << "WriteProcResTable, "
1390 << Target << "WriteLatencyTable, "
1391 << Target << "ReadAdvanceTable, ";
Andrew Trick2661b412012-07-07 04:00:00 +00001392 if (SchedModels.hasItineraryClasses()) {
Andrew Tricke127dfd2012-09-18 03:18:56 +00001393 OS << '\n'; OS.indent(22);
1394 OS << Target << "Stages, "
Evan Cheng94214702011-07-01 20:45:01 +00001395 << Target << "OperandCycles, "
Andrew Tricka11a6282012-07-07 03:59:48 +00001396 << Target << "ForwardingPaths, ";
Evan Cheng94214702011-07-01 20:45:01 +00001397 } else
Andrew Tricke127dfd2012-09-18 03:18:56 +00001398 OS << "0, 0, 0, ";
Evan Cheng94214702011-07-01 20:45:01 +00001399 OS << NumFeatures << ", " << NumProcs << ");\n}\n\n";
1400
1401 OS << "} // End llvm namespace \n";
1402
1403 OS << "#endif // GET_SUBTARGETINFO_MC_DESC\n\n";
1404
1405 OS << "\n#ifdef GET_SUBTARGETINFO_TARGET_DESC\n";
1406 OS << "#undef GET_SUBTARGETINFO_TARGET_DESC\n";
1407
1408 OS << "#include \"llvm/Support/Debug.h\"\n";
1409 OS << "#include \"llvm/Support/raw_ostream.h\"\n";
1410 ParseFeaturesFunction(OS, NumFeatures, NumProcs);
1411
1412 OS << "#endif // GET_SUBTARGETINFO_TARGET_DESC\n\n";
1413
Evan Cheng5b1b44892011-07-01 21:01:15 +00001414 // Create a TargetSubtargetInfo subclass to hide the MC layer initialization.
Evan Cheng94214702011-07-01 20:45:01 +00001415 OS << "\n#ifdef GET_SUBTARGETINFO_HEADER\n";
1416 OS << "#undef GET_SUBTARGETINFO_HEADER\n";
1417
1418 std::string ClassName = Target + "GenSubtargetInfo";
1419 OS << "namespace llvm {\n";
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001420 OS << "class DFAPacketizer;\n";
Evan Cheng5b1b44892011-07-01 21:01:15 +00001421 OS << "struct " << ClassName << " : public TargetSubtargetInfo {\n"
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001422 << " explicit " << ClassName << "(StringRef TT, StringRef CPU, "
1423 << "StringRef FS);\n"
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001424 << "public:\n"
Andrew Trick4d2d1c42012-09-18 03:41:43 +00001425 << " unsigned resolveSchedClass(unsigned SchedClass, const MachineInstr *DefMI,"
1426 << " const TargetSchedModel *SchedModel) const;\n"
Sebastian Pop464f3a32011-12-06 17:34:16 +00001427 << " DFAPacketizer *createDFAPacketizer(const InstrItineraryData *IID)"
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001428 << " const;\n"
Evan Cheng94214702011-07-01 20:45:01 +00001429 << "};\n";
1430 OS << "} // End llvm namespace \n";
1431
1432 OS << "#endif // GET_SUBTARGETINFO_HEADER\n\n";
1433
1434 OS << "\n#ifdef GET_SUBTARGETINFO_CTOR\n";
1435 OS << "#undef GET_SUBTARGETINFO_CTOR\n";
1436
Andrew Trickee290ba2012-09-18 03:32:57 +00001437 OS << "#include \"llvm/CodeGen/TargetSchedule.h\"\n";
Evan Cheng94214702011-07-01 20:45:01 +00001438 OS << "namespace llvm {\n";
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00001439 OS << "extern const llvm::SubtargetFeatureKV " << Target << "FeatureKV[];\n";
1440 OS << "extern const llvm::SubtargetFeatureKV " << Target << "SubTypeKV[];\n";
Andrew Trick544c8802012-09-17 22:18:50 +00001441 OS << "extern const llvm::SubtargetInfoKV " << Target << "ProcSchedKV[];\n";
1442 OS << "extern const llvm::MCWriteProcResEntry "
1443 << Target << "WriteProcResTable[];\n";
1444 OS << "extern const llvm::MCWriteLatencyEntry "
1445 << Target << "WriteLatencyTable[];\n";
1446 OS << "extern const llvm::MCReadAdvanceEntry "
1447 << Target << "ReadAdvanceTable[];\n";
1448
Andrew Trick2661b412012-07-07 04:00:00 +00001449 if (SchedModels.hasItineraryClasses()) {
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00001450 OS << "extern const llvm::InstrStage " << Target << "Stages[];\n";
1451 OS << "extern const unsigned " << Target << "OperandCycles[];\n";
Andrew Tricka11a6282012-07-07 03:59:48 +00001452 OS << "extern const unsigned " << Target << "ForwardingPaths[];\n";
Evan Chengc60f9b72011-07-14 20:59:42 +00001453 }
1454
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001455 OS << ClassName << "::" << ClassName << "(StringRef TT, StringRef CPU, "
1456 << "StringRef FS)\n"
Evan Cheng5b1b44892011-07-01 21:01:15 +00001457 << " : TargetSubtargetInfo() {\n"
Evan Cheng59ee62d2011-07-11 03:57:24 +00001458 << " InitMCSubtargetInfo(TT, CPU, FS, ";
Evan Cheng94214702011-07-01 20:45:01 +00001459 if (NumFeatures)
1460 OS << Target << "FeatureKV, ";
1461 else
1462 OS << "0, ";
1463 if (NumProcs)
1464 OS << Target << "SubTypeKV, ";
1465 else
1466 OS << "0, ";
Andrew Tricke127dfd2012-09-18 03:18:56 +00001467 OS << '\n'; OS.indent(22);
1468 OS << Target << "ProcSchedKV, "
1469 << Target << "WriteProcResTable, "
1470 << Target << "WriteLatencyTable, "
1471 << Target << "ReadAdvanceTable, ";
1472 OS << '\n'; OS.indent(22);
Andrew Trick2661b412012-07-07 04:00:00 +00001473 if (SchedModels.hasItineraryClasses()) {
Andrew Tricke127dfd2012-09-18 03:18:56 +00001474 OS << Target << "Stages, "
Evan Cheng94214702011-07-01 20:45:01 +00001475 << Target << "OperandCycles, "
Andrew Tricka11a6282012-07-07 03:59:48 +00001476 << Target << "ForwardingPaths, ";
Evan Cheng94214702011-07-01 20:45:01 +00001477 } else
Andrew Tricke127dfd2012-09-18 03:18:56 +00001478 OS << "0, 0, 0, ";
Evan Cheng94214702011-07-01 20:45:01 +00001479 OS << NumFeatures << ", " << NumProcs << ");\n}\n\n";
Andrew Trick544c8802012-09-17 22:18:50 +00001480
Andrew Trick4d2d1c42012-09-18 03:41:43 +00001481 EmitSchedModelHelpers(ClassName, OS);
1482
Evan Cheng94214702011-07-01 20:45:01 +00001483 OS << "} // End llvm namespace \n";
1484
1485 OS << "#endif // GET_SUBTARGETINFO_CTOR\n\n";
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001486}
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +00001487
1488namespace llvm {
1489
1490void EmitSubtarget(RecordKeeper &RK, raw_ostream &OS) {
Andrew Trick2661b412012-07-07 04:00:00 +00001491 CodeGenTarget CGTarget(RK);
1492 SubtargetEmitter(RK, CGTarget).run(OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +00001493}
1494
1495} // End llvm namespace