blob: c400ff96d4e6b161495790bdd6dd769385ba4db6 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner1b989192007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
24#include "llvm/Module.h"
Andrew Lenharthc69be952008-10-07 02:10:26 +000025#include "llvm/Intrinsics.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/Support/CommandLine.h"
27using namespace llvm;
28
29/// AddLiveIn - This helper function adds the specified physical register to the
30/// MachineFunction as a live in value. It also creates a corresponding virtual
31/// register for it.
32static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
33 TargetRegisterClass *RC) {
34 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +000035 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
36 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 return VReg;
38}
39
40AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
41 // Set up the TargetLowering object.
42 //I am having problems with shr n ubyte 1
43 setShiftAmountType(MVT::i64);
Duncan Sands8cf4a822008-11-23 15:47:28 +000044 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045
46 setUsesGlobalOffsetTable(true);
47
48 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
49 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
50 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthc69be952008-10-07 02:10:26 +000051
52 // We want to custom lower some of our intrinsics.
53 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
54
Evan Cheng08c171a2008-10-14 21:26:46 +000055 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
56 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
Evan Cheng08c171a2008-10-14 21:26:46 +000058 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
59 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060
Evan Cheng08c171a2008-10-14 21:26:46 +000061 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
62 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
63 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
66 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
67 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
68 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
69
70 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
71
72 setOperationAction(ISD::FREM, MVT::f32, Expand);
73 setOperationAction(ISD::FREM, MVT::f64, Expand);
74
75 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
76 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
77 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
78 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
79
80 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
81 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
82 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
83 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
84 }
85 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
86 setOperationAction(ISD::ROTL , MVT::i64, Expand);
87 setOperationAction(ISD::ROTR , MVT::i64, Expand);
88
89 setOperationAction(ISD::SREM , MVT::i64, Custom);
90 setOperationAction(ISD::UREM , MVT::i64, Custom);
91 setOperationAction(ISD::SDIV , MVT::i64, Custom);
92 setOperationAction(ISD::UDIV , MVT::i64, Custom);
93
Andrew Lenharthc69be952008-10-07 02:10:26 +000094 setOperationAction(ISD::ADDC , MVT::i64, Expand);
95 setOperationAction(ISD::ADDE , MVT::i64, Expand);
96 setOperationAction(ISD::SUBC , MVT::i64, Expand);
97 setOperationAction(ISD::SUBE , MVT::i64, Expand);
98
Chris Lattner418b09b2008-10-09 04:50:56 +000099 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Andrew Lenharth11a2c5f2008-11-11 06:06:07 +0000100 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattner418b09b2008-10-09 04:50:56 +0000101
Andrew Lenharthc69be952008-10-07 02:10:26 +0000102
Dan Gohman2f7b1982007-10-11 23:21:31 +0000103 // We don't support sin/cos/sqrt/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 setOperationAction(ISD::FSIN , MVT::f64, Expand);
105 setOperationAction(ISD::FCOS , MVT::f64, Expand);
106 setOperationAction(ISD::FSIN , MVT::f32, Expand);
107 setOperationAction(ISD::FCOS , MVT::f32, Expand);
108
109 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
110 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000111
112 setOperationAction(ISD::FPOW , MVT::f32, Expand);
113 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000114
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 setOperationAction(ISD::SETCC, MVT::f32, Promote);
116
117 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
118
119 // We don't have line number support yet.
Dan Gohman472d12c2008-06-30 20:59:49 +0000120 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000122 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
123 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124
125 // Not implemented yet.
126 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
127 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
128 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
129
Bill Wendlingfef06052008-09-16 21:48:12 +0000130 // We want to legalize GlobalAddress and ConstantPool and
131 // ExternalSymbols nodes into the appropriate instructions to
132 // materialize the address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000133 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
134 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000135 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
137
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 setOperationAction(ISD::VASTART, MVT::Other, Custom);
139 setOperationAction(ISD::VAEND, MVT::Other, Expand);
140 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
141 setOperationAction(ISD::VAARG, MVT::Other, Custom);
142 setOperationAction(ISD::VAARG, MVT::i32, Custom);
143
144 setOperationAction(ISD::RET, MVT::Other, Custom);
145
146 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
147 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
148
149 setStackPointerRegisterToSaveRestore(Alpha::R30);
150
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000151 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000152 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000153 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000154 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155
156 setJumpBufSize(272);
157 setJumpBufAlignment(16);
158
159 computeRegisterProperties();
160}
161
Duncan Sands4a361272009-01-01 15:52:00 +0000162MVT AlphaTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000163 return MVT::i64;
164}
165
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
167 switch (Opcode) {
168 default: return 0;
169 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
170 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
171 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
172 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
173 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
174 case AlphaISD::RelLit: return "Alpha::RelLit";
175 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
176 case AlphaISD::CALL: return "Alpha::CALL";
177 case AlphaISD::DivCall: return "Alpha::DivCall";
178 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
179 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
180 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
181 }
182}
183
Dan Gohman8181bd12008-07-27 21:46:04 +0000184static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +0000185 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000187 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
188 SDValue Zero = DAG.getConstant(0, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189
Dan Gohman8181bd12008-07-27 21:46:04 +0000190 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000192 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 return Lo;
194}
195
196//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
197//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
198
199//For now, just use variable size stack frame format
200
201//In a standard call, the first six items are passed in registers $16
202//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
203//of argument-to-register correspondence.) The remaining items are
204//collected in a memory argument list that is a naturally aligned
205//array of quadwords. In a standard call, this list, if present, must
206//be passed at 0(SP).
207//7 ... n 0(SP) ... (n-7)*8(SP)
208
209// //#define FP $15
210// //#define RA $26
211// //#define PV $27
212// //#define GP $29
213// //#define SP $30
214
Dan Gohman8181bd12008-07-27 21:46:04 +0000215static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 int &VarArgsBase,
217 int &VarArgsOffset) {
218 MachineFunction &MF = DAG.getMachineFunction();
219 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +0000220 std::vector<SDValue> ArgValues;
221 SDValue Root = Op.getOperand(0);
Dale Johannesenea996922009-02-04 20:06:27 +0000222 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223
224 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
225 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
226
227 unsigned args_int[] = {
228 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
229 unsigned args_float[] = {
230 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
231
Gabor Greif1c80d112008-08-28 21:40:38 +0000232 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000233 SDValue argt;
Duncan Sands92c43912008-06-06 12:08:01 +0000234 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +0000235 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236
237 if (ArgNo < 6) {
Duncan Sands92c43912008-06-06 12:08:01 +0000238 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 default:
Duncan Sands92c43912008-06-06 12:08:01 +0000240 assert(false && "Invalid value type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 case MVT::f64:
242 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
243 &Alpha::F8RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000244 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245 break;
246 case MVT::f32:
247 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
248 &Alpha::F4RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000249 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 break;
251 case MVT::i64:
252 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
253 &Alpha::GPRCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000254 ArgVal = DAG.getCopyFromReg(Root, dl, args_int[ArgNo], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 break;
256 }
257 } else { //more args
258 // Create the frame index object for this incoming parameter...
259 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
260
261 // Create the SelectionDAG nodes corresponding to a load
262 //from this parameter
Dan Gohman8181bd12008-07-27 21:46:04 +0000263 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000264 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 }
266 ArgValues.push_back(ArgVal);
267 }
268
269 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000270 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 if (isVarArg) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000272 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman8181bd12008-07-27 21:46:04 +0000273 std::vector<SDValue> LS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 for (int i = 0; i < 6; ++i) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000275 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000277 SDValue argt = DAG.getCopyFromReg(Root, dl, args_int[i], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
279 if (i == 0) VarArgsBase = FI;
Dan Gohman8181bd12008-07-27 21:46:04 +0000280 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000281 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282
Dan Gohman1e57df32008-02-10 18:45:23 +0000283 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000285 argt = DAG.getCopyFromReg(Root, dl, args_float[i], MVT::f64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
287 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000288 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 }
290
291 //Set up a token factor with all the stack traffic
Dale Johannesenea996922009-02-04 20:06:27 +0000292 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 }
294
295 ArgValues.push_back(Root);
296
297 // Return the new list of results.
Dale Johannesenea996922009-02-04 20:06:27 +0000298 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +0000299 &ArgValues[0], ArgValues.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300}
301
Dan Gohman8181bd12008-07-27 21:46:04 +0000302static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000303 DebugLoc dl = Op.getDebugLoc();
304 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), dl, Alpha::R26,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 DAG.getNode(AlphaISD::GlobalRetAddr,
306 MVT::i64),
Dan Gohman8181bd12008-07-27 21:46:04 +0000307 SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 switch (Op.getNumOperands()) {
309 default:
310 assert(0 && "Do not know how to return this many arguments!");
311 abort();
312 case 1:
313 break;
Dan Gohman8181bd12008-07-27 21:46:04 +0000314 //return SDValue(); // ret void is legal
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 case 3: {
Duncan Sands92c43912008-06-06 12:08:01 +0000316 MVT ArgVT = Op.getOperand(1).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 unsigned ArgReg;
Duncan Sands92c43912008-06-06 12:08:01 +0000318 if (ArgVT.isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 ArgReg = Alpha::R0;
320 else {
Duncan Sands92c43912008-06-06 12:08:01 +0000321 assert(ArgVT.isFloatingPoint());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 ArgReg = Alpha::F0;
323 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000324 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
325 Op.getOperand(1), Copy.getValue(1));
Chris Lattner1b989192007-12-31 04:13:23 +0000326 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
327 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 break;
329 }
Andrew Lenharthc69be952008-10-07 02:10:26 +0000330 case 5: {
331 MVT ArgVT = Op.getOperand(1).getValueType();
332 unsigned ArgReg1, ArgReg2;
333 if (ArgVT.isInteger()) {
334 ArgReg1 = Alpha::R0;
335 ArgReg2 = Alpha::R1;
336 } else {
337 assert(ArgVT.isFloatingPoint());
338 ArgReg1 = Alpha::F0;
339 ArgReg2 = Alpha::F1;
340 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000341 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
342 Op.getOperand(1), Copy.getValue(1));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000343 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
344 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
345 == DAG.getMachineFunction().getRegInfo().liveout_end())
346 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000347 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
348 Op.getOperand(3), Copy.getValue(1));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000349 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
350 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
351 == DAG.getMachineFunction().getRegInfo().liveout_end())
352 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
353 break;
354 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000356 return DAG.getNode(AlphaISD::RET_FLAG, dl,
357 MVT::Other, Copy, Copy.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358}
359
Dan Gohman8181bd12008-07-27 21:46:04 +0000360std::pair<SDValue, SDValue>
361AlphaTargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sandsead972e2008-02-14 17:28:50 +0000362 bool RetSExt, bool RetZExt, bool isVarArg,
Dale Johannesen67cc9b62008-09-26 19:31:26 +0000363 bool isInreg, unsigned CallingConv,
364 bool isTailCall, SDValue Callee,
Dale Johannesenca6237b2009-01-30 23:10:59 +0000365 ArgListTy &Args, SelectionDAG &DAG,
366 DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 int NumBytes = 0;
368 if (Args.size() > 6)
369 NumBytes = (Args.size() - 6) * 8;
370
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000371 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman8181bd12008-07-27 21:46:04 +0000372 std::vector<SDValue> args_to_use;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 for (unsigned i = 0, e = Args.size(); i != e; ++i)
374 {
Duncan Sands92c43912008-06-06 12:08:01 +0000375 switch (getValueType(Args[i].Ty).getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 default: assert(0 && "Unexpected ValueType for argument!");
377 case MVT::i1:
378 case MVT::i8:
379 case MVT::i16:
380 case MVT::i32:
381 // Promote the integer to 64 bits. If the input type is signed use a
382 // sign extend, otherwise use a zero extend.
383 if (Args[i].isSExt)
Dale Johannesenca6237b2009-01-30 23:10:59 +0000384 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, dl,
385 MVT::i64, Args[i].Node);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 else if (Args[i].isZExt)
Dale Johannesenca6237b2009-01-30 23:10:59 +0000387 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, dl,
388 MVT::i64, Args[i].Node);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 else
Dale Johannesenca6237b2009-01-30 23:10:59 +0000390 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, Args[i].Node);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 break;
392 case MVT::i64:
393 case MVT::f64:
394 case MVT::f32:
395 break;
396 }
397 args_to_use.push_back(Args[i].Node);
398 }
399
Duncan Sands92c43912008-06-06 12:08:01 +0000400 std::vector<MVT> RetVals;
401 MVT RetTyVT = getValueType(RetTy);
402 MVT ActualRetTyVT = RetTyVT;
Duncan Sandsec142ee2008-06-08 20:54:56 +0000403 if (RetTyVT.getSimpleVT() >= MVT::i1 && RetTyVT.getSimpleVT() <= MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 ActualRetTyVT = MVT::i64;
405
406 if (RetTyVT != MVT::isVoid)
407 RetVals.push_back(ActualRetTyVT);
408 RetVals.push_back(MVT::Other);
409
Dan Gohman8181bd12008-07-27 21:46:04 +0000410 std::vector<SDValue> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 Ops.push_back(Chain);
412 Ops.push_back(Callee);
413 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Dale Johannesenca6237b2009-01-30 23:10:59 +0000414 SDValue TheCall = DAG.getNode(AlphaISD::CALL, dl,
415 RetVals, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000417 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
418 DAG.getIntPtrConstant(0, true), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +0000419 SDValue RetVal = TheCall;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
421 if (RetTyVT != ActualRetTyVT) {
Duncan Sandsead972e2008-02-14 17:28:50 +0000422 ISD::NodeType AssertKind = ISD::DELETED_NODE;
423 if (RetSExt)
424 AssertKind = ISD::AssertSext;
425 else if (RetZExt)
426 AssertKind = ISD::AssertZext;
427
428 if (AssertKind != ISD::DELETED_NODE)
Dale Johannesenca6237b2009-01-30 23:10:59 +0000429 RetVal = DAG.getNode(AssertKind, dl, MVT::i64, RetVal,
Duncan Sandsead972e2008-02-14 17:28:50 +0000430 DAG.getValueType(RetTyVT));
431
Dale Johannesenca6237b2009-01-30 23:10:59 +0000432 RetVal = DAG.getNode(ISD::TRUNCATE, dl, RetTyVT, RetVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433 }
434
435 return std::make_pair(RetVal, Chain);
436}
437
Dan Gohman8181bd12008-07-27 21:46:04 +0000438void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
439 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sandsac496a12008-07-04 11:47:58 +0000440 Chain = N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000441 SDValue VAListP = N->getOperand(1);
Duncan Sandsac496a12008-07-04 11:47:58 +0000442 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesen85fc0932009-02-04 01:48:28 +0000443 DebugLoc dl = N->getDebugLoc();
Duncan Sandsac496a12008-07-04 11:47:58 +0000444
Dale Johannesen85fc0932009-02-04 01:48:28 +0000445 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
446 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Duncan Sandsac496a12008-07-04 11:47:58 +0000447 DAG.getConstant(8, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000448 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
Duncan Sandsac496a12008-07-04 11:47:58 +0000449 Tmp, NULL, 0, MVT::i32);
Dale Johannesen85fc0932009-02-04 01:48:28 +0000450 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sandsac496a12008-07-04 11:47:58 +0000451 if (N->getValueType(0).isFloatingPoint())
452 {
453 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dale Johannesen85fc0932009-02-04 01:48:28 +0000454 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
Duncan Sandsac496a12008-07-04 11:47:58 +0000455 DAG.getConstant(8*6, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000456 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000457 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
Dale Johannesen85fc0932009-02-04 01:48:28 +0000458 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sandsac496a12008-07-04 11:47:58 +0000459 }
460
Dale Johannesen85fc0932009-02-04 01:48:28 +0000461 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000462 DAG.getConstant(8, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000463 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Duncan Sandsac496a12008-07-04 11:47:58 +0000464 MVT::i32);
465}
466
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467/// LowerOperation - Provide custom lowering hooks for some operations.
468///
Dan Gohman8181bd12008-07-27 21:46:04 +0000469SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000470 DebugLoc dl = Op.getNode()->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471 switch (Op.getOpcode()) {
472 default: assert(0 && "Wasn't expecting to be able to lower this!");
473 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
474 VarArgsBase,
475 VarArgsOffset);
476
477 case ISD::RET: return LowerRET(Op,DAG);
478 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
479
Andrew Lenharthc69be952008-10-07 02:10:26 +0000480 case ISD::INTRINSIC_WO_CHAIN: {
481 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
482 switch (IntNo) {
483 default: break; // Don't custom lower most intrinsics.
484 case Intrinsic::alpha_umulh:
485 return DAG.getNode(ISD::MULHU, MVT::i64, Op.getOperand(1), Op.getOperand(2));
486 }
487 }
488
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 case ISD::SINT_TO_FP: {
Duncan Sands92c43912008-06-06 12:08:01 +0000490 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000492 SDValue LD;
Duncan Sands92c43912008-06-06 12:08:01 +0000493 bool isDouble = Op.getValueType() == MVT::f64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
Dan Gohman8181bd12008-07-27 21:46:04 +0000495 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 isDouble?MVT::f64:MVT::f32, LD);
497 return FP;
498 }
499 case ISD::FP_TO_SINT: {
Duncan Sands92c43912008-06-06 12:08:01 +0000500 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman8181bd12008-07-27 21:46:04 +0000501 SDValue src = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502
503 if (!isDouble) //Promote
504 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
505
506 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
507
508 return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src);
509 }
510 case ISD::ConstantPool: {
511 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
512 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000513 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514
Dan Gohman8181bd12008-07-27 21:46:04 +0000515 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000517 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 return Lo;
519 }
520 case ISD::GlobalTLSAddress:
521 assert(0 && "TLS not implemented for Alpha.");
522 case ISD::GlobalAddress: {
523 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
524 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000525 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526
527 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolaa168fc92009-01-15 20:18:42 +0000528 if (GV->hasLocalLinkage()) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000529 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000531 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532 return Lo;
533 } else
534 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
535 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
536 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000537 case ISD::ExternalSymbol: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
Bill Wendlingfef06052008-09-16 21:48:12 +0000539 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
540 ->getSymbol(), MVT::i64),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
542 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000543
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 case ISD::UREM:
545 case ISD::SREM:
546 //Expand only on constant case
547 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000548 MVT VT = Op.getNode()->getValueType(0);
549 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
550 BuildUDIV(Op.getNode(), DAG, NULL) :
551 BuildSDIV(Op.getNode(), DAG, NULL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
553 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
554 return Tmp1;
555 }
556 //fall through
557 case ISD::SDIV:
558 case ISD::UDIV:
Duncan Sands92c43912008-06-06 12:08:01 +0000559 if (Op.getValueType().isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greif1c80d112008-08-28 21:40:38 +0000561 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
562 : BuildUDIV(Op.getNode(), DAG, NULL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 const char* opstr = 0;
564 switch (Op.getOpcode()) {
565 case ISD::UREM: opstr = "__remqu"; break;
566 case ISD::SREM: opstr = "__remq"; break;
567 case ISD::UDIV: opstr = "__divqu"; break;
568 case ISD::SDIV: opstr = "__divq"; break;
569 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000570 SDValue Tmp1 = Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571 Tmp2 = Op.getOperand(1),
Bill Wendlingfef06052008-09-16 21:48:12 +0000572 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
574 }
575 break;
576
577 case ISD::VAARG: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000578 SDValue Chain, DataPtr;
Gabor Greif1c80d112008-08-28 21:40:38 +0000579 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580
Dan Gohman8181bd12008-07-27 21:46:04 +0000581 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 if (Op.getValueType() == MVT::i32)
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000583 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 NULL, 0, MVT::i32);
585 else
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000586 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 return Result;
588 }
589 case ISD::VACOPY: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000590 SDValue Chain = Op.getOperand(0);
591 SDValue DestP = Op.getOperand(1);
592 SDValue SrcP = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +0000593 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
594 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000596 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
597 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
598 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000600 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
601 NP, NULL,0, MVT::i32);
602 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000604 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 }
606 case ISD::VASTART: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000607 SDValue Chain = Op.getOperand(0);
608 SDValue VAListP = Op.getOperand(1);
Dan Gohman12a9c082008-02-06 22:27:42 +0000609 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610
611 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman8181bd12008-07-27 21:46:04 +0000612 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000613 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
614 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000616 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 SA2, NULL, 0, MVT::i32);
618 }
619 case ISD::RETURNADDR:
620 return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64);
621 //FIXME: implement
622 case ISD::FRAMEADDR: break;
623 }
624
Dan Gohman8181bd12008-07-27 21:46:04 +0000625 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626}
627
Duncan Sands7d9834b2008-12-01 11:39:25 +0000628void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
629 SmallVectorImpl<SDValue>&Results,
630 SelectionDAG &DAG) {
Dale Johannesenea996922009-02-04 20:06:27 +0000631 DebugLoc dl = N->getDebugLoc();
Duncan Sandsac496a12008-07-04 11:47:58 +0000632 assert(N->getValueType(0) == MVT::i32 &&
633 N->getOpcode() == ISD::VAARG &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 "Unknown node to custom promote!");
Duncan Sandsac496a12008-07-04 11:47:58 +0000635
Dan Gohman8181bd12008-07-27 21:46:04 +0000636 SDValue Chain, DataPtr;
Duncan Sandsac496a12008-07-04 11:47:58 +0000637 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesenea996922009-02-04 20:06:27 +0000638 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000639 Results.push_back(Res);
640 Results.push_back(SDValue(Res.getNode(), 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641}
642
643
644//Inline Asm
645
646/// getConstraintType - Given a constraint letter, return the type of
647/// constraint it is for this target.
648AlphaTargetLowering::ConstraintType
649AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
650 if (Constraint.size() == 1) {
651 switch (Constraint[0]) {
652 default: break;
653 case 'f':
654 case 'r':
655 return C_RegisterClass;
656 }
657 }
658 return TargetLowering::getConstraintType(Constraint);
659}
660
661std::vector<unsigned> AlphaTargetLowering::
662getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000663 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000664 if (Constraint.size() == 1) {
665 switch (Constraint[0]) {
666 default: break; // Unknown constriant letter
667 case 'f':
668 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
669 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
670 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
671 Alpha::F9 , Alpha::F10, Alpha::F11,
672 Alpha::F12, Alpha::F13, Alpha::F14,
673 Alpha::F15, Alpha::F16, Alpha::F17,
674 Alpha::F18, Alpha::F19, Alpha::F20,
675 Alpha::F21, Alpha::F22, Alpha::F23,
676 Alpha::F24, Alpha::F25, Alpha::F26,
677 Alpha::F27, Alpha::F28, Alpha::F29,
678 Alpha::F30, Alpha::F31, 0);
679 case 'r':
680 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
681 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
682 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
683 Alpha::R9 , Alpha::R10, Alpha::R11,
684 Alpha::R12, Alpha::R13, Alpha::R14,
685 Alpha::R15, Alpha::R16, Alpha::R17,
686 Alpha::R18, Alpha::R19, Alpha::R20,
687 Alpha::R21, Alpha::R22, Alpha::R23,
688 Alpha::R24, Alpha::R25, Alpha::R26,
689 Alpha::R27, Alpha::R28, Alpha::R29,
690 Alpha::R30, Alpha::R31, 0);
691 }
692 }
693
694 return std::vector<unsigned>();
695}
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000696//===----------------------------------------------------------------------===//
697// Other Lowering Code
698//===----------------------------------------------------------------------===//
699
700MachineBasicBlock *
701AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
702 MachineBasicBlock *BB) {
703 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
704 assert((MI->getOpcode() == Alpha::CAS32 ||
705 MI->getOpcode() == Alpha::CAS64 ||
706 MI->getOpcode() == Alpha::LAS32 ||
707 MI->getOpcode() == Alpha::LAS64 ||
708 MI->getOpcode() == Alpha::SWAP32 ||
709 MI->getOpcode() == Alpha::SWAP64) &&
710 "Unexpected instr type to insert");
711
712 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
713 MI->getOpcode() == Alpha::LAS32 ||
714 MI->getOpcode() == Alpha::SWAP32;
715
716 //Load locked store conditional for atomic ops take on the same form
717 //start:
718 //ll
719 //do stuff (maybe branch to exit)
720 //sc
721 //test sc and maybe branck to start
722 //exit:
723 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +0000724 MachineFunction::iterator It = BB;
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000725 ++It;
726
727 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +0000728 MachineFunction *F = BB->getParent();
729 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
730 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000731
Dan Gohmanafc94df2008-06-21 20:21:19 +0000732 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000733
Dan Gohman221a4372008-07-07 23:14:23 +0000734 F->insert(It, llscMBB);
735 F->insert(It, sinkMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000736
737 BuildMI(thisMBB, TII->get(Alpha::BR)).addMBB(llscMBB);
738
739 unsigned reg_res = MI->getOperand(0).getReg(),
740 reg_ptr = MI->getOperand(1).getReg(),
741 reg_v2 = MI->getOperand(2).getReg(),
742 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
743
744 BuildMI(llscMBB, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
745 reg_res).addImm(0).addReg(reg_ptr);
746 switch (MI->getOpcode()) {
747 case Alpha::CAS32:
748 case Alpha::CAS64: {
749 unsigned reg_cmp
750 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
751 BuildMI(llscMBB, TII->get(Alpha::CMPEQ), reg_cmp)
752 .addReg(reg_v2).addReg(reg_res);
753 BuildMI(llscMBB, TII->get(Alpha::BEQ))
754 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
755 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
756 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
757 break;
758 }
759 case Alpha::LAS32:
760 case Alpha::LAS64: {
761 BuildMI(llscMBB, TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
762 .addReg(reg_res).addReg(reg_v2);
763 break;
764 }
765 case Alpha::SWAP32:
766 case Alpha::SWAP64: {
767 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
768 .addReg(reg_v2).addReg(reg_v2);
769 break;
770 }
771 }
772 BuildMI(llscMBB, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
773 .addReg(reg_store).addImm(0).addReg(reg_ptr);
774 BuildMI(llscMBB, TII->get(Alpha::BEQ))
775 .addImm(0).addReg(reg_store).addMBB(llscMBB);
776 BuildMI(llscMBB, TII->get(Alpha::BR)).addMBB(sinkMBB);
777
778 thisMBB->addSuccessor(llscMBB);
779 llscMBB->addSuccessor(llscMBB);
780 llscMBB->addSuccessor(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +0000781 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000782
783 return sinkMBB;
784}
Dan Gohman36322c72008-10-18 02:06:02 +0000785
786bool
787AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
788 // The Alpha target isn't yet aware of offsets.
789 return false;
790}