blob: 617a873cac72edc68800dc4604970666f87babb4 [file] [log] [blame]
Sean Callanan8ed9f512009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
17#include "X86DisassemblerShared.h"
18#include "X86RecognizableInstr.h"
19#include "X86ModRMFilters.h"
20
21#include "llvm/Support/ErrorHandling.h"
22
23#include <string>
24
25using namespace llvm;
26
Sean Callanan9492be82010-02-12 23:39:46 +000027#define MRM_MAPPING \
28 MAP(C1, 33) \
Chris Lattnera599de22010-02-13 00:41:14 +000029 MAP(C2, 34) \
30 MAP(C3, 35) \
31 MAP(C4, 36) \
32 MAP(C8, 37) \
33 MAP(C9, 38) \
34 MAP(E8, 39) \
35 MAP(F0, 40) \
Duncan Sands34727662010-07-12 08:16:59 +000036 MAP(F8, 41) \
Rafael Espindola87ca0e02011-02-22 00:35:18 +000037 MAP(F9, 42) \
38 MAP(D0, 45) \
39 MAP(D1, 46)
Sean Callanan9492be82010-02-12 23:39:46 +000040
Sean Callanan8ed9f512009-12-19 02:59:52 +000041// A clone of X86 since we can't depend on something that is generated.
42namespace X86Local {
43 enum {
44 Pseudo = 0,
45 RawFrm = 1,
46 AddRegFrm = 2,
47 MRMDestReg = 3,
48 MRMDestMem = 4,
49 MRMSrcReg = 5,
50 MRMSrcMem = 6,
51 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
52 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
53 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
54 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanan9492be82010-02-12 23:39:46 +000055 MRMInitReg = 32,
Sean Callanan9492be82010-02-12 23:39:46 +000056#define MAP(from, to) MRM_##from = to,
57 MRM_MAPPING
58#undef MAP
Sean Callanan6aeb2e32010-10-04 22:45:51 +000059 RawFrmImm8 = 43,
60 RawFrmImm16 = 44,
Sean Callanan9492be82010-02-12 23:39:46 +000061 lastMRM
Sean Callanan8ed9f512009-12-19 02:59:52 +000062 };
63
64 enum {
65 TB = 1,
66 REP = 2,
67 D8 = 3, D9 = 4, DA = 5, DB = 6,
68 DC = 7, DD = 8, DE = 9, DF = 10,
69 XD = 11, XS = 12,
Chris Lattner0d8db8e2010-02-12 02:06:33 +000070 T8 = 13, P_TA = 14,
Kevin Enderbyfff64ca2011-08-29 22:06:28 +000071 A6 = 15, A7 = 16, TF = 17
Sean Callanan8ed9f512009-12-19 02:59:52 +000072 };
73}
Sean Callanan9492be82010-02-12 23:39:46 +000074
75// If rows are added to the opcode extension tables, then corresponding entries
76// must be added here.
77//
78// If the row corresponds to a single byte (i.e., 8f), then add an entry for
79// that byte to ONE_BYTE_EXTENSION_TABLES.
80//
81// If the row corresponds to two bytes where the first is 0f, add an entry for
82// the second byte to TWO_BYTE_EXTENSION_TABLES.
83//
84// If the row corresponds to some other set of bytes, you will need to modify
85// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
86// to the X86 TD files, except in two cases: if the first two bytes of such a
87// new combination are 0f 38 or 0f 3a, you just have to add maps called
88// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
89// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
90// in RecognizableInstr::emitDecodePath().
91
Sean Callanan8ed9f512009-12-19 02:59:52 +000092#define ONE_BYTE_EXTENSION_TABLES \
93 EXTENSION_TABLE(80) \
94 EXTENSION_TABLE(81) \
95 EXTENSION_TABLE(82) \
96 EXTENSION_TABLE(83) \
97 EXTENSION_TABLE(8f) \
98 EXTENSION_TABLE(c0) \
99 EXTENSION_TABLE(c1) \
100 EXTENSION_TABLE(c6) \
101 EXTENSION_TABLE(c7) \
102 EXTENSION_TABLE(d0) \
103 EXTENSION_TABLE(d1) \
104 EXTENSION_TABLE(d2) \
105 EXTENSION_TABLE(d3) \
106 EXTENSION_TABLE(f6) \
107 EXTENSION_TABLE(f7) \
108 EXTENSION_TABLE(fe) \
109 EXTENSION_TABLE(ff)
110
111#define TWO_BYTE_EXTENSION_TABLES \
112 EXTENSION_TABLE(00) \
113 EXTENSION_TABLE(01) \
114 EXTENSION_TABLE(18) \
115 EXTENSION_TABLE(71) \
116 EXTENSION_TABLE(72) \
117 EXTENSION_TABLE(73) \
118 EXTENSION_TABLE(ae) \
Sean Callanan8ed9f512009-12-19 02:59:52 +0000119 EXTENSION_TABLE(ba) \
120 EXTENSION_TABLE(c7)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000121
Craig Topper566f2332011-10-15 20:46:47 +0000122#define THREE_BYTE_38_EXTENSION_TABLES \
123 EXTENSION_TABLE(F3)
124
Sean Callanan8ed9f512009-12-19 02:59:52 +0000125using namespace X86Disassembler;
126
127/// needsModRMForDecode - Indicates whether a particular instruction requires a
128/// ModR/M byte for the instruction to be properly decoded. For example, a
129/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
130/// 0b11.
131///
132/// @param form - The form of the instruction.
133/// @return - true if the form implies that a ModR/M byte is required, false
134/// otherwise.
135static bool needsModRMForDecode(uint8_t form) {
136 if (form == X86Local::MRMDestReg ||
137 form == X86Local::MRMDestMem ||
138 form == X86Local::MRMSrcReg ||
139 form == X86Local::MRMSrcMem ||
140 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
141 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
142 return true;
143 else
144 return false;
145}
146
147/// isRegFormat - Indicates whether a particular form requires the Mod field of
148/// the ModR/M byte to be 0b11.
149///
150/// @param form - The form of the instruction.
151/// @return - true if the form implies that Mod must be 0b11, false
152/// otherwise.
153static bool isRegFormat(uint8_t form) {
154 if (form == X86Local::MRMDestReg ||
155 form == X86Local::MRMSrcReg ||
156 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
157 return true;
158 else
159 return false;
160}
161
162/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
163/// Useful for switch statements and the like.
164///
165/// @param init - A reference to the BitsInit to be decoded.
166/// @return - The field, with the first bit in the BitsInit as the lowest
167/// order bit.
David Greene05bce0b2011-07-29 22:43:06 +0000168static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan8ed9f512009-12-19 02:59:52 +0000169 int width = init.getNumBits();
170
171 assert(width <= 8 && "Field is too large for uint8_t!");
172
173 int index;
174 uint8_t mask = 0x01;
175
176 uint8_t ret = 0;
177
178 for (index = 0; index < width; index++) {
David Greene05bce0b2011-07-29 22:43:06 +0000179 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan8ed9f512009-12-19 02:59:52 +0000180 ret |= mask;
181
182 mask <<= 1;
183 }
184
185 return ret;
186}
187
188/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
189/// name of the field.
190///
191/// @param rec - The record from which to extract the value.
192/// @param name - The name of the field in the record.
193/// @return - The field, as translated by byteFromBitsInit().
194static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greene05bce0b2011-07-29 22:43:06 +0000195 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan8ed9f512009-12-19 02:59:52 +0000196 return byteFromBitsInit(*bits);
197}
198
199RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
200 const CodeGenInstruction &insn,
201 InstrUID uid) {
202 UID = uid;
203
204 Rec = insn.TheDef;
205 Name = Rec->getName();
206 Spec = &tables.specForUID(UID);
207
208 if (!Rec->isSubClassOf("X86Inst")) {
209 ShouldBeEmitted = false;
210 return;
211 }
212
213 Prefix = byteFromRec(Rec, "Prefix");
214 Opcode = byteFromRec(Rec, "Opcode");
215 Form = byteFromRec(Rec, "FormBits");
216 SegOvr = byteFromRec(Rec, "SegOvrBits");
217
218 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
219 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000220 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000221 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000222 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper6744a172011-10-04 06:30:42 +0000223 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Sean Callanan8ed9f512009-12-19 02:59:52 +0000224 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
225 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
226
227 Name = Rec->getName();
228 AsmString = Rec->getValueAsString("AsmString");
229
Chris Lattnerc240bb02010-11-01 04:03:32 +0000230 Operands = &insn.Operands.OperandList;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000231
Kevin Enderby98f213c2011-09-02 18:03:03 +0000232 IsSSE = (HasOpSizePrefix && (Name.find("16") == Name.npos)) ||
233 (Name.find("CRC32") != Name.npos);
Sean Callanana21e2ea2011-03-15 01:23:15 +0000234 HasFROperands = hasFROperands();
235 HasVEX_LPrefix = has256BitOperands() || Rec->getValueAsBit("hasVEX_L");
Craig Topper17730842011-10-16 03:51:13 +0000236
Eli Friedman71052592011-07-16 02:41:28 +0000237 // Check for 64-bit inst which does not require REX
Craig Topper4da632e2011-09-23 06:57:25 +0000238 Is32Bit = false;
Eli Friedman71052592011-07-16 02:41:28 +0000239 Is64Bit = false;
240 // FIXME: Is there some better way to check for In64BitMode?
241 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
242 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Craig Topper4da632e2011-09-23 06:57:25 +0000243 if (Predicates[i]->getName().find("32Bit") != Name.npos) {
244 Is32Bit = true;
245 break;
246 }
Eli Friedman71052592011-07-16 02:41:28 +0000247 if (Predicates[i]->getName().find("64Bit") != Name.npos) {
248 Is64Bit = true;
249 break;
250 }
251 }
252 // FIXME: These instructions aren't marked as 64-bit in any way
253 Is64Bit |= Rec->getName() == "JMP64pcrel32" ||
254 Rec->getName() == "MASKMOVDQU64" ||
255 Rec->getName() == "POPFS64" ||
256 Rec->getName() == "POPGS64" ||
257 Rec->getName() == "PUSHFS64" ||
258 Rec->getName() == "PUSHGS64" ||
259 Rec->getName() == "REX64_PREFIX" ||
260 Rec->getName().find("VMREAD64") != Name.npos ||
261 Rec->getName().find("VMWRITE64") != Name.npos ||
Craig Topper846a2dc2011-10-01 21:20:14 +0000262 Rec->getName().find("INVEPT64") != Name.npos ||
263 Rec->getName().find("INVVPID64") != Name.npos ||
Eli Friedman71052592011-07-16 02:41:28 +0000264 Rec->getName().find("MOV64") != Name.npos ||
265 Rec->getName().find("PUSH64") != Name.npos ||
266 Rec->getName().find("POP64") != Name.npos;
267
Craig Topper17730842011-10-16 03:51:13 +0000268 // FIXME: BEXTR uses VEX.vvvv to encode its third operand
269 IsBEXTR = Rec->getName().find("BEXTR") != Name.npos;
270
Sean Callanan8ed9f512009-12-19 02:59:52 +0000271 ShouldBeEmitted = true;
272}
273
274void RecognizableInstr::processInstr(DisassemblerTables &tables,
Kevin Enderbyfff64ca2011-08-29 22:06:28 +0000275 const CodeGenInstruction &insn,
Sean Callanan8ed9f512009-12-19 02:59:52 +0000276 InstrUID uid)
277{
Daniel Dunbar40728862010-05-20 20:20:32 +0000278 // Ignore "asm parser only" instructions.
279 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
280 return;
281
Sean Callanan8ed9f512009-12-19 02:59:52 +0000282 RecognizableInstr recogInstr(tables, insn, uid);
283
284 recogInstr.emitInstructionSpecifier(tables);
285
286 if (recogInstr.shouldBeEmitted())
287 recogInstr.emitDecodePath(tables);
288}
289
290InstructionContext RecognizableInstr::insnContext() const {
291 InstructionContext insnContext;
292
Sean Callanana21e2ea2011-03-15 01:23:15 +0000293 if (HasVEX_4VPrefix || HasVEXPrefix) {
Craig Topper6744a172011-10-04 06:30:42 +0000294 if (HasVEX_LPrefix && HasVEX_WPrefix)
295 llvm_unreachable("Don't support VEX.L and VEX.W together");
296 else if (HasOpSizePrefix && HasVEX_LPrefix)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000297 insnContext = IC_VEX_L_OPSIZE;
298 else if (HasOpSizePrefix && HasVEX_WPrefix)
299 insnContext = IC_VEX_W_OPSIZE;
300 else if (HasOpSizePrefix)
301 insnContext = IC_VEX_OPSIZE;
302 else if (HasVEX_LPrefix && Prefix == X86Local::XS)
303 insnContext = IC_VEX_L_XS;
304 else if (HasVEX_LPrefix && Prefix == X86Local::XD)
305 insnContext = IC_VEX_L_XD;
306 else if (HasVEX_WPrefix && Prefix == X86Local::XS)
307 insnContext = IC_VEX_W_XS;
308 else if (HasVEX_WPrefix && Prefix == X86Local::XD)
309 insnContext = IC_VEX_W_XD;
310 else if (HasVEX_WPrefix)
311 insnContext = IC_VEX_W;
312 else if (HasVEX_LPrefix)
313 insnContext = IC_VEX_L;
314 else if (Prefix == X86Local::XD)
315 insnContext = IC_VEX_XD;
316 else if (Prefix == X86Local::XS)
317 insnContext = IC_VEX_XS;
318 else
319 insnContext = IC_VEX;
Eli Friedman71052592011-07-16 02:41:28 +0000320 } else if (Is64Bit || HasREX_WPrefix) {
Sean Callanan8ed9f512009-12-19 02:59:52 +0000321 if (HasREX_WPrefix && HasOpSizePrefix)
322 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper29480fd2011-10-11 04:34:23 +0000323 else if (HasOpSizePrefix &&
324 (Prefix == X86Local::XD || Prefix == X86Local::TF))
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000325 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topper29480fd2011-10-11 04:34:23 +0000326 else if (HasOpSizePrefix && Prefix == X86Local::XS)
327 insnContext = IC_64BIT_XS_OPSIZE;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000328 else if (HasOpSizePrefix)
329 insnContext = IC_64BIT_OPSIZE;
330 else if (HasREX_WPrefix && Prefix == X86Local::XS)
331 insnContext = IC_64BIT_REXW_XS;
Craig Topper29480fd2011-10-11 04:34:23 +0000332 else if (HasREX_WPrefix &&
333 (Prefix == X86Local::XD || Prefix == X86Local::TF))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000334 insnContext = IC_64BIT_REXW_XD;
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000335 else if (Prefix == X86Local::XD || Prefix == X86Local::TF)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000336 insnContext = IC_64BIT_XD;
337 else if (Prefix == X86Local::XS)
338 insnContext = IC_64BIT_XS;
339 else if (HasREX_WPrefix)
340 insnContext = IC_64BIT_REXW;
341 else
342 insnContext = IC_64BIT;
343 } else {
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000344 if (HasOpSizePrefix &&
345 (Prefix == X86Local::XD || Prefix == X86Local::TF))
346 insnContext = IC_XD_OPSIZE;
Craig Topper29480fd2011-10-11 04:34:23 +0000347 else if (HasOpSizePrefix && Prefix == X86Local::XS)
348 insnContext = IC_XS_OPSIZE;
Kevin Enderby98f213c2011-09-02 18:03:03 +0000349 else if (HasOpSizePrefix)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000350 insnContext = IC_OPSIZE;
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000351 else if (Prefix == X86Local::XD || Prefix == X86Local::TF)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000352 insnContext = IC_XD;
Craig Topper842f58f2011-09-11 20:23:20 +0000353 else if (Prefix == X86Local::XS || Prefix == X86Local::REP)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000354 insnContext = IC_XS;
355 else
356 insnContext = IC;
357 }
358
359 return insnContext;
360}
361
362RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callanana21e2ea2011-03-15 01:23:15 +0000363 ///////////////////
364 // FILTER_STRONG
365 //
366
Sean Callanan8ed9f512009-12-19 02:59:52 +0000367 // Filter out intrinsics
368
369 if (!Rec->isSubClassOf("X86Inst"))
370 return FILTER_STRONG;
371
372 if (Form == X86Local::Pseudo ||
Craig Topper03819792011-09-11 21:41:45 +0000373 (IsCodeGenOnly && Name.find("_REV") == Name.npos))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000374 return FILTER_STRONG;
375
Sean Callanan80443f92010-02-24 02:56:25 +0000376 if (Form == X86Local::MRMInitReg)
377 return FILTER_STRONG;
Sean Callanana21e2ea2011-03-15 01:23:15 +0000378
379
Sean Callanana21e2ea2011-03-15 01:23:15 +0000380 // Filter out artificial instructions
381
382 if (Name.find("TAILJMP") != Name.npos ||
383 Name.find("_Int") != Name.npos ||
384 Name.find("_int") != Name.npos ||
385 Name.find("Int_") != Name.npos ||
386 Name.find("_NOREX") != Name.npos ||
387 Name.find("_TC") != Name.npos ||
388 Name.find("EH_RETURN") != Name.npos ||
389 Name.find("V_SET") != Name.npos ||
390 Name.find("LOCK_") != Name.npos ||
391 Name.find("WIN") != Name.npos ||
392 Name.find("_AVX") != Name.npos ||
393 Name.find("2SDL") != Name.npos)
394 return FILTER_STRONG;
395
396 // Filter out instructions with segment override prefixes.
397 // They're too messy to handle now and we'll special case them if needed.
398
399 if (SegOvr)
400 return FILTER_STRONG;
401
402 // Filter out instructions that can't be printed.
403
404 if (AsmString.size() == 0)
405 return FILTER_STRONG;
406
407 // Filter out instructions with subreg operands.
408
409 if (AsmString.find("subreg") != AsmString.npos)
410 return FILTER_STRONG;
411
412 /////////////////
413 // FILTER_WEAK
414 //
415
416
Sean Callanan8ed9f512009-12-19 02:59:52 +0000417 // Filter out instructions with a LOCK prefix;
418 // prefer forms that do not have the prefix
419 if (HasLockPrefix)
420 return FILTER_WEAK;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000421
Sean Callanana21e2ea2011-03-15 01:23:15 +0000422 // Filter out alternate forms of AVX instructions
423 if (Name.find("_alt") != Name.npos ||
424 Name.find("XrYr") != Name.npos ||
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000425 (Name.find("r64r") != Name.npos && Name.find("r64r64") == Name.npos) ||
Sean Callanana21e2ea2011-03-15 01:23:15 +0000426 Name.find("_64mr") != Name.npos ||
427 Name.find("Xrr") != Name.npos ||
428 Name.find("rr64") != Name.npos)
429 return FILTER_WEAK;
430
431 if (Name == "VMASKMOVDQU64" ||
432 Name == "VEXTRACTPSrr64" ||
433 Name == "VMOVQd64rr" ||
434 Name == "VMOVQs64rr")
435 return FILTER_WEAK;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000436
437 // Special cases.
Dale Johannesen86097c32010-09-07 18:10:56 +0000438
Sean Callanan8ed9f512009-12-19 02:59:52 +0000439 if (Name.find("PCMPISTRI") != Name.npos && Name != "PCMPISTRI")
440 return FILTER_WEAK;
441 if (Name.find("PCMPESTRI") != Name.npos && Name != "PCMPESTRI")
442 return FILTER_WEAK;
443
444 if (Name.find("MOV") != Name.npos && Name.find("r0") != Name.npos)
445 return FILTER_WEAK;
446 if (Name.find("MOVZ") != Name.npos && Name.find("MOVZX") == Name.npos)
447 return FILTER_WEAK;
448 if (Name.find("Fs") != Name.npos)
449 return FILTER_WEAK;
450 if (Name == "MOVLPDrr" ||
451 Name == "MOVLPSrr" ||
452 Name == "PUSHFQ" ||
453 Name == "BSF16rr" ||
454 Name == "BSF16rm" ||
455 Name == "BSR16rr" ||
456 Name == "BSR16rm" ||
457 Name == "MOVSX16rm8" ||
458 Name == "MOVSX16rr8" ||
459 Name == "MOVZX16rm8" ||
460 Name == "MOVZX16rr8" ||
461 Name == "PUSH32i16" ||
462 Name == "PUSH64i16" ||
463 Name == "MOVPQI2QImr" ||
Sean Callanana21e2ea2011-03-15 01:23:15 +0000464 Name == "VMOVPQI2QImr" ||
Sean Callanan8ed9f512009-12-19 02:59:52 +0000465 Name == "MOVSDmr" ||
466 Name == "MOVSDrm" ||
467 Name == "MOVSSmr" ||
468 Name == "MOVSSrm" ||
469 Name == "MMX_MOVD64rrv164" ||
470 Name == "CRC32m16" ||
471 Name == "MOV64ri64i32" ||
472 Name == "CRC32r16")
473 return FILTER_WEAK;
474
Sean Callanan8ed9f512009-12-19 02:59:52 +0000475 if (HasFROperands && Name.find("MOV") != Name.npos &&
476 ((Name.find("2") != Name.npos && Name.find("32") == Name.npos) ||
477 (Name.find("to") != Name.npos)))
478 return FILTER_WEAK;
479
480 return FILTER_NORMAL;
481}
Sean Callanana21e2ea2011-03-15 01:23:15 +0000482
483bool RecognizableInstr::hasFROperands() const {
484 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
485 unsigned numOperands = OperandList.size();
486
487 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
488 const std::string &recName = OperandList[operandIndex].Rec->getName();
489
490 if (recName.find("FR") != recName.npos)
491 return true;
492 }
493 return false;
494}
495
496bool RecognizableInstr::has256BitOperands() const {
497 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
498 unsigned numOperands = OperandList.size();
499
500 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
501 const std::string &recName = OperandList[operandIndex].Rec->getName();
502
503 if (!recName.compare("VR256") || !recName.compare("f256mem")) {
504 return true;
505 }
506 }
507 return false;
508}
Sean Callanan8ed9f512009-12-19 02:59:52 +0000509
510void RecognizableInstr::handleOperand(
511 bool optional,
512 unsigned &operandIndex,
513 unsigned &physicalOperandIndex,
514 unsigned &numPhysicalOperands,
515 unsigned *operandMapping,
516 OperandEncoding (*encodingFromString)(const std::string&, bool hasOpSizePrefix)) {
517 if (optional) {
518 if (physicalOperandIndex >= numPhysicalOperands)
519 return;
520 } else {
521 assert(physicalOperandIndex < numPhysicalOperands);
522 }
523
524 while (operandMapping[operandIndex] != operandIndex) {
525 Spec->operands[operandIndex].encoding = ENCODING_DUP;
526 Spec->operands[operandIndex].type =
527 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
528 ++operandIndex;
529 }
530
531 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callanana21e2ea2011-03-15 01:23:15 +0000532
Sean Callanan8ed9f512009-12-19 02:59:52 +0000533 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
534 HasOpSizePrefix);
535 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callanana21e2ea2011-03-15 01:23:15 +0000536 IsSSE,
537 HasREX_WPrefix,
538 HasOpSizePrefix);
Sean Callanan8ed9f512009-12-19 02:59:52 +0000539
540 ++operandIndex;
541 ++physicalOperandIndex;
542}
543
544void RecognizableInstr::emitInstructionSpecifier(DisassemblerTables &tables) {
545 Spec->name = Name;
546
547 if (!Rec->isSubClassOf("X86Inst"))
548 return;
549
550 switch (filter()) {
551 case FILTER_WEAK:
552 Spec->filtered = true;
553 break;
554 case FILTER_STRONG:
555 ShouldBeEmitted = false;
556 return;
557 case FILTER_NORMAL:
558 break;
559 }
560
561 Spec->insnContext = insnContext();
562
Chris Lattnerc240bb02010-11-01 04:03:32 +0000563 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000564
565 unsigned operandIndex;
566 unsigned numOperands = OperandList.size();
567 unsigned numPhysicalOperands = 0;
568
569 // operandMapping maps from operands in OperandList to their originals.
570 // If operandMapping[i] != i, then the entry is a duplicate.
571 unsigned operandMapping[X86_MAX_OPERANDS];
572
573 bool hasFROperands = false;
574
575 assert(numOperands < X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
576
577 for (operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
578 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerc240bb02010-11-01 04:03:32 +0000579 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera7d479c2010-02-10 01:45:28 +0000580 OperandList[operandIndex].Constraints[0];
581 if (Constraint.isTied()) {
582 operandMapping[operandIndex] = Constraint.getTiedOperand();
Sean Callanan8ed9f512009-12-19 02:59:52 +0000583 } else {
584 ++numPhysicalOperands;
585 operandMapping[operandIndex] = operandIndex;
586 }
587 } else {
588 ++numPhysicalOperands;
589 operandMapping[operandIndex] = operandIndex;
590 }
591
592 const std::string &recName = OperandList[operandIndex].Rec->getName();
593
594 if (recName.find("FR") != recName.npos)
595 hasFROperands = true;
596 }
597
598 if (hasFROperands && Name.find("MOV") != Name.npos &&
599 ((Name.find("2") != Name.npos && Name.find("32") == Name.npos) ||
600 (Name.find("to") != Name.npos)))
601 ShouldBeEmitted = false;
602
603 if (!ShouldBeEmitted)
604 return;
605
606#define HANDLE_OPERAND(class) \
607 handleOperand(false, \
608 operandIndex, \
609 physicalOperandIndex, \
610 numPhysicalOperands, \
611 operandMapping, \
612 class##EncodingFromString);
613
614#define HANDLE_OPTIONAL(class) \
615 handleOperand(true, \
616 operandIndex, \
617 physicalOperandIndex, \
618 numPhysicalOperands, \
619 operandMapping, \
620 class##EncodingFromString);
621
622 // operandIndex should always be < numOperands
623 operandIndex = 0;
624 // physicalOperandIndex should always be < numPhysicalOperands
625 unsigned physicalOperandIndex = 0;
626
627 switch (Form) {
628 case X86Local::RawFrm:
629 // Operand 1 (optional) is an address or immediate.
630 // Operand 2 (optional) is an immediate.
631 assert(numPhysicalOperands <= 2 &&
632 "Unexpected number of operands for RawFrm");
633 HANDLE_OPTIONAL(relocation)
634 HANDLE_OPTIONAL(immediate)
635 break;
636 case X86Local::AddRegFrm:
637 // Operand 1 is added to the opcode.
638 // Operand 2 (optional) is an address.
639 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
640 "Unexpected number of operands for AddRegFrm");
641 HANDLE_OPERAND(opcodeModifier)
642 HANDLE_OPTIONAL(relocation)
643 break;
644 case X86Local::MRMDestReg:
645 // Operand 1 is a register operand in the R/M field.
646 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper3daa5c22011-08-30 07:09:35 +0000647 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000648 // Operand 3 (optional) is an immediate.
Craig Topper3daa5c22011-08-30 07:09:35 +0000649 if (HasVEX_4VPrefix)
650 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
651 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
652 else
653 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
654 "Unexpected number of operands for MRMDestRegFrm");
655
Sean Callanan8ed9f512009-12-19 02:59:52 +0000656 HANDLE_OPERAND(rmRegister)
Craig Topper3daa5c22011-08-30 07:09:35 +0000657
658 if (HasVEX_4VPrefix)
659 // FIXME: In AVX, the register below becomes the one encoded
660 // in ModRMVEX and the one above the one in the VEX.VVVV field
661 HANDLE_OPERAND(vvvvRegister)
662
Sean Callanan8ed9f512009-12-19 02:59:52 +0000663 HANDLE_OPERAND(roRegister)
664 HANDLE_OPTIONAL(immediate)
665 break;
666 case X86Local::MRMDestMem:
667 // Operand 1 is a memory operand (possibly SIB-extended)
668 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper3daa5c22011-08-30 07:09:35 +0000669 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000670 // Operand 3 (optional) is an immediate.
Craig Topper3daa5c22011-08-30 07:09:35 +0000671 if (HasVEX_4VPrefix)
672 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
673 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
674 else
675 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
676 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan8ed9f512009-12-19 02:59:52 +0000677 HANDLE_OPERAND(memory)
Craig Topper3daa5c22011-08-30 07:09:35 +0000678
679 if (HasVEX_4VPrefix)
680 // FIXME: In AVX, the register below becomes the one encoded
681 // in ModRMVEX and the one above the one in the VEX.VVVV field
682 HANDLE_OPERAND(vvvvRegister)
683
Sean Callanan8ed9f512009-12-19 02:59:52 +0000684 HANDLE_OPERAND(roRegister)
685 HANDLE_OPTIONAL(immediate)
686 break;
687 case X86Local::MRMSrcReg:
688 // Operand 1 is a register operand in the Reg/Opcode field.
689 // Operand 2 is a register operand in the R/M field.
Sean Callanana21e2ea2011-03-15 01:23:15 +0000690 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000691 // Operand 3 (optional) is an immediate.
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000692
693 if (HasVEX_4VPrefix)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000694 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
695 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
696 else
697 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
698 "Unexpected number of operands for MRMSrcRegFrm");
699
700 HANDLE_OPERAND(roRegister)
Craig Topper17730842011-10-16 03:51:13 +0000701
702 if (HasVEX_4VPrefix && !IsBEXTR)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000703 // FIXME: In AVX, the register below becomes the one encoded
704 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callanana21e2ea2011-03-15 01:23:15 +0000705 HANDLE_OPERAND(vvvvRegister)
Craig Topper17730842011-10-16 03:51:13 +0000706
Sean Callanana21e2ea2011-03-15 01:23:15 +0000707 HANDLE_OPERAND(rmRegister)
Craig Topper17730842011-10-16 03:51:13 +0000708
709 // FIXME: BEXTR uses VEX.vvvv for Operand 3
710 if (IsBEXTR)
711 HANDLE_OPERAND(vvvvRegister)
712
Sean Callanana21e2ea2011-03-15 01:23:15 +0000713 HANDLE_OPTIONAL(immediate)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000714 break;
715 case X86Local::MRMSrcMem:
716 // Operand 1 is a register operand in the Reg/Opcode field.
717 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000718 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000719 // Operand 3 (optional) is an immediate.
Sean Callanana21e2ea2011-03-15 01:23:15 +0000720
721 if (HasVEX_4VPrefix)
722 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
723 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
724 else
725 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
726 "Unexpected number of operands for MRMSrcMemFrm");
727
Sean Callanan8ed9f512009-12-19 02:59:52 +0000728 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000729
Craig Topper17730842011-10-16 03:51:13 +0000730 if (HasVEX_4VPrefix && !IsBEXTR)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000731 // FIXME: In AVX, the register below becomes the one encoded
732 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callanana21e2ea2011-03-15 01:23:15 +0000733 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000734
Sean Callanan8ed9f512009-12-19 02:59:52 +0000735 HANDLE_OPERAND(memory)
Craig Topper17730842011-10-16 03:51:13 +0000736
737 // FIXME: BEXTR uses VEX.vvvv for Operand 3
738 if (IsBEXTR)
739 HANDLE_OPERAND(vvvvRegister)
740
Sean Callanan8ed9f512009-12-19 02:59:52 +0000741 HANDLE_OPTIONAL(immediate)
742 break;
743 case X86Local::MRM0r:
744 case X86Local::MRM1r:
745 case X86Local::MRM2r:
746 case X86Local::MRM3r:
747 case X86Local::MRM4r:
748 case X86Local::MRM5r:
749 case X86Local::MRM6r:
750 case X86Local::MRM7r:
751 // Operand 1 is a register operand in the R/M field.
752 // Operand 2 (optional) is an immediate or relocation.
Sean Callanana21e2ea2011-03-15 01:23:15 +0000753 if (HasVEX_4VPrefix)
754 assert(numPhysicalOperands <= 3 &&
Craig Topper566f2332011-10-15 20:46:47 +0000755 "Unexpected number of operands for MRMnRFrm with VEX_4V");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000756 else
757 assert(numPhysicalOperands <= 2 &&
758 "Unexpected number of operands for MRMnRFrm");
759 if (HasVEX_4VPrefix)
Craig Topper566f2332011-10-15 20:46:47 +0000760 HANDLE_OPERAND(vvvvRegister)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000761 HANDLE_OPTIONAL(rmRegister)
762 HANDLE_OPTIONAL(relocation)
763 break;
764 case X86Local::MRM0m:
765 case X86Local::MRM1m:
766 case X86Local::MRM2m:
767 case X86Local::MRM3m:
768 case X86Local::MRM4m:
769 case X86Local::MRM5m:
770 case X86Local::MRM6m:
771 case X86Local::MRM7m:
772 // Operand 1 is a memory operand (possibly SIB-extended)
773 // Operand 2 (optional) is an immediate or relocation.
Craig Topper566f2332011-10-15 20:46:47 +0000774 if (HasVEX_4VPrefix)
775 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
776 "Unexpected number of operands for MRMnMFrm");
777 else
778 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
779 "Unexpected number of operands for MRMnMFrm");
780 if (HasVEX_4VPrefix)
781 HANDLE_OPERAND(vvvvRegister)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000782 HANDLE_OPERAND(memory)
783 HANDLE_OPTIONAL(relocation)
784 break;
Sean Callanan6aeb2e32010-10-04 22:45:51 +0000785 case X86Local::RawFrmImm8:
786 // operand 1 is a 16-bit immediate
787 // operand 2 is an 8-bit immediate
788 assert(numPhysicalOperands == 2 &&
789 "Unexpected number of operands for X86Local::RawFrmImm8");
790 HANDLE_OPERAND(immediate)
791 HANDLE_OPERAND(immediate)
792 break;
793 case X86Local::RawFrmImm16:
794 // operand 1 is a 16-bit immediate
795 // operand 2 is a 16-bit immediate
796 HANDLE_OPERAND(immediate)
797 HANDLE_OPERAND(immediate)
798 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000799 case X86Local::MRMInitReg:
800 // Ignored.
801 break;
802 }
803
804 #undef HANDLE_OPERAND
805 #undef HANDLE_OPTIONAL
806}
807
808void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
809 // Special cases where the LLVM tables are not complete
810
Sean Callanan9492be82010-02-12 23:39:46 +0000811#define MAP(from, to) \
812 case X86Local::MRM_##from: \
813 filter = new ExactFilter(0x##from); \
814 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000815
816 OpcodeType opcodeType = (OpcodeType)-1;
817
818 ModRMFilter* filter = NULL;
819 uint8_t opcodeToSet = 0;
820
821 switch (Prefix) {
822 // Extended two-byte opcodes can start with f2 0f, f3 0f, or 0f
823 case X86Local::XD:
824 case X86Local::XS:
825 case X86Local::TB:
826 opcodeType = TWOBYTE;
827
828 switch (Opcode) {
Sean Callanan95a5a7d2010-02-13 01:48:34 +0000829 default:
830 if (needsModRMForDecode(Form))
831 filter = new ModFilter(isRegFormat(Form));
832 else
833 filter = new DumbFilter();
834 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000835#define EXTENSION_TABLE(n) case 0x##n:
836 TWO_BYTE_EXTENSION_TABLES
837#undef EXTENSION_TABLE
838 switch (Form) {
839 default:
840 llvm_unreachable("Unhandled two-byte extended opcode");
841 case X86Local::MRM0r:
842 case X86Local::MRM1r:
843 case X86Local::MRM2r:
844 case X86Local::MRM3r:
845 case X86Local::MRM4r:
846 case X86Local::MRM5r:
847 case X86Local::MRM6r:
848 case X86Local::MRM7r:
849 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
850 break;
851 case X86Local::MRM0m:
852 case X86Local::MRM1m:
853 case X86Local::MRM2m:
854 case X86Local::MRM3m:
855 case X86Local::MRM4m:
856 case X86Local::MRM5m:
857 case X86Local::MRM6m:
858 case X86Local::MRM7m:
859 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
860 break;
Sean Callanan9492be82010-02-12 23:39:46 +0000861 MRM_MAPPING
Sean Callanan8ed9f512009-12-19 02:59:52 +0000862 } // switch (Form)
863 break;
Sean Callanan95a5a7d2010-02-13 01:48:34 +0000864 } // switch (Opcode)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000865 opcodeToSet = Opcode;
866 break;
867 case X86Local::T8:
Kevin Enderbyfff64ca2011-08-29 22:06:28 +0000868 case X86Local::TF:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000869 opcodeType = THREEBYTE_38;
Craig Topper566f2332011-10-15 20:46:47 +0000870 switch (Opcode) {
871 default:
872 if (needsModRMForDecode(Form))
873 filter = new ModFilter(isRegFormat(Form));
874 else
875 filter = new DumbFilter();
876 break;
877#define EXTENSION_TABLE(n) case 0x##n:
878 THREE_BYTE_38_EXTENSION_TABLES
879#undef EXTENSION_TABLE
880 switch (Form) {
881 default:
882 llvm_unreachable("Unhandled two-byte extended opcode");
883 case X86Local::MRM0r:
884 case X86Local::MRM1r:
885 case X86Local::MRM2r:
886 case X86Local::MRM3r:
887 case X86Local::MRM4r:
888 case X86Local::MRM5r:
889 case X86Local::MRM6r:
890 case X86Local::MRM7r:
891 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
892 break;
893 case X86Local::MRM0m:
894 case X86Local::MRM1m:
895 case X86Local::MRM2m:
896 case X86Local::MRM3m:
897 case X86Local::MRM4m:
898 case X86Local::MRM5m:
899 case X86Local::MRM6m:
900 case X86Local::MRM7m:
901 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
902 break;
903 MRM_MAPPING
904 } // switch (Form)
905 break;
906 } // switch (Opcode)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000907 opcodeToSet = Opcode;
908 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000909 case X86Local::P_TA:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000910 opcodeType = THREEBYTE_3A;
911 if (needsModRMForDecode(Form))
912 filter = new ModFilter(isRegFormat(Form));
913 else
914 filter = new DumbFilter();
915 opcodeToSet = Opcode;
916 break;
Joerg Sonnenberger4a8ac8d2011-04-04 16:58:13 +0000917 case X86Local::A6:
918 opcodeType = THREEBYTE_A6;
919 if (needsModRMForDecode(Form))
920 filter = new ModFilter(isRegFormat(Form));
921 else
922 filter = new DumbFilter();
923 opcodeToSet = Opcode;
924 break;
925 case X86Local::A7:
926 opcodeType = THREEBYTE_A7;
927 if (needsModRMForDecode(Form))
928 filter = new ModFilter(isRegFormat(Form));
929 else
930 filter = new DumbFilter();
931 opcodeToSet = Opcode;
932 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000933 case X86Local::D8:
934 case X86Local::D9:
935 case X86Local::DA:
936 case X86Local::DB:
937 case X86Local::DC:
938 case X86Local::DD:
939 case X86Local::DE:
940 case X86Local::DF:
941 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
942 opcodeType = ONEBYTE;
943 if (Form == X86Local::AddRegFrm) {
944 Spec->modifierType = MODIFIER_MODRM;
945 Spec->modifierBase = Opcode;
946 filter = new AddRegEscapeFilter(Opcode);
947 } else {
948 filter = new EscapeFilter(true, Opcode);
949 }
950 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
951 break;
Craig Topper842f58f2011-09-11 20:23:20 +0000952 case X86Local::REP:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000953 default:
954 opcodeType = ONEBYTE;
955 switch (Opcode) {
956#define EXTENSION_TABLE(n) case 0x##n:
957 ONE_BYTE_EXTENSION_TABLES
958#undef EXTENSION_TABLE
959 switch (Form) {
960 default:
961 llvm_unreachable("Fell through the cracks of a single-byte "
962 "extended opcode");
963 case X86Local::MRM0r:
964 case X86Local::MRM1r:
965 case X86Local::MRM2r:
966 case X86Local::MRM3r:
967 case X86Local::MRM4r:
968 case X86Local::MRM5r:
969 case X86Local::MRM6r:
970 case X86Local::MRM7r:
971 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
972 break;
973 case X86Local::MRM0m:
974 case X86Local::MRM1m:
975 case X86Local::MRM2m:
976 case X86Local::MRM3m:
977 case X86Local::MRM4m:
978 case X86Local::MRM5m:
979 case X86Local::MRM6m:
980 case X86Local::MRM7m:
981 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
982 break;
Sean Callanan9492be82010-02-12 23:39:46 +0000983 MRM_MAPPING
Sean Callanan8ed9f512009-12-19 02:59:52 +0000984 } // switch (Form)
985 break;
986 case 0xd8:
987 case 0xd9:
988 case 0xda:
989 case 0xdb:
990 case 0xdc:
991 case 0xdd:
992 case 0xde:
993 case 0xdf:
994 filter = new EscapeFilter(false, Form - X86Local::MRM0m);
995 break;
996 default:
997 if (needsModRMForDecode(Form))
998 filter = new ModFilter(isRegFormat(Form));
999 else
1000 filter = new DumbFilter();
1001 break;
1002 } // switch (Opcode)
1003 opcodeToSet = Opcode;
1004 } // switch (Prefix)
1005
1006 assert(opcodeType != (OpcodeType)-1 &&
1007 "Opcode type not set");
1008 assert(filter && "Filter not set");
1009
1010 if (Form == X86Local::AddRegFrm) {
1011 if(Spec->modifierType != MODIFIER_MODRM) {
1012 assert(opcodeToSet < 0xf9 &&
1013 "Not enough room for all ADDREG_FRM operands");
1014
1015 uint8_t currentOpcode;
1016
1017 for (currentOpcode = opcodeToSet;
1018 currentOpcode < opcodeToSet + 8;
1019 ++currentOpcode)
1020 tables.setTableFields(opcodeType,
1021 insnContext(),
1022 currentOpcode,
1023 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001024 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan8ed9f512009-12-19 02:59:52 +00001025
1026 Spec->modifierType = MODIFIER_OPCODE;
1027 Spec->modifierBase = opcodeToSet;
1028 } else {
1029 // modifierBase was set where MODIFIER_MODRM was set
1030 tables.setTableFields(opcodeType,
1031 insnContext(),
1032 opcodeToSet,
1033 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001034 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan8ed9f512009-12-19 02:59:52 +00001035 }
1036 } else {
1037 tables.setTableFields(opcodeType,
1038 insnContext(),
1039 opcodeToSet,
1040 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001041 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan8ed9f512009-12-19 02:59:52 +00001042
1043 Spec->modifierType = MODIFIER_NONE;
1044 Spec->modifierBase = opcodeToSet;
1045 }
1046
1047 delete filter;
Sean Callanan9492be82010-02-12 23:39:46 +00001048
1049#undef MAP
Sean Callanan8ed9f512009-12-19 02:59:52 +00001050}
1051
1052#define TYPE(str, type) if (s == str) return type;
1053OperandType RecognizableInstr::typeFromString(const std::string &s,
1054 bool isSSE,
1055 bool hasREX_WPrefix,
1056 bool hasOpSizePrefix) {
1057 if (isSSE) {
1058 // For SSE instructions, we ignore the OpSize prefix and force operand
1059 // sizes.
1060 TYPE("GR16", TYPE_R16)
1061 TYPE("GR32", TYPE_R32)
1062 TYPE("GR64", TYPE_R64)
1063 }
1064 if(hasREX_WPrefix) {
1065 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1066 // is special.
1067 TYPE("GR32", TYPE_R32)
1068 }
1069 if(!hasOpSizePrefix) {
1070 // For instructions without an OpSize prefix, a declared 16-bit register or
1071 // immediate encoding is special.
1072 TYPE("GR16", TYPE_R16)
1073 TYPE("i16imm", TYPE_IMM16)
1074 }
1075 TYPE("i16mem", TYPE_Mv)
1076 TYPE("i16imm", TYPE_IMMv)
1077 TYPE("i16i8imm", TYPE_IMMv)
1078 TYPE("GR16", TYPE_Rv)
1079 TYPE("i32mem", TYPE_Mv)
1080 TYPE("i32imm", TYPE_IMMv)
1081 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +00001082 TYPE("u32u8imm", TYPE_IMM32)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001083 TYPE("GR32", TYPE_Rv)
1084 TYPE("i64mem", TYPE_Mv)
1085 TYPE("i64i32imm", TYPE_IMM64)
1086 TYPE("i64i8imm", TYPE_IMM64)
1087 TYPE("GR64", TYPE_R64)
1088 TYPE("i8mem", TYPE_M8)
1089 TYPE("i8imm", TYPE_IMM8)
1090 TYPE("GR8", TYPE_R8)
1091 TYPE("VR128", TYPE_XMM128)
1092 TYPE("f128mem", TYPE_M128)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001093 TYPE("f256mem", TYPE_M256)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001094 TYPE("FR64", TYPE_XMM64)
1095 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001096 TYPE("sdmem", TYPE_M64FP)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001097 TYPE("FR32", TYPE_XMM32)
1098 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001099 TYPE("ssmem", TYPE_M32FP)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001100 TYPE("RST", TYPE_ST)
1101 TYPE("i128mem", TYPE_M128)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001102 TYPE("i256mem", TYPE_M256)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001103 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattner9fc05222010-07-07 22:27:31 +00001104 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001105 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan5edca812010-04-07 21:42:19 +00001106 TYPE("SSECC", TYPE_IMM3)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001107 TYPE("brtarget", TYPE_RELv)
Owen Andersonc2666002010-12-13 19:31:11 +00001108 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001109 TYPE("brtarget8", TYPE_REL8)
1110 TYPE("f80mem", TYPE_M80FP)
Sean Callanan7fb35a22009-12-22 21:12:55 +00001111 TYPE("lea32mem", TYPE_LEA)
1112 TYPE("lea64_32mem", TYPE_LEA)
1113 TYPE("lea64mem", TYPE_LEA)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001114 TYPE("VR64", TYPE_MM64)
1115 TYPE("i64imm", TYPE_IMMv)
1116 TYPE("opaque32mem", TYPE_M1616)
1117 TYPE("opaque48mem", TYPE_M1632)
1118 TYPE("opaque80mem", TYPE_M1664)
1119 TYPE("opaque512mem", TYPE_M512)
1120 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1121 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanan1a8b7892010-05-06 20:59:00 +00001122 TYPE("CONTROL_REG", TYPE_CONTROLREG)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001123 TYPE("offset8", TYPE_MOFFS8)
1124 TYPE("offset16", TYPE_MOFFS16)
1125 TYPE("offset32", TYPE_MOFFS32)
1126 TYPE("offset64", TYPE_MOFFS64)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001127 TYPE("VR256", TYPE_XMM256)
Craig Topper7ea16b02011-10-06 06:44:41 +00001128 TYPE("GR16_NOAX", TYPE_Rv)
1129 TYPE("GR32_NOAX", TYPE_Rv)
1130 TYPE("GR64_NOAX", TYPE_R64)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001131 errs() << "Unhandled type string " << s << "\n";
1132 llvm_unreachable("Unhandled type string");
1133}
1134#undef TYPE
1135
1136#define ENCODING(str, encoding) if (s == str) return encoding;
1137OperandEncoding RecognizableInstr::immediateEncodingFromString
1138 (const std::string &s,
1139 bool hasOpSizePrefix) {
1140 if(!hasOpSizePrefix) {
1141 // For instructions without an OpSize prefix, a declared 16-bit register or
1142 // immediate encoding is special.
1143 ENCODING("i16imm", ENCODING_IW)
1144 }
1145 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +00001146 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001147 ENCODING("SSECC", ENCODING_IB)
1148 ENCODING("i16imm", ENCODING_Iv)
1149 ENCODING("i16i8imm", ENCODING_IB)
1150 ENCODING("i32imm", ENCODING_Iv)
1151 ENCODING("i64i32imm", ENCODING_ID)
1152 ENCODING("i64i8imm", ENCODING_IB)
1153 ENCODING("i8imm", ENCODING_IB)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001154 // This is not a typo. Instructions like BLENDVPD put
1155 // register IDs in 8-bit immediates nowadays.
1156 ENCODING("VR256", ENCODING_IB)
1157 ENCODING("VR128", ENCODING_IB)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001158 errs() << "Unhandled immediate encoding " << s << "\n";
1159 llvm_unreachable("Unhandled immediate encoding");
1160}
1161
1162OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1163 (const std::string &s,
1164 bool hasOpSizePrefix) {
1165 ENCODING("GR16", ENCODING_RM)
1166 ENCODING("GR32", ENCODING_RM)
1167 ENCODING("GR64", ENCODING_RM)
1168 ENCODING("GR8", ENCODING_RM)
1169 ENCODING("VR128", ENCODING_RM)
1170 ENCODING("FR64", ENCODING_RM)
1171 ENCODING("FR32", ENCODING_RM)
1172 ENCODING("VR64", ENCODING_RM)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001173 ENCODING("VR256", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001174 errs() << "Unhandled R/M register encoding " << s << "\n";
1175 llvm_unreachable("Unhandled R/M register encoding");
1176}
1177
1178OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1179 (const std::string &s,
1180 bool hasOpSizePrefix) {
1181 ENCODING("GR16", ENCODING_REG)
1182 ENCODING("GR32", ENCODING_REG)
1183 ENCODING("GR64", ENCODING_REG)
1184 ENCODING("GR8", ENCODING_REG)
1185 ENCODING("VR128", ENCODING_REG)
1186 ENCODING("FR64", ENCODING_REG)
1187 ENCODING("FR32", ENCODING_REG)
1188 ENCODING("VR64", ENCODING_REG)
1189 ENCODING("SEGMENT_REG", ENCODING_REG)
1190 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanan1a8b7892010-05-06 20:59:00 +00001191 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001192 ENCODING("VR256", ENCODING_REG)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001193 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1194 llvm_unreachable("Unhandled reg/opcode register encoding");
1195}
1196
Sean Callanana21e2ea2011-03-15 01:23:15 +00001197OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1198 (const std::string &s,
1199 bool hasOpSizePrefix) {
Craig Topper54a11172011-10-14 07:06:56 +00001200 ENCODING("GR32", ENCODING_VVVV)
1201 ENCODING("GR64", ENCODING_VVVV)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001202 ENCODING("FR32", ENCODING_VVVV)
1203 ENCODING("FR64", ENCODING_VVVV)
1204 ENCODING("VR128", ENCODING_VVVV)
1205 ENCODING("VR256", ENCODING_VVVV)
1206 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1207 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1208}
1209
Sean Callanan8ed9f512009-12-19 02:59:52 +00001210OperandEncoding RecognizableInstr::memoryEncodingFromString
1211 (const std::string &s,
1212 bool hasOpSizePrefix) {
1213 ENCODING("i16mem", ENCODING_RM)
1214 ENCODING("i32mem", ENCODING_RM)
1215 ENCODING("i64mem", ENCODING_RM)
1216 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001217 ENCODING("ssmem", ENCODING_RM)
1218 ENCODING("sdmem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001219 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001220 ENCODING("f256mem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001221 ENCODING("f64mem", ENCODING_RM)
1222 ENCODING("f32mem", ENCODING_RM)
1223 ENCODING("i128mem", ENCODING_RM)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001224 ENCODING("i256mem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001225 ENCODING("f80mem", ENCODING_RM)
1226 ENCODING("lea32mem", ENCODING_RM)
1227 ENCODING("lea64_32mem", ENCODING_RM)
1228 ENCODING("lea64mem", ENCODING_RM)
1229 ENCODING("opaque32mem", ENCODING_RM)
1230 ENCODING("opaque48mem", ENCODING_RM)
1231 ENCODING("opaque80mem", ENCODING_RM)
1232 ENCODING("opaque512mem", ENCODING_RM)
1233 errs() << "Unhandled memory encoding " << s << "\n";
1234 llvm_unreachable("Unhandled memory encoding");
1235}
1236
1237OperandEncoding RecognizableInstr::relocationEncodingFromString
1238 (const std::string &s,
1239 bool hasOpSizePrefix) {
1240 if(!hasOpSizePrefix) {
1241 // For instructions without an OpSize prefix, a declared 16-bit register or
1242 // immediate encoding is special.
1243 ENCODING("i16imm", ENCODING_IW)
1244 }
1245 ENCODING("i16imm", ENCODING_Iv)
1246 ENCODING("i16i8imm", ENCODING_IB)
1247 ENCODING("i32imm", ENCODING_Iv)
1248 ENCODING("i32i8imm", ENCODING_IB)
1249 ENCODING("i64i32imm", ENCODING_ID)
1250 ENCODING("i64i8imm", ENCODING_IB)
1251 ENCODING("i8imm", ENCODING_IB)
1252 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattner9fc05222010-07-07 22:27:31 +00001253 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001254 ENCODING("i32imm_pcrel", ENCODING_ID)
1255 ENCODING("brtarget", ENCODING_Iv)
1256 ENCODING("brtarget8", ENCODING_IB)
1257 ENCODING("i64imm", ENCODING_IO)
1258 ENCODING("offset8", ENCODING_Ia)
1259 ENCODING("offset16", ENCODING_Ia)
1260 ENCODING("offset32", ENCODING_Ia)
1261 ENCODING("offset64", ENCODING_Ia)
1262 errs() << "Unhandled relocation encoding " << s << "\n";
1263 llvm_unreachable("Unhandled relocation encoding");
1264}
1265
1266OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1267 (const std::string &s,
1268 bool hasOpSizePrefix) {
1269 ENCODING("RST", ENCODING_I)
1270 ENCODING("GR32", ENCODING_Rv)
1271 ENCODING("GR64", ENCODING_RO)
1272 ENCODING("GR16", ENCODING_Rv)
1273 ENCODING("GR8", ENCODING_RB)
Craig Topper7ea16b02011-10-06 06:44:41 +00001274 ENCODING("GR16_NOAX", ENCODING_Rv)
1275 ENCODING("GR32_NOAX", ENCODING_Rv)
1276 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001277 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1278 llvm_unreachable("Unhandled opcode modifier encoding");
1279}
Daniel Dunbar9e6d1d12009-12-19 04:16:48 +00001280#undef ENCODING