blob: 5a78e8ac6b84302fb161efc4ec08fac37806f3ed [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattner956f43c2006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Chris Lattner956f43c2006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +000026 let EncoderMethod = "getHA16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000027}
28def symbolLo64 : Operand<i64> {
29 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +000030 let EncoderMethod = "getLO16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000031}
Hal Finkelc10d5e92012-09-05 19:22:27 +000032def tocentry : Operand<iPTR> {
33 let MIOperandInfo = (ops i32imm:$imm);
34}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000035
Chris Lattnerb410dc92006-06-20 23:18:58 +000036//===----------------------------------------------------------------------===//
37// 64-bit transformation functions.
38//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000039
Chris Lattnerb410dc92006-06-20 23:18:58 +000040def SHL64 : SDNodeXForm<imm, [{
41 // Transformation function: 63 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return getI32Imm(63 - N->getZExtValue());
Chris Lattnerb410dc92006-06-20 23:18:58 +000043}]>;
44
45def SRL64 : SDNodeXForm<imm, [{
46 // Transformation function: 64 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattnerb410dc92006-06-20 23:18:58 +000048}]>;
49
50def HI32_48 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000052 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattnerb410dc92006-06-20 23:18:58 +000053}]>;
54
55def HI48_64 : SDNodeXForm<imm, [{
56 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattnerb410dc92006-06-20 23:18:58 +000058}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000059
Chris Lattner956f43c2006-06-16 20:22:01 +000060
61//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000062// Calls.
63//
64
65let Defs = [LR8] in
Will Schmidt91638152012-10-04 18:14:28 +000066 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000067 PPC970_Unit_BRU;
68
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000069// Darwin ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +000070let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner6a5339b2006-11-14 18:44:47 +000071 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000072 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000073 def BL8_Darwin : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000074 (outs), (ins calltarget:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000075 "bl $func", BrB, []>; // See Pat patterns below.
76 def BLA8_Darwin : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000077 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000078 "bla $func", BrB, [(PPCcall_Darwin (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +000079 }
80 let Uses = [CTR8, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000081 def BCTRL8_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000082 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000083 "bctrl", BrB,
84 [(PPCbctrl_Darwin)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +000085 }
Chris Lattner6a5339b2006-11-14 18:44:47 +000086}
87
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000088// ELF 64 ABI Calls = Darwin ABI Calls
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000089// Used to define BL8_ELF and BLA8_ELF
Roman Divackye46137f2012-03-06 16:41:49 +000090let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +000091 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000092 let Uses = [RM] in {
93 def BL8_ELF : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000094 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +000095 "bl $func", BrB, []>; // See Pat patterns below.
96
97 let isCodeGenOnly = 1 in
98 def BL8_NOP_ELF : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000099 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000100 "bl $func\n\tnop", BrB, []>;
101
Dale Johannesenb384ab92008-10-29 18:26:45 +0000102 def BLA8_ELF : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000103 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000104 "bla $func", BrB, [(PPCcall_SVR4 (i64 imm:$func))]>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000105
106 let isCodeGenOnly = 1 in
107 def BLA8_NOP_ELF : IForm_and_DForm_4_zero<18, 1, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000108 (outs), (ins aaddr:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000109 "bla $func\n\tnop", BrB,
110 [(PPCcall_nop_SVR4 (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000111 }
Hal Finkel31610392012-02-24 17:54:01 +0000112 let Uses = [X11, CTR8, RM] in {
Dale Johannesen639076f2008-10-23 20:41:28 +0000113 def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000114 (outs), (ins),
Evan Cheng152b7e12007-10-23 06:42:42 +0000115 "bctrl", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000116 [(PPCbctrl_SVR4)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000117 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000118}
119
120
Chris Lattner6a5339b2006-11-14 18:44:47 +0000121// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000122def : Pat<(PPCcall_Darwin (i64 tglobaladdr:$dst)),
123 (BL8_Darwin tglobaladdr:$dst)>;
124def : Pat<(PPCcall_Darwin (i64 texternalsym:$dst)),
125 (BL8_Darwin texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000126
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000127def : Pat<(PPCcall_SVR4 (i64 tglobaladdr:$dst)),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000128 (BL8_ELF tglobaladdr:$dst)>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000129def : Pat<(PPCcall_nop_SVR4 (i64 tglobaladdr:$dst)),
130 (BL8_NOP_ELF tglobaladdr:$dst)>;
131
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000132def : Pat<(PPCcall_SVR4 (i64 texternalsym:$dst)),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000133 (BL8_ELF texternalsym:$dst)>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000134def : Pat<(PPCcall_nop_SVR4 (i64 texternalsym:$dst)),
135 (BL8_NOP_ELF texternalsym:$dst)>;
136
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000137def : Pat<(PPCnop),
138 (NOP)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000139
Evan Cheng53301922008-07-12 02:23:19 +0000140// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000141let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000142 let Defs = [CR0] in {
Evan Cheng53301922008-07-12 02:23:19 +0000143 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000144 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000145 [(set G8RC:$dst, (atomic_load_add_64 xoaddr:$ptr, G8RC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000146 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000147 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000148 [(set G8RC:$dst, (atomic_load_sub_64 xoaddr:$ptr, G8RC:$incr))]>;
149 def ATOMIC_LOAD_OR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000150 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000151 [(set G8RC:$dst, (atomic_load_or_64 xoaddr:$ptr, G8RC:$incr))]>;
152 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000153 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000154 [(set G8RC:$dst, (atomic_load_xor_64 xoaddr:$ptr, G8RC:$incr))]>;
155 def ATOMIC_LOAD_AND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000156 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000157 [(set G8RC:$dst, (atomic_load_and_64 xoaddr:$ptr, G8RC:$incr))]>;
158 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000159 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000160 [(set G8RC:$dst, (atomic_load_nand_64 xoaddr:$ptr, G8RC:$incr))]>;
161
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000162 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000163 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000164 [(set G8RC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000165 (atomic_cmp_swap_64 xoaddr:$ptr, G8RC:$old, G8RC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000166
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000167 def ATOMIC_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000168 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000169 [(set G8RC:$dst, (atomic_swap_64 xoaddr:$ptr, G8RC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000170 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000171}
172
Evan Cheng53301922008-07-12 02:23:19 +0000173// Instructions to support atomic operations
174def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
175 "ldarx $rD, $ptr", LdStLDARX,
176 [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>;
177
178let Defs = [CR0] in
179def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
180 "stdcx. $rS, $dst", LdStSTDCX,
181 [(PPCstcx G8RC:$rS, xoaddr:$dst)]>,
182 isDOT;
183
Dale Johannesenb384ab92008-10-29 18:26:45 +0000184let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000185def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000186 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000187 "#TC_RETURNd8 $dst $offset",
188 []>;
189
Dale Johannesenb384ab92008-10-29 18:26:45 +0000190let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000191def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000192 "#TC_RETURNa8 $func $offset",
193 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
194
Dale Johannesenb384ab92008-10-29 18:26:45 +0000195let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000196def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000197 "#TC_RETURNr8 $dst $offset",
198 []>;
199
200
201let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Roman Divacky0c9b5592011-06-03 15:47:49 +0000202 isIndirectBranch = 1, isCall = 1, Uses = [CTR8, RM] in {
203 let isReturn = 1 in {
204 def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
205 Requires<[In64BitMode]>;
206 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000207
Roman Divacky0c9b5592011-06-03 15:47:49 +0000208 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
209 Requires<[In64BitMode]>;
210}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000211
212
213let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000214 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000215def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
216 "b $dst", BrB,
217 []>;
218
219
220let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000221 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000222def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
223 "ba $dst", BrB,
224 []>;
225
226def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
227 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
228
229def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
230 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
231
232def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
233 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
234
Hal Finkel99f823f2012-06-08 15:38:21 +0000235let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
236 let Defs = [CTR8], Uses = [CTR8] in {
237 def BDZ8 : IForm_ext<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
238 "bdz $dst", BrB, []>;
239 def BDNZ8 : IForm_ext<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
240 "bdnz $dst", BrB, []>;
241 }
242}
243
Hal Finkel234bb382011-12-07 06:34:06 +0000244// 64-but CR instructions
245def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS),
246 "mtcrf $FXM, $rS", BrMCRX>,
247 PPC970_MicroCode, PPC970_Unit_CRU;
248
249def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +0000250 "#MFCR8pseud", SprMFCR>,
Hal Finkel234bb382011-12-07 06:34:06 +0000251 PPC970_MicroCode, PPC970_Unit_CRU;
252
253def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins),
254 "mfcr $rT", SprMFCR>,
255 PPC970_MicroCode, PPC970_Unit_CRU;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000256
Chris Lattner6a5339b2006-11-14 18:44:47 +0000257//===----------------------------------------------------------------------===//
258// 64-bit SPR manipulation instrs.
259
Dale Johannesen639076f2008-10-23 20:41:28 +0000260let Uses = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000261def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
262 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000263 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000264}
265let Pattern = [(PPCmtctr G8RC:$rS)], Defs = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000266def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
267 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000268 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000269}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000270
Hal Finkel8cc34742012-08-04 14:10:46 +0000271let Pattern = [(set G8RC:$rT, readcyclecounter)] in
Hal Finkelf45717e2012-08-06 21:21:44 +0000272def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins),
273 "mfspr $rT, 268", SprMFTB>,
Hal Finkel8cc34742012-08-04 14:10:46 +0000274 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel8da94ad2012-08-07 17:04:20 +0000275// Note that encoding mftb using mfspr is now the preferred form,
276// and has been since at least ISA v2.03. The mftb instruction has
277// now been phased out. Using mfspr, however, is known not to work on
278// the POWER3.
Hal Finkel8cc34742012-08-04 14:10:46 +0000279
Evan Cheng071a2792007-09-11 19:55:27 +0000280let Defs = [X1], Uses = [X1] in
Will Schmidt91638152012-10-04 18:14:28 +0000281def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000282 [(set G8RC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000283 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000284
Dale Johannesen639076f2008-10-23 20:41:28 +0000285let Defs = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000286def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
287 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000288 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000289}
290let Uses = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000291def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
292 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000293 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000294}
Chris Lattner6a5339b2006-11-14 18:44:47 +0000295
Chris Lattner563ecfb2006-06-27 18:18:41 +0000296//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000297// Fixed point instructions.
298//
299
300let PPC970_Unit = 1 in { // FXU Operations.
301
Hal Finkelf3c38282012-08-28 02:10:33 +0000302let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000303def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000304 "li $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000305 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000306def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000307 "lis $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000308 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkelf3c38282012-08-28 02:10:33 +0000309}
Chris Lattner0ea70b22006-06-20 22:34:10 +0000310
311// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000312def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000313 "nand $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000314 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000315def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000316 "and $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000317 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000318def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000319 "andc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000320 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000321def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000322 "or $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000323 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000324def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000325 "nor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000326 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000327def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000328 "orc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000329 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000330def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000331 "eqv $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000332 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000333def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000334 "xor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000335 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
336
337// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000339 "andi. $dst, $src1, $src2", IntGeneral,
340 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
341 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000342def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000343 "andis. $dst, $src1, $src2", IntGeneral,
344 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
345 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000346def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000347 "ori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000348 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000349def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000350 "oris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000351 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000352def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000353 "xori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000354 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000355def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000356 "xoris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000357 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
358
Evan Cheng64d80e32007-07-19 01:14:50 +0000359def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000360 "add $rT, $rA, $rB", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000361 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000362
Dale Johannesen8dffc812009-09-18 20:15:22 +0000363let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000364def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000365 "addc $rT, $rA, $rB", IntGeneral,
366 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
367 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000368def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
369 "addic $rD, $rA, $imm", IntGeneral,
370 [(set G8RC:$rD, (addc G8RC:$rA, immSExt16:$imm))]>;
371}
Evan Cheng64d80e32007-07-19 01:14:50 +0000372def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000373 "addi $rD, $rA, $imm", IntSimple,
Chris Lattner041e9d32006-06-26 23:53:10 +0000374 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000375def ADDI8L : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000376 "addi $rD, $rA, $imm", IntSimple,
Roman Divackyfd42ed62012-06-04 17:36:38 +0000377 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000378def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC:$rA, symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000379 "addis $rD, $rA, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000380 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
381
Dale Johannesen8dffc812009-09-18 20:15:22 +0000382let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000383def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000384 "subfic $rD, $rA, $imm", IntGeneral,
385 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000386def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000387 "subfc $rT, $rA, $rB", IntGeneral,
388 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
389 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000390}
391def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
392 "subf $rT, $rA, $rB", IntGeneral,
393 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
394def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +0000395 "neg $rT, $rA", IntSimple,
Dale Johannesen8dffc812009-09-18 20:15:22 +0000396 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
397let Uses = [CARRY], Defs = [CARRY] in {
398def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
399 "adde $rT, $rA, $rB", IntGeneral,
400 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000401def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000402 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000403 [(set G8RC:$rT, (adde G8RC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000404def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000405 "addze $rT, $rA", IntGeneral,
406 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000407def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
408 "subfe $rT, $rA, $rB", IntGeneral,
409 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000410def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000411 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000412 [(set G8RC:$rT, (sube -1, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000413def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000414 "subfze $rT, $rA", IntGeneral,
415 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000416}
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000417
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000418
Evan Cheng64d80e32007-07-19 01:14:50 +0000419def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000420 "mulhd $rT, $rA, $rB", IntMulHW,
421 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000422def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000423 "mulhdu $rT, $rA, $rB", IntMulHWU,
424 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
425
Evan Chengcaf778a2007-08-01 23:07:38 +0000426def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000427 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000428def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000429 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000430def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000431 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000432def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000433 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000434
Evan Cheng64d80e32007-07-19 01:14:50 +0000435def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000436 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000437 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000438def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000439 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000440 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000441let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000442def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000443 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000444 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000445}
Chris Lattner94c96cc2006-12-06 21:46:13 +0000446
Evan Cheng64d80e32007-07-19 01:14:50 +0000447def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000448 "extsb $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000449 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000450def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000451 "extsh $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000452 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
453
Evan Cheng64d80e32007-07-19 01:14:50 +0000454def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000455 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000456 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
457/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000458def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000459 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000460 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000461def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000462 "extsw $rA, $rS", IntSimple,
Chris Lattner041e9d32006-06-26 23:53:10 +0000463 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000464
Dale Johannesen8dffc812009-09-18 20:15:22 +0000465let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000466def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000467 "sradi $rA, $rS, $SH", IntRotateDI,
Chris Lattnere4172be2006-06-27 20:07:26 +0000468 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000469}
Evan Cheng64d80e32007-07-19 01:14:50 +0000470def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000471 "cntlzd $rA, $rS", IntGeneral,
472 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
473
Evan Cheng64d80e32007-07-19 01:14:50 +0000474def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000475 "divd $rT, $rA, $rB", IntDivD,
476 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
477 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000478def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000479 "divdu $rT, $rA, $rB", IntDivD,
480 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
481 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000482def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000483 "mulld $rT, $rA, $rB", IntMulHD,
484 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
485
Chris Lattner041e9d32006-06-26 23:53:10 +0000486
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000487let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000488def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000489 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000490 "rldimi $rA, $rS, $SH, $MB", IntRotateDI,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000491 []>, isPPC64, RegConstraint<"$rSi = $rA">,
492 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000493}
494
495// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000496def RLDCL : MDForm_1<30, 0,
497 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MB),
498 "rldcl $rA, $rS, $rB, $MB", IntRotateD,
499 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000500def RLDICL : MDForm_1<30, 0,
Evan Cheng64d80e32007-07-19 01:14:50 +0000501 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MB),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000502 "rldicl $rA, $rS, $SH, $MB", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000503 []>, isPPC64;
504def RLDICR : MDForm_1<30, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000505 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$ME),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000506 "rldicr $rA, $rS, $SH, $ME", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000507 []>, isPPC64;
Hal Finkel234bb382011-12-07 06:34:06 +0000508
509def RLWINM8 : MForm_2<21,
510 (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
511 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
512 []>;
513
Hal Finkel009f7af2012-06-22 23:10:08 +0000514def ISEL8 : AForm_1<31, 15,
515 (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB, pred:$cond),
516 "isel $rT, $rA, $rB, $cond", IntGeneral,
517 []>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000518} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000519
520
521//===----------------------------------------------------------------------===//
522// Load/Store instructions.
523//
524
525
Chris Lattner518f9c72006-07-14 04:42:02 +0000526// Sign extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000527let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000528def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000529 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000530 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000531 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000532def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000533 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000534 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000535 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000536def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000537 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000538 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000539 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000540def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000541 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000542 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000543 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000544
Chris Lattner94e509c2006-11-10 23:58:45 +0000545// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000546let mayLoad = 1 in
Chris Lattnerb7035d02010-11-15 08:22:03 +0000547def LHAU8 : DForm_1a<43, (outs G8RC:$rD, ptr_rc:$ea_result), (ins symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000548 ptr_rc:$rA),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000549 "lhau $rD, $disp($rA)", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000550 []>, RegConstraint<"$rA = $ea_result">,
551 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000552// NO LWAU!
553
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000554def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc:$ea_result),
555 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000556 "lhaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000557 []>, RegConstraint<"$addr.offreg = $ea_result">,
558 NoEncode<"$ea_result">;
559def LWAUX : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc:$ea_result),
560 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000561 "lwaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000562 []>, RegConstraint<"$addr.offreg = $ea_result">,
563 NoEncode<"$ea_result">, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000564}
565
Chris Lattner518f9c72006-07-14 04:42:02 +0000566// Zero extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000567let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000568def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000569 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000570 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000571def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000572 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000573 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000574def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000575 "lwz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000576 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000577
Evan Cheng64d80e32007-07-19 01:14:50 +0000578def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000579 "lbzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000580 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000581def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000582 "lhzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000583 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000584def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000585 "lwzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000586 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000587
588
589// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000590let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000591def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000592 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000593 []>, RegConstraint<"$addr.reg = $ea_result">,
594 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000595def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000596 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000597 []>, RegConstraint<"$addr.reg = $ea_result">,
598 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000599def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000600 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000601 []>, RegConstraint<"$addr.reg = $ea_result">,
602 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000603
604def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc:$ea_result),
605 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000606 "lbzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000607 []>, RegConstraint<"$addr.offreg = $ea_result">,
608 NoEncode<"$ea_result">;
609def LHZUX8 : XForm_1<31, 331, (outs G8RC:$rD, ptr_rc:$ea_result),
610 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000611 "lhzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000612 []>, RegConstraint<"$addr.offreg = $ea_result">,
613 NoEncode<"$ea_result">;
614def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc:$ea_result),
615 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000616 "lwzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000617 []>, RegConstraint<"$addr.offreg = $ea_result">,
618 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000619}
Dan Gohman41474ba2008-12-03 02:30:17 +0000620}
Chris Lattner518f9c72006-07-14 04:42:02 +0000621
622
623// Full 8-byte loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000624let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000625def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000626 "ld $rD, $src", LdStLD,
627 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
Chris Lattnerab638642010-11-15 03:48:58 +0000628def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000629 "#LDtoc",
Chris Lattnerab638642010-11-15 03:48:58 +0000630 [(set G8RC:$rD,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000631 (PPCtoc_entry tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
Roman Divacky9fb8b492012-08-24 16:26:02 +0000632def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000633 "#LDtocJTI",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000634 [(set G8RC:$rD,
635 (PPCtoc_entry tjumptable:$disp, G8RC:$reg))]>, isPPC64;
636def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000637 "#LDtocCPT",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000638 [(set G8RC:$rD,
639 (PPCtoc_entry tconstpool:$disp, G8RC:$reg))]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000640
641let hasSideEffects = 1 in {
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000642let RST = 2, DS = 2 in
643def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000644 "ld 2, 8($reg)", LdStLD,
645 [(PPCload_toc G8RC:$reg)]>, isPPC64;
Chris Lattner142b5312010-11-14 22:48:15 +0000646
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000647let RST = 2, DS = 10, RA = 1 in
648def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000649 "ld 2, 40(1)", LdStLD,
Chris Lattner6135a962010-11-14 22:22:59 +0000650 [(PPCtoc_restore)]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000651}
Evan Cheng64d80e32007-07-19 01:14:50 +0000652def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000653 "ldx $rD, $src", LdStLD,
654 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000655
Dan Gohman41474ba2008-12-03 02:30:17 +0000656let mayLoad = 1 in
Evan Chengcaf778a2007-08-01 23:07:38 +0000657def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memrix:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000658 "ldu $rD, $addr", LdStLDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000659 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
660 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000661
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000662def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc:$ea_result),
663 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000664 "ldux $rD, $addr", LdStLDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000665 []>, RegConstraint<"$addr.offreg = $ea_result">,
666 NoEncode<"$ea_result">, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000667}
Chris Lattner518f9c72006-07-14 04:42:02 +0000668
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000669def : Pat<(PPCload ixaddr:$src),
670 (LD ixaddr:$src)>;
671def : Pat<(PPCload xaddr:$src),
672 (LDX xaddr:$src)>;
673
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000674let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000675// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000676def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000677 "stb $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000678 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000679def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000680 "sth $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000681 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000682def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000683 "stw $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000684 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000685def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000686 "stbx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000687 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000688 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000689def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000690 "sthx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000691 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000692 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000693def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000694 "stwx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000695 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000696 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000697// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000698def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000699 "std $rS, $dst", LdStSTD,
700 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000701def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000702 "stdx $rS, $dst", LdStSTD,
703 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
704 PPC970_DGroup_Cracked;
705}
706
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000707let PPC970_Unit = 2 in {
Chris Lattner80df01d2006-11-16 00:57:19 +0000708
Chris Lattnerb7035d02010-11-15 08:22:03 +0000709def STBU8 : DForm_1a<38, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000710 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000711 "stbu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner80df01d2006-11-16 00:57:19 +0000712 [(set ptr_rc:$ea_res,
713 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
714 iaddroff:$ptroff))]>,
715 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000716def STHU8 : DForm_1a<45, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000717 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000718 "sthu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner80df01d2006-11-16 00:57:19 +0000719 [(set ptr_rc:$ea_res,
720 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
721 iaddroff:$ptroff))]>,
722 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner80df01d2006-11-16 00:57:19 +0000723
Hal Finkel2e8e5c02012-05-20 17:11:24 +0000724def STWU8 : DForm_1a<37, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
725 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000726 "stwu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Hal Finkel2e8e5c02012-05-20 17:11:24 +0000727 [(set ptr_rc:$ea_res,
728 (pre_truncsti32 G8RC:$rS, ptr_rc:$ptrreg,
729 iaddroff:$ptroff))]>,
730 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
731
Chris Lattner17e2c182010-11-15 08:02:41 +0000732def STDU : DSForm_1a<62, 1, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
733 s16immX4:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000734 "stdu $rS, $ptroff($ptrreg)", LdStSTDU,
Chris Lattner80df01d2006-11-16 00:57:19 +0000735 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
736 iaddroff:$ptroff))]>,
737 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
738 isPPC64;
739
Hal Finkelac81cc32012-06-19 02:34:32 +0000740
741def STBUX8 : XForm_8<31, 247, (outs ptr_rc:$ea_res),
742 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000743 "stbux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000744 [(set ptr_rc:$ea_res,
745 (pre_truncsti8 G8RC:$rS,
746 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
747 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
748 PPC970_DGroup_Cracked;
749
750def STHUX8 : XForm_8<31, 439, (outs ptr_rc:$ea_res),
751 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000752 "sthux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000753 [(set ptr_rc:$ea_res,
754 (pre_truncsti16 G8RC:$rS,
755 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
756 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
757 PPC970_DGroup_Cracked;
758
759def STWUX8 : XForm_8<31, 183, (outs ptr_rc:$ea_res),
760 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000761 "stwux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000762 [(set ptr_rc:$ea_res,
763 (pre_truncsti32 G8RC:$rS,
764 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
765 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
766 PPC970_DGroup_Cracked;
767
768def STDUX : XForm_8<31, 181, (outs ptr_rc:$ea_res),
769 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000770 "stdux $rS, $ptroff, $ptrreg", LdStSTDU,
Hal Finkelac81cc32012-06-19 02:34:32 +0000771 [(set ptr_rc:$ea_res,
772 (pre_store G8RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
773 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
774 PPC970_DGroup_Cracked, isPPC64;
Chris Lattner80df01d2006-11-16 00:57:19 +0000775
776// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000777def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000778 "std $rT, $dst", LdStSTD,
779 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000780def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000781 "stdx $rT, $dst", LdStSTD,
782 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
783 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000784}
785
786
787
788//===----------------------------------------------------------------------===//
789// Floating point instructions.
790//
791
792
Dale Johannesenb384ab92008-10-29 18:26:45 +0000793let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000794def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000795 "fcfid $frD, $frB", FPGeneral,
796 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000797def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000798 "fctidz $frD, $frB", FPGeneral,
799 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
800}
801
802
803//===----------------------------------------------------------------------===//
804// Instruction Patterns
805//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000806
Chris Lattner956f43c2006-06-16 20:22:01 +0000807// Extensions and truncates to/from 32-bit regs.
808def : Pat<(i64 (zext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000809 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32),
810 0, 32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000811def : Pat<(i64 (anyext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000812 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000813def : Pat<(i32 (trunc G8RC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000814 (EXTRACT_SUBREG G8RC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000815
Chris Lattner518f9c72006-07-14 04:42:02 +0000816// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000817def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000818 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000819def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000820 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000821def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000822 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000823def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000824 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000825def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000826 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000827def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000828 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000829def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000830 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000831def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000832 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000833def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000834 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000835def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000836 (LWZX8 xaddr:$src)>;
837
Chris Lattneraf8ee842008-03-07 20:18:24 +0000838// Standard shifts. These are represented separately from the real shifts above
839// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
840// amounts.
841def : Pat<(sra G8RC:$rS, GPRC:$rB),
842 (SRAD G8RC:$rS, GPRC:$rB)>;
843def : Pat<(srl G8RC:$rS, GPRC:$rB),
844 (SRD G8RC:$rS, GPRC:$rB)>;
845def : Pat<(shl G8RC:$rS, GPRC:$rB),
846 (SLD G8RC:$rS, GPRC:$rB)>;
847
Chris Lattner956f43c2006-06-16 20:22:01 +0000848// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000849def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000850 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000851def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000852 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000853
Evan Cheng67c906d2007-09-04 20:20:29 +0000854// ROTL
855def : Pat<(rotl G8RC:$in, GPRC:$sh),
856 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
857def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
858 (RLDICL G8RC:$in, imm:$imm, 0)>;
859
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000860// Hi and Lo for Darwin Global Addresses.
861def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
862def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
863def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
864def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
865def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
866def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000867def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
868def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000869def : Pat<(PPChi tglobaltlsaddr:$g, G8RC:$in),
870 (ADDIS8 G8RC:$in, tglobaltlsaddr:$g)>;
871def : Pat<(PPClo tglobaltlsaddr:$g, G8RC:$in),
872 (ADDI8L G8RC:$in, tglobaltlsaddr:$g)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000873def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
874 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
875def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
876 (ADDIS8 G8RC:$in, tconstpool:$g)>;
877def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
878 (ADDIS8 G8RC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000879def : Pat<(add G8RC:$in, (PPChi tblockaddress:$g, 0)),
880 (ADDIS8 G8RC:$in, tblockaddress:$g)>;