blob: f1034eb206b2f1afed87ace3598f4b9bb91d3ec3 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000019#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/SmallSet.h"
23#include "llvm/ADT/Statistic.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/VariadicFunction.h"
Evan Cheng55d42002011-01-08 01:24:27 +000026#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/Constants.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/Function.h"
37#include "llvm/IR/GlobalAlias.h"
38#include "llvm/IR/GlobalVariable.h"
39#include "llvm/IR/Instructions.h"
40#include "llvm/IR/Intrinsics.h"
41#include "llvm/IR/LLVMContext.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000042#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000044#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/MC/MCSymbol.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Andrew Trickac6d9be2013-05-25 02:42:55 +000058static SDValue getMOVL(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
Elena Demikhovsky83952512013-07-31 11:35:14 +000061static SDValue ExtractSubVector(SDValue Vec, unsigned IdxVal,
62 SelectionDAG &DAG, SDLoc dl,
63 unsigned vectorWidth) {
64 assert((vectorWidth == 128 || vectorWidth == 256) &&
65 "Unsupported vector width");
David Greenea5f26012011-02-07 19:36:54 +000066 EVT VT = Vec.getValueType();
David Greenea5f26012011-02-07 19:36:54 +000067 EVT ElVT = VT.getVectorElementType();
Elena Demikhovsky83952512013-07-31 11:35:14 +000068 unsigned Factor = VT.getSizeInBits()/vectorWidth;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000069 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
70 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000071
72 // Extract from UNDEF is UNDEF.
73 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000074 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000075
Elena Demikhovsky83952512013-07-31 11:35:14 +000076 // Extract the relevant vectorWidth bits. Generate an EXTRACT_SUBVECTOR
77 unsigned ElemsPerChunk = vectorWidth / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000078
Elena Demikhovsky83952512013-07-31 11:35:14 +000079 // This is the index of the first element of the vectorWidth-bit chunk
Craig Topperb14940a2012-04-22 20:55:18 +000080 // we want.
Elena Demikhovsky83952512013-07-31 11:35:14 +000081 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / vectorWidth)
Craig Topperb14940a2012-04-22 20:55:18 +000082 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000083
Benjamin Kramer02c2ecf2013-03-07 18:48:40 +000084 // If the input is a buildvector just emit a smaller one.
85 if (Vec.getOpcode() == ISD::BUILD_VECTOR)
86 return DAG.getNode(ISD::BUILD_VECTOR, dl, ResultVT,
87 Vec->op_begin()+NormalizedIdxVal, ElemsPerChunk);
88
Craig Topperb8d9da12012-09-06 06:09:01 +000089 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topperb14940a2012-04-22 20:55:18 +000090 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
91 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000092
Craig Topperb14940a2012-04-22 20:55:18 +000093 return Result;
Elena Demikhovsky83952512013-07-31 11:35:14 +000094
95}
96/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
97/// sets things up to match to an AVX VEXTRACTF128 / VEXTRACTI128
98/// or AVX-512 VEXTRACTF32x4 / VEXTRACTI32x4
99/// instructions or a simple subregister reference. Idx is an index in the
100/// 128 bits we want. It need not be aligned to a 128-bit bounday. That makes
101/// lowering EXTRACT_VECTOR_ELT operations easier.
102static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
103 SelectionDAG &DAG, SDLoc dl) {
Elena Demikhovsky093043c2013-07-31 12:03:08 +0000104 assert((Vec.getValueType().is256BitVector() ||
105 Vec.getValueType().is512BitVector()) && "Unexpected vector size!");
Elena Demikhovsky83952512013-07-31 11:35:14 +0000106 return ExtractSubVector(Vec, IdxVal, DAG, dl, 128);
David Greenea5f26012011-02-07 19:36:54 +0000107}
108
Elena Demikhovsky83952512013-07-31 11:35:14 +0000109/// Generate a DAG to grab 256-bits from a 512-bit vector.
110static SDValue Extract256BitVector(SDValue Vec, unsigned IdxVal,
111 SelectionDAG &DAG, SDLoc dl) {
112 assert(Vec.getValueType().is512BitVector() && "Unexpected vector size!");
113 return ExtractSubVector(Vec, IdxVal, DAG, dl, 256);
114}
115
116static SDValue InsertSubVector(SDValue Result, SDValue Vec,
117 unsigned IdxVal, SelectionDAG &DAG,
118 SDLoc dl, unsigned vectorWidth) {
119 assert((vectorWidth == 128 || vectorWidth == 256) &&
120 "Unsupported vector width");
121 // Inserting UNDEF is Result
122 if (Vec.getOpcode() == ISD::UNDEF)
123 return Result;
124 EVT VT = Vec.getValueType();
125 EVT ElVT = VT.getVectorElementType();
126 EVT ResultVT = Result.getValueType();
127
128 // Insert the relevant vectorWidth bits.
129 unsigned ElemsPerChunk = vectorWidth/ElVT.getSizeInBits();
130
131 // This is the index of the first element of the vectorWidth-bit chunk
132 // we want.
133 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/vectorWidth)
134 * ElemsPerChunk);
135
136 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
137 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
138 VecIdx);
139}
David Greenea5f26012011-02-07 19:36:54 +0000140/// Generate a DAG to put 128-bits into a vector > 128 bits. This
Elena Demikhovsky83952512013-07-31 11:35:14 +0000141/// sets things up to match to an AVX VINSERTF128/VINSERTI128 or
142/// AVX-512 VINSERTF32x4/VINSERTI32x4 instructions or a
David Greene6b381262011-02-09 15:32:06 +0000143/// simple superregister reference. Idx is an index in the 128 bits
144/// we want. It need not be aligned to a 128-bit bounday. That makes
145/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000146static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
147 unsigned IdxVal, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000148 SDLoc dl) {
Elena Demikhovsky83952512013-07-31 11:35:14 +0000149 assert(Vec.getValueType().is128BitVector() && "Unexpected vector size!");
150 return InsertSubVector(Result, Vec, IdxVal, DAG, dl, 128);
151}
Craig Topper703c38b2012-06-20 05:39:26 +0000152
Elena Demikhovsky83952512013-07-31 11:35:14 +0000153static SDValue Insert256BitVector(SDValue Result, SDValue Vec,
154 unsigned IdxVal, SelectionDAG &DAG,
155 SDLoc dl) {
156 assert(Vec.getValueType().is256BitVector() && "Unexpected vector size!");
157 return InsertSubVector(Result, Vec, IdxVal, DAG, dl, 256);
David Greenea5f26012011-02-07 19:36:54 +0000158}
159
Craig Topper4c7972d2012-04-22 18:15:59 +0000160/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
161/// instructions. This is used because creating CONCAT_VECTOR nodes of
162/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
163/// large BUILD_VECTORS.
164static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
165 unsigned NumElems, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000166 SDLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000167 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
168 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000169}
170
Elena Demikhovsky83952512013-07-31 11:35:14 +0000171static SDValue Concat256BitVectors(SDValue V1, SDValue V2, EVT VT,
172 unsigned NumElems, SelectionDAG &DAG,
173 SDLoc dl) {
174 SDValue V = Insert256BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
175 return Insert256BitVector(V, V2, NumElems/2, DAG, dl);
176}
177
Chris Lattnerf0144122009-07-28 03:13:23 +0000178static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000179 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
180 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000181
Evan Cheng2bffee22011-02-01 01:14:13 +0000182 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000183 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000184 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000185 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000186 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000187
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000188 if (Subtarget->isTargetLinux())
189 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000190 if (Subtarget->isTargetELF())
191 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000192 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000193 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000194 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000195}
196
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000197X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000198 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000199 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000200 X86ScalarSSEf64 = Subtarget->hasSSE2();
201 X86ScalarSSEf32 = Subtarget->hasSSE1();
Micah Villmow3574eca2012-10-08 16:38:25 +0000202 TD = getDataLayout();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000203
Bill Wendling13bbe1f2013-04-05 21:52:40 +0000204 resetOperationActions();
205}
206
207void X86TargetLowering::resetOperationActions() {
208 const TargetMachine &TM = getTargetMachine();
209 static bool FirstTimeThrough = true;
210
211 // If none of the target options have changed, then we don't need to reset the
212 // operation actions.
213 if (!FirstTimeThrough && TO == TM.Options) return;
214
215 if (!FirstTimeThrough) {
216 // Reinitialize the actions.
217 initActions();
218 FirstTimeThrough = false;
219 }
220
221 TO = TM.Options;
222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000224 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
226 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000227 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000228 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
229 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000230
Eric Christopherde5e1012011-03-11 01:05:58 +0000231 // For 64-bit since we have so many registers use the ILP scheduler, for
232 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000233 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000234 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000235 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000236 else if (Subtarget->is64Bit())
237 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000238 else
239 setSchedulingPreference(Sched::RegPressure);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +0000240 const X86RegisterInfo *RegInfo =
241 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Michael Liaoc5c970e2012-10-31 04:14:09 +0000242 setStackPointerRegisterToSaveRestore(RegInfo->getStackRegister());
Evan Cheng714554d2006-03-16 21:47:42 +0000243
Preston Gurd9a2cfff2013-03-04 18:13:57 +0000244 // Bypass expensive divides on Atom when compiling with O2
245 if (Subtarget->hasSlowDivide() && TM.getOptLevel() >= CodeGenOpt::Default) {
Preston Gurd8d662b52012-10-04 21:33:40 +0000246 addBypassSlowDiv(32, 8);
Preston Gurd9a2cfff2013-03-04 18:13:57 +0000247 if (Subtarget->is64Bit())
248 addBypassSlowDiv(64, 16);
249 }
Preston Gurd2e2efd92012-09-04 18:22:17 +0000250
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000251 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000252 // Setup Windows compiler runtime calls.
253 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000254 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000255 setLibcallName(RTLIB::SREM_I64, "_allrem");
256 setLibcallName(RTLIB::UREM_I64, "_aullrem");
257 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000258 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000259 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000260 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
261 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
262 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000263
264 // The _ftol2 runtime function has an unusual calling conv, which
265 // is modeled by a special pseudo-instruction.
266 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
267 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
268 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
269 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000270 }
271
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000272 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000273 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000274 setUseUnderscoreSetJmp(false);
275 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000276 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000277 // MS runtime is weird: it exports _setjmp, but longjmp!
278 setUseUnderscoreSetJmp(true);
279 setUseUnderscoreLongJmp(false);
280 } else {
281 setUseUnderscoreSetJmp(true);
282 setUseUnderscoreLongJmp(true);
283 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000284
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000286 addRegisterClass(MVT::i8, &X86::GR8RegClass);
287 addRegisterClass(MVT::i16, &X86::GR16RegClass);
288 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000290 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000291
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000293
Scott Michelfdc40a02009-02-17 22:15:04 +0000294 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000296 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000298 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
300 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000301
302 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
304 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
305 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
306 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000309
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
311 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
313 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
314 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000315
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000318 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000319 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000320 // We have an algorithm for SSE2->double, and we turn this into a
321 // 64-bit FILD followed by conditional FADD for other targets.
322 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000323 // We have an algorithm for SSE2, and we turn this into a 64-bit
324 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000325 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000327
328 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
329 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
331 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000332
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000333 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000334 // SSE has no i16 to fp conversion, only i32
335 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000337 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000339 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
341 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000342 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000343 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
345 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000346 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000347
Dale Johannesen73328d12007-09-19 23:55:34 +0000348 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
349 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
351 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000352
Evan Cheng02568ff2006-01-30 22:13:22 +0000353 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
354 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
356 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000357
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000358 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000360 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000362 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
364 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000365 }
366
367 // Handle FP_TO_UINT by promoting the destination to a larger signed
368 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
370 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
371 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000372
Evan Cheng25ab6902006-09-08 06:48:29 +0000373 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
375 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000376 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000377 // Since AVX is a superset of SSE3, only check for SSE here.
378 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000379 // Expand FP_TO_UINT into a select.
380 // FIXME: We would like to use a Custom expander here eventually to do
381 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000383 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000384 // With SSE3 we can use fisttpll to convert to a signed i64; without
385 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000389 if (isTargetFTOL()) {
390 // Use the _ftol2 runtime function, which has a pseudo-instruction
391 // to handle its weird calling convention.
392 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
393 }
394
Chris Lattner399610a2006-12-05 18:22:22 +0000395 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000396 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000397 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
398 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000399 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000400 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000401 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000402 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000403 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000404 }
Chris Lattner21f66852005-12-23 05:15:23 +0000405
Dan Gohmanb00ee212008-02-18 19:34:53 +0000406 // Scalar integer divide and remainder are lowered to use operations that
407 // produce two results, to match the available instructions. This exposes
408 // the two-result form to trivial CSE, which is able to combine x/y and x%y
409 // into a single instruction.
410 //
411 // Scalar integer multiply-high is also lowered to use two-result
412 // operations, to match the available instructions. However, plain multiply
413 // (low) operations are left as Legal, as there are single-result
414 // instructions for this in x86. Using the two-result multiply instructions
415 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000416 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000417 MVT VT = IntVTs[i];
418 setOperationAction(ISD::MULHS, VT, Expand);
419 setOperationAction(ISD::MULHU, VT, Expand);
420 setOperationAction(ISD::SDIV, VT, Expand);
421 setOperationAction(ISD::UDIV, VT, Expand);
422 setOperationAction(ISD::SREM, VT, Expand);
423 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000424
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000425 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000426 setOperationAction(ISD::ADDC, VT, Custom);
427 setOperationAction(ISD::ADDE, VT, Custom);
428 setOperationAction(ISD::SUBC, VT, Custom);
429 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000430 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
433 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Tom Stellard3ef53832013-03-08 15:36:57 +0000434 setOperationAction(ISD::BR_CC , MVT::f32, Expand);
435 setOperationAction(ISD::BR_CC , MVT::f64, Expand);
436 setOperationAction(ISD::BR_CC , MVT::f80, Expand);
437 setOperationAction(ISD::BR_CC , MVT::i8, Expand);
438 setOperationAction(ISD::BR_CC , MVT::i16, Expand);
439 setOperationAction(ISD::BR_CC , MVT::i32, Expand);
440 setOperationAction(ISD::BR_CC , MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000442 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
444 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
445 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
446 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
447 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
448 setOperationAction(ISD::FREM , MVT::f32 , Expand);
449 setOperationAction(ISD::FREM , MVT::f64 , Expand);
450 setOperationAction(ISD::FREM , MVT::f80 , Expand);
451 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000452
Chandler Carruth77821022011-12-24 12:12:34 +0000453 // Promote the i8 variants and force them on up to i32 which has a shorter
454 // encoding.
455 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
456 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
457 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
458 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000459 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000460 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
461 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
462 if (Subtarget->is64Bit())
463 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000464 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000465 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
466 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
467 if (Subtarget->is64Bit())
468 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
469 }
Craig Topper37f21672011-10-11 06:44:02 +0000470
471 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000472 // When promoting the i8 variants, force them to i32 for a shorter
473 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000474 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000475 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
476 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
477 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000478 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
479 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
480 if (Subtarget->is64Bit())
481 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000482 } else {
483 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
484 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
485 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000486 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
487 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
488 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
489 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000490 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000491 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
492 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000493 }
494
Benjamin Kramer1292c222010-12-04 20:32:23 +0000495 if (Subtarget->hasPOPCNT()) {
496 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
497 } else {
498 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
499 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
500 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
501 if (Subtarget->is64Bit())
502 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
503 }
504
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
506 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000507
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000508 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000509 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000510 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000511 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000512 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
514 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
515 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
516 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
517 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000518 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
520 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
521 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
522 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000523 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000525 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000526 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Hal Finkele9150472013-03-27 19:10:42 +0000528 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Michael Liao6c0e04c2012-10-15 22:39:43 +0000529 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
Michael Liao281ae5a2012-10-17 02:22:27 +0000530 // support continuation, user-level threading, and etc.. As a result, no
Michael Liao6c0e04c2012-10-15 22:39:43 +0000531 // other SjLj exception interfaces are implemented and please don't build
532 // your own exception handling based on them.
533 // LLVM/Clang supports zero-cost DWARF exception handling.
534 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
535 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000536
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000537 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
539 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
540 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
541 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000542 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
544 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000545 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
548 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
549 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
550 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000551 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000552 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000553 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
555 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
556 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000557 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
559 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
560 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000561 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000562
Craig Topper1accb7e2012-01-10 06:54:16 +0000563 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000565
Eli Friedman14648462011-07-27 22:21:52 +0000566 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000567
Mon P Wang63307c32008-05-05 19:05:59 +0000568 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000569 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000570 MVT VT = IntVTs[i];
571 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000573 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000574 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000575
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000576 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000577 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
579 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
580 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
583 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
584 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Michael Liaoe5e8f762012-09-25 18:08:13 +0000585 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
586 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
587 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
588 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000589 }
590
Eli Friedman43f51ae2011-08-26 21:21:21 +0000591 if (Subtarget->hasCmpxchg16b()) {
592 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
593 }
594
Evan Cheng3c992d22006-03-07 02:02:57 +0000595 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000596 if (!Subtarget->isTargetDarwin() &&
597 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000598 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000600 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000601
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000602 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000603 setExceptionPointerRegister(X86::RAX);
604 setExceptionSelectorRegister(X86::RDX);
605 } else {
606 setExceptionPointerRegister(X86::EAX);
607 setExceptionSelectorRegister(X86::EDX);
608 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
610 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000611
Duncan Sands4a544a72011-09-06 13:37:06 +0000612 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
613 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Shuxin Yang970755e2012-10-19 20:11:16 +0000616 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000617
Nate Begemanacc398c2006-01-25 18:21:52 +0000618 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::VASTART , MVT::Other, Custom);
620 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Nico Rieck944061c2013-07-29 13:07:06 +0000621 if (Subtarget->is64Bit() && !Subtarget->isTargetWin64()) {
622 // TargetInfo::X86_64ABIBuiltinVaList
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::VAARG , MVT::Other, Custom);
624 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000625 } else {
Nico Rieck944061c2013-07-29 13:07:06 +0000626 // TargetInfo::CharPtrBuiltinVaList
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::VAARG , MVT::Other, Expand);
628 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000629 }
Evan Chengae642192007-03-02 23:16:35 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
632 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000633
634 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
635 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
636 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000637 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000638 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
639 MVT::i64 : MVT::i32, Custom);
640 else
641 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
642 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000645 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000647 addRegisterClass(MVT::f32, &X86::FR32RegClass);
648 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649
Evan Cheng223547a2006-01-31 22:28:30 +0000650 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FABS , MVT::f64, Custom);
652 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000653
654 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::FNEG , MVT::f64, Custom);
656 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000657
Evan Cheng68c47cb2007-01-05 07:55:56 +0000658 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
660 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000661
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000662 // Lower this to FGETSIGNx86 plus an AND.
663 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
664 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
665
Evan Chengd25e9e82006-02-02 00:28:23 +0000666 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000667 setOperationAction(ISD::FSIN , MVT::f64, Expand);
668 setOperationAction(ISD::FCOS , MVT::f64, Expand);
669 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
670 setOperationAction(ISD::FSIN , MVT::f32, Expand);
671 setOperationAction(ISD::FCOS , MVT::f32, Expand);
672 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000673
Chris Lattnera54aa942006-01-29 06:26:08 +0000674 // Expand FP immediates into loads from the stack, except for the special
675 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000676 addLegalFPImmediate(APFloat(+0.0)); // xorpd
677 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000678 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000679 // Use SSE for f32, x87 for f64.
680 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000681 addRegisterClass(MVT::f32, &X86::FR32RegClass);
682 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000683
684 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000686
687 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000691
692 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
694 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000695
696 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000697 setOperationAction(ISD::FSIN , MVT::f32, Expand);
698 setOperationAction(ISD::FCOS , MVT::f32, Expand);
699 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000700
Nate Begemane1795842008-02-14 08:57:00 +0000701 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000702 addLegalFPImmediate(APFloat(+0.0f)); // xorps
703 addLegalFPImmediate(APFloat(+0.0)); // FLD0
704 addLegalFPImmediate(APFloat(+1.0)); // FLD1
705 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
706 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
707
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000708 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000709 setOperationAction(ISD::FSIN , MVT::f64, Expand);
710 setOperationAction(ISD::FCOS , MVT::f64, Expand);
711 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000712 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000713 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000714 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000715 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000716 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
717 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000718
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
720 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
721 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
722 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000723
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000724 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000725 setOperationAction(ISD::FSIN , MVT::f64, Expand);
726 setOperationAction(ISD::FSIN , MVT::f32, Expand);
727 setOperationAction(ISD::FCOS , MVT::f64, Expand);
728 setOperationAction(ISD::FCOS , MVT::f32, Expand);
729 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
730 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000731 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000732 addLegalFPImmediate(APFloat(+0.0)); // FLD0
733 addLegalFPImmediate(APFloat(+1.0)); // FLD1
734 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
735 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000736 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
737 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
738 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
739 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000740 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000741
Cameron Zwarich33390842011-07-08 21:39:21 +0000742 // We don't support FMA.
743 setOperationAction(ISD::FMA, MVT::f64, Expand);
744 setOperationAction(ISD::FMA, MVT::f32, Expand);
745
Dale Johannesen59a58732007-08-05 18:49:15 +0000746 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000747 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000748 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
750 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000751 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000752 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000753 addLegalFPImmediate(TmpFlt); // FLD0
754 TmpFlt.changeSign();
755 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000756
757 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000758 APFloat TmpFlt2(+1.0);
759 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
760 &ignored);
761 addLegalFPImmediate(TmpFlt2); // FLD1
762 TmpFlt2.changeSign();
763 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
764 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000766 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000767 setOperationAction(ISD::FSIN , MVT::f80, Expand);
768 setOperationAction(ISD::FCOS , MVT::f80, Expand);
769 setOperationAction(ISD::FSINCOS, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000770 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000771
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000772 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
773 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
774 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
775 setOperationAction(ISD::FRINT, MVT::f80, Expand);
776 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000777 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000778 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000779
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000780 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
782 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
783 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000784
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::FLOG, MVT::f80, Expand);
786 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
787 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
788 setOperationAction(ISD::FEXP, MVT::f80, Expand);
789 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000790
Mon P Wangf007a8b2008-11-06 05:31:54 +0000791 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000792 // (for widening) or expand (for scalarization). Then we will selectively
793 // turn on ones that can be effectively codegen'd.
Craig Topper55de3392012-11-14 06:41:09 +0000794 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
795 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper49010472012-11-15 06:51:10 +0000796 MVT VT = (MVT::SimpleValueType)i;
Craig Topper55de3392012-11-14 06:41:09 +0000797 setOperationAction(ISD::ADD , VT, Expand);
798 setOperationAction(ISD::SUB , VT, Expand);
799 setOperationAction(ISD::FADD, VT, Expand);
800 setOperationAction(ISD::FNEG, VT, Expand);
801 setOperationAction(ISD::FSUB, VT, Expand);
802 setOperationAction(ISD::MUL , VT, Expand);
803 setOperationAction(ISD::FMUL, VT, Expand);
804 setOperationAction(ISD::SDIV, VT, Expand);
805 setOperationAction(ISD::UDIV, VT, Expand);
806 setOperationAction(ISD::FDIV, VT, Expand);
807 setOperationAction(ISD::SREM, VT, Expand);
808 setOperationAction(ISD::UREM, VT, Expand);
809 setOperationAction(ISD::LOAD, VT, Expand);
810 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
811 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT,Expand);
812 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
813 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT,Expand);
814 setOperationAction(ISD::INSERT_SUBVECTOR, VT,Expand);
815 setOperationAction(ISD::FABS, VT, Expand);
816 setOperationAction(ISD::FSIN, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000817 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000818 setOperationAction(ISD::FCOS, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000819 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000820 setOperationAction(ISD::FREM, VT, Expand);
821 setOperationAction(ISD::FMA, VT, Expand);
822 setOperationAction(ISD::FPOWI, VT, Expand);
823 setOperationAction(ISD::FSQRT, VT, Expand);
824 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
825 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000826 setOperationAction(ISD::FCEIL, VT, Expand);
827 setOperationAction(ISD::FTRUNC, VT, Expand);
828 setOperationAction(ISD::FRINT, VT, Expand);
829 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000830 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
831 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
832 setOperationAction(ISD::SDIVREM, VT, Expand);
833 setOperationAction(ISD::UDIVREM, VT, Expand);
834 setOperationAction(ISD::FPOW, VT, Expand);
835 setOperationAction(ISD::CTPOP, VT, Expand);
836 setOperationAction(ISD::CTTZ, VT, Expand);
837 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
838 setOperationAction(ISD::CTLZ, VT, Expand);
839 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
840 setOperationAction(ISD::SHL, VT, Expand);
841 setOperationAction(ISD::SRA, VT, Expand);
842 setOperationAction(ISD::SRL, VT, Expand);
843 setOperationAction(ISD::ROTL, VT, Expand);
844 setOperationAction(ISD::ROTR, VT, Expand);
845 setOperationAction(ISD::BSWAP, VT, Expand);
846 setOperationAction(ISD::SETCC, VT, Expand);
847 setOperationAction(ISD::FLOG, VT, Expand);
848 setOperationAction(ISD::FLOG2, VT, Expand);
849 setOperationAction(ISD::FLOG10, VT, Expand);
850 setOperationAction(ISD::FEXP, VT, Expand);
851 setOperationAction(ISD::FEXP2, VT, Expand);
852 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
853 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
854 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
855 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
856 setOperationAction(ISD::SIGN_EXTEND_INREG, VT,Expand);
857 setOperationAction(ISD::TRUNCATE, VT, Expand);
858 setOperationAction(ISD::SIGN_EXTEND, VT, Expand);
859 setOperationAction(ISD::ZERO_EXTEND, VT, Expand);
860 setOperationAction(ISD::ANY_EXTEND, VT, Expand);
861 setOperationAction(ISD::VSELECT, VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000862 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
863 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Craig Topper55de3392012-11-14 06:41:09 +0000864 setTruncStoreAction(VT,
Dan Gohman2e141d72009-12-14 23:40:38 +0000865 (MVT::SimpleValueType)InnerVT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000866 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
867 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
868 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000869 }
870
Evan Chengc7ce29b2009-02-13 22:36:38 +0000871 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
872 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000873 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000874 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000875 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000876 }
877
Dale Johannesen0488fb62010-09-30 23:57:10 +0000878 // MMX-sized vectors (other than x86mmx) are expected to be expanded
879 // into smaller operations.
880 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
881 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
882 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
883 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
884 setOperationAction(ISD::AND, MVT::v8i8, Expand);
885 setOperationAction(ISD::AND, MVT::v4i16, Expand);
886 setOperationAction(ISD::AND, MVT::v2i32, Expand);
887 setOperationAction(ISD::AND, MVT::v1i64, Expand);
888 setOperationAction(ISD::OR, MVT::v8i8, Expand);
889 setOperationAction(ISD::OR, MVT::v4i16, Expand);
890 setOperationAction(ISD::OR, MVT::v2i32, Expand);
891 setOperationAction(ISD::OR, MVT::v1i64, Expand);
892 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
893 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
894 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
895 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
896 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
897 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
898 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
899 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
901 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
902 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
903 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
904 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000905 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
906 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
907 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
908 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000909
Craig Topper1accb7e2012-01-10 06:54:16 +0000910 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000911 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
914 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
915 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
916 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
917 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
918 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000919 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
921 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
923 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
924 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000925 }
926
Craig Topper1accb7e2012-01-10 06:54:16 +0000927 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000928 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000929
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000930 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
931 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000932 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
933 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
934 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
935 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
938 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
939 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
940 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +0000941 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
943 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
944 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
945 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
946 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
947 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
948 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
949 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
950 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
951 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
952 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
953 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000954 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000955
Nadav Rotem354efd82011-09-18 14:57:03 +0000956 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000957 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
958 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
959 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000960
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
962 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000966
Evan Cheng2c3ae372006-04-12 21:21:57 +0000967 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000968 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000969 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000970 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000971 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000972 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000973 // Do not attempt to custom lower non-128-bit vectors
974 if (!VT.is128BitVector())
975 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000976 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
977 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000979 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000980
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
982 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
983 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
984 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
985 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
986 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000987
Nate Begemancdd1eec2008-02-12 22:51:28 +0000988 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
990 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000991 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000992
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000993 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000994 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000995 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000996
997 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000998 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000999 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001000
Craig Topper0d1f1762012-08-12 00:34:56 +00001001 setOperationAction(ISD::AND, VT, Promote);
1002 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
1003 setOperationAction(ISD::OR, VT, Promote);
1004 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
1005 setOperationAction(ISD::XOR, VT, Promote);
1006 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
1007 setOperationAction(ISD::LOAD, VT, Promote);
1008 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
1009 setOperationAction(ISD::SELECT, VT, Promote);
1010 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +00001011 }
Evan Cheng2c3ae372006-04-12 21:21:57 +00001012
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +00001014
Evan Cheng2c3ae372006-04-12 21:21:57 +00001015 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
1017 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
1018 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
1019 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
1022 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Michael Liaob8150d82012-09-10 18:33:51 +00001023
Michael Liaoa7554632012-10-23 17:36:08 +00001024 setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom);
1025 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Michael Liao991b6a22012-10-24 04:09:32 +00001026 // As there is no 64-bit GPR available, we need build a special custom
1027 // sequence to convert from v2i32 to v2f32.
1028 if (!Subtarget->is64Bit())
1029 setOperationAction(ISD::UINT_TO_FP, MVT::v2f32, Custom);
Michael Liaoa7554632012-10-23 17:36:08 +00001030
Michael Liao9d796db2012-10-10 16:32:15 +00001031 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
Michael Liao44c2d612012-10-10 16:53:28 +00001032 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Custom);
Michael Liao9d796db2012-10-10 16:32:15 +00001033
Michael Liaob8150d82012-09-10 18:33:51 +00001034 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +00001035 }
Evan Chengc7ce29b2009-02-13 22:36:38 +00001036
Justin Holewinski320185f2013-07-26 13:28:29 +00001037 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +00001038 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
1039 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
1040 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
1041 setOperationAction(ISD::FRINT, MVT::f32, Legal);
1042 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
1043 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
1044 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
1045 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
1046 setOperationAction(ISD::FRINT, MVT::f64, Legal);
1047 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
1048
Craig Topper12fb5c62012-09-08 17:42:27 +00001049 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001050 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
1051 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
1052 setOperationAction(ISD::FRINT, MVT::v4f32, Legal);
1053 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001054 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001055 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
1056 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
1057 setOperationAction(ISD::FRINT, MVT::v2f64, Legal);
1058 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001059
Nate Begeman14d12ca2008-02-11 04:19:36 +00001060 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001062
Nadav Rotemfbad25e2011-09-11 15:02:23 +00001063 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
1064 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00001068
Nate Begeman14d12ca2008-02-11 04:19:36 +00001069 // i8 and i16 vectors are custom , because the source register and source
1070 // source memory operand types are not the same width. f32 vectors are
1071 // custom since the immediate controlling the insert encodes additional
1072 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
1074 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
1075 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
1076 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001077
Owen Anderson825b72b2009-08-11 20:47:22 +00001078 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
1079 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
1080 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
1081 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001082
Pete Coopera77214a2011-11-14 19:38:42 +00001083 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +00001084 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +00001085 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +00001086 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
1087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001088 }
1089 }
Evan Cheng470a6ad2006-02-22 02:26:30 +00001090
Craig Topper1accb7e2012-01-10 06:54:16 +00001091 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001092 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001093 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001094
Nadav Rotem43012222011-05-11 08:12:09 +00001095 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001096 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001097
Nadav Rotem43012222011-05-11 08:12:09 +00001098 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001099 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001100
Michael Liao5c5f1902013-03-20 02:28:20 +00001101 // In the customized shift lowering, the legal cases in AVX2 will be
1102 // recognized.
1103 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1104 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001105
Michael Liao5c5f1902013-03-20 02:28:20 +00001106 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1107 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001108
Michael Liao5c5f1902013-03-20 02:28:20 +00001109 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001110
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001111 setOperationAction(ISD::SDIV, MVT::v8i16, Custom);
1112 setOperationAction(ISD::SDIV, MVT::v4i32, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001113 }
1114
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001115 if (!TM.Options.UseSoftFloat && Subtarget->hasFp256()) {
Craig Topperc9099502012-04-20 06:31:50 +00001116 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1117 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1118 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1119 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1120 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1121 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001122
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1125 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001126
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1128 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1129 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1130 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1131 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001132 setOperationAction(ISD::FFLOOR, MVT::v8f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001133 setOperationAction(ISD::FCEIL, MVT::v8f32, Legal);
1134 setOperationAction(ISD::FTRUNC, MVT::v8f32, Legal);
1135 setOperationAction(ISD::FRINT, MVT::v8f32, Legal);
1136 setOperationAction(ISD::FNEARBYINT, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001138 setOperationAction(ISD::FABS, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001139
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1141 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1142 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1143 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1144 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001145 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001146 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
1147 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
1148 setOperationAction(ISD::FRINT, MVT::v4f64, Legal);
1149 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001151 setOperationAction(ISD::FABS, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001152
Michael Liaobedcbd42012-10-16 18:14:11 +00001153 setOperationAction(ISD::TRUNCATE, MVT::v8i16, Custom);
Nadav Rotem3c22a442012-12-27 07:45:10 +00001154 setOperationAction(ISD::TRUNCATE, MVT::v4i32, Custom);
Michael Liaobedcbd42012-10-16 18:14:11 +00001155
1156 setOperationAction(ISD::FP_TO_SINT, MVT::v8i16, Custom);
1157
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001158 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
Benjamin Kramerb8f0d892013-03-31 12:49:15 +00001159 setOperationAction(ISD::SINT_TO_FP, MVT::v8i16, Promote);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001160 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001161 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001162
Michael Liaoa7554632012-10-23 17:36:08 +00001163 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1164 setOperationAction(ISD::UINT_TO_FP, MVT::v8i8, Custom);
1165 setOperationAction(ISD::UINT_TO_FP, MVT::v8i16, Custom);
1166
Michael Liaob8150d82012-09-10 18:33:51 +00001167 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, Legal);
1168
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001169 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1170 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1171
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001172 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1173 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1174
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001175 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001176 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001177
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001178 setOperationAction(ISD::SDIV, MVT::v16i16, Custom);
1179
Duncan Sands28b77e92011-09-06 19:07:46 +00001180 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1181 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1182 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1183 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001184
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001185 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1186 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1187 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1188
Craig Topperaaa643c2011-11-09 07:28:55 +00001189 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1190 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1191 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1192 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001193
Nadav Rotem0509db22012-12-28 05:45:24 +00001194 setOperationAction(ISD::SIGN_EXTEND, MVT::v4i64, Custom);
1195 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i32, Custom);
1196 setOperationAction(ISD::ZERO_EXTEND, MVT::v4i64, Custom);
1197 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1198 setOperationAction(ISD::ANY_EXTEND, MVT::v4i64, Custom);
1199 setOperationAction(ISD::ANY_EXTEND, MVT::v8i32, Custom);
Nadav Rotem1a330af2012-12-27 22:47:16 +00001200
Craig Topperbf404372012-08-31 15:40:30 +00001201 if (Subtarget->hasFMA() || Subtarget->hasFMA4()) {
Craig Topper3dcefc82012-11-21 05:36:24 +00001202 setOperationAction(ISD::FMA, MVT::v8f32, Legal);
1203 setOperationAction(ISD::FMA, MVT::v4f64, Legal);
1204 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
1205 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
1206 setOperationAction(ISD::FMA, MVT::f32, Legal);
1207 setOperationAction(ISD::FMA, MVT::f64, Legal);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001208 }
Craig Topper880ef452012-08-11 22:34:26 +00001209
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001210 if (Subtarget->hasInt256()) {
Craig Topperaaa643c2011-11-09 07:28:55 +00001211 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1212 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1213 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1214 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001215
Craig Topperaaa643c2011-11-09 07:28:55 +00001216 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1217 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1218 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1219 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001220
Craig Topperaaa643c2011-11-09 07:28:55 +00001221 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1222 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1223 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001224 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001225
1226 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001227
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001228 setOperationAction(ISD::SDIV, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001229 } else {
1230 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1231 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1232 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1233 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1234
1235 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1236 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1237 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1238 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1239
1240 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1241 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1242 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1243 // Don't lower v32i8 because there is no 128-bit byte mul
1244 }
Craig Topper13894fa2011-08-24 06:14:18 +00001245
Michael Liao5c5f1902013-03-20 02:28:20 +00001246 // In the customized shift lowering, the legal cases in AVX2 will be
1247 // recognized.
1248 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1249 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1250
1251 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1252 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1253
1254 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
1255
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001256 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001257 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1258 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001259 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001260
1261 // Extract subvector is special because the value type
1262 // (result) is 128-bit but the source is 256-bit wide.
1263 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001264 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001265
1266 // Do not attempt to custom lower other non-256-bit vectors
1267 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001268 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001269
Craig Topper0d1f1762012-08-12 00:34:56 +00001270 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1271 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1272 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1273 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1274 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1275 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1276 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001277 }
1278
David Greene54d8eba2011-01-27 22:38:56 +00001279 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001280 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001281 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001282
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001283 // Do not attempt to promote non-256-bit vectors
1284 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001285 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001286
Craig Topper0d1f1762012-08-12 00:34:56 +00001287 setOperationAction(ISD::AND, VT, Promote);
1288 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1289 setOperationAction(ISD::OR, VT, Promote);
1290 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1291 setOperationAction(ISD::XOR, VT, Promote);
1292 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1293 setOperationAction(ISD::LOAD, VT, Promote);
1294 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1295 setOperationAction(ISD::SELECT, VT, Promote);
1296 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001297 }
David Greene9b9838d2009-06-29 16:47:10 +00001298 }
1299
Elena Demikhovsky83952512013-07-31 11:35:14 +00001300 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX512()) {
1301 addRegisterClass(MVT::v16i32, &X86::VR512RegClass);
1302 addRegisterClass(MVT::v16f32, &X86::VR512RegClass);
1303 addRegisterClass(MVT::v8i64, &X86::VR512RegClass);
1304 addRegisterClass(MVT::v8f64, &X86::VR512RegClass);
1305
1306 addRegisterClass(MVT::v8i1, &X86::VK8RegClass);
1307 addRegisterClass(MVT::v16i1, &X86::VK16RegClass);
1308
1309 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, Legal);
1310 setOperationAction(ISD::LOAD, MVT::v16f32, Legal);
1311 setOperationAction(ISD::LOAD, MVT::v8f64, Legal);
1312 setOperationAction(ISD::LOAD, MVT::v8i64, Legal);
1313 setOperationAction(ISD::LOAD, MVT::v16i32, Legal);
1314 setOperationAction(ISD::LOAD, MVT::v16i1, Legal);
1315
1316 setOperationAction(ISD::FADD, MVT::v16f32, Legal);
1317 setOperationAction(ISD::FSUB, MVT::v16f32, Legal);
1318 setOperationAction(ISD::FMUL, MVT::v16f32, Legal);
1319 setOperationAction(ISD::FDIV, MVT::v16f32, Legal);
1320 setOperationAction(ISD::FSQRT, MVT::v16f32, Legal);
1321 setOperationAction(ISD::FNEG, MVT::v16f32, Custom);
1322
1323 setOperationAction(ISD::FADD, MVT::v8f64, Legal);
1324 setOperationAction(ISD::FSUB, MVT::v8f64, Legal);
1325 setOperationAction(ISD::FMUL, MVT::v8f64, Legal);
1326 setOperationAction(ISD::FDIV, MVT::v8f64, Legal);
1327 setOperationAction(ISD::FSQRT, MVT::v8f64, Legal);
1328 setOperationAction(ISD::FNEG, MVT::v8f64, Custom);
1329 setOperationAction(ISD::FMA, MVT::v8f64, Legal);
1330 setOperationAction(ISD::FMA, MVT::v16f32, Legal);
1331 setOperationAction(ISD::SDIV, MVT::v16i32, Custom);
1332
1333
1334 setOperationAction(ISD::FP_TO_SINT, MVT::v16i32, Legal);
1335 setOperationAction(ISD::FP_TO_UINT, MVT::v16i32, Legal);
1336 setOperationAction(ISD::FP_TO_UINT, MVT::v8i32, Legal);
1337 setOperationAction(ISD::SINT_TO_FP, MVT::v16i32, Legal);
1338 setOperationAction(ISD::UINT_TO_FP, MVT::v16i32, Legal);
1339 setOperationAction(ISD::UINT_TO_FP, MVT::v8i32, Legal);
1340 setOperationAction(ISD::FP_ROUND, MVT::v8f32, Legal);
1341 setOperationAction(ISD::FP_EXTEND, MVT::v8f32, Legal);
1342
1343 setOperationAction(ISD::TRUNCATE, MVT::i1, Legal);
1344 setOperationAction(ISD::TRUNCATE, MVT::v16i8, Custom);
1345 setOperationAction(ISD::TRUNCATE, MVT::v8i32, Custom);
1346 setOperationAction(ISD::TRUNCATE, MVT::v8i1, Custom);
1347 setOperationAction(ISD::TRUNCATE, MVT::v16i1, Custom);
1348 setOperationAction(ISD::ZERO_EXTEND, MVT::v16i32, Custom);
1349 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i64, Custom);
1350 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i32, Custom);
1351 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i64, Custom);
1352 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i8, Custom);
1353 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i16, Custom);
1354 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i16, Custom);
1355
1356 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f64, Custom);
1357 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i64, Custom);
1358 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16f32, Custom);
1359 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i32, Custom);
1360 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i1, Custom);
1361
1362 setOperationAction(ISD::SETCC, MVT::v16i1, Custom);
1363 setOperationAction(ISD::SETCC, MVT::v8i1, Custom);
1364
1365 setOperationAction(ISD::MUL, MVT::v8i64, Custom);
1366
1367 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i1, Custom);
1368 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i1, Custom);
1369 setOperationAction(ISD::SELECT, MVT::v8f64, Custom);
1370 setOperationAction(ISD::SELECT, MVT::v8i64, Custom);
1371 setOperationAction(ISD::SELECT, MVT::v16f32, Custom);
1372
1373 setOperationAction(ISD::ADD, MVT::v8i64, Legal);
1374 setOperationAction(ISD::ADD, MVT::v16i32, Legal);
1375
1376 setOperationAction(ISD::SUB, MVT::v8i64, Legal);
1377 setOperationAction(ISD::SUB, MVT::v16i32, Legal);
1378
1379 setOperationAction(ISD::MUL, MVT::v16i32, Legal);
1380
1381 setOperationAction(ISD::SRL, MVT::v8i64, Custom);
1382 setOperationAction(ISD::SRL, MVT::v16i32, Custom);
1383
1384 setOperationAction(ISD::SHL, MVT::v8i64, Custom);
1385 setOperationAction(ISD::SHL, MVT::v16i32, Custom);
1386
1387 setOperationAction(ISD::SRA, MVT::v8i64, Custom);
1388 setOperationAction(ISD::SRA, MVT::v16i32, Custom);
1389
1390 setOperationAction(ISD::AND, MVT::v8i64, Legal);
1391 setOperationAction(ISD::OR, MVT::v8i64, Legal);
1392 setOperationAction(ISD::XOR, MVT::v8i64, Legal);
Elena Demikhovskyf12df0a2013-08-19 13:26:14 +00001393 setOperationAction(ISD::AND, MVT::v16i32, Legal);
1394 setOperationAction(ISD::OR, MVT::v16i32, Legal);
1395 setOperationAction(ISD::XOR, MVT::v16i32, Legal);
Elena Demikhovsky83952512013-07-31 11:35:14 +00001396
1397 // Custom lower several nodes.
1398 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1399 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
1400 MVT VT = (MVT::SimpleValueType)i;
1401
Elena Demikhovsky07801792013-08-01 13:34:06 +00001402 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00001403 // Extract subvector is special because the value type
1404 // (result) is 256/128-bit but the source is 512-bit wide.
1405 if (VT.is128BitVector() || VT.is256BitVector())
1406 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
1407
1408 if (VT.getVectorElementType() == MVT::i1)
1409 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
1410
1411 // Do not attempt to custom lower other non-512-bit vectors
1412 if (!VT.is512BitVector())
1413 continue;
1414
Elena Demikhovsky07801792013-08-01 13:34:06 +00001415 if ( EltSize >= 32) {
1416 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1417 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1418 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1419 setOperationAction(ISD::VSELECT, VT, Legal);
1420 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1421 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1422 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1423 }
Elena Demikhovsky83952512013-07-31 11:35:14 +00001424 }
1425 for (int i = MVT::v32i8; i != MVT::v8i64; ++i) {
1426 MVT VT = (MVT::SimpleValueType)i;
1427
1428 // Do not attempt to promote non-256-bit vectors
1429 if (!VT.is512BitVector())
1430 continue;
1431
Elena Demikhovsky83952512013-07-31 11:35:14 +00001432 setOperationAction(ISD::SELECT, VT, Promote);
1433 AddPromotedToType (ISD::SELECT, VT, MVT::v8i64);
1434 }
1435 }// has AVX-512
1436
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001437 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1438 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001439 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1440 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001441 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1442 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001443 }
1444
Evan Cheng6be2c582006-04-05 23:38:46 +00001445 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001447 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Elena Demikhovsky6adcd582013-09-01 14:24:41 +00001448 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001449
Eli Friedman962f5492010-06-02 19:35:46 +00001450 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1451 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001452 //
Eli Friedman962f5492010-06-02 19:35:46 +00001453 // FIXME: We really should do custom legalization for addition and
1454 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1455 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001456 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1457 // Add/Sub/Mul with overflow operations are custom lowered.
1458 MVT VT = IntVTs[i];
1459 setOperationAction(ISD::SADDO, VT, Custom);
1460 setOperationAction(ISD::UADDO, VT, Custom);
1461 setOperationAction(ISD::SSUBO, VT, Custom);
1462 setOperationAction(ISD::USUBO, VT, Custom);
1463 setOperationAction(ISD::SMULO, VT, Custom);
1464 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001465 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001466
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001467 // There are no 8-bit 3-address imul/mul instructions
1468 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1469 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001470
Evan Chengd54f2d52009-03-31 19:38:51 +00001471 if (!Subtarget->is64Bit()) {
1472 // These libcalls are not available in 32-bit.
1473 setLibcallName(RTLIB::SHL_I128, 0);
1474 setLibcallName(RTLIB::SRL_I128, 0);
1475 setLibcallName(RTLIB::SRA_I128, 0);
1476 }
1477
Evan Cheng8688a582013-01-29 02:32:37 +00001478 // Combine sin / cos into one node or libcall if possible.
1479 if (Subtarget->hasSinCos()) {
1480 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
1481 setLibcallName(RTLIB::SINCOS_F64, "sincos");
Evan Chenga66f40a2013-01-30 22:56:35 +00001482 if (Subtarget->isTargetDarwin()) {
Evan Cheng8688a582013-01-29 02:32:37 +00001483 // For MacOSX, we don't want to the normal expansion of a libcall to
1484 // sincos. We want to issue a libcall to __sincos_stret to avoid memory
1485 // traffic.
1486 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
1487 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
1488 }
1489 }
1490
Evan Cheng206ee9d2006-07-07 08:33:52 +00001491 // We have target-specific dag combine patterns for the following nodes:
1492 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001493 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001494 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001495 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001496 setTargetDAGCombine(ISD::SHL);
1497 setTargetDAGCombine(ISD::SRA);
1498 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001499 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001500 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001501 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001502 setTargetDAGCombine(ISD::FADD);
1503 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001504 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001505 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001506 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001507 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001508 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001509 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001510 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky52981c42013-02-20 12:42:54 +00001511 setTargetDAGCombine(ISD::SIGN_EXTEND_INREG);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001512 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001513 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001514 setTargetDAGCombine(ISD::SETCC);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001515 if (Subtarget->is64Bit())
1516 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001517 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001518
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001519 computeRegisterProperties();
1520
Evan Cheng05219282011-01-06 06:52:41 +00001521 // On Darwin, -Os means optimize for size without hurting performance,
1522 // do not reduce the limit.
Jim Grosbach3450f802013-02-20 21:13:59 +00001523 MaxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1524 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
1525 MaxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
1526 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1527 MaxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1528 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001529 setPrefLoopAlignment(4); // 2^4 bytes.
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001530
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001531 // Predictable cmov don't hurt on atom because it's in-order.
Jim Grosbach3450f802013-02-20 21:13:59 +00001532 PredictableSelectIsExpensive = !Subtarget->isAtom();
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001533
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001534 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001535}
1536
Matt Arsenault225ed702013-05-18 00:21:46 +00001537EVT X86TargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Juergen Ributzka189c6232013-09-21 15:09:46 +00001538 if (!VT.isVector()) return MVT::i8;
Duncan Sands28b77e92011-09-06 19:07:46 +00001539 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001540}
1541
Evan Cheng29286502008-01-23 23:17:41 +00001542/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1543/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001544static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001545 if (MaxAlign == 16)
1546 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001547 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001548 if (VTy->getBitWidth() == 128)
1549 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001550 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001551 unsigned EltAlign = 0;
1552 getMaxByValAlign(ATy->getElementType(), EltAlign);
1553 if (EltAlign > MaxAlign)
1554 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001555 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001556 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1557 unsigned EltAlign = 0;
1558 getMaxByValAlign(STy->getElementType(i), EltAlign);
1559 if (EltAlign > MaxAlign)
1560 MaxAlign = EltAlign;
1561 if (MaxAlign == 16)
1562 break;
1563 }
1564 }
Evan Cheng29286502008-01-23 23:17:41 +00001565}
1566
1567/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1568/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001569/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1570/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001571unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001572 if (Subtarget->is64Bit()) {
1573 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001574 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001575 if (TyAlign > 8)
1576 return TyAlign;
1577 return 8;
1578 }
1579
Evan Cheng29286502008-01-23 23:17:41 +00001580 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001581 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001582 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001583 return Align;
1584}
Chris Lattner2b02a442007-02-25 08:29:00 +00001585
Evan Chengf0df0312008-05-15 08:39:06 +00001586/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001587/// and store operations as a result of memset, memcpy, and memmove
1588/// lowering. If DstAlign is zero that means it's safe to destination
1589/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1590/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00001591/// probably because the source does not need to be loaded. If 'IsMemset' is
1592/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
1593/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
1594/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001595/// It returns EVT::Other if the type should be determined using generic
1596/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001597EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001598X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1599 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00001600 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00001601 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001602 MachineFunction &MF) const {
Dan Gohman37f32ee2010-04-16 20:11:05 +00001603 const Function *F = MF.getFunction();
Evan Cheng946a3a92012-12-12 02:34:41 +00001604 if ((!IsMemset || ZeroMemset) &&
Bill Wendling831737d2012-12-30 10:32:01 +00001605 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
1606 Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001607 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001608 (Subtarget->isUnalignedMemAccessFast() ||
1609 ((DstAlign == 0 || DstAlign >= 16) &&
Benjamin Kramer2dbe9292012-11-14 20:08:40 +00001610 (SrcAlign == 0 || SrcAlign >= 16)))) {
1611 if (Size >= 32) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001612 if (Subtarget->hasInt256())
Craig Topper562659f2012-01-13 08:32:21 +00001613 return MVT::v8i32;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001614 if (Subtarget->hasFp256())
Craig Topper562659f2012-01-13 08:32:21 +00001615 return MVT::v8f32;
1616 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001617 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001618 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001619 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001620 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001621 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001622 !Subtarget->is64Bit() &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001623 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001624 // Do not use f64 to lower memcpy if source is string constant. It's
1625 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001626 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001627 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001628 }
Evan Chengf0df0312008-05-15 08:39:06 +00001629 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 return MVT::i64;
1631 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001632}
1633
Evan Cheng7d342672012-12-12 01:32:07 +00001634bool X86TargetLowering::isSafeMemOpType(MVT VT) const {
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001635 if (VT == MVT::f32)
1636 return X86ScalarSSEf32;
1637 else if (VT == MVT::f64)
1638 return X86ScalarSSEf64;
Evan Cheng7d342672012-12-12 01:32:07 +00001639 return true;
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001640}
1641
Evan Cheng376642e2012-12-10 23:21:26 +00001642bool
1643X86TargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
1644 if (Fast)
1645 *Fast = Subtarget->isUnalignedMemAccessFast();
1646 return true;
1647}
1648
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001649/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1650/// current function. The returned value is a member of the
1651/// MachineJumpTableInfo::JTEntryKind enum.
1652unsigned X86TargetLowering::getJumpTableEncoding() const {
1653 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1654 // symbol.
1655 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1656 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001657 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001658
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001659 // Otherwise, use the normal jump table encoding heuristics.
1660 return TargetLowering::getJumpTableEncoding();
1661}
1662
Chris Lattnerc64daab2010-01-26 05:02:42 +00001663const MCExpr *
1664X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1665 const MachineBasicBlock *MBB,
1666 unsigned uid,MCContext &Ctx) const{
1667 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1668 Subtarget->isPICStyleGOT());
1669 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1670 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001671 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1672 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001673}
1674
Evan Chengcc415862007-11-09 01:32:10 +00001675/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1676/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001677SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001678 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001679 if (!Subtarget->is64Bit())
Andrew Trickac6d9be2013-05-25 02:42:55 +00001680 // This doesn't have SDLoc associated with it, but is not really the
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001681 // same as a Register.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001682 return DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001683 return Table;
1684}
1685
Chris Lattner589c6f62010-01-26 06:28:43 +00001686/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1687/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1688/// MCExpr.
1689const MCExpr *X86TargetLowering::
1690getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1691 MCContext &Ctx) const {
1692 // X86-64 uses RIP relative addressing based on the jump table label.
1693 if (Subtarget->isPICStyleRIPRel())
1694 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1695
1696 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001697 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001698}
1699
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001700// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001701std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglund03405572012-12-19 11:30:36 +00001702X86TargetLowering::findRepresentativeClass(MVT VT) const{
Evan Chengdee81012010-07-26 21:50:05 +00001703 const TargetRegisterClass *RRC = 0;
1704 uint8_t Cost = 1;
Patrik Hagglund03405572012-12-19 11:30:36 +00001705 switch (VT.SimpleTy) {
Evan Chengdee81012010-07-26 21:50:05 +00001706 default:
1707 return TargetLowering::findRepresentativeClass(VT);
1708 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001709 RRC = Subtarget->is64Bit() ?
1710 (const TargetRegisterClass*)&X86::GR64RegClass :
1711 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001712 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001713 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001714 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001715 break;
1716 case MVT::f32: case MVT::f64:
1717 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1718 case MVT::v4f32: case MVT::v2f64:
1719 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1720 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001721 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001722 break;
1723 }
1724 return std::make_pair(RRC, Cost);
1725}
1726
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001727bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1728 unsigned &Offset) const {
1729 if (!Subtarget->isTargetLinux())
1730 return false;
1731
1732 if (Subtarget->is64Bit()) {
1733 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1734 Offset = 0x28;
1735 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1736 AddressSpace = 256;
1737 else
1738 AddressSpace = 257;
1739 } else {
1740 // %gs:0x14 on i386
1741 Offset = 0x14;
1742 AddressSpace = 256;
1743 }
1744 return true;
1745}
1746
Chris Lattner2b02a442007-02-25 08:29:00 +00001747//===----------------------------------------------------------------------===//
1748// Return Value Calling Convention Implementation
1749//===----------------------------------------------------------------------===//
1750
Chris Lattner59ed56b2007-02-28 04:55:35 +00001751#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001752
Michael J. Spencerec38de22010-10-10 22:04:20 +00001753bool
Eric Christopher471e4222011-06-08 23:55:35 +00001754X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001755 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001756 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001757 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001758 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001759 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001760 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001761 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001762}
1763
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764SDValue
1765X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001766 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001768 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001769 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001770 MachineFunction &MF = DAG.getMachineFunction();
1771 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001772
Chris Lattner9774c912007-02-27 05:28:59 +00001773 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001774 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001775 RVLocs, *DAG.getContext());
1776 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Flag;
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001780 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1781 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001782 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1783 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001784
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001785 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001786 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1787 CCValAssign &VA = RVLocs[i];
1788 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001789 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001790 EVT ValVT = ValToCopy.getValueType();
1791
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001792 // Promote values to the appropriate types
1793 if (VA.getLocInfo() == CCValAssign::SExt)
1794 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1795 else if (VA.getLocInfo() == CCValAssign::ZExt)
1796 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1797 else if (VA.getLocInfo() == CCValAssign::AExt)
1798 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1799 else if (VA.getLocInfo() == CCValAssign::BCvt)
1800 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1801
Dale Johannesenc4510512010-09-24 19:05:48 +00001802 // If this is x86-64, and we disabled SSE, we can't return FP values,
1803 // or SSE or MMX vectors.
1804 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1805 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001806 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001807 report_fatal_error("SSE register return with SSE disabled");
1808 }
1809 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1810 // llvm-gcc has never done it right and no one has noticed, so this
1811 // should be OK for now.
1812 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001813 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001814 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001815
Chris Lattner447ff682008-03-11 03:23:40 +00001816 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1817 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001818 if (VA.getLocReg() == X86::ST0 ||
1819 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001820 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1821 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001822 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001823 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001824 RetOps.push_back(ValToCopy);
1825 // Don't emit a copytoreg.
1826 continue;
1827 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001828
Evan Cheng242b38b2009-02-23 09:03:22 +00001829 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1830 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001831 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001832 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001833 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001834 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001835 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1836 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001837 // If we don't have SSE2 available, convert to v4f32 so the generated
1838 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001839 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001840 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001841 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001842 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001843 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001844
Dale Johannesendd64c412009-02-04 00:33:20 +00001845 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001846 Flag = Chain.getValue(1);
Jakob Stoklund Olesenc3afc762013-02-05 17:59:48 +00001847 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001848 }
Dan Gohman61a92132008-04-21 23:59:07 +00001849
Eli Benderskya5597f02013-01-25 22:07:43 +00001850 // The x86-64 ABIs require that for returning structs by value we copy
1851 // the sret argument into %rax/%eax (depending on ABI) for the return.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001852 // Win32 requires us to put the sret argument to %eax as well.
Eli Benderskya5597f02013-01-25 22:07:43 +00001853 // We saved the argument into a virtual register in the entry block,
1854 // so now we copy the value out and into %rax/%eax.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001855 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr() &&
1856 (Subtarget->is64Bit() || Subtarget->isTargetWindows())) {
Dan Gohman61a92132008-04-21 23:59:07 +00001857 MachineFunction &MF = DAG.getMachineFunction();
1858 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1859 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001860 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001861 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001862 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001863
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001864 unsigned RetValReg
1865 = (Subtarget->is64Bit() && !Subtarget->isTarget64BitILP32()) ?
1866 X86::RAX : X86::EAX;
Eli Benderskya5597f02013-01-25 22:07:43 +00001867 Chain = DAG.getCopyToReg(Chain, dl, RetValReg, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001868 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001869
Eli Benderskya5597f02013-01-25 22:07:43 +00001870 // RAX/EAX now acts like a return value.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001871 RetOps.push_back(DAG.getRegister(RetValReg, getPointerTy()));
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001873
Chris Lattner447ff682008-03-11 03:23:40 +00001874 RetOps[0] = Chain; // Update chain.
1875
1876 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001877 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001878 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001879
1880 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001882}
1883
Evan Chengbf010eb2012-04-10 01:51:00 +00001884bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001885 if (N->getNumValues() != 1)
1886 return false;
1887 if (!N->hasNUsesOfValue(1, 0))
1888 return false;
1889
Evan Chengbf010eb2012-04-10 01:51:00 +00001890 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001891 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001892 if (Copy->getOpcode() == ISD::CopyToReg) {
1893 // If the copy has a glue operand, we conservatively assume it isn't safe to
1894 // perform a tail call.
1895 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1896 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001897 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001898 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001899 return false;
1900
Evan Cheng1bf891a2010-12-01 22:59:46 +00001901 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001902 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001903 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001904 if (UI->getOpcode() != X86ISD::RET_FLAG)
1905 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001906 HasRet = true;
1907 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001908
Evan Chengbf010eb2012-04-10 01:51:00 +00001909 if (!HasRet)
1910 return false;
1911
1912 Chain = TCChain;
1913 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001914}
1915
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001916MVT
1917X86TargetLowering::getTypeForExtArgOrReturn(MVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001918 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001919 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001920 // TODO: Is this also valid on 32-bit?
1921 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001922 ReturnMVT = MVT::i8;
1923 else
1924 ReturnMVT = MVT::i32;
1925
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001926 MVT MinVT = getRegisterType(ReturnMVT);
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001927 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001928}
1929
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930/// LowerCallResult - Lower the result values of a call into the
1931/// appropriate copies out of appropriate physical registers.
1932///
1933SDValue
1934X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001935 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001937 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001938 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001939
Chris Lattnere32bbf62007-02-28 07:09:55 +00001940 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001941 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001942 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001943 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001944 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001946
Chris Lattner3085e152007-02-25 08:59:22 +00001947 // Copy all of the result registers out of their specified physreg.
Jakub Staszakc20323a2012-12-29 15:57:26 +00001948 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001949 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001950 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001951
Torok Edwin3f142c32009-02-01 18:15:56 +00001952 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001954 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001955 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 }
1957
Evan Cheng79fb3b42009-02-20 20:43:02 +00001958 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001959
1960 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001961 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001962 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001963 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001964 // instead.
1965 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1966 // If we prefer to use the value in xmm registers, copy it out as f80 and
1967 // use a truncate to move it from fp stack reg to xmm reg.
1968 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001969 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001970 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
Michael Liao2a8bea72013-04-19 22:22:57 +00001971 MVT::Other, MVT::Glue, Ops), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001972 Val = Chain.getValue(0);
1973
1974 // Round the f80 to the right size, which also moves it to the appropriate
1975 // xmm register.
1976 if (CopyVT != VA.getValVT())
1977 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1978 // This truncation won't change the value.
1979 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001980 } else {
1981 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1982 CopyVT, InFlag).getValue(1);
1983 Val = Chain.getValue(0);
1984 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001985 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001987 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001988
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001990}
1991
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001992//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001993// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001994//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001995// StdCall calling convention seems to be standard for many Windows' API
1996// routines and around. It differs from C calling convention just a little:
1997// callee should clean up the stack, not caller. Symbols should be also
1998// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001999// For info on fast calling convention see Fast Calling Convention (tail call)
2000// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002001
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002003/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00002004enum StructReturnType {
2005 NotStructReturn,
2006 RegStructReturn,
2007 StackStructReturn
2008};
2009static StructReturnType
2010callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00002012 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00002013
Rafael Espindola1cee7102012-07-25 13:41:10 +00002014 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
2015 if (!Flags.isSRet())
2016 return NotStructReturn;
2017 if (Flags.isInReg())
2018 return RegStructReturn;
2019 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00002020}
2021
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002022/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002023/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00002024static StructReturnType
2025argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002026 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00002027 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00002028
Rafael Espindola1cee7102012-07-25 13:41:10 +00002029 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
2030 if (!Flags.isSRet())
2031 return NotStructReturn;
2032 if (Flags.isInReg())
2033 return RegStructReturn;
2034 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00002035}
2036
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002037/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2038/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002039/// the specific parameter attribute. The copy will be passed as a byval
2040/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00002041static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002042CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002043 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002044 SDLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00002045 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00002046
Dale Johannesendd64c412009-02-04 00:33:20 +00002047 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00002048 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002049 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002050}
2051
Chris Lattner29689432010-03-11 00:22:57 +00002052/// IsTailCallConvention - Return true if the calling convention is one that
2053/// supports tail call optimization.
2054static bool IsTailCallConvention(CallingConv::ID CC) {
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002055 return (CC == CallingConv::Fast || CC == CallingConv::GHC ||
2056 CC == CallingConv::HiPE);
Chris Lattner29689432010-03-11 00:22:57 +00002057}
2058
Charles Davisac226bb2013-07-12 06:02:35 +00002059/// \brief Return true if the calling convention is a C calling convention.
2060static bool IsCCallConvention(CallingConv::ID CC) {
2061 return (CC == CallingConv::C || CC == CallingConv::X86_64_Win64 ||
2062 CC == CallingConv::X86_64_SysV);
2063}
2064
Evan Cheng485fafc2011-03-21 01:19:09 +00002065bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00002066 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00002067 return false;
2068
2069 CallSite CS(CI);
2070 CallingConv::ID CalleeCC = CS.getCallingConv();
Charles Davisac226bb2013-07-12 06:02:35 +00002071 if (!IsTailCallConvention(CalleeCC) && !IsCCallConvention(CalleeCC))
Evan Cheng485fafc2011-03-21 01:19:09 +00002072 return false;
2073
2074 return true;
2075}
2076
Evan Cheng0c439eb2010-01-27 00:07:07 +00002077/// FuncIsMadeTailCallSafe - Return true if the function is being made into
2078/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002079static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
2080 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002081 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00002082}
2083
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084SDValue
2085X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002086 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002088 SDLoc dl, SelectionDAG &DAG,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 const CCValAssign &VA,
2090 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00002091 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00002092 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002094 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
2095 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002096 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00002097 EVT ValVT;
2098
2099 // If value is passed by pointer we have address passed instead of the value
2100 // itself.
2101 if (VA.getLocInfo() == CCValAssign::Indirect)
2102 ValVT = VA.getLocVT();
2103 else
2104 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00002105
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002106 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00002107 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002108 // In case of tail call optimization mark all arguments mutable. Since they
2109 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00002110 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00002111 unsigned Bytes = Flags.getByValSize();
2112 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
2113 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00002114 return DAG.getFrameIndex(FI, getPointerTy());
2115 } else {
2116 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002117 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00002118 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2119 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002120 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002121 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00002122 }
Rafael Espindola7effac52007-09-14 15:48:13 +00002123}
2124
Dan Gohman475871a2008-07-27 21:46:04 +00002125SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002127 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 bool isVarArg,
2129 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002130 SDLoc dl,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002132 SmallVectorImpl<SDValue> &InVals)
2133 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00002134 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00002135 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002136
Gordon Henriksen86737662008-01-05 16:56:59 +00002137 const Function* Fn = MF.getFunction();
2138 if (Fn->hasExternalLinkage() &&
2139 Subtarget->isTargetCygMing() &&
2140 Fn->getName() == "main")
2141 FuncInfo->setForceFramePointer(true);
2142
Evan Cheng1bc78042006-04-26 01:20:17 +00002143 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00002144 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002145 bool IsWindows = Subtarget->isTargetWindows();
Charles Davisac226bb2013-07-12 06:02:35 +00002146 bool IsWin64 = Subtarget->isCallingConvWin64(CallConv);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002147
Chris Lattner29689432010-03-11 00:22:57 +00002148 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002149 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002150
Chris Lattner638402b2007-02-28 07:00:42 +00002151 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002152 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002153 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002154 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002155
2156 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00002157 if (IsWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002158 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002159
Duncan Sands45907662010-10-31 13:21:44 +00002160 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Chris Lattnerf39f7712007-02-28 05:46:49 +00002162 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002163 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00002164 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2165 CCValAssign &VA = ArgLocs[i];
2166 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
2167 // places.
2168 assert(VA.getValNo() != LastVal &&
2169 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00002170 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00002171 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00002172
Chris Lattnerf39f7712007-02-28 05:46:49 +00002173 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002174 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00002175 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00002177 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00002179 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00002181 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00002183 RC = &X86::FR64RegClass;
Elena Demikhovsky83952512013-07-31 11:35:14 +00002184 else if (RegVT.is512BitVector())
2185 RC = &X86::VR512RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00002186 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00002187 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00002188 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00002189 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00002190 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00002191 RC = &X86::VR64RegClass;
Elena Demikhovsky83952512013-07-31 11:35:14 +00002192 else if (RegVT == MVT::v8i1)
2193 RC = &X86::VK8RegClass;
2194 else if (RegVT == MVT::v16i1)
2195 RC = &X86::VK16RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002196 else
Torok Edwinc23197a2009-07-14 16:55:14 +00002197 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002198
Devang Patel68e6bee2011-02-21 23:21:26 +00002199 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002201
Chris Lattnerf39f7712007-02-28 05:46:49 +00002202 // If this is an 8 or 16-bit value, it is really passed promoted to 32
2203 // bits. Insert an assert[sz]ext to capture this, then truncate to the
2204 // right size.
2205 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002206 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002207 DAG.getValueType(VA.getValVT()));
2208 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002209 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002210 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002211 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002212 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00002213
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002214 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002215 // Handle MMX values passed in XMM regs.
Jakub Staszakc20323a2012-12-29 15:57:26 +00002216 if (RegVT.isVector())
2217 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(), ArgValue);
2218 else
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002219 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00002220 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00002221 } else {
2222 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00002224 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002225
2226 // If value is passed via pointer - do a load.
2227 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00002228 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002229 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002230
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00002232 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002233
Eli Benderskya5597f02013-01-25 22:07:43 +00002234 // The x86-64 ABIs require that for returning structs by value we copy
2235 // the sret argument into %rax/%eax (depending on ABI) for the return.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00002236 // Win32 requires us to put the sret argument to %eax as well.
Eli Benderskya5597f02013-01-25 22:07:43 +00002237 // Save the argument into a virtual register so that we can access it
2238 // from the return points.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00002239 if (MF.getFunction()->hasStructRetAttr() &&
2240 (Subtarget->is64Bit() || Subtarget->isTargetWindows())) {
Dan Gohman61a92132008-04-21 23:59:07 +00002241 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2242 unsigned Reg = FuncInfo->getSRetReturnReg();
2243 if (!Reg) {
Eli Benderskya5597f02013-01-25 22:07:43 +00002244 MVT PtrTy = getPointerTy();
2245 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrTy));
Dan Gohman61a92132008-04-21 23:59:07 +00002246 FuncInfo->setSRetReturnReg(Reg);
2247 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00002250 }
2251
Chris Lattnerf39f7712007-02-28 05:46:49 +00002252 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00002253 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002254 if (FuncIsMadeTailCallSafe(CallConv,
2255 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00002256 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00002257
Evan Cheng1bc78042006-04-26 01:20:17 +00002258 // If the function takes variable number of arguments, make a frame index for
2259 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002260 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002261 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
2262 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00002263 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00002264 }
2265 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002266 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
2267
2268 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00002269 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002270 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00002271 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002272 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002273 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
2274 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002275 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002276 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2277 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2278 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002279 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002280 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002281
2282 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002283 // The XMM registers which might contain var arg parameters are shadowed
2284 // in their paired GPR. So we only need to save the GPR to their home
2285 // slots.
2286 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002287 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002288 } else {
2289 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2290 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002291
Chad Rosier30450e82011-12-22 22:35:21 +00002292 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2293 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002294 }
2295 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2296 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002297
Bill Wendling831737d2012-12-30 10:32:01 +00002298 bool NoImplicitFloatOps = Fn->getAttributes().
2299 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002300 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002301 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002302 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2303 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002304 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002305 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002306 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002307 // Kernel mode asks for SSE to be disabled, so don't push them
2308 // on the stack.
2309 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002310
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002311 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002312 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002313 // Get to the caller-allocated home save location. Add 8 to account
2314 // for the return address.
2315 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002316 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002317 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002318 // Fixup to set vararg frame on shadow area (4 x i64).
2319 if (NumIntRegs < 4)
2320 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002321 } else {
2322 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002323 // registers, then we must store them to their spots on the stack so
2324 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002325 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2326 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2327 FuncInfo->setRegSaveFrameIndex(
2328 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002329 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002330 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002331
Gordon Henriksen86737662008-01-05 16:56:59 +00002332 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002334 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2335 getPointerTy());
2336 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002337 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002338 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2339 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002340 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002341 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002344 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002345 MachinePointerInfo::getFixedStack(
2346 FuncInfo->getRegSaveFrameIndex(), Offset),
2347 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002348 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002349 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002350 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002351
Dan Gohmanface41a2009-08-16 21:24:25 +00002352 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2353 // Now store the XMM (fp + vector) parameter registers.
2354 SmallVector<SDValue, 11> SaveXMMOps;
2355 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002356
Craig Topperc9099502012-04-20 06:31:50 +00002357 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002358 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2359 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002360
Dan Gohman1e93df62010-04-17 14:41:14 +00002361 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2362 FuncInfo->getRegSaveFrameIndex()));
2363 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2364 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002365
Dan Gohmanface41a2009-08-16 21:24:25 +00002366 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002367 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002368 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002369 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2370 SaveXMMOps.push_back(Val);
2371 }
2372 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2373 MVT::Other,
2374 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002375 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002376
2377 if (!MemOps.empty())
2378 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2379 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002381 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002382
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002384 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2385 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002386 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002387 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002388 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002389 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002390 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002391 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002392 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002393 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002394
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002396 // RegSaveFrameIndex is X86-64 only.
2397 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002398 if (CallConv == CallingConv::X86_FastCall ||
2399 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002400 // fastcc functions can't have varargs.
2401 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002402 }
Evan Cheng25caf632006-05-23 21:06:34 +00002403
Rafael Espindola76927d752011-08-30 19:39:58 +00002404 FuncInfo->setArgumentStackSize(StackSize);
2405
Dan Gohman98ca4f22009-08-05 01:29:28 +00002406 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002407}
2408
Dan Gohman475871a2008-07-27 21:46:04 +00002409SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002410X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2411 SDValue StackPtr, SDValue Arg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002412 SDLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002413 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002414 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002415 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002416 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002417 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002418 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002419 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002420
2421 return DAG.getStore(Chain, dl, Arg, PtrOff,
2422 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002423 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002424}
2425
Bill Wendling64e87322009-01-16 19:25:27 +00002426/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002427/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002428SDValue
2429X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002430 SDValue &OutRetAddr, SDValue Chain,
2431 bool IsTailCall, bool Is64Bit,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002432 int FPDiff, SDLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002433 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002434 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002435 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002436
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002437 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002438 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002439 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002440 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002441}
2442
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002443/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002444/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002445static SDValue
2446EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002447 SDValue Chain, SDValue RetAddrFrIdx, EVT PtrVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002448 unsigned SlotSize, int FPDiff, SDLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002449 // Store the return address to the appropriate stack slot.
2450 if (!FPDiff) return Chain;
2451 // Calculate the new stack slot for the return address.
Scott Michelfdc40a02009-02-17 22:15:04 +00002452 int NewReturnAddrFI =
Tim Northovera54b6622013-08-04 09:35:57 +00002453 MF.getFrameInfo()->CreateFixedObject(SlotSize, (int64_t)FPDiff - SlotSize,
2454 false);
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002455 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002456 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002457 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002458 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002459 return Chain;
2460}
2461
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002463X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002464 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002465 SelectionDAG &DAG = CLI.DAG;
Craig Toppera0ec3f92013-07-14 04:42:23 +00002466 SDLoc &dl = CLI.DL;
2467 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2468 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2469 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002470 SDValue Chain = CLI.Chain;
2471 SDValue Callee = CLI.Callee;
2472 CallingConv::ID CallConv = CLI.CallConv;
2473 bool &isTailCall = CLI.IsTailCall;
2474 bool isVarArg = CLI.IsVarArg;
2475
Dan Gohman98ca4f22009-08-05 01:29:28 +00002476 MachineFunction &MF = DAG.getMachineFunction();
2477 bool Is64Bit = Subtarget->is64Bit();
Charles Davisac226bb2013-07-12 06:02:35 +00002478 bool IsWin64 = Subtarget->isCallingConvWin64(CallConv);
Eli Friedman9a2478a2012-01-20 00:05:46 +00002479 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002480 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002481 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002482
Nick Lewycky22de16d2012-01-19 00:34:10 +00002483 if (MF.getTarget().Options.DisableTailCalls)
2484 isTailCall = false;
2485
Evan Cheng5f941932010-02-05 02:21:12 +00002486 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002487 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002488 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002489 isVarArg, SR != NotStructReturn,
Evan Chengb1cacc72012-09-25 05:32:34 +00002490 MF.getFunction()->hasStructRetAttr(), CLI.RetTy,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002491 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002492
2493 // Sibcalls are automatically detected tailcalls which do not require
2494 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002495 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002496 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002497
2498 if (isTailCall)
2499 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002500 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002501
Chris Lattner29689432010-03-11 00:22:57 +00002502 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002503 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002504
Chris Lattner638402b2007-02-28 07:00:42 +00002505 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002506 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002507 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002509
2510 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00002511 if (IsWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002512 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002513
Duncan Sands45907662010-10-31 13:21:44 +00002514 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002515
Chris Lattner423c5f42007-02-28 05:31:48 +00002516 // Get a count of how many bytes are to be pushed on the stack.
2517 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002518 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002519 // This is a sibcall. The memory operands are available in caller's
2520 // own caller's stack.
2521 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002522 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2523 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002524 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002525
Gordon Henriksen86737662008-01-05 16:56:59 +00002526 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002527 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002528 // Lower arguments at fp - stackoffset + fpdiff.
Jakub Staszak96df4372012-10-29 22:02:26 +00002529 X86MachineFunctionInfo *X86Info = MF.getInfo<X86MachineFunctionInfo>();
2530 unsigned NumBytesCallerPushed = X86Info->getBytesToPopOnReturn();
2531
Gordon Henriksen86737662008-01-05 16:56:59 +00002532 FPDiff = NumBytesCallerPushed - NumBytes;
2533
2534 // Set the delta of movement of the returnaddr stackslot.
2535 // But only set if delta is greater than previous delta.
Jakub Staszak96df4372012-10-29 22:02:26 +00002536 if (FPDiff < X86Info->getTCReturnAddrDelta())
2537 X86Info->setTCReturnAddrDelta(FPDiff);
Gordon Henriksen86737662008-01-05 16:56:59 +00002538 }
2539
Evan Chengf22f9b32010-02-06 03:28:46 +00002540 if (!IsSibcall)
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002541 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
2542 dl);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002543
Dan Gohman475871a2008-07-27 21:46:04 +00002544 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002545 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002546 if (isTailCall && FPDiff)
2547 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2548 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002549
Dan Gohman475871a2008-07-27 21:46:04 +00002550 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2551 SmallVector<SDValue, 8> MemOpChains;
2552 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002553
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002554 // Walk the register/memloc assignments, inserting copies/loads. In the case
2555 // of tail call optimization arguments are handle later.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00002556 const X86RegisterInfo *RegInfo =
2557 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Chris Lattner423c5f42007-02-28 05:31:48 +00002558 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2559 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002560 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002561 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002562 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002563 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002564
Chris Lattner423c5f42007-02-28 05:31:48 +00002565 // Promote the value if needed.
2566 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002567 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002568 case CCValAssign::Full: break;
2569 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002570 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002571 break;
2572 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002573 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002574 break;
2575 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002576 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002577 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002578 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2580 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002581 } else
2582 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2583 break;
2584 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002586 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002587 case CCValAssign::Indirect: {
2588 // Store the argument.
2589 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002590 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002591 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002592 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002593 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002594 Arg = SpillSlot;
2595 break;
2596 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002597 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002598
Chris Lattner423c5f42007-02-28 05:31:48 +00002599 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002600 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2601 if (isVarArg && IsWin64) {
2602 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2603 // shadow reg if callee is a varargs function.
2604 unsigned ShadowReg = 0;
2605 switch (VA.getLocReg()) {
2606 case X86::XMM0: ShadowReg = X86::RCX; break;
2607 case X86::XMM1: ShadowReg = X86::RDX; break;
2608 case X86::XMM2: ShadowReg = X86::R8; break;
2609 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002610 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002611 if (ShadowReg)
2612 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002613 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002614 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002615 assert(VA.isMemLoc());
2616 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002617 StackPtr = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
2618 getPointerTy());
Evan Cheng5f941932010-02-05 02:21:12 +00002619 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2620 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002621 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002622 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002623
Evan Cheng32fe1032006-05-25 00:59:30 +00002624 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002625 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002626 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002627
Chris Lattner88e1fd52009-07-09 04:24:46 +00002628 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002629 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2630 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002631 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002632 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
Andrew Trickac6d9be2013-05-25 02:42:55 +00002633 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002634 } else {
2635 // If we are tail calling and generating PIC/GOT style code load the
2636 // address of the callee into ECX. The value in ecx is used as target of
2637 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2638 // for tail calls on PIC/GOT architectures. Normally we would just put the
2639 // address of GOT into ebx and then call target@PLT. But for tail calls
2640 // ebx would be restored (since ebx is callee saved) before jumping to the
2641 // target@PLT.
2642
2643 // Note: The actual moving to ECX is done further down.
2644 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2645 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2646 !G->getGlobal()->hasProtectedVisibility())
2647 Callee = LowerGlobalAddress(Callee, DAG);
2648 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002649 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002650 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002651 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002652
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002653 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002654 // From AMD64 ABI document:
2655 // For calls that may call functions that use varargs or stdargs
2656 // (prototype-less calls or calls to functions containing ellipsis (...) in
2657 // the declaration) %al is used as hidden argument to specify the number
2658 // of SSE registers used. The contents of %al do not need to match exactly
2659 // the number of registers, but must be an ubound on the number of SSE
2660 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002661
Gordon Henriksen86737662008-01-05 16:56:59 +00002662 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002663 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002664 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2665 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2666 };
2667 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002668 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002669 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002670
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002671 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2672 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002673 }
2674
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002675 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002676 if (isTailCall) {
2677 // Force all the incoming stack arguments to be loaded from the stack
2678 // before any new outgoing arguments are stored to the stack, because the
2679 // outgoing stack slots may alias the incoming argument stack slots, and
2680 // the alias isn't otherwise explicit. This is slightly more conservative
2681 // than necessary, because it means that each store effectively depends
2682 // on every argument instead of just those arguments it would clobber.
2683 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2684
Dan Gohman475871a2008-07-27 21:46:04 +00002685 SmallVector<SDValue, 8> MemOpChains2;
2686 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002687 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002688 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002689 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2690 CCValAssign &VA = ArgLocs[i];
2691 if (VA.isRegLoc())
2692 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002693 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002694 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002695 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002696 // Create frame index.
2697 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002698 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002699 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002700 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002701
Duncan Sands276dcbd2008-03-21 09:14:45 +00002702 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002703 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002704 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002705 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002706 StackPtr = DAG.getCopyFromReg(Chain, dl,
2707 RegInfo->getStackRegister(),
Dale Johannesendd64c412009-02-04 00:33:20 +00002708 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002709 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002710
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2712 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002713 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002714 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002715 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002716 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002718 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002719 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002720 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002721 }
2722 }
2723
2724 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002725 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002726 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002727
2728 // Store the return address to the appropriate stack slot.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002729 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx,
2730 getPointerTy(), RegInfo->getSlotSize(),
Dale Johannesenace16102009-02-03 19:33:06 +00002731 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002732 }
2733
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002734 // Build a sequence of copy-to-reg nodes chained together with token chain
2735 // and flag operands which copy the outgoing args into registers.
2736 SDValue InFlag;
2737 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2738 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2739 RegsToPass[i].second, InFlag);
2740 InFlag = Chain.getValue(1);
2741 }
2742
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002743 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2744 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2745 // In the 64-bit large code model, we have to make all calls
2746 // through a register, since the call instruction's 32-bit
2747 // pc-relative offset may not be large enough to hold the whole
2748 // address.
2749 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002750 // If the callee is a GlobalAddress node (quite common, every direct call
2751 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2752 // it.
2753
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002754 // We should use extra load for direct calls to dllimported functions in
2755 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002756 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002757 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002758 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002759 bool ExtraLoad = false;
2760 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002761
Chris Lattner48a7d022009-07-09 05:02:21 +00002762 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2763 // external symbols most go through the PLT in PIC mode. If the symbol
2764 // has hidden or protected visibility, or if it is static or local, then
2765 // we don't need to use the PLT - we can directly call it.
2766 if (Subtarget->isTargetELF() &&
2767 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002768 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002769 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002770 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002771 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002772 (!Subtarget->getTargetTriple().isMacOSX() ||
2773 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002774 // PC-relative references to external symbols should go through $stub,
2775 // unless we're building with the leopard linker or later, which
2776 // automatically synthesizes these stubs.
2777 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002778 } else if (Subtarget->isPICStyleRIPRel() &&
2779 isa<Function>(GV) &&
Bill Wendling831737d2012-12-30 10:32:01 +00002780 cast<Function>(GV)->getAttributes().
2781 hasAttribute(AttributeSet::FunctionIndex,
2782 Attribute::NonLazyBind)) {
John McCall3a3465b2011-06-15 20:36:13 +00002783 // If the function is marked as non-lazy, generate an indirect call
2784 // which loads from the GOT directly. This avoids runtime overhead
2785 // at the cost of eager binding (and one extra byte of encoding).
2786 OpFlags = X86II::MO_GOTPCREL;
2787 WrapperKind = X86ISD::WrapperRIP;
2788 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002789 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002790
Devang Patel0d881da2010-07-06 22:08:15 +00002791 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002792 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002793
2794 // Add a wrapper if needed.
2795 if (WrapperKind != ISD::DELETED_NODE)
2796 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2797 // Add extra indirection if needed.
2798 if (ExtraLoad)
2799 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2800 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002801 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002802 }
Bill Wendling056292f2008-09-16 21:48:12 +00002803 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002804 unsigned char OpFlags = 0;
2805
Evan Cheng1bf891a2010-12-01 22:59:46 +00002806 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2807 // external symbols should go through the PLT.
2808 if (Subtarget->isTargetELF() &&
2809 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2810 OpFlags = X86II::MO_PLT;
2811 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002812 (!Subtarget->getTargetTriple().isMacOSX() ||
2813 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002814 // PC-relative references to external symbols should go through $stub,
2815 // unless we're building with the leopard linker or later, which
2816 // automatically synthesizes these stubs.
2817 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002818 }
Eric Christopherfd179292009-08-27 18:07:15 +00002819
Chris Lattner48a7d022009-07-09 05:02:21 +00002820 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2821 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002822 }
2823
Chris Lattnerd96d0722007-02-25 06:40:16 +00002824 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002825 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002826 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002827
Evan Chengf22f9b32010-02-06 03:28:46 +00002828 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002829 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002830 DAG.getIntPtrConstant(0, true), InFlag, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002831 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002832 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002833
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002834 Ops.push_back(Chain);
2835 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002836
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002838 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002839
Gordon Henriksen86737662008-01-05 16:56:59 +00002840 // Add argument registers to the end of the list so that they are known live
2841 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002842 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2843 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2844 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002845
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002846 // Add a register mask operand representing the call-preserved registers.
2847 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2848 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2849 assert(Mask && "Missing call preserved mask for calling convention");
2850 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002851
Gabor Greifba36cb52008-08-28 21:40:38 +00002852 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002853 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002854
Dan Gohman98ca4f22009-08-05 01:29:28 +00002855 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002856 // We used to do:
2857 //// If this is the first return lowered for this function, add the regs
2858 //// to the liveout set for the function.
2859 // This isn't right, although it's probably harmless on x86; liveouts
2860 // should be computed from returns not tail calls. Consider a void
2861 // function making a tail call to a function returning int.
Jakub Staszak30fcfc32013-02-16 13:34:26 +00002862 return DAG.getNode(X86ISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002863 }
2864
Dale Johannesenace16102009-02-03 19:33:06 +00002865 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002866 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002867
Chris Lattner2d297092006-05-23 18:50:38 +00002868 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002869 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002870 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2871 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002872 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002873 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002874 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002875 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002876 // pops the hidden struct pointer, so we have to push it back.
2877 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002878 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002879 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002880 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002881 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002882
Gordon Henriksenae636f82008-01-03 16:47:34 +00002883 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002884 if (!IsSibcall) {
2885 Chain = DAG.getCALLSEQ_END(Chain,
2886 DAG.getIntPtrConstant(NumBytes, true),
2887 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2888 true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002889 InFlag, dl);
Evan Chengf22f9b32010-02-06 03:28:46 +00002890 InFlag = Chain.getValue(1);
2891 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002892
Chris Lattner3085e152007-02-25 08:59:22 +00002893 // Handle result values, copying them out of physregs into vregs that we
2894 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2896 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002897}
2898
Evan Cheng25ab6902006-09-08 06:48:29 +00002899//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002900// Fast Calling Convention (tail call) implementation
2901//===----------------------------------------------------------------------===//
2902
2903// Like std call, callee cleans arguments, convention except that ECX is
2904// reserved for storing the tail called function address. Only 2 registers are
2905// free for argument passing (inreg). Tail call optimization is performed
2906// provided:
2907// * tailcallopt is enabled
2908// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002909// On X86_64 architecture with GOT-style position independent code only local
2910// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002911// To keep the stack aligned according to platform abi the function
2912// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2913// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002914// If a tail called function callee has more arguments than the caller the
2915// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002916// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002917// original REtADDR, but before the saved framepointer or the spilled registers
2918// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2919// stack layout:
2920// arg1
2921// arg2
2922// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002923// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002924// move area ]
2925// (possible EBP)
2926// ESI
2927// EDI
2928// local1 ..
2929
2930/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2931/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002932unsigned
2933X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2934 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002935 MachineFunction &MF = DAG.getMachineFunction();
2936 const TargetMachine &TM = MF.getTarget();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00002937 const X86RegisterInfo *RegInfo =
2938 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002939 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002940 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002941 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002942 int64_t Offset = StackSize;
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002943 unsigned SlotSize = RegInfo->getSlotSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002944 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2945 // Number smaller than 12 so just add the difference.
2946 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2947 } else {
2948 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002949 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002950 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002951 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002952 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002953}
2954
Evan Cheng5f941932010-02-05 02:21:12 +00002955/// MatchingStackOffset - Return true if the given stack call argument is
2956/// already available in the same position (relatively) of the caller's
2957/// incoming argument stack.
2958static
2959bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2960 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2961 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002962 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2963 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002964 if (Arg.getOpcode() == ISD::CopyFromReg) {
2965 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002966 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002967 return false;
2968 MachineInstr *Def = MRI->getVRegDef(VR);
2969 if (!Def)
2970 return false;
2971 if (!Flags.isByVal()) {
2972 if (!TII->isLoadFromStackSlot(Def, FI))
2973 return false;
2974 } else {
2975 unsigned Opcode = Def->getOpcode();
2976 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2977 Def->getOperand(1).isFI()) {
2978 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002979 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002980 } else
2981 return false;
2982 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002983 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2984 if (Flags.isByVal())
2985 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002986 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002987 // define @foo(%struct.X* %A) {
2988 // tail call @bar(%struct.X* byval %A)
2989 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002990 return false;
2991 SDValue Ptr = Ld->getBasePtr();
2992 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2993 if (!FINode)
2994 return false;
2995 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002996 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002997 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002998 FI = FINode->getIndex();
2999 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00003000 } else
3001 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00003002
Evan Cheng4cae1332010-03-05 08:38:04 +00003003 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00003004 if (!MFI->isFixedObjectIndex(FI))
3005 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00003006 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00003007}
3008
Dan Gohman98ca4f22009-08-05 01:29:28 +00003009/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3010/// for tail call optimization. Targets which want to do tail call
3011/// optimization should implement this function.
3012bool
3013X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003014 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003015 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00003016 bool isCalleeStructRet,
3017 bool isCallerStructRet,
Evan Chengb1cacc72012-09-25 05:32:34 +00003018 Type *RetTy,
Evan Chengb1712452010-01-27 06:25:16 +00003019 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003020 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00003021 const SmallVectorImpl<ISD::InputArg> &Ins,
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003022 SelectionDAG &DAG) const {
Charles Davisac226bb2013-07-12 06:02:35 +00003023 if (!IsTailCallConvention(CalleeCC) && !IsCCallConvention(CalleeCC))
Evan Chengb1712452010-01-27 06:25:16 +00003024 return false;
3025
Evan Cheng7096ae42010-01-29 06:45:59 +00003026 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00003027 const MachineFunction &MF = DAG.getMachineFunction();
Charles Davisac226bb2013-07-12 06:02:35 +00003028 const Function *CallerF = MF.getFunction();
Evan Chengb1cacc72012-09-25 05:32:34 +00003029
3030 // If the function return type is x86_fp80 and the callee return type is not,
3031 // then the FP_EXTEND of the call result is not a nop. It's not safe to
3032 // perform a tailcall optimization here.
3033 if (CallerF->getReturnType()->isX86_FP80Ty() && !RetTy->isX86_FP80Ty())
3034 return false;
3035
Evan Cheng13617962010-04-30 01:12:32 +00003036 CallingConv::ID CallerCC = CallerF->getCallingConv();
3037 bool CCMatch = CallerCC == CalleeCC;
Charles Davisac226bb2013-07-12 06:02:35 +00003038 bool IsCalleeWin64 = Subtarget->isCallingConvWin64(CalleeCC);
3039 bool IsCallerWin64 = Subtarget->isCallingConvWin64(CallerCC);
Evan Cheng13617962010-04-30 01:12:32 +00003040
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003041 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00003042 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00003043 return true;
3044 return false;
3045 }
3046
Dale Johannesen2f05cc02010-05-28 23:24:28 +00003047 // Look for obvious safe cases to perform tail call optimization that do not
3048 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00003049
Evan Cheng2c12cb42010-03-26 16:26:03 +00003050 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
3051 // emit a special epilogue.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00003052 const X86RegisterInfo *RegInfo =
3053 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Evan Cheng2c12cb42010-03-26 16:26:03 +00003054 if (RegInfo->needsStackRealignment(MF))
3055 return false;
3056
Evan Chenga375d472010-03-15 18:54:48 +00003057 // Also avoid sibcall optimization if either caller or callee uses struct
3058 // return semantics.
3059 if (isCalleeStructRet || isCallerStructRet)
3060 return false;
3061
Chad Rosier2416da32011-06-24 21:15:36 +00003062 // An stdcall caller is expected to clean up its arguments; the callee
3063 // isn't going to do that.
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003064 if (!CCMatch && CallerCC == CallingConv::X86_StdCall)
Chad Rosier2416da32011-06-24 21:15:36 +00003065 return false;
3066
Chad Rosier871f6642011-05-18 19:59:50 +00003067 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00003068 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00003069 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00003070
3071 // Optimizing for varargs on Win64 is unlikely to be safe without
3072 // additional testing.
Charles Davisac226bb2013-07-12 06:02:35 +00003073 if (IsCalleeWin64 || IsCallerWin64)
Chad Rosiera1660892011-05-20 00:59:28 +00003074 return false;
3075
Chad Rosier871f6642011-05-18 19:59:50 +00003076 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003077 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003078 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00003079
Chad Rosier871f6642011-05-18 19:59:50 +00003080 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
3081 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
3082 if (!ArgLocs[i].isRegLoc())
3083 return false;
3084 }
3085
Chad Rosier30450e82011-12-22 22:35:21 +00003086 // If the call result is in ST0 / ST1, it needs to be popped off the x87
3087 // stack. Therefore, if it's not used by the call it is not safe to optimize
3088 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003089 bool Unused = false;
3090 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
3091 if (!Ins[i].Used) {
3092 Unused = true;
3093 break;
3094 }
3095 }
3096 if (Unused) {
3097 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003098 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003099 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003100 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00003101 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003102 CCValAssign &VA = RVLocs[i];
3103 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
3104 return false;
3105 }
3106 }
3107
Evan Cheng13617962010-04-30 01:12:32 +00003108 // If the calling conventions do not match, then we'd better make sure the
3109 // results are returned in the same way as what the caller expects.
3110 if (!CCMatch) {
3111 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00003112 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003113 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00003114 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
3115
3116 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00003117 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003118 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00003119 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
3120
3121 if (RVLocs1.size() != RVLocs2.size())
3122 return false;
3123 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
3124 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
3125 return false;
3126 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
3127 return false;
3128 if (RVLocs1[i].isRegLoc()) {
3129 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
3130 return false;
3131 } else {
3132 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
3133 return false;
3134 }
3135 }
3136 }
3137
Evan Chenga6bff982010-01-30 01:22:00 +00003138 // If the callee takes no arguments then go on to check the results of the
3139 // call.
3140 if (!Outs.empty()) {
3141 // Check if stack adjustment is needed. For now, do not do this if any
3142 // argument is passed on the stack.
3143 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003144 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003145 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003146
3147 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00003148 if (IsCalleeWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003149 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003150
Duncan Sands45907662010-10-31 13:21:44 +00003151 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00003152 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00003153 MachineFunction &MF = DAG.getMachineFunction();
3154 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
3155 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00003156
3157 // Check if the arguments are already laid out in the right way as
3158 // the caller's fixed stack objects.
3159 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00003160 const MachineRegisterInfo *MRI = &MF.getRegInfo();
3161 const X86InstrInfo *TII =
Roman Divacky59324292012-09-05 22:26:57 +00003162 ((const X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00003163 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3164 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003165 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00003166 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00003167 if (VA.getLocInfo() == CCValAssign::Indirect)
3168 return false;
3169 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00003170 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
3171 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00003172 return false;
3173 }
3174 }
3175 }
Evan Cheng9c044672010-05-29 01:35:22 +00003176
3177 // If the tailcall address may be in a register, then make sure it's
3178 // possible to register allocate for it. In 32-bit, the call address can
3179 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00003180 // callee-saved registers are restored. These happen to be the same
3181 // registers used to pass 'inreg' arguments so watch out for those.
3182 if (!Subtarget->is64Bit() &&
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003183 ((!isa<GlobalAddressSDNode>(Callee) &&
3184 !isa<ExternalSymbolSDNode>(Callee)) ||
3185 getTargetMachine().getRelocationModel() == Reloc::PIC_)) {
Evan Cheng9c044672010-05-29 01:35:22 +00003186 unsigned NumInRegs = 0;
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003187 // In PIC we need an extra register to formulate the address computation
3188 // for the callee.
3189 unsigned MaxInRegs =
3190 (getTargetMachine().getRelocationModel() == Reloc::PIC_) ? 2 : 3;
3191
Evan Cheng9c044672010-05-29 01:35:22 +00003192 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3193 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00003194 if (!VA.isRegLoc())
3195 continue;
3196 unsigned Reg = VA.getLocReg();
3197 switch (Reg) {
3198 default: break;
3199 case X86::EAX: case X86::EDX: case X86::ECX:
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003200 if (++NumInRegs == MaxInRegs)
Evan Cheng9c044672010-05-29 01:35:22 +00003201 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00003202 break;
Evan Cheng9c044672010-05-29 01:35:22 +00003203 }
3204 }
3205 }
Evan Chenga6bff982010-01-30 01:22:00 +00003206 }
Evan Chengb1712452010-01-27 06:25:16 +00003207
Evan Cheng86809cc2010-02-03 03:28:02 +00003208 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003209}
3210
Dan Gohman3df24e62008-09-03 23:12:08 +00003211FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00003212X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
3213 const TargetLibraryInfo *libInfo) const {
3214 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00003215}
3216
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003217//===----------------------------------------------------------------------===//
3218// Other Lowering Hooks
3219//===----------------------------------------------------------------------===//
3220
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00003221static bool MayFoldLoad(SDValue Op) {
3222 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
3223}
3224
3225static bool MayFoldIntoStore(SDValue Op) {
3226 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
3227}
3228
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003229static bool isTargetShuffle(unsigned Opcode) {
3230 switch(Opcode) {
3231 default: return false;
3232 case X86ISD::PSHUFD:
3233 case X86ISD::PSHUFHW:
3234 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00003235 case X86ISD::SHUFP:
Craig Topper4aee1bb2013-01-28 06:48:25 +00003236 case X86ISD::PALIGNR:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003237 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003238 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003239 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003240 case X86ISD::MOVLPS:
3241 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003242 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003243 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003244 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003245 case X86ISD::MOVSS:
3246 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003247 case X86ISD::UNPCKL:
3248 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00003249 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00003250 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00003251 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003252 return true;
3253 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003254}
3255
Andrew Trickac6d9be2013-05-25 02:42:55 +00003256static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003257 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003258 switch(Opc) {
3259 default: llvm_unreachable("Unknown x86 shuffle node");
3260 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003261 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003262 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003263 return DAG.getNode(Opc, dl, VT, V1);
3264 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003265}
3266
Andrew Trickac6d9be2013-05-25 02:42:55 +00003267static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003268 SDValue V1, unsigned TargetMask,
3269 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003270 switch(Opc) {
3271 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003272 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003273 case X86ISD::PSHUFHW:
3274 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00003275 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00003276 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003277 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
3278 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003279}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003280
Andrew Trickac6d9be2013-05-25 02:42:55 +00003281static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003282 SDValue V1, SDValue V2, unsigned TargetMask,
3283 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003284 switch(Opc) {
3285 default: llvm_unreachable("Unknown x86 shuffle node");
Craig Topper4aee1bb2013-01-28 06:48:25 +00003286 case X86ISD::PALIGNR:
Craig Topperb3982da2011-12-31 23:50:21 +00003287 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00003288 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003289 return DAG.getNode(Opc, dl, VT, V1, V2,
3290 DAG.getConstant(TargetMask, MVT::i8));
3291 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003292}
3293
Andrew Trickac6d9be2013-05-25 02:42:55 +00003294static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003295 SDValue V1, SDValue V2, SelectionDAG &DAG) {
3296 switch(Opc) {
3297 default: llvm_unreachable("Unknown x86 shuffle node");
3298 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00003299 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003300 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003301 case X86ISD::MOVLPS:
3302 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003303 case X86ISD::MOVSS:
3304 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003305 case X86ISD::UNPCKL:
3306 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003307 return DAG.getNode(Opc, dl, VT, V1, V2);
3308 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003309}
3310
Dan Gohmand858e902010-04-17 15:26:15 +00003311SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003312 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00003313 const X86RegisterInfo *RegInfo =
3314 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003315 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3316 int ReturnAddrIndex = FuncInfo->getRAIndex();
3317
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003318 if (ReturnAddrIndex == 0) {
3319 // Set up a frame object for the return address.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00003320 unsigned SlotSize = RegInfo->getSlotSize();
Tim Northovera54b6622013-08-04 09:35:57 +00003321 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize,
3322 -(int64_t)SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003323 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003324 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003325 }
3326
Evan Cheng25ab6902006-09-08 06:48:29 +00003327 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003328}
3329
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003330bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3331 bool hasSymbolicDisplacement) {
3332 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003333 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003334 return false;
3335
3336 // If we don't have a symbolic displacement - we don't have any extra
3337 // restrictions.
3338 if (!hasSymbolicDisplacement)
3339 return true;
3340
3341 // FIXME: Some tweaks might be needed for medium code model.
3342 if (M != CodeModel::Small && M != CodeModel::Kernel)
3343 return false;
3344
3345 // For small code model we assume that latest object is 16MB before end of 31
3346 // bits boundary. We may also accept pretty large negative constants knowing
3347 // that all objects are in the positive half of address space.
3348 if (M == CodeModel::Small && Offset < 16*1024*1024)
3349 return true;
3350
3351 // For kernel code model we know that all object resist in the negative half
3352 // of 32bits address space. We may not accept negative offsets, since they may
3353 // be just off and we may accept pretty large positive ones.
3354 if (M == CodeModel::Kernel && Offset > 0)
3355 return true;
3356
3357 return false;
3358}
3359
Evan Chengef41ff62011-06-23 17:54:54 +00003360/// isCalleePop - Determines whether the callee is required to pop its
3361/// own arguments. Callee pop is necessary to support tail calls.
3362bool X86::isCalleePop(CallingConv::ID CallingConv,
3363 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3364 if (IsVarArg)
3365 return false;
3366
3367 switch (CallingConv) {
3368 default:
3369 return false;
3370 case CallingConv::X86_StdCall:
3371 return !is64Bit;
3372 case CallingConv::X86_FastCall:
3373 return !is64Bit;
3374 case CallingConv::X86_ThisCall:
3375 return !is64Bit;
3376 case CallingConv::Fast:
3377 return TailCallOpt;
3378 case CallingConv::GHC:
3379 return TailCallOpt;
Duncan Sandsdc7f1742012-11-16 12:36:39 +00003380 case CallingConv::HiPE:
3381 return TailCallOpt;
Evan Chengef41ff62011-06-23 17:54:54 +00003382 }
3383}
3384
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003385/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3386/// specific condition code, returning the condition code and the LHS/RHS of the
3387/// comparison to make.
3388static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3389 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003390 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003391 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3392 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3393 // X > -1 -> X == 0, jump !sign.
3394 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003395 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003396 }
3397 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003398 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003399 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003400 }
3401 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003402 // X < 1 -> X <= 0
3403 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003404 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003405 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003406 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003407
Evan Chengd9558e02006-01-06 00:43:03 +00003408 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003409 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003410 case ISD::SETEQ: return X86::COND_E;
3411 case ISD::SETGT: return X86::COND_G;
3412 case ISD::SETGE: return X86::COND_GE;
3413 case ISD::SETLT: return X86::COND_L;
3414 case ISD::SETLE: return X86::COND_LE;
3415 case ISD::SETNE: return X86::COND_NE;
3416 case ISD::SETULT: return X86::COND_B;
3417 case ISD::SETUGT: return X86::COND_A;
3418 case ISD::SETULE: return X86::COND_BE;
3419 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003420 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003421 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003422
Chris Lattner4c78e022008-12-23 23:42:27 +00003423 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003424
Chris Lattner4c78e022008-12-23 23:42:27 +00003425 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003426 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3427 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003428 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3429 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003430 }
3431
Chris Lattner4c78e022008-12-23 23:42:27 +00003432 switch (SetCCOpcode) {
3433 default: break;
3434 case ISD::SETOLT:
3435 case ISD::SETOLE:
3436 case ISD::SETUGT:
3437 case ISD::SETUGE:
3438 std::swap(LHS, RHS);
3439 break;
3440 }
3441
3442 // On a floating point condition, the flags are set as follows:
3443 // ZF PF CF op
3444 // 0 | 0 | 0 | X > Y
3445 // 0 | 0 | 1 | X < Y
3446 // 1 | 0 | 0 | X == Y
3447 // 1 | 1 | 1 | unordered
3448 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003449 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003450 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003451 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003452 case ISD::SETOLT: // flipped
3453 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003454 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003455 case ISD::SETOLE: // flipped
3456 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003457 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003458 case ISD::SETUGT: // flipped
3459 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003460 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003461 case ISD::SETUGE: // flipped
3462 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003463 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003464 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003465 case ISD::SETNE: return X86::COND_NE;
3466 case ISD::SETUO: return X86::COND_P;
3467 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003468 case ISD::SETOEQ:
3469 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003470 }
Evan Chengd9558e02006-01-06 00:43:03 +00003471}
3472
Evan Cheng4a460802006-01-11 00:33:36 +00003473/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3474/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003475/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003476static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003477 switch (X86CC) {
3478 default:
3479 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003480 case X86::COND_B:
3481 case X86::COND_BE:
3482 case X86::COND_E:
3483 case X86::COND_P:
3484 case X86::COND_A:
3485 case X86::COND_AE:
3486 case X86::COND_NE:
3487 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003488 return true;
3489 }
3490}
3491
Evan Chengeb2f9692009-10-27 19:56:55 +00003492/// isFPImmLegal - Returns true if the target can instruction select the
3493/// specified FP immediate natively. If false, the legalizer will
3494/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003495bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003496 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3497 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3498 return true;
3499 }
3500 return false;
3501}
3502
Nate Begeman9008ca62009-04-27 18:41:29 +00003503/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3504/// the specified range (L, H].
3505static bool isUndefOrInRange(int Val, int Low, int Hi) {
3506 return (Val < 0) || (Val >= Low && Val < Hi);
3507}
3508
3509/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3510/// specified value.
3511static bool isUndefOrEqual(int Val, int CmpVal) {
Jakub Staszakb2af3a02012-12-06 18:22:59 +00003512 return (Val < 0 || Val == CmpVal);
Evan Chengc5cdff22006-04-07 21:53:05 +00003513}
3514
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003515/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003516/// from position Pos and ending in Pos+Size, falls within the specified
3517/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003518static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003519 unsigned Pos, unsigned Size, int Low) {
3520 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003521 if (!isUndefOrEqual(Mask[i], Low))
3522 return false;
3523 return true;
3524}
3525
Nate Begeman9008ca62009-04-27 18:41:29 +00003526/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3527/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3528/// the second operand.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003529static bool isPSHUFDMask(ArrayRef<int> Mask, MVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003530 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003531 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003533 return (Mask[0] < 2 && Mask[1] < 2);
3534 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003535}
3536
Nate Begeman9008ca62009-04-27 18:41:29 +00003537/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3538/// is suitable for input to PSHUFHW.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003539static bool isPSHUFHWMask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003540 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003541 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003542
Nate Begeman9008ca62009-04-27 18:41:29 +00003543 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003544 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3545 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003546
Evan Cheng506d3df2006-03-29 23:07:14 +00003547 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003548 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003549 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003550 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003551
Craig Toppera9a568a2012-05-02 08:03:44 +00003552 if (VT == MVT::v16i16) {
3553 // Lower quadword copied in order or undef.
3554 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3555 return false;
3556
3557 // Upper quadword shuffled.
3558 for (unsigned i = 12; i != 16; ++i)
3559 if (!isUndefOrInRange(Mask[i], 12, 16))
3560 return false;
3561 }
3562
Evan Cheng506d3df2006-03-29 23:07:14 +00003563 return true;
3564}
3565
Nate Begeman9008ca62009-04-27 18:41:29 +00003566/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3567/// is suitable for input to PSHUFLW.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003568static bool isPSHUFLWMask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003569 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003570 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003571
Rafael Espindola15684b22009-04-24 12:40:33 +00003572 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003573 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3574 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003575
Rafael Espindola15684b22009-04-24 12:40:33 +00003576 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003577 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003578 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003579 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003580
Craig Toppera9a568a2012-05-02 08:03:44 +00003581 if (VT == MVT::v16i16) {
3582 // Upper quadword copied in order.
3583 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3584 return false;
3585
3586 // Lower quadword shuffled.
3587 for (unsigned i = 8; i != 12; ++i)
3588 if (!isUndefOrInRange(Mask[i], 8, 12))
3589 return false;
3590 }
3591
Rafael Espindola15684b22009-04-24 12:40:33 +00003592 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003593}
3594
Nate Begemana09008b2009-10-19 02:17:23 +00003595/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3596/// is suitable for input to PALIGNR.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003597static bool isPALIGNRMask(ArrayRef<int> Mask, MVT VT,
Craig Topper0e2037b2012-01-20 05:53:00 +00003598 const X86Subtarget *Subtarget) {
Craig Topper5a529e42013-01-18 06:44:29 +00003599 if ((VT.is128BitVector() && !Subtarget->hasSSSE3()) ||
3600 (VT.is256BitVector() && !Subtarget->hasInt256()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003601 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003602
Craig Topper0e2037b2012-01-20 05:53:00 +00003603 unsigned NumElts = VT.getVectorNumElements();
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003604 unsigned NumLanes = VT.is512BitVector() ? 1: VT.getSizeInBits()/128;
Craig Topper0e2037b2012-01-20 05:53:00 +00003605 unsigned NumLaneElts = NumElts/NumLanes;
3606
3607 // Do not handle 64-bit element shuffles with palignr.
3608 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003609 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003610
Craig Topper0e2037b2012-01-20 05:53:00 +00003611 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3612 unsigned i;
3613 for (i = 0; i != NumLaneElts; ++i) {
3614 if (Mask[i+l] >= 0)
3615 break;
3616 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003617
Craig Topper0e2037b2012-01-20 05:53:00 +00003618 // Lane is all undef, go to next lane
3619 if (i == NumLaneElts)
3620 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003621
Craig Topper0e2037b2012-01-20 05:53:00 +00003622 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003623
Craig Topper0e2037b2012-01-20 05:53:00 +00003624 // Make sure its in this lane in one of the sources
3625 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3626 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003627 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003628
3629 // If not lane 0, then we must match lane 0
3630 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3631 return false;
3632
3633 // Correct second source to be contiguous with first source
3634 if (Start >= (int)NumElts)
3635 Start -= NumElts - NumLaneElts;
3636
3637 // Make sure we're shifting in the right direction.
3638 if (Start <= (int)(i+l))
3639 return false;
3640
3641 Start -= i;
3642
3643 // Check the rest of the elements to see if they are consecutive.
3644 for (++i; i != NumLaneElts; ++i) {
3645 int Idx = Mask[i+l];
3646
3647 // Make sure its in this lane
3648 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3649 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3650 return false;
3651
3652 // If not lane 0, then we must match lane 0
3653 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3654 return false;
3655
3656 if (Idx >= (int)NumElts)
3657 Idx -= NumElts - NumLaneElts;
3658
3659 if (!isUndefOrEqual(Idx, Start+i))
3660 return false;
3661
3662 }
Nate Begemana09008b2009-10-19 02:17:23 +00003663 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003664
Nate Begemana09008b2009-10-19 02:17:23 +00003665 return true;
3666}
3667
Craig Topper1a7700a2012-01-19 08:19:12 +00003668/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3669/// the two vector operands have swapped position.
3670static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3671 unsigned NumElems) {
3672 for (unsigned i = 0; i != NumElems; ++i) {
3673 int idx = Mask[i];
3674 if (idx < 0)
3675 continue;
3676 else if (idx < (int)NumElems)
3677 Mask[i] = idx + NumElems;
3678 else
3679 Mask[i] = idx - NumElems;
3680 }
3681}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003682
Craig Topper1a7700a2012-01-19 08:19:12 +00003683/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3684/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3685/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3686/// reverse of what x86 shuffles want.
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003687static bool isSHUFPMask(ArrayRef<int> Mask, MVT VT, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003688
Craig Topper1a7700a2012-01-19 08:19:12 +00003689 unsigned NumElems = VT.getVectorNumElements();
3690 unsigned NumLanes = VT.getSizeInBits()/128;
3691 unsigned NumLaneElems = NumElems/NumLanes;
3692
3693 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003694 return false;
3695
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003696 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3697 bool symetricMaskRequired =
3698 (VT.getSizeInBits() >= 256) && (EltSize == 32);
3699
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003700 // VSHUFPSY divides the resulting vector into 4 chunks.
3701 // The sources are also splitted into 4 chunks, and each destination
3702 // chunk must come from a different source chunk.
3703 //
3704 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3705 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3706 //
3707 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3708 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3709 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003710 // VSHUFPDY divides the resulting vector into 4 chunks.
3711 // The sources are also splitted into 4 chunks, and each destination
3712 // chunk must come from a different source chunk.
3713 //
3714 // SRC1 => X3 X2 X1 X0
3715 // SRC2 => Y3 Y2 Y1 Y0
3716 //
3717 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3718 //
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003719 SmallVector<int, 4> MaskVal(NumLaneElems, -1);
Craig Topper1a7700a2012-01-19 08:19:12 +00003720 unsigned HalfLaneElems = NumLaneElems/2;
3721 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3722 for (unsigned i = 0; i != NumLaneElems; ++i) {
3723 int Idx = Mask[i+l];
3724 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3725 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3726 return false;
3727 // For VSHUFPSY, the mask of the second half must be the same as the
3728 // first but with the appropriate offsets. This works in the same way as
3729 // VPERMILPS works with masks.
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003730 if (!symetricMaskRequired || Idx < 0)
Craig Topper1a7700a2012-01-19 08:19:12 +00003731 continue;
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003732 if (MaskVal[i] < 0) {
3733 MaskVal[i] = Idx - l;
3734 continue;
3735 }
3736 if ((signed)(Idx - l) != MaskVal[i])
Craig Topper1a7700a2012-01-19 08:19:12 +00003737 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003738 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003739 }
3740
3741 return true;
3742}
3743
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003744/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3745/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003746static bool isMOVHLPSMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003747 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003748 return false;
3749
Craig Topper7a9a28b2012-08-12 02:23:29 +00003750 unsigned NumElems = VT.getVectorNumElements();
3751
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003752 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003753 return false;
3754
Evan Cheng2064a2b2006-03-28 06:50:32 +00003755 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003756 return isUndefOrEqual(Mask[0], 6) &&
3757 isUndefOrEqual(Mask[1], 7) &&
3758 isUndefOrEqual(Mask[2], 2) &&
3759 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003760}
3761
Nate Begeman0b10b912009-11-07 23:17:15 +00003762/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3763/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3764/// <2, 3, 2, 3>
Craig Toppercc60bbc2013-08-14 05:58:39 +00003765static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003766 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003767 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003768
Craig Topper7a9a28b2012-08-12 02:23:29 +00003769 unsigned NumElems = VT.getVectorNumElements();
3770
Nate Begeman0b10b912009-11-07 23:17:15 +00003771 if (NumElems != 4)
3772 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003773
Craig Topperdd637ae2012-02-19 05:41:45 +00003774 return isUndefOrEqual(Mask[0], 2) &&
3775 isUndefOrEqual(Mask[1], 3) &&
3776 isUndefOrEqual(Mask[2], 2) &&
3777 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003778}
3779
Evan Cheng5ced1d82006-04-06 23:23:56 +00003780/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3781/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003782static bool isMOVLPMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003783 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003784 return false;
3785
Craig Topperdd637ae2012-02-19 05:41:45 +00003786 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003787
Evan Cheng5ced1d82006-04-06 23:23:56 +00003788 if (NumElems != 2 && NumElems != 4)
3789 return false;
3790
Chad Rosier238ae312012-04-30 17:47:15 +00003791 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003792 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003793 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003794
Chad Rosier238ae312012-04-30 17:47:15 +00003795 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003796 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003797 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003798
3799 return true;
3800}
3801
Nate Begeman0b10b912009-11-07 23:17:15 +00003802/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3803/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003804static bool isMOVLHPSMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003805 if (!VT.is128BitVector())
3806 return false;
3807
Craig Topperdd637ae2012-02-19 05:41:45 +00003808 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003809
Craig Topper7a9a28b2012-08-12 02:23:29 +00003810 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003811 return false;
3812
Chad Rosier238ae312012-04-30 17:47:15 +00003813 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003814 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003815 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003816
Chad Rosier238ae312012-04-30 17:47:15 +00003817 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3818 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003819 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003820
3821 return true;
3822}
3823
Elena Demikhovsky15963732012-06-26 08:04:10 +00003824//
3825// Some special combinations that can be optimized.
3826//
3827static
3828SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3829 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00003830 MVT VT = SVOp->getSimpleValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003831 SDLoc dl(SVOp);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003832
3833 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3834 return SDValue();
3835
3836 ArrayRef<int> Mask = SVOp->getMask();
3837
3838 // These are the special masks that may be optimized.
3839 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3840 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3841 bool MatchEvenMask = true;
3842 bool MatchOddMask = true;
3843 for (int i=0; i<8; ++i) {
3844 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3845 MatchEvenMask = false;
3846 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3847 MatchOddMask = false;
3848 }
Elena Demikhovsky15963732012-06-26 08:04:10 +00003849
Elena Demikhovsky32510202012-09-04 12:49:02 +00003850 if (!MatchEvenMask && !MatchOddMask)
Elena Demikhovsky15963732012-06-26 08:04:10 +00003851 return SDValue();
Michael Liao471b9172012-10-03 23:43:52 +00003852
Elena Demikhovsky15963732012-06-26 08:04:10 +00003853 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3854
Elena Demikhovsky32510202012-09-04 12:49:02 +00003855 SDValue Op0 = SVOp->getOperand(0);
3856 SDValue Op1 = SVOp->getOperand(1);
3857
3858 if (MatchEvenMask) {
3859 // Shift the second operand right to 32 bits.
3860 static const int ShiftRightMask[] = {-1, 0, -1, 2, -1, 4, -1, 6 };
3861 Op1 = DAG.getVectorShuffle(VT, dl, Op1, UndefNode, ShiftRightMask);
3862 } else {
3863 // Shift the first operand left to 32 bits.
3864 static const int ShiftLeftMask[] = {1, -1, 3, -1, 5, -1, 7, -1 };
3865 Op0 = DAG.getVectorShuffle(VT, dl, Op0, UndefNode, ShiftLeftMask);
3866 }
3867 static const int BlendMask[] = {0, 9, 2, 11, 4, 13, 6, 15};
3868 return DAG.getVectorShuffle(VT, dl, Op0, Op1, BlendMask);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003869}
3870
Evan Cheng0038e592006-03-28 00:39:58 +00003871/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3872/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003873static bool isUNPCKLMask(ArrayRef<int> Mask, MVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003874 bool HasInt256, bool V2IsSplat = false) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003875
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003876 assert(VT.getSizeInBits() >= 128 &&
3877 "Unsupported vector type for unpckl");
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003878
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003879 // AVX defines UNPCK* to operate independently on 128-bit lanes.
3880 unsigned NumLanes;
3881 unsigned NumOf256BitLanes;
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00003882 unsigned NumElts = VT.getVectorNumElements();
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003883 if (VT.is256BitVector()) {
3884 if (NumElts != 4 && NumElts != 8 &&
3885 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003886 return false;
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003887 NumLanes = 2;
3888 NumOf256BitLanes = 1;
3889 } else if (VT.is512BitVector()) {
3890 assert(VT.getScalarType().getSizeInBits() >= 32 &&
3891 "Unsupported vector type for unpckh");
3892 NumLanes = 2;
3893 NumOf256BitLanes = 2;
3894 } else {
3895 NumLanes = 1;
3896 NumOf256BitLanes = 1;
3897 }
Eric Christopherfd179292009-08-27 18:07:15 +00003898
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003899 unsigned NumEltsInStride = NumElts/NumOf256BitLanes;
3900 unsigned NumLaneElts = NumEltsInStride/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003901
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003902 for (unsigned l256 = 0; l256 < NumOf256BitLanes; l256 += 1) {
3903 for (unsigned l = 0; l != NumEltsInStride; l += NumLaneElts) {
3904 for (unsigned i = 0, j = l; i != NumLaneElts; i += 2, ++j) {
3905 int BitI = Mask[l256*NumEltsInStride+l+i];
3906 int BitI1 = Mask[l256*NumEltsInStride+l+i+1];
3907 if (!isUndefOrEqual(BitI, j+l256*NumElts))
David Greenea20244d2011-03-02 17:23:43 +00003908 return false;
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003909 if (V2IsSplat && !isUndefOrEqual(BitI1, NumElts))
3910 return false;
3911 if (!isUndefOrEqual(BitI1, j+l256*NumElts+NumEltsInStride))
David Greenea20244d2011-03-02 17:23:43 +00003912 return false;
3913 }
Evan Cheng39623da2006-04-20 08:58:49 +00003914 }
Evan Cheng0038e592006-03-28 00:39:58 +00003915 }
Evan Cheng0038e592006-03-28 00:39:58 +00003916 return true;
3917}
3918
Evan Cheng4fcb9222006-03-28 02:43:26 +00003919/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3920/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003921static bool isUNPCKHMask(ArrayRef<int> Mask, MVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003922 bool HasInt256, bool V2IsSplat = false) {
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003923 assert(VT.getSizeInBits() >= 128 &&
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003924 "Unsupported vector type for unpckh");
3925
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003926 // AVX defines UNPCK* to operate independently on 128-bit lanes.
3927 unsigned NumLanes;
3928 unsigned NumOf256BitLanes;
3929 unsigned NumElts = VT.getVectorNumElements();
3930 if (VT.is256BitVector()) {
3931 if (NumElts != 4 && NumElts != 8 &&
3932 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003933 return false;
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003934 NumLanes = 2;
3935 NumOf256BitLanes = 1;
3936 } else if (VT.is512BitVector()) {
3937 assert(VT.getScalarType().getSizeInBits() >= 32 &&
3938 "Unsupported vector type for unpckh");
3939 NumLanes = 2;
3940 NumOf256BitLanes = 2;
3941 } else {
3942 NumLanes = 1;
3943 NumOf256BitLanes = 1;
3944 }
Eric Christopherfd179292009-08-27 18:07:15 +00003945
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003946 unsigned NumEltsInStride = NumElts/NumOf256BitLanes;
3947 unsigned NumLaneElts = NumEltsInStride/NumLanes;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003948
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003949 for (unsigned l256 = 0; l256 < NumOf256BitLanes; l256 += 1) {
3950 for (unsigned l = 0; l != NumEltsInStride; l += NumLaneElts) {
3951 for (unsigned i = 0, j = l+NumLaneElts/2; i != NumLaneElts; i += 2, ++j) {
3952 int BitI = Mask[l256*NumEltsInStride+l+i];
3953 int BitI1 = Mask[l256*NumEltsInStride+l+i+1];
3954 if (!isUndefOrEqual(BitI, j+l256*NumElts))
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003955 return false;
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003956 if (V2IsSplat && !isUndefOrEqual(BitI1, NumElts))
3957 return false;
3958 if (!isUndefOrEqual(BitI1, j+l256*NumElts+NumEltsInStride))
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003959 return false;
3960 }
Evan Cheng39623da2006-04-20 08:58:49 +00003961 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003962 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003963 return true;
3964}
3965
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003966/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3967/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3968/// <0, 0, 1, 1>
Craig Toppercc60bbc2013-08-14 05:58:39 +00003969static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003970 unsigned NumElts = VT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00003971 bool Is256BitVec = VT.is256BitVector();
Craig Topper94438ba2011-12-16 08:06:31 +00003972
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00003973 if (VT.is512BitVector())
3974 return false;
Craig Topper94438ba2011-12-16 08:06:31 +00003975 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3976 "Unsupported vector type for unpckh");
3977
Craig Topper5a529e42013-01-18 06:44:29 +00003978 if (Is256BitVec && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003979 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003980 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003981
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003982 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3983 // FIXME: Need a better way to get rid of this, there's no latency difference
3984 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3985 // the former later. We should also remove the "_undef" special mask.
Craig Topper5a529e42013-01-18 06:44:29 +00003986 if (NumElts == 4 && Is256BitVec)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003987 return false;
3988
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003989 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3990 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003991 unsigned NumLanes = VT.getSizeInBits()/128;
3992 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003993
Craig Topper59235472013-08-06 07:23:12 +00003994 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
3995 for (unsigned i = 0, j = l; i != NumLaneElts; i += 2, ++j) {
3996 int BitI = Mask[l+i];
3997 int BitI1 = Mask[l+i+1];
David Greenea20244d2011-03-02 17:23:43 +00003998
3999 if (!isUndefOrEqual(BitI, j))
4000 return false;
4001 if (!isUndefOrEqual(BitI1, j))
4002 return false;
4003 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00004004 }
David Greenea20244d2011-03-02 17:23:43 +00004005
Rafael Espindola15684b22009-04-24 12:40:33 +00004006 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00004007}
4008
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004009/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
4010/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
4011/// <2, 2, 3, 3>
Craig Toppercc60bbc2013-08-14 05:58:39 +00004012static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00004013 unsigned NumElts = VT.getVectorNumElements();
4014
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004015 if (VT.is512BitVector())
4016 return false;
4017
Craig Topper94438ba2011-12-16 08:06:31 +00004018 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4019 "Unsupported vector type for unpckh");
4020
Craig Topper5a529e42013-01-18 06:44:29 +00004021 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004022 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004023 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004024
Craig Topper94438ba2011-12-16 08:06:31 +00004025 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
4026 // independently on 128-bit lanes.
4027 unsigned NumLanes = VT.getSizeInBits()/128;
4028 unsigned NumLaneElts = NumElts/NumLanes;
4029
Craig Topper59235472013-08-06 07:23:12 +00004030 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
4031 for (unsigned i = 0, j = l+NumLaneElts/2; i != NumLaneElts; i += 2, ++j) {
4032 int BitI = Mask[l+i];
4033 int BitI1 = Mask[l+i+1];
Craig Topper94438ba2011-12-16 08:06:31 +00004034 if (!isUndefOrEqual(BitI, j))
4035 return false;
4036 if (!isUndefOrEqual(BitI1, j))
4037 return false;
4038 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004039 }
Rafael Espindola15684b22009-04-24 12:40:33 +00004040 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00004041}
4042
Evan Cheng017dcc62006-04-21 01:05:10 +00004043/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
4044/// specifies a shuffle of elements that is suitable for input to MOVSS,
4045/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004046static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00004047 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004048 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00004049 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00004050 return false;
Eli Friedman10415532009-06-06 06:05:10 +00004051
Craig Topperc612d792012-01-02 09:17:37 +00004052 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004053
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004055 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004056
Craig Topperc612d792012-01-02 09:17:37 +00004057 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004059 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004060
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004061 return true;
4062}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00004063
Craig Topper70b883b2011-11-28 10:14:51 +00004064/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004065/// as permutations between 128-bit chunks or halves. As an example: this
4066/// shuffle bellow:
4067/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
4068/// The first half comes from the second half of V1 and the second half from the
4069/// the second half of V2.
Craig Topper8d725b92013-08-15 05:33:45 +00004070static bool isVPERM2X128Mask(ArrayRef<int> Mask, MVT VT, bool HasFp256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004071 if (!HasFp256 || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004072 return false;
4073
4074 // The shuffle result is divided into half A and half B. In total the two
4075 // sources have 4 halves, namely: C, D, E, F. The final values of A and
4076 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00004077 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004078 bool MatchA = false, MatchB = false;
4079
4080 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00004081 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004082 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
4083 MatchA = true;
4084 break;
4085 }
4086 }
4087
4088 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00004089 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004090 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
4091 MatchB = true;
4092 break;
4093 }
4094 }
4095
4096 return MatchA && MatchB;
4097}
4098
Craig Topper70b883b2011-11-28 10:14:51 +00004099/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
4100/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00004101static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004102 MVT VT = SVOp->getSimpleValueType(0);
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004103
Craig Topperc612d792012-01-02 09:17:37 +00004104 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004105
Craig Topperc612d792012-01-02 09:17:37 +00004106 unsigned FstHalf = 0, SndHalf = 0;
4107 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004108 if (SVOp->getMaskElt(i) > 0) {
4109 FstHalf = SVOp->getMaskElt(i)/HalfSize;
4110 break;
4111 }
4112 }
Craig Topperc612d792012-01-02 09:17:37 +00004113 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004114 if (SVOp->getMaskElt(i) > 0) {
4115 SndHalf = SVOp->getMaskElt(i)/HalfSize;
4116 break;
4117 }
4118 }
4119
4120 return (FstHalf | (SndHalf << 4));
4121}
4122
Craig Topperd36e1ef2013-08-15 08:38:25 +00004123// Symetric in-lane mask. Each lane has 4 elements (for imm8)
Craig Topper8d725b92013-08-15 05:33:45 +00004124static bool isPermImmMask(ArrayRef<int> Mask, MVT VT, unsigned& Imm8) {
Craig Topperd36e1ef2013-08-15 08:38:25 +00004125 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4126 if (EltSize < 32)
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004127 return false;
4128
Craig Topperd36e1ef2013-08-15 08:38:25 +00004129 unsigned NumElts = VT.getVectorNumElements();
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004130 Imm8 = 0;
Craig Topperd36e1ef2013-08-15 08:38:25 +00004131 if (VT.is128BitVector() || (VT.is256BitVector() && EltSize == 64)) {
4132 for (unsigned i = 0; i != NumElts; ++i) {
4133 if (Mask[i] < 0)
4134 continue;
4135 Imm8 |= Mask[i] << (i*2);
4136 }
4137 return true;
4138 }
4139
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004140 unsigned LaneSize = 4;
Craig Topperd36e1ef2013-08-15 08:38:25 +00004141 SmallVector<int, 4> MaskVal(LaneSize, -1);
4142
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004143 for (unsigned l = 0; l != NumElts; l += LaneSize) {
4144 for (unsigned i = 0; i != LaneSize; ++i) {
4145 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
4146 return false;
Craig Topperd36e1ef2013-08-15 08:38:25 +00004147 if (Mask[i+l] < 0)
4148 continue;
4149 if (MaskVal[i] < 0) {
4150 MaskVal[i] = Mask[i+l] - l;
4151 Imm8 |= MaskVal[i] << (i*2);
4152 continue;
4153 }
4154 if (Mask[i+l] != (signed)(MaskVal[i]+l))
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004155 return false;
4156 }
4157 }
4158 return true;
4159}
4160
Craig Topper70b883b2011-11-28 10:14:51 +00004161/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004162/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
4163/// Note that VPERMIL mask matching is different depending whether theunderlying
4164/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
4165/// to the same elements of the low, but to the higher half of the source.
4166/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00004167/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004168static bool isVPERMILPMask(ArrayRef<int> Mask, MVT VT) {
4169 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4170 if (VT.getSizeInBits() < 256 || EltSize < 32)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004171 return false;
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004172 bool symetricMaskRequired = (EltSize == 32);
Craig Topperc612d792012-01-02 09:17:37 +00004173 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004174
Craig Topperc612d792012-01-02 09:17:37 +00004175 unsigned NumLanes = VT.getSizeInBits()/128;
4176 unsigned LaneSize = NumElts/NumLanes;
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004177 // 2 or 4 elements in one lane
4178
4179 SmallVector<int, 4> ExpectedMaskVal(LaneSize, -1);
Craig Topper1a7700a2012-01-19 08:19:12 +00004180 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00004181 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00004182 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00004183 return false;
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004184 if (symetricMaskRequired) {
4185 if (ExpectedMaskVal[i] < 0 && Mask[i+l] >= 0) {
4186 ExpectedMaskVal[i] = Mask[i+l] - l;
4187 continue;
4188 }
4189 if (!isUndefOrEqual(Mask[i+l], ExpectedMaskVal[i]+l))
4190 return false;
4191 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004192 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004193 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004194 return true;
4195}
4196
Craig Topper5aaffa82012-02-19 02:53:47 +00004197/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00004198/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00004199/// element of vector 2 and the other elements to come from vector 1 in order.
Craig Toppercc60bbc2013-08-14 05:58:39 +00004200static bool isCommutedMOVLMask(ArrayRef<int> Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004202 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00004203 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00004204
4205 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00004206 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00004207 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004208
Nate Begeman9008ca62009-04-27 18:41:29 +00004209 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00004210 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004211
Craig Topperc612d792012-01-02 09:17:37 +00004212 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
4214 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
4215 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00004216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004217
Evan Cheng39623da2006-04-20 08:58:49 +00004218 return true;
4219}
4220
Evan Chengd9539472006-04-14 21:59:03 +00004221/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
4222/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004223/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Toppercc60bbc2013-08-14 05:58:39 +00004224static bool isMOVSHDUPMask(ArrayRef<int> Mask, MVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00004225 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00004226 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00004227 return false;
4228
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004229 unsigned NumElems = VT.getVectorNumElements();
4230
Craig Topper5a529e42013-01-18 06:44:29 +00004231 if ((VT.is128BitVector() && NumElems != 4) ||
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004232 (VT.is256BitVector() && NumElems != 8) ||
4233 (VT.is512BitVector() && NumElems != 16))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004234 return false;
4235
4236 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00004237 for (unsigned i = 0; i != NumElems; i += 2)
4238 if (!isUndefOrEqual(Mask[i], i+1) ||
4239 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004241
4242 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004243}
4244
4245/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
4246/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004247/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Toppercc60bbc2013-08-14 05:58:39 +00004248static bool isMOVSLDUPMask(ArrayRef<int> Mask, MVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00004249 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00004250 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00004251 return false;
4252
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004253 unsigned NumElems = VT.getVectorNumElements();
4254
Craig Topper5a529e42013-01-18 06:44:29 +00004255 if ((VT.is128BitVector() && NumElems != 4) ||
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004256 (VT.is256BitVector() && NumElems != 8) ||
4257 (VT.is512BitVector() && NumElems != 16))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004258 return false;
4259
4260 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00004261 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00004262 if (!isUndefOrEqual(Mask[i], i) ||
4263 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00004265
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004266 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004267}
4268
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004269/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
4270/// specifies a shuffle of elements that is suitable for input to 256-bit
4271/// version of MOVDDUP.
Craig Toppercc60bbc2013-08-14 05:58:39 +00004272static bool isMOVDDUPYMask(ArrayRef<int> Mask, MVT VT, bool HasFp256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004273 if (!HasFp256 || !VT.is256BitVector())
Craig Topper7a9a28b2012-08-12 02:23:29 +00004274 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004275
Craig Topper7a9a28b2012-08-12 02:23:29 +00004276 unsigned NumElts = VT.getVectorNumElements();
4277 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004278 return false;
4279
Craig Topperc612d792012-01-02 09:17:37 +00004280 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004281 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004282 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004283 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004284 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004285 return false;
4286 return true;
4287}
4288
Evan Cheng0b457f02008-09-25 20:50:48 +00004289/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004290/// specifies a shuffle of elements that is suitable for input to 128-bit
4291/// version of MOVDDUP.
Craig Toppercc60bbc2013-08-14 05:58:39 +00004292static bool isMOVDDUPMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004293 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004294 return false;
4295
Craig Topperc612d792012-01-02 09:17:37 +00004296 unsigned e = VT.getVectorNumElements() / 2;
4297 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004298 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004299 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004300 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004301 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004302 return false;
4303 return true;
4304}
4305
Elena Demikhovsky83952512013-07-31 11:35:14 +00004306/// isVEXTRACTIndex - Return true if the specified
David Greenec38a03e2011-02-03 15:50:00 +00004307/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
Elena Demikhovsky83952512013-07-31 11:35:14 +00004308/// suitable for instruction that extract 128 or 256 bit vectors
4309static bool isVEXTRACTIndex(SDNode *N, unsigned vecWidth) {
4310 assert((vecWidth == 128 || vecWidth == 256) && "Unexpected vector width");
David Greenec38a03e2011-02-03 15:50:00 +00004311 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4312 return false;
4313
Elena Demikhovsky83952512013-07-31 11:35:14 +00004314 // The index should be aligned on a vecWidth-bit boundary.
David Greenec38a03e2011-02-03 15:50:00 +00004315 uint64_t Index =
4316 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4317
Craig Topper5a0910b2013-08-15 02:33:50 +00004318 MVT VT = N->getSimpleValueType(0);
Craig Topper5141d972013-01-18 08:41:28 +00004319 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00004320 bool Result = (Index * ElSize) % vecWidth == 0;
David Greenec38a03e2011-02-03 15:50:00 +00004321
4322 return Result;
4323}
4324
Elena Demikhovsky83952512013-07-31 11:35:14 +00004325/// isVINSERTIndex - Return true if the specified INSERT_SUBVECTOR
David Greeneccacdc12011-02-04 16:08:29 +00004326/// operand specifies a subvector insert that is suitable for input to
Elena Demikhovsky83952512013-07-31 11:35:14 +00004327/// insertion of 128 or 256-bit subvectors
4328static bool isVINSERTIndex(SDNode *N, unsigned vecWidth) {
4329 assert((vecWidth == 128 || vecWidth == 256) && "Unexpected vector width");
David Greeneccacdc12011-02-04 16:08:29 +00004330 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4331 return false;
Elena Demikhovsky83952512013-07-31 11:35:14 +00004332 // The index should be aligned on a vecWidth-bit boundary.
David Greeneccacdc12011-02-04 16:08:29 +00004333 uint64_t Index =
4334 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4335
Craig Topper5a0910b2013-08-15 02:33:50 +00004336 MVT VT = N->getSimpleValueType(0);
Craig Topper5141d972013-01-18 08:41:28 +00004337 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00004338 bool Result = (Index * ElSize) % vecWidth == 0;
David Greeneccacdc12011-02-04 16:08:29 +00004339
4340 return Result;
4341}
4342
Elena Demikhovsky83952512013-07-31 11:35:14 +00004343bool X86::isVINSERT128Index(SDNode *N) {
4344 return isVINSERTIndex(N, 128);
4345}
4346
4347bool X86::isVINSERT256Index(SDNode *N) {
4348 return isVINSERTIndex(N, 256);
4349}
4350
4351bool X86::isVEXTRACT128Index(SDNode *N) {
4352 return isVEXTRACTIndex(N, 128);
4353}
4354
4355bool X86::isVEXTRACT256Index(SDNode *N) {
4356 return isVEXTRACTIndex(N, 256);
4357}
4358
Evan Cheng63d33002006-03-22 08:01:21 +00004359/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004360/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00004361/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00004362static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004363 MVT VT = N->getSimpleValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004364
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00004365 assert((VT.getSizeInBits() >= 128) &&
Craig Topper1a7700a2012-01-19 08:19:12 +00004366 "Unsupported vector type for PSHUF/SHUFP");
4367
4368 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
4369 // independently on 128-bit lanes.
4370 unsigned NumElts = VT.getVectorNumElements();
4371 unsigned NumLanes = VT.getSizeInBits()/128;
4372 unsigned NumLaneElts = NumElts/NumLanes;
4373
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00004374 assert((NumLaneElts == 2 || NumLaneElts == 4 || NumLaneElts == 8) &&
4375 "Only supports 2, 4 or 8 elements per lane");
Craig Topper1a7700a2012-01-19 08:19:12 +00004376
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00004377 unsigned Shift = (NumLaneElts >= 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00004378 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00004379 for (unsigned i = 0; i != NumElts; ++i) {
4380 int Elt = N->getMaskElt(i);
4381 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00004382 Elt &= NumLaneElts - 1;
4383 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00004384 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00004385 }
Craig Topper1a7700a2012-01-19 08:19:12 +00004386
Evan Cheng63d33002006-03-22 08:01:21 +00004387 return Mask;
4388}
4389
Evan Cheng506d3df2006-03-29 23:07:14 +00004390/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004391/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004392static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004393 MVT VT = N->getSimpleValueType(0);
Craig Topper6b28d352012-05-03 07:12:59 +00004394
4395 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4396 "Unsupported vector type for PSHUFHW");
4397
4398 unsigned NumElts = VT.getVectorNumElements();
4399
Evan Cheng506d3df2006-03-29 23:07:14 +00004400 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004401 for (unsigned l = 0; l != NumElts; l += 8) {
4402 // 8 nodes per lane, but we only care about the last 4.
4403 for (unsigned i = 0; i < 4; ++i) {
4404 int Elt = N->getMaskElt(l+i+4);
4405 if (Elt < 0) continue;
4406 Elt &= 0x3; // only 2-bits.
4407 Mask |= Elt << (i * 2);
4408 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004409 }
Craig Topper6b28d352012-05-03 07:12:59 +00004410
Evan Cheng506d3df2006-03-29 23:07:14 +00004411 return Mask;
4412}
4413
4414/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004415/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004416static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004417 MVT VT = N->getSimpleValueType(0);
Craig Topper6b28d352012-05-03 07:12:59 +00004418
4419 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4420 "Unsupported vector type for PSHUFHW");
4421
4422 unsigned NumElts = VT.getVectorNumElements();
4423
Evan Cheng506d3df2006-03-29 23:07:14 +00004424 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004425 for (unsigned l = 0; l != NumElts; l += 8) {
4426 // 8 nodes per lane, but we only care about the first 4.
4427 for (unsigned i = 0; i < 4; ++i) {
4428 int Elt = N->getMaskElt(l+i);
4429 if (Elt < 0) continue;
4430 Elt &= 0x3; // only 2-bits
4431 Mask |= Elt << (i * 2);
4432 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004433 }
Craig Topper6b28d352012-05-03 07:12:59 +00004434
Evan Cheng506d3df2006-03-29 23:07:14 +00004435 return Mask;
4436}
4437
Nate Begemana09008b2009-10-19 02:17:23 +00004438/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4439/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004440static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004441 MVT VT = SVOp->getSimpleValueType(0);
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004442 unsigned EltSize = VT.is512BitVector() ? 1 :
4443 VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004444
Craig Topper0e2037b2012-01-20 05:53:00 +00004445 unsigned NumElts = VT.getVectorNumElements();
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004446 unsigned NumLanes = VT.is512BitVector() ? 1 : VT.getSizeInBits()/128;
Craig Topper0e2037b2012-01-20 05:53:00 +00004447 unsigned NumLaneElts = NumElts/NumLanes;
4448
4449 int Val = 0;
4450 unsigned i;
4451 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004452 Val = SVOp->getMaskElt(i);
4453 if (Val >= 0)
4454 break;
4455 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004456 if (Val >= (int)NumElts)
4457 Val -= NumElts - NumLaneElts;
4458
Eli Friedman63f8dde2011-07-25 21:36:45 +00004459 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004460 return (Val - i) * EltSize;
4461}
4462
Elena Demikhovsky83952512013-07-31 11:35:14 +00004463static unsigned getExtractVEXTRACTImmediate(SDNode *N, unsigned vecWidth) {
4464 assert((vecWidth == 128 || vecWidth == 256) && "Unsupported vector width");
David Greenec38a03e2011-02-03 15:50:00 +00004465 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
Elena Demikhovsky83952512013-07-31 11:35:14 +00004466 llvm_unreachable("Illegal extract subvector for VEXTRACT");
David Greenec38a03e2011-02-03 15:50:00 +00004467
4468 uint64_t Index =
4469 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4470
Craig Topper5a0910b2013-08-15 02:33:50 +00004471 MVT VecVT = N->getOperand(0).getSimpleValueType();
Craig Toppercfcab212013-01-19 08:27:45 +00004472 MVT ElVT = VecVT.getVectorElementType();
David Greenec38a03e2011-02-03 15:50:00 +00004473
Elena Demikhovsky83952512013-07-31 11:35:14 +00004474 unsigned NumElemsPerChunk = vecWidth / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004475 return Index / NumElemsPerChunk;
4476}
4477
Elena Demikhovsky83952512013-07-31 11:35:14 +00004478static unsigned getInsertVINSERTImmediate(SDNode *N, unsigned vecWidth) {
4479 assert((vecWidth == 128 || vecWidth == 256) && "Unsupported vector width");
David Greeneccacdc12011-02-04 16:08:29 +00004480 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
Elena Demikhovsky83952512013-07-31 11:35:14 +00004481 llvm_unreachable("Illegal insert subvector for VINSERT");
David Greeneccacdc12011-02-04 16:08:29 +00004482
4483 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004484 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004485
Craig Topper5a0910b2013-08-15 02:33:50 +00004486 MVT VecVT = N->getSimpleValueType(0);
Craig Toppercfcab212013-01-19 08:27:45 +00004487 MVT ElVT = VecVT.getVectorElementType();
David Greeneccacdc12011-02-04 16:08:29 +00004488
Elena Demikhovsky83952512013-07-31 11:35:14 +00004489 unsigned NumElemsPerChunk = vecWidth / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004490 return Index / NumElemsPerChunk;
4491}
4492
Elena Demikhovsky83952512013-07-31 11:35:14 +00004493/// getExtractVEXTRACT128Immediate - Return the appropriate immediate
4494/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4495/// and VINSERTI128 instructions.
4496unsigned X86::getExtractVEXTRACT128Immediate(SDNode *N) {
4497 return getExtractVEXTRACTImmediate(N, 128);
4498}
4499
4500/// getExtractVEXTRACT256Immediate - Return the appropriate immediate
4501/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF64x4
4502/// and VINSERTI64x4 instructions.
4503unsigned X86::getExtractVEXTRACT256Immediate(SDNode *N) {
4504 return getExtractVEXTRACTImmediate(N, 256);
4505}
4506
4507/// getInsertVINSERT128Immediate - Return the appropriate immediate
4508/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4509/// and VINSERTI128 instructions.
4510unsigned X86::getInsertVINSERT128Immediate(SDNode *N) {
4511 return getInsertVINSERTImmediate(N, 128);
4512}
4513
4514/// getInsertVINSERT256Immediate - Return the appropriate immediate
4515/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF46x4
4516/// and VINSERTI64x4 instructions.
4517unsigned X86::getInsertVINSERT256Immediate(SDNode *N) {
4518 return getInsertVINSERTImmediate(N, 256);
4519}
4520
Evan Cheng37b73872009-07-30 08:33:02 +00004521/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4522/// constant +0.0.
4523bool X86::isZeroNode(SDValue Elt) {
Jakub Staszak30fcfc32013-02-16 13:34:26 +00004524 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Elt))
4525 return CN->isNullValue();
4526 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Elt))
4527 return CFP->getValueAPF().isPosZero();
4528 return false;
Evan Cheng37b73872009-07-30 08:33:02 +00004529}
4530
Nate Begeman9008ca62009-04-27 18:41:29 +00004531/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4532/// their permute mask.
4533static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4534 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004535 MVT VT = SVOp->getSimpleValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004536 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004538
Nate Begeman5a5ca152009-04-29 05:20:52 +00004539 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004540 int Idx = SVOp->getMaskElt(i);
4541 if (Idx >= 0) {
4542 if (Idx < (int)NumElems)
4543 Idx += NumElems;
4544 else
4545 Idx -= NumElems;
4546 }
4547 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004548 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00004549 return DAG.getVectorShuffle(VT, SDLoc(SVOp), SVOp->getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004551}
4552
Evan Cheng533a0aa2006-04-19 20:35:22 +00004553/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4554/// match movhlps. The lower half elements should come from upper half of
4555/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004556/// half of V2 (and in order).
Craig Toppercc60bbc2013-08-14 05:58:39 +00004557static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004558 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004559 return false;
4560 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004561 return false;
4562 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004563 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004564 return false;
4565 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004566 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004567 return false;
4568 return true;
4569}
4570
Evan Cheng5ced1d82006-04-06 23:23:56 +00004571/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004572/// is promoted to a vector. It also returns the LoadSDNode by reference if
4573/// required.
4574static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004575 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4576 return false;
4577 N = N->getOperand(0).getNode();
4578 if (!ISD::isNON_EXTLoad(N))
4579 return false;
4580 if (LD)
4581 *LD = cast<LoadSDNode>(N);
4582 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004583}
4584
Dan Gohman65fd6562011-11-03 21:49:52 +00004585// Test whether the given value is a vector value which will be legalized
4586// into a load.
4587static bool WillBeConstantPoolLoad(SDNode *N) {
4588 if (N->getOpcode() != ISD::BUILD_VECTOR)
4589 return false;
4590
4591 // Check for any non-constant elements.
4592 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4593 switch (N->getOperand(i).getNode()->getOpcode()) {
4594 case ISD::UNDEF:
4595 case ISD::ConstantFP:
4596 case ISD::Constant:
4597 break;
4598 default:
4599 return false;
4600 }
4601
4602 // Vectors of all-zeros and all-ones are materialized with special
4603 // instructions rather than being loaded.
4604 return !ISD::isBuildVectorAllZeros(N) &&
4605 !ISD::isBuildVectorAllOnes(N);
4606}
4607
Evan Cheng533a0aa2006-04-19 20:35:22 +00004608/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4609/// match movlp{s|d}. The lower half elements should come from lower half of
4610/// V1 (and in order), and the upper half elements should come from the upper
4611/// half of V2 (and in order). And since V1 will become the source of the
4612/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004613static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Toppercc60bbc2013-08-14 05:58:39 +00004614 ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004615 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004616 return false;
4617
Evan Cheng466685d2006-10-09 20:57:25 +00004618 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004619 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004620 // Is V2 is a vector load, don't do this transformation. We will try to use
4621 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004622 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004623 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004624
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004625 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004626
Evan Cheng533a0aa2006-04-19 20:35:22 +00004627 if (NumElems != 2 && NumElems != 4)
4628 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004629 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004630 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004631 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004632 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004633 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004634 return false;
4635 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004636}
4637
Evan Cheng39623da2006-04-20 08:58:49 +00004638/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4639/// all the same.
4640static bool isSplatVector(SDNode *N) {
4641 if (N->getOpcode() != ISD::BUILD_VECTOR)
4642 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004643
Dan Gohman475871a2008-07-27 21:46:04 +00004644 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004645 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4646 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004647 return false;
4648 return true;
4649}
4650
Evan Cheng213d2cf2007-05-17 18:45:50 +00004651/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004652/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004653/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004654static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004655 SDValue V1 = N->getOperand(0);
4656 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004657 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4658 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004660 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004661 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004662 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4663 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004664 if (Opc != ISD::BUILD_VECTOR ||
4665 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 return false;
4667 } else if (Idx >= 0) {
4668 unsigned Opc = V1.getOpcode();
4669 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4670 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004671 if (Opc != ISD::BUILD_VECTOR ||
4672 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004673 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004674 }
4675 }
4676 return true;
4677}
4678
4679/// getZeroVector - Returns a vector of specified type with all zero elements.
4680///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004681static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004682 SelectionDAG &DAG, SDLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004683 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004684
Dale Johannesen0488fb62010-09-30 23:57:10 +00004685 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004686 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004687 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004688 if (VT.is128BitVector()) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004689 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004690 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4691 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4692 } else { // SSE1
4693 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4694 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4695 }
Craig Topper5a529e42013-01-18 06:44:29 +00004696 } else if (VT.is256BitVector()) { // AVX
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004697 if (Subtarget->hasInt256()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004698 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4699 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004700 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops,
4701 array_lengthof(Ops));
Craig Topper12216172012-01-13 08:12:35 +00004702 } else {
4703 // 256-bit logic and arithmetic instructions in AVX are all
4704 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4705 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4706 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004707 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops,
4708 array_lengthof(Ops));
Craig Topper12216172012-01-13 08:12:35 +00004709 }
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00004710 } else if (VT.is512BitVector()) { // AVX-512
4711 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4712 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst,
4713 Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4714 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i32, Ops, 16);
Craig Topper9d352402012-04-23 07:24:41 +00004715 } else
4716 llvm_unreachable("Unexpected vector type");
4717
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004718 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004719}
4720
Chris Lattner8a594482007-11-25 00:24:49 +00004721/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004722/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4723/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4724/// Then bitcast to their original type, ensuring they get CSE'd.
Craig Topper45e1c752013-01-20 00:38:18 +00004725static SDValue getOnesVector(MVT VT, bool HasInt256, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004726 SDLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004727 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004728
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004730 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004731 if (VT.is256BitVector()) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004732 if (HasInt256) { // AVX2
Craig Topper745a86b2011-11-19 22:34:59 +00004733 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004734 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops,
4735 array_lengthof(Ops));
Craig Topper745a86b2011-11-19 22:34:59 +00004736 } else { // AVX
4737 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004738 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004739 }
Craig Topper5a529e42013-01-18 06:44:29 +00004740 } else if (VT.is128BitVector()) {
Craig Topper745a86b2011-11-19 22:34:59 +00004741 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004742 } else
4743 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004744
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004745 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004746}
4747
Evan Cheng39623da2006-04-20 08:58:49 +00004748/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4749/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004750static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004751 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004752 if (Mask[i] > (int)NumElems) {
4753 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004754 }
Evan Cheng39623da2006-04-20 08:58:49 +00004755 }
Evan Cheng39623da2006-04-20 08:58:49 +00004756}
4757
Evan Cheng017dcc62006-04-21 01:05:10 +00004758/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4759/// operation of specified width.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004760static SDValue getMOVL(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004761 SDValue V2) {
4762 unsigned NumElems = VT.getVectorNumElements();
4763 SmallVector<int, 8> Mask;
4764 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004765 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 Mask.push_back(i);
4767 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004768}
4769
Nate Begeman9008ca62009-04-27 18:41:29 +00004770/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Craig Topper8d725b92013-08-15 05:33:45 +00004771static SDValue getUnpackl(SelectionDAG &DAG, SDLoc dl, MVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004772 SDValue V2) {
4773 unsigned NumElems = VT.getVectorNumElements();
4774 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004775 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 Mask.push_back(i);
4777 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004778 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004780}
4781
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004782/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Craig Topper8d725b92013-08-15 05:33:45 +00004783static SDValue getUnpackh(SelectionDAG &DAG, SDLoc dl, MVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004784 SDValue V2) {
4785 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004786 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004787 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 Mask.push_back(i + Half);
4789 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004790 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004791 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004792}
4793
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004794// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004795// a generic shuffle instruction because the target has no such instructions.
4796// Generate shuffles which repeat i16 and i8 several times until they can be
4797// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004798static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Craig Topper8d725b92013-08-15 05:33:45 +00004799 MVT VT = V.getSimpleValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004800 int NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004801 SDLoc dl(V);
Rafael Espindola15684b22009-04-24 12:40:33 +00004802
Nate Begeman9008ca62009-04-27 18:41:29 +00004803 while (NumElems > 4) {
4804 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004805 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004806 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004807 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004808 EltNo -= NumElems/2;
4809 }
4810 NumElems >>= 1;
4811 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004812 return V;
4813}
Eric Christopherfd179292009-08-27 18:07:15 +00004814
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004815/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4816static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004817 MVT VT = V.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004818 SDLoc dl(V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004819
Craig Topper5a529e42013-01-18 06:44:29 +00004820 if (VT.is128BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004821 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004822 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004823 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4824 &SplatMask[0]);
Craig Topper5a529e42013-01-18 06:44:29 +00004825 } else if (VT.is256BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004826 // To use VPERMILPS to splat scalars, the second half of indicies must
4827 // refer to the higher part, which is a duplication of the lower one,
4828 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004829 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4830 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004831
4832 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4833 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4834 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004835 } else
4836 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004837
4838 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4839}
4840
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004841/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004842static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004843 MVT SrcVT = SV->getSimpleValueType(0);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004844 SDValue V1 = SV->getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004845 SDLoc dl(SV);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004846
4847 int EltNo = SV->getSplatIndex();
4848 int NumElems = SrcVT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00004849 bool Is256BitVec = SrcVT.is256BitVector();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004850
Craig Topper5a529e42013-01-18 06:44:29 +00004851 assert(((SrcVT.is128BitVector() && NumElems > 4) || Is256BitVec) &&
4852 "Unknown how to promote splat for type");
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004853
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004854 // Extract the 128-bit part containing the splat element and update
4855 // the splat element index when it refers to the higher register.
Craig Topper5a529e42013-01-18 06:44:29 +00004856 if (Is256BitVec) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004857 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4858 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004859 EltNo -= NumElems/2;
4860 }
4861
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004862 // All i16 and i8 vector types can't be used directly by a generic shuffle
4863 // instruction because the target has no such instruction. Generate shuffles
4864 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004865 // be manipulated by target suported shuffles.
Craig Topperf3d98a82013-08-14 07:04:42 +00004866 MVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004867 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004868 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004869
4870 // Recreate the 256-bit vector and place the same 128-bit vector
4871 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004872 // to use VPERM* to shuffle the vectors
Craig Topper5a529e42013-01-18 06:44:29 +00004873 if (Is256BitVec) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004874 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004875 }
4876
4877 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004878}
4879
Evan Chengba05f722006-04-21 23:03:30 +00004880/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004881/// vector of zero or undef vector. This produces a shuffle where the low
4882/// element of V2 is swizzled into the zero/undef vector, landing at element
4883/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004884static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004885 bool IsZero,
4886 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004887 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004888 MVT VT = V2.getSimpleValueType();
Craig Topper12216172012-01-13 08:12:35 +00004889 SDValue V1 = IsZero
Andrew Trickac6d9be2013-05-25 02:42:55 +00004890 ? getZeroVector(VT, Subtarget, DAG, SDLoc(V2)) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004891 unsigned NumElems = VT.getVectorNumElements();
4892 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004893 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004894 // If this is the insertion idx, put the low elt of V2 here.
4895 MaskVec.push_back(i == Idx ? NumElems : i);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004896 return DAG.getVectorShuffle(VT, SDLoc(V2), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004897}
4898
Craig Toppera1ffc682012-03-20 06:42:26 +00004899/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4900/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004901/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004902static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004903 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004904 unsigned NumElems = VT.getVectorNumElements();
4905 SDValue ImmN;
4906
Craig Topper89f4e662012-03-20 07:17:59 +00004907 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004908 switch(N->getOpcode()) {
4909 case X86ISD::SHUFP:
4910 ImmN = N->getOperand(N->getNumOperands()-1);
4911 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4912 break;
4913 case X86ISD::UNPCKH:
4914 DecodeUNPCKHMask(VT, Mask);
4915 break;
4916 case X86ISD::UNPCKL:
4917 DecodeUNPCKLMask(VT, Mask);
4918 break;
4919 case X86ISD::MOVHLPS:
4920 DecodeMOVHLPSMask(NumElems, Mask);
4921 break;
4922 case X86ISD::MOVLHPS:
4923 DecodeMOVLHPSMask(NumElems, Mask);
4924 break;
Craig Topper4aee1bb2013-01-28 06:48:25 +00004925 case X86ISD::PALIGNR:
Benjamin Kramer200b3062013-01-26 13:31:37 +00004926 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper4aee1bb2013-01-28 06:48:25 +00004927 DecodePALIGNRMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Benjamin Kramer200b3062013-01-26 13:31:37 +00004928 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004929 case X86ISD::PSHUFD:
4930 case X86ISD::VPERMILP:
4931 ImmN = N->getOperand(N->getNumOperands()-1);
4932 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004933 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004934 break;
4935 case X86ISD::PSHUFHW:
4936 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004937 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004938 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004939 break;
4940 case X86ISD::PSHUFLW:
4941 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004942 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004943 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004944 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004945 case X86ISD::VPERMI:
4946 ImmN = N->getOperand(N->getNumOperands()-1);
4947 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4948 IsUnary = true;
4949 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004950 case X86ISD::MOVSS:
4951 case X86ISD::MOVSD: {
4952 // The index 0 always comes from the first element of the second source,
4953 // this is why MOVSS and MOVSD are used in the first place. The other
4954 // elements come from the other positions of the first source vector
4955 Mask.push_back(NumElems);
4956 for (unsigned i = 1; i != NumElems; ++i) {
4957 Mask.push_back(i);
4958 }
4959 break;
4960 }
4961 case X86ISD::VPERM2X128:
4962 ImmN = N->getOperand(N->getNumOperands()-1);
4963 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004964 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004965 break;
4966 case X86ISD::MOVDDUP:
4967 case X86ISD::MOVLHPD:
4968 case X86ISD::MOVLPD:
4969 case X86ISD::MOVLPS:
4970 case X86ISD::MOVSHDUP:
4971 case X86ISD::MOVSLDUP:
Craig Toppera1ffc682012-03-20 06:42:26 +00004972 // Not yet implemented
4973 return false;
4974 default: llvm_unreachable("unknown target shuffle node");
4975 }
4976
4977 return true;
4978}
4979
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004980/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4981/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004982static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004983 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004984 if (Depth == 6)
4985 return SDValue(); // Limit search depth.
4986
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004987 SDValue V = SDValue(N, 0);
4988 EVT VT = V.getValueType();
4989 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004990
4991 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4992 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004993 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004994
Craig Topper3d092db2012-03-21 02:14:01 +00004995 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004996 return DAG.getUNDEF(VT.getVectorElementType());
4997
Craig Topperd156dc12012-02-06 07:17:51 +00004998 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004999 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
5000 : SV->getOperand(1);
5001 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00005002 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005003
5004 // Recurse into target specific vector shuffles to find scalars.
5005 if (isTargetShuffle(Opcode)) {
Craig Topper5a0910b2013-08-15 02:33:50 +00005006 MVT ShufVT = V.getSimpleValueType();
Craig Topperd978c542012-05-06 19:46:21 +00005007 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00005008 SmallVector<int, 16> ShuffleMask;
Craig Topper89f4e662012-03-20 07:17:59 +00005009 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005010
Craig Topperd978c542012-05-06 19:46:21 +00005011 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00005012 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005013
Craig Topper3d092db2012-03-21 02:14:01 +00005014 int Elt = ShuffleMask[Index];
5015 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00005016 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005017
Craig Topper3d092db2012-03-21 02:14:01 +00005018 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00005019 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00005020 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005021 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005022 }
5023
5024 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005025 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005026 V = V.getOperand(0);
5027 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005028 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005029
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005030 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005031 return SDValue();
5032 }
5033
5034 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5035 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00005036 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005037
5038 if (V.getOpcode() == ISD::BUILD_VECTOR)
5039 return V.getOperand(Index);
5040
5041 return SDValue();
5042}
5043
5044/// getNumOfConsecutiveZeros - Return the number of elements of a vector
5045/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00005046/// search can start in two different directions, from left or right.
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005047/// We count undefs as zeros until PreferredNum is reached.
5048static unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp,
5049 unsigned NumElems, bool ZerosFromLeft,
5050 SelectionDAG &DAG,
5051 unsigned PreferredNum = -1U) {
5052 unsigned NumZeros = 0;
5053 for (unsigned i = 0; i != NumElems; ++i) {
5054 unsigned Index = ZerosFromLeft ? i : NumElems - i - 1;
Craig Topper3d092db2012-03-21 02:14:01 +00005055 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005056 if (!Elt.getNode())
5057 break;
5058
5059 if (X86::isZeroNode(Elt))
5060 ++NumZeros;
5061 else if (Elt.getOpcode() == ISD::UNDEF) // Undef as zero up to PreferredNum.
5062 NumZeros = std::min(NumZeros + 1, PreferredNum);
5063 else
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005064 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005065 }
5066
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005067 return NumZeros;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005068}
5069
Craig Topper3d092db2012-03-21 02:14:01 +00005070/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
5071/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005072/// starting from its index OpIdx. Also tell OpNum which source vector operand.
5073static
Craig Topper3d092db2012-03-21 02:14:01 +00005074bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
5075 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
5076 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005077 bool SeenV1 = false;
5078 bool SeenV2 = false;
5079
Craig Topper3d092db2012-03-21 02:14:01 +00005080 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005081 int Idx = SVOp->getMaskElt(i);
5082 // Ignore undef indicies
5083 if (Idx < 0)
5084 continue;
5085
Craig Topper3d092db2012-03-21 02:14:01 +00005086 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005087 SeenV1 = true;
5088 else
5089 SeenV2 = true;
5090
5091 // Only accept consecutive elements from the same vector
5092 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
5093 return false;
5094 }
5095
5096 OpNum = SeenV1 ? 0 : 1;
5097 return true;
5098}
5099
5100/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
5101/// logical left shift of a vector.
5102static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
5103 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Craig Topperd36b53e2013-08-14 06:21:10 +00005104 unsigned NumElems =
Craig Topper5a0910b2013-08-15 02:33:50 +00005105 SVOp->getSimpleValueType(0).getVectorNumElements();
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005106 unsigned NumZeros = getNumOfConsecutiveZeros(
5107 SVOp, NumElems, false /* check zeros from right */, DAG,
5108 SVOp->getMaskElt(0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005109 unsigned OpSrc;
5110
5111 if (!NumZeros)
5112 return false;
5113
5114 // Considering the elements in the mask that are not consecutive zeros,
5115 // check if they consecutively come from only one of the source vectors.
5116 //
5117 // V1 = {X, A, B, C} 0
5118 // \ \ \ /
5119 // vector_shuffle V1, V2 <1, 2, 3, X>
5120 //
5121 if (!isShuffleMaskConsecutive(SVOp,
5122 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00005123 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005124 NumZeros, // Where to start looking in the src vector
5125 NumElems, // Number of elements in vector
5126 OpSrc)) // Which source operand ?
5127 return false;
5128
5129 isLeft = false;
5130 ShAmt = NumZeros;
5131 ShVal = SVOp->getOperand(OpSrc);
5132 return true;
5133}
5134
5135/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
5136/// logical left shift of a vector.
5137static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
5138 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Craig Topperd36b53e2013-08-14 06:21:10 +00005139 unsigned NumElems =
Craig Topper5a0910b2013-08-15 02:33:50 +00005140 SVOp->getSimpleValueType(0).getVectorNumElements();
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005141 unsigned NumZeros = getNumOfConsecutiveZeros(
5142 SVOp, NumElems, true /* check zeros from left */, DAG,
5143 NumElems - SVOp->getMaskElt(NumElems - 1) - 1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005144 unsigned OpSrc;
5145
5146 if (!NumZeros)
5147 return false;
5148
5149 // Considering the elements in the mask that are not consecutive zeros,
5150 // check if they consecutively come from only one of the source vectors.
5151 //
5152 // 0 { A, B, X, X } = V2
5153 // / \ / /
5154 // vector_shuffle V1, V2 <X, X, 4, 5>
5155 //
5156 if (!isShuffleMaskConsecutive(SVOp,
5157 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00005158 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005159 0, // Where to start looking in the src vector
5160 NumElems, // Number of elements in vector
5161 OpSrc)) // Which source operand ?
5162 return false;
5163
5164 isLeft = true;
5165 ShAmt = NumZeros;
5166 ShVal = SVOp->getOperand(OpSrc);
5167 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00005168}
5169
5170/// isVectorShift - Returns true if the shuffle can be implemented as a
5171/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00005172static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00005173 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005174 // Although the logic below support any bitwidth size, there are no
5175 // shift instructions which handle more than 128-bit vectors.
Craig Topper5a0910b2013-08-15 02:33:50 +00005176 if (!SVOp->getSimpleValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005177 return false;
5178
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005179 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
5180 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
5181 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00005182
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005183 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00005184}
5185
Evan Chengc78d3b42006-04-24 18:01:45 +00005186/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
5187///
Dan Gohman475871a2008-07-27 21:46:04 +00005188static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00005189 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00005190 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005191 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00005192 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00005193 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00005194 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00005195
Andrew Trickac6d9be2013-05-25 02:42:55 +00005196 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005197 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005198 bool First = true;
5199 for (unsigned i = 0; i < 16; ++i) {
5200 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
5201 if (ThisIsNonZero && First) {
5202 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005203 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00005204 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005205 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00005206 First = false;
5207 }
5208
5209 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00005210 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005211 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
5212 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005213 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005214 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00005215 }
5216 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
5218 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
5219 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00005220 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00005222 } else
5223 ThisElt = LastElt;
5224
Gabor Greifba36cb52008-08-28 21:40:38 +00005225 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00005227 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00005228 }
5229 }
5230
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005231 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00005232}
5233
Bill Wendlinga348c562007-03-22 18:42:45 +00005234/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00005235///
Dan Gohman475871a2008-07-27 21:46:04 +00005236static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00005237 unsigned NumNonZero, unsigned NumZero,
5238 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005239 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00005240 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00005241 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00005242 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00005243
Andrew Trickac6d9be2013-05-25 02:42:55 +00005244 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005245 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005246 bool First = true;
5247 for (unsigned i = 0; i < 8; ++i) {
5248 bool isNonZero = (NonZeros & (1 << i)) != 0;
5249 if (isNonZero) {
5250 if (First) {
5251 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005252 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00005253 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00005255 First = false;
5256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005257 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00005259 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00005260 }
5261 }
5262
5263 return V;
5264}
5265
Evan Chengf26ffe92008-05-29 08:22:04 +00005266/// getVShift - Return a vector logical shift node.
5267///
Owen Andersone50ed302009-08-10 22:56:29 +00005268static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00005269 unsigned NumBits, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005270 const TargetLowering &TLI, SDLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005271 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00005272 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00005273 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005274 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
5275 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005276 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00005277 DAG.getConstant(NumBits,
Michael Liaoa6b20ce2013-03-01 18:40:30 +00005278 TLI.getScalarShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00005279}
5280
Craig Topperff79bc62013-08-18 08:53:01 +00005281static SDValue
5282LowerAsSplatVectorLoad(SDValue SrcOp, MVT VT, SDLoc dl, SelectionDAG &DAG) {
Michael J. Spencerec38de22010-10-10 22:04:20 +00005283
Evan Chengc3630942009-12-09 21:00:30 +00005284 // Check if the scalar load can be widened into a vector load. And if
5285 // the address is "base + cst" see if the cst can be "absorbed" into
5286 // the shuffle mask.
5287 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
5288 SDValue Ptr = LD->getBasePtr();
5289 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
5290 return SDValue();
5291 EVT PVT = LD->getValueType(0);
5292 if (PVT != MVT::i32 && PVT != MVT::f32)
5293 return SDValue();
5294
5295 int FI = -1;
5296 int64_t Offset = 0;
5297 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
5298 FI = FINode->getIndex();
5299 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00005300 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00005301 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
5302 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
5303 Offset = Ptr.getConstantOperandVal(1);
5304 Ptr = Ptr.getOperand(0);
5305 } else {
5306 return SDValue();
5307 }
5308
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005309 // FIXME: 256-bit vector instructions don't require a strict alignment,
5310 // improve this code to support it better.
5311 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00005312 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005313 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00005314 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005315 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00005316 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00005317 // Can't change the alignment. FIXME: It's possible to compute
5318 // the exact stack offset and reference FI + adjust offset instead.
5319 // If someone *really* cares about this. That's the way to implement it.
5320 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005321 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005322 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00005323 }
5324 }
5325
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005326 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00005327 // Ptr + (Offset & ~15).
5328 if (Offset < 0)
5329 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005330 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005331 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005332 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005333 if (StartOffset)
Andrew Trickac6d9be2013-05-25 02:42:55 +00005334 Ptr = DAG.getNode(ISD::ADD, SDLoc(Ptr), Ptr.getValueType(),
Evan Chengc3630942009-12-09 21:00:30 +00005335 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5336
5337 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00005338 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005339
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005340 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5341 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005342 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005343 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005344
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00005345 SmallVector<int, 8> Mask;
5346 for (unsigned i = 0; i != NumElems; ++i)
5347 Mask.push_back(EltNo);
5348
Craig Toppercc3000632012-01-30 07:50:31 +00005349 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00005350 }
5351
5352 return SDValue();
5353}
5354
Michael J. Spencerec38de22010-10-10 22:04:20 +00005355/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5356/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005357/// load which has the same value as a build_vector whose operands are 'elts'.
5358///
5359/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005360///
Nate Begeman1449f292010-03-24 22:19:06 +00005361/// FIXME: we'd also like to handle the case where the last elements are zero
5362/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5363/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005364static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005365 SDLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005366 EVT EltVT = VT.getVectorElementType();
5367 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005368
Nate Begemanfdea31a2010-03-24 20:49:50 +00005369 LoadSDNode *LDBase = NULL;
5370 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005371
Nate Begeman1449f292010-03-24 22:19:06 +00005372 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005373 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005374 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005375 for (unsigned i = 0; i < NumElems; ++i) {
5376 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005377
Nate Begemanfdea31a2010-03-24 20:49:50 +00005378 if (!Elt.getNode() ||
5379 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5380 return SDValue();
5381 if (!LDBase) {
5382 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5383 return SDValue();
5384 LDBase = cast<LoadSDNode>(Elt.getNode());
5385 LastLoadedElt = i;
5386 continue;
5387 }
5388 if (Elt.getOpcode() == ISD::UNDEF)
5389 continue;
5390
5391 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5392 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5393 return SDValue();
5394 LastLoadedElt = i;
5395 }
Nate Begeman1449f292010-03-24 22:19:06 +00005396
5397 // If we have found an entire vector of loads and undefs, then return a large
5398 // load of the entire vector width starting at the base pointer. If we found
5399 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005400 if (LastLoadedElt == NumElems - 1) {
Nadav Rotem23d1d5e2013-05-22 19:28:41 +00005401 SDValue NewLd = SDValue();
Nate Begemanfdea31a2010-03-24 20:49:50 +00005402 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Nadav Rotem23d1d5e2013-05-22 19:28:41 +00005403 NewLd = DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
5404 LDBase->getPointerInfo(),
5405 LDBase->isVolatile(), LDBase->isNonTemporal(),
5406 LDBase->isInvariant(), 0);
5407 NewLd = DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
5408 LDBase->getPointerInfo(),
5409 LDBase->isVolatile(), LDBase->isNonTemporal(),
5410 LDBase->isInvariant(), LDBase->getAlignment());
5411
5412 if (LDBase->hasAnyUseOfValue(1)) {
5413 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5414 SDValue(LDBase, 1),
5415 SDValue(NewLd.getNode(), 1));
5416 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5417 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5418 SDValue(NewLd.getNode(), 1));
5419 }
5420
5421 return NewLd;
Craig Topper69947b92012-04-23 06:57:04 +00005422 }
5423 if (NumElems == 4 && LastLoadedElt == 1 &&
5424 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005425 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5426 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005427 SDValue ResNode =
Michael Liao0ee17002013-04-19 04:03:37 +00005428 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops,
5429 array_lengthof(Ops), MVT::i64,
Eli Friedman322ea082011-09-14 23:42:45 +00005430 LDBase->getPointerInfo(),
5431 LDBase->getAlignment(),
5432 false/*isVolatile*/, true/*ReadMem*/,
5433 false/*WriteMem*/);
Manman Ren2b7a2e82012-08-31 23:16:57 +00005434
5435 // Make sure the newly-created LOAD is in the same position as LDBase in
5436 // terms of dependency. We create a TokenFactor for LDBase and ResNode, and
5437 // update uses of LDBase's output chain to use the TokenFactor.
5438 if (LDBase->hasAnyUseOfValue(1)) {
5439 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5440 SDValue(LDBase, 1), SDValue(ResNode.getNode(), 1));
5441 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5442 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5443 SDValue(ResNode.getNode(), 1));
5444 }
5445
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005446 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005447 }
5448 return SDValue();
5449}
5450
Nadav Rotem9d68b062012-04-08 12:54:54 +00005451/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5452/// to generate a splat value for the following cases:
5453/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005454/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005455/// a scalar load, or a constant.
5456/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005457/// or SDValue() otherwise.
Craig Topper158ec072013-08-14 07:34:43 +00005458static SDValue LowerVectorBroadcast(SDValue Op, const X86Subtarget* Subtarget,
5459 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005460 if (!Subtarget->hasFp256())
Craig Toppera9376332012-01-10 08:23:59 +00005461 return SDValue();
5462
Craig Topper5a0910b2013-08-15 02:33:50 +00005463 MVT VT = Op.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005464 SDLoc dl(Op);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005465
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005466 assert((VT.is128BitVector() || VT.is256BitVector() || VT.is512BitVector()) &&
Craig Topper5da8a802012-05-04 05:49:51 +00005467 "Unsupported vector type for broadcast.");
5468
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005469 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005470 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005471
Nadav Rotem9d68b062012-04-08 12:54:54 +00005472 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005473 default:
5474 // Unknown pattern found.
5475 return SDValue();
5476
5477 case ISD::BUILD_VECTOR: {
5478 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005479 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005480 return SDValue();
5481
Nadav Rotem9d68b062012-04-08 12:54:54 +00005482 Ld = Op.getOperand(0);
5483 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5484 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005485
5486 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005487 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005488 // Constants may have multiple users.
5489 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005490 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005491 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005492 }
5493
5494 case ISD::VECTOR_SHUFFLE: {
5495 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5496
5497 // Shuffles must have a splat mask where the first element is
5498 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005499 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005500 return SDValue();
5501
5502 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005503 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005504 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5505
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005506 if (!Subtarget->hasInt256())
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005507 return SDValue();
5508
5509 // Use the register form of the broadcast instruction available on AVX2.
Elena Demikhovsky55db69c2013-08-11 12:29:16 +00005510 if (VT.getSizeInBits() >= 256)
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005511 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5512 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5513 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005514
5515 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005516 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005517 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005518
5519 // The scalar_to_vector node and the suspected
5520 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005521 // Constants may have multiple users.
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005522
5523 // AVX-512 has register version of the broadcast
5524 bool hasRegVer = Subtarget->hasAVX512() && VT.is512BitVector() &&
5525 Ld.getValueType().getSizeInBits() >= 32;
5526 if (!ConstSplatVal && ((!Sc.hasOneUse() || !Ld.hasOneUse()) &&
5527 !hasRegVer))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005528 return SDValue();
5529 break;
5530 }
5531 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005532
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005533 bool IsGE256 = (VT.getSizeInBits() >= 256);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005534
5535 // Handle the broadcasting a single constant scalar from the constant pool
5536 // into a vector. On Sandybridge it is still better to load a constant vector
5537 // from the constant pool and not to broadcast it from a scalar.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005538 if (ConstSplatVal && Subtarget->hasInt256()) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005539 EVT CVT = Ld.getValueType();
5540 assert(!CVT.isVector() && "Must not broadcast a vector type");
5541 unsigned ScalarSize = CVT.getSizeInBits();
5542
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005543 if (ScalarSize == 32 || (IsGE256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005544 const Constant *C = 0;
5545 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5546 C = CI->getConstantIntValue();
5547 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5548 C = CF->getConstantFPValue();
5549
5550 assert(C && "Invalid constant type");
5551
Craig Topper158ec072013-08-14 07:34:43 +00005552 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5553 SDValue CP = DAG.getConstantPool(C, TLI.getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005554 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005555 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005556 MachinePointerInfo::getConstantPool(),
5557 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005558
Nadav Rotem9d68b062012-04-08 12:54:54 +00005559 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5560 }
5561 }
5562
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005563 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005564 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5565
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005566 // Handle AVX2 in-register broadcasts.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005567 if (!IsLoad && Subtarget->hasInt256() &&
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005568 (ScalarSize == 32 || (IsGE256 && ScalarSize == 64)))
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005569 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5570
5571 // The scalar source must be a normal load.
5572 if (!IsLoad)
5573 return SDValue();
5574
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005575 if (ScalarSize == 32 || (IsGE256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005576 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005577
Craig Toppera9376332012-01-10 08:23:59 +00005578 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005579 // double since there is no vbroadcastsd xmm
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005580 if (Subtarget->hasInt256() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005581 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005582 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005583 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005584
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005585 // Unsupported broadcast.
5586 return SDValue();
5587}
5588
Craig Topper158ec072013-08-14 07:34:43 +00005589static SDValue buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00005590 MVT VT = Op.getSimpleValueType();
Michael Liaofacace82012-10-19 17:15:18 +00005591
5592 // Skip if insert_vec_elt is not supported.
Craig Topper158ec072013-08-14 07:34:43 +00005593 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5594 if (!TLI.isOperationLegalOrCustom(ISD::INSERT_VECTOR_ELT, VT))
Michael Liaofacace82012-10-19 17:15:18 +00005595 return SDValue();
5596
Andrew Trickac6d9be2013-05-25 02:42:55 +00005597 SDLoc DL(Op);
Michael Liaofacace82012-10-19 17:15:18 +00005598 unsigned NumElems = Op.getNumOperands();
5599
5600 SDValue VecIn1;
5601 SDValue VecIn2;
5602 SmallVector<unsigned, 4> InsertIndices;
5603 SmallVector<int, 8> Mask(NumElems, -1);
5604
5605 for (unsigned i = 0; i != NumElems; ++i) {
5606 unsigned Opc = Op.getOperand(i).getOpcode();
5607
5608 if (Opc == ISD::UNDEF)
5609 continue;
5610
5611 if (Opc != ISD::EXTRACT_VECTOR_ELT) {
5612 // Quit if more than 1 elements need inserting.
5613 if (InsertIndices.size() > 1)
5614 return SDValue();
5615
5616 InsertIndices.push_back(i);
5617 continue;
5618 }
5619
5620 SDValue ExtractedFromVec = Op.getOperand(i).getOperand(0);
5621 SDValue ExtIdx = Op.getOperand(i).getOperand(1);
5622
5623 // Quit if extracted from vector of different type.
5624 if (ExtractedFromVec.getValueType() != VT)
5625 return SDValue();
5626
5627 // Quit if non-constant index.
5628 if (!isa<ConstantSDNode>(ExtIdx))
5629 return SDValue();
5630
5631 if (VecIn1.getNode() == 0)
5632 VecIn1 = ExtractedFromVec;
5633 else if (VecIn1 != ExtractedFromVec) {
5634 if (VecIn2.getNode() == 0)
5635 VecIn2 = ExtractedFromVec;
5636 else if (VecIn2 != ExtractedFromVec)
5637 // Quit if more than 2 vectors to shuffle
5638 return SDValue();
5639 }
5640
5641 unsigned Idx = cast<ConstantSDNode>(ExtIdx)->getZExtValue();
5642
5643 if (ExtractedFromVec == VecIn1)
5644 Mask[i] = Idx;
5645 else if (ExtractedFromVec == VecIn2)
5646 Mask[i] = Idx + NumElems;
5647 }
5648
5649 if (VecIn1.getNode() == 0)
5650 return SDValue();
5651
5652 VecIn2 = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(VT);
5653 SDValue NV = DAG.getVectorShuffle(VT, DL, VecIn1, VecIn2, &Mask[0]);
5654 for (unsigned i = 0, e = InsertIndices.size(); i != e; ++i) {
5655 unsigned Idx = InsertIndices[i];
5656 NV = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, NV, Op.getOperand(Idx),
5657 DAG.getIntPtrConstant(Idx));
5658 }
5659
5660 return NV;
5661}
5662
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005663// Lower BUILD_VECTOR operation for v8i1 and v16i1 types.
5664SDValue
5665X86TargetLowering::LowerBUILD_VECTORvXi1(SDValue Op, SelectionDAG &DAG) const {
5666
Craig Topper5a0910b2013-08-15 02:33:50 +00005667 MVT VT = Op.getSimpleValueType();
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005668 assert((VT.getVectorElementType() == MVT::i1) && (VT.getSizeInBits() <= 16) &&
5669 "Unexpected type in LowerBUILD_VECTORvXi1!");
5670
5671 SDLoc dl(Op);
5672 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5673 SDValue Cst = DAG.getTargetConstant(0, MVT::i1);
5674 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst,
5675 Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
5676 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
5677 Ops, VT.getVectorNumElements());
5678 }
5679
5680 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
5681 SDValue Cst = DAG.getTargetConstant(1, MVT::i1);
5682 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst,
5683 Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
5684 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
5685 Ops, VT.getVectorNumElements());
5686 }
5687
5688 bool AllContants = true;
5689 uint64_t Immediate = 0;
5690 for (unsigned idx = 0, e = Op.getNumOperands(); idx < e; ++idx) {
5691 SDValue In = Op.getOperand(idx);
5692 if (In.getOpcode() == ISD::UNDEF)
5693 continue;
5694 if (!isa<ConstantSDNode>(In)) {
5695 AllContants = false;
5696 break;
5697 }
5698 if (cast<ConstantSDNode>(In)->getZExtValue())
Aaron Ballman2a37c7e2013-08-05 13:47:03 +00005699 Immediate |= (1ULL << idx);
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005700 }
5701
5702 if (AllContants) {
5703 SDValue FullMask = DAG.getNode(ISD::BITCAST, dl, MVT::v16i1,
5704 DAG.getConstant(Immediate, MVT::i16));
5705 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, FullMask,
Craig Topper89717172013-08-14 07:35:18 +00005706 DAG.getIntPtrConstant(0));
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005707 }
5708
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00005709 // Splat vector (with undefs)
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005710 SDValue In = Op.getOperand(0);
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00005711 for (unsigned i = 1, e = Op.getNumOperands(); i != e; ++i) {
5712 if (Op.getOperand(i) != In && Op.getOperand(i).getOpcode() != ISD::UNDEF)
5713 llvm_unreachable("Unsupported predicate operation");
5714 }
5715
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005716 SDValue EFLAGS, X86CC;
5717 if (In.getOpcode() == ISD::SETCC) {
5718 SDValue Op0 = In.getOperand(0);
5719 SDValue Op1 = In.getOperand(1);
5720 ISD::CondCode CC = cast<CondCodeSDNode>(In.getOperand(2))->get();
5721 bool isFP = Op1.getValueType().isFloatingPoint();
5722 unsigned X86CCVal = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
5723
5724 assert(X86CCVal != X86::COND_INVALID && "Unsupported predicate operation");
5725
5726 X86CC = DAG.getConstant(X86CCVal, MVT::i8);
5727 EFLAGS = EmitCmp(Op0, Op1, X86CCVal, DAG);
5728 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
5729 } else if (In.getOpcode() == X86ISD::SETCC) {
5730 X86CC = In.getOperand(0);
5731 EFLAGS = In.getOperand(1);
5732 } else {
5733 // The algorithm:
5734 // Bit1 = In & 0x1
5735 // if (Bit1 != 0)
5736 // ZF = 0
5737 // else
5738 // ZF = 1
5739 // if (ZF == 0)
5740 // res = allOnes ### CMOVNE -1, %res
5741 // else
5742 // res = allZero
Craig Topper5a0910b2013-08-15 02:33:50 +00005743 MVT InVT = In.getSimpleValueType();
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005744 SDValue Bit1 = DAG.getNode(ISD::AND, dl, InVT, In, DAG.getConstant(1, InVT));
5745 EFLAGS = EmitTest(Bit1, X86::COND_NE, DAG);
5746 X86CC = DAG.getConstant(X86::COND_NE, MVT::i8);
5747 }
5748
5749 if (VT == MVT::v16i1) {
5750 SDValue Cst1 = DAG.getConstant(-1, MVT::i16);
5751 SDValue Cst0 = DAG.getConstant(0, MVT::i16);
5752 SDValue CmovOp = DAG.getNode(X86ISD::CMOV, dl, MVT::i16,
5753 Cst0, Cst1, X86CC, EFLAGS);
5754 return DAG.getNode(ISD::BITCAST, dl, VT, CmovOp);
5755 }
5756
5757 if (VT == MVT::v8i1) {
5758 SDValue Cst1 = DAG.getConstant(-1, MVT::i32);
5759 SDValue Cst0 = DAG.getConstant(0, MVT::i32);
5760 SDValue CmovOp = DAG.getNode(X86ISD::CMOV, dl, MVT::i32,
5761 Cst0, Cst1, X86CC, EFLAGS);
5762 CmovOp = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, CmovOp);
5763 return DAG.getNode(ISD::BITCAST, dl, VT, CmovOp);
5764 }
5765 llvm_unreachable("Unsupported predicate operation");
5766}
5767
Michael Liaofacace82012-10-19 17:15:18 +00005768SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005769X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005770 SDLoc dl(Op);
David Greenea5f26012011-02-07 19:36:54 +00005771
Craig Topper5a0910b2013-08-15 02:33:50 +00005772 MVT VT = Op.getSimpleValueType();
Craig Topper45e1c752013-01-20 00:38:18 +00005773 MVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005774 unsigned NumElems = Op.getNumOperands();
5775
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005776 // Generate vectors for predicate vectors.
5777 if (VT.getScalarType() == MVT::i1 && Subtarget->hasAVX512())
5778 return LowerBUILD_VECTORvXi1(Op, DAG);
5779
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005780 // Vectors containing all zeros can be matched by pxor and xorps later
5781 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5782 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5783 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00005784 if (VT == MVT::v4i32 || VT == MVT::v8i32 || VT == MVT::v16i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005785 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005786
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005787 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005788 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005789
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005790 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005791 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5792 // vpcmpeqd on 256-bit vectors.
Michael Liaod09318f2013-02-25 23:16:36 +00005793 if (Subtarget->hasSSE2() && ISD::isBuildVectorAllOnes(Op.getNode())) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005794 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasInt256()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005795 return Op;
5796
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00005797 if (!VT.is512BitVector())
5798 return getOnesVector(VT, Subtarget->hasInt256(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005799 }
5800
Craig Topper158ec072013-08-14 07:34:43 +00005801 SDValue Broadcast = LowerVectorBroadcast(Op, Subtarget, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005802 if (Broadcast.getNode())
5803 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005804
Owen Andersone50ed302009-08-10 22:56:29 +00005805 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005806
Evan Cheng0db9fe62006-04-25 20:13:52 +00005807 unsigned NumZero = 0;
5808 unsigned NumNonZero = 0;
5809 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005810 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005811 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005812 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005813 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005814 if (Elt.getOpcode() == ISD::UNDEF)
5815 continue;
5816 Values.insert(Elt);
5817 if (Elt.getOpcode() != ISD::Constant &&
5818 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005819 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005820 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005821 NumZero++;
5822 else {
5823 NonZeros |= (1 << i);
5824 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005825 }
5826 }
5827
Chris Lattner97a2a562010-08-26 05:24:29 +00005828 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5829 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005830 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005831
Chris Lattner67f453a2008-03-09 05:42:06 +00005832 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005833 if (NumNonZero == 1) {
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005834 unsigned Idx = countTrailingZeros(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005835 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005836
Chris Lattner62098042008-03-09 01:05:04 +00005837 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5838 // the value are obviously zero, truncate the value to i32 and do the
5839 // insertion that way. Only do this if the value is non-constant or if the
5840 // value is a constant being inserted into element 0. It is cheaper to do
5841 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005843 (!IsAllConstants || Idx == 0)) {
5844 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005845 // Handle SSE only.
5846 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5847 EVT VecVT = MVT::v4i32;
5848 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005849
Chris Lattner62098042008-03-09 01:05:04 +00005850 // Truncate the value (which may itself be a constant) to i32, and
5851 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005853 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005854 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005855
Chris Lattner62098042008-03-09 01:05:04 +00005856 // Now we have our 32-bit value zero extended in the low element of
5857 // a vector. If Idx != 0, swizzle it into place.
5858 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005859 SmallVector<int, 4> Mask;
5860 Mask.push_back(Idx);
5861 for (unsigned i = 1; i != VecElts; ++i)
5862 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005863 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005864 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005865 }
Craig Topper07a27622012-01-22 03:07:48 +00005866 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005867 }
5868 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005869
Chris Lattner19f79692008-03-08 22:59:52 +00005870 // If we have a constant or non-constant insertion into the low element of
5871 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5872 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005873 // depending on what the source datatype is.
5874 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005875 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005876 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005877
5878 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00005880 if (VT.is256BitVector() || VT.is512BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005881 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005882 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5883 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005884 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005885 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005886 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5887 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005888 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005889 }
5890
5891 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005893 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005894 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005895 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005896 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005897 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005898 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005899 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005900 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005901 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005902 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005903 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005904
5905 // Is it a vector logical left shift?
5906 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005907 X86::isZeroNode(Op.getOperand(0)) &&
5908 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005909 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005910 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005911 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005912 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005913 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005914 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005915
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005916 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005917 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005918
Chris Lattner19f79692008-03-08 22:59:52 +00005919 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5920 // is a non-constant being inserted into an element other than the low one,
5921 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5922 // movd/movss) to move this into the low element, then shuffle it into
5923 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005924 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005925 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005926
Evan Cheng0db9fe62006-04-25 20:13:52 +00005927 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005928 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005929 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005930 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005931 MaskVec.push_back(i == Idx ? 0 : 1);
5932 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005933 }
5934 }
5935
Chris Lattner67f453a2008-03-09 05:42:06 +00005936 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005937 if (Values.size() == 1) {
5938 if (EVTBits == 32) {
5939 // Instead of a shuffle like this:
5940 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5941 // Check if it's possible to issue this instead.
5942 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005943 unsigned Idx = countTrailingZeros(NonZeros);
Evan Chengc3630942009-12-09 21:00:30 +00005944 SDValue Item = Op.getOperand(Idx);
5945 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5946 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5947 }
Dan Gohman475871a2008-07-27 21:46:04 +00005948 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005949 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005950
Dan Gohmana3941172007-07-24 22:55:08 +00005951 // A vector full of immediates; various special cases are already
5952 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005953 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005954 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005955
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005956 // For AVX-length vectors, build the individual 128-bit pieces and use
5957 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005958 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005959 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005960 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005961 V.push_back(Op.getOperand(i));
5962
5963 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5964
5965 // Build both the lower and upper subvector.
5966 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5967 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5968 NumElems/2);
5969
5970 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005971 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005972 }
5973
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005974 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005975 if (EVTBits == 64) {
5976 if (NumNonZero == 1) {
5977 // One half is zero or undef.
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005978 unsigned Idx = countTrailingZeros(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005979 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005980 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005981 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005982 }
Dan Gohman475871a2008-07-27 21:46:04 +00005983 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005984 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005985
5986 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005987 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005988 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005989 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005990 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005991 }
5992
Bill Wendling826f36f2007-03-28 00:57:11 +00005993 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005994 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005995 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005996 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005997 }
5998
5999 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00006000 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006001 if (NumElems == 4 && NumZero > 0) {
6002 for (unsigned i = 0; i < 4; ++i) {
6003 bool isZero = !(NonZeros & (1 << i));
6004 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006005 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006006 else
Dale Johannesenace16102009-02-03 19:33:06 +00006007 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006008 }
6009
6010 for (unsigned i = 0; i < 2; ++i) {
6011 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
6012 default: break;
6013 case 0:
6014 V[i] = V[i*2]; // Must be a zero vector.
6015 break;
6016 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00006017 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006018 break;
6019 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00006020 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006021 break;
6022 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00006023 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006024 break;
6025 }
6026 }
6027
Benjamin Kramer9c683542012-01-30 15:16:21 +00006028 bool Reverse1 = (NonZeros & 0x3) == 2;
6029 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
6030 int MaskVec[] = {
6031 Reverse1 ? 1 : 0,
6032 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00006033 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
6034 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00006035 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006036 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006037 }
6038
Craig Topper7a9a28b2012-08-12 02:23:29 +00006039 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00006040 // Check for a build vector of consecutive loads.
6041 for (unsigned i = 0; i < NumElems; ++i)
6042 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006043
Nate Begemanfdea31a2010-03-24 20:49:50 +00006044 // Check for elements which are consecutive loads.
6045 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
6046 if (LD.getNode())
6047 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006048
Michael Liaofacace82012-10-19 17:15:18 +00006049 // Check for a build vector from mostly shuffle plus few inserting.
6050 SDValue Sh = buildFromShuffleMostly(Op, DAG);
6051 if (Sh.getNode())
6052 return Sh;
6053
Michael J. Spencerec38de22010-10-10 22:04:20 +00006054 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00006055 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00006056 SDValue Result;
6057 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
6058 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
6059 else
6060 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006061
Chris Lattner24faf612010-08-28 17:59:08 +00006062 for (unsigned i = 1; i < NumElems; ++i) {
6063 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
6064 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00006065 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00006066 }
6067 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00006068 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006069
Chris Lattner6e80e442010-08-28 17:15:43 +00006070 // Otherwise, expand into a number of unpckl*, start by extending each of
6071 // our (non-undef) elements to the full vector width with the element in the
6072 // bottom slot of the vector (which generates no code for SSE).
6073 for (unsigned i = 0; i < NumElems; ++i) {
6074 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
6075 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
6076 else
6077 V[i] = DAG.getUNDEF(VT);
6078 }
6079
6080 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006081 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
6082 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
6083 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00006084 unsigned EltStride = NumElems >> 1;
6085 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00006086 for (unsigned i = 0; i < EltStride; ++i) {
6087 // If V[i+EltStride] is undef and this is the first round of mixing,
6088 // then it is safe to just drop this shuffle: V[i] is already in the
6089 // right place, the one element (since it's the first round) being
6090 // inserted as undef can be dropped. This isn't safe for successive
6091 // rounds because they will permute elements within both vectors.
6092 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
6093 EltStride == NumElems/2)
6094 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006095
Chris Lattner6e80e442010-08-28 17:15:43 +00006096 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00006097 }
Chris Lattner6e80e442010-08-28 17:15:43 +00006098 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006099 }
6100 return V[0];
6101 }
Dan Gohman475871a2008-07-27 21:46:04 +00006102 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006103}
6104
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006105// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
6106// to create 256-bit vectors from two other 128-bit ones.
6107static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006108 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00006109 MVT ResVT = Op.getSimpleValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006110
Elena Demikhovsky83952512013-07-31 11:35:14 +00006111 assert((ResVT.is256BitVector() ||
6112 ResVT.is512BitVector()) && "Value type must be 256-/512-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006113
6114 SDValue V1 = Op.getOperand(0);
6115 SDValue V2 = Op.getOperand(1);
6116 unsigned NumElems = ResVT.getVectorNumElements();
Elena Demikhovsky83952512013-07-31 11:35:14 +00006117 if(ResVT.is256BitVector())
6118 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006119
Elena Demikhovsky83952512013-07-31 11:35:14 +00006120 return Concat256BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006121}
6122
Craig Topper55b24052012-09-11 06:15:32 +00006123static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006124 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006125
Elena Demikhovsky83952512013-07-31 11:35:14 +00006126 // AVX/AVX-512 can use the vinsertf128 instruction to create 256-bit vectors
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006127 // from two other 128-bit ones.
6128 return LowerAVXCONCAT_VECTORS(Op, DAG);
6129}
6130
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006131// Try to lower a shuffle node into a simple blend instruction.
Craig Topper55b24052012-09-11 06:15:32 +00006132static SDValue
6133LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
6134 const X86Subtarget *Subtarget, SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006135 SDValue V1 = SVOp->getOperand(0);
6136 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006137 SDLoc dl(SVOp);
Craig Topper5a0910b2013-08-15 02:33:50 +00006138 MVT VT = SVOp->getSimpleValueType(0);
Craig Topper657a99c2013-01-19 23:36:09 +00006139 MVT EltVT = VT.getVectorElementType();
Craig Topper1842ba02012-04-23 06:38:28 +00006140 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006141
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006142 if (!Subtarget->hasSSE41() || EltVT == MVT::i8)
6143 return SDValue();
6144 if (!Subtarget->hasInt256() && VT == MVT::v16i16)
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006145 return SDValue();
6146
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006147 // Check the mask for BLEND and build the value.
6148 unsigned MaskValue = 0;
6149 // There are 2 lanes if (NumElems > 8), and 1 lane otherwise.
Craig Topper9b33ef72013-01-21 06:57:59 +00006150 unsigned NumLanes = (NumElems-1)/8 + 1;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006151 unsigned NumElemsInLane = NumElems / NumLanes;
Nadav Roteme6113782012-04-11 06:40:27 +00006152
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006153 // Blend for v16i16 should be symetric for the both lanes.
6154 for (unsigned i = 0; i < NumElemsInLane; ++i) {
Nadav Roteme6113782012-04-11 06:40:27 +00006155
Craig Topper9b33ef72013-01-21 06:57:59 +00006156 int SndLaneEltIdx = (NumLanes == 2) ?
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006157 SVOp->getMaskElt(i + NumElemsInLane) : -1;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006158 int EltIdx = SVOp->getMaskElt(i);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006159
Craig Topper04f74a12013-01-21 07:25:16 +00006160 if ((EltIdx < 0 || EltIdx == (int)i) &&
6161 (SndLaneEltIdx < 0 || SndLaneEltIdx == (int)(i + NumElemsInLane)))
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006162 continue;
6163
Craig Topper9b33ef72013-01-21 06:57:59 +00006164 if (((unsigned)EltIdx == (i + NumElems)) &&
Craig Topper04f74a12013-01-21 07:25:16 +00006165 (SndLaneEltIdx < 0 ||
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006166 (unsigned)SndLaneEltIdx == i + NumElems + NumElemsInLane))
6167 MaskValue |= (1<<i);
Craig Topper9b33ef72013-01-21 06:57:59 +00006168 else
Craig Topper1842ba02012-04-23 06:38:28 +00006169 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006170 }
6171
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006172 // Convert i32 vectors to floating point if it is not AVX2.
6173 // AVX2 introduced VPBLENDD instruction for 128 and 256-bit vectors.
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006174 MVT BlendVT = VT;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006175 if (EltVT == MVT::i64 || (EltVT == MVT::i32 && !Subtarget->hasInt256())) {
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006176 BlendVT = MVT::getVectorVT(MVT::getFloatingPointVT(EltVT.getSizeInBits()),
6177 NumElems);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006178 V1 = DAG.getNode(ISD::BITCAST, dl, VT, V1);
6179 V2 = DAG.getNode(ISD::BITCAST, dl, VT, V2);
6180 }
Craig Topper9b33ef72013-01-21 06:57:59 +00006181
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006182 SDValue Ret = DAG.getNode(X86ISD::BLENDI, dl, BlendVT, V1, V2,
6183 DAG.getConstant(MaskValue, MVT::i32));
Nadav Roteme6113782012-04-11 06:40:27 +00006184 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006185}
6186
Nate Begemanb9a47b82009-02-23 08:49:38 +00006187// v8i16 shuffles - Prefer shuffles in the following order:
6188// 1. [all] pshuflw, pshufhw, optional move
6189// 2. [ssse3] 1 x pshufb
6190// 3. [ssse3] 2 x pshufb + 1 x por
6191// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Craig Topper55b24052012-09-11 06:15:32 +00006192static SDValue
6193LowerVECTOR_SHUFFLEv8i16(SDValue Op, const X86Subtarget *Subtarget,
6194 SelectionDAG &DAG) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00006195 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00006196 SDValue V1 = SVOp->getOperand(0);
6197 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006198 SDLoc dl(SVOp);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006199 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00006200
Nate Begemanb9a47b82009-02-23 08:49:38 +00006201 // Determine if more than 1 of the words in each of the low and high quadwords
6202 // of the result come from the same quadword of one of the two inputs. Undef
6203 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00006204 unsigned LoQuad[] = { 0, 0, 0, 0 };
6205 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00006206 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006207 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00006208 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00006209 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006210 MaskVals.push_back(EltIdx);
6211 if (EltIdx < 0) {
6212 ++Quad[0];
6213 ++Quad[1];
6214 ++Quad[2];
6215 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00006216 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006217 }
6218 ++Quad[EltIdx / 4];
6219 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00006220 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006221
Nate Begemanb9a47b82009-02-23 08:49:38 +00006222 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00006223 unsigned MaxQuad = 1;
6224 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006225 if (LoQuad[i] > MaxQuad) {
6226 BestLoQuad = i;
6227 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00006228 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006229 }
6230
Nate Begemanb9a47b82009-02-23 08:49:38 +00006231 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00006232 MaxQuad = 1;
6233 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006234 if (HiQuad[i] > MaxQuad) {
6235 BestHiQuad = i;
6236 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00006237 }
6238 }
6239
Nate Begemanb9a47b82009-02-23 08:49:38 +00006240 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00006241 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00006242 // single pshufb instruction is necessary. If There are more than 2 input
6243 // quads, disable the next transformation since it does not help SSSE3.
6244 bool V1Used = InputQuads[0] || InputQuads[1];
6245 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00006246 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006247 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00006248 BestLoQuad = InputQuads[0] ? 0 : 1;
6249 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006250 }
6251 if (InputQuads.count() > 2) {
6252 BestLoQuad = -1;
6253 BestHiQuad = -1;
6254 }
6255 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006256
Nate Begemanb9a47b82009-02-23 08:49:38 +00006257 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
6258 // the shuffle mask. If a quad is scored as -1, that means that it contains
6259 // words from all 4 input quadwords.
6260 SDValue NewV;
6261 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006262 int MaskV[] = {
6263 BestLoQuad < 0 ? 0 : BestLoQuad,
6264 BestHiQuad < 0 ? 1 : BestHiQuad
6265 };
Eric Christopherfd179292009-08-27 18:07:15 +00006266 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006267 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
6268 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
6269 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006270
Nate Begemanb9a47b82009-02-23 08:49:38 +00006271 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
6272 // source words for the shuffle, to aid later transformations.
6273 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00006274 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00006275 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006276 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00006277 if (idx != (int)i)
6278 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006279 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00006280 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006281 AllWordsInNewV = false;
6282 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00006283 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006284
Nate Begemanb9a47b82009-02-23 08:49:38 +00006285 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
6286 if (AllWordsInNewV) {
6287 for (int i = 0; i != 8; ++i) {
6288 int idx = MaskVals[i];
6289 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006290 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006291 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006292 if ((idx != i) && idx < 4)
6293 pshufhw = false;
6294 if ((idx != i) && idx > 3)
6295 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00006296 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006297 V1 = NewV;
6298 V2Used = false;
6299 BestLoQuad = 0;
6300 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006301 }
Evan Cheng14b32e12007-12-11 01:46:18 +00006302
Nate Begemanb9a47b82009-02-23 08:49:38 +00006303 // If we've eliminated the use of V2, and the new mask is a pshuflw or
6304 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00006305 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00006306 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
6307 unsigned TargetMask = 0;
6308 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00006310 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
6311 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
6312 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00006313 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006314 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00006315 }
Evan Cheng14b32e12007-12-11 01:46:18 +00006316 }
Eric Christopherfd179292009-08-27 18:07:15 +00006317
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00006318 // Promote splats to a larger type which usually leads to more efficient code.
6319 // FIXME: Is this true if pshufb is available?
6320 if (SVOp->isSplat())
6321 return PromoteSplat(SVOp, DAG);
6322
Nate Begemanb9a47b82009-02-23 08:49:38 +00006323 // If we have SSSE3, and all words of the result are from 1 input vector,
6324 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
6325 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00006326 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006327 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00006328
Nate Begemanb9a47b82009-02-23 08:49:38 +00006329 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00006330 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00006331 // mask, and elements that come from V1 in the V2 mask, so that the two
6332 // results can be OR'd together.
6333 bool TwoInputs = V1Used && V2Used;
6334 for (unsigned i = 0; i != 8; ++i) {
6335 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00006336 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
6337 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
Craig Toppere6d8fa72013-01-18 07:27:20 +00006338 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
Craig Topperbe97ae92012-05-18 07:07:36 +00006339 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006340 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006341 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00006342 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00006343 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006344 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006345 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006346 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00006347
Nate Begemanb9a47b82009-02-23 08:49:38 +00006348 // Calculate the shuffle mask for the second input, shuffle it, and
6349 // OR it with the first shuffled input.
6350 pshufbMask.clear();
6351 for (unsigned i = 0; i != 8; ++i) {
6352 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00006353 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
6354 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
6355 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
6356 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006357 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006358 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00006359 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006360 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006361 MVT::v16i8, &pshufbMask[0], 16));
6362 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006363 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006364 }
6365
6366 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
6367 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00006368 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006369 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006370 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00006371 for (int i = 0; i != 4; ++i) {
6372 int idx = MaskVals[i];
6373 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006374 InOrder.set(i);
6375 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006376 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006377 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006378 }
6379 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006380 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00006381 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006382
Craig Topperdd637ae2012-02-19 05:41:45 +00006383 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
6384 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006385 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00006386 NewV.getOperand(0),
6387 getShufflePSHUFLWImmediate(SVOp), DAG);
6388 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006389 }
Eric Christopherfd179292009-08-27 18:07:15 +00006390
Nate Begemanb9a47b82009-02-23 08:49:38 +00006391 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
6392 // and update MaskVals with the new element order.
6393 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006394 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00006395 for (unsigned i = 4; i != 8; ++i) {
6396 int idx = MaskVals[i];
6397 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006398 InOrder.set(i);
6399 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006400 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006401 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006402 }
6403 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006404 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00006405 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006406
Craig Topperdd637ae2012-02-19 05:41:45 +00006407 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
6408 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006409 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00006410 NewV.getOperand(0),
6411 getShufflePSHUFHWImmediate(SVOp), DAG);
6412 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006413 }
Eric Christopherfd179292009-08-27 18:07:15 +00006414
Nate Begemanb9a47b82009-02-23 08:49:38 +00006415 // In case BestHi & BestLo were both -1, which means each quadword has a word
6416 // from each of the four input quadwords, calculate the InOrder bitvector now
6417 // before falling through to the insert/extract cleanup.
6418 if (BestLoQuad == -1 && BestHiQuad == -1) {
6419 NewV = V1;
6420 for (int i = 0; i != 8; ++i)
6421 if (MaskVals[i] < 0 || MaskVals[i] == i)
6422 InOrder.set(i);
6423 }
Eric Christopherfd179292009-08-27 18:07:15 +00006424
Nate Begemanb9a47b82009-02-23 08:49:38 +00006425 // The other elements are put in the right place using pextrw and pinsrw.
6426 for (unsigned i = 0; i != 8; ++i) {
6427 if (InOrder[i])
6428 continue;
6429 int EltIdx = MaskVals[i];
6430 if (EltIdx < 0)
6431 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00006432 SDValue ExtOp = (EltIdx < 8) ?
6433 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
6434 DAG.getIntPtrConstant(EltIdx)) :
6435 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006436 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00006437 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006438 DAG.getIntPtrConstant(i));
6439 }
6440 return NewV;
6441}
6442
6443// v16i8 shuffles - Prefer shuffles in the following order:
6444// 1. [ssse3] 1 x pshufb
6445// 2. [ssse3] 2 x pshufb + 1 x por
6446// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
Craig Topper158ec072013-08-14 07:34:43 +00006447static SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
6448 const X86Subtarget* Subtarget,
6449 SelectionDAG &DAG) {
6450 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nate Begeman9008ca62009-04-27 18:41:29 +00006451 SDValue V1 = SVOp->getOperand(0);
6452 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006453 SDLoc dl(SVOp);
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006454 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00006455
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00006456 // Promote splats to a larger type which usually leads to more efficient code.
6457 // FIXME: Is this true if pshufb is available?
6458 if (SVOp->isSplat())
6459 return PromoteSplat(SVOp, DAG);
6460
Nate Begemanb9a47b82009-02-23 08:49:38 +00006461 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00006462 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00006463 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00006464
Nate Begemanb9a47b82009-02-23 08:49:38 +00006465 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topper158ec072013-08-14 07:34:43 +00006466 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006467 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00006468
Nate Begemanb9a47b82009-02-23 08:49:38 +00006469 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00006470 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006471 //
6472 // Otherwise, we have elements from both input vectors, and must zero out
6473 // elements that come from V2 in the first mask, and V1 in the second mask
6474 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006475 for (unsigned i = 0; i != 16; ++i) {
6476 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006477 if (EltIdx < 0 || EltIdx >= 16)
6478 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00006479 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006480 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006481 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00006482 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006483 MVT::v16i8, &pshufbMask[0], 16));
Michael Liao265bcb12012-08-31 20:12:31 +00006484
6485 // As PSHUFB will zero elements with negative indices, it's safe to ignore
6486 // the 2nd operand if it's undefined or zero.
6487 if (V2.getOpcode() == ISD::UNDEF ||
6488 ISD::isBuildVectorAllZeros(V2.getNode()))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006489 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00006490
Nate Begemanb9a47b82009-02-23 08:49:38 +00006491 // Calculate the shuffle mask for the second input, shuffle it, and
6492 // OR it with the first shuffled input.
6493 pshufbMask.clear();
6494 for (unsigned i = 0; i != 16; ++i) {
6495 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006496 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00006497 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006498 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006499 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006500 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 MVT::v16i8, &pshufbMask[0], 16));
6502 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006503 }
Eric Christopherfd179292009-08-27 18:07:15 +00006504
Nate Begemanb9a47b82009-02-23 08:49:38 +00006505 // No SSSE3 - Calculate in place words and then fix all out of place words
6506 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
6507 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006508 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
6509 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00006510 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006511 for (int i = 0; i != 8; ++i) {
6512 int Elt0 = MaskVals[i*2];
6513 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00006514
Nate Begemanb9a47b82009-02-23 08:49:38 +00006515 // This word of the result is all undef, skip it.
6516 if (Elt0 < 0 && Elt1 < 0)
6517 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006518
Nate Begemanb9a47b82009-02-23 08:49:38 +00006519 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00006520 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006521 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006522
Nate Begemanb9a47b82009-02-23 08:49:38 +00006523 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
6524 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
6525 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00006526
6527 // If Elt0 and Elt1 are defined, are consecutive, and can be load
6528 // using a single extract together, load it and store it.
6529 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006530 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006531 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006532 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006533 DAG.getIntPtrConstant(i));
6534 continue;
6535 }
6536
Nate Begemanb9a47b82009-02-23 08:49:38 +00006537 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00006538 // source byte is not also odd, shift the extracted word left 8 bits
6539 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006540 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006541 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006542 DAG.getIntPtrConstant(Elt1 / 2));
6543 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006544 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00006545 DAG.getConstant(8,
6546 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006547 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006548 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
6549 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006550 }
6551 // If Elt0 is defined, extract it from the appropriate source. If the
6552 // source byte is not also even, shift the extracted word right 8 bits. If
6553 // Elt1 was also defined, OR the extracted values together before
6554 // inserting them in the result.
6555 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006557 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6558 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006559 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006560 DAG.getConstant(8,
6561 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006562 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006563 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6564 DAG.getConstant(0x00FF, MVT::i16));
6565 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006566 : InsElt0;
6567 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006568 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006569 DAG.getIntPtrConstant(i));
6570 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006571 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006572}
6573
Elena Demikhovsky41789462012-09-06 12:42:01 +00006574// v32i8 shuffles - Translate to VPSHUFB if possible.
6575static
6576SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp,
Craig Topper55b24052012-09-11 06:15:32 +00006577 const X86Subtarget *Subtarget,
6578 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00006579 MVT VT = SVOp->getSimpleValueType(0);
Elena Demikhovsky41789462012-09-06 12:42:01 +00006580 SDValue V1 = SVOp->getOperand(0);
6581 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006582 SDLoc dl(SVOp);
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006583 SmallVector<int, 32> MaskVals(SVOp->getMask().begin(), SVOp->getMask().end());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006584
6585 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006586 bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode());
6587 bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006588
Michael Liao471b9172012-10-03 23:43:52 +00006589 // VPSHUFB may be generated if
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006590 // (1) one of input vector is undefined or zeroinitializer.
6591 // The mask value 0x80 puts 0 in the corresponding slot of the vector.
6592 // And (2) the mask indexes don't cross the 128-bit lane.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006593 if (VT != MVT::v32i8 || !Subtarget->hasInt256() ||
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006594 (!V2IsUndef && !V2IsAllZero && !V1IsAllZero))
Elena Demikhovsky41789462012-09-06 12:42:01 +00006595 return SDValue();
6596
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006597 if (V1IsAllZero && !V2IsAllZero) {
6598 CommuteVectorShuffleMask(MaskVals, 32);
6599 V1 = V2;
6600 }
6601 SmallVector<SDValue, 32> pshufbMask;
Elena Demikhovsky41789462012-09-06 12:42:01 +00006602 for (unsigned i = 0; i != 32; i++) {
6603 int EltIdx = MaskVals[i];
6604 if (EltIdx < 0 || EltIdx >= 32)
6605 EltIdx = 0x80;
6606 else {
6607 if ((EltIdx >= 16 && i < 16) || (EltIdx < 16 && i >= 16))
6608 // Cross lane is not allowed.
6609 return SDValue();
6610 EltIdx &= 0xf;
6611 }
6612 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
6613 }
6614 return DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, V1,
6615 DAG.getNode(ISD::BUILD_VECTOR, dl,
6616 MVT::v32i8, &pshufbMask[0], 32));
6617}
6618
Evan Cheng7a831ce2007-12-15 03:00:47 +00006619/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006620/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006621/// done when every pair / quad of shuffle mask elements point to elements in
6622/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006623/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006624static
Nate Begeman9008ca62009-04-27 18:41:29 +00006625SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Craig Topper3b2aba02013-01-20 00:43:42 +00006626 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00006627 MVT VT = SVOp->getSimpleValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006628 SDLoc dl(SVOp);
Nate Begeman9008ca62009-04-27 18:41:29 +00006629 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00006630 MVT NewVT;
6631 unsigned Scale;
6632 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00006633 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00006634 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
6635 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
6636 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
6637 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
6638 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
6639 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006640 }
6641
Nate Begeman9008ca62009-04-27 18:41:29 +00006642 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006643 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006644 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006645 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006646 int EltIdx = SVOp->getMaskElt(i+j);
6647 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006648 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006649 if (StartIdx < 0)
6650 StartIdx = (EltIdx / Scale);
6651 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006652 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006653 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006654 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006655 }
6656
Craig Topper11ac1f82012-05-04 04:08:44 +00006657 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6658 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006659 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006660}
6661
Evan Chengd880b972008-05-09 21:53:03 +00006662/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006663///
Craig Topper8d725b92013-08-15 05:33:45 +00006664static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006665 SDValue SrcOp, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00006666 const X86Subtarget *Subtarget, SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006667 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006668 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006669 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006670 LD = dyn_cast<LoadSDNode>(SrcOp);
6671 if (!LD) {
6672 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6673 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006674 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006675 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006676 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006677 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006678 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006679 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006680 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006681 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006682 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6683 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6684 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006685 SrcOp.getOperand(0)
6686 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006687 }
6688 }
6689 }
6690
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006691 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006692 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006693 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006694 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006695}
6696
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006697/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6698/// which could not be matched by any known target speficic shuffle
6699static SDValue
6700LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006701
6702 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6703 if (NewOp.getNode())
6704 return NewOp;
6705
Craig Topper5a0910b2013-08-15 02:33:50 +00006706 MVT VT = SVOp->getSimpleValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006707
Craig Topper8f35c132012-01-20 09:29:03 +00006708 unsigned NumElems = VT.getVectorNumElements();
6709 unsigned NumLaneElems = NumElems / 2;
6710
Andrew Trickac6d9be2013-05-25 02:42:55 +00006711 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00006712 MVT EltVT = VT.getVectorElementType();
6713 MVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006714 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006715
Craig Topper9a2b6e12012-04-06 07:45:23 +00006716 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006717 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006718 // Build a shuffle mask for the output, discovering on the fly which
6719 // input vectors to use as shuffle operands (recorded in InputUsed).
6720 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006721 // out with UseBuildVector set.
6722 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006723 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006724 unsigned LaneStart = l * NumLaneElems;
6725 for (unsigned i = 0; i != NumLaneElems; ++i) {
6726 // The mask element. This indexes into the input.
6727 int Idx = SVOp->getMaskElt(i+LaneStart);
6728 if (Idx < 0) {
6729 // the mask element does not index into any input vector.
6730 Mask.push_back(-1);
6731 continue;
6732 }
Craig Topper8f35c132012-01-20 09:29:03 +00006733
Craig Topper9a2b6e12012-04-06 07:45:23 +00006734 // The input vector this mask element indexes into.
6735 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006736
Craig Topper9a2b6e12012-04-06 07:45:23 +00006737 // Turn the index into an offset from the start of the input vector.
6738 Idx -= Input * NumLaneElems;
6739
6740 // Find or create a shuffle vector operand to hold this input.
6741 unsigned OpNo;
6742 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6743 if (InputUsed[OpNo] == Input)
6744 // This input vector is already an operand.
6745 break;
6746 if (InputUsed[OpNo] < 0) {
6747 // Create a new operand for this input vector.
6748 InputUsed[OpNo] = Input;
6749 break;
6750 }
6751 }
6752
6753 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006754 // More than two input vectors used! Give up on trying to create a
6755 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6756 UseBuildVector = true;
6757 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006758 }
6759
6760 // Add the mask index for the new shuffle vector.
6761 Mask.push_back(Idx + OpNo * NumLaneElems);
6762 }
6763
Craig Topper8ae97ba2012-05-21 06:40:16 +00006764 if (UseBuildVector) {
6765 SmallVector<SDValue, 16> SVOps;
6766 for (unsigned i = 0; i != NumLaneElems; ++i) {
6767 // The mask element. This indexes into the input.
6768 int Idx = SVOp->getMaskElt(i+LaneStart);
6769 if (Idx < 0) {
6770 SVOps.push_back(DAG.getUNDEF(EltVT));
6771 continue;
6772 }
6773
6774 // The input vector this mask element indexes into.
6775 int Input = Idx / NumElems;
6776
6777 // Turn the index into an offset from the start of the input vector.
6778 Idx -= Input * NumElems;
6779
6780 // Extract the vector element by hand.
6781 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6782 SVOp->getOperand(Input),
6783 DAG.getIntPtrConstant(Idx)));
6784 }
6785
6786 // Construct the output using a BUILD_VECTOR.
6787 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6788 SVOps.size());
6789 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006790 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006791 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006792 } else {
6793 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006794 (InputUsed[0] % 2) * NumLaneElems,
6795 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006796 // If only one input was used, use an undefined vector for the other.
6797 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6798 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006799 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006800 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006801 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006802 }
6803
6804 Mask.clear();
6805 }
Craig Topper8f35c132012-01-20 09:29:03 +00006806
6807 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006808 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006809}
6810
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006811/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6812/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006813static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006814LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006815 SDValue V1 = SVOp->getOperand(0);
6816 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006817 SDLoc dl(SVOp);
Craig Topper5a0910b2013-08-15 02:33:50 +00006818 MVT VT = SVOp->getSimpleValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006819
Craig Topper7a9a28b2012-08-12 02:23:29 +00006820 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006821
Benjamin Kramer9c683542012-01-30 15:16:21 +00006822 std::pair<int, int> Locs[4];
6823 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006824 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006825
Evan Chengace3c172008-07-22 21:13:36 +00006826 unsigned NumHi = 0;
6827 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006828 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006829 int Idx = PermMask[i];
6830 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006831 Locs[i] = std::make_pair(-1, -1);
6832 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006833 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6834 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006835 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006836 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006837 NumLo++;
6838 } else {
6839 Locs[i] = std::make_pair(1, NumHi);
6840 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006841 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006842 NumHi++;
6843 }
6844 }
6845 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006846
Evan Chengace3c172008-07-22 21:13:36 +00006847 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006848 // If no more than two elements come from either vector. This can be
6849 // implemented with two shuffles. First shuffle gather the elements.
6850 // The second shuffle, which takes the first shuffle as both of its
6851 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006852 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006853
Benjamin Kramer9c683542012-01-30 15:16:21 +00006854 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006855
Benjamin Kramer9c683542012-01-30 15:16:21 +00006856 for (unsigned i = 0; i != 4; ++i)
6857 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006858 unsigned Idx = (i < 2) ? 0 : 4;
6859 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006860 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006861 }
Evan Chengace3c172008-07-22 21:13:36 +00006862
Nate Begeman9008ca62009-04-27 18:41:29 +00006863 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006864 }
6865
6866 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006867 // Otherwise, we must have three elements from one vector, call it X, and
6868 // one element from the other, call it Y. First, use a shufps to build an
6869 // intermediate vector with the one element from Y and the element from X
6870 // that will be in the same half in the final destination (the indexes don't
6871 // matter). Then, use a shufps to build the final vector, taking the half
6872 // containing the element from Y from the intermediate, and the other half
6873 // from X.
6874 if (NumHi == 3) {
6875 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006876 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006877 std::swap(V1, V2);
6878 }
6879
6880 // Find the element from V2.
6881 unsigned HiIndex;
6882 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006883 int Val = PermMask[HiIndex];
6884 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006885 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006886 if (Val >= 4)
6887 break;
6888 }
6889
Nate Begeman9008ca62009-04-27 18:41:29 +00006890 Mask1[0] = PermMask[HiIndex];
6891 Mask1[1] = -1;
6892 Mask1[2] = PermMask[HiIndex^1];
6893 Mask1[3] = -1;
6894 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006895
6896 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006897 Mask1[0] = PermMask[0];
6898 Mask1[1] = PermMask[1];
6899 Mask1[2] = HiIndex & 1 ? 6 : 4;
6900 Mask1[3] = HiIndex & 1 ? 4 : 6;
6901 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006902 }
Craig Topper69947b92012-04-23 06:57:04 +00006903
6904 Mask1[0] = HiIndex & 1 ? 2 : 0;
6905 Mask1[1] = HiIndex & 1 ? 0 : 2;
6906 Mask1[2] = PermMask[2];
6907 Mask1[3] = PermMask[3];
6908 if (Mask1[2] >= 0)
6909 Mask1[2] += 4;
6910 if (Mask1[3] >= 0)
6911 Mask1[3] += 4;
6912 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006913 }
6914
6915 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006916 int LoMask[] = { -1, -1, -1, -1 };
6917 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006918
Benjamin Kramer9c683542012-01-30 15:16:21 +00006919 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006920 unsigned MaskIdx = 0;
6921 unsigned LoIdx = 0;
6922 unsigned HiIdx = 2;
6923 for (unsigned i = 0; i != 4; ++i) {
6924 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006925 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006926 MaskIdx = 1;
6927 LoIdx = 0;
6928 HiIdx = 2;
6929 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006930 int Idx = PermMask[i];
6931 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006932 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006933 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006934 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006935 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006936 LoIdx++;
6937 } else {
6938 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006939 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006940 HiIdx++;
6941 }
6942 }
6943
Nate Begeman9008ca62009-04-27 18:41:29 +00006944 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6945 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006946 int MaskOps[] = { -1, -1, -1, -1 };
6947 for (unsigned i = 0; i != 4; ++i)
6948 if (Locs[i].first != -1)
6949 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006950 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006951}
6952
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006953static bool MayFoldVectorLoad(SDValue V) {
Jakub Staszaka24262a2012-10-30 00:01:57 +00006954 while (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006955 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006956
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006957 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6958 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006959 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6960 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6961 // BUILD_VECTOR (load), undef
6962 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006963
6964 return MayFoldLoad(V);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006965}
6966
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006967static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006968SDValue getMOVDDup(SDValue &Op, SDLoc &dl, SDValue V1, SelectionDAG &DAG) {
Craig Topper8d725b92013-08-15 05:33:45 +00006969 MVT VT = Op.getSimpleValueType();
Evan Cheng835580f2010-10-07 20:50:20 +00006970
6971 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006972 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6973 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006974 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6975 V1, DAG));
6976}
6977
6978static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006979SDValue getMOVLowToHigh(SDValue &Op, SDLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006980 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006981 SDValue V1 = Op.getOperand(0);
6982 SDValue V2 = Op.getOperand(1);
Craig Topper8d725b92013-08-15 05:33:45 +00006983 MVT VT = Op.getSimpleValueType();
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006984
6985 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6986
Craig Topper1accb7e2012-01-10 06:54:16 +00006987 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006988 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6989
Evan Cheng0899f5c2011-08-31 02:05:24 +00006990 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6991 return DAG.getNode(ISD::BITCAST, dl, VT,
6992 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6993 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6994 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006995}
6996
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006997static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006998SDValue getMOVHighToLow(SDValue &Op, SDLoc &dl, SelectionDAG &DAG) {
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006999 SDValue V1 = Op.getOperand(0);
7000 SDValue V2 = Op.getOperand(1);
Craig Topper8d725b92013-08-15 05:33:45 +00007001 MVT VT = Op.getSimpleValueType();
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00007002
7003 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
7004 "unsupported shuffle type");
7005
7006 if (V2.getOpcode() == ISD::UNDEF)
7007 V2 = V1;
7008
7009 // v4i32 or v4f32
7010 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
7011}
7012
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007013static
Andrew Trickac6d9be2013-05-25 02:42:55 +00007014SDValue getMOVLP(SDValue &Op, SDLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007015 SDValue V1 = Op.getOperand(0);
7016 SDValue V2 = Op.getOperand(1);
Craig Topper8d725b92013-08-15 05:33:45 +00007017 MVT VT = Op.getSimpleValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007018 unsigned NumElems = VT.getVectorNumElements();
7019
7020 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
7021 // operand of these instructions is only memory, so check if there's a
7022 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
7023 // same masks.
7024 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007025
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00007026 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00007027 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007028 CanFoldLoad = true;
7029
7030 // When V1 is a load, it can be folded later into a store in isel, example:
7031 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
7032 // turns into:
7033 // (MOVLPSmr addr:$src1, VR128:$src2)
7034 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00007035 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007036 CanFoldLoad = true;
7037
Dan Gohman65fd6562011-11-03 21:49:52 +00007038 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007039 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00007040 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007041 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
7042
7043 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00007044 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00007045 if (SVOp->getMaskElt(1) != -1)
7046 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007047 }
7048
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007049 // movl and movlp will both match v2i64, but v2i64 is never matched by
7050 // movl earlier because we make it strict to avoid messing with the movlp load
7051 // folding logic (see the code above getMOVLP call). Match it here then,
7052 // this is horrible, but will stay like this until we move all shuffle
7053 // matching to x86 specific nodes. Note that for the 1st condition all
7054 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00007055 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00007056 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
7057 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00007058 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00007059 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007060 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00007061 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007062
7063 assert(VT != MVT::v4i32 && "unsupported shuffle type");
7064
7065 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00007066 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007067 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007068}
7069
Michael Liaod9d09602012-10-23 17:34:00 +00007070// Reduce a vector shuffle to zext.
Craig Topper158ec072013-08-14 07:34:43 +00007071static SDValue LowerVectorIntExtend(SDValue Op, const X86Subtarget *Subtarget,
7072 SelectionDAG &DAG) {
Michael Liaod9d09602012-10-23 17:34:00 +00007073 // PMOVZX is only available from SSE41.
7074 if (!Subtarget->hasSSE41())
7075 return SDValue();
7076
Craig Topper8d725b92013-08-15 05:33:45 +00007077 MVT VT = Op.getSimpleValueType();
Michael Liaod9d09602012-10-23 17:34:00 +00007078
7079 // Only AVX2 support 256-bit vector integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007080 if (!Subtarget->hasInt256() && VT.is256BitVector())
Michael Liaod9d09602012-10-23 17:34:00 +00007081 return SDValue();
7082
7083 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007084 SDLoc DL(Op);
Michael Liaod9d09602012-10-23 17:34:00 +00007085 SDValue V1 = Op.getOperand(0);
7086 SDValue V2 = Op.getOperand(1);
7087 unsigned NumElems = VT.getVectorNumElements();
7088
7089 // Extending is an unary operation and the element type of the source vector
7090 // won't be equal to or larger than i64.
7091 if (V2.getOpcode() != ISD::UNDEF || !VT.isInteger() ||
7092 VT.getVectorElementType() == MVT::i64)
7093 return SDValue();
7094
7095 // Find the expansion ratio, e.g. expanding from i8 to i32 has a ratio of 4.
7096 unsigned Shift = 1; // Start from 2, i.e. 1 << 1.
Duncan Sands34739052012-10-29 11:29:53 +00007097 while ((1U << Shift) < NumElems) {
7098 if (SVOp->getMaskElt(1U << Shift) == 1)
Michael Liaod9d09602012-10-23 17:34:00 +00007099 break;
7100 Shift += 1;
7101 // The maximal ratio is 8, i.e. from i8 to i64.
7102 if (Shift > 3)
7103 return SDValue();
7104 }
7105
7106 // Check the shuffle mask.
7107 unsigned Mask = (1U << Shift) - 1;
7108 for (unsigned i = 0; i != NumElems; ++i) {
7109 int EltIdx = SVOp->getMaskElt(i);
7110 if ((i & Mask) != 0 && EltIdx != -1)
7111 return SDValue();
Matt Beaumont-Gaya999de02012-10-23 19:46:36 +00007112 if ((i & Mask) == 0 && (unsigned)EltIdx != (i >> Shift))
Michael Liaod9d09602012-10-23 17:34:00 +00007113 return SDValue();
7114 }
7115
7116 unsigned NBits = VT.getVectorElementType().getSizeInBits() << Shift;
Craig Topper8d725b92013-08-15 05:33:45 +00007117 MVT NeVT = MVT::getIntegerVT(NBits);
7118 MVT NVT = MVT::getVectorVT(NeVT, NumElems >> Shift);
Michael Liaod9d09602012-10-23 17:34:00 +00007119
Craig Topper158ec072013-08-14 07:34:43 +00007120 if (!DAG.getTargetLoweringInfo().isTypeLegal(NVT))
Michael Liaod9d09602012-10-23 17:34:00 +00007121 return SDValue();
7122
7123 // Simplify the operand as it's prepared to be fed into shuffle.
7124 unsigned SignificantBits = NVT.getSizeInBits() >> Shift;
7125 if (V1.getOpcode() == ISD::BITCAST &&
7126 V1.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
7127 V1.getOperand(0).getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
Craig Topper8d725b92013-08-15 05:33:45 +00007128 V1.getOperand(0).getOperand(0)
7129 .getSimpleValueType().getSizeInBits() == SignificantBits) {
Michael Liaod9d09602012-10-23 17:34:00 +00007130 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast x)
7131 SDValue V = V1.getOperand(0).getOperand(0).getOperand(0);
Michael Liao07872742012-10-23 21:40:15 +00007132 ConstantSDNode *CIdx =
7133 dyn_cast<ConstantSDNode>(V1.getOperand(0).getOperand(0).getOperand(1));
Michael Liaod9d09602012-10-23 17:34:00 +00007134 // If it's foldable, i.e. normal load with single use, we will let code
7135 // selection to fold it. Otherwise, we will short the conversion sequence.
Michael Liao07872742012-10-23 21:40:15 +00007136 if (CIdx && CIdx->getZExtValue() == 0 &&
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007137 (!ISD::isNormalLoad(V.getNode()) || !V.hasOneUse())) {
Craig Topper8d725b92013-08-15 05:33:45 +00007138 MVT FullVT = V.getSimpleValueType();
7139 MVT V1VT = V1.getSimpleValueType();
7140 if (FullVT.getSizeInBits() > V1VT.getSizeInBits()) {
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007141 // The "ext_vec_elt" node is wider than the result node.
7142 // In this case we should extract subvector from V.
7143 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast (extract_subvector x)).
Craig Topper8d725b92013-08-15 05:33:45 +00007144 unsigned Ratio = FullVT.getSizeInBits() / V1VT.getSizeInBits();
7145 MVT SubVecVT = MVT::getVectorVT(FullVT.getVectorElementType(),
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007146 FullVT.getVectorNumElements()/Ratio);
Matt Arsenault225ed702013-05-18 00:21:46 +00007147 V = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, SubVecVT, V,
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007148 DAG.getIntPtrConstant(0));
7149 }
Craig Topper8d725b92013-08-15 05:33:45 +00007150 V1 = DAG.getNode(ISD::BITCAST, DL, V1VT, V);
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007151 }
Michael Liaod9d09602012-10-23 17:34:00 +00007152 }
7153
7154 return DAG.getNode(ISD::BITCAST, DL, VT,
7155 DAG.getNode(X86ISD::VZEXT, DL, NVT, V1));
7156}
7157
Craig Topper158ec072013-08-14 07:34:43 +00007158static SDValue
7159NormalizeVectorShuffle(SDValue Op, const X86Subtarget *Subtarget,
7160 SelectionDAG &DAG) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007161 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00007162 MVT VT = Op.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007163 SDLoc dl(Op);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007164 SDValue V1 = Op.getOperand(0);
7165 SDValue V2 = Op.getOperand(1);
7166
7167 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00007168 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007169
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007170 // Handle splat operations
7171 if (SVOp->isSplat()) {
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00007172 // Use vbroadcast whenever the splat comes from a foldable load
Craig Topper158ec072013-08-14 07:34:43 +00007173 SDValue Broadcast = LowerVectorBroadcast(Op, Subtarget, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00007174 if (Broadcast.getNode())
7175 return Broadcast;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007176 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007177
Michael Liaod9d09602012-10-23 17:34:00 +00007178 // Check integer expanding shuffles.
Craig Topper158ec072013-08-14 07:34:43 +00007179 SDValue NewOp = LowerVectorIntExtend(Op, Subtarget, DAG);
Michael Liaod9d09602012-10-23 17:34:00 +00007180 if (NewOp.getNode())
7181 return NewOp;
7182
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007183 // If the shuffle can be profitably rewritten as a narrower shuffle, then
7184 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00007185 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
7186 VT == MVT::v16i16 || VT == MVT::v32i8) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007187 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007188 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007189 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007190 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00007191 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007192 // FIXME: Figure out a cleaner way to do this.
7193 // Try to make use of movq to zero out the top part.
7194 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007195 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007196 if (NewOp.getNode()) {
Craig Topper5a0910b2013-08-15 02:33:50 +00007197 MVT NewVT = NewOp.getSimpleValueType();
Craig Topper5aaffa82012-02-19 02:53:47 +00007198 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
7199 NewVT, true, false))
7200 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007201 DAG, Subtarget, dl);
7202 }
7203 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007204 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00007205 if (NewOp.getNode()) {
Craig Topper5a0910b2013-08-15 02:33:50 +00007206 MVT NewVT = NewOp.getSimpleValueType();
Craig Topper5aaffa82012-02-19 02:53:47 +00007207 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
7208 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
7209 DAG, Subtarget, dl);
7210 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007211 }
7212 }
7213 return SDValue();
7214}
7215
Dan Gohman475871a2008-07-27 21:46:04 +00007216SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007217X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007218 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00007219 SDValue V1 = Op.getOperand(0);
7220 SDValue V2 = Op.getOperand(1);
Craig Topper5a0910b2013-08-15 02:33:50 +00007221 MVT VT = Op.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007222 SDLoc dl(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00007223 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00007224 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007225 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00007226 bool V1IsSplat = false;
7227 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00007228 bool HasSSE2 = Subtarget->hasSSE2();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007229 bool HasFp256 = Subtarget->hasFp256();
7230 bool HasInt256 = Subtarget->hasInt256();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007231 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00007232 bool OptForSize = MF.getFunction()->getAttributes().
7233 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007234
Craig Topper3426a3e2011-11-14 06:46:21 +00007235 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00007236
Elena Demikhovsky16db7102012-01-12 20:33:10 +00007237 if (V1IsUndef && V2IsUndef)
7238 return DAG.getUNDEF(VT);
7239
7240 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00007241
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007242 // Vector shuffle lowering takes 3 steps:
7243 //
7244 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
7245 // narrowing and commutation of operands should be handled.
7246 // 2) Matching of shuffles with known shuffle masks to x86 target specific
7247 // shuffle nodes.
7248 // 3) Rewriting of unmatched masks into new generic shuffle operations,
7249 // so the shuffle can be broken into other shuffles and the legalizer can
7250 // try the lowering again.
7251 //
Craig Topper3426a3e2011-11-14 06:46:21 +00007252 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007253 // be matched during isel, all of them must be converted to a target specific
7254 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00007255
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007256 // Normalize the input vectors. Here splats, zeroed vectors, profitable
7257 // narrowing and commutation of operands should be handled. The actual code
7258 // doesn't include all of those, work in progress...
Craig Topper158ec072013-08-14 07:34:43 +00007259 SDValue NewOp = NormalizeVectorShuffle(Op, Subtarget, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007260 if (NewOp.getNode())
7261 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00007262
Craig Topper5aaffa82012-02-19 02:53:47 +00007263 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
7264
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00007265 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
7266 // unpckh_undef). Only use pshufd if speed is more important than size.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007267 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007268 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007269 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007270 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00007271
Craig Topperdd637ae2012-02-19 05:41:45 +00007272 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Jakub Staszakd3a05632012-12-06 19:05:46 +00007273 V2IsUndef && MayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00007274 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007275
Craig Topperdd637ae2012-02-19 05:41:45 +00007276 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007277 return getMOVHighToLow(Op, dl, DAG);
7278
7279 // Use to match splats
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007280 if (HasSSE2 && isUNPCKHMask(M, VT, HasInt256) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007281 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00007282 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007283
Craig Topper5aaffa82012-02-19 02:53:47 +00007284 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007285 // The actual implementation will match the mask in the if above and then
7286 // during isel it can match several different instructions, not only pshufd
7287 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00007288 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
7289 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007290
Craig Topper5aaffa82012-02-19 02:53:47 +00007291 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007292
Craig Topper1accb7e2012-01-10 06:54:16 +00007293 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007294 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
7295
Nadav Roteme4ccfef2012-12-07 19:01:13 +00007296 if (HasFp256 && (VT == MVT::v4f32 || VT == MVT::v2f64))
7297 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask,
7298 DAG);
7299
Craig Topperb3982da2011-12-31 23:50:21 +00007300 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00007301 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007302 }
Eric Christopherfd179292009-08-27 18:07:15 +00007303
Benjamin Kramera0de26c2013-05-17 14:48:34 +00007304 if (isPALIGNRMask(M, VT, Subtarget))
7305 return getTargetShuffleNode(X86ISD::PALIGNR, dl, VT, V1, V2,
7306 getShufflePALIGNRImmediate(SVOp),
7307 DAG);
7308
Evan Chengf26ffe92008-05-29 08:22:04 +00007309 // Check if this can be converted into a logical shift.
7310 bool isLeft = false;
7311 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00007312 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00007313 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00007314 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007315 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00007316 // v_set0 + movlhps or movhlps, etc.
Craig Topper657a99c2013-01-19 23:36:09 +00007317 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007318 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00007319 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00007320 }
Eric Christopherfd179292009-08-27 18:07:15 +00007321
Craig Topper5aaffa82012-02-19 02:53:47 +00007322 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00007323 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00007324 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00007325 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00007326 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00007327 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
7328
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00007329 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00007330 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
7331 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00007332 }
Eric Christopherfd179292009-08-27 18:07:15 +00007333
Nate Begeman9008ca62009-04-27 18:41:29 +00007334 // FIXME: fold these into legal mask.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007335 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasInt256))
Craig Topper1accb7e2012-01-10 06:54:16 +00007336 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00007337
Craig Topperdd637ae2012-02-19 05:41:45 +00007338 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007339 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00007340
Craig Topperdd637ae2012-02-19 05:41:45 +00007341 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007342 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00007343
Craig Topperdd637ae2012-02-19 05:41:45 +00007344 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007345 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00007346
Craig Topperdd637ae2012-02-19 05:41:45 +00007347 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00007348 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007349
Craig Topperdd637ae2012-02-19 05:41:45 +00007350 if (ShouldXformToMOVHLPS(M, VT) ||
7351 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00007352 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007353
Evan Chengf26ffe92008-05-29 08:22:04 +00007354 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00007355 // No better options. Use a vshldq / vsrldq.
Craig Topper657a99c2013-01-19 23:36:09 +00007356 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007357 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00007358 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00007359 }
Eric Christopherfd179292009-08-27 18:07:15 +00007360
Evan Cheng9eca5e82006-10-25 21:49:50 +00007361 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00007362 // FIXME: This should also accept a bitcast of a splat? Be careful, not
7363 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00007364 V1IsSplat = isSplatVector(V1.getNode());
7365 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00007366
Chris Lattner8a594482007-11-25 00:24:49 +00007367 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00007368 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
7369 CommuteVectorShuffleMask(M, NumElems);
7370 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00007371 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00007372 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00007373 }
7374
Craig Topperbeabc6c2011-12-05 06:56:46 +00007375 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007376 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00007377 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00007378 return V1;
7379 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
7380 // the instruction selector will not match, so get a canonical MOVL with
7381 // swapped operands to undo the commute.
7382 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00007383 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007384
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007385 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007386 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007387
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007388 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007389 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00007390
Evan Cheng9bbbb982006-10-25 20:48:19 +00007391 if (V2IsSplat) {
7392 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007393 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00007394 // new vector_shuffle with the corrected mask.p
7395 SmallVector<int, 8> NewMask(M.begin(), M.end());
7396 NormalizeMask(NewMask, NumElems);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007397 if (isUNPCKLMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00007398 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007399 if (isUNPCKHMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00007400 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007401 }
7402
Evan Cheng9eca5e82006-10-25 21:49:50 +00007403 if (Commuted) {
7404 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00007405 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00007406 CommuteVectorShuffleMask(M, NumElems);
7407 std::swap(V1, V2);
7408 std::swap(V1IsSplat, V2IsSplat);
7409 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007410
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007411 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00007412 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007413
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007414 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00007415 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00007416 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007417
Nate Begeman9008ca62009-04-27 18:41:29 +00007418 // Normalize the node to match x86 shuffle ops if needed
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00007419 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00007420 return CommuteVectorShuffle(SVOp, DAG);
7421
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00007422 // The checks below are all present in isShuffleMaskLegal, but they are
7423 // inlined here right now to enable us to directly emit target specific
7424 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00007425
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00007426 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
7427 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00007428 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00007429 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00007430 }
7431
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007432 if (isPSHUFHWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007433 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007434 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007435 DAG);
7436
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007437 if (isPSHUFLWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007438 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007439 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007440 DAG);
7441
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00007442 if (isSHUFPMask(M, VT))
Craig Topperb3982da2011-12-31 23:50:21 +00007443 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00007444 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00007445
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007446 if (isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007447 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007448 if (isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007449 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00007450
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007451 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007452 // Generate target specific nodes for 128 or 256-bit shuffles only
7453 // supported in the AVX instruction set.
7454 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007455
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007456 // Handle VMOVDDUPY permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007457 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasFp256))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007458 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
7459
Craig Topper70b883b2011-11-28 10:14:51 +00007460 // Handle VPERMILPS/D* permutations
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00007461 if (isVPERMILPMask(M, VT)) {
7462 if ((HasInt256 && VT == MVT::v8i32) || VT == MVT::v16i32)
Craig Topperdbd98a42012-02-07 06:28:42 +00007463 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007464 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00007465 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007466 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00007467 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007468
Craig Topper70b883b2011-11-28 10:14:51 +00007469 // Handle VPERM2F128/VPERM2I128 permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007470 if (isVPERM2X128Mask(M, VT, HasFp256))
Craig Topperec24e612011-11-30 07:47:51 +00007471 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00007472 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007473
Craig Topper1842ba02012-04-23 06:38:28 +00007474 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00007475 if (BlendOp.getNode())
7476 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00007477
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00007478 unsigned Imm8;
7479 if (V2IsUndef && HasInt256 && isPermImmMask(M, VT, Imm8))
7480 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1, Imm8, DAG);
Craig Topper095c5282012-04-15 23:48:57 +00007481
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00007482 if ((V2IsUndef && HasInt256 && VT.is256BitVector() && NumElems == 8) ||
7483 VT.is512BitVector()) {
Craig Topper8d725b92013-08-15 05:33:45 +00007484 MVT MaskEltVT = MVT::getIntegerVT(VT.getVectorElementType().getSizeInBits());
7485 MVT MaskVectorVT = MVT::getVectorVT(MaskEltVT, NumElems);
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00007486 SmallVector<SDValue, 16> permclMask;
7487 for (unsigned i = 0; i != NumElems; ++i) {
7488 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MaskEltVT));
7489 }
7490
7491 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVectorVT,
7492 &permclMask[0], NumElems);
7493 if (V2IsUndef)
7494 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
7495 return DAG.getNode(X86ISD::VPERMV, dl, VT,
7496 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
7497 return DAG.getNode(X86ISD::VPERMV3, dl, VT,
7498 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1, V2);
7499 }
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007500
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007501 //===--------------------------------------------------------------------===//
7502 // Since no target specific shuffle was selected for this generic one,
7503 // lower it into other known shuffles. FIXME: this isn't true yet, but
7504 // this is the plan.
7505 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00007506
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007507 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
7508 if (VT == MVT::v8i16) {
Craig Topper55b24052012-09-11 06:15:32 +00007509 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007510 if (NewOp.getNode())
7511 return NewOp;
7512 }
7513
7514 if (VT == MVT::v16i8) {
Craig Topper158ec072013-08-14 07:34:43 +00007515 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007516 if (NewOp.getNode())
7517 return NewOp;
7518 }
7519
Elena Demikhovsky41789462012-09-06 12:42:01 +00007520 if (VT == MVT::v32i8) {
Craig Topper55b24052012-09-11 06:15:32 +00007521 SDValue NewOp = LowerVECTOR_SHUFFLEv32i8(SVOp, Subtarget, DAG);
Elena Demikhovsky41789462012-09-06 12:42:01 +00007522 if (NewOp.getNode())
7523 return NewOp;
7524 }
7525
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007526 // Handle all 128-bit wide vectors with 4 elements, and match them with
7527 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007528 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007529 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7530
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007531 // Handle general 256-bit shuffles
7532 if (VT.is256BitVector())
7533 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7534
Dan Gohman475871a2008-07-27 21:46:04 +00007535 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007536}
7537
Craig Topperf84b7502013-01-20 00:50:58 +00007538static SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00007539 MVT VT = Op.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007540 SDLoc dl(Op);
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007541
Craig Topper5a0910b2013-08-15 02:33:50 +00007542 if (!Op.getOperand(0).getSimpleValueType().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007543 return SDValue();
7544
Duncan Sands83ec4b62008-06-06 12:08:01 +00007545 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007547 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007549 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007550 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007551 }
7552
7553 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007554 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7555 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7556 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007557 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7558 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007559 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007560 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007561 Op.getOperand(0)),
7562 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007563 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007564 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007565 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007566 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007567 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007568 }
7569
7570 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007571 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7572 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007573 // result has a single use which is a store or a bitcast to i32. And in
7574 // the case of a store, it's not worth it if the index is a constant 0,
7575 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007576 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007577 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007578 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007579 if ((User->getOpcode() != ISD::STORE ||
7580 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7581 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007582 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007583 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007584 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007586 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007587 Op.getOperand(0)),
7588 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007589 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00007590 }
7591
7592 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00007593 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007594 if (isa<ConstantSDNode>(Op.getOperand(1)))
7595 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007596 }
Dan Gohman475871a2008-07-27 21:46:04 +00007597 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007598}
7599
Dan Gohman475871a2008-07-27 21:46:04 +00007600SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007601X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7602 SelectionDAG &DAG) const {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007603 SDLoc dl(Op);
David Greene74a579d2011-02-10 16:57:36 +00007604 SDValue Vec = Op.getOperand(0);
Craig Topper5a0910b2013-08-15 02:33:50 +00007605 MVT VecVT = Vec.getSimpleValueType();
Elena Demikhovskyf9d2d2d2013-09-12 08:55:00 +00007606 SDValue Idx = Op.getOperand(1);
7607 if (!isa<ConstantSDNode>(Idx)) {
7608 if (VecVT.is512BitVector() ||
7609 (VecVT.is256BitVector() && Subtarget->hasInt256() &&
7610 VecVT.getVectorElementType().getSizeInBits() == 32)) {
7611
7612 MVT MaskEltVT =
7613 MVT::getIntegerVT(VecVT.getVectorElementType().getSizeInBits());
7614 MVT MaskVT = MVT::getVectorVT(MaskEltVT, VecVT.getSizeInBits() /
7615 MaskEltVT.getSizeInBits());
7616
7617 if (Idx.getSimpleValueType() != MaskEltVT)
7618 if (Idx.getOpcode() == ISD::ZERO_EXTEND ||
7619 Idx.getOpcode() == ISD::SIGN_EXTEND)
7620 Idx = Idx.getOperand(0);
7621 assert(Idx.getSimpleValueType() == MaskEltVT &&
7622 "Unexpected index in insertelement");
7623 SDValue Mask = DAG.getNode(X86ISD::VINSERT, dl, MaskVT,
7624 getZeroVector(MaskVT, Subtarget, DAG, dl),
7625 Idx, DAG.getConstant(0, getPointerTy()));
7626 SDValue Perm = DAG.getNode(X86ISD::VPERMV, dl, VecVT, Mask, Vec);
7627 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(),
7628 Perm, DAG.getConstant(0, getPointerTy()));
7629 }
7630 return SDValue();
7631 }
David Greene74a579d2011-02-10 16:57:36 +00007632
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007633 // If this is a 256-bit vector result, first extract the 128-bit vector and
7634 // then extract the element from the 128-bit vector.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007635 if (VecVT.is256BitVector() || VecVT.is512BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00007636
Elena Demikhovskyf9d2d2d2013-09-12 08:55:00 +00007637 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greene74a579d2011-02-10 16:57:36 +00007638 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007639 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
Craig Topper8d725b92013-08-15 05:33:45 +00007640 MVT EltVT = VecVT.getVectorElementType();
David Greene74a579d2011-02-10 16:57:36 +00007641
Elena Demikhovsky83952512013-07-31 11:35:14 +00007642 unsigned ElemsPerChunk = 128 / EltVT.getSizeInBits();
7643
7644 //if (IdxVal >= NumElems/2)
7645 // IdxVal -= NumElems/2;
7646 IdxVal -= (IdxVal/ElemsPerChunk)*ElemsPerChunk;
David Greene74a579d2011-02-10 16:57:36 +00007647 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007648 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00007649 }
7650
Craig Topper7a9a28b2012-08-12 02:23:29 +00007651 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00007652
Craig Topperd0a31172012-01-10 06:37:29 +00007653 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007654 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007655 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007656 return Res;
7657 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007658
Craig Topper5a0910b2013-08-15 02:33:50 +00007659 MVT VT = Op.getSimpleValueType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007660 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007661 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007662 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007663 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007664 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7666 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007667 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007669 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007670 // Transform it so it match pextrw which produces a 32-bit result.
Craig Topper45e1c752013-01-20 00:38:18 +00007671 MVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007672 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Craig Topper7c022842012-09-12 06:20:41 +00007673 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007674 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007675 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007676 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007677 }
7678
7679 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007680 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007681 if (Idx == 0)
7682 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007683
Evan Cheng0db9fe62006-04-25 20:13:52 +00007684 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007685 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Craig Topper5a0910b2013-08-15 02:33:50 +00007686 MVT VVT = Op.getOperand(0).getSimpleValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007687 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007688 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007689 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007690 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007691 }
7692
7693 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007694 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7695 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7696 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007697 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007698 if (Idx == 0)
7699 return Op;
7700
7701 // UNPCKHPD the element to the lowest double word, then movsd.
7702 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7703 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007704 int Mask[2] = { 1, -1 };
Craig Topper5a0910b2013-08-15 02:33:50 +00007705 MVT VVT = Op.getOperand(0).getSimpleValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007706 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007707 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007708 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007709 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007710 }
7711
Dan Gohman475871a2008-07-27 21:46:04 +00007712 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007713}
7714
Craig Topperf84b7502013-01-20 00:50:58 +00007715static SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00007716 MVT VT = Op.getSimpleValueType();
Craig Topper45e1c752013-01-20 00:38:18 +00007717 MVT EltVT = VT.getVectorElementType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007718 SDLoc dl(Op);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007719
Dan Gohman475871a2008-07-27 21:46:04 +00007720 SDValue N0 = Op.getOperand(0);
7721 SDValue N1 = Op.getOperand(1);
7722 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007723
Craig Topper7a9a28b2012-08-12 02:23:29 +00007724 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007725 return SDValue();
7726
Dan Gohman8a55ce42009-09-23 21:02:20 +00007727 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007728 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007729 unsigned Opc;
7730 if (VT == MVT::v8i16)
7731 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007732 else if (VT == MVT::v16i8)
7733 Opc = X86ISD::PINSRB;
7734 else
7735 Opc = X86ISD::PINSRB;
7736
Nate Begeman14d12ca2008-02-11 04:19:36 +00007737 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7738 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007739 if (N1.getValueType() != MVT::i32)
7740 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7741 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007742 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007743 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007744 }
7745
7746 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007747 // Bits [7:6] of the constant are the source select. This will always be
7748 // zero here. The DAG Combiner may combine an extract_elt index into these
7749 // bits. For example (insert (extract, 3), 2) could be matched by putting
7750 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007751 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007752 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007753 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007754 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007755 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007756 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007757 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007758 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007759 }
7760
7761 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007762 // PINSR* works with constant index.
7763 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007764 }
Dan Gohman475871a2008-07-27 21:46:04 +00007765 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007766}
7767
Dan Gohman475871a2008-07-27 21:46:04 +00007768SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007769X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Craig Topper5a0910b2013-08-15 02:33:50 +00007770 MVT VT = Op.getSimpleValueType();
Craig Topper45e1c752013-01-20 00:38:18 +00007771 MVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007772
Andrew Trickac6d9be2013-05-25 02:42:55 +00007773 SDLoc dl(Op);
David Greene6b381262011-02-09 15:32:06 +00007774 SDValue N0 = Op.getOperand(0);
7775 SDValue N1 = Op.getOperand(1);
7776 SDValue N2 = Op.getOperand(2);
7777
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007778 // If this is a 256-bit vector result, first extract the 128-bit vector,
7779 // insert the element into the extracted half and then place it back.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007780 if (VT.is256BitVector() || VT.is512BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007781 if (!isa<ConstantSDNode>(N2))
7782 return SDValue();
7783
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007784 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007785 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007786 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007787
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007788 // Insert the element into the desired half.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007789 unsigned NumEltsIn128 = 128/EltVT.getSizeInBits();
7790 unsigned IdxIn128 = IdxVal - (IdxVal/NumEltsIn128) * NumEltsIn128;
7791
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007792 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
Elena Demikhovsky83952512013-07-31 11:35:14 +00007793 DAG.getConstant(IdxIn128, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007794
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007795 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007796 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007797 }
7798
Craig Topperd0a31172012-01-10 06:37:29 +00007799 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007800 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7801
Dan Gohman8a55ce42009-09-23 21:02:20 +00007802 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007803 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007804
Dan Gohman8a55ce42009-09-23 21:02:20 +00007805 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007806 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7807 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007808 if (N1.getValueType() != MVT::i32)
7809 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7810 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007811 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007812 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007813 }
Dan Gohman475871a2008-07-27 21:46:04 +00007814 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007815}
7816
Craig Topper55b24052012-09-11 06:15:32 +00007817static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007818 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00007819 MVT OpVT = Op.getSimpleValueType();
David Greene2fcdfb42011-02-10 23:11:29 +00007820
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007821 // If this is a 256-bit vector result, first insert into a 128-bit
7822 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007823 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007824 // Insert into a 128-bit vector.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007825 unsigned SizeFactor = OpVT.getSizeInBits()/128;
Craig Topper8d725b92013-08-15 05:33:45 +00007826 MVT VT128 = MVT::getVectorVT(OpVT.getVectorElementType(),
Elena Demikhovsky83952512013-07-31 11:35:14 +00007827 OpVT.getVectorNumElements() / SizeFactor);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007828
7829 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7830
7831 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007832 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007833 }
7834
Craig Topperd77d2fe2012-04-29 20:22:05 +00007835 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007836 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007837 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007838
Owen Anderson825b72b2009-08-11 20:47:22 +00007839 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007840 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007841 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007842 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007843}
7844
David Greene91585092011-01-26 15:38:49 +00007845// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7846// a simple subregister reference or explicit instructions to grab
7847// upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007848static SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7849 SelectionDAG &DAG) {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007850 SDLoc dl(Op);
7851 SDValue In = Op.getOperand(0);
7852 SDValue Idx = Op.getOperand(1);
7853 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper8d725b92013-08-15 05:33:45 +00007854 MVT ResVT = Op.getSimpleValueType();
7855 MVT InVT = In.getSimpleValueType();
David Greenea5f26012011-02-07 19:36:54 +00007856
Elena Demikhovsky83952512013-07-31 11:35:14 +00007857 if (Subtarget->hasFp256()) {
7858 if (ResVT.is128BitVector() &&
7859 (InVT.is256BitVector() || InVT.is512BitVector()) &&
Craig Topperb14940a2012-04-22 20:55:18 +00007860 isa<ConstantSDNode>(Idx)) {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007861 return Extract128BitVector(In, IdxVal, DAG, dl);
7862 }
7863 if (ResVT.is256BitVector() && InVT.is512BitVector() &&
7864 isa<ConstantSDNode>(Idx)) {
7865 return Extract256BitVector(In, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007866 }
David Greene91585092011-01-26 15:38:49 +00007867 }
7868 return SDValue();
7869}
7870
David Greenecfe33c42011-01-26 19:13:22 +00007871// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7872// simple superregister reference or explicit instructions to insert
7873// the upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007874static SDValue LowerINSERT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7875 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007876 if (Subtarget->hasFp256()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007877 SDLoc dl(Op.getNode());
David Greenecfe33c42011-01-26 19:13:22 +00007878 SDValue Vec = Op.getNode()->getOperand(0);
7879 SDValue SubVec = Op.getNode()->getOperand(1);
7880 SDValue Idx = Op.getNode()->getOperand(2);
7881
Craig Topper8d725b92013-08-15 05:33:45 +00007882 if ((Op.getNode()->getSimpleValueType(0).is256BitVector() ||
7883 Op.getNode()->getSimpleValueType(0).is512BitVector()) &&
7884 SubVec.getNode()->getSimpleValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007885 isa<ConstantSDNode>(Idx)) {
7886 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7887 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007888 }
Elena Demikhovsky83952512013-07-31 11:35:14 +00007889
Craig Topper8d725b92013-08-15 05:33:45 +00007890 if (Op.getNode()->getSimpleValueType(0).is512BitVector() &&
7891 SubVec.getNode()->getSimpleValueType(0).is256BitVector() &&
Elena Demikhovsky83952512013-07-31 11:35:14 +00007892 isa<ConstantSDNode>(Idx)) {
7893 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7894 return Insert256BitVector(Vec, SubVec, IdxVal, DAG, dl);
7895 }
David Greenecfe33c42011-01-26 19:13:22 +00007896 }
7897 return SDValue();
7898}
7899
Bill Wendling056292f2008-09-16 21:48:12 +00007900// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7901// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7902// one of the above mentioned nodes. It has to be wrapped because otherwise
7903// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7904// be used to form addressing mode. These wrapped nodes will be selected
7905// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007906SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007907X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007908 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007909
Chris Lattner41621a22009-06-26 19:22:52 +00007910 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7911 // global base reg.
7912 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007913 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007914 CodeModel::Model M = getTargetMachine().getCodeModel();
7915
Chris Lattner4f066492009-07-11 20:29:19 +00007916 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007917 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007918 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007919 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007920 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007921 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007922 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007923
Evan Cheng1606e8e2009-03-13 07:51:59 +00007924 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007925 CP->getAlignment(),
7926 CP->getOffset(), OpFlag);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007927 SDLoc DL(CP);
Chris Lattner18c59872009-06-27 04:16:01 +00007928 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007929 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007930 if (OpFlag) {
7931 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007932 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007933 SDLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007934 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007935 }
7936
7937 return Result;
7938}
7939
Dan Gohmand858e902010-04-17 15:26:15 +00007940SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007941 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007942
Chris Lattner18c59872009-06-27 04:16:01 +00007943 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7944 // global base reg.
7945 unsigned char OpFlag = 0;
7946 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007947 CodeModel::Model M = getTargetMachine().getCodeModel();
7948
Chris Lattner4f066492009-07-11 20:29:19 +00007949 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007950 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007951 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007952 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007953 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007954 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007955 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007956
Chris Lattner18c59872009-06-27 04:16:01 +00007957 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7958 OpFlag);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007959 SDLoc DL(JT);
Chris Lattner18c59872009-06-27 04:16:01 +00007960 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007961
Chris Lattner18c59872009-06-27 04:16:01 +00007962 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007963 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007964 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7965 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007966 SDLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007967 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007968
Chris Lattner18c59872009-06-27 04:16:01 +00007969 return Result;
7970}
7971
7972SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007973X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007974 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007975
Chris Lattner18c59872009-06-27 04:16:01 +00007976 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7977 // global base reg.
7978 unsigned char OpFlag = 0;
7979 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007980 CodeModel::Model M = getTargetMachine().getCodeModel();
7981
Chris Lattner4f066492009-07-11 20:29:19 +00007982 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007983 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7984 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7985 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007986 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007987 } else if (Subtarget->isPICStyleGOT()) {
7988 OpFlag = X86II::MO_GOT;
7989 } else if (Subtarget->isPICStyleStubPIC()) {
7990 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7991 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7992 OpFlag = X86II::MO_DARWIN_NONLAZY;
7993 }
Eric Christopherfd179292009-08-27 18:07:15 +00007994
Chris Lattner18c59872009-06-27 04:16:01 +00007995 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007996
Andrew Trickac6d9be2013-05-25 02:42:55 +00007997 SDLoc DL(Op);
Chris Lattner18c59872009-06-27 04:16:01 +00007998 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007999
Chris Lattner18c59872009-06-27 04:16:01 +00008000 // With PIC, the address is actually $g + Offset.
8001 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00008002 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00008003 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
8004 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008005 SDLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00008006 Result);
8007 }
Eric Christopherfd179292009-08-27 18:07:15 +00008008
Eli Friedman586272d2011-08-11 01:48:05 +00008009 // For symbols that require a load from a stub to get the address, emit the
8010 // load.
8011 if (isGlobalStubReference(OpFlag))
8012 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00008013 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00008014
Chris Lattner18c59872009-06-27 04:16:01 +00008015 return Result;
8016}
8017
Dan Gohman475871a2008-07-27 21:46:04 +00008018SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008019X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00008020 // Create the TargetBlockAddressAddress node.
8021 unsigned char OpFlags =
8022 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00008023 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00008024 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00008025 int64_t Offset = cast<BlockAddressSDNode>(Op)->getOffset();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008026 SDLoc dl(Op);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00008027 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy(), Offset,
8028 OpFlags);
Dan Gohman29cbade2009-11-20 23:18:13 +00008029
Dan Gohmanf705adb2009-10-30 01:28:02 +00008030 if (Subtarget->isPICStyleRIPRel() &&
8031 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00008032 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
8033 else
8034 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008035
Dan Gohman29cbade2009-11-20 23:18:13 +00008036 // With PIC, the address is actually $g + Offset.
8037 if (isGlobalRelativeToPICBase(OpFlags)) {
8038 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
8039 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
8040 Result);
8041 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00008042
8043 return Result;
8044}
8045
8046SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00008047X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, SDLoc dl,
Craig Topperb99bafe2013-01-21 06:21:54 +00008048 int64_t Offset, SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00008049 // Create the TargetGlobalAddress node, folding in the constant
8050 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00008051 unsigned char OpFlags =
8052 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008053 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00008054 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008055 if (OpFlags == X86II::MO_NO_FLAG &&
8056 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00008057 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00008058 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00008059 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00008060 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00008061 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00008062 }
Eric Christopherfd179292009-08-27 18:07:15 +00008063
Chris Lattner4f066492009-07-11 20:29:19 +00008064 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008065 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00008066 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
8067 else
8068 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00008069
Anton Korobeynikov7f705592007-01-12 19:20:47 +00008070 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00008071 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00008072 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
8073 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00008074 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008075 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008076
Chris Lattner36c25012009-07-10 07:34:39 +00008077 // For globals that require a load from a stub to get the address, emit the
8078 // load.
8079 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00008080 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00008081 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008082
Dan Gohman6520e202008-10-18 02:06:02 +00008083 // If there was a non-zero offset that we didn't fold, create an explicit
8084 // addition for it.
8085 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00008086 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00008087 DAG.getConstant(Offset, getPointerTy()));
8088
Evan Cheng0db9fe62006-04-25 20:13:52 +00008089 return Result;
8090}
8091
Evan Chengda43bcf2008-09-24 00:05:32 +00008092SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008093X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00008094 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008095 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008096 return LowerGlobalAddress(GV, SDLoc(Op), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00008097}
8098
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008099static SDValue
8100GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00008101 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008102 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008103 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008104 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008105 SDLoc dl(GA);
Devang Patel0d881da2010-07-06 22:08:15 +00008106 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008107 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00008108 GA->getOffset(),
8109 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008110
8111 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
8112 : X86ISD::TLSADDR;
8113
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008114 if (InFlag) {
8115 SDValue Ops[] = { Chain, TGA, *InFlag };
Michael Liao0ee17002013-04-19 04:03:37 +00008116 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, array_lengthof(Ops));
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008117 } else {
8118 SDValue Ops[] = { Chain, TGA };
Michael Liao0ee17002013-04-19 04:03:37 +00008119 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, array_lengthof(Ops));
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008120 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008121
8122 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00008123 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008124
Rafael Espindola15f1b662009-04-24 12:59:40 +00008125 SDValue Flag = Chain.getValue(1);
8126 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008127}
8128
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008129// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00008130static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008131LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008132 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00008133 SDValue InFlag;
Andrew Trickac6d9be2013-05-25 02:42:55 +00008134 SDLoc dl(GA); // ? function entry point might be better
Dale Johannesendd64c412009-02-04 00:33:20 +00008135 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Craig Topper7c022842012-09-12 06:20:41 +00008136 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008137 SDLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008138 InFlag = Chain.getValue(1);
8139
Chris Lattnerb903bed2009-06-26 21:20:29 +00008140 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008141}
8142
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008143// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00008144static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008145LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008146 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00008147 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
8148 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008149}
8150
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008151static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
8152 SelectionDAG &DAG,
8153 const EVT PtrVT,
8154 bool is64Bit) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008155 SDLoc dl(GA);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008156
8157 // Get the start address of the TLS block for this module.
8158 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
8159 .getInfo<X86MachineFunctionInfo>();
8160 MFI->incNumLocalDynamicTLSAccesses();
8161
8162 SDValue Base;
8163 if (is64Bit) {
8164 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
8165 X86II::MO_TLSLD, /*LocalDynamic=*/true);
8166 } else {
8167 SDValue InFlag;
8168 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008169 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), PtrVT), InFlag);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008170 InFlag = Chain.getValue(1);
8171 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
8172 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
8173 }
8174
8175 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
8176 // of Base.
8177
8178 // Build x@dtpoff.
8179 unsigned char OperandFlags = X86II::MO_DTPOFF;
8180 unsigned WrapperKind = X86ISD::Wrapper;
8181 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
8182 GA->getValueType(0),
8183 GA->getOffset(), OperandFlags);
8184 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
8185
8186 // Add x@dtpoff with the base.
8187 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
8188}
8189
Hans Wennborg228756c2012-05-11 10:11:01 +00008190// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00008191static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008192 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00008193 bool is64Bit, bool isPIC) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008194 SDLoc dl(GA);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008195
Chris Lattnerf93b90c2010-09-22 04:39:11 +00008196 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
8197 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
8198 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00008199
Michael J. Spencerec38de22010-10-10 22:04:20 +00008200 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00008201 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008202 MachinePointerInfo(Ptr),
8203 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00008204
Chris Lattnerb903bed2009-06-26 21:20:29 +00008205 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00008206 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
8207 // initialexec.
8208 unsigned WrapperKind = X86ISD::Wrapper;
8209 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00008210 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00008211 } else if (model == TLSModel::InitialExec) {
8212 if (is64Bit) {
8213 OperandFlags = X86II::MO_GOTTPOFF;
8214 WrapperKind = X86ISD::WrapperRIP;
8215 } else {
8216 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
8217 }
Chris Lattner18c59872009-06-27 04:16:01 +00008218 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00008219 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00008220 }
Eric Christopherfd179292009-08-27 18:07:15 +00008221
Hans Wennborg228756c2012-05-11 10:11:01 +00008222 // emit "addl x@ntpoff,%eax" (local exec)
8223 // or "addl x@indntpoff,%eax" (initial exec)
8224 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00008225 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00008226 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00008227 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00008228 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00008229
Hans Wennborg228756c2012-05-11 10:11:01 +00008230 if (model == TLSModel::InitialExec) {
8231 if (isPIC && !is64Bit) {
8232 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008233 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), PtrVT),
Hans Wennborg228756c2012-05-11 10:11:01 +00008234 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00008235 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00008236
8237 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
8238 MachinePointerInfo::getGOT(), false, false, false,
8239 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00008240 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00008241
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008242 // The address of the thread local variable is the add of the thread
8243 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00008244 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008245}
8246
Dan Gohman475871a2008-07-27 21:46:04 +00008247SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008248X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00008249
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008250 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00008251 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00008252
Eric Christopher30ef0e52010-06-03 04:07:48 +00008253 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00008254 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008255
Eric Christopher30ef0e52010-06-03 04:07:48 +00008256 switch (model) {
8257 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00008258 if (Subtarget->is64Bit())
8259 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
8260 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008261 case TLSModel::LocalDynamic:
8262 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
8263 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008264 case TLSModel::InitialExec:
8265 case TLSModel::LocalExec:
8266 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00008267 Subtarget->is64Bit(),
Craig Topperb99bafe2013-01-21 06:21:54 +00008268 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008269 }
Craig Toppere8eb1162012-04-23 03:26:18 +00008270 llvm_unreachable("Unknown TLS model.");
8271 }
8272
8273 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00008274 // Darwin only has one model of TLS. Lower to that.
8275 unsigned char OpFlag = 0;
8276 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
8277 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00008278
Eric Christopher30ef0e52010-06-03 04:07:48 +00008279 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
8280 // global base reg.
8281 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
8282 !Subtarget->is64Bit();
8283 if (PIC32)
8284 OpFlag = X86II::MO_TLVP_PIC_BASE;
8285 else
8286 OpFlag = X86II::MO_TLVP;
Andrew Trickac6d9be2013-05-25 02:42:55 +00008287 SDLoc DL(Op);
Devang Patel0d881da2010-07-06 22:08:15 +00008288 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00008289 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00008290 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008291 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008292
Eric Christopher30ef0e52010-06-03 04:07:48 +00008293 // With PIC32, the address is actually $g + Offset.
8294 if (PIC32)
8295 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
8296 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008297 SDLoc(), getPointerTy()),
Eric Christopher30ef0e52010-06-03 04:07:48 +00008298 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008299
Eric Christopher30ef0e52010-06-03 04:07:48 +00008300 // Lowering the machine isd will make sure everything is in the right
8301 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00008302 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008303 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00008304 SDValue Args[] = { Chain, Offset };
8305 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008306
Eric Christopher30ef0e52010-06-03 04:07:48 +00008307 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
8308 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8309 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008310
Eric Christopher30ef0e52010-06-03 04:07:48 +00008311 // And our return value (tls address) is in the standard call return value
8312 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00008313 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00008314 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
8315 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00008316 }
8317
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008318 if (Subtarget->isTargetWindows() || Subtarget->isTargetMingw()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008319 // Just use the implicit TLS architecture
8320 // Need to generate someting similar to:
8321 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
8322 // ; from TEB
8323 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
8324 // mov rcx, qword [rdx+rcx*8]
8325 // mov eax, .tls$:tlsvar
8326 // [rax+rcx] contains the address
8327 // Windows 64bit: gs:0x58
8328 // Windows 32bit: fs:__tls_array
8329
8330 // If GV is an alias then use the aliasee for determining
8331 // thread-localness.
8332 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
8333 GV = GA->resolveAliasedGlobal(false);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008334 SDLoc dl(GA);
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008335 SDValue Chain = DAG.getEntryNode();
8336
8337 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008338 // %gs:0x58 (64-bit). On MinGW, __tls_array is not available, so directly
8339 // use its literal value of 0x2C.
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008340 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
8341 ? Type::getInt8PtrTy(*DAG.getContext(),
8342 256)
8343 : Type::getInt32PtrTy(*DAG.getContext(),
8344 257));
8345
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008346 SDValue TlsArray = Subtarget->is64Bit() ? DAG.getIntPtrConstant(0x58) :
8347 (Subtarget->isTargetMingw() ? DAG.getIntPtrConstant(0x2C) :
8348 DAG.getExternalSymbol("_tls_array", getPointerTy()));
8349
8350 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain, TlsArray,
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008351 MachinePointerInfo(Ptr),
8352 false, false, false, 0);
8353
8354 // Load the _tls_index variable
8355 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
8356 if (Subtarget->is64Bit())
8357 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
8358 IDX, MachinePointerInfo(), MVT::i32,
8359 false, false, 0);
8360 else
8361 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
8362 false, false, false, 0);
8363
Chandler Carruth426c2bf2012-11-01 09:14:31 +00008364 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00008365 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008366 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
8367
8368 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
8369 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
8370 false, false, false, 0);
8371
8372 // Get the offset of start of .tls section
8373 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
8374 GA->getValueType(0),
8375 GA->getOffset(), X86II::MO_SECREL);
8376 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
8377
8378 // The address of the thread local variable is the add of the thread
8379 // pointer with the offset of the variable.
8380 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008381 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008382
David Blaikie4d6ccb52012-01-20 21:51:11 +00008383 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008384}
8385
Chad Rosierb90d2a92012-01-03 23:19:12 +00008386/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
8387/// and take a 2 x i32 value to shift plus a shift amount.
8388SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00008389 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00008390 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00008391 unsigned VTBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008392 SDLoc dl(Op);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008393 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00008394 SDValue ShOpLo = Op.getOperand(0);
8395 SDValue ShOpHi = Op.getOperand(1);
8396 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00008397 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00008398 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00008399 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00008400
Dan Gohman475871a2008-07-27 21:46:04 +00008401 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008402 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00008403 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
8404 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008405 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008406 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
8407 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008408 }
Evan Chenge3413162006-01-09 18:33:28 +00008409
Owen Anderson825b72b2009-08-11 20:47:22 +00008410 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
8411 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00008412 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00008413 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00008414
Dan Gohman475871a2008-07-27 21:46:04 +00008415 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00008416 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00008417 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
8418 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00008419
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008420 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00008421 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
8422 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008423 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008424 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
8425 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008426 }
8427
Dan Gohman475871a2008-07-27 21:46:04 +00008428 SDValue Ops[2] = { Lo, Hi };
Michael Liao0ee17002013-04-19 04:03:37 +00008429 return DAG.getMergeValues(Ops, array_lengthof(Ops), dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008430}
Evan Chenga3195e82006-01-12 22:54:21 +00008431
Dan Gohmand858e902010-04-17 15:26:15 +00008432SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
8433 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008434 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00008435
Dale Johannesen0488fb62010-09-30 23:57:10 +00008436 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008437 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008438
Owen Anderson825b72b2009-08-11 20:47:22 +00008439 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00008440 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00008441
Eli Friedman36df4992009-05-27 00:47:34 +00008442 // These are really Legal; return the operand so the caller accepts it as
8443 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008444 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00008445 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00008446 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00008447 Subtarget->is64Bit()) {
8448 return Op;
8449 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008450
Andrew Trickac6d9be2013-05-25 02:42:55 +00008451 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008452 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008453 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00008454 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008455 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00008456 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00008457 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008458 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008459 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008460 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
8461}
Evan Cheng0db9fe62006-04-25 20:13:52 +00008462
Owen Andersone50ed302009-08-10 22:56:29 +00008463SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008464 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00008465 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008466 // Build the FILD
Andrew Trickac6d9be2013-05-25 02:42:55 +00008467 SDLoc DL(Op);
Chris Lattner5a88b832007-02-25 07:10:00 +00008468 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00008469 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008470 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008471 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00008472 else
Owen Anderson825b72b2009-08-11 20:47:22 +00008473 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008474
Chris Lattner492a43e2010-09-22 01:28:21 +00008475 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00008476
Stuart Hastings84be9582011-06-02 15:57:11 +00008477 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
8478 MachineMemOperand *MMO;
8479 if (FI) {
8480 int SSFI = FI->getIndex();
8481 MMO =
8482 DAG.getMachineFunction()
8483 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8484 MachineMemOperand::MOLoad, ByteSize, ByteSize);
8485 } else {
8486 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
8487 StackSlot = StackSlot.getOperand(1);
8488 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008489 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008490 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
8491 X86ISD::FILD, DL,
8492 Tys, Ops, array_lengthof(Ops),
8493 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008494
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008495 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008496 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008497 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008498
8499 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
8500 // shouldn't be necessary except that RFP cannot be live across
8501 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008502 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008503 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
8504 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008505 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00008506 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008507 SDValue Ops[] = {
8508 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
8509 };
Chris Lattner492a43e2010-09-22 01:28:21 +00008510 MachineMemOperand *MMO =
8511 DAG.getMachineFunction()
8512 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008513 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008514
Chris Lattner492a43e2010-09-22 01:28:21 +00008515 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
8516 Ops, array_lengthof(Ops),
8517 Op.getValueType(), MMO);
8518 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008519 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008520 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008521 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008522
Evan Cheng0db9fe62006-04-25 20:13:52 +00008523 return Result;
8524}
8525
Bill Wendling8b8a6362009-01-17 03:56:04 +00008526// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008527SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
8528 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00008529 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00008530 /*
Bill Wendling397ae212012-01-05 02:13:20 +00008531 movq %rax, %xmm0
8532 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
8533 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
8534 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00008535 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00008536 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00008537 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00008538 addpd %xmm1, %xmm0
8539 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00008540 */
Dale Johannesen040225f2008-10-21 23:07:49 +00008541
Andrew Trickac6d9be2013-05-25 02:42:55 +00008542 SDLoc dl(Op);
Owen Andersona90b3dc2009-07-15 21:51:10 +00008543 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00008544
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008545 // Build some magic constants.
Craig Topperda129a22013-07-15 06:54:12 +00008546 static const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
Chris Lattner7302d802012-02-06 21:56:39 +00008547 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008548 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008549
Chris Lattner97484792012-01-25 09:56:22 +00008550 SmallVector<Constant*,2> CV1;
8551 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008552 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8553 APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008554 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008555 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8556 APInt(64, 0x4530000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008557 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008558 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008559
Bill Wendling397ae212012-01-05 02:13:20 +00008560 // Load the 64-bit value into an XMM register.
8561 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
8562 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008563 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00008564 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008565 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008566 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
8567 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
8568 CLod0);
8569
Owen Anderson825b72b2009-08-11 20:47:22 +00008570 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00008571 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008572 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008573 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008574 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00008575 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008576
Craig Topperd0a31172012-01-10 06:37:29 +00008577 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00008578 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
8579 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
8580 } else {
8581 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
8582 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
8583 S2F, 0x4E, DAG);
8584 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
8585 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
8586 Sub);
8587 }
8588
8589 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008590 DAG.getIntPtrConstant(0));
8591}
8592
Bill Wendling8b8a6362009-01-17 03:56:04 +00008593// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008594SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
8595 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008596 SDLoc dl(Op);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008597 // FP constant to bias correct the final result.
8598 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00008599 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008600
8601 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00008602 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00008603 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008604
Eli Friedmanf3704762011-08-29 21:15:46 +00008605 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00008606 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00008607
Owen Anderson825b72b2009-08-11 20:47:22 +00008608 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008609 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008610 DAG.getIntPtrConstant(0));
8611
8612 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008613 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008614 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008615 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008616 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008617 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008618 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008619 MVT::v2f64, Bias)));
8620 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008621 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008622 DAG.getIntPtrConstant(0));
8623
8624 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008625 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008626
8627 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00008628 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00008629
Craig Topper69947b92012-04-23 06:57:04 +00008630 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008631 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00008632 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00008633 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008634 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00008635
8636 // Handle final rounding.
8637 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008638}
8639
Michael Liaoa7554632012-10-23 17:36:08 +00008640SDValue X86TargetLowering::lowerUINT_TO_FP_vec(SDValue Op,
8641 SelectionDAG &DAG) const {
8642 SDValue N0 = Op.getOperand(0);
8643 EVT SVT = N0.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008644 SDLoc dl(Op);
Michael Liaoa7554632012-10-23 17:36:08 +00008645
8646 assert((SVT == MVT::v4i8 || SVT == MVT::v4i16 ||
8647 SVT == MVT::v8i8 || SVT == MVT::v8i16) &&
8648 "Custom UINT_TO_FP is not supported!");
8649
Craig Topperb99bafe2013-01-21 06:21:54 +00008650 EVT NVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32,
8651 SVT.getVectorNumElements());
Michael Liaoa7554632012-10-23 17:36:08 +00008652 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(),
8653 DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, N0));
8654}
8655
Dan Gohmand858e902010-04-17 15:26:15 +00008656SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
8657 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00008658 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008659 SDLoc dl(Op);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008660
Michael Liaoa7554632012-10-23 17:36:08 +00008661 if (Op.getValueType().isVector())
8662 return lowerUINT_TO_FP_vec(Op, DAG);
8663
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008664 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00008665 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
8666 // the optimization here.
8667 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00008668 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00008669
Owen Andersone50ed302009-08-10 22:56:29 +00008670 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008671 EVT DstVT = Op.getValueType();
8672 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008673 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008674 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008675 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008676 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00008677 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00008678
8679 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008680 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008681 if (SrcVT == MVT::i32) {
8682 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8683 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8684 getPointerTy(), StackSlot, WordOff);
8685 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008686 StackSlot, MachinePointerInfo(),
8687 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008688 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008689 OffsetSlot, MachinePointerInfo(),
8690 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008691 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8692 return Fild;
8693 }
8694
8695 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8696 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00008697 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008698 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008699 // For i64 source, we need to add the appropriate power of 2 if the input
8700 // was negative. This is the same as the optimization in
8701 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8702 // we must be careful to do the computation in x87 extended precision, not
8703 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008704 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8705 MachineMemOperand *MMO =
8706 DAG.getMachineFunction()
8707 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8708 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008709
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008710 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8711 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Michael Liao0ee17002013-04-19 04:03:37 +00008712 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops,
8713 array_lengthof(Ops), MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008714
8715 APInt FF(32, 0x5F800000ULL);
8716
8717 // Check whether the sign bit is set.
Matt Arsenault225ed702013-05-18 00:21:46 +00008718 SDValue SignSet = DAG.getSetCC(dl,
8719 getSetCCResultType(*DAG.getContext(), MVT::i64),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008720 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8721 ISD::SETLT);
8722
8723 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8724 SDValue FudgePtr = DAG.getConstantPool(
8725 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8726 getPointerTy());
8727
8728 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8729 SDValue Zero = DAG.getIntPtrConstant(0);
8730 SDValue Four = DAG.getIntPtrConstant(4);
8731 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8732 Zero, Four);
8733 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8734
8735 // Load the value out, extending it from f32 to f80.
8736 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008737 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008738 FudgePtr, MachinePointerInfo::getConstantPool(),
8739 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008740 // Extend everything to 80 bits to force it to be done on x87.
8741 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8742 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008743}
8744
Craig Topperb99bafe2013-01-21 06:21:54 +00008745std::pair<SDValue,SDValue>
8746X86TargetLowering:: FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
8747 bool IsSigned, bool IsReplace) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008748 SDLoc DL(Op);
Eli Friedman948e95a2009-05-23 09:59:16 +00008749
Owen Andersone50ed302009-08-10 22:56:29 +00008750 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008751
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008752 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008753 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8754 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008755 }
8756
Owen Anderson825b72b2009-08-11 20:47:22 +00008757 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8758 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008759 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008760
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008761 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008762 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008763 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008764 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008765 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008766 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008767 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008768 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008769
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008770 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
8771 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00008772 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008773 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008774 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008775 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008776
Evan Cheng0db9fe62006-04-25 20:13:52 +00008777 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008778 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8779 Opc = X86ISD::WIN_FTOL;
8780 else
8781 switch (DstTy.getSimpleVT().SimpleTy) {
8782 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8783 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8784 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8785 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8786 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008787
Dan Gohman475871a2008-07-27 21:46:04 +00008788 SDValue Chain = DAG.getEntryNode();
8789 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008790 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008791 // FIXME This causes a redundant load/store if the SSE-class value is already
8792 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008793 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008794 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008795 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008796 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008797 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008798 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008799 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008800 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008801 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008802
Chris Lattner492a43e2010-09-22 01:28:21 +00008803 MachineMemOperand *MMO =
8804 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8805 MachineMemOperand::MOLoad, MemSize, MemSize);
Michael Liao0ee17002013-04-19 04:03:37 +00008806 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops,
8807 array_lengthof(Ops), DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008808 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008809 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008810 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8811 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008812
Chris Lattner07290932010-09-22 01:05:16 +00008813 MachineMemOperand *MMO =
8814 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8815 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008816
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008817 if (Opc != X86ISD::WIN_FTOL) {
8818 // Build the FP_TO_INT*_IN_MEM
8819 SDValue Ops[] = { Chain, Value, StackSlot };
8820 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
Michael Liao0ee17002013-04-19 04:03:37 +00008821 Ops, array_lengthof(Ops), DstTy,
8822 MMO);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008823 return std::make_pair(FIST, StackSlot);
8824 } else {
8825 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8826 DAG.getVTList(MVT::Other, MVT::Glue),
8827 Chain, Value);
8828 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8829 MVT::i32, ftol.getValue(1));
8830 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8831 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008832 SDValue Ops[] = { eax, edx };
8833 SDValue pair = IsReplace
Michael Liao0ee17002013-04-19 04:03:37 +00008834 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, array_lengthof(Ops))
8835 : DAG.getMergeValues(Ops, array_lengthof(Ops), DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008836 return std::make_pair(pair, SDValue());
8837 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008838}
8839
Nadav Rotem0509db22012-12-28 05:45:24 +00008840static SDValue LowerAVXExtend(SDValue Op, SelectionDAG &DAG,
8841 const X86Subtarget *Subtarget) {
Craig Topper5a0910b2013-08-15 02:33:50 +00008842 MVT VT = Op->getSimpleValueType(0);
Nadav Rotem0509db22012-12-28 05:45:24 +00008843 SDValue In = Op->getOperand(0);
Craig Topper5a0910b2013-08-15 02:33:50 +00008844 MVT InVT = In.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008845 SDLoc dl(Op);
Nadav Rotem0509db22012-12-28 05:45:24 +00008846
8847 // Optimize vectors in AVX mode:
8848 //
8849 // v8i16 -> v8i32
8850 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
8851 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
8852 // Concat upper and lower parts.
8853 //
8854 // v4i32 -> v4i64
8855 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
8856 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
8857 // Concat upper and lower parts.
8858 //
8859
8860 if (((VT != MVT::v8i32) || (InVT != MVT::v8i16)) &&
8861 ((VT != MVT::v4i64) || (InVT != MVT::v4i32)))
8862 return SDValue();
8863
8864 if (Subtarget->hasInt256())
8865 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, In);
8866
8867 SDValue ZeroVec = getZeroVector(InVT, Subtarget, DAG, dl);
8868 SDValue Undef = DAG.getUNDEF(InVT);
8869 bool NeedZero = Op.getOpcode() == ISD::ZERO_EXTEND;
8870 SDValue OpLo = getUnpackl(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8871 SDValue OpHi = getUnpackh(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8872
Craig Toppera080daf2013-01-20 21:50:27 +00008873 MVT HVT = MVT::getVectorVT(VT.getVectorElementType(),
Nadav Rotem0509db22012-12-28 05:45:24 +00008874 VT.getVectorNumElements()/2);
8875
8876 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
8877 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
8878
8879 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
8880}
8881
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00008882static SDValue LowerZERO_EXTEND_AVX512(SDValue Op,
8883 SelectionDAG &DAG) {
8884 MVT VT = Op->getValueType(0).getSimpleVT();
8885 SDValue In = Op->getOperand(0);
8886 MVT InVT = In.getValueType().getSimpleVT();
8887 SDLoc DL(Op);
8888 unsigned int NumElts = VT.getVectorNumElements();
8889 if (NumElts != 8 && NumElts != 16)
8890 return SDValue();
8891
8892 if (VT.is512BitVector() && InVT.getVectorElementType() != MVT::i1)
8893 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8894
8895 EVT ExtVT = (NumElts == 8)? MVT::v8i64 : MVT::v16i32;
8896 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8897 // Now we have only mask extension
8898 assert(InVT.getVectorElementType() == MVT::i1);
8899 SDValue Cst = DAG.getTargetConstant(1, ExtVT.getScalarType());
8900 const Constant *C = (dyn_cast<ConstantSDNode>(Cst))->getConstantIntValue();
8901 SDValue CP = DAG.getConstantPool(C, TLI.getPointerTy());
8902 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
8903 SDValue Ld = DAG.getLoad(Cst.getValueType(), DL, DAG.getEntryNode(), CP,
8904 MachinePointerInfo::getConstantPool(),
8905 false, false, false, Alignment);
8906
8907 SDValue Brcst = DAG.getNode(X86ISD::VBROADCASTM, DL, ExtVT, In, Ld);
8908 if (VT.is512BitVector())
8909 return Brcst;
8910 return DAG.getNode(X86ISD::VTRUNC, DL, VT, Brcst);
8911}
8912
Craig Topperff79bc62013-08-18 08:53:01 +00008913static SDValue LowerANY_EXTEND(SDValue Op, const X86Subtarget *Subtarget,
8914 SelectionDAG &DAG) {
Nadav Rotem0509db22012-12-28 05:45:24 +00008915 if (Subtarget->hasFp256()) {
8916 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8917 if (Res.getNode())
8918 return Res;
8919 }
8920
8921 return SDValue();
8922}
Craig Topperff79bc62013-08-18 08:53:01 +00008923
8924static SDValue LowerZERO_EXTEND(SDValue Op, const X86Subtarget *Subtarget,
8925 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008926 SDLoc DL(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00008927 MVT VT = Op.getSimpleValueType();
Michael Liaoa7554632012-10-23 17:36:08 +00008928 SDValue In = Op.getOperand(0);
Craig Topper5a0910b2013-08-15 02:33:50 +00008929 MVT SVT = In.getSimpleValueType();
Michael Liaoa7554632012-10-23 17:36:08 +00008930
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00008931 if (VT.is512BitVector() || SVT.getVectorElementType() == MVT::i1)
8932 return LowerZERO_EXTEND_AVX512(Op, DAG);
8933
Nadav Rotem0509db22012-12-28 05:45:24 +00008934 if (Subtarget->hasFp256()) {
8935 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8936 if (Res.getNode())
8937 return Res;
8938 }
8939
Michael Liaoa7554632012-10-23 17:36:08 +00008940 if (!VT.is256BitVector() || !SVT.is128BitVector() ||
8941 VT.getVectorNumElements() != SVT.getVectorNumElements())
8942 return SDValue();
8943
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008944 assert(Subtarget->hasFp256() && "256-bit vector is observed without AVX!");
Michael Liaoa7554632012-10-23 17:36:08 +00008945
8946 // AVX2 has better support of integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008947 if (Subtarget->hasInt256())
Michael Liaoa7554632012-10-23 17:36:08 +00008948 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8949
8950 SDValue Lo = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32, In);
8951 static const int Mask[] = {4, 5, 6, 7, -1, -1, -1, -1};
8952 SDValue Hi = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32,
Nadav Rotem40ef8b72012-12-28 07:28:43 +00008953 DAG.getVectorShuffle(MVT::v8i16, DL, In,
8954 DAG.getUNDEF(MVT::v8i16),
8955 &Mask[0]));
Michael Liaoa7554632012-10-23 17:36:08 +00008956
8957 return DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v8i32, Lo, Hi);
8958}
8959
Craig Topperd713c0f2013-01-20 21:34:37 +00008960SDValue X86TargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008961 SDLoc DL(Op);
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00008962 MVT VT = Op.getSimpleValueType();
Nadav Rotem3c22a442012-12-27 07:45:10 +00008963 SDValue In = Op.getOperand(0);
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00008964 MVT InVT = In.getSimpleValueType();
8965 assert(VT.getVectorNumElements() == InVT.getVectorNumElements() &&
8966 "Invalid TRUNCATE operation");
Michael Liaobedcbd42012-10-16 18:14:11 +00008967
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00008968 if (InVT.is512BitVector() || VT.getVectorElementType() == MVT::i1) {
8969 if (VT.getVectorElementType().getSizeInBits() >=8)
8970 return DAG.getNode(X86ISD::VTRUNC, DL, VT, In);
8971
8972 assert(VT.getVectorElementType() == MVT::i1 && "Unexpected vector type");
8973 unsigned NumElts = InVT.getVectorNumElements();
8974 assert ((NumElts == 8 || NumElts == 16) && "Unexpected vector type");
8975 if (InVT.getSizeInBits() < 512) {
8976 MVT ExtVT = (NumElts == 16)? MVT::v16i32 : MVT::v8i64;
8977 In = DAG.getNode(ISD::SIGN_EXTEND, DL, ExtVT, In);
8978 InVT = ExtVT;
8979 }
8980 SDValue Cst = DAG.getTargetConstant(1, InVT.getVectorElementType());
8981 const Constant *C = (dyn_cast<ConstantSDNode>(Cst))->getConstantIntValue();
8982 SDValue CP = DAG.getConstantPool(C, getPointerTy());
8983 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
8984 SDValue Ld = DAG.getLoad(Cst.getValueType(), DL, DAG.getEntryNode(), CP,
8985 MachinePointerInfo::getConstantPool(),
8986 false, false, false, Alignment);
8987 SDValue OneV = DAG.getNode(X86ISD::VBROADCAST, DL, InVT, Ld);
8988 SDValue And = DAG.getNode(ISD::AND, DL, InVT, OneV, In);
8989 return DAG.getNode(X86ISD::TESTM, DL, VT, And, And);
8990 }
8991
8992 if ((VT == MVT::v4i32) && (InVT == MVT::v4i64)) {
Nadav Rotem3c22a442012-12-27 07:45:10 +00008993 // On AVX2, v4i64 -> v4i32 becomes VPERMD.
8994 if (Subtarget->hasInt256()) {
8995 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
8996 In = DAG.getNode(ISD::BITCAST, DL, MVT::v8i32, In);
8997 In = DAG.getVectorShuffle(MVT::v8i32, DL, In, DAG.getUNDEF(MVT::v8i32),
8998 ShufMask);
8999 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, In,
9000 DAG.getIntPtrConstant(0));
9001 }
9002
9003 // On AVX, v4i64 -> v4i32 becomes a sequence that uses PSHUFD and MOVLHPS.
9004 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
9005 DAG.getIntPtrConstant(0));
9006 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
9007 DAG.getIntPtrConstant(2));
9008
9009 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
9010 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
9011
9012 // The PSHUFD mask:
9013 static const int ShufMask1[] = {0, 2, 0, 0};
9014 SDValue Undef = DAG.getUNDEF(VT);
9015 OpLo = DAG.getVectorShuffle(VT, DL, OpLo, Undef, ShufMask1);
9016 OpHi = DAG.getVectorShuffle(VT, DL, OpHi, Undef, ShufMask1);
9017
9018 // The MOVLHPS mask:
9019 static const int ShufMask2[] = {0, 1, 4, 5};
9020 return DAG.getVectorShuffle(VT, DL, OpLo, OpHi, ShufMask2);
9021 }
9022
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00009023 if ((VT == MVT::v8i16) && (InVT == MVT::v8i32)) {
Nadav Rotem3c22a442012-12-27 07:45:10 +00009024 // On AVX2, v8i32 -> v8i16 becomed PSHUFB.
9025 if (Subtarget->hasInt256()) {
9026 In = DAG.getNode(ISD::BITCAST, DL, MVT::v32i8, In);
9027
9028 SmallVector<SDValue,32> pshufbMask;
9029 for (unsigned i = 0; i < 2; ++i) {
9030 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
9031 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
9032 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
9033 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
9034 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
9035 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
9036 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
9037 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
9038 for (unsigned j = 0; j < 8; ++j)
9039 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
9040 }
9041 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v32i8,
9042 &pshufbMask[0], 32);
9043 In = DAG.getNode(X86ISD::PSHUFB, DL, MVT::v32i8, In, BV);
9044 In = DAG.getNode(ISD::BITCAST, DL, MVT::v4i64, In);
9045
9046 static const int ShufMask[] = {0, 2, -1, -1};
9047 In = DAG.getVectorShuffle(MVT::v4i64, DL, In, DAG.getUNDEF(MVT::v4i64),
9048 &ShufMask[0]);
9049 In = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
9050 DAG.getIntPtrConstant(0));
9051 return DAG.getNode(ISD::BITCAST, DL, VT, In);
9052 }
9053
9054 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
9055 DAG.getIntPtrConstant(0));
9056
9057 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
9058 DAG.getIntPtrConstant(4));
9059
9060 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpLo);
9061 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpHi);
9062
9063 // The PSHUFB mask:
9064 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
9065 -1, -1, -1, -1, -1, -1, -1, -1};
9066
9067 SDValue Undef = DAG.getUNDEF(MVT::v16i8);
9068 OpLo = DAG.getVectorShuffle(MVT::v16i8, DL, OpLo, Undef, ShufMask1);
9069 OpHi = DAG.getVectorShuffle(MVT::v16i8, DL, OpHi, Undef, ShufMask1);
9070
9071 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
9072 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
9073
9074 // The MOVLHPS Mask:
9075 static const int ShufMask2[] = {0, 1, 4, 5};
9076 SDValue res = DAG.getVectorShuffle(MVT::v4i32, DL, OpLo, OpHi, ShufMask2);
9077 return DAG.getNode(ISD::BITCAST, DL, MVT::v8i16, res);
9078 }
9079
9080 // Handle truncation of V256 to V128 using shuffles.
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00009081 if (!VT.is128BitVector() || !InVT.is256BitVector())
Michael Liaobedcbd42012-10-16 18:14:11 +00009082 return SDValue();
9083
Nadav Rotem3c22a442012-12-27 07:45:10 +00009084 assert(Subtarget->hasFp256() && "256-bit vector without AVX!");
Michael Liaobedcbd42012-10-16 18:14:11 +00009085
9086 unsigned NumElems = VT.getVectorNumElements();
9087 EVT NVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
9088 NumElems * 2);
9089
Michael Liaobedcbd42012-10-16 18:14:11 +00009090 SmallVector<int, 16> MaskVec(NumElems * 2, -1);
9091 // Prepare truncation shuffle mask
9092 for (unsigned i = 0; i != NumElems; ++i)
9093 MaskVec[i] = i * 2;
9094 SDValue V = DAG.getVectorShuffle(NVT, DL,
9095 DAG.getNode(ISD::BITCAST, DL, NVT, In),
9096 DAG.getUNDEF(NVT), &MaskVec[0]);
9097 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V,
9098 DAG.getIntPtrConstant(0));
9099}
9100
Dan Gohmand858e902010-04-17 15:26:15 +00009101SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
9102 SelectionDAG &DAG) const {
Craig Topper5a0910b2013-08-15 02:33:50 +00009103 MVT VT = Op.getSimpleValueType();
Craig Toppera080daf2013-01-20 21:50:27 +00009104 if (VT.isVector()) {
9105 if (VT == MVT::v8i16)
Andrew Trickac6d9be2013-05-25 02:42:55 +00009106 return DAG.getNode(ISD::TRUNCATE, SDLoc(Op), VT,
9107 DAG.getNode(ISD::FP_TO_SINT, SDLoc(Op),
Michael Liaobedcbd42012-10-16 18:14:11 +00009108 MVT::v8i32, Op.getOperand(0)));
Eli Friedman23ef1052009-06-06 03:57:58 +00009109 return SDValue();
Michael Liaobedcbd42012-10-16 18:14:11 +00009110 }
Eli Friedman23ef1052009-06-06 03:57:58 +00009111
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009112 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
9113 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00009114 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00009115 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
9116 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00009117
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00009118 if (StackSlot.getNode())
9119 // Load the result.
Andrew Trickac6d9be2013-05-25 02:42:55 +00009120 return DAG.getLoad(Op.getValueType(), SDLoc(Op),
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00009121 FIST, StackSlot, MachinePointerInfo(),
9122 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00009123
9124 // The node is the result.
9125 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00009126}
9127
Dan Gohmand858e902010-04-17 15:26:15 +00009128SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
9129 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009130 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
9131 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00009132 SDValue FIST = Vals.first, StackSlot = Vals.second;
9133 assert(FIST.getNode() && "Unexpected failure");
9134
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009135 if (StackSlot.getNode())
9136 // Load the result.
Andrew Trickac6d9be2013-05-25 02:42:55 +00009137 return DAG.getLoad(Op.getValueType(), SDLoc(Op),
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009138 FIST, StackSlot, MachinePointerInfo(),
9139 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00009140
9141 // The node is the result.
9142 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00009143}
9144
Craig Topperb84b4232013-01-21 06:13:28 +00009145static SDValue LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00009146 SDLoc DL(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00009147 MVT VT = Op.getSimpleValueType();
Michael Liao9d796db2012-10-10 16:32:15 +00009148 SDValue In = Op.getOperand(0);
Craig Topper5a0910b2013-08-15 02:33:50 +00009149 MVT SVT = In.getSimpleValueType();
Michael Liao9d796db2012-10-10 16:32:15 +00009150
9151 assert(SVT == MVT::v2f32 && "Only customize MVT::v2f32 type legalization!");
9152
9153 return DAG.getNode(X86ISD::VFPEXT, DL, VT,
9154 DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v4f32,
9155 In, DAG.getUNDEF(SVT)));
9156}
9157
Craig Topper43620672012-09-08 07:31:51 +00009158SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009159 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009160 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00009161 MVT VT = Op.getSimpleValueType();
Craig Toppera080daf2013-01-20 21:50:27 +00009162 MVT EltVT = VT;
Craig Topper43620672012-09-08 07:31:51 +00009163 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
9164 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009165 EltVT = VT.getVectorElementType();
Craig Topper43620672012-09-08 07:31:51 +00009166 NumElts = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009167 }
Craig Topper43620672012-09-08 07:31:51 +00009168 Constant *C;
9169 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00009170 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
9171 APInt(64, ~(1ULL << 63))));
Craig Topper43620672012-09-08 07:31:51 +00009172 else
Tim Northover0a29cb02013-01-22 09:46:31 +00009173 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
9174 APInt(32, ~(1U << 31))));
Craig Topper43620672012-09-08 07:31:51 +00009175 C = ConstantVector::getSplat(NumElts, C);
9176 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
9177 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00009178 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009179 MachinePointerInfo::getConstantPool(),
Craig Topper43620672012-09-08 07:31:51 +00009180 false, false, false, Alignment);
9181 if (VT.isVector()) {
9182 MVT ANDVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
9183 return DAG.getNode(ISD::BITCAST, dl, VT,
9184 DAG.getNode(ISD::AND, dl, ANDVT,
9185 DAG.getNode(ISD::BITCAST, dl, ANDVT,
9186 Op.getOperand(0)),
9187 DAG.getNode(ISD::BITCAST, dl, ANDVT, Mask)));
9188 }
Dale Johannesenace16102009-02-03 19:33:06 +00009189 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009190}
9191
Dan Gohmand858e902010-04-17 15:26:15 +00009192SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009193 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009194 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00009195 MVT VT = Op.getSimpleValueType();
Craig Toppera080daf2013-01-20 21:50:27 +00009196 MVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00009197 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
9198 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009199 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00009200 NumElts = VT.getVectorNumElements();
9201 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00009202 Constant *C;
9203 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00009204 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
9205 APInt(64, 1ULL << 63)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00009206 else
Tim Northover0a29cb02013-01-22 09:46:31 +00009207 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
9208 APInt(32, 1U << 31)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00009209 C = ConstantVector::getSplat(NumElts, C);
Craig Toppercacd9d62012-09-08 07:46:05 +00009210 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
9211 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00009212 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009213 MachinePointerInfo::getConstantPool(),
Craig Toppercacd9d62012-09-08 07:46:05 +00009214 false, false, false, Alignment);
Duncan Sands83ec4b62008-06-06 12:08:01 +00009215 if (VT.isVector()) {
Elena Demikhovsky1567abe2013-08-27 08:39:25 +00009216 MVT XORVT = MVT::getVectorVT(MVT::i64, VT.getSizeInBits()/64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009217 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00009218 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00009219 DAG.getNode(ISD::BITCAST, dl, XORVT,
9220 Op.getOperand(0)),
9221 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00009222 }
Craig Topper69947b92012-04-23 06:57:04 +00009223
9224 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009225}
9226
Dan Gohmand858e902010-04-17 15:26:15 +00009227SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009228 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00009229 SDValue Op0 = Op.getOperand(0);
9230 SDValue Op1 = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009231 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00009232 MVT VT = Op.getSimpleValueType();
9233 MVT SrcVT = Op1.getSimpleValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00009234
9235 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009236 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00009237 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00009238 SrcVT = VT;
9239 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009240 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009241 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00009242 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009243 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009244 }
9245
9246 // At this point the operands and the result should have the same
9247 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00009248
Evan Cheng68c47cb2007-01-05 07:55:56 +00009249 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00009250 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00009251 if (SrcVT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00009252 const fltSemantics &Sem = APFloat::IEEEdouble;
9253 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 1ULL << 63))));
9254 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009255 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00009256 const fltSemantics &Sem = APFloat::IEEEsingle;
9257 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 1U << 31))));
9258 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9259 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9260 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009261 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00009262 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00009263 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009264 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009265 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009266 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009267 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009268
9269 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009270 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009271 // Op0 is MVT::f32, Op1 is MVT::f64.
9272 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
9273 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
9274 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009275 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00009276 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00009277 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009278 }
9279
Evan Cheng73d6cf12007-01-05 21:37:56 +00009280 // Clear first operand sign bit.
9281 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00009282 if (VT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00009283 const fltSemantics &Sem = APFloat::IEEEdouble;
9284 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
9285 APInt(64, ~(1ULL << 63)))));
9286 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00009287 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00009288 const fltSemantics &Sem = APFloat::IEEEsingle;
9289 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
9290 APInt(32, ~(1U << 31)))));
9291 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9292 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9293 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00009294 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00009295 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00009296 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009297 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009298 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009299 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009300 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00009301
9302 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00009303 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009304}
9305
Craig Topper55b24052012-09-11 06:15:32 +00009306static SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) {
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009307 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009308 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00009309 MVT VT = Op.getSimpleValueType();
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009310
9311 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
9312 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
9313 DAG.getConstant(1, VT));
9314 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
9315}
9316
Michael Liaof966e4e2012-09-13 20:24:54 +00009317// LowerVectorAllZeroTest - Check whether an OR'd tree is PTEST-able.
9318//
Craig Topper158ec072013-08-14 07:34:43 +00009319static SDValue LowerVectorAllZeroTest(SDValue Op, const X86Subtarget *Subtarget,
9320 SelectionDAG &DAG) {
Michael Liaof966e4e2012-09-13 20:24:54 +00009321 assert(Op.getOpcode() == ISD::OR && "Only check OR'd tree.");
9322
9323 if (!Subtarget->hasSSE41())
9324 return SDValue();
9325
9326 if (!Op->hasOneUse())
9327 return SDValue();
9328
9329 SDNode *N = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009330 SDLoc DL(N);
Michael Liaof966e4e2012-09-13 20:24:54 +00009331
9332 SmallVector<SDValue, 8> Opnds;
9333 DenseMap<SDValue, unsigned> VecInMap;
9334 EVT VT = MVT::Other;
9335
9336 // Recognize a special case where a vector is casted into wide integer to
9337 // test all 0s.
9338 Opnds.push_back(N->getOperand(0));
9339 Opnds.push_back(N->getOperand(1));
9340
9341 for (unsigned Slot = 0, e = Opnds.size(); Slot < e; ++Slot) {
Craig Topper365ef0b2013-07-03 15:07:05 +00009342 SmallVectorImpl<SDValue>::const_iterator I = Opnds.begin() + Slot;
Michael Liaof966e4e2012-09-13 20:24:54 +00009343 // BFS traverse all OR'd operands.
9344 if (I->getOpcode() == ISD::OR) {
9345 Opnds.push_back(I->getOperand(0));
9346 Opnds.push_back(I->getOperand(1));
9347 // Re-evaluate the number of nodes to be traversed.
9348 e += 2; // 2 more nodes (LHS and RHS) are pushed.
9349 continue;
9350 }
9351
9352 // Quit if a non-EXTRACT_VECTOR_ELT
9353 if (I->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9354 return SDValue();
9355
9356 // Quit if without a constant index.
9357 SDValue Idx = I->getOperand(1);
9358 if (!isa<ConstantSDNode>(Idx))
9359 return SDValue();
9360
9361 SDValue ExtractedFromVec = I->getOperand(0);
9362 DenseMap<SDValue, unsigned>::iterator M = VecInMap.find(ExtractedFromVec);
9363 if (M == VecInMap.end()) {
9364 VT = ExtractedFromVec.getValueType();
9365 // Quit if not 128/256-bit vector.
9366 if (!VT.is128BitVector() && !VT.is256BitVector())
9367 return SDValue();
9368 // Quit if not the same type.
9369 if (VecInMap.begin() != VecInMap.end() &&
9370 VT != VecInMap.begin()->first.getValueType())
9371 return SDValue();
9372 M = VecInMap.insert(std::make_pair(ExtractedFromVec, 0)).first;
9373 }
9374 M->second |= 1U << cast<ConstantSDNode>(Idx)->getZExtValue();
9375 }
9376
9377 assert((VT.is128BitVector() || VT.is256BitVector()) &&
Michael Liao9aba7ea2012-09-13 20:30:16 +00009378 "Not extracted from 128-/256-bit vector.");
Michael Liaof966e4e2012-09-13 20:24:54 +00009379
9380 unsigned FullMask = (1U << VT.getVectorNumElements()) - 1U;
9381 SmallVector<SDValue, 8> VecIns;
9382
9383 for (DenseMap<SDValue, unsigned>::const_iterator
9384 I = VecInMap.begin(), E = VecInMap.end(); I != E; ++I) {
9385 // Quit if not all elements are used.
9386 if (I->second != FullMask)
9387 return SDValue();
9388 VecIns.push_back(I->first);
9389 }
9390
9391 EVT TestVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
9392
9393 // Cast all vectors into TestVT for PTEST.
9394 for (unsigned i = 0, e = VecIns.size(); i < e; ++i)
9395 VecIns[i] = DAG.getNode(ISD::BITCAST, DL, TestVT, VecIns[i]);
9396
9397 // If more than one full vectors are evaluated, OR them first before PTEST.
9398 for (unsigned Slot = 0, e = VecIns.size(); e - Slot > 1; Slot += 2, e += 1) {
9399 // Each iteration will OR 2 nodes and append the result until there is only
9400 // 1 node left, i.e. the final OR'd value of all vectors.
9401 SDValue LHS = VecIns[Slot];
9402 SDValue RHS = VecIns[Slot + 1];
9403 VecIns.push_back(DAG.getNode(ISD::OR, DL, TestVT, LHS, RHS));
9404 }
9405
9406 return DAG.getNode(X86ISD::PTEST, DL, MVT::i32,
9407 VecIns.back(), VecIns.back());
9408}
9409
Dan Gohman076aee32009-03-04 19:44:21 +00009410/// Emit nodes that will be selected as "test Op0,Op0", or something
9411/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00009412SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00009413 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00009414 SDLoc dl(Op);
Dan Gohman076aee32009-03-04 19:44:21 +00009415
Dan Gohman31125812009-03-07 01:58:32 +00009416 // CF and OF aren't always set the way we want. Determine which
9417 // of these we need.
9418 bool NeedCF = false;
9419 bool NeedOF = false;
9420 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009421 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00009422 case X86::COND_A: case X86::COND_AE:
9423 case X86::COND_B: case X86::COND_BE:
9424 NeedCF = true;
9425 break;
9426 case X86::COND_G: case X86::COND_GE:
9427 case X86::COND_L: case X86::COND_LE:
9428 case X86::COND_O: case X86::COND_NO:
9429 NeedOF = true;
9430 break;
Dan Gohman31125812009-03-07 01:58:32 +00009431 }
9432
Dan Gohman076aee32009-03-04 19:44:21 +00009433 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00009434 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
9435 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009436 if (Op.getResNo() != 0 || NeedOF || NeedCF)
9437 // Emit a CMP with 0, which is the TEST pattern.
9438 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
9439 DAG.getConstant(0, Op.getValueType()));
9440
9441 unsigned Opcode = 0;
9442 unsigned NumOperands = 0;
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009443
9444 // Truncate operations may prevent the merge of the SETCC instruction
9445 // and the arithmetic intruction before it. Attempt to truncate the operands
9446 // of the arithmetic instruction and use a reduced bit-width instruction.
9447 bool NeedTruncation = false;
9448 SDValue ArithOp = Op;
9449 if (Op->getOpcode() == ISD::TRUNCATE && Op->hasOneUse()) {
9450 SDValue Arith = Op->getOperand(0);
9451 // Both the trunc and the arithmetic op need to have one user each.
9452 if (Arith->hasOneUse())
9453 switch (Arith.getOpcode()) {
9454 default: break;
9455 case ISD::ADD:
9456 case ISD::SUB:
9457 case ISD::AND:
9458 case ISD::OR:
9459 case ISD::XOR: {
9460 NeedTruncation = true;
9461 ArithOp = Arith;
9462 }
9463 }
9464 }
9465
9466 // NOTICE: In the code below we use ArithOp to hold the arithmetic operation
9467 // which may be the result of a CAST. We use the variable 'Op', which is the
9468 // non-casted variable when we check for possible users.
9469 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009470 case ISD::ADD:
9471 // Due to an isel shortcoming, be conservative if this add is likely to be
9472 // selected as part of a load-modify-store instruction. When the root node
9473 // in a match is a store, isel doesn't know how to remap non-chain non-flag
9474 // uses of other nodes in the match, such as the ADD in this case. This
9475 // leads to the ADD being left around and reselected, with the result being
9476 // two adds in the output. Alas, even if none our users are stores, that
9477 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
9478 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
9479 // climbing the DAG back to the root, and it doesn't seem to be worth the
9480 // effort.
9481 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00009482 UE = Op.getNode()->use_end(); UI != UE; ++UI)
9483 if (UI->getOpcode() != ISD::CopyToReg &&
9484 UI->getOpcode() != ISD::SETCC &&
9485 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009486 goto default_case;
9487
9488 if (ConstantSDNode *C =
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009489 dyn_cast<ConstantSDNode>(ArithOp.getNode()->getOperand(1))) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009490 // An add of one will be selected as an INC.
9491 if (C->getAPIntValue() == 1) {
9492 Opcode = X86ISD::INC;
9493 NumOperands = 1;
9494 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00009495 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009496
9497 // An add of negative one (subtract of one) will be selected as a DEC.
9498 if (C->getAPIntValue().isAllOnesValue()) {
9499 Opcode = X86ISD::DEC;
9500 NumOperands = 1;
9501 break;
9502 }
Dan Gohman076aee32009-03-04 19:44:21 +00009503 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009504
9505 // Otherwise use a regular EFLAGS-setting add.
9506 Opcode = X86ISD::ADD;
9507 NumOperands = 2;
9508 break;
9509 case ISD::AND: {
9510 // If the primary and result isn't used, don't bother using X86ISD::AND,
9511 // because a TEST instruction will be better.
9512 bool NonFlagUse = false;
9513 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9514 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9515 SDNode *User = *UI;
9516 unsigned UOpNo = UI.getOperandNo();
9517 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
9518 // Look pass truncate.
9519 UOpNo = User->use_begin().getOperandNo();
9520 User = *User->use_begin();
9521 }
9522
9523 if (User->getOpcode() != ISD::BRCOND &&
9524 User->getOpcode() != ISD::SETCC &&
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009525 !(User->getOpcode() == ISD::SELECT && UOpNo == 0)) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009526 NonFlagUse = true;
9527 break;
9528 }
Dan Gohman076aee32009-03-04 19:44:21 +00009529 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009530
9531 if (!NonFlagUse)
9532 break;
9533 }
9534 // FALL THROUGH
9535 case ISD::SUB:
9536 case ISD::OR:
9537 case ISD::XOR:
9538 // Due to the ISEL shortcoming noted above, be conservative if this op is
9539 // likely to be selected as part of a load-modify-store instruction.
9540 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9541 UE = Op.getNode()->use_end(); UI != UE; ++UI)
9542 if (UI->getOpcode() == ISD::STORE)
9543 goto default_case;
9544
9545 // Otherwise use a regular EFLAGS-setting instruction.
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009546 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009547 default: llvm_unreachable("unexpected operator!");
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009548 case ISD::SUB: Opcode = X86ISD::SUB; break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009549 case ISD::XOR: Opcode = X86ISD::XOR; break;
9550 case ISD::AND: Opcode = X86ISD::AND; break;
Michael Liaof966e4e2012-09-13 20:24:54 +00009551 case ISD::OR: {
9552 if (!NeedTruncation && (X86CC == X86::COND_E || X86CC == X86::COND_NE)) {
Craig Topper158ec072013-08-14 07:34:43 +00009553 SDValue EFLAGS = LowerVectorAllZeroTest(Op, Subtarget, DAG);
Michael Liaof966e4e2012-09-13 20:24:54 +00009554 if (EFLAGS.getNode())
9555 return EFLAGS;
9556 }
9557 Opcode = X86ISD::OR;
9558 break;
9559 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009560 }
9561
9562 NumOperands = 2;
9563 break;
9564 case X86ISD::ADD:
9565 case X86ISD::SUB:
9566 case X86ISD::INC:
9567 case X86ISD::DEC:
9568 case X86ISD::OR:
9569 case X86ISD::XOR:
9570 case X86ISD::AND:
9571 return SDValue(Op.getNode(), 1);
9572 default:
9573 default_case:
9574 break;
Dan Gohman076aee32009-03-04 19:44:21 +00009575 }
9576
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009577 // If we found that truncation is beneficial, perform the truncation and
9578 // update 'Op'.
9579 if (NeedTruncation) {
9580 EVT VT = Op.getValueType();
9581 SDValue WideVal = Op->getOperand(0);
9582 EVT WideVT = WideVal.getValueType();
9583 unsigned ConvertedOp = 0;
9584 // Use a target machine opcode to prevent further DAGCombine
9585 // optimizations that may separate the arithmetic operations
9586 // from the setcc node.
9587 switch (WideVal.getOpcode()) {
9588 default: break;
9589 case ISD::ADD: ConvertedOp = X86ISD::ADD; break;
9590 case ISD::SUB: ConvertedOp = X86ISD::SUB; break;
9591 case ISD::AND: ConvertedOp = X86ISD::AND; break;
9592 case ISD::OR: ConvertedOp = X86ISD::OR; break;
9593 case ISD::XOR: ConvertedOp = X86ISD::XOR; break;
9594 }
9595
9596 if (ConvertedOp) {
9597 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9598 if (TLI.isOperationLegal(WideVal.getOpcode(), WideVT)) {
9599 SDValue V0 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(0));
9600 SDValue V1 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(1));
9601 Op = DAG.getNode(ConvertedOp, dl, VT, V0, V1);
9602 }
9603 }
9604 }
9605
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009606 if (Opcode == 0)
9607 // Emit a CMP with 0, which is the TEST pattern.
9608 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
9609 DAG.getConstant(0, Op.getValueType()));
9610
9611 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9612 SmallVector<SDValue, 4> Ops;
9613 for (unsigned i = 0; i != NumOperands; ++i)
9614 Ops.push_back(Op.getOperand(i));
9615
9616 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
9617 DAG.ReplaceAllUsesWith(Op, New);
9618 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00009619}
9620
9621/// Emit nodes that will be selected as "cmp Op0,Op1", or something
9622/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00009623SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00009624 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00009625 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
9626 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00009627 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00009628
Andrew Trickac6d9be2013-05-25 02:42:55 +00009629 SDLoc dl(Op0);
Manman Ren39ad5682012-08-08 00:51:41 +00009630 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
9631 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
9632 // Use SUB instead of CMP to enable CSE between SUB and CMP.
9633 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
9634 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
9635 Op0, Op1);
9636 return SDValue(Sub.getNode(), 1);
9637 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009638 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00009639}
9640
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009641/// Convert a comparison if required by the subtarget.
9642SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
9643 SelectionDAG &DAG) const {
9644 // If the subtarget does not support the FUCOMI instruction, floating-point
9645 // comparisons have to be converted.
9646 if (Subtarget->hasCMov() ||
9647 Cmp.getOpcode() != X86ISD::CMP ||
9648 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
9649 !Cmp.getOperand(1).getValueType().isFloatingPoint())
9650 return Cmp;
9651
9652 // The instruction selector will select an FUCOM instruction instead of
9653 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
9654 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
9655 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
Andrew Trickac6d9be2013-05-25 02:42:55 +00009656 SDLoc dl(Cmp);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009657 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
9658 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
9659 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
9660 DAG.getConstant(8, MVT::i8));
9661 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
9662 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
9663}
9664
Evan Cheng4e544802012-12-05 00:10:38 +00009665static bool isAllOnes(SDValue V) {
9666 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9667 return C && C->isAllOnesValue();
9668}
9669
Evan Chengd40d03e2010-01-06 19:38:29 +00009670/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
9671/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00009672SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
Andrew Trickac6d9be2013-05-25 02:42:55 +00009673 SDLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009674 SDValue Op0 = And.getOperand(0);
9675 SDValue Op1 = And.getOperand(1);
9676 if (Op0.getOpcode() == ISD::TRUNCATE)
9677 Op0 = Op0.getOperand(0);
9678 if (Op1.getOpcode() == ISD::TRUNCATE)
9679 Op1 = Op1.getOperand(0);
9680
Evan Chengd40d03e2010-01-06 19:38:29 +00009681 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009682 if (Op1.getOpcode() == ISD::SHL)
9683 std::swap(Op0, Op1);
9684 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009685 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
9686 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009687 // If we looked past a truncate, check that it's only truncating away
9688 // known zeros.
9689 unsigned BitWidth = Op0.getValueSizeInBits();
9690 unsigned AndBitWidth = And.getValueSizeInBits();
9691 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009692 APInt Zeros, Ones;
9693 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009694 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
9695 return SDValue();
9696 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009697 LHS = Op1;
9698 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00009699 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009700 } else if (Op1.getOpcode() == ISD::Constant) {
9701 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00009702 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00009703 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00009704
9705 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009706 LHS = AndLHS.getOperand(0);
9707 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009708 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00009709
9710 // Use BT if the immediate can't be encoded in a TEST instruction.
9711 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
9712 LHS = AndLHS;
9713 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
9714 }
Evan Chengd40d03e2010-01-06 19:38:29 +00009715 }
Evan Cheng0488db92007-09-25 01:57:46 +00009716
Evan Chengd40d03e2010-01-06 19:38:29 +00009717 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009718 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00009719 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00009720 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00009721 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009722 // Also promote i16 to i32 for performance / code size reason.
9723 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009724 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00009725 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00009726
Evan Chengd40d03e2010-01-06 19:38:29 +00009727 // If the operand types disagree, extend the shift amount to match. Since
9728 // BT ignores high bits (like shifts) we can use anyextend.
9729 if (LHS.getValueType() != RHS.getValueType())
9730 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009731
Evan Chengd40d03e2010-01-06 19:38:29 +00009732 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Evan Cheng4e544802012-12-05 00:10:38 +00009733 X86::CondCode Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Evan Chengd40d03e2010-01-06 19:38:29 +00009734 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9735 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00009736 }
9737
Evan Cheng54de3ea2010-01-05 06:52:31 +00009738 return SDValue();
9739}
9740
Benjamin Kramer75311b72013-08-04 12:05:16 +00009741/// \brief - Turns an ISD::CondCode into a value suitable for SSE floating point
9742/// mask CMPs.
9743static int translateX86FSETCC(ISD::CondCode SetCCOpcode, SDValue &Op0,
9744 SDValue &Op1) {
9745 unsigned SSECC;
9746 bool Swap = false;
9747
9748 // SSE Condition code mapping:
9749 // 0 - EQ
9750 // 1 - LT
9751 // 2 - LE
9752 // 3 - UNORD
9753 // 4 - NEQ
9754 // 5 - NLT
9755 // 6 - NLE
9756 // 7 - ORD
9757 switch (SetCCOpcode) {
9758 default: llvm_unreachable("Unexpected SETCC condition");
9759 case ISD::SETOEQ:
9760 case ISD::SETEQ: SSECC = 0; break;
9761 case ISD::SETOGT:
9762 case ISD::SETGT: Swap = true; // Fallthrough
9763 case ISD::SETLT:
9764 case ISD::SETOLT: SSECC = 1; break;
9765 case ISD::SETOGE:
9766 case ISD::SETGE: Swap = true; // Fallthrough
9767 case ISD::SETLE:
9768 case ISD::SETOLE: SSECC = 2; break;
9769 case ISD::SETUO: SSECC = 3; break;
9770 case ISD::SETUNE:
9771 case ISD::SETNE: SSECC = 4; break;
9772 case ISD::SETULE: Swap = true; // Fallthrough
9773 case ISD::SETUGE: SSECC = 5; break;
9774 case ISD::SETULT: Swap = true; // Fallthrough
9775 case ISD::SETUGT: SSECC = 6; break;
9776 case ISD::SETO: SSECC = 7; break;
9777 case ISD::SETUEQ:
9778 case ISD::SETONE: SSECC = 8; break;
9779 }
9780 if (Swap)
9781 std::swap(Op0, Op1);
9782
9783 return SSECC;
9784}
9785
Craig Topper89af15e2011-09-18 08:03:58 +00009786// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009787// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00009788static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00009789 MVT VT = Op.getSimpleValueType();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009790
Craig Topper7a9a28b2012-08-12 02:23:29 +00009791 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009792 "Unsupported value type for operation");
9793
Craig Topper66ddd152012-04-27 22:54:43 +00009794 unsigned NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009795 SDLoc dl(Op);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009796 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009797
9798 // Extract the LHS vectors
9799 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00009800 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
9801 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009802
9803 // Extract the RHS vectors
9804 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00009805 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
9806 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009807
9808 // Issue the operation on the smaller types and concatenate the result back
Craig Topper26827f32013-01-20 09:02:22 +00009809 MVT EltVT = VT.getVectorElementType();
9810 MVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009811 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9812 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
9813 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
9814}
9815
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009816static SDValue LowerIntVSETCC_AVX512(SDValue Op, SelectionDAG &DAG) {
9817 SDValue Cond;
9818 SDValue Op0 = Op.getOperand(0);
9819 SDValue Op1 = Op.getOperand(1);
9820 SDValue CC = Op.getOperand(2);
Craig Topper5a0910b2013-08-15 02:33:50 +00009821 MVT VT = Op.getSimpleValueType();
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009822
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009823 assert(Op0.getValueType().getVectorElementType().getSizeInBits() >= 32 &&
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009824 Op.getValueType().getScalarType() == MVT::i1 &&
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009825 "Cannot set masked compare for this operation");
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009826
9827 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
9828 SDLoc dl(Op);
9829
9830 bool Unsigned = false;
9831 unsigned SSECC;
9832 switch (SetCCOpcode) {
9833 default: llvm_unreachable("Unexpected SETCC condition");
9834 case ISD::SETNE: SSECC = 4; break;
9835 case ISD::SETEQ: SSECC = 0; break;
9836 case ISD::SETUGT: Unsigned = true;
9837 case ISD::SETGT: SSECC = 6; break; // NLE
9838 case ISD::SETULT: Unsigned = true;
9839 case ISD::SETLT: SSECC = 1; break;
9840 case ISD::SETUGE: Unsigned = true;
9841 case ISD::SETGE: SSECC = 5; break; // NLT
9842 case ISD::SETULE: Unsigned = true;
9843 case ISD::SETLE: SSECC = 2; break;
9844 }
9845 unsigned Opc = Unsigned ? X86ISD::CMPMU: X86ISD::CMPM;
9846 return DAG.getNode(Opc, dl, VT, Op0, Op1,
9847 DAG.getConstant(SSECC, MVT::i8));
9848
9849}
9850
Craig Topper26827f32013-01-20 09:02:22 +00009851static SDValue LowerVSETCC(SDValue Op, const X86Subtarget *Subtarget,
9852 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00009853 SDValue Cond;
9854 SDValue Op0 = Op.getOperand(0);
9855 SDValue Op1 = Op.getOperand(1);
9856 SDValue CC = Op.getOperand(2);
Craig Topper5a0910b2013-08-15 02:33:50 +00009857 MVT VT = Op.getSimpleValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00009858 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Craig Topper5a0910b2013-08-15 02:33:50 +00009859 bool isFP = Op.getOperand(1).getSimpleValueType().isFloatingPoint();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009860 SDLoc dl(Op);
Nate Begeman30a0de92008-07-17 16:51:19 +00009861
9862 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00009863#ifndef NDEBUG
Craig Topper5a0910b2013-08-15 02:33:50 +00009864 MVT EltVT = Op0.getSimpleValueType().getVectorElementType();
Craig Topper523908d2012-08-13 02:34:03 +00009865 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
9866#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009867
Benjamin Kramer75311b72013-08-04 12:05:16 +00009868 unsigned SSECC = translateX86FSETCC(SetCCOpcode, Op0, Op1);
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009869 unsigned Opc = X86ISD::CMPP;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009870 if (Subtarget->hasAVX512() && VT.getVectorElementType() == MVT::i1) {
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009871 assert(VT.getVectorNumElements() <= 16);
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009872 Opc = X86ISD::CMPM;
9873 }
Nate Begemanfb8ead02008-07-25 19:05:58 +00009874 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00009875 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00009876 unsigned CC0, CC1;
9877 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009878 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00009879 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
9880 } else {
9881 assert(SetCCOpcode == ISD::SETONE);
9882 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00009883 }
Craig Topper523908d2012-08-13 02:34:03 +00009884
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009885 SDValue Cmp0 = DAG.getNode(Opc, dl, VT, Op0, Op1,
Craig Topper523908d2012-08-13 02:34:03 +00009886 DAG.getConstant(CC0, MVT::i8));
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009887 SDValue Cmp1 = DAG.getNode(Opc, dl, VT, Op0, Op1,
Craig Topper523908d2012-08-13 02:34:03 +00009888 DAG.getConstant(CC1, MVT::i8));
9889 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009890 }
9891 // Handle all other FP comparisons here.
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009892 return DAG.getNode(Opc, dl, VT, Op0, Op1,
Craig Topper1906d322012-01-22 23:36:02 +00009893 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00009894 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009895
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009896 // Break 256-bit integer vector compare into smaller ones.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00009897 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper89af15e2011-09-18 08:03:58 +00009898 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009899
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009900 bool MaskResult = (VT.getVectorElementType() == MVT::i1);
9901 EVT OpVT = Op1.getValueType();
9902 if (Subtarget->hasAVX512()) {
9903 if (Op1.getValueType().is512BitVector() ||
9904 (MaskResult && OpVT.getVectorElementType().getSizeInBits() >= 32))
9905 return LowerIntVSETCC_AVX512(Op, DAG);
9906
9907 // In AVX-512 architecture setcc returns mask with i1 elements,
9908 // But there is no compare instruction for i8 and i16 elements.
9909 // We are not talking about 512-bit operands in this case, these
9910 // types are illegal.
9911 if (MaskResult &&
9912 (OpVT.getVectorElementType().getSizeInBits() < 32 &&
9913 OpVT.getVectorElementType().getSizeInBits() >= 8))
9914 return DAG.getNode(ISD::TRUNCATE, dl, VT,
9915 DAG.getNode(ISD::SETCC, dl, OpVT, Op0, Op1, CC));
9916 }
9917
Nate Begeman30a0de92008-07-17 16:51:19 +00009918 // We are handling one of the integer comparisons here. Since SSE only has
9919 // GT and EQ comparisons for integer, swapping operands and multiple
9920 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009921 unsigned Opc;
Juergen Ributzkab95e0f62013-07-16 18:20:45 +00009922 bool Swap = false, Invert = false, FlipSigns = false, MinMax = false;
9923
Nate Begeman30a0de92008-07-17 16:51:19 +00009924 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009925 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00009926 case ISD::SETNE: Invert = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009927 case ISD::SETEQ: Opc = MaskResult? X86ISD::PCMPEQM: X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009928 case ISD::SETLT: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009929 case ISD::SETGT: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009930 case ISD::SETGE: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009931 case ISD::SETLE: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT;
9932 Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009933 case ISD::SETULT: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009934 case ISD::SETUGT: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT;
9935 FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009936 case ISD::SETUGE: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009937 case ISD::SETULE: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT;
9938 FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009939 }
Juergen Ributzkab95e0f62013-07-16 18:20:45 +00009940
9941 // Special case: Use min/max operations for SETULE/SETUGE
9942 MVT VET = VT.getVectorElementType();
9943 bool hasMinMax =
9944 (Subtarget->hasSSE41() && (VET >= MVT::i8 && VET <= MVT::i32))
9945 || (Subtarget->hasSSE2() && (VET == MVT::i8));
9946
9947 if (hasMinMax) {
9948 switch (SetCCOpcode) {
9949 default: break;
9950 case ISD::SETULE: Opc = X86ISD::UMIN; MinMax = true; break;
9951 case ISD::SETUGE: Opc = X86ISD::UMAX; MinMax = true; break;
9952 }
9953
9954 if (MinMax) { Swap = false; Invert = false; FlipSigns = false; }
9955 }
9956
Nate Begeman30a0de92008-07-17 16:51:19 +00009957 if (Swap)
9958 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009959
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009960 // Check that the operation in question is available (most are plain SSE2,
9961 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009962 if (VT == MVT::v2i64) {
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009963 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42()) {
9964 assert(Subtarget->hasSSE2() && "Don't know how to lower!");
9965
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009966 // First cast everything to the right type.
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009967 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
9968 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
9969
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009970 // Since SSE has no unsigned integer comparisons, we need to flip the sign
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009971 // bits of the inputs before performing those operations. The lower
9972 // compare is always unsigned.
9973 SDValue SB;
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009974 if (FlipSigns) {
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009975 SB = DAG.getConstant(0x80000000U, MVT::v4i32);
9976 } else {
9977 SDValue Sign = DAG.getConstant(0x80000000U, MVT::i32);
9978 SDValue Zero = DAG.getConstant(0x00000000U, MVT::i32);
9979 SB = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
9980 Sign, Zero, Sign, Zero);
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009981 }
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009982 Op0 = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Op0, SB);
9983 Op1 = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Op1, SB);
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009984
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009985 // Emulate PCMPGTQ with (hi1 > hi2) | ((hi1 == hi2) & (lo1 > lo2))
9986 SDValue GT = DAG.getNode(X86ISD::PCMPGT, dl, MVT::v4i32, Op0, Op1);
9987 SDValue EQ = DAG.getNode(X86ISD::PCMPEQ, dl, MVT::v4i32, Op0, Op1);
9988
9989 // Create masks for only the low parts/high parts of the 64 bit integers.
Craig Topperda129a22013-07-15 06:54:12 +00009990 static const int MaskHi[] = { 1, 1, 3, 3 };
9991 static const int MaskLo[] = { 0, 0, 2, 2 };
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009992 SDValue EQHi = DAG.getVectorShuffle(MVT::v4i32, dl, EQ, EQ, MaskHi);
9993 SDValue GTLo = DAG.getVectorShuffle(MVT::v4i32, dl, GT, GT, MaskLo);
9994 SDValue GTHi = DAG.getVectorShuffle(MVT::v4i32, dl, GT, GT, MaskHi);
9995
9996 SDValue Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, EQHi, GTLo);
9997 Result = DAG.getNode(ISD::OR, dl, MVT::v4i32, Result, GTHi);
9998
9999 if (Invert)
10000 Result = DAG.getNOT(dl, Result, MVT::v4i32);
10001
10002 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
10003 }
10004
Benjamin Kramer382ed782012-12-25 12:54:19 +000010005 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41()) {
10006 // If pcmpeqq is missing but pcmpeqd is available synthesize pcmpeqq with
Benjamin Kramer99f78062012-12-25 13:09:08 +000010007 // pcmpeqd + pshufd + pand.
Benjamin Kramer382ed782012-12-25 12:54:19 +000010008 assert(Subtarget->hasSSE2() && !FlipSigns && "Don't know how to lower!");
10009
Benjamin Kramerf106d8b2013-05-21 09:58:54 +000010010 // First cast everything to the right type.
Benjamin Kramer382ed782012-12-25 12:54:19 +000010011 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
10012 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
10013
10014 // Do the compare.
10015 SDValue Result = DAG.getNode(Opc, dl, MVT::v4i32, Op0, Op1);
10016
10017 // Make sure the lower and upper halves are both all-ones.
Craig Topperda129a22013-07-15 06:54:12 +000010018 static const int Mask[] = { 1, 0, 3, 2 };
Benjamin Kramer99f78062012-12-25 13:09:08 +000010019 SDValue Shuf = DAG.getVectorShuffle(MVT::v4i32, dl, Result, Result, Mask);
10020 Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, Result, Shuf);
Benjamin Kramer382ed782012-12-25 12:54:19 +000010021
10022 if (Invert)
10023 Result = DAG.getNOT(dl, Result, MVT::v4i32);
10024
10025 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
10026 }
Craig Topper2f1b2ec2012-08-13 03:42:38 +000010027 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +000010028
Benjamin Kramerf106d8b2013-05-21 09:58:54 +000010029 // Since SSE has no unsigned integer comparisons, we need to flip the sign
10030 // bits of the inputs before performing those operations.
10031 if (FlipSigns) {
10032 EVT EltVT = VT.getVectorElementType();
10033 SDValue SB = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), VT);
10034 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SB);
10035 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SB);
10036 }
10037
Dale Johannesenace16102009-02-03 19:33:06 +000010038 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +000010039
10040 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +000010041 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +000010042 Result = DAG.getNOT(dl, Result, VT);
Juergen Ributzkab95e0f62013-07-16 18:20:45 +000010043
10044 if (MinMax)
10045 Result = DAG.getNode(X86ISD::PCMPEQ, dl, VT, Op0, Result);
Bob Wilson4c245462009-01-22 17:39:32 +000010046
Nate Begeman30a0de92008-07-17 16:51:19 +000010047 return Result;
10048}
Evan Cheng0488db92007-09-25 01:57:46 +000010049
Craig Topper26827f32013-01-20 09:02:22 +000010050SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
10051
Craig Topper5a0910b2013-08-15 02:33:50 +000010052 MVT VT = Op.getSimpleValueType();
Craig Topper26827f32013-01-20 09:02:22 +000010053
10054 if (VT.isVector()) return LowerVSETCC(Op, Subtarget, DAG);
10055
10056 assert(VT == MVT::i8 && "SetCC type must be 8-bit integer");
10057 SDValue Op0 = Op.getOperand(0);
10058 SDValue Op1 = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010059 SDLoc dl(Op);
Craig Topper26827f32013-01-20 09:02:22 +000010060 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
10061
10062 // Optimize to BT if possible.
10063 // Lower (X & (1 << N)) == 0 to BT(X, N).
10064 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
10065 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
10066 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
10067 Op1.getOpcode() == ISD::Constant &&
10068 cast<ConstantSDNode>(Op1)->isNullValue() &&
10069 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
10070 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
10071 if (NewSetCC.getNode())
10072 return NewSetCC;
10073 }
10074
10075 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
10076 // these.
10077 if (Op1.getOpcode() == ISD::Constant &&
10078 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
10079 cast<ConstantSDNode>(Op1)->isNullValue()) &&
10080 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
10081
10082 // If the input is a setcc, then reuse the input setcc or use a new one with
10083 // the inverted condition.
10084 if (Op0.getOpcode() == X86ISD::SETCC) {
10085 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
10086 bool Invert = (CC == ISD::SETNE) ^
10087 cast<ConstantSDNode>(Op1)->isNullValue();
10088 if (!Invert) return Op0;
10089
10090 CCode = X86::GetOppositeBranchCondition(CCode);
10091 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10092 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
10093 }
10094 }
10095
Craig Topper5a0910b2013-08-15 02:33:50 +000010096 bool isFP = Op1.getSimpleValueType().isFloatingPoint();
Craig Topper26827f32013-01-20 09:02:22 +000010097 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
10098 if (X86CC == X86::COND_INVALID)
10099 return SDValue();
10100
10101 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
10102 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
10103 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10104 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
10105}
10106
Evan Cheng370e5342008-12-03 08:38:43 +000010107// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +000010108static bool isX86LogicalCmp(SDValue Op) {
10109 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010110 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
10111 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +000010112 return true;
10113 if (Op.getResNo() == 1 &&
10114 (Opc == X86ISD::ADD ||
10115 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +000010116 Opc == X86ISD::ADC ||
10117 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +000010118 Opc == X86ISD::SMUL ||
10119 Opc == X86ISD::UMUL ||
10120 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +000010121 Opc == X86ISD::DEC ||
10122 Opc == X86ISD::OR ||
10123 Opc == X86ISD::XOR ||
10124 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +000010125 return true;
10126
Chris Lattner9637d5b2010-12-05 07:49:54 +000010127 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
10128 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010129
Dan Gohman076aee32009-03-04 19:44:21 +000010130 return false;
Evan Cheng370e5342008-12-03 08:38:43 +000010131}
10132
Chris Lattnera2b56002010-12-05 01:23:24 +000010133static bool isZero(SDValue V) {
10134 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
10135 return C && C->isNullValue();
10136}
10137
Evan Chengb64dd5f2012-08-07 22:21:00 +000010138static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
10139 if (V.getOpcode() != ISD::TRUNCATE)
10140 return false;
10141
10142 SDValue VOp0 = V.getOperand(0);
10143 unsigned InBits = VOp0.getValueSizeInBits();
10144 unsigned Bits = V.getValueSizeInBits();
10145 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
10146}
10147
Dan Gohmand858e902010-04-17 15:26:15 +000010148SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +000010149 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +000010150 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +000010151 SDValue Op1 = Op.getOperand(1);
10152 SDValue Op2 = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010153 SDLoc DL(Op);
Benjamin Kramer75311b72013-08-04 12:05:16 +000010154 EVT VT = Op1.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +000010155 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +000010156
Benjamin Kramer75311b72013-08-04 12:05:16 +000010157 // Lower fp selects into a CMP/AND/ANDN/OR sequence when the necessary SSE ops
10158 // are available. Otherwise fp cmovs get lowered into a less efficient branch
10159 // sequence later on.
10160 if (Cond.getOpcode() == ISD::SETCC &&
10161 ((Subtarget->hasSSE2() && (VT == MVT::f32 || VT == MVT::f64)) ||
10162 (Subtarget->hasSSE1() && VT == MVT::f32)) &&
10163 VT == Cond.getOperand(0).getValueType() && Cond->hasOneUse()) {
10164 SDValue CondOp0 = Cond.getOperand(0), CondOp1 = Cond.getOperand(1);
10165 int SSECC = translateX86FSETCC(
10166 cast<CondCodeSDNode>(Cond.getOperand(2))->get(), CondOp0, CondOp1);
10167
10168 if (SSECC != 8) {
10169 unsigned Opcode = VT == MVT::f32 ? X86ISD::FSETCCss : X86ISD::FSETCCsd;
10170 SDValue Cmp = DAG.getNode(Opcode, DL, VT, CondOp0, CondOp1,
10171 DAG.getConstant(SSECC, MVT::i8));
10172 SDValue AndN = DAG.getNode(X86ISD::FANDN, DL, VT, Cmp, Op2);
10173 SDValue And = DAG.getNode(X86ISD::FAND, DL, VT, Cmp, Op1);
10174 return DAG.getNode(X86ISD::FOR, DL, VT, AndN, And);
10175 }
10176 }
10177
Dan Gohman1a492952009-10-20 16:22:37 +000010178 if (Cond.getOpcode() == ISD::SETCC) {
10179 SDValue NewCond = LowerSETCC(Cond, DAG);
10180 if (NewCond.getNode())
10181 Cond = NewCond;
10182 }
Evan Cheng734503b2006-09-11 02:19:56 +000010183
Chris Lattnera2b56002010-12-05 01:23:24 +000010184 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +000010185 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +000010186 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +000010187 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010188 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +000010189 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
10190 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010191 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010192
Chris Lattnera2b56002010-12-05 01:23:24 +000010193 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010194
10195 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +000010196 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
10197 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +000010198
10199 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +000010200 // Apply further optimizations for special cases
10201 // (select (x != 0), -1, 0) -> neg & sbb
10202 // (select (x == 0), 0, -1) -> neg & sbb
10203 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +000010204 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +000010205 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
10206 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +000010207 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
10208 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +000010209 CmpOp0);
10210 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10211 DAG.getConstant(X86::COND_B, MVT::i8),
10212 SDValue(Neg.getNode(), 1));
10213 return Res;
10214 }
10215
Chris Lattnera2b56002010-12-05 01:23:24 +000010216 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
10217 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010218 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010219
Chris Lattner96908b12010-12-05 02:00:51 +000010220 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +000010221 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10222 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010223
Chris Lattner96908b12010-12-05 02:00:51 +000010224 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
10225 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010226
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010227 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +000010228 if (N2C == 0 || !N2C->isNullValue())
10229 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
10230 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010231 }
10232 }
10233
Chris Lattnera2b56002010-12-05 01:23:24 +000010234 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +000010235 if (Cond.getOpcode() == ISD::AND &&
10236 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
10237 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010238 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +000010239 Cond = Cond.getOperand(0);
10240 }
10241
Evan Cheng3f41d662007-10-08 22:16:29 +000010242 // If condition flag is set by a X86ISD::CMP, then use it as the condition
10243 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +000010244 unsigned CondOpcode = Cond.getOpcode();
10245 if (CondOpcode == X86ISD::SETCC ||
10246 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +000010247 CC = Cond.getOperand(0);
10248
Dan Gohman475871a2008-07-27 21:46:04 +000010249 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +000010250 unsigned Opc = Cmp.getOpcode();
Craig Topper5a0910b2013-08-15 02:33:50 +000010251 MVT VT = Op.getSimpleValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +000010252
Evan Cheng3f41d662007-10-08 22:16:29 +000010253 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010254 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +000010255 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +000010256 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +000010257
Chris Lattnerd1980a52009-03-12 06:52:53 +000010258 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
10259 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +000010260 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +000010261 addTest = false;
10262 }
Dan Gohman65fd6562011-11-03 21:49:52 +000010263 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
10264 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
10265 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
10266 Cond.getOperand(0).getValueType() != MVT::i8)) {
10267 SDValue LHS = Cond.getOperand(0);
10268 SDValue RHS = Cond.getOperand(1);
10269 unsigned X86Opcode;
10270 unsigned X86Cond;
10271 SDVTList VTs;
10272 switch (CondOpcode) {
10273 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
10274 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
10275 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
10276 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
10277 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
10278 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
10279 default: llvm_unreachable("unexpected overflowing operator");
10280 }
10281 if (CondOpcode == ISD::UMULO)
10282 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
10283 MVT::i32);
10284 else
10285 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
10286
10287 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
10288
10289 if (CondOpcode == ISD::UMULO)
10290 Cond = X86Op.getValue(2);
10291 else
10292 Cond = X86Op.getValue(1);
10293
10294 CC = DAG.getConstant(X86Cond, MVT::i8);
10295 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +000010296 }
10297
10298 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +000010299 // Look pass the truncate if the high bits are known zero.
10300 if (isTruncWithZeroHighBitsInput(Cond, DAG))
10301 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +000010302
10303 // We know the result of AND is compared against zero. Try to match
10304 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010305 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +000010306 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +000010307 if (NewSetCC.getNode()) {
10308 CC = NewSetCC.getOperand(0);
10309 Cond = NewSetCC.getOperand(1);
10310 addTest = false;
10311 }
10312 }
10313 }
10314
10315 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010316 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +000010317 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +000010318 }
10319
Benjamin Kramere915ff32010-12-22 23:09:28 +000010320 // a < b ? -1 : 0 -> RES = ~setcc_carry
10321 // a < b ? 0 : -1 -> RES = setcc_carry
10322 // a >= b ? -1 : 0 -> RES = setcc_carry
10323 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +000010324 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010325 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +000010326 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
10327
10328 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
10329 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
10330 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10331 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
10332 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
10333 return DAG.getNOT(DL, Res, Res.getValueType());
10334 return Res;
10335 }
10336 }
10337
Benjamin Kramer444dcce2012-10-13 10:39:49 +000010338 // X86 doesn't have an i8 cmov. If both operands are the result of a truncate
10339 // widen the cmov and push the truncate through. This avoids introducing a new
10340 // branch during isel and doesn't add any extensions.
10341 if (Op.getValueType() == MVT::i8 &&
10342 Op1.getOpcode() == ISD::TRUNCATE && Op2.getOpcode() == ISD::TRUNCATE) {
10343 SDValue T1 = Op1.getOperand(0), T2 = Op2.getOperand(0);
10344 if (T1.getValueType() == T2.getValueType() &&
10345 // Blacklist CopyFromReg to avoid partial register stalls.
10346 T1.getOpcode() != ISD::CopyFromReg && T2.getOpcode()!=ISD::CopyFromReg){
10347 SDVTList VTs = DAG.getVTList(T1.getValueType(), MVT::Glue);
Benjamin Kramerf8b65aa2012-10-13 12:50:19 +000010348 SDValue Cmov = DAG.getNode(X86ISD::CMOV, DL, VTs, T2, T1, CC, Cond);
Benjamin Kramer444dcce2012-10-13 10:39:49 +000010349 return DAG.getNode(ISD::TRUNCATE, DL, Op.getValueType(), Cmov);
10350 }
10351 }
10352
Evan Cheng0488db92007-09-25 01:57:46 +000010353 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
10354 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010355 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010356 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +000010357 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +000010358}
10359
Craig Topperff79bc62013-08-18 08:53:01 +000010360static SDValue LowerSIGN_EXTEND_AVX512(SDValue Op, SelectionDAG &DAG) {
10361 MVT VT = Op->getSimpleValueType(0);
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010362 SDValue In = Op->getOperand(0);
Craig Topperff79bc62013-08-18 08:53:01 +000010363 MVT InVT = In.getSimpleValueType();
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010364 SDLoc dl(Op);
10365
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000010366 unsigned int NumElts = VT.getVectorNumElements();
10367 if (NumElts != 8 && NumElts != 16)
10368 return SDValue();
10369
10370 if (VT.is512BitVector() && InVT.getVectorElementType() != MVT::i1)
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010371 return DAG.getNode(X86ISD::VSEXT, dl, VT, In);
10372
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000010373 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10374 assert (InVT.getVectorElementType() == MVT::i1 && "Unexpected vector type");
10375
10376 MVT ExtVT = (NumElts == 8) ? MVT::v8i64 : MVT::v16i32;
10377 Constant *C = ConstantInt::get(*DAG.getContext(),
10378 APInt::getAllOnesValue(ExtVT.getScalarType().getSizeInBits()));
10379
10380 SDValue CP = DAG.getConstantPool(C, TLI.getPointerTy());
10381 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
10382 SDValue Ld = DAG.getLoad(ExtVT.getScalarType(), dl, DAG.getEntryNode(), CP,
10383 MachinePointerInfo::getConstantPool(),
10384 false, false, false, Alignment);
10385 SDValue Brcst = DAG.getNode(X86ISD::VBROADCASTM, dl, ExtVT, In, Ld);
10386 if (VT.is512BitVector())
10387 return Brcst;
10388 return DAG.getNode(X86ISD::VTRUNC, dl, VT, Brcst);
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010389}
10390
Craig Topperff79bc62013-08-18 08:53:01 +000010391static SDValue LowerSIGN_EXTEND(SDValue Op, const X86Subtarget *Subtarget,
10392 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +000010393 MVT VT = Op->getSimpleValueType(0);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010394 SDValue In = Op->getOperand(0);
Craig Topper5a0910b2013-08-15 02:33:50 +000010395 MVT InVT = In.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010396 SDLoc dl(Op);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010397
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010398 if (VT.is512BitVector() || InVT.getVectorElementType() == MVT::i1)
10399 return LowerSIGN_EXTEND_AVX512(Op, DAG);
10400
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010401 if ((VT != MVT::v4i64 || InVT != MVT::v4i32) &&
10402 (VT != MVT::v8i32 || InVT != MVT::v8i16))
10403 return SDValue();
Nadav Rotem1a330af2012-12-27 22:47:16 +000010404
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010405 if (Subtarget->hasInt256())
10406 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, In);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010407
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010408 // Optimize vectors in AVX mode
10409 // Sign extend v8i16 to v8i32 and
10410 // v4i32 to v4i64
10411 //
10412 // Divide input vector into two parts
10413 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
10414 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
10415 // concat the vectors to original VT
Nadav Rotem1a330af2012-12-27 22:47:16 +000010416
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010417 unsigned NumElems = InVT.getVectorNumElements();
10418 SDValue Undef = DAG.getUNDEF(InVT);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010419
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010420 SmallVector<int,8> ShufMask1(NumElems, -1);
10421 for (unsigned i = 0; i != NumElems/2; ++i)
10422 ShufMask1[i] = i;
Nadav Rotem1a330af2012-12-27 22:47:16 +000010423
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010424 SDValue OpLo = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask1[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010425
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010426 SmallVector<int,8> ShufMask2(NumElems, -1);
10427 for (unsigned i = 0; i != NumElems/2; ++i)
10428 ShufMask2[i] = i + NumElems/2;
Nadav Rotem1a330af2012-12-27 22:47:16 +000010429
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010430 SDValue OpHi = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask2[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010431
Craig Toppera080daf2013-01-20 21:50:27 +000010432 MVT HalfVT = MVT::getVectorVT(VT.getScalarType(),
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010433 VT.getVectorNumElements()/2);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010434
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010435 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
10436 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010437
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010438 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010439}
10440
Evan Cheng370e5342008-12-03 08:38:43 +000010441// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
10442// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
10443// from the AND / OR.
10444static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
10445 Opc = Op.getOpcode();
10446 if (Opc != ISD::OR && Opc != ISD::AND)
10447 return false;
10448 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
10449 Op.getOperand(0).hasOneUse() &&
10450 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
10451 Op.getOperand(1).hasOneUse());
10452}
10453
Evan Cheng961d6d42009-02-02 08:19:07 +000010454// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
10455// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +000010456static bool isXor1OfSetCC(SDValue Op) {
10457 if (Op.getOpcode() != ISD::XOR)
10458 return false;
10459 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
10460 if (N1C && N1C->getAPIntValue() == 1) {
10461 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
10462 Op.getOperand(0).hasOneUse();
10463 }
10464 return false;
10465}
10466
Dan Gohmand858e902010-04-17 15:26:15 +000010467SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +000010468 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +000010469 SDValue Chain = Op.getOperand(0);
10470 SDValue Cond = Op.getOperand(1);
10471 SDValue Dest = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010472 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +000010473 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +000010474 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +000010475
Dan Gohman1a492952009-10-20 16:22:37 +000010476 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +000010477 // Check for setcc([su]{add,sub,mul}o == 0).
10478 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
10479 isa<ConstantSDNode>(Cond.getOperand(1)) &&
10480 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
10481 Cond.getOperand(0).getResNo() == 1 &&
10482 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
10483 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
10484 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
10485 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
10486 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
10487 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
10488 Inverted = true;
10489 Cond = Cond.getOperand(0);
10490 } else {
10491 SDValue NewCond = LowerSETCC(Cond, DAG);
10492 if (NewCond.getNode())
10493 Cond = NewCond;
10494 }
Dan Gohman1a492952009-10-20 16:22:37 +000010495 }
Chris Lattnere55484e2008-12-25 05:34:37 +000010496#if 0
10497 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +000010498 else if (Cond.getOpcode() == X86ISD::ADD ||
10499 Cond.getOpcode() == X86ISD::SUB ||
10500 Cond.getOpcode() == X86ISD::SMUL ||
10501 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +000010502 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +000010503#endif
Scott Michelfdc40a02009-02-17 22:15:04 +000010504
Evan Chengad9c0a32009-12-15 00:53:42 +000010505 // Look pass (and (setcc_carry (cmp ...)), 1).
10506 if (Cond.getOpcode() == ISD::AND &&
10507 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
10508 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010509 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +000010510 Cond = Cond.getOperand(0);
10511 }
10512
Evan Cheng3f41d662007-10-08 22:16:29 +000010513 // If condition flag is set by a X86ISD::CMP, then use it as the condition
10514 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +000010515 unsigned CondOpcode = Cond.getOpcode();
10516 if (CondOpcode == X86ISD::SETCC ||
10517 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +000010518 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010519
Dan Gohman475871a2008-07-27 21:46:04 +000010520 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +000010521 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +000010522 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +000010523 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +000010524 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +000010525 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +000010526 } else {
Evan Cheng370e5342008-12-03 08:38:43 +000010527 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +000010528 default: break;
10529 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +000010530 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +000010531 // These can only come from an arithmetic instruction with overflow,
10532 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +000010533 Cond = Cond.getNode()->getOperand(1);
10534 addTest = false;
10535 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010536 }
Evan Cheng0488db92007-09-25 01:57:46 +000010537 }
Dan Gohman65fd6562011-11-03 21:49:52 +000010538 }
10539 CondOpcode = Cond.getOpcode();
10540 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
10541 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
10542 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
10543 Cond.getOperand(0).getValueType() != MVT::i8)) {
10544 SDValue LHS = Cond.getOperand(0);
10545 SDValue RHS = Cond.getOperand(1);
10546 unsigned X86Opcode;
10547 unsigned X86Cond;
10548 SDVTList VTs;
10549 switch (CondOpcode) {
10550 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
10551 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
10552 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
10553 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
10554 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
10555 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
10556 default: llvm_unreachable("unexpected overflowing operator");
10557 }
10558 if (Inverted)
10559 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
10560 if (CondOpcode == ISD::UMULO)
10561 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
10562 MVT::i32);
10563 else
10564 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
10565
10566 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
10567
10568 if (CondOpcode == ISD::UMULO)
10569 Cond = X86Op.getValue(2);
10570 else
10571 Cond = X86Op.getValue(1);
10572
10573 CC = DAG.getConstant(X86Cond, MVT::i8);
10574 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +000010575 } else {
10576 unsigned CondOpc;
10577 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
10578 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +000010579 if (CondOpc == ISD::OR) {
10580 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
10581 // two branches instead of an explicit OR instruction with a
10582 // separate test.
10583 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +000010584 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +000010585 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010586 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +000010587 Chain, Dest, CC, Cmp);
10588 CC = Cond.getOperand(1).getOperand(0);
10589 Cond = Cmp;
10590 addTest = false;
10591 }
10592 } else { // ISD::AND
10593 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
10594 // two branches instead of an explicit AND instruction with a
10595 // separate test. However, we only do this if this block doesn't
10596 // have a fall-through edge, because this requires an explicit
10597 // jmp when the condition is false.
10598 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +000010599 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +000010600 Op.getNode()->hasOneUse()) {
10601 X86::CondCode CCode =
10602 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
10603 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010604 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +000010605 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +000010606 // Look for an unconditional branch following this conditional branch.
10607 // We need this because we need to reverse the successors in order
10608 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +000010609 if (User->getOpcode() == ISD::BR) {
10610 SDValue FalseBB = User->getOperand(1);
10611 SDNode *NewBR =
10612 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +000010613 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +000010614 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +000010615 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +000010616
Dale Johannesene4d209d2009-02-03 20:21:25 +000010617 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +000010618 Chain, Dest, CC, Cmp);
10619 X86::CondCode CCode =
10620 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
10621 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010622 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +000010623 Cond = Cmp;
10624 addTest = false;
10625 }
10626 }
Dan Gohman279c22e2008-10-21 03:29:32 +000010627 }
Evan Cheng67ad9db2009-02-02 08:07:36 +000010628 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
10629 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
10630 // It should be transformed during dag combiner except when the condition
10631 // is set by a arithmetics with overflow node.
10632 X86::CondCode CCode =
10633 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
10634 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010635 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +000010636 Cond = Cond.getOperand(0).getOperand(1);
10637 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +000010638 } else if (Cond.getOpcode() == ISD::SETCC &&
10639 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
10640 // For FCMP_OEQ, we can emit
10641 // two branches instead of an explicit AND instruction with a
10642 // separate test. However, we only do this if this block doesn't
10643 // have a fall-through edge, because this requires an explicit
10644 // jmp when the condition is false.
10645 if (Op.getNode()->hasOneUse()) {
10646 SDNode *User = *Op.getNode()->use_begin();
10647 // Look for an unconditional branch following this conditional branch.
10648 // We need this because we need to reverse the successors in order
10649 // to implement FCMP_OEQ.
10650 if (User->getOpcode() == ISD::BR) {
10651 SDValue FalseBB = User->getOperand(1);
10652 SDNode *NewBR =
10653 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
10654 assert(NewBR == User);
10655 (void)NewBR;
10656 Dest = FalseBB;
10657
10658 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
10659 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010660 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +000010661 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
10662 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
10663 Chain, Dest, CC, Cmp);
10664 CC = DAG.getConstant(X86::COND_P, MVT::i8);
10665 Cond = Cmp;
10666 addTest = false;
10667 }
10668 }
10669 } else if (Cond.getOpcode() == ISD::SETCC &&
10670 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
10671 // For FCMP_UNE, we can emit
10672 // two branches instead of an explicit AND instruction with a
10673 // separate test. However, we only do this if this block doesn't
10674 // have a fall-through edge, because this requires an explicit
10675 // jmp when the condition is false.
10676 if (Op.getNode()->hasOneUse()) {
10677 SDNode *User = *Op.getNode()->use_begin();
10678 // Look for an unconditional branch following this conditional branch.
10679 // We need this because we need to reverse the successors in order
10680 // to implement FCMP_UNE.
10681 if (User->getOpcode() == ISD::BR) {
10682 SDValue FalseBB = User->getOperand(1);
10683 SDNode *NewBR =
10684 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
10685 assert(NewBR == User);
10686 (void)NewBR;
10687
10688 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
10689 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010690 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +000010691 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
10692 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
10693 Chain, Dest, CC, Cmp);
10694 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
10695 Cond = Cmp;
10696 addTest = false;
10697 Dest = FalseBB;
10698 }
10699 }
Dan Gohman279c22e2008-10-21 03:29:32 +000010700 }
Evan Cheng0488db92007-09-25 01:57:46 +000010701 }
10702
10703 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +000010704 // Look pass the truncate if the high bits are known zero.
10705 if (isTruncWithZeroHighBitsInput(Cond, DAG))
10706 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +000010707
10708 // We know the result of AND is compared against zero. Try to match
10709 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010710 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +000010711 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
10712 if (NewSetCC.getNode()) {
10713 CC = NewSetCC.getOperand(0);
10714 Cond = NewSetCC.getOperand(1);
10715 addTest = false;
10716 }
10717 }
10718 }
10719
10720 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010721 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +000010722 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +000010723 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010724 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010725 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +000010726 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +000010727}
10728
Anton Korobeynikove060b532007-04-17 19:34:00 +000010729// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
10730// Calls to _alloca is needed to probe the stack when allocating more than 4k
10731// bytes in one go. Touching the stack at 4K increments is necessary to ensure
10732// that the guard pages used by the OS virtual memory manager are allocated in
10733// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +000010734SDValue
10735X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010736 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010737 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010738 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010739 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +000010740 "are being used");
10741 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Andrew Trickac6d9be2013-05-25 02:42:55 +000010742 SDLoc dl(Op);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010743
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010744 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +000010745 SDValue Chain = Op.getOperand(0);
10746 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010747 // FIXME: Ensure alignment here
10748
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010749 bool Is64Bit = Subtarget->is64Bit();
10750 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010751
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010752 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010753 MachineFunction &MF = DAG.getMachineFunction();
10754 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010755
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010756 if (Is64Bit) {
10757 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +000010758 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010759 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010760
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010761 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +000010762 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010763 if (I->hasNestAttr())
10764 report_fatal_error("Cannot use segmented stacks with functions that "
10765 "have nested arguments.");
10766 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010767
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010768 const TargetRegisterClass *AddrRegClass =
10769 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
10770 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
10771 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
10772 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
10773 DAG.getRegister(Vreg, SPTy));
10774 SDValue Ops1[2] = { Value, Chain };
10775 return DAG.getMergeValues(Ops1, 2, dl);
10776 } else {
10777 SDValue Flag;
10778 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010779
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010780 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
10781 Flag = Chain.getValue(1);
10782 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010783
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010784 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
10785 Flag = Chain.getValue(1);
10786
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000010787 const X86RegisterInfo *RegInfo =
10788 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaoc5c970e2012-10-31 04:14:09 +000010789 Chain = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
10790 SPTy).getValue(1);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010791
10792 SDValue Ops1[2] = { Chain.getValue(0), Chain };
10793 return DAG.getMergeValues(Ops1, 2, dl);
10794 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010795}
10796
Dan Gohmand858e902010-04-17 15:26:15 +000010797SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +000010798 MachineFunction &MF = DAG.getMachineFunction();
10799 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
10800
Dan Gohman69de1932008-02-06 22:27:42 +000010801 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010802 SDLoc DL(Op);
Evan Cheng8b2794a2006-10-13 21:14:26 +000010803
Anton Korobeynikove7beda12010-10-03 22:52:07 +000010804 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +000010805 // vastart just stores the address of the VarArgsFrameIndex slot into the
10806 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +000010807 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10808 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010809 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
10810 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010811 }
10812
10813 // __va_list_tag:
10814 // gp_offset (0 - 6 * 8)
10815 // fp_offset (48 - 48 + 8 * 16)
10816 // overflow_arg_area (point to parameters coming in memory).
10817 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +000010818 SmallVector<SDValue, 8> MemOps;
10819 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +000010820 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010821 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010822 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
10823 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010824 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010825 MemOps.push_back(Store);
10826
10827 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010828 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010829 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010830 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010831 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
10832 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010833 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010834 MemOps.push_back(Store);
10835
10836 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +000010837 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010838 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +000010839 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10840 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010841 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
10842 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +000010843 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010844 MemOps.push_back(Store);
10845
10846 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +000010847 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010848 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +000010849 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
10850 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010851 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
10852 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010853 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010854 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +000010855 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +000010856}
10857
Dan Gohmand858e902010-04-17 15:26:15 +000010858SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +000010859 assert(Subtarget->is64Bit() &&
10860 "LowerVAARG only handles 64-bit va_arg!");
10861 assert((Subtarget->isTargetLinux() ||
10862 Subtarget->isTargetDarwin()) &&
10863 "Unhandled target in LowerVAARG");
10864 assert(Op.getNode()->getNumOperands() == 4);
10865 SDValue Chain = Op.getOperand(0);
10866 SDValue SrcPtr = Op.getOperand(1);
10867 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
10868 unsigned Align = Op.getConstantOperandVal(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010869 SDLoc dl(Op);
Dan Gohman9018e832008-05-10 01:26:14 +000010870
Dan Gohman320afb82010-10-12 18:00:49 +000010871 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010872 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +000010873 uint32_t ArgSize = getDataLayout()->getTypeAllocSize(ArgTy);
Dan Gohman320afb82010-10-12 18:00:49 +000010874 uint8_t ArgMode;
10875
10876 // Decide which area this value should be read from.
10877 // TODO: Implement the AMD64 ABI in its entirety. This simple
10878 // selection mechanism works only for the basic types.
10879 if (ArgVT == MVT::f80) {
10880 llvm_unreachable("va_arg for f80 not yet implemented");
10881 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
10882 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
10883 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
10884 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
10885 } else {
10886 llvm_unreachable("Unhandled argument type in LowerVAARG");
10887 }
10888
10889 if (ArgMode == 2) {
10890 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010891 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +000010892 !(DAG.getMachineFunction()
Bill Wendling831737d2012-12-30 10:32:01 +000010893 .getFunction()->getAttributes()
10894 .hasAttribute(AttributeSet::FunctionIndex,
10895 Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000010896 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +000010897 }
10898
10899 // Insert VAARG_64 node into the DAG
10900 // VAARG_64 returns two values: Variable Argument Address, Chain
10901 SmallVector<SDValue, 11> InstOps;
10902 InstOps.push_back(Chain);
10903 InstOps.push_back(SrcPtr);
10904 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
10905 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
10906 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
10907 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
10908 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
10909 VTs, &InstOps[0], InstOps.size(),
10910 MVT::i64,
10911 MachinePointerInfo(SV),
10912 /*Align=*/0,
10913 /*Volatile=*/false,
10914 /*ReadMem=*/true,
10915 /*WriteMem=*/true);
10916 Chain = VAARG.getValue(1);
10917
10918 // Load the next argument and return it
10919 return DAG.getLoad(ArgVT, dl,
10920 Chain,
10921 VAARG,
10922 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010923 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +000010924}
10925
Craig Topper55b24052012-09-11 06:15:32 +000010926static SDValue LowerVACOPY(SDValue Op, const X86Subtarget *Subtarget,
10927 SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +000010928 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +000010929 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +000010930 SDValue Chain = Op.getOperand(0);
10931 SDValue DstPtr = Op.getOperand(1);
10932 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +000010933 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
10934 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010935 SDLoc DL(Op);
Evan Chengae642192007-03-02 23:16:35 +000010936
Chris Lattnere72f2022010-09-21 05:40:29 +000010937 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +000010938 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +000010939 false,
Chris Lattnere72f2022010-09-21 05:40:29 +000010940 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +000010941}
10942
Craig Topperff3139f2013-02-19 07:43:59 +000010943// getTargetVShiftNode - Handle vector element shifts where the shift amount
Craig Topper80e46362012-01-23 06:16:53 +000010944// may or may not be a constant. Takes immediate version of shift as input.
Andrew Trickac6d9be2013-05-25 02:42:55 +000010945static SDValue getTargetVShiftNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper80e46362012-01-23 06:16:53 +000010946 SDValue SrcOp, SDValue ShAmt,
10947 SelectionDAG &DAG) {
10948 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
10949
10950 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +000010951 // Constant may be a TargetConstant. Use a regular constant.
10952 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +000010953 switch (Opc) {
10954 default: llvm_unreachable("Unknown target vector shift node");
10955 case X86ISD::VSHLI:
10956 case X86ISD::VSRLI:
10957 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +000010958 return DAG.getNode(Opc, dl, VT, SrcOp,
10959 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +000010960 }
10961 }
10962
10963 // Change opcode to non-immediate version
10964 switch (Opc) {
10965 default: llvm_unreachable("Unknown target vector shift node");
10966 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
10967 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
10968 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
10969 }
10970
10971 // Need to build a vector containing shift amount
10972 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
10973 SDValue ShOps[4];
10974 ShOps[0] = ShAmt;
10975 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +000010976 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +000010977 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +000010978
10979 // The return type has to be a 128-bit type with the same element
10980 // type as the input type.
10981 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10982 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
10983
10984 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +000010985 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
10986}
10987
Craig Topper55b24052012-09-11 06:15:32 +000010988static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000010989 SDLoc dl(Op);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010990 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +000010991 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +000010992 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +000010993 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +000010994 case Intrinsic::x86_sse_comieq_ss:
10995 case Intrinsic::x86_sse_comilt_ss:
10996 case Intrinsic::x86_sse_comile_ss:
10997 case Intrinsic::x86_sse_comigt_ss:
10998 case Intrinsic::x86_sse_comige_ss:
10999 case Intrinsic::x86_sse_comineq_ss:
11000 case Intrinsic::x86_sse_ucomieq_ss:
11001 case Intrinsic::x86_sse_ucomilt_ss:
11002 case Intrinsic::x86_sse_ucomile_ss:
11003 case Intrinsic::x86_sse_ucomigt_ss:
11004 case Intrinsic::x86_sse_ucomige_ss:
11005 case Intrinsic::x86_sse_ucomineq_ss:
11006 case Intrinsic::x86_sse2_comieq_sd:
11007 case Intrinsic::x86_sse2_comilt_sd:
11008 case Intrinsic::x86_sse2_comile_sd:
11009 case Intrinsic::x86_sse2_comigt_sd:
11010 case Intrinsic::x86_sse2_comige_sd:
11011 case Intrinsic::x86_sse2_comineq_sd:
11012 case Intrinsic::x86_sse2_ucomieq_sd:
11013 case Intrinsic::x86_sse2_ucomilt_sd:
11014 case Intrinsic::x86_sse2_ucomile_sd:
11015 case Intrinsic::x86_sse2_ucomigt_sd:
11016 case Intrinsic::x86_sse2_ucomige_sd:
11017 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +000011018 unsigned Opc;
11019 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +000011020 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +000011021 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011022 case Intrinsic::x86_sse_comieq_ss:
11023 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011024 Opc = X86ISD::COMI;
11025 CC = ISD::SETEQ;
11026 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000011027 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011028 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011029 Opc = X86ISD::COMI;
11030 CC = ISD::SETLT;
11031 break;
11032 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011033 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011034 Opc = X86ISD::COMI;
11035 CC = ISD::SETLE;
11036 break;
11037 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011038 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011039 Opc = X86ISD::COMI;
11040 CC = ISD::SETGT;
11041 break;
11042 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011043 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011044 Opc = X86ISD::COMI;
11045 CC = ISD::SETGE;
11046 break;
11047 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011048 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011049 Opc = X86ISD::COMI;
11050 CC = ISD::SETNE;
11051 break;
11052 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011053 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011054 Opc = X86ISD::UCOMI;
11055 CC = ISD::SETEQ;
11056 break;
11057 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011058 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011059 Opc = X86ISD::UCOMI;
11060 CC = ISD::SETLT;
11061 break;
11062 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011063 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011064 Opc = X86ISD::UCOMI;
11065 CC = ISD::SETLE;
11066 break;
11067 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011068 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011069 Opc = X86ISD::UCOMI;
11070 CC = ISD::SETGT;
11071 break;
11072 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011073 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011074 Opc = X86ISD::UCOMI;
11075 CC = ISD::SETGE;
11076 break;
11077 case Intrinsic::x86_sse_ucomineq_ss:
11078 case Intrinsic::x86_sse2_ucomineq_sd:
11079 Opc = X86ISD::UCOMI;
11080 CC = ISD::SETNE;
11081 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000011082 }
Evan Cheng734503b2006-09-11 02:19:56 +000011083
Dan Gohman475871a2008-07-27 21:46:04 +000011084 SDValue LHS = Op.getOperand(1);
11085 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +000011086 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +000011087 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +000011088 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
11089 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11090 DAG.getConstant(X86CC, MVT::i8), Cond);
11091 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +000011092 }
Craig Topper6d688152012-08-14 07:43:25 +000011093
Duncan Sands04aa4ae2011-09-23 16:10:22 +000011094 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +000011095 case Intrinsic::x86_sse2_pmulu_dq:
11096 case Intrinsic::x86_avx2_pmulu_dq:
11097 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
11098 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011099
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000011100 // SSE2/AVX2 sub with unsigned saturation intrinsics
11101 case Intrinsic::x86_sse2_psubus_b:
11102 case Intrinsic::x86_sse2_psubus_w:
11103 case Intrinsic::x86_avx2_psubus_b:
11104 case Intrinsic::x86_avx2_psubus_w:
11105 return DAG.getNode(X86ISD::SUBUS, dl, Op.getValueType(),
11106 Op.getOperand(1), Op.getOperand(2));
11107
Craig Topper6d688152012-08-14 07:43:25 +000011108 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +000011109 case Intrinsic::x86_sse3_hadd_ps:
11110 case Intrinsic::x86_sse3_hadd_pd:
11111 case Intrinsic::x86_avx_hadd_ps_256:
11112 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +000011113 case Intrinsic::x86_sse3_hsub_ps:
11114 case Intrinsic::x86_sse3_hsub_pd:
11115 case Intrinsic::x86_avx_hsub_ps_256:
11116 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +000011117 case Intrinsic::x86_ssse3_phadd_w_128:
11118 case Intrinsic::x86_ssse3_phadd_d_128:
11119 case Intrinsic::x86_avx2_phadd_w:
11120 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +000011121 case Intrinsic::x86_ssse3_phsub_w_128:
11122 case Intrinsic::x86_ssse3_phsub_d_128:
11123 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +000011124 case Intrinsic::x86_avx2_phsub_d: {
11125 unsigned Opcode;
11126 switch (IntNo) {
11127 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11128 case Intrinsic::x86_sse3_hadd_ps:
11129 case Intrinsic::x86_sse3_hadd_pd:
11130 case Intrinsic::x86_avx_hadd_ps_256:
11131 case Intrinsic::x86_avx_hadd_pd_256:
11132 Opcode = X86ISD::FHADD;
11133 break;
11134 case Intrinsic::x86_sse3_hsub_ps:
11135 case Intrinsic::x86_sse3_hsub_pd:
11136 case Intrinsic::x86_avx_hsub_ps_256:
11137 case Intrinsic::x86_avx_hsub_pd_256:
11138 Opcode = X86ISD::FHSUB;
11139 break;
11140 case Intrinsic::x86_ssse3_phadd_w_128:
11141 case Intrinsic::x86_ssse3_phadd_d_128:
11142 case Intrinsic::x86_avx2_phadd_w:
11143 case Intrinsic::x86_avx2_phadd_d:
11144 Opcode = X86ISD::HADD;
11145 break;
11146 case Intrinsic::x86_ssse3_phsub_w_128:
11147 case Intrinsic::x86_ssse3_phsub_d_128:
11148 case Intrinsic::x86_avx2_phsub_w:
11149 case Intrinsic::x86_avx2_phsub_d:
11150 Opcode = X86ISD::HSUB;
11151 break;
11152 }
11153 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +000011154 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011155 }
11156
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011157 // SSE2/SSE41/AVX2 integer max/min intrinsics.
11158 case Intrinsic::x86_sse2_pmaxu_b:
11159 case Intrinsic::x86_sse41_pmaxuw:
11160 case Intrinsic::x86_sse41_pmaxud:
11161 case Intrinsic::x86_avx2_pmaxu_b:
11162 case Intrinsic::x86_avx2_pmaxu_w:
11163 case Intrinsic::x86_avx2_pmaxu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011164 case Intrinsic::x86_sse2_pminu_b:
11165 case Intrinsic::x86_sse41_pminuw:
11166 case Intrinsic::x86_sse41_pminud:
11167 case Intrinsic::x86_avx2_pminu_b:
11168 case Intrinsic::x86_avx2_pminu_w:
11169 case Intrinsic::x86_avx2_pminu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011170 case Intrinsic::x86_sse41_pmaxsb:
11171 case Intrinsic::x86_sse2_pmaxs_w:
11172 case Intrinsic::x86_sse41_pmaxsd:
11173 case Intrinsic::x86_avx2_pmaxs_b:
11174 case Intrinsic::x86_avx2_pmaxs_w:
11175 case Intrinsic::x86_avx2_pmaxs_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011176 case Intrinsic::x86_sse41_pminsb:
11177 case Intrinsic::x86_sse2_pmins_w:
11178 case Intrinsic::x86_sse41_pminsd:
11179 case Intrinsic::x86_avx2_pmins_b:
11180 case Intrinsic::x86_avx2_pmins_w:
Craig Topper6f57f392012-12-29 17:19:06 +000011181 case Intrinsic::x86_avx2_pmins_d: {
11182 unsigned Opcode;
11183 switch (IntNo) {
11184 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11185 case Intrinsic::x86_sse2_pmaxu_b:
11186 case Intrinsic::x86_sse41_pmaxuw:
11187 case Intrinsic::x86_sse41_pmaxud:
11188 case Intrinsic::x86_avx2_pmaxu_b:
11189 case Intrinsic::x86_avx2_pmaxu_w:
11190 case Intrinsic::x86_avx2_pmaxu_d:
11191 Opcode = X86ISD::UMAX;
11192 break;
11193 case Intrinsic::x86_sse2_pminu_b:
11194 case Intrinsic::x86_sse41_pminuw:
11195 case Intrinsic::x86_sse41_pminud:
11196 case Intrinsic::x86_avx2_pminu_b:
11197 case Intrinsic::x86_avx2_pminu_w:
11198 case Intrinsic::x86_avx2_pminu_d:
11199 Opcode = X86ISD::UMIN;
11200 break;
11201 case Intrinsic::x86_sse41_pmaxsb:
11202 case Intrinsic::x86_sse2_pmaxs_w:
11203 case Intrinsic::x86_sse41_pmaxsd:
11204 case Intrinsic::x86_avx2_pmaxs_b:
11205 case Intrinsic::x86_avx2_pmaxs_w:
11206 case Intrinsic::x86_avx2_pmaxs_d:
11207 Opcode = X86ISD::SMAX;
11208 break;
11209 case Intrinsic::x86_sse41_pminsb:
11210 case Intrinsic::x86_sse2_pmins_w:
11211 case Intrinsic::x86_sse41_pminsd:
11212 case Intrinsic::x86_avx2_pmins_b:
11213 case Intrinsic::x86_avx2_pmins_w:
11214 case Intrinsic::x86_avx2_pmins_d:
11215 Opcode = X86ISD::SMIN;
11216 break;
11217 }
11218 return DAG.getNode(Opcode, dl, Op.getValueType(),
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011219 Op.getOperand(1), Op.getOperand(2));
Craig Topper6f57f392012-12-29 17:19:06 +000011220 }
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011221
Craig Topper6d183e42012-12-29 16:44:25 +000011222 // SSE/SSE2/AVX floating point max/min intrinsics.
11223 case Intrinsic::x86_sse_max_ps:
11224 case Intrinsic::x86_sse2_max_pd:
11225 case Intrinsic::x86_avx_max_ps_256:
11226 case Intrinsic::x86_avx_max_pd_256:
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000011227 case Intrinsic::x86_avx512_max_ps_512:
11228 case Intrinsic::x86_avx512_max_pd_512:
Craig Topper6d183e42012-12-29 16:44:25 +000011229 case Intrinsic::x86_sse_min_ps:
11230 case Intrinsic::x86_sse2_min_pd:
11231 case Intrinsic::x86_avx_min_ps_256:
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000011232 case Intrinsic::x86_avx_min_pd_256:
11233 case Intrinsic::x86_avx512_min_ps_512:
11234 case Intrinsic::x86_avx512_min_pd_512: {
Craig Topper6d183e42012-12-29 16:44:25 +000011235 unsigned Opcode;
11236 switch (IntNo) {
11237 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11238 case Intrinsic::x86_sse_max_ps:
11239 case Intrinsic::x86_sse2_max_pd:
11240 case Intrinsic::x86_avx_max_ps_256:
11241 case Intrinsic::x86_avx_max_pd_256:
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000011242 case Intrinsic::x86_avx512_max_ps_512:
11243 case Intrinsic::x86_avx512_max_pd_512:
Craig Topper6d183e42012-12-29 16:44:25 +000011244 Opcode = X86ISD::FMAX;
11245 break;
11246 case Intrinsic::x86_sse_min_ps:
11247 case Intrinsic::x86_sse2_min_pd:
11248 case Intrinsic::x86_avx_min_ps_256:
11249 case Intrinsic::x86_avx_min_pd_256:
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000011250 case Intrinsic::x86_avx512_min_ps_512:
11251 case Intrinsic::x86_avx512_min_pd_512:
Craig Topper6d183e42012-12-29 16:44:25 +000011252 Opcode = X86ISD::FMIN;
11253 break;
11254 }
11255 return DAG.getNode(Opcode, dl, Op.getValueType(),
11256 Op.getOperand(1), Op.getOperand(2));
11257 }
11258
Craig Topper6d688152012-08-14 07:43:25 +000011259 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +000011260 case Intrinsic::x86_avx2_psllv_d:
11261 case Intrinsic::x86_avx2_psllv_q:
11262 case Intrinsic::x86_avx2_psllv_d_256:
11263 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000011264 case Intrinsic::x86_avx2_psrlv_d:
11265 case Intrinsic::x86_avx2_psrlv_q:
11266 case Intrinsic::x86_avx2_psrlv_d_256:
11267 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000011268 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +000011269 case Intrinsic::x86_avx2_psrav_d_256: {
11270 unsigned Opcode;
11271 switch (IntNo) {
11272 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11273 case Intrinsic::x86_avx2_psllv_d:
11274 case Intrinsic::x86_avx2_psllv_q:
11275 case Intrinsic::x86_avx2_psllv_d_256:
11276 case Intrinsic::x86_avx2_psllv_q_256:
11277 Opcode = ISD::SHL;
11278 break;
11279 case Intrinsic::x86_avx2_psrlv_d:
11280 case Intrinsic::x86_avx2_psrlv_q:
11281 case Intrinsic::x86_avx2_psrlv_d_256:
11282 case Intrinsic::x86_avx2_psrlv_q_256:
11283 Opcode = ISD::SRL;
11284 break;
11285 case Intrinsic::x86_avx2_psrav_d:
11286 case Intrinsic::x86_avx2_psrav_d_256:
11287 Opcode = ISD::SRA;
11288 break;
11289 }
11290 return DAG.getNode(Opcode, dl, Op.getValueType(),
11291 Op.getOperand(1), Op.getOperand(2));
11292 }
11293
Craig Topper969ba282012-01-25 06:43:11 +000011294 case Intrinsic::x86_ssse3_pshuf_b_128:
11295 case Intrinsic::x86_avx2_pshuf_b:
11296 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
11297 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011298
Craig Topper969ba282012-01-25 06:43:11 +000011299 case Intrinsic::x86_ssse3_psign_b_128:
11300 case Intrinsic::x86_ssse3_psign_w_128:
11301 case Intrinsic::x86_ssse3_psign_d_128:
11302 case Intrinsic::x86_avx2_psign_b:
11303 case Intrinsic::x86_avx2_psign_w:
11304 case Intrinsic::x86_avx2_psign_d:
11305 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
11306 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011307
Craig Toppere566cd02012-01-26 07:18:03 +000011308 case Intrinsic::x86_sse41_insertps:
11309 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
11310 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000011311
Craig Toppere566cd02012-01-26 07:18:03 +000011312 case Intrinsic::x86_avx_vperm2f128_ps_256:
11313 case Intrinsic::x86_avx_vperm2f128_pd_256:
11314 case Intrinsic::x86_avx_vperm2f128_si_256:
11315 case Intrinsic::x86_avx2_vperm2i128:
11316 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
11317 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000011318
Craig Topperffa6c402012-04-16 07:13:00 +000011319 case Intrinsic::x86_avx2_permd:
11320 case Intrinsic::x86_avx2_permps:
11321 // Operands intentionally swapped. Mask is last operand to intrinsic,
11322 // but second operand for node/intruction.
11323 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
11324 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +000011325
Craig Topper22d8f0d2012-12-29 18:18:20 +000011326 case Intrinsic::x86_sse_sqrt_ps:
11327 case Intrinsic::x86_sse2_sqrt_pd:
11328 case Intrinsic::x86_avx_sqrt_ps_256:
11329 case Intrinsic::x86_avx_sqrt_pd_256:
11330 return DAG.getNode(ISD::FSQRT, dl, Op.getValueType(), Op.getOperand(1));
11331
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011332 // ptest and testp intrinsics. The intrinsic these come from are designed to
11333 // return an integer value, not just an instruction so lower it to the ptest
11334 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +000011335 case Intrinsic::x86_sse41_ptestz:
11336 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011337 case Intrinsic::x86_sse41_ptestnzc:
11338 case Intrinsic::x86_avx_ptestz_256:
11339 case Intrinsic::x86_avx_ptestc_256:
11340 case Intrinsic::x86_avx_ptestnzc_256:
11341 case Intrinsic::x86_avx_vtestz_ps:
11342 case Intrinsic::x86_avx_vtestc_ps:
11343 case Intrinsic::x86_avx_vtestnzc_ps:
11344 case Intrinsic::x86_avx_vtestz_pd:
11345 case Intrinsic::x86_avx_vtestc_pd:
11346 case Intrinsic::x86_avx_vtestnzc_pd:
11347 case Intrinsic::x86_avx_vtestz_ps_256:
11348 case Intrinsic::x86_avx_vtestc_ps_256:
11349 case Intrinsic::x86_avx_vtestnzc_ps_256:
11350 case Intrinsic::x86_avx_vtestz_pd_256:
11351 case Intrinsic::x86_avx_vtestc_pd_256:
11352 case Intrinsic::x86_avx_vtestnzc_pd_256: {
11353 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +000011354 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +000011355 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +000011356 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011357 case Intrinsic::x86_avx_vtestz_ps:
11358 case Intrinsic::x86_avx_vtestz_pd:
11359 case Intrinsic::x86_avx_vtestz_ps_256:
11360 case Intrinsic::x86_avx_vtestz_pd_256:
11361 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000011362 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011363 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011364 // ZF = 1
11365 X86CC = X86::COND_E;
11366 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011367 case Intrinsic::x86_avx_vtestc_ps:
11368 case Intrinsic::x86_avx_vtestc_pd:
11369 case Intrinsic::x86_avx_vtestc_ps_256:
11370 case Intrinsic::x86_avx_vtestc_pd_256:
11371 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000011372 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011373 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011374 // CF = 1
11375 X86CC = X86::COND_B;
11376 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011377 case Intrinsic::x86_avx_vtestnzc_ps:
11378 case Intrinsic::x86_avx_vtestnzc_pd:
11379 case Intrinsic::x86_avx_vtestnzc_ps_256:
11380 case Intrinsic::x86_avx_vtestnzc_pd_256:
11381 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +000011382 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011383 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011384 // ZF and CF = 0
11385 X86CC = X86::COND_A;
11386 break;
11387 }
Eric Christopherfd179292009-08-27 18:07:15 +000011388
Eric Christopher71c67532009-07-29 00:28:05 +000011389 SDValue LHS = Op.getOperand(1);
11390 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011391 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
11392 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +000011393 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
11394 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
11395 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +000011396 }
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000011397 case Intrinsic::x86_avx512_kortestz:
11398 case Intrinsic::x86_avx512_kortestc: {
11399 unsigned X86CC = (IntNo == Intrinsic::x86_avx512_kortestz)? X86::COND_E: X86::COND_B;
11400 SDValue LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i1, Op.getOperand(1));
11401 SDValue RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i1, Op.getOperand(2));
11402 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
11403 SDValue Test = DAG.getNode(X86ISD::KORTEST, dl, MVT::i32, LHS, RHS);
11404 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
11405 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
11406 }
Evan Cheng5759f972008-05-04 09:15:50 +000011407
Craig Topper80e46362012-01-23 06:16:53 +000011408 // SSE/AVX shift intrinsics
11409 case Intrinsic::x86_sse2_psll_w:
11410 case Intrinsic::x86_sse2_psll_d:
11411 case Intrinsic::x86_sse2_psll_q:
11412 case Intrinsic::x86_avx2_psll_w:
11413 case Intrinsic::x86_avx2_psll_d:
11414 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +000011415 case Intrinsic::x86_sse2_psrl_w:
11416 case Intrinsic::x86_sse2_psrl_d:
11417 case Intrinsic::x86_sse2_psrl_q:
11418 case Intrinsic::x86_avx2_psrl_w:
11419 case Intrinsic::x86_avx2_psrl_d:
11420 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +000011421 case Intrinsic::x86_sse2_psra_w:
11422 case Intrinsic::x86_sse2_psra_d:
11423 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +000011424 case Intrinsic::x86_avx2_psra_d: {
11425 unsigned Opcode;
11426 switch (IntNo) {
11427 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11428 case Intrinsic::x86_sse2_psll_w:
11429 case Intrinsic::x86_sse2_psll_d:
11430 case Intrinsic::x86_sse2_psll_q:
11431 case Intrinsic::x86_avx2_psll_w:
11432 case Intrinsic::x86_avx2_psll_d:
11433 case Intrinsic::x86_avx2_psll_q:
11434 Opcode = X86ISD::VSHL;
11435 break;
11436 case Intrinsic::x86_sse2_psrl_w:
11437 case Intrinsic::x86_sse2_psrl_d:
11438 case Intrinsic::x86_sse2_psrl_q:
11439 case Intrinsic::x86_avx2_psrl_w:
11440 case Intrinsic::x86_avx2_psrl_d:
11441 case Intrinsic::x86_avx2_psrl_q:
11442 Opcode = X86ISD::VSRL;
11443 break;
11444 case Intrinsic::x86_sse2_psra_w:
11445 case Intrinsic::x86_sse2_psra_d:
11446 case Intrinsic::x86_avx2_psra_w:
11447 case Intrinsic::x86_avx2_psra_d:
11448 Opcode = X86ISD::VSRA;
11449 break;
11450 }
11451 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000011452 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011453 }
11454
11455 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +000011456 case Intrinsic::x86_sse2_pslli_w:
11457 case Intrinsic::x86_sse2_pslli_d:
11458 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +000011459 case Intrinsic::x86_avx2_pslli_w:
11460 case Intrinsic::x86_avx2_pslli_d:
11461 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000011462 case Intrinsic::x86_sse2_psrli_w:
11463 case Intrinsic::x86_sse2_psrli_d:
11464 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +000011465 case Intrinsic::x86_avx2_psrli_w:
11466 case Intrinsic::x86_avx2_psrli_d:
11467 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000011468 case Intrinsic::x86_sse2_psrai_w:
11469 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +000011470 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +000011471 case Intrinsic::x86_avx2_psrai_d: {
11472 unsigned Opcode;
11473 switch (IntNo) {
11474 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11475 case Intrinsic::x86_sse2_pslli_w:
11476 case Intrinsic::x86_sse2_pslli_d:
11477 case Intrinsic::x86_sse2_pslli_q:
11478 case Intrinsic::x86_avx2_pslli_w:
11479 case Intrinsic::x86_avx2_pslli_d:
11480 case Intrinsic::x86_avx2_pslli_q:
11481 Opcode = X86ISD::VSHLI;
11482 break;
11483 case Intrinsic::x86_sse2_psrli_w:
11484 case Intrinsic::x86_sse2_psrli_d:
11485 case Intrinsic::x86_sse2_psrli_q:
11486 case Intrinsic::x86_avx2_psrli_w:
11487 case Intrinsic::x86_avx2_psrli_d:
11488 case Intrinsic::x86_avx2_psrli_q:
11489 Opcode = X86ISD::VSRLI;
11490 break;
11491 case Intrinsic::x86_sse2_psrai_w:
11492 case Intrinsic::x86_sse2_psrai_d:
11493 case Intrinsic::x86_avx2_psrai_w:
11494 case Intrinsic::x86_avx2_psrai_d:
11495 Opcode = X86ISD::VSRAI;
11496 break;
11497 }
11498 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000011499 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +000011500 }
11501
Craig Topper4feb6472012-08-06 06:22:36 +000011502 case Intrinsic::x86_sse42_pcmpistria128:
11503 case Intrinsic::x86_sse42_pcmpestria128:
11504 case Intrinsic::x86_sse42_pcmpistric128:
11505 case Intrinsic::x86_sse42_pcmpestric128:
11506 case Intrinsic::x86_sse42_pcmpistrio128:
11507 case Intrinsic::x86_sse42_pcmpestrio128:
11508 case Intrinsic::x86_sse42_pcmpistris128:
11509 case Intrinsic::x86_sse42_pcmpestris128:
11510 case Intrinsic::x86_sse42_pcmpistriz128:
11511 case Intrinsic::x86_sse42_pcmpestriz128: {
11512 unsigned Opcode;
11513 unsigned X86CC;
11514 switch (IntNo) {
11515 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11516 case Intrinsic::x86_sse42_pcmpistria128:
11517 Opcode = X86ISD::PCMPISTRI;
11518 X86CC = X86::COND_A;
11519 break;
11520 case Intrinsic::x86_sse42_pcmpestria128:
11521 Opcode = X86ISD::PCMPESTRI;
11522 X86CC = X86::COND_A;
11523 break;
11524 case Intrinsic::x86_sse42_pcmpistric128:
11525 Opcode = X86ISD::PCMPISTRI;
11526 X86CC = X86::COND_B;
11527 break;
11528 case Intrinsic::x86_sse42_pcmpestric128:
11529 Opcode = X86ISD::PCMPESTRI;
11530 X86CC = X86::COND_B;
11531 break;
11532 case Intrinsic::x86_sse42_pcmpistrio128:
11533 Opcode = X86ISD::PCMPISTRI;
11534 X86CC = X86::COND_O;
11535 break;
11536 case Intrinsic::x86_sse42_pcmpestrio128:
11537 Opcode = X86ISD::PCMPESTRI;
11538 X86CC = X86::COND_O;
11539 break;
11540 case Intrinsic::x86_sse42_pcmpistris128:
11541 Opcode = X86ISD::PCMPISTRI;
11542 X86CC = X86::COND_S;
11543 break;
11544 case Intrinsic::x86_sse42_pcmpestris128:
11545 Opcode = X86ISD::PCMPESTRI;
11546 X86CC = X86::COND_S;
11547 break;
11548 case Intrinsic::x86_sse42_pcmpistriz128:
11549 Opcode = X86ISD::PCMPISTRI;
11550 X86CC = X86::COND_E;
11551 break;
11552 case Intrinsic::x86_sse42_pcmpestriz128:
11553 Opcode = X86ISD::PCMPESTRI;
11554 X86CC = X86::COND_E;
11555 break;
11556 }
Craig Topper20b46b02013-08-06 04:12:40 +000011557 SmallVector<SDValue, 5> NewOps(Op->op_begin()+1, Op->op_end());
Craig Topper4feb6472012-08-06 06:22:36 +000011558 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
11559 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
11560 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11561 DAG.getConstant(X86CC, MVT::i8),
11562 SDValue(PCMP.getNode(), 1));
11563 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
11564 }
Craig Topper6d688152012-08-14 07:43:25 +000011565
Craig Topper4feb6472012-08-06 06:22:36 +000011566 case Intrinsic::x86_sse42_pcmpistri128:
11567 case Intrinsic::x86_sse42_pcmpestri128: {
11568 unsigned Opcode;
11569 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
11570 Opcode = X86ISD::PCMPISTRI;
11571 else
11572 Opcode = X86ISD::PCMPESTRI;
11573
Craig Topper20b46b02013-08-06 04:12:40 +000011574 SmallVector<SDValue, 5> NewOps(Op->op_begin()+1, Op->op_end());
Craig Topper4feb6472012-08-06 06:22:36 +000011575 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
11576 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
11577 }
Craig Topper0e292372012-08-24 04:03:22 +000011578 case Intrinsic::x86_fma_vfmadd_ps:
11579 case Intrinsic::x86_fma_vfmadd_pd:
11580 case Intrinsic::x86_fma_vfmsub_ps:
11581 case Intrinsic::x86_fma_vfmsub_pd:
11582 case Intrinsic::x86_fma_vfnmadd_ps:
11583 case Intrinsic::x86_fma_vfnmadd_pd:
11584 case Intrinsic::x86_fma_vfnmsub_ps:
11585 case Intrinsic::x86_fma_vfnmsub_pd:
11586 case Intrinsic::x86_fma_vfmaddsub_ps:
11587 case Intrinsic::x86_fma_vfmaddsub_pd:
11588 case Intrinsic::x86_fma_vfmsubadd_ps:
11589 case Intrinsic::x86_fma_vfmsubadd_pd:
11590 case Intrinsic::x86_fma_vfmadd_ps_256:
11591 case Intrinsic::x86_fma_vfmadd_pd_256:
11592 case Intrinsic::x86_fma_vfmsub_ps_256:
11593 case Intrinsic::x86_fma_vfmsub_pd_256:
11594 case Intrinsic::x86_fma_vfnmadd_ps_256:
11595 case Intrinsic::x86_fma_vfnmadd_pd_256:
11596 case Intrinsic::x86_fma_vfnmsub_ps_256:
11597 case Intrinsic::x86_fma_vfnmsub_pd_256:
11598 case Intrinsic::x86_fma_vfmaddsub_ps_256:
11599 case Intrinsic::x86_fma_vfmaddsub_pd_256:
11600 case Intrinsic::x86_fma_vfmsubadd_ps_256:
11601 case Intrinsic::x86_fma_vfmsubadd_pd_256: {
Craig Topper0e292372012-08-24 04:03:22 +000011602 unsigned Opc;
11603 switch (IntNo) {
11604 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11605 case Intrinsic::x86_fma_vfmadd_ps:
11606 case Intrinsic::x86_fma_vfmadd_pd:
11607 case Intrinsic::x86_fma_vfmadd_ps_256:
11608 case Intrinsic::x86_fma_vfmadd_pd_256:
11609 Opc = X86ISD::FMADD;
11610 break;
11611 case Intrinsic::x86_fma_vfmsub_ps:
11612 case Intrinsic::x86_fma_vfmsub_pd:
11613 case Intrinsic::x86_fma_vfmsub_ps_256:
11614 case Intrinsic::x86_fma_vfmsub_pd_256:
11615 Opc = X86ISD::FMSUB;
11616 break;
11617 case Intrinsic::x86_fma_vfnmadd_ps:
11618 case Intrinsic::x86_fma_vfnmadd_pd:
11619 case Intrinsic::x86_fma_vfnmadd_ps_256:
11620 case Intrinsic::x86_fma_vfnmadd_pd_256:
11621 Opc = X86ISD::FNMADD;
11622 break;
11623 case Intrinsic::x86_fma_vfnmsub_ps:
11624 case Intrinsic::x86_fma_vfnmsub_pd:
11625 case Intrinsic::x86_fma_vfnmsub_ps_256:
11626 case Intrinsic::x86_fma_vfnmsub_pd_256:
11627 Opc = X86ISD::FNMSUB;
11628 break;
11629 case Intrinsic::x86_fma_vfmaddsub_ps:
11630 case Intrinsic::x86_fma_vfmaddsub_pd:
11631 case Intrinsic::x86_fma_vfmaddsub_ps_256:
11632 case Intrinsic::x86_fma_vfmaddsub_pd_256:
11633 Opc = X86ISD::FMADDSUB;
11634 break;
11635 case Intrinsic::x86_fma_vfmsubadd_ps:
11636 case Intrinsic::x86_fma_vfmsubadd_pd:
11637 case Intrinsic::x86_fma_vfmsubadd_ps_256:
11638 case Intrinsic::x86_fma_vfmsubadd_pd_256:
11639 Opc = X86ISD::FMSUBADD;
11640 break;
11641 }
11642
11643 return DAG.getNode(Opc, dl, Op.getValueType(), Op.getOperand(1),
11644 Op.getOperand(2), Op.getOperand(3));
11645 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +000011646 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000011647}
Evan Cheng72261582005-12-20 06:22:03 +000011648
Elena Demikhovsky6adcd582013-09-01 14:24:41 +000011649static SDValue getGatherNode(unsigned Opc, SDValue Op, SelectionDAG &DAG,
11650 SDValue Base, SDValue Index,
11651 SDValue ScaleOp, SDValue Chain,
11652 const X86Subtarget * Subtarget) {
11653 SDLoc dl(Op);
11654 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ScaleOp);
11655 assert(C && "Invalid scale type");
11656 SDValue Scale = DAG.getTargetConstant(C->getZExtValue(), MVT::i8);
11657 SDValue Src = getZeroVector(Op.getValueType(), Subtarget, DAG, dl);
11658 EVT MaskVT = MVT::getVectorVT(MVT::i1,
11659 Index.getValueType().getVectorNumElements());
11660 SDValue MaskInReg = DAG.getConstant(~0, MaskVT);
11661 SDVTList VTs = DAG.getVTList(Op.getValueType(), MaskVT, MVT::Other);
11662 SDValue Disp = DAG.getTargetConstant(0, MVT::i32);
11663 SDValue Segment = DAG.getRegister(0, MVT::i32);
11664 SDValue Ops[] = {Src, MaskInReg, Base, Scale, Index, Disp, Segment, Chain};
11665 SDNode *Res = DAG.getMachineNode(Opc, dl, VTs, Ops);
11666 SDValue RetOps[] = { SDValue(Res, 0), SDValue(Res, 2) };
11667 return DAG.getMergeValues(RetOps, array_lengthof(RetOps), dl);
11668}
11669
11670static SDValue getMGatherNode(unsigned Opc, SDValue Op, SelectionDAG &DAG,
11671 SDValue Src, SDValue Mask, SDValue Base,
11672 SDValue Index, SDValue ScaleOp, SDValue Chain,
11673 const X86Subtarget * Subtarget) {
11674 SDLoc dl(Op);
11675 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ScaleOp);
11676 assert(C && "Invalid scale type");
11677 SDValue Scale = DAG.getTargetConstant(C->getZExtValue(), MVT::i8);
11678 EVT MaskVT = MVT::getVectorVT(MVT::i1,
11679 Index.getValueType().getVectorNumElements());
11680 SDValue MaskInReg = DAG.getNode(ISD::BITCAST, dl, MaskVT, Mask);
11681 SDVTList VTs = DAG.getVTList(Op.getValueType(), MaskVT, MVT::Other);
11682 SDValue Disp = DAG.getTargetConstant(0, MVT::i32);
11683 SDValue Segment = DAG.getRegister(0, MVT::i32);
11684 if (Src.getOpcode() == ISD::UNDEF)
11685 Src = getZeroVector(Op.getValueType(), Subtarget, DAG, dl);
11686 SDValue Ops[] = {Src, MaskInReg, Base, Scale, Index, Disp, Segment, Chain};
11687 SDNode *Res = DAG.getMachineNode(Opc, dl, VTs, Ops);
11688 SDValue RetOps[] = { SDValue(Res, 0), SDValue(Res, 2) };
11689 return DAG.getMergeValues(RetOps, array_lengthof(RetOps), dl);
11690}
11691
11692static SDValue getScatterNode(unsigned Opc, SDValue Op, SelectionDAG &DAG,
11693 SDValue Src, SDValue Base, SDValue Index,
11694 SDValue ScaleOp, SDValue Chain) {
11695 SDLoc dl(Op);
11696 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ScaleOp);
11697 assert(C && "Invalid scale type");
11698 SDValue Scale = DAG.getTargetConstant(C->getZExtValue(), MVT::i8);
11699 SDValue Disp = DAG.getTargetConstant(0, MVT::i32);
11700 SDValue Segment = DAG.getRegister(0, MVT::i32);
11701 EVT MaskVT = MVT::getVectorVT(MVT::i1,
11702 Index.getValueType().getVectorNumElements());
11703 SDValue MaskInReg = DAG.getConstant(~0, MaskVT);
11704 SDVTList VTs = DAG.getVTList(MaskVT, MVT::Other);
11705 SDValue Ops[] = {Base, Scale, Index, Disp, Segment, MaskInReg, Src, Chain};
11706 SDNode *Res = DAG.getMachineNode(Opc, dl, VTs, Ops);
11707 return SDValue(Res, 1);
11708}
11709
11710static SDValue getMScatterNode(unsigned Opc, SDValue Op, SelectionDAG &DAG,
11711 SDValue Src, SDValue Mask, SDValue Base,
11712 SDValue Index, SDValue ScaleOp, SDValue Chain) {
11713 SDLoc dl(Op);
11714 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ScaleOp);
11715 assert(C && "Invalid scale type");
11716 SDValue Scale = DAG.getTargetConstant(C->getZExtValue(), MVT::i8);
11717 SDValue Disp = DAG.getTargetConstant(0, MVT::i32);
11718 SDValue Segment = DAG.getRegister(0, MVT::i32);
11719 EVT MaskVT = MVT::getVectorVT(MVT::i1,
11720 Index.getValueType().getVectorNumElements());
11721 SDValue MaskInReg = DAG.getNode(ISD::BITCAST, dl, MaskVT, Mask);
11722 SDVTList VTs = DAG.getVTList(MaskVT, MVT::Other);
11723 SDValue Ops[] = {Base, Scale, Index, Disp, Segment, MaskInReg, Src, Chain};
11724 SDNode *Res = DAG.getMachineNode(Opc, dl, VTs, Ops);
11725 return SDValue(Res, 1);
11726}
11727
11728static SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, const X86Subtarget *Subtarget,
11729 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011730 SDLoc dl(Op);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011731 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
11732 switch (IntNo) {
11733 default: return SDValue(); // Don't custom lower most intrinsics.
11734
Michael Liaoc26392a2013-03-28 23:41:26 +000011735 // RDRAND/RDSEED intrinsics.
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011736 case Intrinsic::x86_rdrand_16:
11737 case Intrinsic::x86_rdrand_32:
Michael Liaoc26392a2013-03-28 23:41:26 +000011738 case Intrinsic::x86_rdrand_64:
11739 case Intrinsic::x86_rdseed_16:
11740 case Intrinsic::x86_rdseed_32:
11741 case Intrinsic::x86_rdseed_64: {
11742 unsigned Opcode = (IntNo == Intrinsic::x86_rdseed_16 ||
11743 IntNo == Intrinsic::x86_rdseed_32 ||
11744 IntNo == Intrinsic::x86_rdseed_64) ? X86ISD::RDSEED :
11745 X86ISD::RDRAND;
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011746 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000011747 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
Michael Liaoc26392a2013-03-28 23:41:26 +000011748 SDValue Result = DAG.getNode(Opcode, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011749
Michael Liaoc26392a2013-03-28 23:41:26 +000011750 // If the value returned by RDRAND/RDSEED was valid (CF=1), return 1.
11751 // Otherwise return the value from Rand, which is always 0, casted to i32.
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011752 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
11753 DAG.getConstant(1, Op->getValueType(1)),
11754 DAG.getConstant(X86::COND_B, MVT::i32),
11755 SDValue(Result.getNode(), 1) };
11756 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
11757 DAG.getVTList(Op->getValueType(1), MVT::Glue),
Michael Liao0ee17002013-04-19 04:03:37 +000011758 Ops, array_lengthof(Ops));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011759
11760 // Return { result, isValid, chain }.
11761 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000011762 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011763 }
Elena Demikhovsky6adcd582013-09-01 14:24:41 +000011764 //int_gather(index, base, scale);
11765 case Intrinsic::x86_avx512_gather_qpd_512:
11766 case Intrinsic::x86_avx512_gather_qps_512:
11767 case Intrinsic::x86_avx512_gather_dpd_512:
11768 case Intrinsic::x86_avx512_gather_qpi_512:
11769 case Intrinsic::x86_avx512_gather_qpq_512:
11770 case Intrinsic::x86_avx512_gather_dpq_512:
11771 case Intrinsic::x86_avx512_gather_dps_512:
11772 case Intrinsic::x86_avx512_gather_dpi_512: {
11773 unsigned Opc;
11774 switch (IntNo) {
11775 default: llvm_unreachable("Unexpected intrinsic!");
11776 case Intrinsic::x86_avx512_gather_qps_512: Opc = X86::VGATHERQPSZrm; break;
11777 case Intrinsic::x86_avx512_gather_qpd_512: Opc = X86::VGATHERQPDZrm; break;
11778 case Intrinsic::x86_avx512_gather_dpd_512: Opc = X86::VGATHERDPDZrm; break;
11779 case Intrinsic::x86_avx512_gather_dps_512: Opc = X86::VGATHERDPSZrm; break;
11780 case Intrinsic::x86_avx512_gather_qpi_512: Opc = X86::VPGATHERQDZrm; break;
11781 case Intrinsic::x86_avx512_gather_qpq_512: Opc = X86::VPGATHERQQZrm; break;
11782 case Intrinsic::x86_avx512_gather_dpi_512: Opc = X86::VPGATHERDDZrm; break;
11783 case Intrinsic::x86_avx512_gather_dpq_512: Opc = X86::VPGATHERDQZrm; break;
11784 }
11785 SDValue Chain = Op.getOperand(0);
11786 SDValue Index = Op.getOperand(2);
11787 SDValue Base = Op.getOperand(3);
11788 SDValue Scale = Op.getOperand(4);
11789 return getGatherNode(Opc, Op, DAG, Base, Index, Scale, Chain, Subtarget);
11790 }
11791 //int_gather_mask(v1, mask, index, base, scale);
11792 case Intrinsic::x86_avx512_gather_qps_mask_512:
11793 case Intrinsic::x86_avx512_gather_qpd_mask_512:
11794 case Intrinsic::x86_avx512_gather_dpd_mask_512:
11795 case Intrinsic::x86_avx512_gather_dps_mask_512:
11796 case Intrinsic::x86_avx512_gather_qpi_mask_512:
11797 case Intrinsic::x86_avx512_gather_qpq_mask_512:
11798 case Intrinsic::x86_avx512_gather_dpi_mask_512:
11799 case Intrinsic::x86_avx512_gather_dpq_mask_512: {
11800 unsigned Opc;
11801 switch (IntNo) {
11802 default: llvm_unreachable("Unexpected intrinsic!");
11803 case Intrinsic::x86_avx512_gather_qps_mask_512:
11804 Opc = X86::VGATHERQPSZrm; break;
11805 case Intrinsic::x86_avx512_gather_qpd_mask_512:
11806 Opc = X86::VGATHERQPDZrm; break;
11807 case Intrinsic::x86_avx512_gather_dpd_mask_512:
11808 Opc = X86::VGATHERDPDZrm; break;
11809 case Intrinsic::x86_avx512_gather_dps_mask_512:
11810 Opc = X86::VGATHERDPSZrm; break;
11811 case Intrinsic::x86_avx512_gather_qpi_mask_512:
11812 Opc = X86::VPGATHERQDZrm; break;
11813 case Intrinsic::x86_avx512_gather_qpq_mask_512:
11814 Opc = X86::VPGATHERQQZrm; break;
11815 case Intrinsic::x86_avx512_gather_dpi_mask_512:
11816 Opc = X86::VPGATHERDDZrm; break;
11817 case Intrinsic::x86_avx512_gather_dpq_mask_512:
11818 Opc = X86::VPGATHERDQZrm; break;
11819 }
11820 SDValue Chain = Op.getOperand(0);
11821 SDValue Src = Op.getOperand(2);
11822 SDValue Mask = Op.getOperand(3);
11823 SDValue Index = Op.getOperand(4);
11824 SDValue Base = Op.getOperand(5);
11825 SDValue Scale = Op.getOperand(6);
11826 return getMGatherNode(Opc, Op, DAG, Src, Mask, Base, Index, Scale, Chain,
11827 Subtarget);
11828 }
11829 //int_scatter(base, index, v1, scale);
11830 case Intrinsic::x86_avx512_scatter_qpd_512:
11831 case Intrinsic::x86_avx512_scatter_qps_512:
11832 case Intrinsic::x86_avx512_scatter_dpd_512:
11833 case Intrinsic::x86_avx512_scatter_qpi_512:
11834 case Intrinsic::x86_avx512_scatter_qpq_512:
11835 case Intrinsic::x86_avx512_scatter_dpq_512:
11836 case Intrinsic::x86_avx512_scatter_dps_512:
11837 case Intrinsic::x86_avx512_scatter_dpi_512: {
11838 unsigned Opc;
11839 switch (IntNo) {
11840 default: llvm_unreachable("Unexpected intrinsic!");
11841 case Intrinsic::x86_avx512_scatter_qpd_512:
11842 Opc = X86::VSCATTERQPDZmr; break;
11843 case Intrinsic::x86_avx512_scatter_qps_512:
11844 Opc = X86::VSCATTERQPSZmr; break;
11845 case Intrinsic::x86_avx512_scatter_dpd_512:
11846 Opc = X86::VSCATTERDPDZmr; break;
11847 case Intrinsic::x86_avx512_scatter_dps_512:
11848 Opc = X86::VSCATTERDPSZmr; break;
11849 case Intrinsic::x86_avx512_scatter_qpi_512:
11850 Opc = X86::VPSCATTERQDZmr; break;
11851 case Intrinsic::x86_avx512_scatter_qpq_512:
11852 Opc = X86::VPSCATTERQQZmr; break;
11853 case Intrinsic::x86_avx512_scatter_dpq_512:
11854 Opc = X86::VPSCATTERDQZmr; break;
11855 case Intrinsic::x86_avx512_scatter_dpi_512:
11856 Opc = X86::VPSCATTERDDZmr; break;
11857 }
11858 SDValue Chain = Op.getOperand(0);
11859 SDValue Base = Op.getOperand(2);
11860 SDValue Index = Op.getOperand(3);
11861 SDValue Src = Op.getOperand(4);
11862 SDValue Scale = Op.getOperand(5);
11863 return getScatterNode(Opc, Op, DAG, Src, Base, Index, Scale, Chain);
11864 }
11865 //int_scatter_mask(base, mask, index, v1, scale);
11866 case Intrinsic::x86_avx512_scatter_qps_mask_512:
11867 case Intrinsic::x86_avx512_scatter_qpd_mask_512:
11868 case Intrinsic::x86_avx512_scatter_dpd_mask_512:
11869 case Intrinsic::x86_avx512_scatter_dps_mask_512:
11870 case Intrinsic::x86_avx512_scatter_qpi_mask_512:
11871 case Intrinsic::x86_avx512_scatter_qpq_mask_512:
11872 case Intrinsic::x86_avx512_scatter_dpi_mask_512:
11873 case Intrinsic::x86_avx512_scatter_dpq_mask_512: {
11874 unsigned Opc;
11875 switch (IntNo) {
11876 default: llvm_unreachable("Unexpected intrinsic!");
11877 case Intrinsic::x86_avx512_scatter_qpd_mask_512:
11878 Opc = X86::VSCATTERQPDZmr; break;
11879 case Intrinsic::x86_avx512_scatter_qps_mask_512:
11880 Opc = X86::VSCATTERQPSZmr; break;
11881 case Intrinsic::x86_avx512_scatter_dpd_mask_512:
11882 Opc = X86::VSCATTERDPDZmr; break;
11883 case Intrinsic::x86_avx512_scatter_dps_mask_512:
11884 Opc = X86::VSCATTERDPSZmr; break;
11885 case Intrinsic::x86_avx512_scatter_qpi_mask_512:
11886 Opc = X86::VPSCATTERQDZmr; break;
11887 case Intrinsic::x86_avx512_scatter_qpq_mask_512:
11888 Opc = X86::VPSCATTERQQZmr; break;
11889 case Intrinsic::x86_avx512_scatter_dpq_mask_512:
11890 Opc = X86::VPSCATTERDQZmr; break;
11891 case Intrinsic::x86_avx512_scatter_dpi_mask_512:
11892 Opc = X86::VPSCATTERDDZmr; break;
11893 }
11894 SDValue Chain = Op.getOperand(0);
11895 SDValue Base = Op.getOperand(2);
11896 SDValue Mask = Op.getOperand(3);
11897 SDValue Index = Op.getOperand(4);
11898 SDValue Src = Op.getOperand(5);
11899 SDValue Scale = Op.getOperand(6);
11900 return getMScatterNode(Opc, Op, DAG, Src, Mask, Base, Index, Scale, Chain);
11901 }
Michael Liaof8fd8832013-03-26 22:47:01 +000011902 // XTEST intrinsics.
11903 case Intrinsic::x86_xtest: {
11904 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Other);
11905 SDValue InTrans = DAG.getNode(X86ISD::XTEST, dl, VTs, Op.getOperand(0));
11906 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11907 DAG.getConstant(X86::COND_NE, MVT::i8),
11908 InTrans);
11909 SDValue Ret = DAG.getNode(ISD::ZERO_EXTEND, dl, Op->getValueType(0), SetCC);
11910 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(),
11911 Ret, SDValue(InTrans.getNode(), 1));
11912 }
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011913 }
11914}
11915
Dan Gohmand858e902010-04-17 15:26:15 +000011916SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
11917 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +000011918 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
11919 MFI->setReturnAddressIsTaken(true);
11920
Bill Wendling64e87322009-01-16 19:25:27 +000011921 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011922 SDLoc dl(Op);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011923 EVT PtrVT = getPointerTy();
Bill Wendling64e87322009-01-16 19:25:27 +000011924
11925 if (Depth > 0) {
11926 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011927 const X86RegisterInfo *RegInfo =
11928 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
11929 SDValue Offset = DAG.getConstant(RegInfo->getSlotSize(), PtrVT);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011930 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
11931 DAG.getNode(ISD::ADD, dl, PtrVT,
Dale Johannesene4d209d2009-02-03 20:21:25 +000011932 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011933 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000011934 }
11935
11936 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000011937 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011938 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011939 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011940}
11941
Dan Gohmand858e902010-04-17 15:26:15 +000011942SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000011943 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
11944 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000011945
Owen Andersone50ed302009-08-10 22:56:29 +000011946 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011947 SDLoc dl(Op); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000011948 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011949 const X86RegisterInfo *RegInfo =
11950 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaob9cca132013-05-02 08:21:56 +000011951 unsigned FrameReg = RegInfo->getFrameRegister(DAG.getMachineFunction());
11952 assert(((FrameReg == X86::RBP && VT == MVT::i64) ||
Michael Liao299eb2e2013-05-02 09:22:04 +000011953 (FrameReg == X86::EBP && VT == MVT::i32)) &&
11954 "Invalid Frame Register!");
Dale Johannesendd64c412009-02-04 00:33:20 +000011955 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000011956 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000011957 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
11958 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011959 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000011960 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000011961}
11962
Dan Gohman475871a2008-07-27 21:46:04 +000011963SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000011964 SelectionDAG &DAG) const {
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011965 const X86RegisterInfo *RegInfo =
11966 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011967 return DAG.getIntPtrConstant(2 * RegInfo->getSlotSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011968}
11969
Dan Gohmand858e902010-04-17 15:26:15 +000011970SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011971 SDValue Chain = Op.getOperand(0);
11972 SDValue Offset = Op.getOperand(1);
11973 SDValue Handler = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000011974 SDLoc dl (Op);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011975
Michael Liaodb7da202013-05-02 09:18:38 +000011976 EVT PtrVT = getPointerTy();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011977 const X86RegisterInfo *RegInfo =
11978 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaodb7da202013-05-02 09:18:38 +000011979 unsigned FrameReg = RegInfo->getFrameRegister(DAG.getMachineFunction());
11980 assert(((FrameReg == X86::RBP && PtrVT == MVT::i64) ||
11981 (FrameReg == X86::EBP && PtrVT == MVT::i32)) &&
11982 "Invalid Frame Register!");
11983 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, PtrVT);
11984 unsigned StoreAddrReg = (PtrVT == MVT::i64) ? X86::RCX : X86::ECX;
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011985
Michael Liaodb7da202013-05-02 09:18:38 +000011986 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Frame,
Michael Liao299eb2e2013-05-02 09:22:04 +000011987 DAG.getIntPtrConstant(RegInfo->getSlotSize()));
Michael Liaodb7da202013-05-02 09:18:38 +000011988 StoreAddr = DAG.getNode(ISD::ADD, dl, PtrVT, StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000011989 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
11990 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000011991 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011992
Michael Liaodb7da202013-05-02 09:18:38 +000011993 return DAG.getNode(X86ISD::EH_RETURN, dl, MVT::Other, Chain,
11994 DAG.getRegister(StoreAddrReg, PtrVT));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011995}
11996
Michael Liao6c0e04c2012-10-15 22:39:43 +000011997SDValue X86TargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
11998 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011999 SDLoc DL(Op);
Michael Liao6c0e04c2012-10-15 22:39:43 +000012000 return DAG.getNode(X86ISD::EH_SJLJ_SETJMP, DL,
12001 DAG.getVTList(MVT::i32, MVT::Other),
12002 Op.getOperand(0), Op.getOperand(1));
12003}
12004
12005SDValue X86TargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
12006 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012007 SDLoc DL(Op);
Michael Liao6c0e04c2012-10-15 22:39:43 +000012008 return DAG.getNode(X86ISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
12009 Op.getOperand(0), Op.getOperand(1));
12010}
12011
Craig Topper55b24052012-09-11 06:15:32 +000012012static SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
Duncan Sands4a544a72011-09-06 13:37:06 +000012013 return Op.getOperand(0);
12014}
12015
12016SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
12017 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012018 SDValue Root = Op.getOperand(0);
12019 SDValue Trmp = Op.getOperand(1); // trampoline
12020 SDValue FPtr = Op.getOperand(2); // nested function
12021 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +000012022 SDLoc dl (Op);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012023
Dan Gohman69de1932008-02-06 22:27:42 +000012024 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Michael Liao7abf67a2012-10-04 19:50:43 +000012025 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
Duncan Sandsb116fac2007-07-27 20:02:49 +000012026
12027 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000012028 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000012029
12030 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000012031 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
12032 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000012033
Michael Liao7abf67a2012-10-04 19:50:43 +000012034 const unsigned char N86R10 = TRI->getEncodingValue(X86::R10) & 0x7;
12035 const unsigned char N86R11 = TRI->getEncodingValue(X86::R11) & 0x7;
Duncan Sands339e14f2008-01-16 22:55:25 +000012036
12037 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
12038
12039 // Load the pointer to the nested function into R11.
12040 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000012041 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000012042 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000012043 Addr, MachinePointerInfo(TrmpAddr),
12044 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000012045
Owen Anderson825b72b2009-08-11 20:47:22 +000012046 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
12047 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000012048 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
12049 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000012050 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000012051
12052 // Load the 'nest' parameter value into R10.
12053 // R10 is specified in X86CallingConv.td
12054 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000012055 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
12056 DAG.getConstant(10, MVT::i64));
12057 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000012058 Addr, MachinePointerInfo(TrmpAddr, 10),
12059 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000012060
Owen Anderson825b72b2009-08-11 20:47:22 +000012061 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
12062 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000012063 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
12064 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000012065 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000012066
12067 // Jump to the nested function.
12068 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000012069 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
12070 DAG.getConstant(20, MVT::i64));
12071 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000012072 Addr, MachinePointerInfo(TrmpAddr, 20),
12073 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000012074
12075 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000012076 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
12077 DAG.getConstant(22, MVT::i64));
12078 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012079 MachinePointerInfo(TrmpAddr, 22),
12080 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000012081
Duncan Sands4a544a72011-09-06 13:37:06 +000012082 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012083 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000012084 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000012085 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000012086 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000012087 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000012088
12089 switch (CC) {
12090 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012091 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000012092 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000012093 case CallingConv::X86_StdCall: {
12094 // Pass 'nest' parameter in ECX.
12095 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000012096 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000012097
12098 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012099 FunctionType *FTy = Func->getFunctionType();
Bill Wendling99faa3b2012-12-07 23:16:57 +000012100 const AttributeSet &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000012101
Chris Lattner58d74912008-03-12 17:45:29 +000012102 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000012103 unsigned InRegCount = 0;
12104 unsigned Idx = 1;
12105
12106 for (FunctionType::param_iterator I = FTy->param_begin(),
12107 E = FTy->param_end(); I != E; ++I, ++Idx)
Bill Wendling94e94b32012-12-30 13:50:49 +000012108 if (Attrs.hasAttribute(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000012109 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000012110 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000012111
12112 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000012113 report_fatal_error("Nest register in use - reduce number of inreg"
12114 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000012115 }
12116 }
12117 break;
12118 }
12119 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000012120 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000012121 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000012122 // Pass 'nest' parameter in EAX.
12123 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000012124 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000012125 break;
12126 }
12127
Dan Gohman475871a2008-07-27 21:46:04 +000012128 SDValue OutChains[4];
12129 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000012130
Owen Anderson825b72b2009-08-11 20:47:22 +000012131 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
12132 DAG.getConstant(10, MVT::i32));
12133 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012134
Chris Lattnera62fe662010-02-05 19:20:30 +000012135 // This is storing the opcode for MOV32ri.
12136 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Michael Liao7abf67a2012-10-04 19:50:43 +000012137 const unsigned char N86Reg = TRI->getEncodingValue(NestReg) & 0x7;
Scott Michelfdc40a02009-02-17 22:15:04 +000012138 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000012139 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000012140 Trmp, MachinePointerInfo(TrmpAddr),
12141 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012142
Owen Anderson825b72b2009-08-11 20:47:22 +000012143 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
12144 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000012145 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
12146 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000012147 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012148
Chris Lattnera62fe662010-02-05 19:20:30 +000012149 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000012150 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
12151 DAG.getConstant(5, MVT::i32));
12152 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012153 MachinePointerInfo(TrmpAddr, 5),
12154 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012155
Owen Anderson825b72b2009-08-11 20:47:22 +000012156 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
12157 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000012158 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
12159 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000012160 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012161
Duncan Sands4a544a72011-09-06 13:37:06 +000012162 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012163 }
12164}
12165
Dan Gohmand858e902010-04-17 15:26:15 +000012166SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
12167 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012168 /*
12169 The rounding mode is in bits 11:10 of FPSR, and has the following
12170 settings:
12171 00 Round to nearest
12172 01 Round to -inf
12173 10 Round to +inf
12174 11 Round to 0
12175
12176 FLT_ROUNDS, on the other hand, expects the following:
12177 -1 Undefined
12178 0 Round to 0
12179 1 Round to nearest
12180 2 Round to +inf
12181 3 Round to -inf
12182
12183 To perform the conversion, we do:
12184 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
12185 */
12186
12187 MachineFunction &MF = DAG.getMachineFunction();
12188 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000012189 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012190 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000012191 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012192 SDLoc DL(Op);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012193
12194 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000012195 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000012196 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012197
Chris Lattner2156b792010-09-22 01:11:26 +000012198 MachineMemOperand *MMO =
12199 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
12200 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000012201
Chris Lattner2156b792010-09-22 01:11:26 +000012202 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
12203 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
12204 DAG.getVTList(MVT::Other),
Michael Liao0ee17002013-04-19 04:03:37 +000012205 Ops, array_lengthof(Ops), MVT::i16,
12206 MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012207
12208 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000012209 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000012210 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012211
12212 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000012213 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000012214 DAG.getNode(ISD::SRL, DL, MVT::i16,
12215 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000012216 CWD, DAG.getConstant(0x800, MVT::i16)),
12217 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000012218 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000012219 DAG.getNode(ISD::SRL, DL, MVT::i16,
12220 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000012221 CWD, DAG.getConstant(0x400, MVT::i16)),
12222 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012223
Dan Gohman475871a2008-07-27 21:46:04 +000012224 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000012225 DAG.getNode(ISD::AND, DL, MVT::i16,
12226 DAG.getNode(ISD::ADD, DL, MVT::i16,
12227 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000012228 DAG.getConstant(1, MVT::i16)),
12229 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012230
Duncan Sands83ec4b62008-06-06 12:08:01 +000012231 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000012232 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012233}
12234
Craig Topper55b24052012-09-11 06:15:32 +000012235static SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000012236 EVT VT = Op.getValueType();
12237 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012238 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012239 SDLoc dl(Op);
Evan Cheng18efe262007-12-14 02:13:44 +000012240
12241 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012242 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000012243 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000012244 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000012245 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000012246 }
Evan Cheng18efe262007-12-14 02:13:44 +000012247
Evan Cheng152804e2007-12-14 08:30:15 +000012248 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000012249 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012250 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000012251
12252 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000012253 SDValue Ops[] = {
12254 Op,
12255 DAG.getConstant(NumBits+NumBits-1, OpVT),
12256 DAG.getConstant(X86::COND_E, MVT::i8),
12257 Op.getValue(1)
12258 };
12259 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000012260
12261 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000012262 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000012263
Owen Anderson825b72b2009-08-11 20:47:22 +000012264 if (VT == MVT::i8)
12265 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000012266 return Op;
12267}
12268
Craig Topper55b24052012-09-11 06:15:32 +000012269static SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) {
Chandler Carruthacc068e2011-12-24 10:55:54 +000012270 EVT VT = Op.getValueType();
12271 EVT OpVT = VT;
12272 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012273 SDLoc dl(Op);
Chandler Carruthacc068e2011-12-24 10:55:54 +000012274
12275 Op = Op.getOperand(0);
12276 if (VT == MVT::i8) {
12277 // Zero extend to i32 since there is not an i8 bsr.
12278 OpVT = MVT::i32;
12279 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
12280 }
12281
12282 // Issue a bsr (scan bits in reverse).
12283 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
12284 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
12285
12286 // And xor with NumBits-1.
12287 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
12288
12289 if (VT == MVT::i8)
12290 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
12291 return Op;
12292}
12293
Craig Topper55b24052012-09-11 06:15:32 +000012294static SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000012295 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000012296 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012297 SDLoc dl(Op);
Evan Cheng18efe262007-12-14 02:13:44 +000012298 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000012299
12300 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000012301 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012302 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000012303
12304 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000012305 SDValue Ops[] = {
12306 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000012307 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000012308 DAG.getConstant(X86::COND_E, MVT::i8),
12309 Op.getValue(1)
12310 };
Chandler Carruth77821022011-12-24 12:12:34 +000012311 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000012312}
12313
Craig Topper13894fa2011-08-24 06:14:18 +000012314// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
12315// ones, and then concatenate the result back.
12316static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000012317 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000012318
Craig Topper7a9a28b2012-08-12 02:23:29 +000012319 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000012320 "Unsupported value type for operation");
12321
Craig Topper66ddd152012-04-27 22:54:43 +000012322 unsigned NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012323 SDLoc dl(Op);
Craig Topper13894fa2011-08-24 06:14:18 +000012324
12325 // Extract the LHS vectors
12326 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000012327 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
12328 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000012329
12330 // Extract the RHS vectors
12331 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000012332 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
12333 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000012334
12335 MVT EltVT = VT.getVectorElementType().getSimpleVT();
12336 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
12337
12338 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
12339 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
12340 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
12341}
12342
Craig Topper55b24052012-09-11 06:15:32 +000012343static SDValue LowerADD(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000012344 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000012345 Op.getValueType().isInteger() &&
12346 "Only handle AVX 256-bit vector integer operation");
12347 return Lower256IntArith(Op, DAG);
12348}
12349
Craig Topper55b24052012-09-11 06:15:32 +000012350static SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000012351 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000012352 Op.getValueType().isInteger() &&
12353 "Only handle AVX 256-bit vector integer operation");
12354 return Lower256IntArith(Op, DAG);
12355}
12356
Craig Topper55b24052012-09-11 06:15:32 +000012357static SDValue LowerMUL(SDValue Op, const X86Subtarget *Subtarget,
12358 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012359 SDLoc dl(Op);
Craig Topper13894fa2011-08-24 06:14:18 +000012360 EVT VT = Op.getValueType();
12361
12362 // Decompose 256-bit ops into smaller 128-bit ops.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012363 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper13894fa2011-08-24 06:14:18 +000012364 return Lower256IntArith(Op, DAG);
12365
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000012366 SDValue A = Op.getOperand(0);
12367 SDValue B = Op.getOperand(1);
12368
12369 // Lower v4i32 mul as 2x shuffle, 2x pmuludq, 2x shuffle.
12370 if (VT == MVT::v4i32) {
12371 assert(Subtarget->hasSSE2() && !Subtarget->hasSSE41() &&
12372 "Should not custom lower when pmuldq is available!");
12373
12374 // Extract the odd parts.
Craig Topperda129a22013-07-15 06:54:12 +000012375 static const int UnpackMask[] = { 1, -1, 3, -1 };
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000012376 SDValue Aodds = DAG.getVectorShuffle(VT, dl, A, A, UnpackMask);
12377 SDValue Bodds = DAG.getVectorShuffle(VT, dl, B, B, UnpackMask);
12378
12379 // Multiply the even parts.
12380 SDValue Evens = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, A, B);
12381 // Now multiply odd parts.
12382 SDValue Odds = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, Aodds, Bodds);
12383
12384 Evens = DAG.getNode(ISD::BITCAST, dl, VT, Evens);
12385 Odds = DAG.getNode(ISD::BITCAST, dl, VT, Odds);
12386
12387 // Merge the two vectors back together with a shuffle. This expands into 2
12388 // shuffles.
Craig Topperda129a22013-07-15 06:54:12 +000012389 static const int ShufMask[] = { 0, 4, 2, 6 };
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000012390 return DAG.getVectorShuffle(VT, dl, Evens, Odds, ShufMask);
12391 }
12392
Craig Topper5b209e82012-02-05 03:14:49 +000012393 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
12394 "Only know how to lower V2I64/V4I64 multiply");
12395
Craig Topper5b209e82012-02-05 03:14:49 +000012396 // Ahi = psrlqi(a, 32);
12397 // Bhi = psrlqi(b, 32);
12398 //
12399 // AloBlo = pmuludq(a, b);
12400 // AloBhi = pmuludq(a, Bhi);
12401 // AhiBlo = pmuludq(Ahi, b);
12402
12403 // AloBhi = psllqi(AloBhi, 32);
12404 // AhiBlo = psllqi(AhiBlo, 32);
12405 // return AloBlo + AloBhi + AhiBlo;
12406
Craig Topper5b209e82012-02-05 03:14:49 +000012407 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000012408
Craig Topper5b209e82012-02-05 03:14:49 +000012409 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
12410 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000012411
Craig Topper5b209e82012-02-05 03:14:49 +000012412 // Bit cast to 32-bit vectors for MULUDQ
12413 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
12414 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
12415 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
12416 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
12417 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000012418
Craig Topper5b209e82012-02-05 03:14:49 +000012419 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
12420 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
12421 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000012422
Craig Topper5b209e82012-02-05 03:14:49 +000012423 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
12424 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000012425
Dale Johannesene4d209d2009-02-03 20:21:25 +000012426 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000012427 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000012428}
12429
Craig Topper35e194f2013-08-14 07:53:41 +000012430static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012431 EVT VT = Op.getValueType();
12432 EVT EltTy = VT.getVectorElementType();
12433 unsigned NumElts = VT.getVectorNumElements();
12434 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +000012435 SDLoc dl(Op);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012436
12437 // Lower sdiv X, pow2-const.
12438 BuildVectorSDNode *C = dyn_cast<BuildVectorSDNode>(Op.getOperand(1));
12439 if (!C)
12440 return SDValue();
12441
12442 APInt SplatValue, SplatUndef;
Elena Demikhovsky87070fe2013-06-26 10:55:03 +000012443 unsigned SplatBitSize;
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012444 bool HasAnyUndefs;
Elena Demikhovsky87070fe2013-06-26 10:55:03 +000012445 if (!C->isConstantSplat(SplatValue, SplatUndef, SplatBitSize,
12446 HasAnyUndefs) ||
12447 EltTy.getSizeInBits() < SplatBitSize)
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012448 return SDValue();
12449
12450 if ((SplatValue != 0) &&
12451 (SplatValue.isPowerOf2() || (-SplatValue).isPowerOf2())) {
12452 unsigned lg2 = SplatValue.countTrailingZeros();
12453 // Splat the sign bit.
12454 SDValue Sz = DAG.getConstant(EltTy.getSizeInBits()-1, MVT::i32);
12455 SDValue SGN = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, N0, Sz, DAG);
12456 // Add (N0 < 0) ? abs2 - 1 : 0;
12457 SDValue Amt = DAG.getConstant(EltTy.getSizeInBits() - lg2, MVT::i32);
12458 SDValue SRL = getTargetVShiftNode(X86ISD::VSRLI, dl, VT, SGN, Amt, DAG);
12459 SDValue ADD = DAG.getNode(ISD::ADD, dl, VT, N0, SRL);
12460 SDValue Lg2Amt = DAG.getConstant(lg2, MVT::i32);
12461 SDValue SRA = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, ADD, Lg2Amt, DAG);
12462
12463 // If we're dividing by a positive value, we're done. Otherwise, we must
12464 // negate the result.
12465 if (SplatValue.isNonNegative())
12466 return SRA;
12467
12468 SmallVector<SDValue, 16> V(NumElts, DAG.getConstant(0, EltTy));
12469 SDValue Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], NumElts);
12470 return DAG.getNode(ISD::SUB, dl, VT, Zero, SRA);
12471 }
12472 return SDValue();
12473}
12474
Michael Liao4b7ab122013-03-20 02:20:36 +000012475static SDValue LowerScalarImmediateShift(SDValue Op, SelectionDAG &DAG,
12476 const X86Subtarget *Subtarget) {
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012477 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012478 SDLoc dl(Op);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012479 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000012480 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012481
Nadav Rotem43012222011-05-11 08:12:09 +000012482 // Optimize shl/srl/sra with constant shift amount.
12483 if (isSplatVector(Amt.getNode())) {
12484 SDValue SclrAmt = Amt->getOperand(0);
12485 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
12486 uint64_t ShiftAmt = C->getZExtValue();
12487
Craig Toppered2e13d2012-01-22 19:15:14 +000012488 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012489 (Subtarget->hasInt256() &&
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012490 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16)) ||
12491 (Subtarget->hasAVX512() &&
12492 (VT == MVT::v8i64 || VT == MVT::v16i32))) {
Craig Toppered2e13d2012-01-22 19:15:14 +000012493 if (Op.getOpcode() == ISD::SHL)
12494 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
12495 DAG.getConstant(ShiftAmt, MVT::i32));
12496 if (Op.getOpcode() == ISD::SRL)
12497 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
12498 DAG.getConstant(ShiftAmt, MVT::i32));
12499 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
12500 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
12501 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000012502 }
12503
Craig Toppered2e13d2012-01-22 19:15:14 +000012504 if (VT == MVT::v16i8) {
12505 if (Op.getOpcode() == ISD::SHL) {
12506 // Make a large shift.
12507 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
12508 DAG.getConstant(ShiftAmt, MVT::i32));
12509 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
12510 // Zero out the rightmost bits.
12511 SmallVector<SDValue, 16> V(16,
12512 DAG.getConstant(uint8_t(-1U << ShiftAmt),
12513 MVT::i8));
12514 return DAG.getNode(ISD::AND, dl, VT, SHL,
12515 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012516 }
Craig Toppered2e13d2012-01-22 19:15:14 +000012517 if (Op.getOpcode() == ISD::SRL) {
12518 // Make a large shift.
12519 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
12520 DAG.getConstant(ShiftAmt, MVT::i32));
12521 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
12522 // Zero out the leftmost bits.
12523 SmallVector<SDValue, 16> V(16,
12524 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
12525 MVT::i8));
12526 return DAG.getNode(ISD::AND, dl, VT, SRL,
12527 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
12528 }
12529 if (Op.getOpcode() == ISD::SRA) {
12530 if (ShiftAmt == 7) {
12531 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012532 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000012533 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000012534 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012535
Craig Toppered2e13d2012-01-22 19:15:14 +000012536 // R s>> a === ((R u>> a) ^ m) - m
12537 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
12538 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
12539 MVT::i8));
12540 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
12541 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
12542 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
12543 return Res;
12544 }
Craig Topper731dfd02012-04-23 03:42:40 +000012545 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012546 }
Craig Topper46154eb2011-11-11 07:39:23 +000012547
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012548 if (Subtarget->hasInt256() && VT == MVT::v32i8) {
Craig Topper0d86d462011-11-20 00:12:05 +000012549 if (Op.getOpcode() == ISD::SHL) {
12550 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000012551 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
12552 DAG.getConstant(ShiftAmt, MVT::i32));
12553 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000012554 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000012555 SmallVector<SDValue, 32> V(32,
12556 DAG.getConstant(uint8_t(-1U << ShiftAmt),
12557 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000012558 return DAG.getNode(ISD::AND, dl, VT, SHL,
12559 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000012560 }
Craig Topper0d86d462011-11-20 00:12:05 +000012561 if (Op.getOpcode() == ISD::SRL) {
12562 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000012563 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
12564 DAG.getConstant(ShiftAmt, MVT::i32));
12565 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000012566 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000012567 SmallVector<SDValue, 32> V(32,
12568 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
12569 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000012570 return DAG.getNode(ISD::AND, dl, VT, SRL,
12571 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
12572 }
12573 if (Op.getOpcode() == ISD::SRA) {
12574 if (ShiftAmt == 7) {
12575 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012576 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000012577 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000012578 }
12579
12580 // R s>> a === ((R u>> a) ^ m) - m
12581 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
12582 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
12583 MVT::i8));
12584 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
12585 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
12586 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
12587 return Res;
12588 }
Craig Topper731dfd02012-04-23 03:42:40 +000012589 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000012590 }
Nadav Rotem43012222011-05-11 08:12:09 +000012591 }
12592 }
12593
Michael Liao42317cc2013-03-20 02:33:21 +000012594 // Special case in 32-bit mode, where i64 is expanded into high and low parts.
12595 if (!Subtarget->is64Bit() &&
12596 (VT == MVT::v2i64 || (Subtarget->hasInt256() && VT == MVT::v4i64)) &&
12597 Amt.getOpcode() == ISD::BITCAST &&
12598 Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
12599 Amt = Amt.getOperand(0);
12600 unsigned Ratio = Amt.getValueType().getVectorNumElements() /
12601 VT.getVectorNumElements();
12602 unsigned RatioInLog2 = Log2_32_Ceil(Ratio);
12603 uint64_t ShiftAmt = 0;
12604 for (unsigned i = 0; i != Ratio; ++i) {
12605 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Amt.getOperand(i));
12606 if (C == 0)
12607 return SDValue();
12608 // 6 == Log2(64)
12609 ShiftAmt |= C->getZExtValue() << (i * (1 << (6 - RatioInLog2)));
12610 }
12611 // Check remaining shift amounts.
12612 for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
12613 uint64_t ShAmt = 0;
12614 for (unsigned j = 0; j != Ratio; ++j) {
12615 ConstantSDNode *C =
12616 dyn_cast<ConstantSDNode>(Amt.getOperand(i + j));
12617 if (C == 0)
12618 return SDValue();
12619 // 6 == Log2(64)
12620 ShAmt |= C->getZExtValue() << (j * (1 << (6 - RatioInLog2)));
12621 }
12622 if (ShAmt != ShiftAmt)
12623 return SDValue();
12624 }
12625 switch (Op.getOpcode()) {
12626 default:
12627 llvm_unreachable("Unknown shift opcode!");
12628 case ISD::SHL:
12629 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
12630 DAG.getConstant(ShiftAmt, MVT::i32));
12631 case ISD::SRL:
12632 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
12633 DAG.getConstant(ShiftAmt, MVT::i32));
12634 case ISD::SRA:
12635 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
12636 DAG.getConstant(ShiftAmt, MVT::i32));
12637 }
12638 }
12639
12640 return SDValue();
12641}
12642
12643static SDValue LowerScalarVariableShift(SDValue Op, SelectionDAG &DAG,
12644 const X86Subtarget* Subtarget) {
12645 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012646 SDLoc dl(Op);
Michael Liao42317cc2013-03-20 02:33:21 +000012647 SDValue R = Op.getOperand(0);
12648 SDValue Amt = Op.getOperand(1);
12649
12650 if ((VT == MVT::v2i64 && Op.getOpcode() != ISD::SRA) ||
12651 VT == MVT::v4i32 || VT == MVT::v8i16 ||
12652 (Subtarget->hasInt256() &&
12653 ((VT == MVT::v4i64 && Op.getOpcode() != ISD::SRA) ||
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012654 VT == MVT::v8i32 || VT == MVT::v16i16)) ||
12655 (Subtarget->hasAVX512() && (VT == MVT::v8i64 || VT == MVT::v16i32))) {
Michael Liao42317cc2013-03-20 02:33:21 +000012656 SDValue BaseShAmt;
12657 EVT EltVT = VT.getVectorElementType();
12658
12659 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
12660 unsigned NumElts = VT.getVectorNumElements();
12661 unsigned i, j;
12662 for (i = 0; i != NumElts; ++i) {
12663 if (Amt.getOperand(i).getOpcode() == ISD::UNDEF)
12664 continue;
12665 break;
12666 }
12667 for (j = i; j != NumElts; ++j) {
12668 SDValue Arg = Amt.getOperand(j);
12669 if (Arg.getOpcode() == ISD::UNDEF) continue;
12670 if (Arg != Amt.getOperand(i))
12671 break;
12672 }
12673 if (i != NumElts && j == NumElts)
12674 BaseShAmt = Amt.getOperand(i);
12675 } else {
12676 if (Amt.getOpcode() == ISD::EXTRACT_SUBVECTOR)
12677 Amt = Amt.getOperand(0);
12678 if (Amt.getOpcode() == ISD::VECTOR_SHUFFLE &&
12679 cast<ShuffleVectorSDNode>(Amt)->isSplat()) {
12680 SDValue InVec = Amt.getOperand(0);
12681 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12682 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12683 unsigned i = 0;
12684 for (; i != NumElts; ++i) {
12685 SDValue Arg = InVec.getOperand(i);
12686 if (Arg.getOpcode() == ISD::UNDEF) continue;
12687 BaseShAmt = Arg;
12688 break;
12689 }
12690 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12691 if (ConstantSDNode *C =
12692 dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
12693 unsigned SplatIdx =
12694 cast<ShuffleVectorSDNode>(Amt)->getSplatIndex();
12695 if (C->getZExtValue() == SplatIdx)
12696 BaseShAmt = InVec.getOperand(1);
12697 }
12698 }
12699 if (BaseShAmt.getNode() == 0)
12700 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Amt,
12701 DAG.getIntPtrConstant(0));
12702 }
12703 }
12704
12705 if (BaseShAmt.getNode()) {
12706 if (EltVT.bitsGT(MVT::i32))
12707 BaseShAmt = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, BaseShAmt);
12708 else if (EltVT.bitsLT(MVT::i32))
12709 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, BaseShAmt);
12710
12711 switch (Op.getOpcode()) {
12712 default:
12713 llvm_unreachable("Unknown shift opcode!");
12714 case ISD::SHL:
12715 switch (VT.getSimpleVT().SimpleTy) {
12716 default: return SDValue();
12717 case MVT::v2i64:
12718 case MVT::v4i32:
12719 case MVT::v8i16:
12720 case MVT::v4i64:
12721 case MVT::v8i32:
12722 case MVT::v16i16:
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012723 case MVT::v16i32:
12724 case MVT::v8i64:
Michael Liao42317cc2013-03-20 02:33:21 +000012725 return getTargetVShiftNode(X86ISD::VSHLI, dl, VT, R, BaseShAmt, DAG);
12726 }
12727 case ISD::SRA:
12728 switch (VT.getSimpleVT().SimpleTy) {
12729 default: return SDValue();
12730 case MVT::v4i32:
12731 case MVT::v8i16:
12732 case MVT::v8i32:
12733 case MVT::v16i16:
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012734 case MVT::v16i32:
12735 case MVT::v8i64:
Michael Liao42317cc2013-03-20 02:33:21 +000012736 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, R, BaseShAmt, DAG);
12737 }
12738 case ISD::SRL:
12739 switch (VT.getSimpleVT().SimpleTy) {
12740 default: return SDValue();
12741 case MVT::v2i64:
12742 case MVT::v4i32:
12743 case MVT::v8i16:
12744 case MVT::v4i64:
12745 case MVT::v8i32:
12746 case MVT::v16i16:
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012747 case MVT::v16i32:
12748 case MVT::v8i64:
Michael Liao42317cc2013-03-20 02:33:21 +000012749 return getTargetVShiftNode(X86ISD::VSRLI, dl, VT, R, BaseShAmt, DAG);
12750 }
12751 }
12752 }
12753 }
12754
12755 // Special case in 32-bit mode, where i64 is expanded into high and low parts.
12756 if (!Subtarget->is64Bit() &&
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012757 (VT == MVT::v2i64 || (Subtarget->hasInt256() && VT == MVT::v4i64) ||
12758 (Subtarget->hasAVX512() && VT == MVT::v8i64)) &&
Michael Liao42317cc2013-03-20 02:33:21 +000012759 Amt.getOpcode() == ISD::BITCAST &&
12760 Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
12761 Amt = Amt.getOperand(0);
12762 unsigned Ratio = Amt.getValueType().getVectorNumElements() /
12763 VT.getVectorNumElements();
12764 std::vector<SDValue> Vals(Ratio);
12765 for (unsigned i = 0; i != Ratio; ++i)
12766 Vals[i] = Amt.getOperand(i);
12767 for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
12768 for (unsigned j = 0; j != Ratio; ++j)
12769 if (Vals[j] != Amt.getOperand(i + j))
12770 return SDValue();
12771 }
12772 switch (Op.getOpcode()) {
12773 default:
12774 llvm_unreachable("Unknown shift opcode!");
12775 case ISD::SHL:
12776 return DAG.getNode(X86ISD::VSHL, dl, VT, R, Op.getOperand(1));
12777 case ISD::SRL:
12778 return DAG.getNode(X86ISD::VSRL, dl, VT, R, Op.getOperand(1));
12779 case ISD::SRA:
12780 return DAG.getNode(X86ISD::VSRA, dl, VT, R, Op.getOperand(1));
12781 }
12782 }
12783
Michael Liao4b7ab122013-03-20 02:20:36 +000012784 return SDValue();
12785}
12786
Craig Topper35e194f2013-08-14 07:53:41 +000012787static SDValue LowerShift(SDValue Op, const X86Subtarget* Subtarget,
12788 SelectionDAG &DAG) {
Michael Liao4b7ab122013-03-20 02:20:36 +000012789
12790 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012791 SDLoc dl(Op);
Michael Liao4b7ab122013-03-20 02:20:36 +000012792 SDValue R = Op.getOperand(0);
12793 SDValue Amt = Op.getOperand(1);
12794 SDValue V;
12795
12796 if (!Subtarget->hasSSE2())
12797 return SDValue();
12798
12799 V = LowerScalarImmediateShift(Op, DAG, Subtarget);
12800 if (V.getNode())
12801 return V;
12802
Michael Liao42317cc2013-03-20 02:33:21 +000012803 V = LowerScalarVariableShift(Op, DAG, Subtarget);
12804 if (V.getNode())
12805 return V;
12806
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012807 if (Subtarget->hasAVX512() && (VT == MVT::v16i32 || VT == MVT::v8i64))
12808 return Op;
Michael Liao5c5f1902013-03-20 02:28:20 +000012809 // AVX2 has VPSLLV/VPSRAV/VPSRLV.
12810 if (Subtarget->hasInt256()) {
12811 if (Op.getOpcode() == ISD::SRL &&
12812 (VT == MVT::v2i64 || VT == MVT::v4i32 ||
12813 VT == MVT::v4i64 || VT == MVT::v8i32))
12814 return Op;
12815 if (Op.getOpcode() == ISD::SHL &&
12816 (VT == MVT::v2i64 || VT == MVT::v4i32 ||
12817 VT == MVT::v4i64 || VT == MVT::v8i32))
12818 return Op;
12819 if (Op.getOpcode() == ISD::SRA && (VT == MVT::v4i32 || VT == MVT::v8i32))
12820 return Op;
12821 }
12822
Nadav Rotem43012222011-05-11 08:12:09 +000012823 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000012824 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Benjamin Kramera220aeb2013-02-04 15:19:33 +000012825 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(23, VT));
Nate Begeman51409212010-07-28 00:21:48 +000012826
Benjamin Kramer9fa92512013-02-04 15:19:25 +000012827 Op = DAG.getNode(ISD::ADD, dl, VT, Op, DAG.getConstant(0x3f800000U, VT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012828 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000012829 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
12830 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
12831 }
Nadav Rotem43012222011-05-11 08:12:09 +000012832 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000012833 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000012834
Nate Begeman51409212010-07-28 00:21:48 +000012835 // a = a << 5;
Benjamin Kramera220aeb2013-02-04 15:19:33 +000012836 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(5, VT));
Craig Toppered2e13d2012-01-22 19:15:14 +000012837 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000012838
Lang Hames8b99c1e2011-12-17 01:08:46 +000012839 // Turn 'a' into a mask suitable for VSELECT
12840 SDValue VSelM = DAG.getConstant(0x80, VT);
12841 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012842 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000012843
Lang Hames8b99c1e2011-12-17 01:08:46 +000012844 SDValue CM1 = DAG.getConstant(0x0f, VT);
12845 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000012846
Lang Hames8b99c1e2011-12-17 01:08:46 +000012847 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
12848 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000012849 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
12850 DAG.getConstant(4, MVT::i32), DAG);
12851 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012852 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
12853
Nate Begeman51409212010-07-28 00:21:48 +000012854 // a += a
12855 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012856 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012857 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000012858
Lang Hames8b99c1e2011-12-17 01:08:46 +000012859 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
12860 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000012861 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
12862 DAG.getConstant(2, MVT::i32), DAG);
12863 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012864 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
12865
Nate Begeman51409212010-07-28 00:21:48 +000012866 // a += a
12867 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012868 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012869 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000012870
Lang Hames8b99c1e2011-12-17 01:08:46 +000012871 // return VSELECT(r, r+r, a);
12872 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000012873 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000012874 return R;
12875 }
Craig Topper46154eb2011-11-11 07:39:23 +000012876
12877 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000012878 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000012879 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000012880 MVT EltVT = VT.getVectorElementType().getSimpleVT();
12881 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
12882
12883 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000012884 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
12885 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000012886
12887 // Recreate the shift amount vectors
12888 SDValue Amt1, Amt2;
12889 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
12890 // Constant shift amount
12891 SmallVector<SDValue, 4> Amt1Csts;
12892 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000012893 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000012894 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000012895 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000012896 Amt2Csts.push_back(Amt->getOperand(i));
12897
12898 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
12899 &Amt1Csts[0], NumElems/2);
12900 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
12901 &Amt2Csts[0], NumElems/2);
12902 } else {
12903 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000012904 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
12905 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000012906 }
12907
12908 // Issue new vector shifts for the smaller types
12909 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
12910 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
12911
12912 // Concatenate the result back
12913 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
12914 }
12915
Nate Begeman51409212010-07-28 00:21:48 +000012916 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012917}
Mon P Wangaf9b9522008-12-18 21:42:19 +000012918
Craig Topper55b24052012-09-11 06:15:32 +000012919static SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) {
Bill Wendling74c37652008-12-09 22:08:41 +000012920 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
12921 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000012922 // looks for this combo and may remove the "setcc" instruction if the "setcc"
12923 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000012924 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000012925 SDValue LHS = N->getOperand(0);
12926 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000012927 unsigned BaseOp = 0;
12928 unsigned Cond = 0;
Andrew Trickac6d9be2013-05-25 02:42:55 +000012929 SDLoc DL(Op);
Bill Wendling74c37652008-12-09 22:08:41 +000012930 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012931 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000012932 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000012933 // A subtract of one will be selected as a INC. Note that INC doesn't
12934 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000012935 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
12936 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000012937 BaseOp = X86ISD::INC;
12938 Cond = X86::COND_O;
12939 break;
12940 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012941 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000012942 Cond = X86::COND_O;
12943 break;
12944 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012945 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000012946 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000012947 break;
12948 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000012949 // A subtract of one will be selected as a DEC. Note that DEC doesn't
12950 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000012951 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
12952 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000012953 BaseOp = X86ISD::DEC;
12954 Cond = X86::COND_O;
12955 break;
12956 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012957 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000012958 Cond = X86::COND_O;
12959 break;
12960 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012961 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000012962 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000012963 break;
12964 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000012965 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000012966 Cond = X86::COND_O;
12967 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012968 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
12969 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
12970 MVT::i32);
12971 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012972
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012973 SDValue SetCC =
12974 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12975 DAG.getConstant(X86::COND_O, MVT::i32),
12976 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012977
Dan Gohman6e5fda22011-07-22 18:45:15 +000012978 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012979 }
Bill Wendling74c37652008-12-09 22:08:41 +000012980 }
Bill Wendling3fafd932008-11-26 22:37:40 +000012981
Bill Wendling61edeb52008-12-02 01:06:39 +000012982 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000012983 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012984 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000012985
Bill Wendling61edeb52008-12-02 01:06:39 +000012986 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012987 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
12988 DAG.getConstant(Cond, MVT::i32),
12989 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000012990
Dan Gohman6e5fda22011-07-22 18:45:15 +000012991 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000012992}
12993
Chad Rosier30450e82011-12-22 22:35:21 +000012994SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
12995 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012996 SDLoc dl(Op);
Craig Toppera124f942011-11-21 01:12:36 +000012997 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
12998 EVT VT = Op.getValueType();
12999
Craig Toppered2e13d2012-01-22 19:15:14 +000013000 if (!Subtarget->hasSSE2() || !VT.isVector())
13001 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013002
Craig Toppered2e13d2012-01-22 19:15:14 +000013003 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
13004 ExtraVT.getScalarType().getSizeInBits();
13005 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
13006
13007 switch (VT.getSimpleVT().SimpleTy) {
13008 default: return SDValue();
13009 case MVT::v8i32:
13010 case MVT::v16i16:
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013011 if (!Subtarget->hasFp256())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013012 return SDValue();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013013 if (!Subtarget->hasInt256()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000013014 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000013015 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000013016
Craig Toppered2e13d2012-01-22 19:15:14 +000013017 // Extract the LHS vectors
13018 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000013019 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
13020 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000013021
Craig Toppered2e13d2012-01-22 19:15:14 +000013022 MVT EltVT = VT.getVectorElementType().getSimpleVT();
13023 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000013024
Craig Toppered2e13d2012-01-22 19:15:14 +000013025 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000013026 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000013027 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
13028 ExtraNumElems/2);
13029 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000013030
Craig Toppered2e13d2012-01-22 19:15:14 +000013031 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
13032 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000013033
Dmitri Gribenko2de05722012-09-10 21:26:47 +000013034 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);
Craig Toppered2e13d2012-01-22 19:15:14 +000013035 }
13036 // fall through
13037 case MVT::v4i32:
13038 case MVT::v8i16: {
Nadav Rotemb05130e2013-03-19 18:38:27 +000013039 // (sext (vzext x)) -> (vsext x)
13040 SDValue Op0 = Op.getOperand(0);
13041 SDValue Op00 = Op0.getOperand(0);
13042 SDValue Tmp1;
13043 // Hopefully, this VECTOR_SHUFFLE is just a VZEXT.
13044 if (Op0.getOpcode() == ISD::BITCAST &&
13045 Op00.getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper158ec072013-08-14 07:34:43 +000013046 Tmp1 = LowerVectorIntExtend(Op00, Subtarget, DAG);
Nadav Rotemb05130e2013-03-19 18:38:27 +000013047 if (Tmp1.getNode()) {
13048 SDValue Tmp1Op0 = Tmp1.getOperand(0);
13049 assert(Tmp1Op0.getOpcode() == X86ISD::VZEXT &&
13050 "This optimization is invalid without a VZEXT.");
13051 return DAG.getNode(X86ISD::VSEXT, dl, VT, Tmp1Op0.getOperand(0));
13052 }
13053
13054 // If the above didn't work, then just use Shift-Left + Shift-Right.
13055 Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT, Op0, ShAmt, DAG);
Craig Toppered2e13d2012-01-22 19:15:14 +000013056 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013057 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013058 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013059}
13060
Craig Topper55b24052012-09-11 06:15:32 +000013061static SDValue LowerATOMIC_FENCE(SDValue Op, const X86Subtarget *Subtarget,
13062 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013063 SDLoc dl(Op);
Eli Friedman14648462011-07-27 22:21:52 +000013064 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
13065 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
13066 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
13067 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
13068
13069 // The only fence that needs an instruction is a sequentially-consistent
13070 // cross-thread fence.
13071 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
13072 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
13073 // no-sse2). There isn't any reason to disable it if the target processor
13074 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000013075 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000013076 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
13077
13078 SDValue Chain = Op.getOperand(0);
13079 SDValue Zero = DAG.getConstant(0, MVT::i32);
13080 SDValue Ops[] = {
13081 DAG.getRegister(X86::ESP, MVT::i32), // Base
13082 DAG.getTargetConstant(1, MVT::i8), // Scale
13083 DAG.getRegister(0, MVT::i32), // Index
13084 DAG.getTargetConstant(0, MVT::i32), // Disp
13085 DAG.getRegister(0, MVT::i32), // Segment.
13086 Zero,
13087 Chain
13088 };
Michael Liao2a8bea72013-04-19 22:22:57 +000013089 SDNode *Res = DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops);
Eli Friedman14648462011-07-27 22:21:52 +000013090 return SDValue(Res, 0);
13091 }
13092
13093 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
13094 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
13095}
13096
Craig Topper55b24052012-09-11 06:15:32 +000013097static SDValue LowerCMP_SWAP(SDValue Op, const X86Subtarget *Subtarget,
13098 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000013099 EVT T = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000013100 SDLoc DL(Op);
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000013101 unsigned Reg = 0;
13102 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000013103 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000013104 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000013105 case MVT::i8: Reg = X86::AL; size = 1; break;
13106 case MVT::i16: Reg = X86::AX; size = 2; break;
13107 case MVT::i32: Reg = X86::EAX; size = 4; break;
13108 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000013109 assert(Subtarget->is64Bit() && "Node not type legal!");
13110 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000013111 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000013112 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000013113 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000013114 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000013115 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000013116 Op.getOperand(1),
13117 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000013118 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000013119 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013120 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000013121 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
13122 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
Michael Liao0ee17002013-04-19 04:03:37 +000013123 Ops, array_lengthof(Ops), T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000013124 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000013125 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000013126 return cpOut;
13127}
13128
Craig Topper55b24052012-09-11 06:15:32 +000013129static SDValue LowerREADCYCLECOUNTER(SDValue Op, const X86Subtarget *Subtarget,
13130 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +000013131 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013132 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000013133 SDValue TheChain = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +000013134 SDLoc dl(Op);
Dale Johannesene4d209d2009-02-03 20:21:25 +000013135 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000013136 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
13137 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000013138 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000013139 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
13140 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000013141 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000013142 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000013143 rdx.getValue(1)
13144 };
Michael Liao0ee17002013-04-19 04:03:37 +000013145 return DAG.getMergeValues(Ops, array_lengthof(Ops), dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013146}
13147
Craig Topper35e194f2013-08-14 07:53:41 +000013148static SDValue LowerBITCAST(SDValue Op, const X86Subtarget *Subtarget,
13149 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +000013150 MVT SrcVT = Op.getOperand(0).getSimpleValueType();
13151 MVT DstVT = Op.getSimpleValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000013152 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000013153 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000013154 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000013155 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013156 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000013157 // i64 <=> MMX conversions are Legal.
13158 if (SrcVT==MVT::i64 && DstVT.isVector())
13159 return Op;
13160 if (DstVT==MVT::i64 && SrcVT.isVector())
13161 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000013162 // MMX <=> MMX conversions are Legal.
13163 if (SrcVT.isVector() && DstVT.isVector())
13164 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000013165 // All other conversions need to be expanded.
13166 return SDValue();
13167}
Chris Lattner5b856542010-12-20 00:59:46 +000013168
Craig Topper55b24052012-09-11 06:15:32 +000013169static SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000013170 SDNode *Node = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +000013171 SDLoc dl(Node);
Owen Andersone50ed302009-08-10 22:56:29 +000013172 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000013173 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000013174 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000013175 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013176 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000013177 Node->getOperand(0),
13178 Node->getOperand(1), negOp,
13179 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000013180 cast<AtomicSDNode>(Node)->getAlignment(),
13181 cast<AtomicSDNode>(Node)->getOrdering(),
13182 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000013183}
13184
Eli Friedman327236c2011-08-24 20:50:09 +000013185static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
13186 SDNode *Node = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +000013187 SDLoc dl(Node);
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013188 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000013189
13190 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013191 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
13192 // FIXME: On 32-bit, store -> fist or movq would be more efficient
13193 // (The only way to get a 16-byte store is cmpxchg16b)
13194 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
13195 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
13196 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000013197 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
13198 cast<AtomicSDNode>(Node)->getMemoryVT(),
13199 Node->getOperand(0),
13200 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013201 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000013202 cast<AtomicSDNode>(Node)->getOrdering(),
13203 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000013204 return Swap.getValue(1);
13205 }
13206 // Other atomic stores have a simple pattern.
13207 return Op;
13208}
13209
Chris Lattner5b856542010-12-20 00:59:46 +000013210static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
13211 EVT VT = Op.getNode()->getValueType(0);
13212
13213 // Let legalize expand this if it isn't a legal type yet.
13214 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
13215 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013216
Chris Lattner5b856542010-12-20 00:59:46 +000013217 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013218
Chris Lattner5b856542010-12-20 00:59:46 +000013219 unsigned Opc;
13220 bool ExtraOp = false;
13221 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000013222 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000013223 case ISD::ADDC: Opc = X86ISD::ADD; break;
13224 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
13225 case ISD::SUBC: Opc = X86ISD::SUB; break;
13226 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
13227 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013228
Chris Lattner5b856542010-12-20 00:59:46 +000013229 if (!ExtraOp)
Andrew Trickac6d9be2013-05-25 02:42:55 +000013230 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Chris Lattner5b856542010-12-20 00:59:46 +000013231 Op.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000013232 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Chris Lattner5b856542010-12-20 00:59:46 +000013233 Op.getOperand(1), Op.getOperand(2));
13234}
13235
Craig Topper35e194f2013-08-14 07:53:41 +000013236static SDValue LowerFSINCOS(SDValue Op, const X86Subtarget *Subtarget,
13237 SelectionDAG &DAG) {
Evan Chenga66f40a2013-01-30 22:56:35 +000013238 assert(Subtarget->isTargetDarwin() && Subtarget->is64Bit());
Eric Christophere187e252013-01-31 00:50:48 +000013239
Evan Cheng8688a582013-01-29 02:32:37 +000013240 // For MacOSX, we want to call an alternative entry point: __sincos_stret,
Evan Cheng3a6b7d32013-04-10 01:26:07 +000013241 // which returns the values as { float, float } (in XMM0) or
13242 // { double, double } (which is returned in XMM0, XMM1).
Andrew Trickac6d9be2013-05-25 02:42:55 +000013243 SDLoc dl(Op);
Evan Cheng8688a582013-01-29 02:32:37 +000013244 SDValue Arg = Op.getOperand(0);
13245 EVT ArgVT = Arg.getValueType();
13246 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Eric Christophere187e252013-01-31 00:50:48 +000013247
Craig Topper35e194f2013-08-14 07:53:41 +000013248 TargetLowering::ArgListTy Args;
13249 TargetLowering::ArgListEntry Entry;
Eric Christophere187e252013-01-31 00:50:48 +000013250
Evan Cheng8688a582013-01-29 02:32:37 +000013251 Entry.Node = Arg;
13252 Entry.Ty = ArgTy;
13253 Entry.isSExt = false;
13254 Entry.isZExt = false;
13255 Args.push_back(Entry);
Evan Chenga66f40a2013-01-30 22:56:35 +000013256
Evan Cheng3a6b7d32013-04-10 01:26:07 +000013257 bool isF64 = ArgVT == MVT::f64;
Evan Chenga66f40a2013-01-30 22:56:35 +000013258 // Only optimize x86_64 for now. i386 is a bit messy. For f32,
13259 // the small struct {f32, f32} is returned in (eax, edx). For f64,
13260 // the results are returned via SRet in memory.
Evan Cheng3a6b7d32013-04-10 01:26:07 +000013261 const char *LibcallName = isF64 ? "__sincos_stret" : "__sincosf_stret";
Craig Topper35e194f2013-08-14 07:53:41 +000013262 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13263 SDValue Callee = DAG.getExternalSymbol(LibcallName, TLI.getPointerTy());
Evan Chenga66f40a2013-01-30 22:56:35 +000013264
Evan Cheng3a6b7d32013-04-10 01:26:07 +000013265 Type *RetTy = isF64
13266 ? (Type*)StructType::get(ArgTy, ArgTy, NULL)
13267 : (Type*)VectorType::get(ArgTy, 4);
Evan Cheng8688a582013-01-29 02:32:37 +000013268 TargetLowering::
Evan Chenga66f40a2013-01-30 22:56:35 +000013269 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy,
13270 false, false, false, false, 0,
13271 CallingConv::C, /*isTaillCall=*/false,
13272 /*doesNotRet=*/false, /*isReturnValueUsed*/true,
13273 Callee, Args, DAG, dl);
Craig Topper35e194f2013-08-14 07:53:41 +000013274 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
Evan Cheng3a6b7d32013-04-10 01:26:07 +000013275
13276 if (isF64)
13277 // Returned in xmm0 and xmm1.
13278 return CallResult.first;
13279
13280 // Returned in bits 0:31 and 32:64 xmm0.
13281 SDValue SinVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ArgVT,
13282 CallResult.first, DAG.getIntPtrConstant(0));
13283 SDValue CosVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ArgVT,
13284 CallResult.first, DAG.getIntPtrConstant(1));
13285 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
13286 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys, SinVal, CosVal);
Evan Cheng8688a582013-01-29 02:32:37 +000013287}
13288
Evan Cheng0db9fe62006-04-25 20:13:52 +000013289/// LowerOperation - Provide custom lowering hooks for some operations.
13290///
Dan Gohmand858e902010-04-17 15:26:15 +000013291SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000013292 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000013293 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013294 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013295 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, Subtarget, DAG);
13296 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op, Subtarget, DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013297 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000013298 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013299 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000013300 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013301 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
13302 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
13303 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013304 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op,Subtarget,DAG);
13305 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, Subtarget,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013306 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
13307 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
13308 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000013309 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000013310 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000013311 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013312 case ISD::SHL_PARTS:
13313 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000013314 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013315 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000013316 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Craig Topperd713c0f2013-01-20 21:34:37 +000013317 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Craig Topperff79bc62013-08-18 08:53:01 +000013318 case ISD::ZERO_EXTEND: return LowerZERO_EXTEND(Op, Subtarget, DAG);
13319 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, Subtarget, DAG);
13320 case ISD::ANY_EXTEND: return LowerANY_EXTEND(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013321 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000013322 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Craig Topperb84b4232013-01-21 06:13:28 +000013323 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013324 case ISD::FABS: return LowerFABS(Op, DAG);
13325 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000013326 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000013327 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000013328 case ISD::SETCC: return LowerSETCC(Op, DAG);
13329 case ISD::SELECT: return LowerSELECT(Op, DAG);
13330 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013331 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013332 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000013333 case ISD::VAARG: return LowerVAARG(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013334 case ISD::VACOPY: return LowerVACOPY(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013335 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Elena Demikhovsky6adcd582013-09-01 14:24:41 +000013336 case ISD::INTRINSIC_VOID:
13337 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, Subtarget, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000013338 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
13339 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000013340 case ISD::FRAME_TO_ARGS_OFFSET:
13341 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000013342 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000013343 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013344 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
13345 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000013346 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
13347 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000013348 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000013349 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000013350 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000013351 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013352 case ISD::MUL: return LowerMUL(Op, Subtarget, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000013353 case ISD::SRA:
13354 case ISD::SRL:
Craig Topper35e194f2013-08-14 07:53:41 +000013355 case ISD::SHL: return LowerShift(Op, Subtarget, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000013356 case ISD::SADDO:
13357 case ISD::UADDO:
13358 case ISD::SSUBO:
13359 case ISD::USUBO:
13360 case ISD::SMULO:
13361 case ISD::UMULO: return LowerXALUO(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013362 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, Subtarget,DAG);
Craig Topper35e194f2013-08-14 07:53:41 +000013363 case ISD::BITCAST: return LowerBITCAST(Op, Subtarget, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000013364 case ISD::ADDC:
13365 case ISD::ADDE:
13366 case ISD::SUBC:
13367 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000013368 case ISD::ADD: return LowerADD(Op, DAG);
13369 case ISD::SUB: return LowerSUB(Op, DAG);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000013370 case ISD::SDIV: return LowerSDIV(Op, DAG);
Craig Topper35e194f2013-08-14 07:53:41 +000013371 case ISD::FSINCOS: return LowerFSINCOS(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013372 }
Chris Lattner27a6c732007-11-24 07:07:01 +000013373}
13374
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013375static void ReplaceATOMIC_LOAD(SDNode *Node,
13376 SmallVectorImpl<SDValue> &Results,
13377 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013378 SDLoc dl(Node);
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013379 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
13380
13381 // Convert wide load -> cmpxchg8b/cmpxchg16b
13382 // FIXME: On 32-bit, load -> fild or movq would be more efficient
13383 // (The only way to get a 16-byte load is cmpxchg16b)
13384 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000013385 SDValue Zero = DAG.getConstant(0, VT);
13386 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013387 Node->getOperand(0),
13388 Node->getOperand(1), Zero, Zero,
13389 cast<AtomicSDNode>(Node)->getMemOperand(),
13390 cast<AtomicSDNode>(Node)->getOrdering(),
13391 cast<AtomicSDNode>(Node)->getSynchScope());
13392 Results.push_back(Swap.getValue(0));
13393 Results.push_back(Swap.getValue(1));
13394}
13395
Craig Topperc0878702012-08-17 06:55:11 +000013396static void
Duncan Sands1607f052008-12-01 11:39:25 +000013397ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Craig Topperc0878702012-08-17 06:55:11 +000013398 SelectionDAG &DAG, unsigned NewOp) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013399 SDLoc dl(Node);
Duncan Sands17001ce2011-10-18 12:44:00 +000013400 assert (Node->getValueType(0) == MVT::i64 &&
13401 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000013402
13403 SDValue Chain = Node->getOperand(0);
13404 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000013405 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000013406 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000013407 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000013408 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000013409 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000013410 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000013411 SDValue Result =
Michael Liao0ee17002013-04-19 04:03:37 +000013412 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, array_lengthof(Ops), MVT::i64,
Dan Gohmanc76909a2009-09-25 20:36:54 +000013413 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000013414 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000013415 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000013416 Results.push_back(Result.getValue(2));
13417}
13418
Duncan Sands126d9072008-07-04 11:47:58 +000013419/// ReplaceNodeResults - Replace a node with an illegal result type
13420/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000013421void X86TargetLowering::ReplaceNodeResults(SDNode *N,
13422 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000013423 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013424 SDLoc dl(N);
Nadav Rotem0a1e9142012-12-14 21:20:37 +000013425 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Chris Lattner27a6c732007-11-24 07:07:01 +000013426 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000013427 default:
Craig Topperabb94d02012-02-05 03:43:23 +000013428 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013429 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000013430 case ISD::ADDC:
13431 case ISD::ADDE:
13432 case ISD::SUBC:
13433 case ISD::SUBE:
13434 // We don't want to expand or promote these.
13435 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000013436 case ISD::FP_TO_SINT:
13437 case ISD::FP_TO_UINT: {
13438 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
13439
13440 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
13441 return;
13442
Eli Friedman948e95a2009-05-23 09:59:16 +000013443 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000013444 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000013445 SDValue FIST = Vals.first, StackSlot = Vals.second;
13446 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000013447 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000013448 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000013449 if (StackSlot.getNode() != 0)
13450 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
13451 MachinePointerInfo(),
13452 false, false, false, 0));
13453 else
13454 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000013455 }
13456 return;
13457 }
Michael Liao991b6a22012-10-24 04:09:32 +000013458 case ISD::UINT_TO_FP: {
Michael Liao6f8c6852013-03-14 06:57:42 +000013459 assert(Subtarget->hasSSE2() && "Requires at least SSE2!");
13460 if (N->getOperand(0).getValueType() != MVT::v2i32 ||
Michael Liao991b6a22012-10-24 04:09:32 +000013461 N->getValueType(0) != MVT::v2f32)
13462 return;
13463 SDValue ZExtIn = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v2i64,
13464 N->getOperand(0));
13465 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
13466 MVT::f64);
13467 SDValue VBias = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2f64, Bias, Bias);
13468 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, ZExtIn,
13469 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, VBias));
13470 Or = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or);
13471 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, Or, VBias);
13472 Results.push_back(DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, Sub));
13473 return;
13474 }
Michael Liao44c2d612012-10-10 16:53:28 +000013475 case ISD::FP_ROUND: {
Nadav Rotem0a1e9142012-12-14 21:20:37 +000013476 if (!TLI.isTypeLegal(N->getOperand(0).getValueType()))
13477 return;
Michael Liao44c2d612012-10-10 16:53:28 +000013478 SDValue V = DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, N->getOperand(0));
13479 Results.push_back(V);
13480 return;
13481 }
Duncan Sands1607f052008-12-01 11:39:25 +000013482 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013483 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000013484 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000013485 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000013486 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000013487 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000013488 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000013489 eax.getValue(2));
13490 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
13491 SDValue Ops[] = { eax, edx };
Michael Liao0ee17002013-04-19 04:03:37 +000013492 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops,
13493 array_lengthof(Ops)));
Duncan Sands1607f052008-12-01 11:39:25 +000013494 Results.push_back(edx.getValue(1));
13495 return;
13496 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013497 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000013498 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000013499 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000013500 bool Regs64bit = T == MVT::i128;
13501 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000013502 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000013503 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
13504 DAG.getConstant(0, HalfT));
13505 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
13506 DAG.getConstant(1, HalfT));
13507 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
13508 Regs64bit ? X86::RAX : X86::EAX,
13509 cpInL, SDValue());
13510 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
13511 Regs64bit ? X86::RDX : X86::EDX,
13512 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000013513 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000013514 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
13515 DAG.getConstant(0, HalfT));
13516 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
13517 DAG.getConstant(1, HalfT));
13518 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
13519 Regs64bit ? X86::RBX : X86::EBX,
13520 swapInL, cpInH.getValue(1));
13521 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000013522 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000013523 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000013524 SDValue Ops[] = { swapInH.getValue(0),
13525 N->getOperand(1),
13526 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013527 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000013528 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000013529 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
13530 X86ISD::LCMPXCHG8_DAG;
13531 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Michael Liao0ee17002013-04-19 04:03:37 +000013532 Ops, array_lengthof(Ops), T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000013533 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
13534 Regs64bit ? X86::RAX : X86::EAX,
13535 HalfT, Result.getValue(1));
13536 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
13537 Regs64bit ? X86::RDX : X86::EDX,
13538 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000013539 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000013540 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000013541 Results.push_back(cpOutH.getValue(1));
13542 return;
13543 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013544 case ISD::ATOMIC_LOAD_ADD:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013545 case ISD::ATOMIC_LOAD_AND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013546 case ISD::ATOMIC_LOAD_NAND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013547 case ISD::ATOMIC_LOAD_OR:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013548 case ISD::ATOMIC_LOAD_SUB:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013549 case ISD::ATOMIC_LOAD_XOR:
Michael Liaoe5e8f762012-09-25 18:08:13 +000013550 case ISD::ATOMIC_LOAD_MAX:
13551 case ISD::ATOMIC_LOAD_MIN:
13552 case ISD::ATOMIC_LOAD_UMAX:
13553 case ISD::ATOMIC_LOAD_UMIN:
Craig Topperc0878702012-08-17 06:55:11 +000013554 case ISD::ATOMIC_SWAP: {
13555 unsigned Opc;
13556 switch (N->getOpcode()) {
13557 default: llvm_unreachable("Unexpected opcode");
13558 case ISD::ATOMIC_LOAD_ADD:
13559 Opc = X86ISD::ATOMADD64_DAG;
13560 break;
13561 case ISD::ATOMIC_LOAD_AND:
13562 Opc = X86ISD::ATOMAND64_DAG;
13563 break;
13564 case ISD::ATOMIC_LOAD_NAND:
13565 Opc = X86ISD::ATOMNAND64_DAG;
13566 break;
13567 case ISD::ATOMIC_LOAD_OR:
13568 Opc = X86ISD::ATOMOR64_DAG;
13569 break;
13570 case ISD::ATOMIC_LOAD_SUB:
13571 Opc = X86ISD::ATOMSUB64_DAG;
13572 break;
13573 case ISD::ATOMIC_LOAD_XOR:
13574 Opc = X86ISD::ATOMXOR64_DAG;
13575 break;
Michael Liaoe5e8f762012-09-25 18:08:13 +000013576 case ISD::ATOMIC_LOAD_MAX:
13577 Opc = X86ISD::ATOMMAX64_DAG;
13578 break;
13579 case ISD::ATOMIC_LOAD_MIN:
13580 Opc = X86ISD::ATOMMIN64_DAG;
13581 break;
13582 case ISD::ATOMIC_LOAD_UMAX:
13583 Opc = X86ISD::ATOMUMAX64_DAG;
13584 break;
13585 case ISD::ATOMIC_LOAD_UMIN:
13586 Opc = X86ISD::ATOMUMIN64_DAG;
13587 break;
Craig Topperc0878702012-08-17 06:55:11 +000013588 case ISD::ATOMIC_SWAP:
13589 Opc = X86ISD::ATOMSWAP64_DAG;
13590 break;
13591 }
13592 ReplaceATOMIC_BINARY_64(N, Results, DAG, Opc);
Duncan Sands1607f052008-12-01 11:39:25 +000013593 return;
Craig Topperc0878702012-08-17 06:55:11 +000013594 }
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013595 case ISD::ATOMIC_LOAD:
13596 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000013597 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000013598}
13599
Evan Cheng72261582005-12-20 06:22:03 +000013600const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
13601 switch (Opcode) {
13602 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000013603 case X86ISD::BSF: return "X86ISD::BSF";
13604 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000013605 case X86ISD::SHLD: return "X86ISD::SHLD";
13606 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000013607 case X86ISD::FAND: return "X86ISD::FAND";
Benjamin Kramer75311b72013-08-04 12:05:16 +000013608 case X86ISD::FANDN: return "X86ISD::FANDN";
Evan Cheng68c47cb2007-01-05 07:55:56 +000013609 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000013610 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000013611 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000013612 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000013613 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000013614 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
13615 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
13616 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000013617 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000013618 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000013619 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000013620 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000013621 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000013622 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000013623 case X86ISD::COMI: return "X86ISD::COMI";
13624 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +000013625 case X86ISD::CMPM: return "X86ISD::CMPM";
13626 case X86ISD::CMPMU: return "X86ISD::CMPMU";
Evan Chengd5781fc2005-12-21 20:21:51 +000013627 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000013628 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000013629 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
13630 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000013631 case X86ISD::CMOV: return "X86ISD::CMOV";
13632 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000013633 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000013634 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
13635 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000013636 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000013637 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000013638 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000013639 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000013640 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000013641 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
13642 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000013643 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000013644 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013645 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000013646 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000013647 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Elena Demikhovsky226e0e62012-12-05 09:24:57 +000013648 case X86ISD::BLENDI: return "X86ISD::BLENDI";
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000013649 case X86ISD::SUBUS: return "X86ISD::SUBUS";
Craig Topperfe033152011-12-06 09:31:36 +000013650 case X86ISD::HADD: return "X86ISD::HADD";
13651 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000013652 case X86ISD::FHADD: return "X86ISD::FHADD";
13653 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Benjamin Kramer739c7a82012-12-21 14:04:55 +000013654 case X86ISD::UMAX: return "X86ISD::UMAX";
13655 case X86ISD::UMIN: return "X86ISD::UMIN";
13656 case X86ISD::SMAX: return "X86ISD::SMAX";
13657 case X86ISD::SMIN: return "X86ISD::SMIN";
Evan Cheng8ca29322006-11-10 21:43:37 +000013658 case X86ISD::FMAX: return "X86ISD::FMAX";
13659 case X86ISD::FMIN: return "X86ISD::FMIN";
Nadav Rotemd60cb112012-08-19 13:06:16 +000013660 case X86ISD::FMAXC: return "X86ISD::FMAXC";
13661 case X86ISD::FMINC: return "X86ISD::FMINC";
Dan Gohman20382522007-07-10 00:05:58 +000013662 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
13663 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000013664 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000013665 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000013666 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Michael Liao6c0e04c2012-10-15 22:39:43 +000013667 case X86ISD::EH_SJLJ_SETJMP: return "X86ISD::EH_SJLJ_SETJMP";
13668 case X86ISD::EH_SJLJ_LONGJMP: return "X86ISD::EH_SJLJ_LONGJMP";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000013669 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000013670 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000013671 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000013672 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000013673 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
13674 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013675 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
13676 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
13677 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
13678 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
13679 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
13680 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000013681 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
Michael Liaob7bf7262012-08-14 22:53:17 +000013682 case X86ISD::VSEXT_MOVL: return "X86ISD::VSEXT_MOVL";
Evan Chengd880b972008-05-09 21:53:03 +000013683 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Michael Liaod9d09602012-10-23 17:34:00 +000013684 case X86ISD::VZEXT: return "X86ISD::VZEXT";
13685 case X86ISD::VSEXT: return "X86ISD::VSEXT";
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000013686 case X86ISD::VTRUNC: return "X86ISD::VTRUNC";
13687 case X86ISD::VTRUNCM: return "X86ISD::VTRUNCM";
Elena Demikhovskyf9d2d2d2013-09-12 08:55:00 +000013688 case X86ISD::VINSERT: return "X86ISD::VINSERT";
Michael Liao7091b242012-08-14 21:24:47 +000013689 case X86ISD::VFPEXT: return "X86ISD::VFPEXT";
Michael Liao44c2d612012-10-10 16:53:28 +000013690 case X86ISD::VFPROUND: return "X86ISD::VFPROUND";
Craig Toppered2e13d2012-01-22 19:15:14 +000013691 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
13692 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000013693 case X86ISD::VSHL: return "X86ISD::VSHL";
13694 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000013695 case X86ISD::VSRA: return "X86ISD::VSRA";
13696 case X86ISD::VSHLI: return "X86ISD::VSHLI";
13697 case X86ISD::VSRLI: return "X86ISD::VSRLI";
13698 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000013699 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000013700 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
13701 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +000013702 case X86ISD::PCMPEQM: return "X86ISD::PCMPEQM";
13703 case X86ISD::PCMPGTM: return "X86ISD::PCMPGTM";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000013704 case X86ISD::ADD: return "X86ISD::ADD";
13705 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000013706 case X86ISD::ADC: return "X86ISD::ADC";
13707 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000013708 case X86ISD::SMUL: return "X86ISD::SMUL";
13709 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000013710 case X86ISD::INC: return "X86ISD::INC";
13711 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000013712 case X86ISD::OR: return "X86ISD::OR";
13713 case X86ISD::XOR: return "X86ISD::XOR";
13714 case X86ISD::AND: return "X86ISD::AND";
Craig Toppere6a62772011-11-13 17:31:07 +000013715 case X86ISD::BLSI: return "X86ISD::BLSI";
13716 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
13717 case X86ISD::BLSR: return "X86ISD::BLSR";
Craig Topperb6ac30a2013-08-30 06:52:21 +000013718 case X86ISD::BZHI: return "X86ISD::BZHI";
Craig Topper69c474f2013-09-02 07:53:17 +000013719 case X86ISD::BEXTR: return "X86ISD::BEXTR";
Evan Cheng73f24c92009-03-30 21:36:47 +000013720 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000013721 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000013722 case X86ISD::TESTP: return "X86ISD::TESTP";
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000013723 case X86ISD::TESTM: return "X86ISD::TESTM";
13724 case X86ISD::KORTEST: return "X86ISD::KORTEST";
13725 case X86ISD::KTEST: return "X86ISD::KTEST";
Craig Topper4aee1bb2013-01-28 06:48:25 +000013726 case X86ISD::PALIGNR: return "X86ISD::PALIGNR";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013727 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
13728 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013729 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000013730 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013731 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013732 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000013733 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000013734 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
13735 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013736 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
13737 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
13738 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013739 case X86ISD::MOVSD: return "X86ISD::MOVSD";
13740 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000013741 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
13742 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000013743 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Elena Demikhovsky207600d2013-08-07 12:34:55 +000013744 case X86ISD::VBROADCASTM: return "X86ISD::VBROADCASTM";
Craig Topper316cd2a2011-11-30 06:25:25 +000013745 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000013746 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000013747 case X86ISD::VPERMV: return "X86ISD::VPERMV";
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000013748 case X86ISD::VPERMV3: return "X86ISD::VPERMV3";
Craig Topper8325c112012-04-16 00:41:45 +000013749 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000013750 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000013751 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000013752 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013753 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000013754 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000013755 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000013756 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000013757 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000013758 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Michael Liaoc26392a2013-03-28 23:41:26 +000013759 case X86ISD::RDSEED: return "X86ISD::RDSEED";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000013760 case X86ISD::FMADD: return "X86ISD::FMADD";
13761 case X86ISD::FMSUB: return "X86ISD::FMSUB";
13762 case X86ISD::FNMADD: return "X86ISD::FNMADD";
13763 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
13764 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
13765 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Craig Topper9c7ae012012-11-10 01:23:36 +000013766 case X86ISD::PCMPESTRI: return "X86ISD::PCMPESTRI";
13767 case X86ISD::PCMPISTRI: return "X86ISD::PCMPISTRI";
Michael Liaof8fd8832013-03-26 22:47:01 +000013768 case X86ISD::XTEST: return "X86ISD::XTEST";
Evan Cheng72261582005-12-20 06:22:03 +000013769 }
13770}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013771
Chris Lattnerc9addb72007-03-30 23:15:24 +000013772// isLegalAddressingMode - Return true if the addressing mode represented
13773// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000013774bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013775 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000013776 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013777 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000013778 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000013779
Chris Lattnerc9addb72007-03-30 23:15:24 +000013780 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013781 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000013782 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000013783
Chris Lattnerc9addb72007-03-30 23:15:24 +000013784 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000013785 unsigned GVFlags =
13786 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013787
Chris Lattnerdfed4132009-07-10 07:38:24 +000013788 // If a reference to this global requires an extra load, we can't fold it.
13789 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000013790 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013791
Chris Lattnerdfed4132009-07-10 07:38:24 +000013792 // If BaseGV requires a register for the PIC base, we cannot also have a
13793 // BaseReg specified.
13794 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000013795 return false;
Evan Cheng52787842007-08-01 23:46:47 +000013796
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013797 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000013798 if ((M != CodeModel::Small || R != Reloc::Static) &&
13799 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013800 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000013801 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013802
Chris Lattnerc9addb72007-03-30 23:15:24 +000013803 switch (AM.Scale) {
13804 case 0:
13805 case 1:
13806 case 2:
13807 case 4:
13808 case 8:
13809 // These scales always work.
13810 break;
13811 case 3:
13812 case 5:
13813 case 9:
13814 // These scales are formed with basereg+scalereg. Only accept if there is
13815 // no basereg yet.
13816 if (AM.HasBaseReg)
13817 return false;
13818 break;
13819 default: // Other stuff never works.
13820 return false;
13821 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013822
Chris Lattnerc9addb72007-03-30 23:15:24 +000013823 return true;
13824}
13825
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013826bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013827 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000013828 return false;
Evan Chenge127a732007-10-29 07:57:50 +000013829 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
13830 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000013831 return NumBits1 > NumBits2;
Evan Cheng2bd122c2007-10-26 01:56:11 +000013832}
13833
Tim Northoverd1134482013-08-06 09:12:35 +000013834bool X86TargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
13835 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
13836 return false;
13837
13838 if (!isTypeLegal(EVT::getEVT(Ty1)))
13839 return false;
13840
13841 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
13842
13843 // Assuming the caller doesn't have a zeroext or signext return parameter,
13844 // truncation all the way down to i1 is valid.
13845 return true;
13846}
13847
Evan Cheng70e10d32012-07-17 06:53:39 +000013848bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakub Staszakc20323a2012-12-29 15:57:26 +000013849 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000013850}
13851
13852bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000013853 // Can also use sub to handle negated immediates.
Jakub Staszakc20323a2012-12-29 15:57:26 +000013854 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000013855}
13856
Owen Andersone50ed302009-08-10 22:56:29 +000013857bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000013858 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000013859 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013860 unsigned NumBits1 = VT1.getSizeInBits();
13861 unsigned NumBits2 = VT2.getSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000013862 return NumBits1 > NumBits2;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000013863}
Evan Cheng2bd122c2007-10-26 01:56:11 +000013864
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013865bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000013866 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013867 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000013868}
13869
Owen Andersone50ed302009-08-10 22:56:29 +000013870bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000013871 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000013872 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000013873}
13874
Evan Cheng2766a472012-12-06 19:13:27 +000013875bool X86TargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
13876 EVT VT1 = Val.getValueType();
13877 if (isZExtFree(VT1, VT2))
13878 return true;
13879
13880 if (Val.getOpcode() != ISD::LOAD)
13881 return false;
13882
13883 if (!VT1.isSimple() || !VT1.isInteger() ||
13884 !VT2.isSimple() || !VT2.isInteger())
13885 return false;
13886
13887 switch (VT1.getSimpleVT().SimpleTy) {
13888 default: break;
13889 case MVT::i8:
13890 case MVT::i16:
13891 case MVT::i32:
13892 // X86 has 8, 16, and 32-bit zero-extending loads.
13893 return true;
13894 }
13895
13896 return false;
13897}
13898
Stephen Line54885a2013-07-09 18:16:56 +000013899bool
13900X86TargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
13901 if (!(Subtarget->hasFMA() || Subtarget->hasFMA4()))
13902 return false;
13903
13904 VT = VT.getScalarType();
13905
13906 if (!VT.isSimple())
13907 return false;
13908
13909 switch (VT.getSimpleVT().SimpleTy) {
13910 case MVT::f32:
13911 case MVT::f64:
13912 return true;
13913 default:
13914 break;
13915 }
13916
13917 return false;
13918}
13919
Owen Andersone50ed302009-08-10 22:56:29 +000013920bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000013921 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000013922 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000013923}
13924
Evan Cheng60c07e12006-07-05 22:17:51 +000013925/// isShuffleMaskLegal - Targets can use this to indicate that they only
13926/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
13927/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
13928/// are assumed to be legal.
13929bool
Eric Christopherfd179292009-08-27 18:07:15 +000013930X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000013931 EVT VT) const {
Craig Toppercc60bbc2013-08-14 05:58:39 +000013932 if (!VT.isSimple())
13933 return false;
13934
13935 MVT SVT = VT.getSimpleVT();
13936
Eric Christophercff6f852010-04-15 01:40:20 +000013937 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000013938 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000013939 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000013940
Nate Begemana09008b2009-10-19 02:17:23 +000013941 // FIXME: pshufb, blends, shifts.
Craig Toppercc60bbc2013-08-14 05:58:39 +000013942 return (SVT.getVectorNumElements() == 2 ||
Nate Begeman9008ca62009-04-27 18:41:29 +000013943 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Craig Toppercc60bbc2013-08-14 05:58:39 +000013944 isMOVLMask(M, SVT) ||
Elena Demikhovsky92bfb542013-08-26 12:45:35 +000013945 isSHUFPMask(M, SVT) ||
Craig Toppercc60bbc2013-08-14 05:58:39 +000013946 isPSHUFDMask(M, SVT) ||
13947 isPSHUFHWMask(M, SVT, Subtarget->hasInt256()) ||
13948 isPSHUFLWMask(M, SVT, Subtarget->hasInt256()) ||
13949 isPALIGNRMask(M, SVT, Subtarget) ||
13950 isUNPCKLMask(M, SVT, Subtarget->hasInt256()) ||
13951 isUNPCKHMask(M, SVT, Subtarget->hasInt256()) ||
13952 isUNPCKL_v_undef_Mask(M, SVT, Subtarget->hasInt256()) ||
13953 isUNPCKH_v_undef_Mask(M, SVT, Subtarget->hasInt256()));
Evan Cheng60c07e12006-07-05 22:17:51 +000013954}
13955
Dan Gohman7d8143f2008-04-09 20:09:42 +000013956bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000013957X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000013958 EVT VT) const {
Craig Toppercc60bbc2013-08-14 05:58:39 +000013959 if (!VT.isSimple())
13960 return false;
13961
13962 MVT SVT = VT.getSimpleVT();
13963 unsigned NumElts = SVT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +000013964 // FIXME: This collection of masks seems suspect.
13965 if (NumElts == 2)
13966 return true;
Craig Toppercc60bbc2013-08-14 05:58:39 +000013967 if (NumElts == 4 && SVT.is128BitVector()) {
13968 return (isMOVLMask(Mask, SVT) ||
13969 isCommutedMOVLMask(Mask, SVT, true) ||
Elena Demikhovsky92bfb542013-08-26 12:45:35 +000013970 isSHUFPMask(Mask, SVT) ||
13971 isSHUFPMask(Mask, SVT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000013972 }
13973 return false;
13974}
13975
13976//===----------------------------------------------------------------------===//
13977// X86 Scheduler Hooks
13978//===----------------------------------------------------------------------===//
13979
Michael Liaobe02a902012-11-08 07:28:54 +000013980/// Utility function to emit xbegin specifying the start of an RTM region.
Craig Topper2da36912012-11-11 22:45:02 +000013981static MachineBasicBlock *EmitXBegin(MachineInstr *MI, MachineBasicBlock *MBB,
13982 const TargetInstrInfo *TII) {
Michael Liaobe02a902012-11-08 07:28:54 +000013983 DebugLoc DL = MI->getDebugLoc();
Michael Liaobe02a902012-11-08 07:28:54 +000013984
13985 const BasicBlock *BB = MBB->getBasicBlock();
13986 MachineFunction::iterator I = MBB;
13987 ++I;
13988
13989 // For the v = xbegin(), we generate
13990 //
13991 // thisMBB:
13992 // xbegin sinkMBB
13993 //
13994 // mainMBB:
13995 // eax = -1
13996 //
13997 // sinkMBB:
13998 // v = eax
13999
14000 MachineBasicBlock *thisMBB = MBB;
14001 MachineFunction *MF = MBB->getParent();
14002 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
14003 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
14004 MF->insert(I, mainMBB);
14005 MF->insert(I, sinkMBB);
14006
14007 // Transfer the remainder of BB and its successor edges to sinkMBB.
14008 sinkMBB->splice(sinkMBB->begin(), MBB,
14009 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
14010 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
14011
14012 // thisMBB:
14013 // xbegin sinkMBB
14014 // # fallthrough to mainMBB
14015 // # abortion to sinkMBB
14016 BuildMI(thisMBB, DL, TII->get(X86::XBEGIN_4)).addMBB(sinkMBB);
14017 thisMBB->addSuccessor(mainMBB);
14018 thisMBB->addSuccessor(sinkMBB);
14019
14020 // mainMBB:
14021 // EAX = -1
14022 BuildMI(mainMBB, DL, TII->get(X86::MOV32ri), X86::EAX).addImm(-1);
14023 mainMBB->addSuccessor(sinkMBB);
14024
14025 // sinkMBB:
14026 // EAX is live into the sinkMBB
14027 sinkMBB->addLiveIn(X86::EAX);
14028 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14029 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
14030 .addReg(X86::EAX);
14031
14032 MI->eraseFromParent();
14033 return sinkMBB;
14034}
14035
Michael Liaob118a072012-09-20 03:06:15 +000014036// Get CMPXCHG opcode for the specified data type.
14037static unsigned getCmpXChgOpcode(EVT VT) {
14038 switch (VT.getSimpleVT().SimpleTy) {
14039 case MVT::i8: return X86::LCMPXCHG8;
14040 case MVT::i16: return X86::LCMPXCHG16;
14041 case MVT::i32: return X86::LCMPXCHG32;
14042 case MVT::i64: return X86::LCMPXCHG64;
14043 default:
14044 break;
Richard Smith42fc29e2012-04-13 22:47:00 +000014045 }
Michael Liaob118a072012-09-20 03:06:15 +000014046 llvm_unreachable("Invalid operand size!");
Mon P Wang63307c32008-05-05 19:05:59 +000014047}
14048
Michael Liaob118a072012-09-20 03:06:15 +000014049// Get LOAD opcode for the specified data type.
14050static unsigned getLoadOpcode(EVT VT) {
14051 switch (VT.getSimpleVT().SimpleTy) {
14052 case MVT::i8: return X86::MOV8rm;
14053 case MVT::i16: return X86::MOV16rm;
14054 case MVT::i32: return X86::MOV32rm;
14055 case MVT::i64: return X86::MOV64rm;
14056 default:
14057 break;
14058 }
14059 llvm_unreachable("Invalid operand size!");
14060}
14061
14062// Get opcode of the non-atomic one from the specified atomic instruction.
14063static unsigned getNonAtomicOpcode(unsigned Opc) {
14064 switch (Opc) {
14065 case X86::ATOMAND8: return X86::AND8rr;
14066 case X86::ATOMAND16: return X86::AND16rr;
14067 case X86::ATOMAND32: return X86::AND32rr;
14068 case X86::ATOMAND64: return X86::AND64rr;
14069 case X86::ATOMOR8: return X86::OR8rr;
14070 case X86::ATOMOR16: return X86::OR16rr;
14071 case X86::ATOMOR32: return X86::OR32rr;
14072 case X86::ATOMOR64: return X86::OR64rr;
14073 case X86::ATOMXOR8: return X86::XOR8rr;
14074 case X86::ATOMXOR16: return X86::XOR16rr;
14075 case X86::ATOMXOR32: return X86::XOR32rr;
14076 case X86::ATOMXOR64: return X86::XOR64rr;
14077 }
14078 llvm_unreachable("Unhandled atomic-load-op opcode!");
14079}
14080
14081// Get opcode of the non-atomic one from the specified atomic instruction with
14082// extra opcode.
14083static unsigned getNonAtomicOpcodeWithExtraOpc(unsigned Opc,
14084 unsigned &ExtraOpc) {
14085 switch (Opc) {
14086 case X86::ATOMNAND8: ExtraOpc = X86::NOT8r; return X86::AND8rr;
14087 case X86::ATOMNAND16: ExtraOpc = X86::NOT16r; return X86::AND16rr;
14088 case X86::ATOMNAND32: ExtraOpc = X86::NOT32r; return X86::AND32rr;
14089 case X86::ATOMNAND64: ExtraOpc = X86::NOT64r; return X86::AND64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000014090 case X86::ATOMMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVL32rr;
Michael Liaob118a072012-09-20 03:06:15 +000014091 case X86::ATOMMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVL16rr;
14092 case X86::ATOMMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVL32rr;
14093 case X86::ATOMMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVL64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000014094 case X86::ATOMMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVG32rr;
Michael Liaob118a072012-09-20 03:06:15 +000014095 case X86::ATOMMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVG16rr;
14096 case X86::ATOMMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVG32rr;
14097 case X86::ATOMMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVG64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000014098 case X86::ATOMUMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVB32rr;
Michael Liaob118a072012-09-20 03:06:15 +000014099 case X86::ATOMUMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVB16rr;
14100 case X86::ATOMUMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVB32rr;
14101 case X86::ATOMUMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVB64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000014102 case X86::ATOMUMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVA32rr;
Michael Liaob118a072012-09-20 03:06:15 +000014103 case X86::ATOMUMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVA16rr;
14104 case X86::ATOMUMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVA32rr;
14105 case X86::ATOMUMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVA64rr;
14106 }
14107 llvm_unreachable("Unhandled atomic-load-op opcode!");
14108}
14109
14110// Get opcode of the non-atomic one from the specified atomic instruction for
14111// 64-bit data type on 32-bit target.
14112static unsigned getNonAtomic6432Opcode(unsigned Opc, unsigned &HiOpc) {
14113 switch (Opc) {
14114 case X86::ATOMAND6432: HiOpc = X86::AND32rr; return X86::AND32rr;
14115 case X86::ATOMOR6432: HiOpc = X86::OR32rr; return X86::OR32rr;
14116 case X86::ATOMXOR6432: HiOpc = X86::XOR32rr; return X86::XOR32rr;
14117 case X86::ATOMADD6432: HiOpc = X86::ADC32rr; return X86::ADD32rr;
14118 case X86::ATOMSUB6432: HiOpc = X86::SBB32rr; return X86::SUB32rr;
14119 case X86::ATOMSWAP6432: HiOpc = X86::MOV32rr; return X86::MOV32rr;
Michael Liaoe5e8f762012-09-25 18:08:13 +000014120 case X86::ATOMMAX6432: HiOpc = X86::SETLr; return X86::SETLr;
14121 case X86::ATOMMIN6432: HiOpc = X86::SETGr; return X86::SETGr;
14122 case X86::ATOMUMAX6432: HiOpc = X86::SETBr; return X86::SETBr;
14123 case X86::ATOMUMIN6432: HiOpc = X86::SETAr; return X86::SETAr;
Michael Liaob118a072012-09-20 03:06:15 +000014124 }
14125 llvm_unreachable("Unhandled atomic-load-op opcode!");
14126}
14127
14128// Get opcode of the non-atomic one from the specified atomic instruction for
14129// 64-bit data type on 32-bit target with extra opcode.
14130static unsigned getNonAtomic6432OpcodeWithExtraOpc(unsigned Opc,
14131 unsigned &HiOpc,
14132 unsigned &ExtraOpc) {
14133 switch (Opc) {
14134 case X86::ATOMNAND6432:
14135 ExtraOpc = X86::NOT32r;
14136 HiOpc = X86::AND32rr;
14137 return X86::AND32rr;
14138 }
14139 llvm_unreachable("Unhandled atomic-load-op opcode!");
14140}
14141
14142// Get pseudo CMOV opcode from the specified data type.
14143static unsigned getPseudoCMOVOpc(EVT VT) {
14144 switch (VT.getSimpleVT().SimpleTy) {
Michael Liaofe87c302012-09-21 03:18:52 +000014145 case MVT::i8: return X86::CMOV_GR8;
Michael Liaob118a072012-09-20 03:06:15 +000014146 case MVT::i16: return X86::CMOV_GR16;
14147 case MVT::i32: return X86::CMOV_GR32;
14148 default:
14149 break;
14150 }
14151 llvm_unreachable("Unknown CMOV opcode!");
14152}
14153
14154// EmitAtomicLoadArith - emit the code sequence for pseudo atomic instructions.
14155// They will be translated into a spin-loop or compare-exchange loop from
14156//
14157// ...
14158// dst = atomic-fetch-op MI.addr, MI.val
14159// ...
14160//
14161// to
14162//
14163// ...
Michael Liaoc537f792013-03-06 00:17:04 +000014164// t1 = LOAD MI.addr
Michael Liaob118a072012-09-20 03:06:15 +000014165// loop:
Michael Liaoc537f792013-03-06 00:17:04 +000014166// t4 = phi(t1, t3 / loop)
14167// t2 = OP MI.val, t4
14168// EAX = t4
14169// LCMPXCHG [MI.addr], t2, [EAX is implicitly used & defined]
14170// t3 = EAX
Michael Liaob118a072012-09-20 03:06:15 +000014171// JNE loop
14172// sink:
Michael Liaoc537f792013-03-06 00:17:04 +000014173// dst = t3
Michael Liaob118a072012-09-20 03:06:15 +000014174// ...
Mon P Wang63307c32008-05-05 19:05:59 +000014175MachineBasicBlock *
Michael Liaob118a072012-09-20 03:06:15 +000014176X86TargetLowering::EmitAtomicLoadArith(MachineInstr *MI,
14177 MachineBasicBlock *MBB) const {
14178 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14179 DebugLoc DL = MI->getDebugLoc();
14180
14181 MachineFunction *MF = MBB->getParent();
14182 MachineRegisterInfo &MRI = MF->getRegInfo();
14183
14184 const BasicBlock *BB = MBB->getBasicBlock();
14185 MachineFunction::iterator I = MBB;
14186 ++I;
14187
Michael Liao13d08bf2013-01-22 21:47:38 +000014188 assert(MI->getNumOperands() <= X86::AddrNumOperands + 4 &&
Michael Liaob118a072012-09-20 03:06:15 +000014189 "Unexpected number of operands");
14190
14191 assert(MI->hasOneMemOperand() &&
14192 "Expected atomic-load-op to have one memoperand");
14193
14194 // Memory Reference
14195 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14196 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14197
14198 unsigned DstReg, SrcReg;
14199 unsigned MemOpndSlot;
14200
14201 unsigned CurOp = 0;
14202
14203 DstReg = MI->getOperand(CurOp++).getReg();
14204 MemOpndSlot = CurOp;
14205 CurOp += X86::AddrNumOperands;
14206 SrcReg = MI->getOperand(CurOp++).getReg();
14207
14208 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Craig Topperf4d25a22012-09-30 19:49:56 +000014209 MVT::SimpleValueType VT = *RC->vt_begin();
Michael Liaoc537f792013-03-06 00:17:04 +000014210 unsigned t1 = MRI.createVirtualRegister(RC);
14211 unsigned t2 = MRI.createVirtualRegister(RC);
14212 unsigned t3 = MRI.createVirtualRegister(RC);
14213 unsigned t4 = MRI.createVirtualRegister(RC);
14214 unsigned PhyReg = getX86SubSuperRegister(X86::EAX, VT);
Michael Liaob118a072012-09-20 03:06:15 +000014215
14216 unsigned LCMPXCHGOpc = getCmpXChgOpcode(VT);
14217 unsigned LOADOpc = getLoadOpcode(VT);
14218
14219 // For the atomic load-arith operator, we generate
14220 //
14221 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014222 // t1 = LOAD [MI.addr]
Michael Liaob118a072012-09-20 03:06:15 +000014223 // mainMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014224 // t4 = phi(t1 / thisMBB, t3 / mainMBB)
Michael Liaob118a072012-09-20 03:06:15 +000014225 // t1 = OP MI.val, EAX
Michael Liaoc537f792013-03-06 00:17:04 +000014226 // EAX = t4
Michael Liaob118a072012-09-20 03:06:15 +000014227 // LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
Michael Liaoc537f792013-03-06 00:17:04 +000014228 // t3 = EAX
Michael Liaob118a072012-09-20 03:06:15 +000014229 // JNE mainMBB
14230 // sinkMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014231 // dst = t3
Michael Liaob118a072012-09-20 03:06:15 +000014232
14233 MachineBasicBlock *thisMBB = MBB;
14234 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
14235 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
14236 MF->insert(I, mainMBB);
14237 MF->insert(I, sinkMBB);
14238
14239 MachineInstrBuilder MIB;
14240
14241 // Transfer the remainder of BB and its successor edges to sinkMBB.
14242 sinkMBB->splice(sinkMBB->begin(), MBB,
14243 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
14244 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
14245
14246 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014247 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1);
14248 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14249 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14250 if (NewMO.isReg())
14251 NewMO.setIsKill(false);
14252 MIB.addOperand(NewMO);
14253 }
14254 for (MachineInstr::mmo_iterator MMOI = MMOBegin; MMOI != MMOEnd; ++MMOI) {
14255 unsigned flags = (*MMOI)->getFlags();
14256 flags = (flags & ~MachineMemOperand::MOStore) | MachineMemOperand::MOLoad;
14257 MachineMemOperand *MMO =
14258 MF->getMachineMemOperand((*MMOI)->getPointerInfo(), flags,
14259 (*MMOI)->getSize(),
14260 (*MMOI)->getBaseAlignment(),
14261 (*MMOI)->getTBAAInfo(),
14262 (*MMOI)->getRanges());
14263 MIB.addMemOperand(MMO);
14264 }
Michael Liaob118a072012-09-20 03:06:15 +000014265
14266 thisMBB->addSuccessor(mainMBB);
14267
14268 // mainMBB:
14269 MachineBasicBlock *origMainMBB = mainMBB;
Michael Liaob118a072012-09-20 03:06:15 +000014270
Michael Liaoc537f792013-03-06 00:17:04 +000014271 // Add a PHI.
Michael Liaofe9dbe02013-03-07 01:01:29 +000014272 MachineInstr *Phi = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4)
14273 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(mainMBB);
Michael Liaob118a072012-09-20 03:06:15 +000014274
Michael Liaob118a072012-09-20 03:06:15 +000014275 unsigned Opc = MI->getOpcode();
14276 switch (Opc) {
14277 default:
14278 llvm_unreachable("Unhandled atomic-load-op opcode!");
14279 case X86::ATOMAND8:
14280 case X86::ATOMAND16:
14281 case X86::ATOMAND32:
14282 case X86::ATOMAND64:
14283 case X86::ATOMOR8:
14284 case X86::ATOMOR16:
14285 case X86::ATOMOR32:
14286 case X86::ATOMOR64:
14287 case X86::ATOMXOR8:
14288 case X86::ATOMXOR16:
14289 case X86::ATOMXOR32:
14290 case X86::ATOMXOR64: {
14291 unsigned ARITHOpc = getNonAtomicOpcode(Opc);
Michael Liaoc537f792013-03-06 00:17:04 +000014292 BuildMI(mainMBB, DL, TII->get(ARITHOpc), t2).addReg(SrcReg)
14293 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000014294 break;
14295 }
14296 case X86::ATOMNAND8:
14297 case X86::ATOMNAND16:
14298 case X86::ATOMNAND32:
14299 case X86::ATOMNAND64: {
Michael Liaoc537f792013-03-06 00:17:04 +000014300 unsigned Tmp = MRI.createVirtualRegister(RC);
Michael Liaob118a072012-09-20 03:06:15 +000014301 unsigned NOTOpc;
14302 unsigned ANDOpc = getNonAtomicOpcodeWithExtraOpc(Opc, NOTOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014303 BuildMI(mainMBB, DL, TII->get(ANDOpc), Tmp).addReg(SrcReg)
14304 .addReg(t4);
14305 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2).addReg(Tmp);
Michael Liaob118a072012-09-20 03:06:15 +000014306 break;
14307 }
Michael Liao08382492012-09-21 03:00:17 +000014308 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014309 case X86::ATOMMAX16:
14310 case X86::ATOMMAX32:
14311 case X86::ATOMMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000014312 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014313 case X86::ATOMMIN16:
14314 case X86::ATOMMIN32:
14315 case X86::ATOMMIN64:
Michael Liaofe87c302012-09-21 03:18:52 +000014316 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014317 case X86::ATOMUMAX16:
14318 case X86::ATOMUMAX32:
14319 case X86::ATOMUMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000014320 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014321 case X86::ATOMUMIN16:
14322 case X86::ATOMUMIN32:
14323 case X86::ATOMUMIN64: {
14324 unsigned CMPOpc;
14325 unsigned CMOVOpc = getNonAtomicOpcodeWithExtraOpc(Opc, CMPOpc);
14326
14327 BuildMI(mainMBB, DL, TII->get(CMPOpc))
14328 .addReg(SrcReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014329 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000014330
14331 if (Subtarget->hasCMov()) {
Michael Liaofe87c302012-09-21 03:18:52 +000014332 if (VT != MVT::i8) {
14333 // Native support
Michael Liaoc537f792013-03-06 00:17:04 +000014334 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t2)
Michael Liaofe87c302012-09-21 03:18:52 +000014335 .addReg(SrcReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014336 .addReg(t4);
Michael Liaofe87c302012-09-21 03:18:52 +000014337 } else {
14338 // Promote i8 to i32 to use CMOV32
Michael Liaoc537f792013-03-06 00:17:04 +000014339 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
14340 const TargetRegisterClass *RC32 =
14341 TRI->getSubClassWithSubReg(getRegClassFor(MVT::i32), X86::sub_8bit);
Michael Liaofe87c302012-09-21 03:18:52 +000014342 unsigned SrcReg32 = MRI.createVirtualRegister(RC32);
14343 unsigned AccReg32 = MRI.createVirtualRegister(RC32);
Michael Liaoc537f792013-03-06 00:17:04 +000014344 unsigned Tmp = MRI.createVirtualRegister(RC32);
Michael Liaofe87c302012-09-21 03:18:52 +000014345
14346 unsigned Undef = MRI.createVirtualRegister(RC32);
14347 BuildMI(mainMBB, DL, TII->get(TargetOpcode::IMPLICIT_DEF), Undef);
14348
14349 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), SrcReg32)
14350 .addReg(Undef)
14351 .addReg(SrcReg)
14352 .addImm(X86::sub_8bit);
14353 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), AccReg32)
14354 .addReg(Undef)
Michael Liaoc537f792013-03-06 00:17:04 +000014355 .addReg(t4)
Michael Liaofe87c302012-09-21 03:18:52 +000014356 .addImm(X86::sub_8bit);
14357
Michael Liaoc537f792013-03-06 00:17:04 +000014358 BuildMI(mainMBB, DL, TII->get(CMOVOpc), Tmp)
Michael Liaofe87c302012-09-21 03:18:52 +000014359 .addReg(SrcReg32)
14360 .addReg(AccReg32);
14361
Michael Liaoc537f792013-03-06 00:17:04 +000014362 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t2)
14363 .addReg(Tmp, 0, X86::sub_8bit);
Michael Liaofe87c302012-09-21 03:18:52 +000014364 }
Michael Liaob118a072012-09-20 03:06:15 +000014365 } else {
14366 // Use pseudo select and lower them.
Michael Liaofe87c302012-09-21 03:18:52 +000014367 assert((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) &&
Michael Liaob118a072012-09-20 03:06:15 +000014368 "Invalid atomic-load-op transformation!");
14369 unsigned SelOpc = getPseudoCMOVOpc(VT);
14370 X86::CondCode CC = X86::getCondFromCMovOpc(CMOVOpc);
14371 assert(CC != X86::COND_INVALID && "Invalid atomic-load-op transformation!");
Michael Liaoc537f792013-03-06 00:17:04 +000014372 MIB = BuildMI(mainMBB, DL, TII->get(SelOpc), t2)
14373 .addReg(SrcReg).addReg(t4)
Michael Liaob118a072012-09-20 03:06:15 +000014374 .addImm(CC);
14375 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014376 // Replace the original PHI node as mainMBB is changed after CMOV
14377 // lowering.
14378 BuildMI(*origMainMBB, Phi, DL, TII->get(X86::PHI), t4)
14379 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(mainMBB);
14380 Phi->eraseFromParent();
Michael Liaob118a072012-09-20 03:06:15 +000014381 }
14382 break;
14383 }
14384 }
14385
Michael Liaoc537f792013-03-06 00:17:04 +000014386 // Copy PhyReg back from virtual register.
14387 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), PhyReg)
14388 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000014389
14390 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
Michael Liaoc537f792013-03-06 00:17:04 +000014391 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14392 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14393 if (NewMO.isReg())
14394 NewMO.setIsKill(false);
14395 MIB.addOperand(NewMO);
14396 }
14397 MIB.addReg(t2);
Michael Liaob118a072012-09-20 03:06:15 +000014398 MIB.setMemRefs(MMOBegin, MMOEnd);
14399
Michael Liaoc537f792013-03-06 00:17:04 +000014400 // Copy PhyReg back to virtual register.
14401 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3)
14402 .addReg(PhyReg);
14403
Michael Liaob118a072012-09-20 03:06:15 +000014404 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
14405
14406 mainMBB->addSuccessor(origMainMBB);
14407 mainMBB->addSuccessor(sinkMBB);
14408
14409 // sinkMBB:
Michael Liaob118a072012-09-20 03:06:15 +000014410 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14411 TII->get(TargetOpcode::COPY), DstReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014412 .addReg(t3);
Michael Liaob118a072012-09-20 03:06:15 +000014413
14414 MI->eraseFromParent();
14415 return sinkMBB;
14416}
14417
14418// EmitAtomicLoadArith6432 - emit the code sequence for pseudo atomic
14419// instructions. They will be translated into a spin-loop or compare-exchange
14420// loop from
14421//
14422// ...
14423// dst = atomic-fetch-op MI.addr, MI.val
14424// ...
14425//
14426// to
14427//
14428// ...
Michael Liaoc537f792013-03-06 00:17:04 +000014429// t1L = LOAD [MI.addr + 0]
14430// t1H = LOAD [MI.addr + 4]
Michael Liaob118a072012-09-20 03:06:15 +000014431// loop:
Michael Liaoc537f792013-03-06 00:17:04 +000014432// t4L = phi(t1L, t3L / loop)
14433// t4H = phi(t1H, t3H / loop)
14434// t2L = OP MI.val.lo, t4L
14435// t2H = OP MI.val.hi, t4H
14436// EAX = t4L
14437// EDX = t4H
14438// EBX = t2L
14439// ECX = t2H
Michael Liaob118a072012-09-20 03:06:15 +000014440// LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
Michael Liaoc537f792013-03-06 00:17:04 +000014441// t3L = EAX
14442// t3H = EDX
Michael Liaob118a072012-09-20 03:06:15 +000014443// JNE loop
14444// sink:
Michael Liaoc537f792013-03-06 00:17:04 +000014445// dstL = t3L
14446// dstH = t3H
Michael Liaob118a072012-09-20 03:06:15 +000014447// ...
14448MachineBasicBlock *
14449X86TargetLowering::EmitAtomicLoadArith6432(MachineInstr *MI,
14450 MachineBasicBlock *MBB) const {
14451 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14452 DebugLoc DL = MI->getDebugLoc();
14453
14454 MachineFunction *MF = MBB->getParent();
14455 MachineRegisterInfo &MRI = MF->getRegInfo();
14456
14457 const BasicBlock *BB = MBB->getBasicBlock();
14458 MachineFunction::iterator I = MBB;
14459 ++I;
14460
Michael Liao13d08bf2013-01-22 21:47:38 +000014461 assert(MI->getNumOperands() <= X86::AddrNumOperands + 7 &&
Michael Liaob118a072012-09-20 03:06:15 +000014462 "Unexpected number of operands");
14463
14464 assert(MI->hasOneMemOperand() &&
14465 "Expected atomic-load-op32 to have one memoperand");
14466
14467 // Memory Reference
14468 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14469 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14470
14471 unsigned DstLoReg, DstHiReg;
14472 unsigned SrcLoReg, SrcHiReg;
14473 unsigned MemOpndSlot;
14474
14475 unsigned CurOp = 0;
14476
14477 DstLoReg = MI->getOperand(CurOp++).getReg();
14478 DstHiReg = MI->getOperand(CurOp++).getReg();
14479 MemOpndSlot = CurOp;
14480 CurOp += X86::AddrNumOperands;
14481 SrcLoReg = MI->getOperand(CurOp++).getReg();
14482 SrcHiReg = MI->getOperand(CurOp++).getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014483
Craig Topperc9099502012-04-20 06:31:50 +000014484 const TargetRegisterClass *RC = &X86::GR32RegClass;
Michael Liaoe5e8f762012-09-25 18:08:13 +000014485 const TargetRegisterClass *RC8 = &X86::GR8RegClass;
Scott Michelfdc40a02009-02-17 22:15:04 +000014486
Michael Liaoc537f792013-03-06 00:17:04 +000014487 unsigned t1L = MRI.createVirtualRegister(RC);
14488 unsigned t1H = MRI.createVirtualRegister(RC);
14489 unsigned t2L = MRI.createVirtualRegister(RC);
14490 unsigned t2H = MRI.createVirtualRegister(RC);
14491 unsigned t3L = MRI.createVirtualRegister(RC);
14492 unsigned t3H = MRI.createVirtualRegister(RC);
14493 unsigned t4L = MRI.createVirtualRegister(RC);
14494 unsigned t4H = MRI.createVirtualRegister(RC);
14495
Michael Liaob118a072012-09-20 03:06:15 +000014496 unsigned LCMPXCHGOpc = X86::LCMPXCHG8B;
14497 unsigned LOADOpc = X86::MOV32rm;
Scott Michelfdc40a02009-02-17 22:15:04 +000014498
Michael Liaob118a072012-09-20 03:06:15 +000014499 // For the atomic load-arith operator, we generate
Mon P Wang63307c32008-05-05 19:05:59 +000014500 //
Michael Liaob118a072012-09-20 03:06:15 +000014501 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014502 // t1L = LOAD [MI.addr + 0]
14503 // t1H = LOAD [MI.addr + 4]
Michael Liaob118a072012-09-20 03:06:15 +000014504 // mainMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014505 // t4L = phi(t1L / thisMBB, t3L / mainMBB)
14506 // t4H = phi(t1H / thisMBB, t3H / mainMBB)
14507 // t2L = OP MI.val.lo, t4L
14508 // t2H = OP MI.val.hi, t4H
14509 // EBX = t2L
14510 // ECX = t2H
Michael Liaob118a072012-09-20 03:06:15 +000014511 // LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
Michael Liaoc537f792013-03-06 00:17:04 +000014512 // t3L = EAX
14513 // t3H = EDX
14514 // JNE loop
Michael Liaob118a072012-09-20 03:06:15 +000014515 // sinkMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014516 // dstL = t3L
14517 // dstH = t3H
Scott Michelfdc40a02009-02-17 22:15:04 +000014518
Mon P Wang63307c32008-05-05 19:05:59 +000014519 MachineBasicBlock *thisMBB = MBB;
Michael Liaob118a072012-09-20 03:06:15 +000014520 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
14521 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
14522 MF->insert(I, mainMBB);
14523 MF->insert(I, sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014524
Michael Liaob118a072012-09-20 03:06:15 +000014525 MachineInstrBuilder MIB;
Scott Michelfdc40a02009-02-17 22:15:04 +000014526
Michael Liaob118a072012-09-20 03:06:15 +000014527 // Transfer the remainder of BB and its successor edges to sinkMBB.
14528 sinkMBB->splice(sinkMBB->begin(), MBB,
14529 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
14530 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014531
Michael Liaob118a072012-09-20 03:06:15 +000014532 // thisMBB:
14533 // Lo
Michael Liaoc537f792013-03-06 00:17:04 +000014534 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1L);
Michael Liaob118a072012-09-20 03:06:15 +000014535 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
Michael Liaoc537f792013-03-06 00:17:04 +000014536 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14537 if (NewMO.isReg())
14538 NewMO.setIsKill(false);
14539 MIB.addOperand(NewMO);
Michael Liaob118a072012-09-20 03:06:15 +000014540 }
Michael Liaoc537f792013-03-06 00:17:04 +000014541 for (MachineInstr::mmo_iterator MMOI = MMOBegin; MMOI != MMOEnd; ++MMOI) {
14542 unsigned flags = (*MMOI)->getFlags();
14543 flags = (flags & ~MachineMemOperand::MOStore) | MachineMemOperand::MOLoad;
14544 MachineMemOperand *MMO =
14545 MF->getMachineMemOperand((*MMOI)->getPointerInfo(), flags,
14546 (*MMOI)->getSize(),
14547 (*MMOI)->getBaseAlignment(),
14548 (*MMOI)->getTBAAInfo(),
14549 (*MMOI)->getRanges());
14550 MIB.addMemOperand(MMO);
14551 };
14552 MachineInstr *LowMI = MIB;
14553
14554 // Hi
14555 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1H);
14556 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14557 if (i == X86::AddrDisp) {
14558 MIB.addDisp(MI->getOperand(MemOpndSlot + i), 4); // 4 == sizeof(i32)
14559 } else {
14560 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14561 if (NewMO.isReg())
14562 NewMO.setIsKill(false);
14563 MIB.addOperand(NewMO);
14564 }
14565 }
14566 MIB.setMemRefs(LowMI->memoperands_begin(), LowMI->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000014567
Michael Liaob118a072012-09-20 03:06:15 +000014568 thisMBB->addSuccessor(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014569
Michael Liaob118a072012-09-20 03:06:15 +000014570 // mainMBB:
14571 MachineBasicBlock *origMainMBB = mainMBB;
Scott Michelfdc40a02009-02-17 22:15:04 +000014572
Michael Liaoc537f792013-03-06 00:17:04 +000014573 // Add PHIs.
Michael Liaofe9dbe02013-03-07 01:01:29 +000014574 MachineInstr *PhiL = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4L)
14575 .addReg(t1L).addMBB(thisMBB).addReg(t3L).addMBB(mainMBB);
14576 MachineInstr *PhiH = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4H)
14577 .addReg(t1H).addMBB(thisMBB).addReg(t3H).addMBB(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014578
Michael Liaob118a072012-09-20 03:06:15 +000014579 unsigned Opc = MI->getOpcode();
14580 switch (Opc) {
14581 default:
14582 llvm_unreachable("Unhandled atomic-load-op6432 opcode!");
14583 case X86::ATOMAND6432:
14584 case X86::ATOMOR6432:
14585 case X86::ATOMXOR6432:
14586 case X86::ATOMADD6432:
14587 case X86::ATOMSUB6432: {
14588 unsigned HiOpc;
14589 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014590 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(t4L)
14591 .addReg(SrcLoReg);
14592 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(t4H)
14593 .addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000014594 break;
14595 }
14596 case X86::ATOMNAND6432: {
14597 unsigned HiOpc, NOTOpc;
14598 unsigned LoOpc = getNonAtomic6432OpcodeWithExtraOpc(Opc, HiOpc, NOTOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014599 unsigned TmpL = MRI.createVirtualRegister(RC);
14600 unsigned TmpH = MRI.createVirtualRegister(RC);
14601 BuildMI(mainMBB, DL, TII->get(LoOpc), TmpL).addReg(SrcLoReg)
14602 .addReg(t4L);
14603 BuildMI(mainMBB, DL, TII->get(HiOpc), TmpH).addReg(SrcHiReg)
14604 .addReg(t4H);
14605 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2L).addReg(TmpL);
14606 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2H).addReg(TmpH);
Michael Liaob118a072012-09-20 03:06:15 +000014607 break;
14608 }
Michael Liaoe5e8f762012-09-25 18:08:13 +000014609 case X86::ATOMMAX6432:
14610 case X86::ATOMMIN6432:
14611 case X86::ATOMUMAX6432:
14612 case X86::ATOMUMIN6432: {
14613 unsigned HiOpc;
14614 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
14615 unsigned cL = MRI.createVirtualRegister(RC8);
14616 unsigned cH = MRI.createVirtualRegister(RC8);
14617 unsigned cL32 = MRI.createVirtualRegister(RC);
14618 unsigned cH32 = MRI.createVirtualRegister(RC);
14619 unsigned cc = MRI.createVirtualRegister(RC);
14620 // cl := cmp src_lo, lo
14621 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
Michael Liaoc537f792013-03-06 00:17:04 +000014622 .addReg(SrcLoReg).addReg(t4L);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014623 BuildMI(mainMBB, DL, TII->get(LoOpc), cL);
14624 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cL32).addReg(cL);
14625 // ch := cmp src_hi, hi
14626 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
Michael Liaoc537f792013-03-06 00:17:04 +000014627 .addReg(SrcHiReg).addReg(t4H);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014628 BuildMI(mainMBB, DL, TII->get(HiOpc), cH);
14629 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cH32).addReg(cH);
14630 // cc := if (src_hi == hi) ? cl : ch;
14631 if (Subtarget->hasCMov()) {
14632 BuildMI(mainMBB, DL, TII->get(X86::CMOVE32rr), cc)
14633 .addReg(cH32).addReg(cL32);
14634 } else {
14635 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), cc)
14636 .addReg(cH32).addReg(cL32)
14637 .addImm(X86::COND_E);
14638 mainMBB = EmitLoweredSelect(MIB, mainMBB);
14639 }
14640 BuildMI(mainMBB, DL, TII->get(X86::TEST32rr)).addReg(cc).addReg(cc);
14641 if (Subtarget->hasCMov()) {
Michael Liaoc537f792013-03-06 00:17:04 +000014642 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t2L)
14643 .addReg(SrcLoReg).addReg(t4L);
14644 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t2H)
14645 .addReg(SrcHiReg).addReg(t4H);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014646 } else {
Michael Liaoc537f792013-03-06 00:17:04 +000014647 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t2L)
14648 .addReg(SrcLoReg).addReg(t4L)
Michael Liaoe5e8f762012-09-25 18:08:13 +000014649 .addImm(X86::COND_NE);
14650 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014651 // As the lowered CMOV won't clobber EFLAGS, we could reuse it for the
14652 // 2nd CMOV lowering.
14653 mainMBB->addLiveIn(X86::EFLAGS);
Michael Liaoc537f792013-03-06 00:17:04 +000014654 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t2H)
14655 .addReg(SrcHiReg).addReg(t4H)
Michael Liaoe5e8f762012-09-25 18:08:13 +000014656 .addImm(X86::COND_NE);
14657 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014658 // Replace the original PHI node as mainMBB is changed after CMOV
14659 // lowering.
14660 BuildMI(*origMainMBB, PhiL, DL, TII->get(X86::PHI), t4L)
14661 .addReg(t1L).addMBB(thisMBB).addReg(t3L).addMBB(mainMBB);
14662 BuildMI(*origMainMBB, PhiH, DL, TII->get(X86::PHI), t4H)
14663 .addReg(t1H).addMBB(thisMBB).addReg(t3H).addMBB(mainMBB);
14664 PhiL->eraseFromParent();
14665 PhiH->eraseFromParent();
Michael Liaoe5e8f762012-09-25 18:08:13 +000014666 }
14667 break;
14668 }
Michael Liaob118a072012-09-20 03:06:15 +000014669 case X86::ATOMSWAP6432: {
14670 unsigned HiOpc;
14671 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014672 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(SrcLoReg);
14673 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000014674 break;
14675 }
14676 }
Mon P Wang63307c32008-05-05 19:05:59 +000014677
Michael Liaob118a072012-09-20 03:06:15 +000014678 // Copy EDX:EAX back from HiReg:LoReg
Michael Liaoc537f792013-03-06 00:17:04 +000014679 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EAX).addReg(t4L);
14680 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EDX).addReg(t4H);
Michael Liaob118a072012-09-20 03:06:15 +000014681 // Copy ECX:EBX from t1H:t1L
Michael Liaoc537f792013-03-06 00:17:04 +000014682 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EBX).addReg(t2L);
14683 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::ECX).addReg(t2H);
Mon P Wangab3e7472008-05-05 22:56:23 +000014684
Michael Liaob118a072012-09-20 03:06:15 +000014685 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
Michael Liaoc537f792013-03-06 00:17:04 +000014686 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14687 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14688 if (NewMO.isReg())
14689 NewMO.setIsKill(false);
14690 MIB.addOperand(NewMO);
14691 }
Michael Liaob118a072012-09-20 03:06:15 +000014692 MIB.setMemRefs(MMOBegin, MMOEnd);
Mon P Wang63307c32008-05-05 19:05:59 +000014693
Michael Liaoc537f792013-03-06 00:17:04 +000014694 // Copy EDX:EAX back to t3H:t3L
14695 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3L).addReg(X86::EAX);
14696 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3H).addReg(X86::EDX);
14697
Michael Liaob118a072012-09-20 03:06:15 +000014698 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000014699
Michael Liaob118a072012-09-20 03:06:15 +000014700 mainMBB->addSuccessor(origMainMBB);
14701 mainMBB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014702
Michael Liaob118a072012-09-20 03:06:15 +000014703 // sinkMBB:
Michael Liaob118a072012-09-20 03:06:15 +000014704 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14705 TII->get(TargetOpcode::COPY), DstLoReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014706 .addReg(t3L);
Michael Liaob118a072012-09-20 03:06:15 +000014707 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14708 TII->get(TargetOpcode::COPY), DstHiReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014709 .addReg(t3H);
Mon P Wang63307c32008-05-05 19:05:59 +000014710
Michael Liaob118a072012-09-20 03:06:15 +000014711 MI->eraseFromParent();
14712 return sinkMBB;
Mon P Wang63307c32008-05-05 19:05:59 +000014713}
14714
Eric Christopherf83a5de2009-08-27 18:08:16 +000014715// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014716// or XMM0_V32I8 in AVX all of this code can be replaced with that
14717// in the .td file.
Craig Topper8cb8c812012-11-10 09:02:47 +000014718static MachineBasicBlock *EmitPCMPSTRM(MachineInstr *MI, MachineBasicBlock *BB,
14719 const TargetInstrInfo *TII) {
Eric Christopherb120ab42009-08-18 22:50:32 +000014720 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000014721 switch (MI->getOpcode()) {
14722 default: llvm_unreachable("illegal opcode!");
14723 case X86::PCMPISTRM128REG: Opc = X86::PCMPISTRM128rr; break;
14724 case X86::VPCMPISTRM128REG: Opc = X86::VPCMPISTRM128rr; break;
14725 case X86::PCMPISTRM128MEM: Opc = X86::PCMPISTRM128rm; break;
14726 case X86::VPCMPISTRM128MEM: Opc = X86::VPCMPISTRM128rm; break;
14727 case X86::PCMPESTRM128REG: Opc = X86::PCMPESTRM128rr; break;
14728 case X86::VPCMPESTRM128REG: Opc = X86::VPCMPESTRM128rr; break;
14729 case X86::PCMPESTRM128MEM: Opc = X86::PCMPESTRM128rm; break;
14730 case X86::VPCMPESTRM128MEM: Opc = X86::VPCMPESTRM128rm; break;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014731 }
Eric Christopherb120ab42009-08-18 22:50:32 +000014732
Craig Topper8aae8dd2012-11-10 08:57:41 +000014733 DebugLoc dl = MI->getDebugLoc();
Eric Christopher41c902f2010-11-30 08:20:21 +000014734 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000014735
Craig Topper52ea2452012-11-10 09:25:36 +000014736 unsigned NumArgs = MI->getNumOperands();
14737 for (unsigned i = 1; i < NumArgs; ++i) {
14738 MachineOperand &Op = MI->getOperand(i);
Eric Christopherb120ab42009-08-18 22:50:32 +000014739 if (!(Op.isReg() && Op.isImplicit()))
14740 MIB.addOperand(Op);
14741 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000014742 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000014743 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
14744
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000014745 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000014746 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000014747 .addReg(X86::XMM0);
14748
Dan Gohman14152b42010-07-06 20:24:04 +000014749 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000014750 return BB;
14751}
14752
Craig Topper9c7ae012012-11-10 01:23:36 +000014753// FIXME: Custom handling because TableGen doesn't support multiple implicit
14754// defs in an instruction pattern
Craig Topper8cb8c812012-11-10 09:02:47 +000014755static MachineBasicBlock *EmitPCMPSTRI(MachineInstr *MI, MachineBasicBlock *BB,
14756 const TargetInstrInfo *TII) {
Craig Topper9c7ae012012-11-10 01:23:36 +000014757 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000014758 switch (MI->getOpcode()) {
14759 default: llvm_unreachable("illegal opcode!");
14760 case X86::PCMPISTRIREG: Opc = X86::PCMPISTRIrr; break;
14761 case X86::VPCMPISTRIREG: Opc = X86::VPCMPISTRIrr; break;
14762 case X86::PCMPISTRIMEM: Opc = X86::PCMPISTRIrm; break;
14763 case X86::VPCMPISTRIMEM: Opc = X86::VPCMPISTRIrm; break;
14764 case X86::PCMPESTRIREG: Opc = X86::PCMPESTRIrr; break;
14765 case X86::VPCMPESTRIREG: Opc = X86::VPCMPESTRIrr; break;
14766 case X86::PCMPESTRIMEM: Opc = X86::PCMPESTRIrm; break;
14767 case X86::VPCMPESTRIMEM: Opc = X86::VPCMPESTRIrm; break;
Craig Topper9c7ae012012-11-10 01:23:36 +000014768 }
14769
Craig Topper8aae8dd2012-11-10 08:57:41 +000014770 DebugLoc dl = MI->getDebugLoc();
Craig Topper9c7ae012012-11-10 01:23:36 +000014771 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000014772
Craig Topper52ea2452012-11-10 09:25:36 +000014773 unsigned NumArgs = MI->getNumOperands(); // remove the results
14774 for (unsigned i = 1; i < NumArgs; ++i) {
14775 MachineOperand &Op = MI->getOperand(i);
Craig Topper9c7ae012012-11-10 01:23:36 +000014776 if (!(Op.isReg() && Op.isImplicit()))
14777 MIB.addOperand(Op);
14778 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000014779 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000014780 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
14781
14782 BuildMI(*BB, MI, dl,
14783 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
14784 .addReg(X86::ECX);
14785
14786 MI->eraseFromParent();
14787 return BB;
14788}
14789
Craig Topper2da36912012-11-11 22:45:02 +000014790static MachineBasicBlock * EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB,
14791 const TargetInstrInfo *TII,
14792 const X86Subtarget* Subtarget) {
Eric Christopher228232b2010-11-30 07:20:12 +000014793 DebugLoc dl = MI->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014794
Eric Christopher228232b2010-11-30 07:20:12 +000014795 // Address into RAX/EAX, other two args into ECX, EDX.
14796 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
14797 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
14798 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
14799 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000014800 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014801
Eric Christopher228232b2010-11-30 07:20:12 +000014802 unsigned ValOps = X86::AddrNumOperands;
14803 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
14804 .addReg(MI->getOperand(ValOps).getReg());
14805 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
14806 .addReg(MI->getOperand(ValOps+1).getReg());
14807
14808 // The instruction doesn't actually take any operands though.
14809 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014810
Eric Christopher228232b2010-11-30 07:20:12 +000014811 MI->eraseFromParent(); // The pseudo is gone now.
14812 return BB;
14813}
14814
14815MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000014816X86TargetLowering::EmitVAARG64WithCustomInserter(
14817 MachineInstr *MI,
14818 MachineBasicBlock *MBB) const {
14819 // Emit va_arg instruction on X86-64.
14820
14821 // Operands to this pseudo-instruction:
14822 // 0 ) Output : destination address (reg)
14823 // 1-5) Input : va_list address (addr, i64mem)
14824 // 6 ) ArgSize : Size (in bytes) of vararg type
14825 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
14826 // 8 ) Align : Alignment of type
14827 // 9 ) EFLAGS (implicit-def)
14828
14829 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
14830 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
14831
14832 unsigned DestReg = MI->getOperand(0).getReg();
14833 MachineOperand &Base = MI->getOperand(1);
14834 MachineOperand &Scale = MI->getOperand(2);
14835 MachineOperand &Index = MI->getOperand(3);
14836 MachineOperand &Disp = MI->getOperand(4);
14837 MachineOperand &Segment = MI->getOperand(5);
14838 unsigned ArgSize = MI->getOperand(6).getImm();
14839 unsigned ArgMode = MI->getOperand(7).getImm();
14840 unsigned Align = MI->getOperand(8).getImm();
14841
14842 // Memory Reference
14843 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
14844 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14845 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14846
14847 // Machine Information
14848 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14849 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
14850 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
14851 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
14852 DebugLoc DL = MI->getDebugLoc();
14853
14854 // struct va_list {
14855 // i32 gp_offset
14856 // i32 fp_offset
14857 // i64 overflow_area (address)
14858 // i64 reg_save_area (address)
14859 // }
14860 // sizeof(va_list) = 24
14861 // alignment(va_list) = 8
14862
14863 unsigned TotalNumIntRegs = 6;
14864 unsigned TotalNumXMMRegs = 8;
14865 bool UseGPOffset = (ArgMode == 1);
14866 bool UseFPOffset = (ArgMode == 2);
14867 unsigned MaxOffset = TotalNumIntRegs * 8 +
14868 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
14869
14870 /* Align ArgSize to a multiple of 8 */
14871 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
14872 bool NeedsAlign = (Align > 8);
14873
14874 MachineBasicBlock *thisMBB = MBB;
14875 MachineBasicBlock *overflowMBB;
14876 MachineBasicBlock *offsetMBB;
14877 MachineBasicBlock *endMBB;
14878
14879 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
14880 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
14881 unsigned OffsetReg = 0;
14882
14883 if (!UseGPOffset && !UseFPOffset) {
14884 // If we only pull from the overflow region, we don't create a branch.
14885 // We don't need to alter control flow.
14886 OffsetDestReg = 0; // unused
14887 OverflowDestReg = DestReg;
14888
14889 offsetMBB = NULL;
14890 overflowMBB = thisMBB;
14891 endMBB = thisMBB;
14892 } else {
14893 // First emit code to check if gp_offset (or fp_offset) is below the bound.
14894 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
14895 // If not, pull from overflow_area. (branch to overflowMBB)
14896 //
14897 // thisMBB
14898 // | .
14899 // | .
14900 // offsetMBB overflowMBB
14901 // | .
14902 // | .
14903 // endMBB
14904
14905 // Registers for the PHI in endMBB
14906 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
14907 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
14908
14909 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
14910 MachineFunction *MF = MBB->getParent();
14911 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14912 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14913 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14914
14915 MachineFunction::iterator MBBIter = MBB;
14916 ++MBBIter;
14917
14918 // Insert the new basic blocks
14919 MF->insert(MBBIter, offsetMBB);
14920 MF->insert(MBBIter, overflowMBB);
14921 MF->insert(MBBIter, endMBB);
14922
14923 // Transfer the remainder of MBB and its successor edges to endMBB.
14924 endMBB->splice(endMBB->begin(), thisMBB,
14925 llvm::next(MachineBasicBlock::iterator(MI)),
14926 thisMBB->end());
14927 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
14928
14929 // Make offsetMBB and overflowMBB successors of thisMBB
14930 thisMBB->addSuccessor(offsetMBB);
14931 thisMBB->addSuccessor(overflowMBB);
14932
14933 // endMBB is a successor of both offsetMBB and overflowMBB
14934 offsetMBB->addSuccessor(endMBB);
14935 overflowMBB->addSuccessor(endMBB);
14936
14937 // Load the offset value into a register
14938 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
14939 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
14940 .addOperand(Base)
14941 .addOperand(Scale)
14942 .addOperand(Index)
14943 .addDisp(Disp, UseFPOffset ? 4 : 0)
14944 .addOperand(Segment)
14945 .setMemRefs(MMOBegin, MMOEnd);
14946
14947 // Check if there is enough room left to pull this argument.
14948 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
14949 .addReg(OffsetReg)
14950 .addImm(MaxOffset + 8 - ArgSizeA8);
14951
14952 // Branch to "overflowMBB" if offset >= max
14953 // Fall through to "offsetMBB" otherwise
14954 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
14955 .addMBB(overflowMBB);
14956 }
14957
14958 // In offsetMBB, emit code to use the reg_save_area.
14959 if (offsetMBB) {
14960 assert(OffsetReg != 0);
14961
14962 // Read the reg_save_area address.
14963 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
14964 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
14965 .addOperand(Base)
14966 .addOperand(Scale)
14967 .addOperand(Index)
14968 .addDisp(Disp, 16)
14969 .addOperand(Segment)
14970 .setMemRefs(MMOBegin, MMOEnd);
14971
14972 // Zero-extend the offset
14973 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
14974 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
14975 .addImm(0)
14976 .addReg(OffsetReg)
14977 .addImm(X86::sub_32bit);
14978
14979 // Add the offset to the reg_save_area to get the final address.
14980 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
14981 .addReg(OffsetReg64)
14982 .addReg(RegSaveReg);
14983
14984 // Compute the offset for the next argument
14985 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
14986 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
14987 .addReg(OffsetReg)
14988 .addImm(UseFPOffset ? 16 : 8);
14989
14990 // Store it back into the va_list.
14991 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
14992 .addOperand(Base)
14993 .addOperand(Scale)
14994 .addOperand(Index)
14995 .addDisp(Disp, UseFPOffset ? 4 : 0)
14996 .addOperand(Segment)
14997 .addReg(NextOffsetReg)
14998 .setMemRefs(MMOBegin, MMOEnd);
14999
15000 // Jump to endMBB
15001 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
15002 .addMBB(endMBB);
15003 }
15004
15005 //
15006 // Emit code to use overflow area
15007 //
15008
15009 // Load the overflow_area address into a register.
15010 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
15011 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
15012 .addOperand(Base)
15013 .addOperand(Scale)
15014 .addOperand(Index)
15015 .addDisp(Disp, 8)
15016 .addOperand(Segment)
15017 .setMemRefs(MMOBegin, MMOEnd);
15018
15019 // If we need to align it, do so. Otherwise, just copy the address
15020 // to OverflowDestReg.
15021 if (NeedsAlign) {
15022 // Align the overflow address
15023 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
15024 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
15025
15026 // aligned_addr = (addr + (align-1)) & ~(align-1)
15027 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
15028 .addReg(OverflowAddrReg)
15029 .addImm(Align-1);
15030
15031 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
15032 .addReg(TmpReg)
15033 .addImm(~(uint64_t)(Align-1));
15034 } else {
15035 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
15036 .addReg(OverflowAddrReg);
15037 }
15038
15039 // Compute the next overflow address after this argument.
15040 // (the overflow address should be kept 8-byte aligned)
15041 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
15042 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
15043 .addReg(OverflowDestReg)
15044 .addImm(ArgSizeA8);
15045
15046 // Store the new overflow address.
15047 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
15048 .addOperand(Base)
15049 .addOperand(Scale)
15050 .addOperand(Index)
15051 .addDisp(Disp, 8)
15052 .addOperand(Segment)
15053 .addReg(NextAddrReg)
15054 .setMemRefs(MMOBegin, MMOEnd);
15055
15056 // If we branched, emit the PHI to the front of endMBB.
15057 if (offsetMBB) {
15058 BuildMI(*endMBB, endMBB->begin(), DL,
15059 TII->get(X86::PHI), DestReg)
15060 .addReg(OffsetDestReg).addMBB(offsetMBB)
15061 .addReg(OverflowDestReg).addMBB(overflowMBB);
15062 }
15063
15064 // Erase the pseudo instruction
15065 MI->eraseFromParent();
15066
15067 return endMBB;
15068}
15069
15070MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000015071X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
15072 MachineInstr *MI,
15073 MachineBasicBlock *MBB) const {
15074 // Emit code to save XMM registers to the stack. The ABI says that the
15075 // number of registers to save is given in %al, so it's theoretically
15076 // possible to do an indirect jump trick to avoid saving all of them,
15077 // however this code takes a simpler approach and just executes all
15078 // of the stores if %al is non-zero. It's less code, and it's probably
15079 // easier on the hardware branch predictor, and stores aren't all that
15080 // expensive anyway.
15081
15082 // Create the new basic blocks. One block contains all the XMM stores,
15083 // and one block is the final destination regardless of whether any
15084 // stores were performed.
15085 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
15086 MachineFunction *F = MBB->getParent();
15087 MachineFunction::iterator MBBIter = MBB;
15088 ++MBBIter;
15089 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
15090 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
15091 F->insert(MBBIter, XMMSaveMBB);
15092 F->insert(MBBIter, EndMBB);
15093
Dan Gohman14152b42010-07-06 20:24:04 +000015094 // Transfer the remainder of MBB and its successor edges to EndMBB.
15095 EndMBB->splice(EndMBB->begin(), MBB,
15096 llvm::next(MachineBasicBlock::iterator(MI)),
15097 MBB->end());
15098 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
15099
Dan Gohmand6708ea2009-08-15 01:38:56 +000015100 // The original block will now fall through to the XMM save block.
15101 MBB->addSuccessor(XMMSaveMBB);
15102 // The XMMSaveMBB will fall through to the end block.
15103 XMMSaveMBB->addSuccessor(EndMBB);
15104
15105 // Now add the instructions.
15106 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15107 DebugLoc DL = MI->getDebugLoc();
15108
15109 unsigned CountReg = MI->getOperand(0).getReg();
15110 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
15111 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
15112
15113 if (!Subtarget->isTargetWin64()) {
15114 // If %al is 0, branch around the XMM save block.
15115 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000015116 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000015117 MBB->addSuccessor(EndMBB);
15118 }
15119
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015120 unsigned MOVOpc = Subtarget->hasFp256() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000015121 // In the XMM save block, save all the XMM argument registers.
15122 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
15123 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000015124 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000015125 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000015126 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000015127 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000015128 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000015129 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000015130 .addFrameIndex(RegSaveFrameIndex)
15131 .addImm(/*Scale=*/1)
15132 .addReg(/*IndexReg=*/0)
15133 .addImm(/*Disp=*/Offset)
15134 .addReg(/*Segment=*/0)
15135 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000015136 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000015137 }
15138
Dan Gohman14152b42010-07-06 20:24:04 +000015139 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000015140
15141 return EndMBB;
15142}
Mon P Wang63307c32008-05-05 19:05:59 +000015143
Lang Hames6e3f7e42012-02-03 01:13:49 +000015144// The EFLAGS operand of SelectItr might be missing a kill marker
15145// because there were multiple uses of EFLAGS, and ISel didn't know
15146// which to mark. Figure out whether SelectItr should have had a
15147// kill marker, and set it if it should. Returns the correct kill
15148// marker value.
15149static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
15150 MachineBasicBlock* BB,
15151 const TargetRegisterInfo* TRI) {
15152 // Scan forward through BB for a use/def of EFLAGS.
15153 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
15154 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000015155 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000015156 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000015157 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000015158 if (mi.definesRegister(X86::EFLAGS))
15159 break; // Should have kill-flag - update below.
15160 }
15161
15162 // If we hit the end of the block, check whether EFLAGS is live into a
15163 // successor.
15164 if (miI == BB->end()) {
15165 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
15166 sEnd = BB->succ_end();
15167 sItr != sEnd; ++sItr) {
15168 MachineBasicBlock* succ = *sItr;
15169 if (succ->isLiveIn(X86::EFLAGS))
15170 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000015171 }
15172 }
15173
Lang Hames6e3f7e42012-02-03 01:13:49 +000015174 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
15175 // out. SelectMI should have a kill flag on EFLAGS.
15176 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000015177 return true;
15178}
15179
Evan Cheng60c07e12006-07-05 22:17:51 +000015180MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000015181X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015182 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000015183 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15184 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000015185
Chris Lattner52600972009-09-02 05:57:00 +000015186 // To "insert" a SELECT_CC instruction, we actually have to insert the
15187 // diamond control-flow pattern. The incoming instruction knows the
15188 // destination vreg to set, the condition code register to branch on, the
15189 // true/false values to select between, and a branch opcode to use.
15190 const BasicBlock *LLVM_BB = BB->getBasicBlock();
15191 MachineFunction::iterator It = BB;
15192 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000015193
Chris Lattner52600972009-09-02 05:57:00 +000015194 // thisMBB:
15195 // ...
15196 // TrueVal = ...
15197 // cmpTY ccX, r1, r2
15198 // bCC copy1MBB
15199 // fallthrough --> copy0MBB
15200 MachineBasicBlock *thisMBB = BB;
15201 MachineFunction *F = BB->getParent();
15202 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
15203 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000015204 F->insert(It, copy0MBB);
15205 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000015206
Bill Wendling730c07e2010-06-25 20:48:10 +000015207 // If the EFLAGS register isn't dead in the terminator, then claim that it's
15208 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000015209 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
15210 if (!MI->killsRegister(X86::EFLAGS) &&
15211 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
15212 copy0MBB->addLiveIn(X86::EFLAGS);
15213 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000015214 }
15215
Dan Gohman14152b42010-07-06 20:24:04 +000015216 // Transfer the remainder of BB and its successor edges to sinkMBB.
15217 sinkMBB->splice(sinkMBB->begin(), BB,
15218 llvm::next(MachineBasicBlock::iterator(MI)),
15219 BB->end());
15220 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
15221
15222 // Add the true and fallthrough blocks as its successors.
15223 BB->addSuccessor(copy0MBB);
15224 BB->addSuccessor(sinkMBB);
15225
15226 // Create the conditional branch instruction.
15227 unsigned Opc =
15228 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
15229 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
15230
Chris Lattner52600972009-09-02 05:57:00 +000015231 // copy0MBB:
15232 // %FalseValue = ...
15233 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000015234 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000015235
Chris Lattner52600972009-09-02 05:57:00 +000015236 // sinkMBB:
15237 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
15238 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000015239 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
15240 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000015241 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
15242 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
15243
Dan Gohman14152b42010-07-06 20:24:04 +000015244 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000015245 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000015246}
15247
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015248MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015249X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
15250 bool Is64Bit) const {
15251 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15252 DebugLoc DL = MI->getDebugLoc();
15253 MachineFunction *MF = BB->getParent();
15254 const BasicBlock *LLVM_BB = BB->getBasicBlock();
15255
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015256 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015257
15258 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
15259 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
15260
15261 // BB:
15262 // ... [Till the alloca]
15263 // If stacklet is not large enough, jump to mallocMBB
15264 //
15265 // bumpMBB:
15266 // Allocate by subtracting from RSP
15267 // Jump to continueMBB
15268 //
15269 // mallocMBB:
15270 // Allocate by call to runtime
15271 //
15272 // continueMBB:
15273 // ...
15274 // [rest of original BB]
15275 //
15276
15277 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
15278 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
15279 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
15280
15281 MachineRegisterInfo &MRI = MF->getRegInfo();
15282 const TargetRegisterClass *AddrRegClass =
15283 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
15284
15285 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
15286 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
15287 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000015288 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015289 sizeVReg = MI->getOperand(1).getReg(),
15290 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
15291
15292 MachineFunction::iterator MBBIter = BB;
15293 ++MBBIter;
15294
15295 MF->insert(MBBIter, bumpMBB);
15296 MF->insert(MBBIter, mallocMBB);
15297 MF->insert(MBBIter, continueMBB);
15298
15299 continueMBB->splice(continueMBB->begin(), BB, llvm::next
15300 (MachineBasicBlock::iterator(MI)), BB->end());
15301 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
15302
15303 // Add code to the main basic block to check if the stack limit has been hit,
15304 // and if so, jump to mallocMBB otherwise to bumpMBB.
15305 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000015306 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015307 .addReg(tmpSPVReg).addReg(sizeVReg);
15308 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000015309 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000015310 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015311 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
15312
15313 // bumpMBB simply decreases the stack pointer, since we know the current
15314 // stacklet has enough space.
15315 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000015316 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015317 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000015318 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015319 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
15320
15321 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015322 const uint32_t *RegMask =
15323 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015324 if (Is64Bit) {
15325 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
15326 .addReg(sizeVReg);
15327 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000015328 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015329 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000015330 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015331 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015332 } else {
15333 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
15334 .addImm(12);
15335 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
15336 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015337 .addExternalSymbol("__morestack_allocate_stack_space")
15338 .addRegMask(RegMask)
15339 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015340 }
15341
15342 if (!Is64Bit)
15343 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
15344 .addImm(16);
15345
15346 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
15347 .addReg(Is64Bit ? X86::RAX : X86::EAX);
15348 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
15349
15350 // Set up the CFG correctly.
15351 BB->addSuccessor(bumpMBB);
15352 BB->addSuccessor(mallocMBB);
15353 mallocMBB->addSuccessor(continueMBB);
15354 bumpMBB->addSuccessor(continueMBB);
15355
15356 // Take care of the PHI nodes.
15357 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
15358 MI->getOperand(0).getReg())
15359 .addReg(mallocPtrVReg).addMBB(mallocMBB)
15360 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
15361
15362 // Delete the original pseudo instruction.
15363 MI->eraseFromParent();
15364
15365 // And we're done.
15366 return continueMBB;
15367}
15368
15369MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000015370X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015371 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015372 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15373 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015374
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015375 assert(!Subtarget->isTargetEnvMacho());
15376
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015377 // The lowering is pretty easy: we're just emitting the call to _alloca. The
15378 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015379
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015380 if (Subtarget->isTargetWin64()) {
15381 if (Subtarget->isTargetCygMing()) {
15382 // ___chkstk(Mingw64):
15383 // Clobbers R10, R11, RAX and EFLAGS.
15384 // Updates RSP.
15385 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
15386 .addExternalSymbol("___chkstk")
15387 .addReg(X86::RAX, RegState::Implicit)
15388 .addReg(X86::RSP, RegState::Implicit)
15389 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
15390 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
15391 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
15392 } else {
15393 // __chkstk(MSVCRT): does not update stack pointer.
15394 // Clobbers R10, R11 and EFLAGS.
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015395 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
15396 .addExternalSymbol("__chkstk")
15397 .addReg(X86::RAX, RegState::Implicit)
15398 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Nico Rieck40101102013-07-08 11:20:11 +000015399 // RAX has the offset to be subtracted from RSP.
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015400 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
15401 .addReg(X86::RSP)
15402 .addReg(X86::RAX);
15403 }
15404 } else {
15405 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000015406 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
15407
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015408 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
15409 .addExternalSymbol(StackProbeSymbol)
15410 .addReg(X86::EAX, RegState::Implicit)
15411 .addReg(X86::ESP, RegState::Implicit)
15412 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
15413 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
15414 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
15415 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015416
Dan Gohman14152b42010-07-06 20:24:04 +000015417 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015418 return BB;
15419}
Chris Lattner52600972009-09-02 05:57:00 +000015420
15421MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000015422X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
15423 MachineBasicBlock *BB) const {
15424 // This is pretty easy. We're taking the value that we received from
15425 // our load from the relocation, sticking it in either RDI (x86-64)
15426 // or EAX and doing an indirect call. The return value will then
15427 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000015428 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000015429 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000015430 DebugLoc DL = MI->getDebugLoc();
15431 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000015432
15433 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000015434 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000015435
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015436 // Get a register mask for the lowered call.
15437 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
15438 // proper register mask.
15439 const uint32_t *RegMask =
15440 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015441 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000015442 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
15443 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000015444 .addReg(X86::RIP)
15445 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000015446 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000015447 MI->getOperand(3).getTargetFlags())
15448 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000015449 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000015450 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015451 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000015452 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000015453 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
15454 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000015455 .addReg(0)
15456 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000015457 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000015458 MI->getOperand(3).getTargetFlags())
15459 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000015460 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000015461 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015462 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015463 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000015464 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
15465 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000015466 .addReg(TII->getGlobalBaseReg(F))
15467 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000015468 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000015469 MI->getOperand(3).getTargetFlags())
15470 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000015471 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000015472 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015473 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015474 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000015475
Dan Gohman14152b42010-07-06 20:24:04 +000015476 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000015477 return BB;
15478}
15479
15480MachineBasicBlock *
Michael Liao6c0e04c2012-10-15 22:39:43 +000015481X86TargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
15482 MachineBasicBlock *MBB) const {
15483 DebugLoc DL = MI->getDebugLoc();
15484 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15485
15486 MachineFunction *MF = MBB->getParent();
15487 MachineRegisterInfo &MRI = MF->getRegInfo();
15488
15489 const BasicBlock *BB = MBB->getBasicBlock();
15490 MachineFunction::iterator I = MBB;
15491 ++I;
15492
15493 // Memory Reference
15494 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
15495 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
15496
15497 unsigned DstReg;
15498 unsigned MemOpndSlot = 0;
15499
15500 unsigned CurOp = 0;
15501
15502 DstReg = MI->getOperand(CurOp++).getReg();
15503 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
15504 assert(RC->hasType(MVT::i32) && "Invalid destination!");
15505 unsigned mainDstReg = MRI.createVirtualRegister(RC);
15506 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
15507
15508 MemOpndSlot = CurOp;
15509
15510 MVT PVT = getPointerTy();
15511 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
15512 "Invalid Pointer Size!");
15513
15514 // For v = setjmp(buf), we generate
15515 //
15516 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000015517 // buf[LabelOffset] = restoreMBB
Michael Liao6c0e04c2012-10-15 22:39:43 +000015518 // SjLjSetup restoreMBB
15519 //
15520 // mainMBB:
15521 // v_main = 0
15522 //
15523 // sinkMBB:
15524 // v = phi(main, restore)
15525 //
15526 // restoreMBB:
15527 // v_restore = 1
15528
15529 MachineBasicBlock *thisMBB = MBB;
15530 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
15531 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
15532 MachineBasicBlock *restoreMBB = MF->CreateMachineBasicBlock(BB);
15533 MF->insert(I, mainMBB);
15534 MF->insert(I, sinkMBB);
15535 MF->push_back(restoreMBB);
15536
15537 MachineInstrBuilder MIB;
15538
15539 // Transfer the remainder of BB and its successor edges to sinkMBB.
15540 sinkMBB->splice(sinkMBB->begin(), MBB,
15541 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
15542 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
15543
15544 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000015545 unsigned PtrStoreOpc = 0;
15546 unsigned LabelReg = 0;
15547 const int64_t LabelOffset = 1 * PVT.getStoreSize();
15548 Reloc::Model RM = getTargetMachine().getRelocationModel();
15549 bool UseImmLabel = (getTargetMachine().getCodeModel() == CodeModel::Small) &&
15550 (RM == Reloc::Static || RM == Reloc::DynamicNoPIC);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015551
Michael Liao281ae5a2012-10-17 02:22:27 +000015552 // Prepare IP either in reg or imm.
15553 if (!UseImmLabel) {
15554 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mr : X86::MOV32mr;
15555 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
15556 LabelReg = MRI.createVirtualRegister(PtrRC);
15557 if (Subtarget->is64Bit()) {
15558 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA64r), LabelReg)
15559 .addReg(X86::RIP)
15560 .addImm(0)
15561 .addReg(0)
15562 .addMBB(restoreMBB)
15563 .addReg(0);
15564 } else {
15565 const X86InstrInfo *XII = static_cast<const X86InstrInfo*>(TII);
15566 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA32r), LabelReg)
15567 .addReg(XII->getGlobalBaseReg(MF))
15568 .addImm(0)
15569 .addReg(0)
15570 .addMBB(restoreMBB, Subtarget->ClassifyBlockAddressReference())
15571 .addReg(0);
15572 }
15573 } else
15574 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mi32 : X86::MOV32mi;
Michael Liao6c0e04c2012-10-15 22:39:43 +000015575 // Store IP
Michael Liao281ae5a2012-10-17 02:22:27 +000015576 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PtrStoreOpc));
Michael Liao6c0e04c2012-10-15 22:39:43 +000015577 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15578 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015579 MIB.addDisp(MI->getOperand(MemOpndSlot + i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015580 else
15581 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
15582 }
Michael Liao281ae5a2012-10-17 02:22:27 +000015583 if (!UseImmLabel)
15584 MIB.addReg(LabelReg);
15585 else
15586 MIB.addMBB(restoreMBB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015587 MIB.setMemRefs(MMOBegin, MMOEnd);
15588 // Setup
15589 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::EH_SjLj_Setup))
15590 .addMBB(restoreMBB);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000015591
15592 const X86RegisterInfo *RegInfo =
15593 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liao6c0e04c2012-10-15 22:39:43 +000015594 MIB.addRegMask(RegInfo->getNoPreservedMask());
15595 thisMBB->addSuccessor(mainMBB);
15596 thisMBB->addSuccessor(restoreMBB);
15597
15598 // mainMBB:
15599 // EAX = 0
15600 BuildMI(mainMBB, DL, TII->get(X86::MOV32r0), mainDstReg);
15601 mainMBB->addSuccessor(sinkMBB);
15602
15603 // sinkMBB:
15604 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
15605 TII->get(X86::PHI), DstReg)
15606 .addReg(mainDstReg).addMBB(mainMBB)
15607 .addReg(restoreDstReg).addMBB(restoreMBB);
15608
15609 // restoreMBB:
15610 BuildMI(restoreMBB, DL, TII->get(X86::MOV32ri), restoreDstReg).addImm(1);
15611 BuildMI(restoreMBB, DL, TII->get(X86::JMP_4)).addMBB(sinkMBB);
15612 restoreMBB->addSuccessor(sinkMBB);
15613
15614 MI->eraseFromParent();
15615 return sinkMBB;
15616}
15617
15618MachineBasicBlock *
15619X86TargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
15620 MachineBasicBlock *MBB) const {
15621 DebugLoc DL = MI->getDebugLoc();
15622 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15623
15624 MachineFunction *MF = MBB->getParent();
15625 MachineRegisterInfo &MRI = MF->getRegInfo();
15626
15627 // Memory Reference
15628 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
15629 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
15630
15631 MVT PVT = getPointerTy();
15632 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
15633 "Invalid Pointer Size!");
15634
15635 const TargetRegisterClass *RC =
15636 (PVT == MVT::i64) ? &X86::GR64RegClass : &X86::GR32RegClass;
15637 unsigned Tmp = MRI.createVirtualRegister(RC);
15638 // Since FP is only updated here but NOT referenced, it's treated as GPR.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000015639 const X86RegisterInfo *RegInfo =
15640 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liao6c0e04c2012-10-15 22:39:43 +000015641 unsigned FP = (PVT == MVT::i64) ? X86::RBP : X86::EBP;
15642 unsigned SP = RegInfo->getStackRegister();
15643
15644 MachineInstrBuilder MIB;
15645
Michael Liao281ae5a2012-10-17 02:22:27 +000015646 const int64_t LabelOffset = 1 * PVT.getStoreSize();
15647 const int64_t SPOffset = 2 * PVT.getStoreSize();
Michael Liao6c0e04c2012-10-15 22:39:43 +000015648
15649 unsigned PtrLoadOpc = (PVT == MVT::i64) ? X86::MOV64rm : X86::MOV32rm;
15650 unsigned IJmpOpc = (PVT == MVT::i64) ? X86::JMP64r : X86::JMP32r;
15651
15652 // Reload FP
15653 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), FP);
15654 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
15655 MIB.addOperand(MI->getOperand(i));
15656 MIB.setMemRefs(MMOBegin, MMOEnd);
15657 // Reload IP
15658 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), Tmp);
15659 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15660 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015661 MIB.addDisp(MI->getOperand(i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015662 else
15663 MIB.addOperand(MI->getOperand(i));
15664 }
15665 MIB.setMemRefs(MMOBegin, MMOEnd);
15666 // Reload SP
15667 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), SP);
15668 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15669 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015670 MIB.addDisp(MI->getOperand(i), SPOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015671 else
15672 MIB.addOperand(MI->getOperand(i));
15673 }
15674 MIB.setMemRefs(MMOBegin, MMOEnd);
15675 // Jump
15676 BuildMI(*MBB, MI, DL, TII->get(IJmpOpc)).addReg(Tmp);
15677
15678 MI->eraseFromParent();
15679 return MBB;
15680}
15681
15682MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000015683X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015684 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000015685 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000015686 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015687 case X86::TAILJMPd64:
15688 case X86::TAILJMPr64:
15689 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000015690 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015691 case X86::TCRETURNdi64:
15692 case X86::TCRETURNri64:
15693 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015694 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000015695 case X86::WIN_ALLOCA:
15696 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015697 case X86::SEG_ALLOCA_32:
15698 return EmitLoweredSegAlloca(MI, BB, false);
15699 case X86::SEG_ALLOCA_64:
15700 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015701 case X86::TLSCall_32:
15702 case X86::TLSCall_64:
15703 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000015704 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000015705 case X86::CMOV_FR32:
15706 case X86::CMOV_FR64:
15707 case X86::CMOV_V4F32:
15708 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000015709 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000015710 case X86::CMOV_V8F32:
15711 case X86::CMOV_V4F64:
15712 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000015713 case X86::CMOV_GR16:
15714 case X86::CMOV_GR32:
15715 case X86::CMOV_RFP32:
15716 case X86::CMOV_RFP64:
15717 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015718 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000015719
Dale Johannesen849f2142007-07-03 00:53:03 +000015720 case X86::FP32_TO_INT16_IN_MEM:
15721 case X86::FP32_TO_INT32_IN_MEM:
15722 case X86::FP32_TO_INT64_IN_MEM:
15723 case X86::FP64_TO_INT16_IN_MEM:
15724 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000015725 case X86::FP64_TO_INT64_IN_MEM:
15726 case X86::FP80_TO_INT16_IN_MEM:
15727 case X86::FP80_TO_INT32_IN_MEM:
15728 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000015729 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15730 DebugLoc DL = MI->getDebugLoc();
15731
Evan Cheng60c07e12006-07-05 22:17:51 +000015732 // Change the floating point control register to use "round towards zero"
15733 // mode when truncating to an integer value.
15734 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000015735 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000015736 addFrameReference(BuildMI(*BB, MI, DL,
15737 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015738
15739 // Load the old value of the high byte of the control word...
15740 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000015741 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000015742 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000015743 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015744
15745 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000015746 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000015747 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000015748
15749 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000015750 addFrameReference(BuildMI(*BB, MI, DL,
15751 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015752
15753 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000015754 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000015755 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000015756
15757 // Get the X86 opcode to use.
15758 unsigned Opc;
15759 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000015760 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000015761 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
15762 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
15763 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
15764 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
15765 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
15766 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000015767 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
15768 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
15769 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000015770 }
15771
15772 X86AddressMode AM;
15773 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000015774 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000015775 AM.BaseType = X86AddressMode::RegBase;
15776 AM.Base.Reg = Op.getReg();
15777 } else {
15778 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000015779 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000015780 }
15781 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000015782 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000015783 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015784 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000015785 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000015786 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015787 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000015788 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000015789 AM.GV = Op.getGlobal();
15790 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000015791 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015792 }
Dan Gohman14152b42010-07-06 20:24:04 +000015793 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000015794 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000015795
15796 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000015797 addFrameReference(BuildMI(*BB, MI, DL,
15798 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015799
Dan Gohman14152b42010-07-06 20:24:04 +000015800 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000015801 return BB;
15802 }
Eric Christopherb120ab42009-08-18 22:50:32 +000015803 // String/text processing lowering.
15804 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015805 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000015806 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015807 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000015808 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015809 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000015810 case X86::PCMPESTRM128MEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000015811 case X86::VPCMPESTRM128MEM:
15812 assert(Subtarget->hasSSE42() &&
15813 "Target must have SSE4.2 or AVX features enabled");
15814 return EmitPCMPSTRM(MI, BB, getTargetMachine().getInstrInfo());
Craig Topper9c7ae012012-11-10 01:23:36 +000015815
15816 // String/text processing lowering.
15817 case X86::PCMPISTRIREG:
15818 case X86::VPCMPISTRIREG:
15819 case X86::PCMPISTRIMEM:
15820 case X86::VPCMPISTRIMEM:
15821 case X86::PCMPESTRIREG:
15822 case X86::VPCMPESTRIREG:
15823 case X86::PCMPESTRIMEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000015824 case X86::VPCMPESTRIMEM:
15825 assert(Subtarget->hasSSE42() &&
15826 "Target must have SSE4.2 or AVX features enabled");
15827 return EmitPCMPSTRI(MI, BB, getTargetMachine().getInstrInfo());
Eric Christopherb120ab42009-08-18 22:50:32 +000015828
Craig Topper8aae8dd2012-11-10 08:57:41 +000015829 // Thread synchronization.
Eric Christopher228232b2010-11-30 07:20:12 +000015830 case X86::MONITOR:
Craig Topper2da36912012-11-11 22:45:02 +000015831 return EmitMonitor(MI, BB, getTargetMachine().getInstrInfo(), Subtarget);
Eric Christopher228232b2010-11-30 07:20:12 +000015832
Michael Liaobe02a902012-11-08 07:28:54 +000015833 // xbegin
15834 case X86::XBEGIN:
Craig Topper2da36912012-11-11 22:45:02 +000015835 return EmitXBegin(MI, BB, getTargetMachine().getInstrInfo());
Michael Liaobe02a902012-11-08 07:28:54 +000015836
Craig Topper8aae8dd2012-11-10 08:57:41 +000015837 // Atomic Lowering.
Dale Johannesen140be2d2008-08-19 18:47:28 +000015838 case X86::ATOMAND8:
Michael Liaob118a072012-09-20 03:06:15 +000015839 case X86::ATOMAND16:
15840 case X86::ATOMAND32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015841 case X86::ATOMAND64:
Michael Liaob118a072012-09-20 03:06:15 +000015842 // Fall through
15843 case X86::ATOMOR8:
15844 case X86::ATOMOR16:
15845 case X86::ATOMOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015846 case X86::ATOMOR64:
Michael Liaob118a072012-09-20 03:06:15 +000015847 // Fall through
15848 case X86::ATOMXOR16:
15849 case X86::ATOMXOR8:
15850 case X86::ATOMXOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015851 case X86::ATOMXOR64:
Michael Liaob118a072012-09-20 03:06:15 +000015852 // Fall through
15853 case X86::ATOMNAND8:
15854 case X86::ATOMNAND16:
15855 case X86::ATOMNAND32:
15856 case X86::ATOMNAND64:
15857 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015858 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000015859 case X86::ATOMMAX16:
15860 case X86::ATOMMAX32:
15861 case X86::ATOMMAX64:
15862 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015863 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000015864 case X86::ATOMMIN16:
15865 case X86::ATOMMIN32:
15866 case X86::ATOMMIN64:
15867 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015868 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000015869 case X86::ATOMUMAX16:
15870 case X86::ATOMUMAX32:
15871 case X86::ATOMUMAX64:
15872 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015873 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000015874 case X86::ATOMUMIN16:
15875 case X86::ATOMUMIN32:
15876 case X86::ATOMUMIN64:
15877 return EmitAtomicLoadArith(MI, BB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015878
15879 // This group does 64-bit operations on a 32-bit host.
15880 case X86::ATOMAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015881 case X86::ATOMOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015882 case X86::ATOMXOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015883 case X86::ATOMNAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015884 case X86::ATOMADD6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015885 case X86::ATOMSUB6432:
Michael Liaoe5e8f762012-09-25 18:08:13 +000015886 case X86::ATOMMAX6432:
15887 case X86::ATOMMIN6432:
15888 case X86::ATOMUMAX6432:
15889 case X86::ATOMUMIN6432:
Michael Liaob118a072012-09-20 03:06:15 +000015890 case X86::ATOMSWAP6432:
15891 return EmitAtomicLoadArith6432(MI, BB);
Craig Topperacaaa6f2012-08-18 06:39:34 +000015892
Dan Gohmand6708ea2009-08-15 01:38:56 +000015893 case X86::VASTART_SAVE_XMM_REGS:
15894 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000015895
15896 case X86::VAARG_64:
15897 return EmitVAARG64WithCustomInserter(MI, BB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015898
15899 case X86::EH_SjLj_SetJmp32:
15900 case X86::EH_SjLj_SetJmp64:
15901 return emitEHSjLjSetJmp(MI, BB);
15902
15903 case X86::EH_SjLj_LongJmp32:
15904 case X86::EH_SjLj_LongJmp64:
15905 return emitEHSjLjLongJmp(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000015906 }
15907}
15908
15909//===----------------------------------------------------------------------===//
15910// X86 Optimization Hooks
15911//===----------------------------------------------------------------------===//
15912
Dan Gohman475871a2008-07-27 21:46:04 +000015913void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000015914 APInt &KnownZero,
15915 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000015916 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000015917 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015918 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015919 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000015920 assert((Opc >= ISD::BUILTIN_OP_END ||
15921 Opc == ISD::INTRINSIC_WO_CHAIN ||
15922 Opc == ISD::INTRINSIC_W_CHAIN ||
15923 Opc == ISD::INTRINSIC_VOID) &&
15924 "Should use MaskedValueIsZero if you don't know whether Op"
15925 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015926
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015927 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015928 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000015929 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015930 case X86ISD::ADD:
15931 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000015932 case X86ISD::ADC:
15933 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015934 case X86ISD::SMUL:
15935 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000015936 case X86ISD::INC:
15937 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000015938 case X86ISD::OR:
15939 case X86ISD::XOR:
15940 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015941 // These nodes' second result is a boolean.
15942 if (Op.getResNo() == 0)
15943 break;
15944 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015945 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015946 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000015947 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000015948 case ISD::INTRINSIC_WO_CHAIN: {
15949 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
15950 unsigned NumLoBits = 0;
15951 switch (IntId) {
15952 default: break;
15953 case Intrinsic::x86_sse_movmsk_ps:
15954 case Intrinsic::x86_avx_movmsk_ps_256:
15955 case Intrinsic::x86_sse2_movmsk_pd:
15956 case Intrinsic::x86_avx_movmsk_pd_256:
15957 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000015958 case Intrinsic::x86_sse2_pmovmskb_128:
15959 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000015960 // High bits of movmskp{s|d}, pmovmskb are known zero.
15961 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000015962 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000015963 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
15964 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
15965 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
15966 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
15967 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
15968 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000015969 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000015970 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015971 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000015972 break;
15973 }
15974 }
15975 break;
15976 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015977 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015978}
Chris Lattner259e97c2006-01-31 19:43:35 +000015979
Owen Andersonbc146b02010-09-21 20:42:50 +000015980unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
15981 unsigned Depth) const {
15982 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
15983 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
15984 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000015985
Owen Andersonbc146b02010-09-21 20:42:50 +000015986 // Fallback case.
15987 return 1;
15988}
15989
Evan Cheng206ee9d2006-07-07 08:33:52 +000015990/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000015991/// node is a GlobalAddress + offset.
15992bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000015993 const GlobalValue* &GA,
15994 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000015995 if (N->getOpcode() == X86ISD::Wrapper) {
15996 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015997 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000015998 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015999 return true;
16000 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000016001 }
Evan Chengad4196b2008-05-12 19:56:52 +000016002 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000016003}
16004
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016005/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
16006/// same as extracting the high 128-bit part of 256-bit vector and then
16007/// inserting the result into the low part of a new 256-bit vector
16008static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
16009 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000016010 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016011
16012 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000016013 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016014 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
16015 SVOp->getMaskElt(j) >= 0)
16016 return false;
16017
16018 return true;
16019}
16020
16021/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
16022/// same as extracting the low 128-bit part of 256-bit vector and then
16023/// inserting the result into the high part of a new 256-bit vector
16024static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
16025 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000016026 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016027
16028 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000016029 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016030 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
16031 SVOp->getMaskElt(j) >= 0)
16032 return false;
16033
16034 return true;
16035}
16036
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016037/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
16038static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000016039 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000016040 const X86Subtarget* Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016041 SDLoc dl(N);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016042 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
16043 SDValue V1 = SVOp->getOperand(0);
16044 SDValue V2 = SVOp->getOperand(1);
16045 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000016046 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016047
16048 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
16049 V2.getOpcode() == ISD::CONCAT_VECTORS) {
16050 //
16051 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000016052 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016053 // V UNDEF BUILD_VECTOR UNDEF
16054 // \ / \ /
16055 // CONCAT_VECTOR CONCAT_VECTOR
16056 // \ /
16057 // \ /
16058 // RESULT: V + zero extended
16059 //
16060 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
16061 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
16062 V1.getOperand(1).getOpcode() != ISD::UNDEF)
16063 return SDValue();
16064
16065 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
16066 return SDValue();
16067
16068 // To match the shuffle mask, the first half of the mask should
16069 // be exactly the first vector, and all the rest a splat with the
16070 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000016071 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016072 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
16073 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
16074 return SDValue();
16075
Chad Rosier3d1161e2012-01-03 21:05:52 +000016076 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
16077 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000016078 if (Ld->hasNUsesOfValue(1, 0)) {
16079 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
16080 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
16081 SDValue ResNode =
Michael Liao0ee17002013-04-19 04:03:37 +000016082 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops,
16083 array_lengthof(Ops),
Chad Rosier42726832012-05-07 18:47:44 +000016084 Ld->getMemoryVT(),
16085 Ld->getPointerInfo(),
16086 Ld->getAlignment(),
16087 false/*isVolatile*/, true/*ReadMem*/,
16088 false/*WriteMem*/);
Manman Ren2adc5032012-11-13 19:13:05 +000016089
16090 // Make sure the newly-created LOAD is in the same position as Ld in
16091 // terms of dependency. We create a TokenFactor for Ld and ResNode,
16092 // and update uses of Ld's output chain to use the TokenFactor.
16093 if (Ld->hasAnyUseOfValue(1)) {
16094 SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
16095 SDValue(Ld, 1), SDValue(ResNode.getNode(), 1));
16096 DAG.ReplaceAllUsesOfValueWith(SDValue(Ld, 1), NewChain);
16097 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(Ld, 1),
16098 SDValue(ResNode.getNode(), 1));
16099 }
16100
Chad Rosier42726832012-05-07 18:47:44 +000016101 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
16102 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000016103 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000016104
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016105 // Emit a zeroed vector and insert the desired subvector on its
16106 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000016107 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000016108 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016109 return DCI.CombineTo(N, InsV);
16110 }
16111
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016112 //===--------------------------------------------------------------------===//
16113 // Combine some shuffles into subvector extracts and inserts:
16114 //
16115
16116 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
16117 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000016118 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
16119 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016120 return DCI.CombineTo(N, InsV);
16121 }
16122
16123 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
16124 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000016125 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
16126 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016127 return DCI.CombineTo(N, InsV);
16128 }
16129
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016130 return SDValue();
16131}
16132
16133/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000016134static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000016135 TargetLowering::DAGCombinerInfo &DCI,
16136 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016137 SDLoc dl(N);
Owen Andersone50ed302009-08-10 22:56:29 +000016138 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000016139
Mon P Wanga0fd0d52010-12-19 23:55:53 +000016140 // Don't create instructions with illegal types after legalize types has run.
16141 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16142 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
16143 return SDValue();
16144
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000016145 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016146 if (Subtarget->hasFp256() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000016147 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000016148 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016149
16150 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000016151 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016152 return SDValue();
16153
16154 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
16155 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
16156 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000016157 SmallVector<SDValue, 16> Elts;
16158 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000016159 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000016160
Nate Begemanfdea31a2010-03-24 20:49:50 +000016161 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000016162}
Evan Chengd880b972008-05-09 21:53:03 +000016163
Nadav Roteme12bf182013-01-04 17:35:21 +000016164/// PerformTruncateCombine - Converts truncate operation to
16165/// a sequence of vector shuffle operations.
16166/// It is possible when we truncate 256-bit vector to 128-bit vector
Craig Topper55b24052012-09-11 06:15:32 +000016167static SDValue PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
16168 TargetLowering::DAGCombinerInfo &DCI,
16169 const X86Subtarget *Subtarget) {
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000016170 return SDValue();
16171}
16172
Craig Topper89f4e662012-03-20 07:17:59 +000016173/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
16174/// specific shuffle of a load can be folded into a single element load.
16175/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
16176/// shuffles have been customed lowered so we need to handle those here.
16177static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
16178 TargetLowering::DAGCombinerInfo &DCI) {
16179 if (DCI.isBeforeLegalizeOps())
16180 return SDValue();
16181
16182 SDValue InVec = N->getOperand(0);
16183 SDValue EltNo = N->getOperand(1);
16184
16185 if (!isa<ConstantSDNode>(EltNo))
16186 return SDValue();
16187
16188 EVT VT = InVec.getValueType();
16189
16190 bool HasShuffleIntoBitcast = false;
16191 if (InVec.getOpcode() == ISD::BITCAST) {
16192 // Don't duplicate a load with other uses.
16193 if (!InVec.hasOneUse())
16194 return SDValue();
16195 EVT BCVT = InVec.getOperand(0).getValueType();
16196 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
16197 return SDValue();
16198 InVec = InVec.getOperand(0);
16199 HasShuffleIntoBitcast = true;
16200 }
16201
16202 if (!isTargetShuffle(InVec.getOpcode()))
16203 return SDValue();
16204
16205 // Don't duplicate a load with other uses.
16206 if (!InVec.hasOneUse())
16207 return SDValue();
16208
16209 SmallVector<int, 16> ShuffleMask;
16210 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000016211 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
16212 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000016213 return SDValue();
16214
16215 // Select the input vector, guarding against out of range extract vector.
16216 unsigned NumElems = VT.getVectorNumElements();
16217 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
16218 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
16219 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
16220 : InVec.getOperand(1);
16221
16222 // If inputs to shuffle are the same for both ops, then allow 2 uses
16223 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
16224
16225 if (LdNode.getOpcode() == ISD::BITCAST) {
16226 // Don't duplicate a load with other uses.
16227 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
16228 return SDValue();
16229
16230 AllowedUses = 1; // only allow 1 load use if we have a bitcast
16231 LdNode = LdNode.getOperand(0);
16232 }
16233
16234 if (!ISD::isNormalLoad(LdNode.getNode()))
16235 return SDValue();
16236
16237 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
16238
16239 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
16240 return SDValue();
16241
16242 if (HasShuffleIntoBitcast) {
16243 // If there's a bitcast before the shuffle, check if the load type and
16244 // alignment is valid.
16245 unsigned Align = LN0->getAlignment();
16246 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +000016247 unsigned NewAlign = TLI.getDataLayout()->
Craig Topper89f4e662012-03-20 07:17:59 +000016248 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
16249
16250 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
16251 return SDValue();
16252 }
16253
16254 // All checks match so transform back to vector_shuffle so that DAG combiner
16255 // can finish the job
Andrew Trickac6d9be2013-05-25 02:42:55 +000016256 SDLoc dl(N);
Craig Topper89f4e662012-03-20 07:17:59 +000016257
16258 // Create shuffle node taking into account the case that its a unary shuffle
16259 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
16260 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
16261 InVec.getOperand(0), Shuffle,
16262 &ShuffleMask[0]);
16263 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
16264 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
16265 EltNo);
16266}
16267
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000016268/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
16269/// generation and convert it from being a bunch of shuffles and extracts
16270/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016271static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000016272 TargetLowering::DAGCombinerInfo &DCI) {
16273 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
16274 if (NewOp.getNode())
16275 return NewOp;
16276
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016277 SDValue InputVector = N->getOperand(0);
Manman Ren4c74a952012-10-30 22:15:38 +000016278 // Detect whether we are trying to convert from mmx to i32 and the bitcast
16279 // from mmx to v2i32 has a single usage.
16280 if (InputVector.getNode()->getOpcode() == llvm::ISD::BITCAST &&
16281 InputVector.getNode()->getOperand(0).getValueType() == MVT::x86mmx &&
16282 InputVector.hasOneUse() && N->getValueType(0) == MVT::i32)
Andrew Trickac6d9be2013-05-25 02:42:55 +000016283 return DAG.getNode(X86ISD::MMX_MOVD2W, SDLoc(InputVector),
Manman Ren4c74a952012-10-30 22:15:38 +000016284 N->getValueType(0),
16285 InputVector.getNode()->getOperand(0));
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016286
16287 // Only operate on vectors of 4 elements, where the alternative shuffling
16288 // gets to be more expensive.
16289 if (InputVector.getValueType() != MVT::v4i32)
16290 return SDValue();
16291
16292 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
16293 // single use which is a sign-extend or zero-extend, and all elements are
16294 // used.
16295 SmallVector<SDNode *, 4> Uses;
16296 unsigned ExtractedElements = 0;
16297 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
16298 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
16299 if (UI.getUse().getResNo() != InputVector.getResNo())
16300 return SDValue();
16301
16302 SDNode *Extract = *UI;
16303 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
16304 return SDValue();
16305
16306 if (Extract->getValueType(0) != MVT::i32)
16307 return SDValue();
16308 if (!Extract->hasOneUse())
16309 return SDValue();
16310 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
16311 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
16312 return SDValue();
16313 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
16314 return SDValue();
16315
16316 // Record which element was extracted.
16317 ExtractedElements |=
16318 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
16319
16320 Uses.push_back(Extract);
16321 }
16322
16323 // If not all the elements were used, this may not be worthwhile.
16324 if (ExtractedElements != 15)
16325 return SDValue();
16326
16327 // Ok, we've now decided to do the transformation.
Andrew Trickac6d9be2013-05-25 02:42:55 +000016328 SDLoc dl(InputVector);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016329
16330 // Store the value to a temporary stack slot.
16331 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000016332 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
16333 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016334
16335 // Replace each use (extract) with a load of the appropriate element.
16336 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
16337 UE = Uses.end(); UI != UE; ++UI) {
16338 SDNode *Extract = *UI;
16339
Nadav Rotem86694292011-05-17 08:31:57 +000016340 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016341 SDValue Idx = Extract->getOperand(1);
16342 unsigned EltSize =
16343 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
16344 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000016345 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016346 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
16347
Nadav Rotem86694292011-05-17 08:31:57 +000016348 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000016349 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016350
16351 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000016352 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000016353 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016354 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016355
16356 // Replace the exact with the load.
16357 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
16358 }
16359
16360 // The replacement was made in place; don't return anything.
16361 return SDValue();
16362}
16363
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016364/// \brief Matches a VSELECT onto min/max or return 0 if the node doesn't match.
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016365static std::pair<unsigned, bool>
16366matchIntegerMINMAX(SDValue Cond, EVT VT, SDValue LHS, SDValue RHS,
16367 SelectionDAG &DAG, const X86Subtarget *Subtarget) {
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016368 if (!VT.isVector())
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016369 return std::make_pair(0, false);
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016370
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016371 bool NeedSplit = false;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016372 switch (VT.getSimpleVT().SimpleTy) {
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016373 default: return std::make_pair(0, false);
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016374 case MVT::v32i8:
16375 case MVT::v16i16:
16376 case MVT::v8i32:
16377 if (!Subtarget->hasAVX2())
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016378 NeedSplit = true;
16379 if (!Subtarget->hasAVX())
16380 return std::make_pair(0, false);
16381 break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016382 case MVT::v16i8:
16383 case MVT::v8i16:
16384 case MVT::v4i32:
16385 if (!Subtarget->hasSSE2())
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016386 return std::make_pair(0, false);
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016387 }
16388
16389 // SSE2 has only a small subset of the operations.
16390 bool hasUnsigned = Subtarget->hasSSE41() ||
16391 (Subtarget->hasSSE2() && VT == MVT::v16i8);
16392 bool hasSigned = Subtarget->hasSSE41() ||
16393 (Subtarget->hasSSE2() && VT == MVT::v8i16);
16394
16395 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16396
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016397 unsigned Opc = 0;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016398 // Check for x CC y ? x : y.
16399 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
16400 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
16401 switch (CC) {
16402 default: break;
16403 case ISD::SETULT:
16404 case ISD::SETULE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016405 Opc = hasUnsigned ? X86ISD::UMIN : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016406 case ISD::SETUGT:
16407 case ISD::SETUGE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016408 Opc = hasUnsigned ? X86ISD::UMAX : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016409 case ISD::SETLT:
16410 case ISD::SETLE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016411 Opc = hasSigned ? X86ISD::SMIN : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016412 case ISD::SETGT:
16413 case ISD::SETGE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016414 Opc = hasSigned ? X86ISD::SMAX : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016415 }
16416 // Check for x CC y ? y : x -- a min/max with reversed arms.
16417 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
16418 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
16419 switch (CC) {
16420 default: break;
16421 case ISD::SETULT:
16422 case ISD::SETULE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016423 Opc = hasUnsigned ? X86ISD::UMAX : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016424 case ISD::SETUGT:
16425 case ISD::SETUGE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016426 Opc = hasUnsigned ? X86ISD::UMIN : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016427 case ISD::SETLT:
16428 case ISD::SETLE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016429 Opc = hasSigned ? X86ISD::SMAX : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016430 case ISD::SETGT:
16431 case ISD::SETGE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016432 Opc = hasSigned ? X86ISD::SMIN : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016433 }
16434 }
16435
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016436 return std::make_pair(Opc, NeedSplit);
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016437}
16438
Duncan Sands6bcd2192011-09-17 16:49:39 +000016439/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
16440/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016441static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000016442 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000016443 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016444 SDLoc DL(N);
Dan Gohman475871a2008-07-27 21:46:04 +000016445 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000016446 // Get the LHS/RHS of the select.
16447 SDValue LHS = N->getOperand(1);
16448 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000016449 EVT VT = LHS.getValueType();
Juergen Ributzkad7174712013-09-05 23:02:56 +000016450 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopherfd179292009-08-27 18:07:15 +000016451
Dan Gohman670e5392009-09-21 18:03:22 +000016452 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000016453 // instructions match the semantics of the common C idiom x<y?x:y but not
16454 // x<=y?x:y, because of how they handle negative zero (which can be
16455 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000016456 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
Juergen Ributzkad7174712013-09-05 23:02:56 +000016457 VT != MVT::f80 && TLI.isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000016458 (Subtarget->hasSSE2() ||
16459 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000016460 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016461
Chris Lattner47b4ce82009-03-11 05:48:52 +000016462 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000016463 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000016464 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
16465 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000016466 switch (CC) {
16467 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000016468 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000016469 // Converting this to a min would handle NaNs incorrectly, and swapping
16470 // the operands would cause it to handle comparisons between positive
16471 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000016472 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016473 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016474 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
16475 break;
16476 std::swap(LHS, RHS);
16477 }
Dan Gohman670e5392009-09-21 18:03:22 +000016478 Opcode = X86ISD::FMIN;
16479 break;
16480 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000016481 // Converting this to a min would handle comparisons between positive
16482 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016483 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016484 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
16485 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016486 Opcode = X86ISD::FMIN;
16487 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000016488 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000016489 // Converting this to a min would handle both negative zeros and NaNs
16490 // incorrectly, but we can swap the operands to fix both.
16491 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016492 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016493 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000016494 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016495 Opcode = X86ISD::FMIN;
16496 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016497
Dan Gohman670e5392009-09-21 18:03:22 +000016498 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016499 // Converting this to a max would handle comparisons between positive
16500 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016501 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000016502 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016503 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016504 Opcode = X86ISD::FMAX;
16505 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000016506 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000016507 // Converting this to a max would handle NaNs incorrectly, and swapping
16508 // the operands would cause it to handle comparisons between positive
16509 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000016510 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016511 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016512 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
16513 break;
16514 std::swap(LHS, RHS);
16515 }
Dan Gohman670e5392009-09-21 18:03:22 +000016516 Opcode = X86ISD::FMAX;
16517 break;
16518 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016519 // Converting this to a max would handle both negative zeros and NaNs
16520 // incorrectly, but we can swap the operands to fix both.
16521 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016522 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016523 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016524 case ISD::SETGE:
16525 Opcode = X86ISD::FMAX;
16526 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000016527 }
Dan Gohman670e5392009-09-21 18:03:22 +000016528 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000016529 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
16530 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000016531 switch (CC) {
16532 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000016533 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016534 // Converting this to a min would handle comparisons between positive
16535 // and negative zero incorrectly, and swapping the operands would
16536 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016537 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016538 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000016539 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016540 break;
16541 std::swap(LHS, RHS);
16542 }
Dan Gohman670e5392009-09-21 18:03:22 +000016543 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000016544 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016545 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000016546 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016547 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016548 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
16549 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016550 Opcode = X86ISD::FMIN;
16551 break;
16552 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016553 // Converting this to a min would handle both negative zeros and NaNs
16554 // incorrectly, but we can swap the operands to fix both.
16555 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016556 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016557 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016558 case ISD::SETGE:
16559 Opcode = X86ISD::FMIN;
16560 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016561
Dan Gohman670e5392009-09-21 18:03:22 +000016562 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000016563 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000016564 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016565 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016566 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000016567 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016568 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000016569 // Converting this to a max would handle comparisons between positive
16570 // and negative zero incorrectly, and swapping the operands would
16571 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016572 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016573 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000016574 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016575 break;
16576 std::swap(LHS, RHS);
16577 }
Dan Gohman670e5392009-09-21 18:03:22 +000016578 Opcode = X86ISD::FMAX;
16579 break;
16580 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000016581 // Converting this to a max would handle both negative zeros and NaNs
16582 // incorrectly, but we can swap the operands to fix both.
16583 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016584 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016585 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000016586 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016587 Opcode = X86ISD::FMAX;
16588 break;
16589 }
Chris Lattner83e6c992006-10-04 06:57:07 +000016590 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016591
Chris Lattner47b4ce82009-03-11 05:48:52 +000016592 if (Opcode)
16593 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000016594 }
Eric Christopherfd179292009-08-27 18:07:15 +000016595
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000016596 if (Subtarget->hasAVX512() && VT.isVector() &&
16597 Cond.getValueType().getVectorElementType() == MVT::i1) {
16598 // v16i8 (select v16i1, v16i8, v16i8) does not have a proper
16599 // lowering on AVX-512. In this case we convert it to
16600 // v16i8 (select v16i8, v16i8, v16i8) and use AVX instruction.
16601 // The same situation for all 128 and 256-bit vectors of i8 and i16
16602 EVT OpVT = LHS.getValueType();
16603 if ((OpVT.is128BitVector() || OpVT.is256BitVector()) &&
16604 (OpVT.getVectorElementType() == MVT::i8 ||
16605 OpVT.getVectorElementType() == MVT::i16)) {
16606 Cond = DAG.getNode(ISD::SIGN_EXTEND, DL, OpVT, Cond);
16607 DCI.AddToWorklist(Cond.getNode());
16608 return DAG.getNode(N->getOpcode(), DL, OpVT, Cond, LHS, RHS);
16609 }
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000016610 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000016611 // If this is a select between two integer constants, try to do some
16612 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000016613 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
16614 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000016615 // Don't do this for crazy integer types.
16616 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
16617 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000016618 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000016619 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000016620
Chris Lattnercee56e72009-03-13 05:53:31 +000016621 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000016622 // Efficiently invertible.
16623 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
16624 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
16625 isa<ConstantSDNode>(Cond.getOperand(1))))) {
16626 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000016627 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000016628 }
Eric Christopherfd179292009-08-27 18:07:15 +000016629
Chris Lattnerd1980a52009-03-12 06:52:53 +000016630 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000016631 if (FalseC->getAPIntValue() == 0 &&
16632 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000016633 if (NeedsCondInvert) // Invert the condition if needed.
16634 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16635 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016636
Chris Lattnerd1980a52009-03-12 06:52:53 +000016637 // Zero extend the condition if needed.
16638 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016639
Chris Lattnercee56e72009-03-13 05:53:31 +000016640 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000016641 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000016642 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000016643 }
Eric Christopherfd179292009-08-27 18:07:15 +000016644
Chris Lattner97a29a52009-03-13 05:22:11 +000016645 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000016646 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000016647 if (NeedsCondInvert) // Invert the condition if needed.
16648 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16649 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016650
Chris Lattner97a29a52009-03-13 05:22:11 +000016651 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000016652 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
16653 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000016654 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000016655 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000016656 }
Eric Christopherfd179292009-08-27 18:07:15 +000016657
Chris Lattnercee56e72009-03-13 05:53:31 +000016658 // Optimize cases that will turn into an LEA instruction. This requires
16659 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000016660 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000016661 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000016662 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000016663
Chris Lattnercee56e72009-03-13 05:53:31 +000016664 bool isFastMultiplier = false;
16665 if (Diff < 10) {
16666 switch ((unsigned char)Diff) {
16667 default: break;
16668 case 1: // result = add base, cond
16669 case 2: // result = lea base( , cond*2)
16670 case 3: // result = lea base(cond, cond*2)
16671 case 4: // result = lea base( , cond*4)
16672 case 5: // result = lea base(cond, cond*4)
16673 case 8: // result = lea base( , cond*8)
16674 case 9: // result = lea base(cond, cond*8)
16675 isFastMultiplier = true;
16676 break;
16677 }
16678 }
Eric Christopherfd179292009-08-27 18:07:15 +000016679
Chris Lattnercee56e72009-03-13 05:53:31 +000016680 if (isFastMultiplier) {
16681 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
16682 if (NeedsCondInvert) // Invert the condition if needed.
16683 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16684 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016685
Chris Lattnercee56e72009-03-13 05:53:31 +000016686 // Zero extend the condition if needed.
16687 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
16688 Cond);
16689 // Scale the condition by the difference.
16690 if (Diff != 1)
16691 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
16692 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016693
Chris Lattnercee56e72009-03-13 05:53:31 +000016694 // Add the base if non-zero.
16695 if (FalseC->getAPIntValue() != 0)
16696 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
16697 SDValue(FalseC, 0));
16698 return Cond;
16699 }
Eric Christopherfd179292009-08-27 18:07:15 +000016700 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000016701 }
16702 }
Eric Christopherfd179292009-08-27 18:07:15 +000016703
Evan Cheng56f582d2012-01-04 01:41:39 +000016704 // Canonicalize max and min:
16705 // (x > y) ? x : y -> (x >= y) ? x : y
16706 // (x < y) ? x : y -> (x <= y) ? x : y
16707 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
16708 // the need for an extra compare
16709 // against zero. e.g.
16710 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
16711 // subl %esi, %edi
16712 // testl %edi, %edi
16713 // movl $0, %eax
16714 // cmovgl %edi, %eax
16715 // =>
16716 // xorl %eax, %eax
16717 // subl %esi, $edi
16718 // cmovsl %eax, %edi
16719 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
16720 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
16721 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
16722 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16723 switch (CC) {
16724 default: break;
16725 case ISD::SETLT:
16726 case ISD::SETGT: {
16727 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
Andrew Trickac6d9be2013-05-25 02:42:55 +000016728 Cond = DAG.getSetCC(SDLoc(Cond), Cond.getValueType(),
Evan Cheng56f582d2012-01-04 01:41:39 +000016729 Cond.getOperand(0), Cond.getOperand(1), NewCC);
16730 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
16731 }
16732 }
16733 }
16734
Juergen Ributzkad7174712013-09-05 23:02:56 +000016735 // Early exit check
16736 if (!TLI.isTypeLegal(VT))
16737 return SDValue();
16738
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016739 // Match VSELECTs into subs with unsigned saturation.
Juergen Ributzkad7174712013-09-05 23:02:56 +000016740 if (N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC &&
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016741 // psubus is available in SSE2 and AVX2 for i8 and i16 vectors.
16742 ((Subtarget->hasSSE2() && (VT == MVT::v16i8 || VT == MVT::v8i16)) ||
16743 (Subtarget->hasAVX2() && (VT == MVT::v32i8 || VT == MVT::v16i16)))) {
16744 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16745
16746 // Check if one of the arms of the VSELECT is a zero vector. If it's on the
16747 // left side invert the predicate to simplify logic below.
16748 SDValue Other;
16749 if (ISD::isBuildVectorAllZeros(LHS.getNode())) {
16750 Other = RHS;
16751 CC = ISD::getSetCCInverse(CC, true);
16752 } else if (ISD::isBuildVectorAllZeros(RHS.getNode())) {
16753 Other = LHS;
16754 }
16755
16756 if (Other.getNode() && Other->getNumOperands() == 2 &&
16757 DAG.isEqualTo(Other->getOperand(0), Cond.getOperand(0))) {
16758 SDValue OpLHS = Other->getOperand(0), OpRHS = Other->getOperand(1);
16759 SDValue CondRHS = Cond->getOperand(1);
16760
16761 // Look for a general sub with unsigned saturation first.
16762 // x >= y ? x-y : 0 --> subus x, y
16763 // x > y ? x-y : 0 --> subus x, y
16764 if ((CC == ISD::SETUGE || CC == ISD::SETUGT) &&
16765 Other->getOpcode() == ISD::SUB && DAG.isEqualTo(OpRHS, CondRHS))
16766 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
16767
16768 // If the RHS is a constant we have to reverse the const canonicalization.
16769 // x > C-1 ? x+-C : 0 --> subus x, C
16770 if (CC == ISD::SETUGT && Other->getOpcode() == ISD::ADD &&
16771 isSplatVector(CondRHS.getNode()) && isSplatVector(OpRHS.getNode())) {
16772 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000016773 if (CondRHS.getConstantOperandVal(0) == -A-1)
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016774 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS,
Benjamin Kramer9fa92512013-02-04 15:19:25 +000016775 DAG.getConstant(-A, VT));
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016776 }
16777
16778 // Another special case: If C was a sign bit, the sub has been
16779 // canonicalized into a xor.
16780 // FIXME: Would it be better to use ComputeMaskedBits to determine whether
16781 // it's safe to decanonicalize the xor?
16782 // x s< 0 ? x^C : 0 --> subus x, C
16783 if (CC == ISD::SETLT && Other->getOpcode() == ISD::XOR &&
16784 ISD::isBuildVectorAllZeros(CondRHS.getNode()) &&
16785 isSplatVector(OpRHS.getNode())) {
16786 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
16787 if (A.isSignBit())
16788 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
16789 }
16790 }
16791 }
16792
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016793 // Try to match a min/max vector operation.
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016794 if (N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC) {
Juergen Ributzka7cdc3702013-09-21 05:15:01 +000016795 std::pair<unsigned, bool> ret = matchIntegerMINMAX(Cond, VT, LHS, RHS, DAG, Subtarget);
16796 unsigned Opc = ret.first;
16797 bool NeedSplit = ret.second;
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016798
16799 if (Opc && NeedSplit) {
16800 unsigned NumElems = VT.getVectorNumElements();
16801 // Extract the LHS vectors
16802 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, DL);
16803 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, DL);
16804
16805 // Extract the RHS vectors
16806 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, DL);
16807 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, DL);
16808
16809 // Create min/max for each subvector
16810 LHS = DAG.getNode(Opc, DL, LHS1.getValueType(), LHS1, RHS1);
16811 RHS = DAG.getNode(Opc, DL, LHS2.getValueType(), LHS2, RHS2);
16812
16813 // Merge the result
16814 return DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, LHS, RHS);
16815 } else if (Opc)
16816 return DAG.getNode(Opc, DL, VT, LHS, RHS);
16817 }
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016818
Michael Liaobf538412013-04-11 05:15:54 +000016819 // Simplify vector selection if the selector will be produced by CMPP*/PCMP*.
Juergen Ributzkad7174712013-09-05 23:02:56 +000016820 if (N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC &&
16821 // Check if SETCC has already been promoted
16822 TLI.getSetCCResultType(*DAG.getContext(), VT) == Cond.getValueType()) {
Michael Liaobf538412013-04-11 05:15:54 +000016823
16824 assert(Cond.getValueType().isVector() &&
16825 "vector select expects a vector selector!");
16826
16827 EVT IntVT = Cond.getValueType();
16828 bool TValIsAllOnes = ISD::isBuildVectorAllOnes(LHS.getNode());
16829 bool FValIsAllZeros = ISD::isBuildVectorAllZeros(RHS.getNode());
16830
16831 if (!TValIsAllOnes && !FValIsAllZeros) {
16832 // Try invert the condition if true value is not all 1s and false value
16833 // is not all 0s.
16834 bool TValIsAllZeros = ISD::isBuildVectorAllZeros(LHS.getNode());
16835 bool FValIsAllOnes = ISD::isBuildVectorAllOnes(RHS.getNode());
16836
16837 if (TValIsAllZeros || FValIsAllOnes) {
16838 SDValue CC = Cond.getOperand(2);
16839 ISD::CondCode NewCC =
16840 ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
16841 Cond.getOperand(0).getValueType().isInteger());
16842 Cond = DAG.getSetCC(DL, IntVT, Cond.getOperand(0), Cond.getOperand(1), NewCC);
16843 std::swap(LHS, RHS);
16844 TValIsAllOnes = FValIsAllOnes;
16845 FValIsAllZeros = TValIsAllZeros;
16846 }
16847 }
16848
16849 if (TValIsAllOnes || FValIsAllZeros) {
16850 SDValue Ret;
16851
16852 if (TValIsAllOnes && FValIsAllZeros)
16853 Ret = Cond;
16854 else if (TValIsAllOnes)
16855 Ret = DAG.getNode(ISD::OR, DL, IntVT, Cond,
16856 DAG.getNode(ISD::BITCAST, DL, IntVT, RHS));
16857 else if (FValIsAllZeros)
16858 Ret = DAG.getNode(ISD::AND, DL, IntVT, Cond,
16859 DAG.getNode(ISD::BITCAST, DL, IntVT, LHS));
16860
16861 return DAG.getNode(ISD::BITCAST, DL, VT, Ret);
16862 }
16863 }
16864
Nadav Rotemcc616562012-01-15 19:27:55 +000016865 // If we know that this node is legal then we know that it is going to be
16866 // matched by one of the SSE/AVX BLEND instructions. These instructions only
16867 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
16868 // to simplify previous instructions.
Nadav Rotemcc616562012-01-15 19:27:55 +000016869 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000016870 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000016871 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000016872
16873 // Don't optimize vector selects that map to mask-registers.
16874 if (BitWidth == 1)
16875 return SDValue();
16876
Nadav Rotemcc616562012-01-15 19:27:55 +000016877 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
16878 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
16879
16880 APInt KnownZero, KnownOne;
16881 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
16882 DCI.isBeforeLegalizeOps());
16883 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
16884 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
16885 DCI.CommitTargetLoweringOpt(TLO);
16886 }
16887
Dan Gohman475871a2008-07-27 21:46:04 +000016888 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000016889}
16890
Michael Liao2a33cec2012-08-10 19:58:13 +000016891// Check whether a boolean test is testing a boolean value generated by
16892// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
16893// code.
16894//
16895// Simplify the following patterns:
16896// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
16897// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
16898// to (Op EFLAGS Cond)
16899//
16900// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
16901// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
16902// to (Op EFLAGS !Cond)
16903//
16904// where Op could be BRCOND or CMOV.
16905//
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016906static SDValue checkBoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
Michael Liao2a33cec2012-08-10 19:58:13 +000016907 // Quit if not CMP and SUB with its value result used.
16908 if (Cmp.getOpcode() != X86ISD::CMP &&
16909 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
16910 return SDValue();
16911
16912 // Quit if not used as a boolean value.
16913 if (CC != X86::COND_E && CC != X86::COND_NE)
16914 return SDValue();
16915
16916 // Check CMP operands. One of them should be 0 or 1 and the other should be
16917 // an SetCC or extended from it.
16918 SDValue Op1 = Cmp.getOperand(0);
16919 SDValue Op2 = Cmp.getOperand(1);
16920
16921 SDValue SetCC;
16922 const ConstantSDNode* C = 0;
16923 bool needOppositeCond = (CC == X86::COND_E);
Michael Liao959ddbb2013-04-11 04:43:09 +000016924 bool checkAgainstTrue = false; // Is it a comparison against 1?
Michael Liao2a33cec2012-08-10 19:58:13 +000016925
16926 if ((C = dyn_cast<ConstantSDNode>(Op1)))
16927 SetCC = Op2;
16928 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
16929 SetCC = Op1;
16930 else // Quit if all operands are not constants.
16931 return SDValue();
16932
Michael Liao959ddbb2013-04-11 04:43:09 +000016933 if (C->getZExtValue() == 1) {
Michael Liao2a33cec2012-08-10 19:58:13 +000016934 needOppositeCond = !needOppositeCond;
Michael Liao959ddbb2013-04-11 04:43:09 +000016935 checkAgainstTrue = true;
16936 } else if (C->getZExtValue() != 0)
Michael Liao2a33cec2012-08-10 19:58:13 +000016937 // Quit if the constant is neither 0 or 1.
16938 return SDValue();
16939
Michael Liao959ddbb2013-04-11 04:43:09 +000016940 bool truncatedToBoolWithAnd = false;
16941 // Skip (zext $x), (trunc $x), or (and $x, 1) node.
16942 while (SetCC.getOpcode() == ISD::ZERO_EXTEND ||
16943 SetCC.getOpcode() == ISD::TRUNCATE ||
16944 SetCC.getOpcode() == ISD::AND) {
16945 if (SetCC.getOpcode() == ISD::AND) {
16946 int OpIdx = -1;
16947 ConstantSDNode *CS;
16948 if ((CS = dyn_cast<ConstantSDNode>(SetCC.getOperand(0))) &&
16949 CS->getZExtValue() == 1)
16950 OpIdx = 1;
16951 if ((CS = dyn_cast<ConstantSDNode>(SetCC.getOperand(1))) &&
16952 CS->getZExtValue() == 1)
16953 OpIdx = 0;
16954 if (OpIdx == -1)
16955 break;
16956 SetCC = SetCC.getOperand(OpIdx);
16957 truncatedToBoolWithAnd = true;
16958 } else
16959 SetCC = SetCC.getOperand(0);
16960 }
Michael Liao2a33cec2012-08-10 19:58:13 +000016961
Michael Liao7fdc66b2012-09-10 16:36:16 +000016962 switch (SetCC.getOpcode()) {
Michael Liao959ddbb2013-04-11 04:43:09 +000016963 case X86ISD::SETCC_CARRY:
16964 // Since SETCC_CARRY gives output based on R = CF ? ~0 : 0, it's unsafe to
16965 // simplify it if the result of SETCC_CARRY is not canonicalized to 0 or 1,
16966 // i.e. it's a comparison against true but the result of SETCC_CARRY is not
16967 // truncated to i1 using 'and'.
16968 if (checkAgainstTrue && !truncatedToBoolWithAnd)
16969 break;
16970 assert(X86::CondCode(SetCC.getConstantOperandVal(0)) == X86::COND_B &&
16971 "Invalid use of SETCC_CARRY!");
16972 // FALL THROUGH
Michael Liao7fdc66b2012-09-10 16:36:16 +000016973 case X86ISD::SETCC:
16974 // Set the condition code or opposite one if necessary.
16975 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
16976 if (needOppositeCond)
16977 CC = X86::GetOppositeBranchCondition(CC);
16978 return SetCC.getOperand(1);
16979 case X86ISD::CMOV: {
16980 // Check whether false/true value has canonical one, i.e. 0 or 1.
16981 ConstantSDNode *FVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(0));
16982 ConstantSDNode *TVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(1));
16983 // Quit if true value is not a constant.
16984 if (!TVal)
16985 return SDValue();
16986 // Quit if false value is not a constant.
16987 if (!FVal) {
Michael Liao7fdc66b2012-09-10 16:36:16 +000016988 SDValue Op = SetCC.getOperand(0);
Michael Liao258d9b72013-03-28 23:38:52 +000016989 // Skip 'zext' or 'trunc' node.
16990 if (Op.getOpcode() == ISD::ZERO_EXTEND ||
16991 Op.getOpcode() == ISD::TRUNCATE)
16992 Op = Op.getOperand(0);
Michael Liaoc26392a2013-03-28 23:41:26 +000016993 // A special case for rdrand/rdseed, where 0 is set if false cond is
16994 // found.
16995 if ((Op.getOpcode() != X86ISD::RDRAND &&
16996 Op.getOpcode() != X86ISD::RDSEED) || Op.getResNo() != 0)
Michael Liao7fdc66b2012-09-10 16:36:16 +000016997 return SDValue();
16998 }
16999 // Quit if false value is not the constant 0 or 1.
17000 bool FValIsFalse = true;
17001 if (FVal && FVal->getZExtValue() != 0) {
17002 if (FVal->getZExtValue() != 1)
17003 return SDValue();
17004 // If FVal is 1, opposite cond is needed.
17005 needOppositeCond = !needOppositeCond;
17006 FValIsFalse = false;
17007 }
17008 // Quit if TVal is not the constant opposite of FVal.
17009 if (FValIsFalse && TVal->getZExtValue() != 1)
17010 return SDValue();
17011 if (!FValIsFalse && TVal->getZExtValue() != 0)
17012 return SDValue();
17013 CC = X86::CondCode(SetCC.getConstantOperandVal(2));
17014 if (needOppositeCond)
17015 CC = X86::GetOppositeBranchCondition(CC);
17016 return SetCC.getOperand(3);
17017 }
17018 }
Michael Liao2a33cec2012-08-10 19:58:13 +000017019
Michael Liao7fdc66b2012-09-10 16:36:16 +000017020 return SDValue();
Michael Liao2a33cec2012-08-10 19:58:13 +000017021}
17022
Chris Lattnerd1980a52009-03-12 06:52:53 +000017023/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
17024static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017025 TargetLowering::DAGCombinerInfo &DCI,
17026 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017027 SDLoc DL(N);
Eric Christopherfd179292009-08-27 18:07:15 +000017028
Chris Lattnerd1980a52009-03-12 06:52:53 +000017029 // If the flag operand isn't dead, don't touch this CMOV.
17030 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
17031 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000017032
Evan Chengb5a55d92011-05-24 01:48:22 +000017033 SDValue FalseOp = N->getOperand(0);
17034 SDValue TrueOp = N->getOperand(1);
17035 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
17036 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000017037
Evan Chengb5a55d92011-05-24 01:48:22 +000017038 if (CC == X86::COND_E || CC == X86::COND_NE) {
17039 switch (Cond.getOpcode()) {
17040 default: break;
17041 case X86ISD::BSR:
17042 case X86ISD::BSF:
17043 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
17044 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
17045 return (CC == X86::COND_E) ? FalseOp : TrueOp;
17046 }
17047 }
17048
Michael Liao2a33cec2012-08-10 19:58:13 +000017049 SDValue Flags;
17050
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017051 Flags = checkBoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000017052 if (Flags.getNode() &&
17053 // Extra check as FCMOV only supports a subset of X86 cond.
Michael Liao7859f432012-09-06 07:11:22 +000017054 (FalseOp.getValueType() != MVT::f80 || hasFPCMov(CC))) {
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017055 SDValue Ops[] = { FalseOp, TrueOp,
17056 DAG.getConstant(CC, MVT::i8), Flags };
17057 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
17058 Ops, array_lengthof(Ops));
17059 }
17060
Chris Lattnerd1980a52009-03-12 06:52:53 +000017061 // If this is a select between two integer constants, try to do some
17062 // optimizations. Note that the operands are ordered the opposite of SELECT
17063 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000017064 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
17065 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000017066 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
17067 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000017068 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
17069 CC = X86::GetOppositeBranchCondition(CC);
17070 std::swap(TrueC, FalseC);
NAKAMURA Takumie2687452012-10-16 06:28:34 +000017071 std::swap(TrueOp, FalseOp);
Chris Lattnerd1980a52009-03-12 06:52:53 +000017072 }
Eric Christopherfd179292009-08-27 18:07:15 +000017073
Chris Lattnerd1980a52009-03-12 06:52:53 +000017074 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000017075 // This is efficient for any integer data type (including i8/i16) and
17076 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000017077 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000017078 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
17079 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000017080
Chris Lattnerd1980a52009-03-12 06:52:53 +000017081 // Zero extend the condition if needed.
17082 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000017083
Chris Lattnerd1980a52009-03-12 06:52:53 +000017084 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
17085 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000017086 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000017087 if (N->getNumValues() == 2) // Dead flag value?
17088 return DCI.CombineTo(N, Cond, SDValue());
17089 return Cond;
17090 }
Eric Christopherfd179292009-08-27 18:07:15 +000017091
Chris Lattnercee56e72009-03-13 05:53:31 +000017092 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
17093 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000017094 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000017095 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
17096 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000017097
Chris Lattner97a29a52009-03-13 05:22:11 +000017098 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000017099 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
17100 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000017101 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
17102 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000017103
Chris Lattner97a29a52009-03-13 05:22:11 +000017104 if (N->getNumValues() == 2) // Dead flag value?
17105 return DCI.CombineTo(N, Cond, SDValue());
17106 return Cond;
17107 }
Eric Christopherfd179292009-08-27 18:07:15 +000017108
Chris Lattnercee56e72009-03-13 05:53:31 +000017109 // Optimize cases that will turn into an LEA instruction. This requires
17110 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000017111 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000017112 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000017113 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000017114
Chris Lattnercee56e72009-03-13 05:53:31 +000017115 bool isFastMultiplier = false;
17116 if (Diff < 10) {
17117 switch ((unsigned char)Diff) {
17118 default: break;
17119 case 1: // result = add base, cond
17120 case 2: // result = lea base( , cond*2)
17121 case 3: // result = lea base(cond, cond*2)
17122 case 4: // result = lea base( , cond*4)
17123 case 5: // result = lea base(cond, cond*4)
17124 case 8: // result = lea base( , cond*8)
17125 case 9: // result = lea base(cond, cond*8)
17126 isFastMultiplier = true;
17127 break;
17128 }
17129 }
Eric Christopherfd179292009-08-27 18:07:15 +000017130
Chris Lattnercee56e72009-03-13 05:53:31 +000017131 if (isFastMultiplier) {
17132 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000017133 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
17134 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000017135 // Zero extend the condition if needed.
17136 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
17137 Cond);
17138 // Scale the condition by the difference.
17139 if (Diff != 1)
17140 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
17141 DAG.getConstant(Diff, Cond.getValueType()));
17142
17143 // Add the base if non-zero.
17144 if (FalseC->getAPIntValue() != 0)
17145 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
17146 SDValue(FalseC, 0));
17147 if (N->getNumValues() == 2) // Dead flag value?
17148 return DCI.CombineTo(N, Cond, SDValue());
17149 return Cond;
17150 }
Eric Christopherfd179292009-08-27 18:07:15 +000017151 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000017152 }
17153 }
NAKAMURA Takumie2687452012-10-16 06:28:34 +000017154
17155 // Handle these cases:
17156 // (select (x != c), e, c) -> select (x != c), e, x),
17157 // (select (x == c), c, e) -> select (x == c), x, e)
17158 // where the c is an integer constant, and the "select" is the combination
17159 // of CMOV and CMP.
17160 //
17161 // The rationale for this change is that the conditional-move from a constant
17162 // needs two instructions, however, conditional-move from a register needs
17163 // only one instruction.
17164 //
17165 // CAVEAT: By replacing a constant with a symbolic value, it may obscure
17166 // some instruction-combining opportunities. This opt needs to be
17167 // postponed as late as possible.
17168 //
17169 if (!DCI.isBeforeLegalize() && !DCI.isBeforeLegalizeOps()) {
17170 // the DCI.xxxx conditions are provided to postpone the optimization as
17171 // late as possible.
17172
17173 ConstantSDNode *CmpAgainst = 0;
17174 if ((Cond.getOpcode() == X86ISD::CMP || Cond.getOpcode() == X86ISD::SUB) &&
17175 (CmpAgainst = dyn_cast<ConstantSDNode>(Cond.getOperand(1))) &&
Jakub Staszak30fcfc32013-02-16 13:34:26 +000017176 !isa<ConstantSDNode>(Cond.getOperand(0))) {
NAKAMURA Takumie2687452012-10-16 06:28:34 +000017177
17178 if (CC == X86::COND_NE &&
17179 CmpAgainst == dyn_cast<ConstantSDNode>(FalseOp)) {
17180 CC = X86::GetOppositeBranchCondition(CC);
17181 std::swap(TrueOp, FalseOp);
17182 }
17183
17184 if (CC == X86::COND_E &&
17185 CmpAgainst == dyn_cast<ConstantSDNode>(TrueOp)) {
17186 SDValue Ops[] = { FalseOp, Cond.getOperand(0),
17187 DAG.getConstant(CC, MVT::i8), Cond };
17188 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList (), Ops,
17189 array_lengthof(Ops));
17190 }
17191 }
17192 }
17193
Chris Lattnerd1980a52009-03-12 06:52:53 +000017194 return SDValue();
17195}
17196
Evan Cheng0b0cd912009-03-28 05:57:29 +000017197/// PerformMulCombine - Optimize a single multiply with constant into two
17198/// in order to implement it with two cheaper instructions, e.g.
17199/// LEA + SHL, LEA + LEA.
17200static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
17201 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000017202 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
17203 return SDValue();
17204
Owen Andersone50ed302009-08-10 22:56:29 +000017205 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000017206 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000017207 return SDValue();
17208
17209 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
17210 if (!C)
17211 return SDValue();
17212 uint64_t MulAmt = C->getZExtValue();
17213 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
17214 return SDValue();
17215
17216 uint64_t MulAmt1 = 0;
17217 uint64_t MulAmt2 = 0;
17218 if ((MulAmt % 9) == 0) {
17219 MulAmt1 = 9;
17220 MulAmt2 = MulAmt / 9;
17221 } else if ((MulAmt % 5) == 0) {
17222 MulAmt1 = 5;
17223 MulAmt2 = MulAmt / 5;
17224 } else if ((MulAmt % 3) == 0) {
17225 MulAmt1 = 3;
17226 MulAmt2 = MulAmt / 3;
17227 }
17228 if (MulAmt2 &&
17229 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
Andrew Trickac6d9be2013-05-25 02:42:55 +000017230 SDLoc DL(N);
Evan Cheng0b0cd912009-03-28 05:57:29 +000017231
17232 if (isPowerOf2_64(MulAmt2) &&
17233 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
17234 // If second multiplifer is pow2, issue it first. We want the multiply by
17235 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
17236 // is an add.
17237 std::swap(MulAmt1, MulAmt2);
17238
17239 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000017240 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000017241 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000017242 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000017243 else
Evan Cheng73f24c92009-03-30 21:36:47 +000017244 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000017245 DAG.getConstant(MulAmt1, VT));
17246
Eric Christopherfd179292009-08-27 18:07:15 +000017247 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000017248 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000017249 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000017250 else
Evan Cheng73f24c92009-03-30 21:36:47 +000017251 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000017252 DAG.getConstant(MulAmt2, VT));
17253
17254 // Do not add new nodes to DAG combiner worklist.
17255 DCI.CombineTo(N, NewMul, false);
17256 }
17257 return SDValue();
17258}
17259
Evan Chengad9c0a32009-12-15 00:53:42 +000017260static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
17261 SDValue N0 = N->getOperand(0);
17262 SDValue N1 = N->getOperand(1);
17263 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
17264 EVT VT = N0.getValueType();
17265
17266 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
17267 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000017268 if (VT.isInteger() && !VT.isVector() &&
17269 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000017270 N0.getOperand(1).getOpcode() == ISD::Constant) {
17271 SDValue N00 = N0.getOperand(0);
17272 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
17273 ((N00.getOpcode() == ISD::ANY_EXTEND ||
17274 N00.getOpcode() == ISD::ZERO_EXTEND) &&
17275 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
17276 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
17277 APInt ShAmt = N1C->getAPIntValue();
17278 Mask = Mask.shl(ShAmt);
17279 if (Mask != 0)
Andrew Trickac6d9be2013-05-25 02:42:55 +000017280 return DAG.getNode(ISD::AND, SDLoc(N), VT,
Evan Chengad9c0a32009-12-15 00:53:42 +000017281 N00, DAG.getConstant(Mask, VT));
17282 }
17283 }
17284
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000017285 // Hardware support for vector shifts is sparse which makes us scalarize the
17286 // vector operations in many cases. Also, on sandybridge ADD is faster than
17287 // shl.
17288 // (shl V, 1) -> add V,V
17289 if (isSplatVector(N1.getNode())) {
17290 assert(N0.getValueType().isVector() && "Invalid vector shift type");
17291 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
17292 // We shift all of the values by one. In many cases we do not have
17293 // hardware support for this operation. This is better expressed as an ADD
17294 // of two values.
17295 if (N1C && (1 == N1C->getZExtValue())) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017296 return DAG.getNode(ISD::ADD, SDLoc(N), VT, N0, N0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000017297 }
17298 }
17299
Evan Chengad9c0a32009-12-15 00:53:42 +000017300 return SDValue();
17301}
Evan Cheng0b0cd912009-03-28 05:57:29 +000017302
Stephen Linfff96732013-07-12 15:31:36 +000017303/// \brief Returns a vector of 0s if the node in input is a vector logical
17304/// shift by a constant amount which is known to be bigger than or equal
17305/// to the vector element size in bits.
17306static SDValue performShiftToAllZeros(SDNode *N, SelectionDAG &DAG,
17307 const X86Subtarget *Subtarget) {
17308 EVT VT = N->getValueType(0);
17309
17310 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
17311 (!Subtarget->hasInt256() ||
17312 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
17313 return SDValue();
17314
17315 SDValue Amt = N->getOperand(1);
17316 SDLoc DL(N);
17317 if (isSplatVector(Amt.getNode())) {
17318 SDValue SclrAmt = Amt->getOperand(0);
17319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
17320 APInt ShiftAmt = C->getAPIntValue();
17321 unsigned MaxAmount = VT.getVectorElementType().getSizeInBits();
17322
17323 // SSE2/AVX2 logical shifts always return a vector of 0s
17324 // if the shift amount is bigger than or equal to
17325 // the element size. The constant shift amount will be
17326 // encoded as a 8-bit immediate.
17327 if (ShiftAmt.trunc(8).uge(MaxAmount))
17328 return getZeroVector(VT, Subtarget, DAG, DL);
17329 }
17330 }
17331
17332 return SDValue();
17333}
17334
Nadav Rotem0fb65232013-05-04 23:24:56 +000017335/// PerformShiftCombine - Combine shifts.
Nate Begeman740ab032009-01-26 00:52:55 +000017336static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000017337 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000017338 const X86Subtarget *Subtarget) {
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000017339 if (N->getOpcode() == ISD::SHL) {
17340 SDValue V = PerformSHLCombine(N, DAG);
17341 if (V.getNode()) return V;
17342 }
Evan Chengad9c0a32009-12-15 00:53:42 +000017343
Stephen Linfff96732013-07-12 15:31:36 +000017344 if (N->getOpcode() != ISD::SRA) {
17345 // Try to fold this logical shift into a zero vector.
17346 SDValue V = performShiftToAllZeros(N, DAG, Subtarget);
17347 if (V.getNode()) return V;
17348 }
17349
Michael Liao42317cc2013-03-20 02:33:21 +000017350 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000017351}
17352
Stuart Hastings865f0932011-06-03 23:53:54 +000017353// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
17354// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
17355// and friends. Likewise for OR -> CMPNEQSS.
17356static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
17357 TargetLowering::DAGCombinerInfo &DCI,
17358 const X86Subtarget *Subtarget) {
17359 unsigned opcode;
17360
17361 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
17362 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000017363 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000017364 SDValue N0 = N->getOperand(0);
17365 SDValue N1 = N->getOperand(1);
17366 SDValue CMP0 = N0->getOperand(1);
17367 SDValue CMP1 = N1->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017368 SDLoc DL(N);
Stuart Hastings865f0932011-06-03 23:53:54 +000017369
17370 // The SETCCs should both refer to the same CMP.
17371 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
17372 return SDValue();
17373
17374 SDValue CMP00 = CMP0->getOperand(0);
17375 SDValue CMP01 = CMP0->getOperand(1);
17376 EVT VT = CMP00.getValueType();
17377
17378 if (VT == MVT::f32 || VT == MVT::f64) {
17379 bool ExpectingFlags = false;
17380 // Check for any users that want flags:
Jakub Staszak30fcfc32013-02-16 13:34:26 +000017381 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Stuart Hastings865f0932011-06-03 23:53:54 +000017382 !ExpectingFlags && UI != UE; ++UI)
17383 switch (UI->getOpcode()) {
17384 default:
17385 case ISD::BR_CC:
17386 case ISD::BRCOND:
17387 case ISD::SELECT:
17388 ExpectingFlags = true;
17389 break;
17390 case ISD::CopyToReg:
17391 case ISD::SIGN_EXTEND:
17392 case ISD::ZERO_EXTEND:
17393 case ISD::ANY_EXTEND:
17394 break;
17395 }
17396
17397 if (!ExpectingFlags) {
17398 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
17399 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
17400
17401 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
17402 X86::CondCode tmp = cc0;
17403 cc0 = cc1;
17404 cc1 = tmp;
17405 }
17406
17407 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
17408 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
17409 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
17410 X86ISD::NodeType NTOperator = is64BitFP ?
17411 X86ISD::FSETCCsd : X86ISD::FSETCCss;
17412 // FIXME: need symbolic constants for these magic numbers.
17413 // See X86ATTInstPrinter.cpp:printSSECC().
17414 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
17415 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
17416 DAG.getConstant(x86cc, MVT::i8));
17417 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
17418 OnesOrZeroesF);
17419 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
17420 DAG.getConstant(1, MVT::i32));
17421 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
17422 return OneBitOfTruth;
17423 }
17424 }
17425 }
17426 }
17427 return SDValue();
17428}
17429
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017430/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
17431/// so it can be folded inside ANDNP.
17432static bool CanFoldXORWithAllOnes(const SDNode *N) {
17433 EVT VT = N->getValueType(0);
17434
17435 // Match direct AllOnes for 128 and 256-bit vectors
17436 if (ISD::isBuildVectorAllOnes(N))
17437 return true;
17438
17439 // Look through a bit convert.
17440 if (N->getOpcode() == ISD::BITCAST)
17441 N = N->getOperand(0).getNode();
17442
17443 // Sometimes the operand may come from a insert_subvector building a 256-bit
17444 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000017445 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000017446 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
17447 SDValue V1 = N->getOperand(0);
17448 SDValue V2 = N->getOperand(1);
17449
17450 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
17451 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
17452 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
17453 ISD::isBuildVectorAllOnes(V2.getNode()))
17454 return true;
17455 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017456
17457 return false;
17458}
17459
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017460// On AVX/AVX2 the type v8i1 is legalized to v8i16, which is an XMM sized
17461// register. In most cases we actually compare or select YMM-sized registers
17462// and mixing the two types creates horrible code. This method optimizes
17463// some of the transition sequences.
17464static SDValue WidenMaskArithmetic(SDNode *N, SelectionDAG &DAG,
17465 TargetLowering::DAGCombinerInfo &DCI,
17466 const X86Subtarget *Subtarget) {
17467 EVT VT = N->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000017468 if (!VT.is256BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017469 return SDValue();
17470
17471 assert((N->getOpcode() == ISD::ANY_EXTEND ||
17472 N->getOpcode() == ISD::ZERO_EXTEND ||
17473 N->getOpcode() == ISD::SIGN_EXTEND) && "Invalid Node");
17474
17475 SDValue Narrow = N->getOperand(0);
17476 EVT NarrowVT = Narrow->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000017477 if (!NarrowVT.is128BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017478 return SDValue();
17479
17480 if (Narrow->getOpcode() != ISD::XOR &&
17481 Narrow->getOpcode() != ISD::AND &&
17482 Narrow->getOpcode() != ISD::OR)
17483 return SDValue();
17484
17485 SDValue N0 = Narrow->getOperand(0);
17486 SDValue N1 = Narrow->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017487 SDLoc DL(Narrow);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017488
17489 // The Left side has to be a trunc.
17490 if (N0.getOpcode() != ISD::TRUNCATE)
17491 return SDValue();
17492
17493 // The type of the truncated inputs.
17494 EVT WideVT = N0->getOperand(0)->getValueType(0);
17495 if (WideVT != VT)
17496 return SDValue();
17497
17498 // The right side has to be a 'trunc' or a constant vector.
17499 bool RHSTrunc = N1.getOpcode() == ISD::TRUNCATE;
17500 bool RHSConst = (isSplatVector(N1.getNode()) &&
17501 isa<ConstantSDNode>(N1->getOperand(0)));
17502 if (!RHSTrunc && !RHSConst)
17503 return SDValue();
17504
17505 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
17506
17507 if (!TLI.isOperationLegalOrPromote(Narrow->getOpcode(), WideVT))
17508 return SDValue();
17509
17510 // Set N0 and N1 to hold the inputs to the new wide operation.
17511 N0 = N0->getOperand(0);
17512 if (RHSConst) {
17513 N1 = DAG.getNode(ISD::ZERO_EXTEND, DL, WideVT.getScalarType(),
17514 N1->getOperand(0));
17515 SmallVector<SDValue, 8> C(WideVT.getVectorNumElements(), N1);
17516 N1 = DAG.getNode(ISD::BUILD_VECTOR, DL, WideVT, &C[0], C.size());
17517 } else if (RHSTrunc) {
17518 N1 = N1->getOperand(0);
17519 }
17520
17521 // Generate the wide operation.
Nadav Roteme3b24892013-01-02 17:41:03 +000017522 SDValue Op = DAG.getNode(Narrow->getOpcode(), DL, WideVT, N0, N1);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017523 unsigned Opcode = N->getOpcode();
17524 switch (Opcode) {
17525 case ISD::ANY_EXTEND:
17526 return Op;
17527 case ISD::ZERO_EXTEND: {
17528 unsigned InBits = NarrowVT.getScalarType().getSizeInBits();
17529 APInt Mask = APInt::getAllOnesValue(InBits);
17530 Mask = Mask.zext(VT.getScalarType().getSizeInBits());
17531 return DAG.getNode(ISD::AND, DL, VT,
17532 Op, DAG.getConstant(Mask, VT));
17533 }
17534 case ISD::SIGN_EXTEND:
17535 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT,
17536 Op, DAG.getValueType(NarrowVT));
17537 default:
17538 llvm_unreachable("Unexpected opcode");
17539 }
17540}
17541
Nate Begemanb65c1752010-12-17 22:55:37 +000017542static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
17543 TargetLowering::DAGCombinerInfo &DCI,
17544 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017545 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000017546 if (DCI.isBeforeLegalizeOps())
17547 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017548
Stuart Hastings865f0932011-06-03 23:53:54 +000017549 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
17550 if (R.getNode())
17551 return R;
17552
Craig Topperb6ac30a2013-08-30 06:52:21 +000017553 // Create BLSI, BLSR, and BZHI instructions
Craig Topperb4c94572011-10-21 06:55:01 +000017554 // BLSI is X & (-X)
17555 // BLSR is X & (X-1)
Craig Topperb6ac30a2013-08-30 06:52:21 +000017556 // BZHI is X & ((1 << Y) - 1)
Craig Topper69c474f2013-09-02 07:53:17 +000017557 // BEXTR is ((X >> imm) & (2**size-1))
Craig Topperb6ac30a2013-08-30 06:52:21 +000017558 if (VT == MVT::i32 || VT == MVT::i64) {
Craig Topper54a11172011-10-14 07:06:56 +000017559 SDValue N0 = N->getOperand(0);
17560 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017561 SDLoc DL(N);
Craig Topper54a11172011-10-14 07:06:56 +000017562
Craig Topperb6ac30a2013-08-30 06:52:21 +000017563 if (Subtarget->hasBMI()) {
17564 // Check LHS for neg
17565 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
17566 isZero(N0.getOperand(0)))
17567 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
Craig Topperb4c94572011-10-21 06:55:01 +000017568
Craig Topperb6ac30a2013-08-30 06:52:21 +000017569 // Check RHS for neg
17570 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
17571 isZero(N1.getOperand(0)))
17572 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
Craig Topperb4c94572011-10-21 06:55:01 +000017573
Craig Topperb6ac30a2013-08-30 06:52:21 +000017574 // Check LHS for X-1
17575 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
17576 isAllOnes(N0.getOperand(1)))
17577 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
Craig Topperb4c94572011-10-21 06:55:01 +000017578
Craig Topperb6ac30a2013-08-30 06:52:21 +000017579 // Check RHS for X-1
17580 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
17581 isAllOnes(N1.getOperand(1)))
17582 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
Craig Topper69c474f2013-09-02 07:53:17 +000017583
17584 // Check for BEXTR
17585 if (N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::SRL) {
17586 ConstantSDNode *MaskNode = dyn_cast<ConstantSDNode>(N1);
17587 ConstantSDNode *ShiftNode = dyn_cast<ConstantSDNode>(N0.getOperand(1));
17588 if (MaskNode && ShiftNode) {
17589 uint64_t Mask = MaskNode->getZExtValue();
17590 uint64_t Shift = ShiftNode->getZExtValue();
17591 if (isMask_64(Mask)) {
17592 uint64_t MaskSize = CountPopulation_64(Mask);
17593 if (Shift + MaskSize <= VT.getSizeInBits())
17594 return DAG.getNode(X86ISD::BEXTR, DL, VT, N0.getOperand(0),
17595 DAG.getConstant(Shift | (MaskSize << 8), VT));
17596 }
17597 }
17598 }
Craig Topperb6ac30a2013-08-30 06:52:21 +000017599 }
17600
17601 if (Subtarget->hasBMI2()) {
17602 // Check for (and (add (shl 1, Y), -1), X)
17603 if (N0.getOpcode() == ISD::ADD && isAllOnes(N0.getOperand(1))) {
17604 SDValue N00 = N0.getOperand(0);
17605 if (N00.getOpcode() == ISD::SHL) {
17606 SDValue N001 = N00.getOperand(1);
17607 assert(N001.getValueType() == MVT::i8 && "unexpected type");
17608 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N00.getOperand(0));
17609 if (C && C->getZExtValue() == 1)
Craig Toppera9080652013-08-30 07:16:16 +000017610 return DAG.getNode(X86ISD::BZHI, DL, VT, N1, N001);
Craig Topperb6ac30a2013-08-30 06:52:21 +000017611 }
17612 }
17613
17614 // Check for (and X, (add (shl 1, Y), -1))
17615 if (N1.getOpcode() == ISD::ADD && isAllOnes(N1.getOperand(1))) {
17616 SDValue N10 = N1.getOperand(0);
17617 if (N10.getOpcode() == ISD::SHL) {
17618 SDValue N101 = N10.getOperand(1);
17619 assert(N101.getValueType() == MVT::i8 && "unexpected type");
17620 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N10.getOperand(0));
17621 if (C && C->getZExtValue() == 1)
Craig Toppera9080652013-08-30 07:16:16 +000017622 return DAG.getNode(X86ISD::BZHI, DL, VT, N0, N101);
Craig Topperb6ac30a2013-08-30 06:52:21 +000017623 }
17624 }
17625 }
Craig Topperb4c94572011-10-21 06:55:01 +000017626
Craig Topper54a11172011-10-14 07:06:56 +000017627 return SDValue();
17628 }
17629
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000017630 // Want to form ANDNP nodes:
17631 // 1) In the hopes of then easily combining them with OR and AND nodes
17632 // to form PBLEND/PSIGN.
17633 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000017634 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000017635 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017636
Nate Begemanb65c1752010-12-17 22:55:37 +000017637 SDValue N0 = N->getOperand(0);
17638 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017639 SDLoc DL(N);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017640
Nate Begemanb65c1752010-12-17 22:55:37 +000017641 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017642 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017643 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
17644 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000017645 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000017646
17647 // Check RHS for vnot
17648 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017649 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
17650 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000017651 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017652
Nate Begemanb65c1752010-12-17 22:55:37 +000017653 return SDValue();
17654}
17655
Evan Cheng760d1942010-01-04 21:22:48 +000017656static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000017657 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000017658 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017659 EVT VT = N->getValueType(0);
Evan Cheng39cfeec2010-04-28 02:25:18 +000017660 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000017661 return SDValue();
17662
Stuart Hastings865f0932011-06-03 23:53:54 +000017663 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
17664 if (R.getNode())
17665 return R;
17666
Evan Cheng760d1942010-01-04 21:22:48 +000017667 SDValue N0 = N->getOperand(0);
17668 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017669
Nate Begemanb65c1752010-12-17 22:55:37 +000017670 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000017671 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000017672 if (!Subtarget->hasSSSE3() ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017673 (VT == MVT::v4i64 && !Subtarget->hasInt256()))
Craig Topper1666cb62011-11-19 07:07:26 +000017674 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017675
Craig Topper1666cb62011-11-19 07:07:26 +000017676 // Canonicalize pandn to RHS
17677 if (N0.getOpcode() == X86ISD::ANDNP)
17678 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000017679 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000017680 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
17681 SDValue Mask = N1.getOperand(0);
17682 SDValue X = N1.getOperand(1);
17683 SDValue Y;
17684 if (N0.getOperand(0) == Mask)
17685 Y = N0.getOperand(1);
17686 if (N0.getOperand(1) == Mask)
17687 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017688
Craig Topper1666cb62011-11-19 07:07:26 +000017689 // Check to see if the mask appeared in both the AND and ANDNP and
17690 if (!Y.getNode())
17691 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017692
Craig Topper1666cb62011-11-19 07:07:26 +000017693 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000017694 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000017695 if (Mask.getOpcode() == ISD::BITCAST)
17696 Mask = Mask.getOperand(0);
17697 if (X.getOpcode() == ISD::BITCAST)
17698 X = X.getOperand(0);
17699 if (Y.getOpcode() == ISD::BITCAST)
17700 Y = Y.getOperand(0);
17701
Craig Topper1666cb62011-11-19 07:07:26 +000017702 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017703
Craig Toppered2e13d2012-01-22 19:15:14 +000017704 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000017705 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
17706 // there is no psrai.b
Craig Topper1666cb62011-11-19 07:07:26 +000017707 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
Michael Liao42317cc2013-03-20 02:33:21 +000017708 unsigned SraAmt = ~0;
17709 if (Mask.getOpcode() == ISD::SRA) {
17710 SDValue Amt = Mask.getOperand(1);
17711 if (isSplatVector(Amt.getNode())) {
17712 SDValue SclrAmt = Amt->getOperand(0);
17713 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt))
17714 SraAmt = C->getZExtValue();
17715 }
17716 } else if (Mask.getOpcode() == X86ISD::VSRAI) {
17717 SDValue SraC = Mask.getOperand(1);
17718 SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
17719 }
Craig Topper1666cb62011-11-19 07:07:26 +000017720 if ((SraAmt + 1) != EltBits)
17721 return SDValue();
17722
Andrew Trickac6d9be2013-05-25 02:42:55 +000017723 SDLoc DL(N);
Craig Topper1666cb62011-11-19 07:07:26 +000017724
17725 // Now we know we at least have a plendvb with the mask val. See if
17726 // we can form a psignb/w/d.
17727 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000017728 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
17729 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000017730 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
17731 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
17732 "Unsupported VT for PSIGN");
Nadav Rotemf8db4472013-02-24 07:09:35 +000017733 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000017734 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000017735 }
17736 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000017737 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000017738 return SDValue();
17739
17740 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
17741
17742 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
17743 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
17744 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000017745 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000017746 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000017747 }
17748 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017749
Craig Topper1666cb62011-11-19 07:07:26 +000017750 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
17751 return SDValue();
17752
Nate Begemanb65c1752010-12-17 22:55:37 +000017753 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000017754 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
17755 std::swap(N0, N1);
17756 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
17757 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000017758 if (!N0.hasOneUse() || !N1.hasOneUse())
17759 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000017760
17761 SDValue ShAmt0 = N0.getOperand(1);
17762 if (ShAmt0.getValueType() != MVT::i8)
17763 return SDValue();
17764 SDValue ShAmt1 = N1.getOperand(1);
17765 if (ShAmt1.getValueType() != MVT::i8)
17766 return SDValue();
17767 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
17768 ShAmt0 = ShAmt0.getOperand(0);
17769 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
17770 ShAmt1 = ShAmt1.getOperand(0);
17771
Andrew Trickac6d9be2013-05-25 02:42:55 +000017772 SDLoc DL(N);
Evan Cheng760d1942010-01-04 21:22:48 +000017773 unsigned Opc = X86ISD::SHLD;
17774 SDValue Op0 = N0.getOperand(0);
17775 SDValue Op1 = N1.getOperand(0);
17776 if (ShAmt0.getOpcode() == ISD::SUB) {
17777 Opc = X86ISD::SHRD;
17778 std::swap(Op0, Op1);
17779 std::swap(ShAmt0, ShAmt1);
17780 }
17781
Evan Cheng8b1190a2010-04-28 01:18:01 +000017782 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000017783 if (ShAmt1.getOpcode() == ISD::SUB) {
17784 SDValue Sum = ShAmt1.getOperand(0);
17785 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000017786 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
17787 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
17788 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
17789 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000017790 return DAG.getNode(Opc, DL, VT,
17791 Op0, Op1,
17792 DAG.getNode(ISD::TRUNCATE, DL,
17793 MVT::i8, ShAmt0));
17794 }
17795 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
17796 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
17797 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000017798 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000017799 return DAG.getNode(Opc, DL, VT,
17800 N0.getOperand(0), N1.getOperand(0),
17801 DAG.getNode(ISD::TRUNCATE, DL,
17802 MVT::i8, ShAmt0));
17803 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017804
Evan Cheng760d1942010-01-04 21:22:48 +000017805 return SDValue();
17806}
17807
Manman Ren92363622012-06-07 22:39:10 +000017808// Generate NEG and CMOV for integer abs.
17809static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
17810 EVT VT = N->getValueType(0);
17811
17812 // Since X86 does not have CMOV for 8-bit integer, we don't convert
17813 // 8-bit integer abs to NEG and CMOV.
17814 if (VT.isInteger() && VT.getSizeInBits() == 8)
17815 return SDValue();
17816
17817 SDValue N0 = N->getOperand(0);
17818 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017819 SDLoc DL(N);
Manman Ren92363622012-06-07 22:39:10 +000017820
17821 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
17822 // and change it to SUB and CMOV.
17823 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
17824 N0.getOpcode() == ISD::ADD &&
17825 N0.getOperand(1) == N1 &&
17826 N1.getOpcode() == ISD::SRA &&
17827 N1.getOperand(0) == N0.getOperand(0))
17828 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
17829 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
17830 // Generate SUB & CMOV.
17831 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
17832 DAG.getConstant(0, VT), N0.getOperand(0));
17833
17834 SDValue Ops[] = { N0.getOperand(0), Neg,
17835 DAG.getConstant(X86::COND_GE, MVT::i8),
17836 SDValue(Neg.getNode(), 1) };
17837 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
17838 Ops, array_lengthof(Ops));
17839 }
17840 return SDValue();
17841}
17842
Craig Topper3738ccd2011-12-27 06:27:23 +000017843// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000017844static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
17845 TargetLowering::DAGCombinerInfo &DCI,
17846 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017847 EVT VT = N->getValueType(0);
Craig Topperb4c94572011-10-21 06:55:01 +000017848 if (DCI.isBeforeLegalizeOps())
17849 return SDValue();
17850
Manman Ren45d53b82012-06-08 18:58:26 +000017851 if (Subtarget->hasCMov()) {
17852 SDValue RV = performIntegerAbsCombine(N, DAG);
17853 if (RV.getNode())
17854 return RV;
17855 }
Manman Ren92363622012-06-07 22:39:10 +000017856
17857 // Try forming BMI if it is available.
17858 if (!Subtarget->hasBMI())
17859 return SDValue();
17860
Craig Topperb4c94572011-10-21 06:55:01 +000017861 if (VT != MVT::i32 && VT != MVT::i64)
17862 return SDValue();
17863
Craig Topper3738ccd2011-12-27 06:27:23 +000017864 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
17865
Craig Topperb4c94572011-10-21 06:55:01 +000017866 // Create BLSMSK instructions by finding X ^ (X-1)
17867 SDValue N0 = N->getOperand(0);
17868 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017869 SDLoc DL(N);
Craig Topperb4c94572011-10-21 06:55:01 +000017870
17871 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
17872 isAllOnes(N0.getOperand(1)))
17873 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
17874
17875 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
17876 isAllOnes(N1.getOperand(1)))
17877 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
17878
17879 return SDValue();
17880}
17881
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017882/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
17883static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017884 TargetLowering::DAGCombinerInfo &DCI,
17885 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017886 LoadSDNode *Ld = cast<LoadSDNode>(N);
17887 EVT RegVT = Ld->getValueType(0);
17888 EVT MemVT = Ld->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000017889 SDLoc dl(Ld);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017890 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem48177ac2013-01-18 23:10:30 +000017891 unsigned RegSz = RegVT.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017892
Michael Liaod4584c92013-03-25 23:50:10 +000017893 // On Sandybridge unaligned 256bit loads are inefficient.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017894 ISD::LoadExtType Ext = Ld->getExtensionType();
Nadav Rotem48177ac2013-01-18 23:10:30 +000017895 unsigned Alignment = Ld->getAlignment();
Michael Liaod4584c92013-03-25 23:50:10 +000017896 bool IsAligned = Alignment == 0 || Alignment >= MemVT.getSizeInBits()/8;
Nadav Rotem48177ac2013-01-18 23:10:30 +000017897 if (RegVT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000017898 !DCI.isBeforeLegalizeOps() && !IsAligned && Ext == ISD::NON_EXTLOAD) {
Nadav Rotem48177ac2013-01-18 23:10:30 +000017899 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotemba958652013-01-19 08:38:41 +000017900 if (NumElems < 2)
17901 return SDValue();
17902
Nadav Rotem48177ac2013-01-18 23:10:30 +000017903 SDValue Ptr = Ld->getBasePtr();
17904 SDValue Increment = DAG.getConstant(16, TLI.getPointerTy());
17905
17906 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
17907 NumElems/2);
17908 SDValue Load1 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
17909 Ld->getPointerInfo(), Ld->isVolatile(),
17910 Ld->isNonTemporal(), Ld->isInvariant(),
17911 Alignment);
17912 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
17913 SDValue Load2 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
17914 Ld->getPointerInfo(), Ld->isVolatile(),
17915 Ld->isNonTemporal(), Ld->isInvariant(),
Michael Liaod4584c92013-03-25 23:50:10 +000017916 std::min(16U, Alignment));
Nadav Rotem48177ac2013-01-18 23:10:30 +000017917 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
17918 Load1.getValue(1),
17919 Load2.getValue(1));
17920
17921 SDValue NewVec = DAG.getUNDEF(RegVT);
17922 NewVec = Insert128BitVector(NewVec, Load1, 0, DAG, dl);
17923 NewVec = Insert128BitVector(NewVec, Load2, NumElems/2, DAG, dl);
17924 return DCI.CombineTo(N, NewVec, TF, true);
17925 }
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017926
Nadav Rotemca6f2962011-09-18 19:00:23 +000017927 // If this is a vector EXT Load then attempt to optimize it using a
Benjamin Kramer17347912012-12-22 11:34:28 +000017928 // shuffle. If SSSE3 is not available we may emit an illegal shuffle but the
17929 // expansion is still better than scalar code.
17930 // We generate X86ISD::VSEXT for SEXTLOADs if it's available, otherwise we'll
17931 // emit a shuffle and a arithmetic shift.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017932 // TODO: It is possible to support ZExt by zeroing the undef values
17933 // during the shuffle phase or after the shuffle.
Benjamin Kramer17347912012-12-22 11:34:28 +000017934 if (RegVT.isVector() && RegVT.isInteger() && Subtarget->hasSSE2() &&
17935 (Ext == ISD::EXTLOAD || Ext == ISD::SEXTLOAD)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017936 assert(MemVT != RegVT && "Cannot extend to the same type");
17937 assert(MemVT.isVector() && "Must load a vector from memory");
17938
17939 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017940 unsigned MemSz = MemVT.getSizeInBits();
17941 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017942
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017943 if (Ext == ISD::SEXTLOAD && RegSz == 256 && !Subtarget->hasInt256())
17944 return SDValue();
17945
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017946 // All sizes must be a power of two.
17947 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
17948 return SDValue();
17949
17950 // Attempt to load the original value using scalar loads.
17951 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017952 MVT SclrLoadTy = MVT::i8;
17953 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
17954 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
17955 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017956 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017957 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017958 }
17959 }
17960
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017961 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
17962 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
17963 (64 <= MemSz))
17964 SclrLoadTy = MVT::f64;
17965
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017966 // Calculate the number of scalar loads that we need to perform
17967 // in order to load our vector from memory.
17968 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017969 if (Ext == ISD::SEXTLOAD && NumLoads > 1)
17970 return SDValue();
17971
17972 unsigned loadRegZize = RegSz;
17973 if (Ext == ISD::SEXTLOAD && RegSz == 256)
17974 loadRegZize /= 2;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017975
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017976 // Represent our vector as a sequence of elements which are the
17977 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017978 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017979 loadRegZize/SclrLoadTy.getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017980
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017981 // Represent the data using the same element type that is stored in
17982 // memory. In practice, we ''widen'' MemVT.
Eric Christophere187e252013-01-31 00:50:48 +000017983 EVT WideVecVT =
17984 EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017985 loadRegZize/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017986
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017987 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
17988 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017989
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017990 // We can't shuffle using an illegal type.
17991 if (!TLI.isTypeLegal(WideVecVT))
17992 return SDValue();
17993
17994 SmallVector<SDValue, 8> Chains;
17995 SDValue Ptr = Ld->getBasePtr();
17996 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
17997 TLI.getPointerTy());
17998 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
17999
18000 for (unsigned i = 0; i < NumLoads; ++i) {
18001 // Perform a single load.
18002 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
18003 Ptr, Ld->getPointerInfo(),
18004 Ld->isVolatile(), Ld->isNonTemporal(),
18005 Ld->isInvariant(), Ld->getAlignment());
18006 Chains.push_back(ScalarLoad.getValue(1));
18007 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
18008 // another round of DAGCombining.
18009 if (i == 0)
18010 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
18011 else
18012 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
18013 ScalarLoad, DAG.getIntPtrConstant(i));
18014
18015 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
18016 }
18017
18018 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
18019 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018020
18021 // Bitcast the loaded value to a vector of the original element type, in
18022 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000018023 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018024 unsigned SizeRatio = RegSz/MemSz;
18025
Elena Demikhovsky4b977312012-12-19 07:50:20 +000018026 if (Ext == ISD::SEXTLOAD) {
Benjamin Kramer17347912012-12-22 11:34:28 +000018027 // If we have SSE4.1 we can directly emit a VSEXT node.
18028 if (Subtarget->hasSSE41()) {
18029 SDValue Sext = DAG.getNode(X86ISD::VSEXT, dl, RegVT, SlicedVec);
18030 return DCI.CombineTo(N, Sext, TF, true);
18031 }
18032
18033 // Otherwise we'll shuffle the small elements in the high bits of the
18034 // larger type and perform an arithmetic shift. If the shift is not legal
18035 // it's better to scalarize.
18036 if (!TLI.isOperationLegalOrCustom(ISD::SRA, RegVT))
18037 return SDValue();
18038
18039 // Redistribute the loaded elements into the different locations.
18040 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
18041 for (unsigned i = 0; i != NumElems; ++i)
18042 ShuffleVec[i*SizeRatio + SizeRatio-1] = i;
18043
18044 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
18045 DAG.getUNDEF(WideVecVT),
18046 &ShuffleVec[0]);
18047
18048 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
18049
18050 // Build the arithmetic shift.
18051 unsigned Amt = RegVT.getVectorElementType().getSizeInBits() -
18052 MemVT.getVectorElementType().getSizeInBits();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000018053 Shuff = DAG.getNode(ISD::SRA, dl, RegVT, Shuff,
18054 DAG.getConstant(Amt, RegVT));
Benjamin Kramer17347912012-12-22 11:34:28 +000018055
18056 return DCI.CombineTo(N, Shuff, TF, true);
Elena Demikhovsky4b977312012-12-19 07:50:20 +000018057 }
Benjamin Kramer17347912012-12-22 11:34:28 +000018058
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018059 // Redistribute the loaded elements into the different locations.
18060 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000018061 for (unsigned i = 0; i != NumElems; ++i)
18062 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018063
18064 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000018065 DAG.getUNDEF(WideVecVT),
18066 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018067
18068 // Bitcast to the requested type.
18069 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
18070 // Replace the original load with the new sequence
18071 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000018072 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018073 }
18074
18075 return SDValue();
18076}
18077
Chris Lattner149a4e52008-02-22 02:09:43 +000018078/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000018079static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000018080 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000018081 StoreSDNode *St = cast<StoreSDNode>(N);
18082 EVT VT = St->getValue().getValueType();
18083 EVT StVT = St->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000018084 SDLoc dl(St);
Nadav Rotem5e742a32011-08-11 16:41:21 +000018085 SDValue StoredVal = St->getOperand(1);
18086 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
18087
Nick Lewycky8a8d4792011-12-02 22:16:29 +000018088 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000018089 // On Sandy Bridge, 256-bit memory operations are executed by two
18090 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
18091 // memory operation.
Michael Liaod4584c92013-03-25 23:50:10 +000018092 unsigned Alignment = St->getAlignment();
18093 bool IsAligned = Alignment == 0 || Alignment >= VT.getSizeInBits()/8;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018094 if (VT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000018095 StVT == VT && !IsAligned) {
18096 unsigned NumElems = VT.getVectorNumElements();
18097 if (NumElems < 2)
18098 return SDValue();
18099
18100 SDValue Value0 = Extract128BitVector(StoredVal, 0, DAG, dl);
18101 SDValue Value1 = Extract128BitVector(StoredVal, NumElems/2, DAG, dl);
Nadav Rotem5e742a32011-08-11 16:41:21 +000018102
18103 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
18104 SDValue Ptr0 = St->getBasePtr();
18105 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
18106
18107 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
18108 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000018109 St->isNonTemporal(), Alignment);
Nadav Rotem5e742a32011-08-11 16:41:21 +000018110 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
18111 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000018112 St->isNonTemporal(),
Michael Liaod4584c92013-03-25 23:50:10 +000018113 std::min(16U, Alignment));
Nadav Rotem5e742a32011-08-11 16:41:21 +000018114 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
18115 }
Nadav Rotem614061b2011-08-10 19:30:14 +000018116
18117 // Optimize trunc store (of multiple scalars) to shuffle and store.
18118 // First, pack all of the elements in one place. Next, store to memory
18119 // in fewer chunks.
18120 if (St->isTruncatingStore() && VT.isVector()) {
18121 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
18122 unsigned NumElems = VT.getVectorNumElements();
18123 assert(StVT != VT && "Cannot truncate to the same type");
18124 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
18125 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
18126
18127 // From, To sizes and ElemCount must be pow of two
18128 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000018129 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000018130 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000018131 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018132
Nadav Rotem614061b2011-08-10 19:30:14 +000018133 unsigned SizeRatio = FromSz / ToSz;
18134
18135 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
18136
18137 // Create a type on which we perform the shuffle
18138 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
18139 StVT.getScalarType(), NumElems*SizeRatio);
18140
18141 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
18142
18143 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
18144 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000018145 for (unsigned i = 0; i != NumElems; ++i)
18146 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000018147
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000018148 // Can't shuffle using an illegal type.
18149 if (!TLI.isTypeLegal(WideVecVT))
18150 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000018151
18152 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000018153 DAG.getUNDEF(WideVecVT),
18154 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000018155 // At this point all of the data is stored at the bottom of the
18156 // register. We now need to save it to mem.
18157
18158 // Find the largest store unit
18159 MVT StoreType = MVT::i8;
18160 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
18161 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
18162 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000018163 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000018164 StoreType = Tp;
18165 }
18166
Nadav Rotem5cd95e12012-07-11 13:27:05 +000018167 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
18168 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
18169 (64 <= NumElems * ToSz))
18170 StoreType = MVT::f64;
18171
Nadav Rotem614061b2011-08-10 19:30:14 +000018172 // Bitcast the original vector into a vector of store-size units
18173 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000018174 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000018175 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
18176 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
18177 SmallVector<SDValue, 8> Chains;
18178 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
18179 TLI.getPointerTy());
18180 SDValue Ptr = St->getBasePtr();
18181
18182 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000018183 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000018184 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
18185 StoreType, ShuffWide,
18186 DAG.getIntPtrConstant(i));
18187 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
18188 St->getPointerInfo(), St->isVolatile(),
18189 St->isNonTemporal(), St->getAlignment());
18190 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
18191 Chains.push_back(Ch);
18192 }
18193
18194 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
18195 Chains.size());
18196 }
18197
Chris Lattner149a4e52008-02-22 02:09:43 +000018198 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
18199 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000018200 // A preferable solution to the general problem is to figure out the right
18201 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000018202
18203 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000018204 if (VT.getSizeInBits() != 64)
18205 return SDValue();
18206
Devang Patel578efa92009-06-05 21:57:13 +000018207 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +000018208 bool NoImplicitFloatOps = F->getAttributes().
18209 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000018210 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000018211 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000018212 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000018213 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000018214 isa<LoadSDNode>(St->getValue()) &&
18215 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
18216 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000018217 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000018218 LoadSDNode *Ld = 0;
18219 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000018220 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000018221 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000018222 // Must be a store of a load. We currently handle two cases: the load
18223 // is a direct child, and it's under an intervening TokenFactor. It is
18224 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000018225 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000018226 Ld = cast<LoadSDNode>(St->getChain());
18227 else if (St->getValue().hasOneUse() &&
18228 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000018229 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000018230 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000018231 TokenFactorIndex = i;
18232 Ld = cast<LoadSDNode>(St->getValue());
18233 } else
18234 Ops.push_back(ChainVal->getOperand(i));
18235 }
18236 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000018237
Evan Cheng536e6672009-03-12 05:59:15 +000018238 if (!Ld || !ISD::isNormalLoad(Ld))
18239 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000018240
Evan Cheng536e6672009-03-12 05:59:15 +000018241 // If this is not the MMX case, i.e. we are just turning i64 load/store
18242 // into f64 load/store, avoid the transformation if there are multiple
18243 // uses of the loaded value.
18244 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
18245 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000018246
Andrew Trickac6d9be2013-05-25 02:42:55 +000018247 SDLoc LdDL(Ld);
18248 SDLoc StDL(N);
Evan Cheng536e6672009-03-12 05:59:15 +000018249 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
18250 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
18251 // pair instead.
18252 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000018253 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000018254 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
18255 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000018256 Ld->isNonTemporal(), Ld->isInvariant(),
18257 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000018258 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000018259 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000018260 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000018261 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000018262 Ops.size());
18263 }
Evan Cheng536e6672009-03-12 05:59:15 +000018264 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000018265 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000018266 St->isVolatile(), St->isNonTemporal(),
18267 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000018268 }
Evan Cheng536e6672009-03-12 05:59:15 +000018269
18270 // Otherwise, lower to two pairs of 32-bit loads / stores.
18271 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000018272 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
18273 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000018274
Owen Anderson825b72b2009-08-11 20:47:22 +000018275 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000018276 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000018277 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000018278 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000018279 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000018280 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000018281 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000018282 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000018283 MinAlign(Ld->getAlignment(), 4));
18284
18285 SDValue NewChain = LoLd.getValue(1);
18286 if (TokenFactorIndex != -1) {
18287 Ops.push_back(LoLd);
18288 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000018289 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000018290 Ops.size());
18291 }
18292
18293 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000018294 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
18295 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000018296
18297 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000018298 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000018299 St->isVolatile(), St->isNonTemporal(),
18300 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000018301 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000018302 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000018303 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000018304 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000018305 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000018306 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000018307 }
Dan Gohman475871a2008-07-27 21:46:04 +000018308 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000018309}
18310
Duncan Sands17470be2011-09-22 20:15:48 +000018311/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
18312/// and return the operands for the horizontal operation in LHS and RHS. A
18313/// horizontal operation performs the binary operation on successive elements
18314/// of its first operand, then on successive elements of its second operand,
18315/// returning the resulting values in a vector. For example, if
18316/// A = < float a0, float a1, float a2, float a3 >
18317/// and
18318/// B = < float b0, float b1, float b2, float b3 >
18319/// then the result of doing a horizontal operation on A and B is
18320/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
18321/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
18322/// A horizontal-op B, for some already available A and B, and if so then LHS is
18323/// set to A, RHS to B, and the routine returns 'true'.
18324/// Note that the binary operation should have the property that if one of the
18325/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000018326static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000018327 // Look for the following pattern: if
18328 // A = < float a0, float a1, float a2, float a3 >
18329 // B = < float b0, float b1, float b2, float b3 >
18330 // and
18331 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
18332 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
18333 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
18334 // which is A horizontal-op B.
18335
18336 // At least one of the operands should be a vector shuffle.
18337 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
18338 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
18339 return false;
18340
Craig Topper5a0910b2013-08-15 02:33:50 +000018341 MVT VT = LHS.getSimpleValueType();
Craig Topperf8363302011-12-02 08:18:41 +000018342
18343 assert((VT.is128BitVector() || VT.is256BitVector()) &&
18344 "Unsupported vector type for horizontal add/sub");
18345
18346 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
18347 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000018348 unsigned NumElts = VT.getVectorNumElements();
18349 unsigned NumLanes = VT.getSizeInBits()/128;
18350 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000018351 assert((NumLaneElts % 2 == 0) &&
18352 "Vector type should have an even number of elements in each lane");
18353 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000018354
18355 // View LHS in the form
18356 // LHS = VECTOR_SHUFFLE A, B, LMask
18357 // If LHS is not a shuffle then pretend it is the shuffle
18358 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
18359 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
18360 // type VT.
18361 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000018362 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000018363 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
18364 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
18365 A = LHS.getOperand(0);
18366 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
18367 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000018368 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
18369 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000018370 } else {
18371 if (LHS.getOpcode() != ISD::UNDEF)
18372 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000018373 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000018374 LMask[i] = i;
18375 }
18376
18377 // Likewise, view RHS in the form
18378 // RHS = VECTOR_SHUFFLE C, D, RMask
18379 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000018380 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000018381 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
18382 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
18383 C = RHS.getOperand(0);
18384 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
18385 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000018386 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
18387 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000018388 } else {
18389 if (RHS.getOpcode() != ISD::UNDEF)
18390 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000018391 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000018392 RMask[i] = i;
18393 }
18394
18395 // Check that the shuffles are both shuffling the same vectors.
18396 if (!(A == C && B == D) && !(A == D && B == C))
18397 return false;
18398
18399 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
18400 if (!A.getNode() && !B.getNode())
18401 return false;
18402
18403 // If A and B occur in reverse order in RHS, then "swap" them (which means
18404 // rewriting the mask).
18405 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000018406 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000018407
18408 // At this point LHS and RHS are equivalent to
18409 // LHS = VECTOR_SHUFFLE A, B, LMask
18410 // RHS = VECTOR_SHUFFLE A, B, RMask
18411 // Check that the masks correspond to performing a horizontal operation.
Craig Topper57bc5a02013-08-06 06:54:25 +000018412 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
18413 for (unsigned i = 0; i != NumLaneElts; ++i) {
18414 int LIdx = LMask[i+l], RIdx = RMask[i+l];
Duncan Sands17470be2011-09-22 20:15:48 +000018415
Craig Topper57bc5a02013-08-06 06:54:25 +000018416 // Ignore any UNDEF components.
18417 if (LIdx < 0 || RIdx < 0 ||
18418 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
18419 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
18420 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000018421
Craig Topper57bc5a02013-08-06 06:54:25 +000018422 // Check that successive elements are being operated on. If not, this is
18423 // not a horizontal operation.
18424 unsigned Src = (i/HalfLaneElts); // each lane is split between srcs
18425 int Index = 2*(i%HalfLaneElts) + NumElts*Src + l;
18426 if (!(LIdx == Index && RIdx == Index + 1) &&
18427 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
18428 return false;
18429 }
Duncan Sands17470be2011-09-22 20:15:48 +000018430 }
18431
18432 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
18433 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
18434 return true;
18435}
18436
18437/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
18438static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
18439 const X86Subtarget *Subtarget) {
18440 EVT VT = N->getValueType(0);
18441 SDValue LHS = N->getOperand(0);
18442 SDValue RHS = N->getOperand(1);
18443
18444 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000018445 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018446 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000018447 isHorizontalBinOp(LHS, RHS, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018448 return DAG.getNode(X86ISD::FHADD, SDLoc(N), VT, LHS, RHS);
Duncan Sands17470be2011-09-22 20:15:48 +000018449 return SDValue();
18450}
18451
18452/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
18453static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
18454 const X86Subtarget *Subtarget) {
18455 EVT VT = N->getValueType(0);
18456 SDValue LHS = N->getOperand(0);
18457 SDValue RHS = N->getOperand(1);
18458
18459 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000018460 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018461 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000018462 isHorizontalBinOp(LHS, RHS, false))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018463 return DAG.getNode(X86ISD::FHSUB, SDLoc(N), VT, LHS, RHS);
Duncan Sands17470be2011-09-22 20:15:48 +000018464 return SDValue();
18465}
18466
Chris Lattner6cf73262008-01-25 06:14:17 +000018467/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
18468/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000018469static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000018470 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
18471 // F[X]OR(0.0, x) -> x
18472 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000018473 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
18474 if (C->getValueAPF().isPosZero())
18475 return N->getOperand(1);
18476 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
18477 if (C->getValueAPF().isPosZero())
18478 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000018479 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000018480}
18481
Nadav Rotemd60cb112012-08-19 13:06:16 +000018482/// PerformFMinFMaxCombine - Do target-specific dag combines on X86ISD::FMIN and
18483/// X86ISD::FMAX nodes.
18484static SDValue PerformFMinFMaxCombine(SDNode *N, SelectionDAG &DAG) {
18485 assert(N->getOpcode() == X86ISD::FMIN || N->getOpcode() == X86ISD::FMAX);
18486
18487 // Only perform optimizations if UnsafeMath is used.
18488 if (!DAG.getTarget().Options.UnsafeFPMath)
18489 return SDValue();
18490
18491 // If we run in unsafe-math mode, then convert the FMAX and FMIN nodes
Craig Topper8365e9b2012-09-01 06:33:50 +000018492 // into FMINC and FMAXC, which are Commutative operations.
Nadav Rotemd60cb112012-08-19 13:06:16 +000018493 unsigned NewOp = 0;
18494 switch (N->getOpcode()) {
18495 default: llvm_unreachable("unknown opcode");
18496 case X86ISD::FMIN: NewOp = X86ISD::FMINC; break;
18497 case X86ISD::FMAX: NewOp = X86ISD::FMAXC; break;
18498 }
18499
Andrew Trickac6d9be2013-05-25 02:42:55 +000018500 return DAG.getNode(NewOp, SDLoc(N), N->getValueType(0),
Nadav Rotemd60cb112012-08-19 13:06:16 +000018501 N->getOperand(0), N->getOperand(1));
18502}
18503
Chris Lattneraf723b92008-01-25 05:46:26 +000018504/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000018505static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000018506 // FAND(0.0, x) -> 0.0
18507 // FAND(x, 0.0) -> 0.0
18508 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
18509 if (C->getValueAPF().isPosZero())
18510 return N->getOperand(0);
18511 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
18512 if (C->getValueAPF().isPosZero())
18513 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000018514 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000018515}
18516
Benjamin Kramer75311b72013-08-04 12:05:16 +000018517/// PerformFANDNCombine - Do target-specific dag combines on X86ISD::FANDN nodes
18518static SDValue PerformFANDNCombine(SDNode *N, SelectionDAG &DAG) {
18519 // FANDN(x, 0.0) -> 0.0
18520 // FANDN(0.0, x) -> x
18521 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
18522 if (C->getValueAPF().isPosZero())
18523 return N->getOperand(1);
18524 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
18525 if (C->getValueAPF().isPosZero())
18526 return N->getOperand(1);
18527 return SDValue();
18528}
18529
Dan Gohmane5af2d32009-01-29 01:59:02 +000018530static SDValue PerformBTCombine(SDNode *N,
18531 SelectionDAG &DAG,
18532 TargetLowering::DAGCombinerInfo &DCI) {
18533 // BT ignores high bits in the bit index operand.
18534 SDValue Op1 = N->getOperand(1);
18535 if (Op1.hasOneUse()) {
18536 unsigned BitWidth = Op1.getValueSizeInBits();
18537 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
18538 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000018539 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
18540 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000018541 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000018542 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
18543 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
18544 DCI.CommitTargetLoweringOpt(TLO);
18545 }
18546 return SDValue();
18547}
Chris Lattner83e6c992006-10-04 06:57:07 +000018548
Eli Friedman7a5e5552009-06-07 06:52:44 +000018549static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
18550 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000018551 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000018552 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000018553 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000018554 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000018555 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000018556 OpVT.getVectorElementType().getSizeInBits()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018557 return DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000018558 }
18559 return SDValue();
18560}
18561
Matt Arsenault225ed702013-05-18 00:21:46 +000018562static SDValue PerformSIGN_EXTEND_INREGCombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018563 const X86Subtarget *Subtarget) {
18564 EVT VT = N->getValueType(0);
18565 if (!VT.isVector())
18566 return SDValue();
18567
18568 SDValue N0 = N->getOperand(0);
18569 SDValue N1 = N->getOperand(1);
18570 EVT ExtraVT = cast<VTSDNode>(N1)->getVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000018571 SDLoc dl(N);
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018572
18573 // The SIGN_EXTEND_INREG to v4i64 is expensive operation on the
18574 // both SSE and AVX2 since there is no sign-extended shift right
18575 // operation on a vector with 64-bit elements.
18576 //(sext_in_reg (v4i64 anyext (v4i32 x )), ExtraVT) ->
18577 // (v4i64 sext (v4i32 sext_in_reg (v4i32 x , ExtraVT)))
18578 if (VT == MVT::v4i64 && (N0.getOpcode() == ISD::ANY_EXTEND ||
18579 N0.getOpcode() == ISD::SIGN_EXTEND)) {
18580 SDValue N00 = N0.getOperand(0);
18581
Matt Arsenault225ed702013-05-18 00:21:46 +000018582 // EXTLOAD has a better solution on AVX2,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018583 // it may be replaced with X86ISD::VSEXT node.
18584 if (N00.getOpcode() == ISD::LOAD && Subtarget->hasInt256())
18585 if (!ISD::isNormalLoad(N00.getNode()))
18586 return SDValue();
18587
18588 if (N00.getValueType() == MVT::v4i32 && ExtraVT.getSizeInBits() < 128) {
Matt Arsenault225ed702013-05-18 00:21:46 +000018589 SDValue Tmp = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018590 N00, N1);
18591 return DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i64, Tmp);
18592 }
18593 }
18594 return SDValue();
18595}
18596
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018597static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
18598 TargetLowering::DAGCombinerInfo &DCI,
18599 const X86Subtarget *Subtarget) {
18600 if (!DCI.isBeforeLegalizeOps())
18601 return SDValue();
18602
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018603 if (!Subtarget->hasFp256())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000018604 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018605
Nadav Rotem0c8607b2013-01-20 08:35:56 +000018606 EVT VT = N->getValueType(0);
18607 if (VT.isVector() && VT.getSizeInBits() == 256) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018608 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
18609 if (R.getNode())
18610 return R;
18611 }
18612
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018613 return SDValue();
18614}
18615
Michael Liaof6c24ee2012-08-10 14:39:24 +000018616static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018617 const X86Subtarget* Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018618 SDLoc dl(N);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018619 EVT VT = N->getValueType(0);
18620
Craig Topperb1bdd7d2012-08-30 06:56:15 +000018621 // Let legalize expand this if it isn't a legal type yet.
18622 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
18623 return SDValue();
18624
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018625 EVT ScalarVT = VT.getScalarType();
Craig Topperbf404372012-08-31 15:40:30 +000018626 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) ||
18627 (!Subtarget->hasFMA() && !Subtarget->hasFMA4()))
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018628 return SDValue();
18629
18630 SDValue A = N->getOperand(0);
18631 SDValue B = N->getOperand(1);
18632 SDValue C = N->getOperand(2);
18633
18634 bool NegA = (A.getOpcode() == ISD::FNEG);
18635 bool NegB = (B.getOpcode() == ISD::FNEG);
18636 bool NegC = (C.getOpcode() == ISD::FNEG);
18637
Michael Liaof6c24ee2012-08-10 14:39:24 +000018638 // Negative multiplication when NegA xor NegB
18639 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018640 if (NegA)
18641 A = A.getOperand(0);
18642 if (NegB)
18643 B = B.getOperand(0);
18644 if (NegC)
18645 C = C.getOperand(0);
18646
18647 unsigned Opcode;
18648 if (!NegMul)
Craig Topperbf404372012-08-31 15:40:30 +000018649 Opcode = (!NegC) ? X86ISD::FMADD : X86ISD::FMSUB;
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018650 else
Craig Topperbf404372012-08-31 15:40:30 +000018651 Opcode = (!NegC) ? X86ISD::FNMADD : X86ISD::FNMSUB;
18652
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018653 return DAG.getNode(Opcode, dl, VT, A, B, C);
18654}
18655
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018656static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000018657 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018658 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000018659 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
18660 // (and (i32 x86isd::setcc_carry), 1)
18661 // This eliminates the zext. This transformation is necessary because
18662 // ISD::SETCC is always legalized to i8.
Andrew Trickac6d9be2013-05-25 02:42:55 +000018663 SDLoc dl(N);
Evan Cheng2e489c42009-12-16 00:53:11 +000018664 SDValue N0 = N->getOperand(0);
18665 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018666
Evan Cheng2e489c42009-12-16 00:53:11 +000018667 if (N0.getOpcode() == ISD::AND &&
18668 N0.hasOneUse() &&
18669 N0.getOperand(0).hasOneUse()) {
18670 SDValue N00 = N0.getOperand(0);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018671 if (N00.getOpcode() == X86ISD::SETCC_CARRY) {
18672 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
18673 if (!C || C->getZExtValue() != 1)
18674 return SDValue();
18675 return DAG.getNode(ISD::AND, dl, VT,
18676 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
18677 N00.getOperand(0), N00.getOperand(1)),
18678 DAG.getConstant(1, VT));
18679 }
18680 }
18681
Craig Topper5a529e42013-01-18 06:44:29 +000018682 if (VT.is256BitVector()) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018683 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
18684 if (R.getNode())
18685 return R;
Evan Cheng2e489c42009-12-16 00:53:11 +000018686 }
Craig Topperd0cf5652012-04-21 18:13:35 +000018687
Evan Cheng2e489c42009-12-16 00:53:11 +000018688 return SDValue();
18689}
18690
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018691// Optimize x == -y --> x+y == 0
18692// x != -y --> x+y != 0
18693static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
18694 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
18695 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000018696 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018697
18698 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
18699 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
18700 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018701 SDValue addV = DAG.getNode(ISD::ADD, SDLoc(N),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018702 LHS.getValueType(), RHS, LHS.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018703 return DAG.getSetCC(SDLoc(N), N->getValueType(0),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018704 addV, DAG.getConstant(0, addV.getValueType()), CC);
18705 }
18706 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
18707 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
18708 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018709 SDValue addV = DAG.getNode(ISD::ADD, SDLoc(N),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018710 RHS.getValueType(), LHS, RHS.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018711 return DAG.getSetCC(SDLoc(N), N->getValueType(0),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018712 addV, DAG.getConstant(0, addV.getValueType()), CC);
18713 }
18714 return SDValue();
18715}
18716
Eric Christophere187e252013-01-31 00:50:48 +000018717// Helper function of PerformSETCCCombine. It is to materialize "setb reg"
18718// as "sbb reg,reg", since it can be extended without zext and produces
Shuxin Yanga5526a92012-10-31 23:11:48 +000018719// an all-ones bit which is more useful than 0/1 in some cases.
Andrew Trickac6d9be2013-05-25 02:42:55 +000018720static SDValue MaterializeSETB(SDLoc DL, SDValue EFLAGS, SelectionDAG &DAG) {
Shuxin Yanga5526a92012-10-31 23:11:48 +000018721 return DAG.getNode(ISD::AND, DL, MVT::i8,
18722 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
18723 DAG.getConstant(X86::COND_B, MVT::i8), EFLAGS),
18724 DAG.getConstant(1, MVT::i8));
18725}
18726
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018727// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018728static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG,
18729 TargetLowering::DAGCombinerInfo &DCI,
18730 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018731 SDLoc DL(N);
Michael Liao2a33cec2012-08-10 19:58:13 +000018732 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
18733 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018734
Shuxin Yanga5526a92012-10-31 23:11:48 +000018735 if (CC == X86::COND_A) {
Eric Christophere187e252013-01-31 00:50:48 +000018736 // Try to convert COND_A into COND_B in an attempt to facilitate
Shuxin Yanga5526a92012-10-31 23:11:48 +000018737 // materializing "setb reg".
18738 //
18739 // Do not flip "e > c", where "c" is a constant, because Cmp instruction
18740 // cannot take an immediate as its first operand.
18741 //
Eric Christophere187e252013-01-31 00:50:48 +000018742 if (EFLAGS.getOpcode() == X86ISD::SUB && EFLAGS.hasOneUse() &&
Shuxin Yanga5526a92012-10-31 23:11:48 +000018743 EFLAGS.getValueType().isInteger() &&
18744 !isa<ConstantSDNode>(EFLAGS.getOperand(1))) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018745 SDValue NewSub = DAG.getNode(X86ISD::SUB, SDLoc(EFLAGS),
Shuxin Yanga5526a92012-10-31 23:11:48 +000018746 EFLAGS.getNode()->getVTList(),
18747 EFLAGS.getOperand(1), EFLAGS.getOperand(0));
18748 SDValue NewEFLAGS = SDValue(NewSub.getNode(), EFLAGS.getResNo());
18749 return MaterializeSETB(DL, NewEFLAGS, DAG);
18750 }
18751 }
18752
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018753 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
18754 // a zext and produces an all-ones bit which is more useful than 0/1 in some
18755 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000018756 if (CC == X86::COND_B)
Shuxin Yanga5526a92012-10-31 23:11:48 +000018757 return MaterializeSETB(DL, EFLAGS, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018758
Michael Liao2a33cec2012-08-10 19:58:13 +000018759 SDValue Flags;
18760
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018761 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
18762 if (Flags.getNode()) {
18763 SDValue Cond = DAG.getConstant(CC, MVT::i8);
18764 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
18765 }
18766
Michael Liao2a33cec2012-08-10 19:58:13 +000018767 return SDValue();
18768}
18769
18770// Optimize branch condition evaluation.
18771//
18772static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
18773 TargetLowering::DAGCombinerInfo &DCI,
18774 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018775 SDLoc DL(N);
Michael Liao2a33cec2012-08-10 19:58:13 +000018776 SDValue Chain = N->getOperand(0);
18777 SDValue Dest = N->getOperand(1);
18778 SDValue EFLAGS = N->getOperand(3);
18779 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
18780
18781 SDValue Flags;
18782
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018783 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
18784 if (Flags.getNode()) {
18785 SDValue Cond = DAG.getConstant(CC, MVT::i8);
18786 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
18787 Flags);
18788 }
18789
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018790 return SDValue();
18791}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018792
Benjamin Kramer1396c402011-06-18 11:09:41 +000018793static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
18794 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018795 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000018796 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000018797
18798 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000018799 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018800 SDLoc dl(N);
Craig Topper7fd5e162012-04-24 06:02:29 +000018801 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000018802 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
18803 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
18804 }
18805
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018806 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
18807 // a 32-bit target where SSE doesn't support i64->FP operations.
18808 if (Op0.getOpcode() == ISD::LOAD) {
18809 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
18810 EVT VT = Ld->getValueType(0);
18811 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
18812 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
18813 !XTLI->getSubtarget()->is64Bit() &&
18814 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000018815 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
18816 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018817 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
18818 return FILDChain;
18819 }
18820 }
18821 return SDValue();
18822}
18823
Chris Lattner23a01992010-12-20 01:37:09 +000018824// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
18825static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
18826 X86TargetLowering::DAGCombinerInfo &DCI) {
18827 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
18828 // the result is either zero or one (depending on the input carry bit).
18829 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
18830 if (X86::isZeroNode(N->getOperand(0)) &&
18831 X86::isZeroNode(N->getOperand(1)) &&
18832 // We don't have a good way to replace an EFLAGS use, so only do this when
18833 // dead right now.
18834 SDValue(N, 1).use_empty()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018835 SDLoc DL(N);
Chris Lattner23a01992010-12-20 01:37:09 +000018836 EVT VT = N->getValueType(0);
18837 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
18838 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
18839 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
18840 DAG.getConstant(X86::COND_B,MVT::i8),
18841 N->getOperand(2)),
18842 DAG.getConstant(1, VT));
18843 return DCI.CombineTo(N, Res1, CarryOut);
18844 }
18845
18846 return SDValue();
18847}
18848
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018849// fold (add Y, (sete X, 0)) -> adc 0, Y
18850// (add Y, (setne X, 0)) -> sbb -1, Y
18851// (sub (sete X, 0), Y) -> sbb 0, Y
18852// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018853static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018854 SDLoc DL(N);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018855
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018856 // Look through ZExts.
18857 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
18858 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
18859 return SDValue();
18860
18861 SDValue SetCC = Ext.getOperand(0);
18862 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
18863 return SDValue();
18864
18865 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
18866 if (CC != X86::COND_E && CC != X86::COND_NE)
18867 return SDValue();
18868
18869 SDValue Cmp = SetCC.getOperand(1);
18870 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000018871 !X86::isZeroNode(Cmp.getOperand(1)) ||
18872 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018873 return SDValue();
18874
18875 SDValue CmpOp0 = Cmp.getOperand(0);
18876 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
18877 DAG.getConstant(1, CmpOp0.getValueType()));
18878
18879 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
18880 if (CC == X86::COND_NE)
18881 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
18882 DL, OtherVal.getValueType(), OtherVal,
18883 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
18884 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
18885 DL, OtherVal.getValueType(), OtherVal,
18886 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
18887}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018888
Craig Topper54f952a2011-11-19 09:02:40 +000018889/// PerformADDCombine - Do target-specific dag combines on integer adds.
18890static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
18891 const X86Subtarget *Subtarget) {
18892 EVT VT = N->getValueType(0);
18893 SDValue Op0 = N->getOperand(0);
18894 SDValue Op1 = N->getOperand(1);
18895
18896 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000018897 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018898 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000018899 isHorizontalBinOp(Op0, Op1, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018900 return DAG.getNode(X86ISD::HADD, SDLoc(N), VT, Op0, Op1);
Craig Topper54f952a2011-11-19 09:02:40 +000018901
18902 return OptimizeConditionalInDecrement(N, DAG);
18903}
18904
18905static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
18906 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018907 SDValue Op0 = N->getOperand(0);
18908 SDValue Op1 = N->getOperand(1);
18909
18910 // X86 can't encode an immediate LHS of a sub. See if we can push the
18911 // negation into a preceding instruction.
18912 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018913 // If the RHS of the sub is a XOR with one use and a constant, invert the
18914 // immediate. Then add one to the LHS of the sub so we can turn
18915 // X-Y -> X+~Y+1, saving one register.
18916 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
18917 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000018918 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018919 EVT VT = Op0.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000018920 SDValue NewXor = DAG.getNode(ISD::XOR, SDLoc(Op1), VT,
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018921 Op1.getOperand(0),
18922 DAG.getConstant(~XorC, VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018923 return DAG.getNode(ISD::ADD, SDLoc(N), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000018924 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018925 }
18926 }
18927
Craig Topper54f952a2011-11-19 09:02:40 +000018928 // Try to synthesize horizontal adds from adds of shuffles.
18929 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000018930 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018931 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topperb72039c2011-11-30 09:10:50 +000018932 isHorizontalBinOp(Op0, Op1, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018933 return DAG.getNode(X86ISD::HSUB, SDLoc(N), VT, Op0, Op1);
Craig Topper54f952a2011-11-19 09:02:40 +000018934
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018935 return OptimizeConditionalInDecrement(N, DAG);
18936}
18937
Michael Liaod9d09602012-10-23 17:34:00 +000018938/// performVZEXTCombine - Performs build vector combines
18939static SDValue performVZEXTCombine(SDNode *N, SelectionDAG &DAG,
18940 TargetLowering::DAGCombinerInfo &DCI,
18941 const X86Subtarget *Subtarget) {
18942 // (vzext (bitcast (vzext (x)) -> (vzext x)
18943 SDValue In = N->getOperand(0);
18944 while (In.getOpcode() == ISD::BITCAST)
18945 In = In.getOperand(0);
18946
18947 if (In.getOpcode() != X86ISD::VZEXT)
18948 return SDValue();
18949
Andrew Trickac6d9be2013-05-25 02:42:55 +000018950 return DAG.getNode(X86ISD::VZEXT, SDLoc(N), N->getValueType(0),
Nadav Rotemb39a5522013-02-14 18:20:48 +000018951 In.getOperand(0));
Michael Liaod9d09602012-10-23 17:34:00 +000018952}
18953
Dan Gohman475871a2008-07-27 21:46:04 +000018954SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000018955 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000018956 SelectionDAG &DAG = DCI.DAG;
18957 switch (N->getOpcode()) {
18958 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000018959 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000018960 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000018961 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000018962 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018963 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI, Subtarget);
Craig Topper54f952a2011-11-19 09:02:40 +000018964 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
18965 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000018966 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000018967 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000018968 case ISD::SHL:
18969 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000018970 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000018971 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000018972 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000018973 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000018974 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000018975 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018976 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000018977 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
18978 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000018979 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000018980 case X86ISD::FOR: return PerformFORCombine(N, DAG);
Nadav Rotemd60cb112012-08-19 13:06:16 +000018981 case X86ISD::FMIN:
18982 case X86ISD::FMAX: return PerformFMinFMaxCombine(N, DAG);
Chris Lattneraf723b92008-01-25 05:46:26 +000018983 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Benjamin Kramer75311b72013-08-04 12:05:16 +000018984 case X86ISD::FANDN: return PerformFANDNCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000018985 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000018986 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000018987 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000018988 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018989 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018990 case ISD::SIGN_EXTEND_INREG: return PerformSIGN_EXTEND_INREGCombine(N, DAG, Subtarget);
Craig Topper55b24052012-09-11 06:15:32 +000018991 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG,DCI,Subtarget);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018992 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018993 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Michael Liao2a33cec2012-08-10 19:58:13 +000018994 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Michael Liaod9d09602012-10-23 17:34:00 +000018995 case X86ISD::VZEXT: return performVZEXTCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000018996 case X86ISD::SHUFP: // Handle all target specific shuffles
Craig Topper4aee1bb2013-01-28 06:48:25 +000018997 case X86ISD::PALIGNR:
Craig Topper34671b82011-12-06 08:21:25 +000018998 case X86ISD::UNPCKH:
18999 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019000 case X86ISD::MOVHLPS:
19001 case X86ISD::MOVLHPS:
19002 case X86ISD::PSHUFD:
19003 case X86ISD::PSHUFHW:
19004 case X86ISD::PSHUFLW:
19005 case X86ISD::MOVSS:
19006 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000019007 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000019008 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000019009 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000019010 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000019011 }
19012
Dan Gohman475871a2008-07-27 21:46:04 +000019013 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000019014}
19015
Evan Chenge5b51ac2010-04-17 06:13:15 +000019016/// isTypeDesirableForOp - Return true if the target has native support for
19017/// the specified value type and it is 'desirable' to use the type for the
19018/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
19019/// instruction encodings are longer and some i16 instructions are slow.
19020bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
19021 if (!isTypeLegal(VT))
19022 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000019023 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000019024 return true;
19025
19026 switch (Opc) {
19027 default:
19028 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000019029 case ISD::LOAD:
19030 case ISD::SIGN_EXTEND:
19031 case ISD::ZERO_EXTEND:
19032 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000019033 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000019034 case ISD::SRL:
19035 case ISD::SUB:
19036 case ISD::ADD:
19037 case ISD::MUL:
19038 case ISD::AND:
19039 case ISD::OR:
19040 case ISD::XOR:
19041 return false;
19042 }
19043}
19044
19045/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000019046/// beneficial for dag combiner to promote the specified node. If true, it
19047/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000019048bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000019049 EVT VT = Op.getValueType();
19050 if (VT != MVT::i16)
19051 return false;
19052
Evan Cheng4c26e932010-04-19 19:29:22 +000019053 bool Promote = false;
19054 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000019055 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000019056 default: break;
19057 case ISD::LOAD: {
19058 LoadSDNode *LD = cast<LoadSDNode>(Op);
19059 // If the non-extending load has a single use and it's not live out, then it
19060 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000019061 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
19062 Op.hasOneUse()*/) {
19063 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
19064 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
19065 // The only case where we'd want to promote LOAD (rather then it being
19066 // promoted as an operand is when it's only use is liveout.
19067 if (UI->getOpcode() != ISD::CopyToReg)
19068 return false;
19069 }
19070 }
Evan Cheng4c26e932010-04-19 19:29:22 +000019071 Promote = true;
19072 break;
19073 }
19074 case ISD::SIGN_EXTEND:
19075 case ISD::ZERO_EXTEND:
19076 case ISD::ANY_EXTEND:
19077 Promote = true;
19078 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000019079 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000019080 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000019081 SDValue N0 = Op.getOperand(0);
19082 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000019083 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000019084 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000019085 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000019086 break;
19087 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000019088 case ISD::ADD:
19089 case ISD::MUL:
19090 case ISD::AND:
19091 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000019092 case ISD::XOR:
19093 Commute = true;
19094 // fallthrough
19095 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000019096 SDValue N0 = Op.getOperand(0);
19097 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000019098 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000019099 return false;
19100 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000019101 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000019102 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000019103 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000019104 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000019105 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000019106 }
19107 }
19108
19109 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000019110 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000019111}
19112
Evan Cheng60c07e12006-07-05 22:17:51 +000019113//===----------------------------------------------------------------------===//
19114// X86 Inline Assembly Support
19115//===----------------------------------------------------------------------===//
19116
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019117namespace {
19118 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000019119 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019120 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019121
Benjamin Kramer0581ed72011-12-18 20:51:31 +000019122 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019123 StringRef piece(*args[i]);
19124 if (!s.startswith(piece)) // Check if the piece matches.
19125 return false;
19126
19127 s = s.substr(piece.size());
19128 StringRef::size_type pos = s.find_first_not_of(" \t");
19129 if (pos == 0) // We matched a prefix.
19130 return false;
19131
19132 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019133 }
19134
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019135 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019136 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000019137 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019138}
19139
Chris Lattnerb8105652009-07-20 17:51:36 +000019140bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
19141 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000019142
19143 std::string AsmStr = IA->getAsmString();
19144
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019145 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
19146 if (!Ty || Ty->getBitWidth() % 16 != 0)
19147 return false;
19148
Chris Lattnerb8105652009-07-20 17:51:36 +000019149 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000019150 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000019151 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000019152
19153 switch (AsmPieces.size()) {
19154 default: return false;
19155 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000019156 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019157 // we will turn this bswap into something that will be lowered to logical
19158 // ops instead of emitting the bswap asm. For now, we don't support 486 or
19159 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000019160 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019161 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
19162 matchAsm(AsmPieces[0], "bswapl", "$0") ||
19163 matchAsm(AsmPieces[0], "bswapq", "$0") ||
19164 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
19165 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
19166 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000019167 // No need to check constraints, nothing other than the equivalent of
19168 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000019169 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000019170 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019171
Chris Lattnerb8105652009-07-20 17:51:36 +000019172 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000019173 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019174 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019175 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
19176 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000019177 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000019178 const std::string &ConstraintsStr = IA->getConstraintString();
19179 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000019180 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Dan Gohman0ef701e2010-03-04 19:58:08 +000019181 if (AsmPieces.size() == 4 &&
19182 AsmPieces[0] == "~{cc}" &&
19183 AsmPieces[1] == "~{dirflag}" &&
19184 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019185 AsmPieces[3] == "~{fpsr}")
19186 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000019187 }
19188 break;
19189 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000019190 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019191 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019192 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
19193 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
19194 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019195 AsmPieces.clear();
19196 const std::string &ConstraintsStr = IA->getConstraintString();
19197 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000019198 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019199 if (AsmPieces.size() == 4 &&
19200 AsmPieces[0] == "~{cc}" &&
19201 AsmPieces[1] == "~{dirflag}" &&
19202 AsmPieces[2] == "~{flags}" &&
19203 AsmPieces[3] == "~{fpsr}")
19204 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000019205 }
Evan Cheng55d42002011-01-08 01:24:27 +000019206
19207 if (CI->getType()->isIntegerTy(64)) {
19208 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
19209 if (Constraints.size() >= 2 &&
19210 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
19211 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
19212 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019213 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
19214 matchAsm(AsmPieces[1], "bswap", "%edx") &&
19215 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019216 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000019217 }
19218 }
19219 break;
19220 }
19221 return false;
19222}
19223
Chris Lattnerf4dff842006-07-11 02:54:03 +000019224/// getConstraintType - Given a constraint letter, return the type of
19225/// constraint it is for this target.
19226X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000019227X86TargetLowering::getConstraintType(const std::string &Constraint) const {
19228 if (Constraint.size() == 1) {
19229 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000019230 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000019231 case 'q':
19232 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000019233 case 'f':
19234 case 't':
19235 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000019236 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000019237 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000019238 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000019239 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000019240 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000019241 case 'a':
19242 case 'b':
19243 case 'c':
19244 case 'd':
19245 case 'S':
19246 case 'D':
19247 case 'A':
19248 return C_Register;
19249 case 'I':
19250 case 'J':
19251 case 'K':
19252 case 'L':
19253 case 'M':
19254 case 'N':
19255 case 'G':
19256 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000019257 case 'e':
19258 case 'Z':
19259 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000019260 default:
19261 break;
19262 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000019263 }
Chris Lattner4234f572007-03-25 02:14:49 +000019264 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000019265}
19266
John Thompson44ab89e2010-10-29 17:29:13 +000019267/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000019268/// This object must already have been set up with the operand type
19269/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000019270TargetLowering::ConstraintWeight
19271 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000019272 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000019273 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000019274 Value *CallOperandVal = info.CallOperandVal;
19275 // If we don't have a value, we can't do a match,
19276 // but allow it at the lowest weight.
19277 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000019278 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000019279 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000019280 // Look at the constraint type.
19281 switch (*constraint) {
19282 default:
John Thompson44ab89e2010-10-29 17:29:13 +000019283 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
19284 case 'R':
19285 case 'q':
19286 case 'Q':
19287 case 'a':
19288 case 'b':
19289 case 'c':
19290 case 'd':
19291 case 'S':
19292 case 'D':
19293 case 'A':
19294 if (CallOperandVal->getType()->isIntegerTy())
19295 weight = CW_SpecificReg;
19296 break;
19297 case 'f':
19298 case 't':
19299 case 'u':
Jakub Staszakc20323a2012-12-29 15:57:26 +000019300 if (type->isFloatingPointTy())
19301 weight = CW_SpecificReg;
19302 break;
John Thompson44ab89e2010-10-29 17:29:13 +000019303 case 'y':
Jakub Staszakc20323a2012-12-29 15:57:26 +000019304 if (type->isX86_MMXTy() && Subtarget->hasMMX())
19305 weight = CW_SpecificReg;
19306 break;
John Thompson44ab89e2010-10-29 17:29:13 +000019307 case 'x':
19308 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000019309 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000019310 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasFp256()))
John Thompson44ab89e2010-10-29 17:29:13 +000019311 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000019312 break;
19313 case 'I':
19314 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
19315 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000019316 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000019317 }
19318 break;
John Thompson44ab89e2010-10-29 17:29:13 +000019319 case 'J':
19320 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19321 if (C->getZExtValue() <= 63)
19322 weight = CW_Constant;
19323 }
19324 break;
19325 case 'K':
19326 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19327 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
19328 weight = CW_Constant;
19329 }
19330 break;
19331 case 'L':
19332 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19333 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
19334 weight = CW_Constant;
19335 }
19336 break;
19337 case 'M':
19338 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19339 if (C->getZExtValue() <= 3)
19340 weight = CW_Constant;
19341 }
19342 break;
19343 case 'N':
19344 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19345 if (C->getZExtValue() <= 0xff)
19346 weight = CW_Constant;
19347 }
19348 break;
19349 case 'G':
19350 case 'C':
19351 if (dyn_cast<ConstantFP>(CallOperandVal)) {
19352 weight = CW_Constant;
19353 }
19354 break;
19355 case 'e':
19356 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19357 if ((C->getSExtValue() >= -0x80000000LL) &&
19358 (C->getSExtValue() <= 0x7fffffffLL))
19359 weight = CW_Constant;
19360 }
19361 break;
19362 case 'Z':
19363 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19364 if (C->getZExtValue() <= 0xffffffff)
19365 weight = CW_Constant;
19366 }
19367 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000019368 }
19369 return weight;
19370}
19371
Dale Johannesenba2a0b92008-01-29 02:21:21 +000019372/// LowerXConstraint - try to replace an X constraint, which matches anything,
19373/// with another that has more specific requirements based on the type of the
19374/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000019375const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000019376LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000019377 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
19378 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000019379 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000019380 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000019381 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000019382 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000019383 return "x";
19384 }
Scott Michelfdc40a02009-02-17 22:15:04 +000019385
Chris Lattner5e764232008-04-26 23:02:14 +000019386 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000019387}
19388
Chris Lattner48884cd2007-08-25 00:47:38 +000019389/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
19390/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000019391void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000019392 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000019393 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000019394 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000019395 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000019396
Eric Christopher100c8332011-06-02 23:16:42 +000019397 // Only support length 1 constraints for now.
19398 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000019399
Eric Christopher100c8332011-06-02 23:16:42 +000019400 char ConstraintLetter = Constraint[0];
19401 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019402 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000019403 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000019404 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000019405 if (C->getZExtValue() <= 31) {
19406 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000019407 break;
19408 }
Devang Patel84f7fd22007-03-17 00:13:28 +000019409 }
Chris Lattner48884cd2007-08-25 00:47:38 +000019410 return;
Evan Cheng364091e2008-09-22 23:57:37 +000019411 case 'J':
19412 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000019413 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000019414 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
19415 break;
19416 }
19417 }
19418 return;
19419 case 'K':
19420 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakub Staszakdccd7f92012-11-06 23:52:19 +000019421 if (isInt<8>(C->getSExtValue())) {
Evan Cheng364091e2008-09-22 23:57:37 +000019422 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
19423 break;
19424 }
19425 }
19426 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000019427 case 'N':
19428 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000019429 if (C->getZExtValue() <= 255) {
19430 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000019431 break;
19432 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000019433 }
Chris Lattner48884cd2007-08-25 00:47:38 +000019434 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000019435 case 'e': {
19436 // 32-bit signed value
19437 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000019438 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
19439 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000019440 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000019441 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000019442 break;
19443 }
19444 // FIXME gcc accepts some relocatable values here too, but only in certain
19445 // memory models; it's complicated.
19446 }
19447 return;
19448 }
19449 case 'Z': {
19450 // 32-bit unsigned value
19451 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000019452 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
19453 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000019454 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
19455 break;
19456 }
19457 }
19458 // FIXME gcc accepts some relocatable values here too, but only in certain
19459 // memory models; it's complicated.
19460 return;
19461 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000019462 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019463 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000019464 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000019465 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000019466 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000019467 break;
19468 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019469
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000019470 // In any sort of PIC mode addresses need to be computed at runtime by
19471 // adding in a register or some sort of table lookup. These can't
19472 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000019473 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000019474 return;
19475
Chris Lattnerdc43a882007-05-03 16:52:29 +000019476 // If we are in non-pic codegen mode, we allow the address of a global (with
19477 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000019478 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000019479 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000019480
Chris Lattner49921962009-05-08 18:23:14 +000019481 // Match either (GA), (GA+C), (GA+C1+C2), etc.
19482 while (1) {
19483 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
19484 Offset += GA->getOffset();
19485 break;
19486 } else if (Op.getOpcode() == ISD::ADD) {
19487 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
19488 Offset += C->getZExtValue();
19489 Op = Op.getOperand(0);
19490 continue;
19491 }
19492 } else if (Op.getOpcode() == ISD::SUB) {
19493 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
19494 Offset += -C->getZExtValue();
19495 Op = Op.getOperand(0);
19496 continue;
19497 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000019498 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000019499
Chris Lattner49921962009-05-08 18:23:14 +000019500 // Otherwise, this isn't something we can handle, reject it.
19501 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000019502 }
Eric Christopherfd179292009-08-27 18:07:15 +000019503
Dan Gohman46510a72010-04-15 01:51:59 +000019504 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000019505 // If we require an extra load to get this address, as in PIC mode, we
19506 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000019507 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
19508 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000019509 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000019510
Andrew Trickac6d9be2013-05-25 02:42:55 +000019511 Result = DAG.getTargetGlobalAddress(GV, SDLoc(Op),
Devang Patel0d881da2010-07-06 22:08:15 +000019512 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000019513 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019514 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000019515 }
Scott Michelfdc40a02009-02-17 22:15:04 +000019516
Gabor Greifba36cb52008-08-28 21:40:38 +000019517 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000019518 Ops.push_back(Result);
19519 return;
19520 }
Dale Johannesen1784d162010-06-25 21:55:36 +000019521 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019522}
19523
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019524std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000019525X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +000019526 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000019527 // First, see if this is a constraint that directly corresponds to an LLVM
19528 // register class.
19529 if (Constraint.size() == 1) {
19530 // GCC Constraint Letters
19531 switch (Constraint[0]) {
19532 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000019533 // TODO: Slight differences here in allocation order and leaving
19534 // RIP in the class. Do they matter any more here than they do
19535 // in the normal allocation?
19536 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
19537 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000019538 if (VT == MVT::i32 || VT == MVT::f32)
19539 return std::make_pair(0U, &X86::GR32RegClass);
19540 if (VT == MVT::i16)
19541 return std::make_pair(0U, &X86::GR16RegClass);
19542 if (VT == MVT::i8 || VT == MVT::i1)
19543 return std::make_pair(0U, &X86::GR8RegClass);
19544 if (VT == MVT::i64 || VT == MVT::f64)
19545 return std::make_pair(0U, &X86::GR64RegClass);
19546 break;
Eric Christopherd176af82011-06-29 17:23:50 +000019547 }
19548 // 32-bit fallthrough
19549 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000019550 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000019551 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
19552 if (VT == MVT::i16)
19553 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
19554 if (VT == MVT::i8 || VT == MVT::i1)
19555 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
19556 if (VT == MVT::i64)
19557 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000019558 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000019559 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000019560 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000019561 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000019562 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000019563 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000019564 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000019565 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000019566 return std::make_pair(0U, &X86::GR32RegClass);
19567 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000019568 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000019569 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000019570 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000019571 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000019572 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000019573 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000019574 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
19575 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000019576 case 'f': // FP Stack registers.
19577 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
19578 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000019579 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000019580 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000019581 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000019582 return std::make_pair(0U, &X86::RFP64RegClass);
19583 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000019584 case 'y': // MMX_REGS if MMX allowed.
19585 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000019586 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000019587 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000019588 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000019589 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000019590 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000019591 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000019592
Chad Rosier5b3fca52013-06-22 18:37:38 +000019593 switch (VT.SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000019594 default: break;
19595 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000019596 case MVT::f32:
19597 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000019598 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000019599 case MVT::f64:
19600 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000019601 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000019602 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000019603 case MVT::v16i8:
19604 case MVT::v8i16:
19605 case MVT::v4i32:
19606 case MVT::v2i64:
19607 case MVT::v4f32:
19608 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000019609 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000019610 // AVX types.
19611 case MVT::v32i8:
19612 case MVT::v16i16:
19613 case MVT::v8i32:
19614 case MVT::v4i64:
19615 case MVT::v8f32:
19616 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000019617 return std::make_pair(0U, &X86::VR256RegClass);
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019618 case MVT::v8f64:
19619 case MVT::v16f32:
19620 case MVT::v16i32:
19621 case MVT::v8i64:
19622 return std::make_pair(0U, &X86::VR512RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000019623 }
Chris Lattnerad043e82007-04-09 05:11:28 +000019624 break;
19625 }
19626 }
Scott Michelfdc40a02009-02-17 22:15:04 +000019627
Chris Lattnerf76d1802006-07-31 23:26:50 +000019628 // Use the default implementation in TargetLowering to convert the register
19629 // constraint into a member of a register class.
19630 std::pair<unsigned, const TargetRegisterClass*> Res;
19631 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000019632
19633 // Not found as a standard register?
19634 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000019635 // Map st(0) -> st(7) -> ST0
19636 if (Constraint.size() == 7 && Constraint[0] == '{' &&
19637 tolower(Constraint[1]) == 's' &&
19638 tolower(Constraint[2]) == 't' &&
19639 Constraint[3] == '(' &&
19640 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
19641 Constraint[5] == ')' &&
19642 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000019643
Chris Lattner56d77c72009-09-13 22:41:48 +000019644 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000019645 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019646 return Res;
19647 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000019648
Chris Lattner56d77c72009-09-13 22:41:48 +000019649 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000019650 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000019651 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000019652 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019653 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000019654 }
Chris Lattner56d77c72009-09-13 22:41:48 +000019655
19656 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000019657 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000019658 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000019659 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019660 return Res;
19661 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000019662
Dale Johannesen330169f2008-11-13 21:52:36 +000019663 // 'A' means EAX + EDX.
19664 if (Constraint == "A") {
19665 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000019666 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019667 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000019668 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000019669 return Res;
19670 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019671
Chris Lattnerf76d1802006-07-31 23:26:50 +000019672 // Otherwise, check to see if this is a register class of the wrong value
19673 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
19674 // turn into {ax},{dx}.
19675 if (Res.second->hasType(VT))
19676 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019677
Chris Lattnerf76d1802006-07-31 23:26:50 +000019678 // All of the single-register GCC register classes map their values onto
19679 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
19680 // really want an 8-bit or 32-bit register, map to the appropriate register
19681 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000019682 if (Res.second == &X86::GR16RegClass) {
Eric Christopher23571f42013-02-13 06:01:05 +000019683 if (VT == MVT::i8 || VT == MVT::i1) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019684 unsigned DestReg = 0;
19685 switch (Res.first) {
19686 default: break;
19687 case X86::AX: DestReg = X86::AL; break;
19688 case X86::DX: DestReg = X86::DL; break;
19689 case X86::CX: DestReg = X86::CL; break;
19690 case X86::BX: DestReg = X86::BL; break;
19691 }
19692 if (DestReg) {
19693 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019694 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019695 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000019696 } else if (VT == MVT::i32 || VT == MVT::f32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019697 unsigned DestReg = 0;
19698 switch (Res.first) {
19699 default: break;
19700 case X86::AX: DestReg = X86::EAX; break;
19701 case X86::DX: DestReg = X86::EDX; break;
19702 case X86::CX: DestReg = X86::ECX; break;
19703 case X86::BX: DestReg = X86::EBX; break;
19704 case X86::SI: DestReg = X86::ESI; break;
19705 case X86::DI: DestReg = X86::EDI; break;
19706 case X86::BP: DestReg = X86::EBP; break;
19707 case X86::SP: DestReg = X86::ESP; break;
19708 }
19709 if (DestReg) {
19710 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019711 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019712 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000019713 } else if (VT == MVT::i64 || VT == MVT::f64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019714 unsigned DestReg = 0;
19715 switch (Res.first) {
19716 default: break;
19717 case X86::AX: DestReg = X86::RAX; break;
19718 case X86::DX: DestReg = X86::RDX; break;
19719 case X86::CX: DestReg = X86::RCX; break;
19720 case X86::BX: DestReg = X86::RBX; break;
19721 case X86::SI: DestReg = X86::RSI; break;
19722 case X86::DI: DestReg = X86::RDI; break;
19723 case X86::BP: DestReg = X86::RBP; break;
19724 case X86::SP: DestReg = X86::RSP; break;
19725 }
19726 if (DestReg) {
19727 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019728 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019729 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000019730 }
Craig Topperc9099502012-04-20 06:31:50 +000019731 } else if (Res.second == &X86::FR32RegClass ||
19732 Res.second == &X86::FR64RegClass ||
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019733 Res.second == &X86::VR128RegClass ||
19734 Res.second == &X86::VR256RegClass ||
19735 Res.second == &X86::FR32XRegClass ||
19736 Res.second == &X86::FR64XRegClass ||
19737 Res.second == &X86::VR128XRegClass ||
19738 Res.second == &X86::VR256XRegClass ||
19739 Res.second == &X86::VR512RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019740 // Handle references to XMM physical registers that got mapped into the
19741 // wrong class. This can happen with constraints like {xmm0} where the
19742 // target independent register mapper will just pick the first match it can
19743 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000019744
19745 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000019746 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000019747 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000019748 Res.second = &X86::FR64RegClass;
19749 else if (X86::VR128RegClass.hasType(VT))
19750 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000019751 else if (X86::VR256RegClass.hasType(VT))
19752 Res.second = &X86::VR256RegClass;
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019753 else if (X86::VR512RegClass.hasType(VT))
19754 Res.second = &X86::VR512RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000019755 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019756
Chris Lattnerf76d1802006-07-31 23:26:50 +000019757 return Res;
19758}