blob: f44478e5dd0bf6ae3010965ddc26e7ca54524be2 [file] [log] [blame]
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
16#include "llvm/BasicBlock.h"
17#include "llvm/CodeGen/MachineFunctionPass.h"
18#include "llvm/CodeGen/MachineInstr.h"
19#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineRegisterInfo.h"
21#include "llvm/CodeGen/Passes.h"
22#include "llvm/CodeGen/RegAllocRegistry.h"
23#include "llvm/Target/TargetInstrInfo.h"
24#include "llvm/Target/TargetMachine.h"
25#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
27#include "llvm/Support/ErrorHandling.h"
28#include "llvm/Support/raw_ostream.h"
29#include "llvm/ADT/DenseMap.h"
30#include "llvm/ADT/IndexedMap.h"
31#include "llvm/ADT/SmallSet.h"
32#include "llvm/ADT/SmallVector.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
35#include <algorithm>
36using namespace llvm;
37
38STATISTIC(NumStores, "Number of stores added");
39STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +000040STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000041
42static RegisterRegAlloc
43 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
44
45namespace {
46 class RAFast : public MachineFunctionPass {
47 public:
48 static char ID;
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +000049 RAFast() : MachineFunctionPass(&ID), StackSlotForVirtReg(-1),
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +000050 isBulkSpilling(false) {}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000051 private:
52 const TargetMachine *TM;
53 MachineFunction *MF;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +000054 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000055 const TargetRegisterInfo *TRI;
56 const TargetInstrInfo *TII;
57
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +000058 // Basic block currently being allocated.
59 MachineBasicBlock *MBB;
60
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000061 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
62 // values are spilled.
63 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
64
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000065 // Everything we know about a live virtual register.
66 struct LiveReg {
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000067 MachineInstr *LastUse; // Last instr to use reg.
68 unsigned PhysReg; // Currently held here.
69 unsigned short LastOpNum; // OpNum on LastUse.
70 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000071
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000072 LiveReg(unsigned p=0) : LastUse(0), PhysReg(p), LastOpNum(0),
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +000073 Dirty(false) {}
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000074 };
75
76 typedef DenseMap<unsigned, LiveReg> LiveRegMap;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +000077 typedef LiveRegMap::value_type LiveRegEntry;
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000078
79 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000080 // that is currently available in a physical register.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000081 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000082
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000083 // RegState - Track the state of a physical register.
84 enum RegState {
85 // A disabled register is not available for allocation, but an alias may
86 // be in use. A register can only be moved out of the disabled state if
87 // all aliases are disabled.
88 regDisabled,
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000089
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000090 // A free register is not currently in use and can be allocated
91 // immediately without checking aliases.
92 regFree,
93
94 // A reserved register has been assigned expolicitly (e.g., setting up a
95 // call parameter), and it remains reserved until it is used.
96 regReserved
97
98 // A register state may also be a virtual register number, indication that
99 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000100 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000101 };
102
103 // PhysRegState - One of the RegState enums, or a virtreg.
104 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000105
106 // UsedInInstr - BitVector of physregs that are used in the current
107 // instruction, and so cannot be allocated.
108 BitVector UsedInInstr;
109
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000110 // Allocatable - vector of allocatable physical registers.
111 BitVector Allocatable;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000112
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000113 // SkippedInstrs - Descriptors of instructions whose clobber list was ignored
114 // because all registers were spilled. It is still necessary to mark all the
115 // clobbered registers as used by the function.
116 SmallPtrSet<const TargetInstrDesc*, 4> SkippedInstrs;
117
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000118 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
119 // completely after spilling all live registers. LiveRegMap entries should
120 // not be erased.
121 bool isBulkSpilling;
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000122
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000123 enum {
124 spillClean = 1,
125 spillDirty = 100,
126 spillImpossible = ~0u
127 };
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000128 public:
129 virtual const char *getPassName() const {
130 return "Fast Register Allocator";
131 }
132
133 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
134 AU.setPreservesCFG();
135 AU.addRequiredID(PHIEliminationID);
136 AU.addRequiredID(TwoAddressInstructionPassID);
137 MachineFunctionPass::getAnalysisUsage(AU);
138 }
139
140 private:
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000141 bool runOnMachineFunction(MachineFunction &Fn);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000142 void AllocateBasicBlock();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000143 void handleThroughOperands(MachineInstr *MI,
144 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000145 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000146 bool isLastUseOfLocalReg(MachineOperand&);
147
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000148 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000149 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000150 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000151 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000152 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000153
154 void usePhysReg(MachineOperand&);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000155 void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000156 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000157 void assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg);
158 void allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000159 LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum,
160 unsigned VirtReg, unsigned Hint);
161 LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum,
162 unsigned VirtReg, unsigned Hint);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000163 void spillAll(MachineInstr *MI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000164 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000165 };
166 char RAFast::ID = 0;
167}
168
169/// getStackSpaceFor - This allocates space for the specified virtual register
170/// to be held on the stack.
171int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
172 // Find the location Reg would belong...
173 int SS = StackSlotForVirtReg[VirtReg];
174 if (SS != -1)
175 return SS; // Already has space allocated?
176
177 // Allocate a new stack object for this spill location...
178 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
179 RC->getAlignment());
180
181 // Assign the slot.
182 StackSlotForVirtReg[VirtReg] = FrameIdx;
183 return FrameIdx;
184}
185
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000186/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
187/// its virtual register, and it is guaranteed to be a block-local register.
188///
189bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
190 // Check for non-debug uses or defs following MO.
191 // This is the most likely way to fail - fast path it.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000192 MachineOperand *Next = &MO;
193 while ((Next = Next->getNextOperandForReg()))
194 if (!Next->isDebug())
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000195 return false;
196
197 // If the register has ever been spilled or reloaded, we conservatively assume
198 // it is a global register used in multiple blocks.
199 if (StackSlotForVirtReg[MO.getReg()] != -1)
200 return false;
201
202 // Check that the use/def chain has exactly one operand - MO.
203 return &MRI->reg_nodbg_begin(MO.getReg()).getOperand() == &MO;
204}
205
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000206/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000207void RAFast::addKillFlag(const LiveReg &LR) {
208 if (!LR.LastUse) return;
209 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000210 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
211 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000212 MO.setIsKill();
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000213 else
214 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
215 }
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000216}
217
218/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000219void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
220 addKillFlag(LRI->second);
221 const LiveReg &LR = LRI->second;
222 assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping");
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000223 PhysRegState[LR.PhysReg] = regFree;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000224 // Erase from LiveVirtRegs unless we're spilling in bulk.
225 if (!isBulkSpilling)
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000226 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000227}
228
229/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000230void RAFast::killVirtReg(unsigned VirtReg) {
231 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
232 "killVirtReg needs a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000233 LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg);
234 if (LRI != LiveVirtRegs.end())
235 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000236}
237
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000238/// spillVirtReg - This method spills the value specified by VirtReg into the
239/// corresponding stack slot if needed. If isKill is set, the register is also
240/// killed.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000241void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000242 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
243 "Spilling a physical register is illegal!");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000244 LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg);
245 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
246 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000247}
248
249/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000250void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000251 LiveRegMap::iterator LRI) {
252 LiveReg &LR = LRI->second;
253 assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000254
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000255 if (LR.Dirty) {
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000256 // If this physreg is used by the instruction, we want to kill it on the
257 // instruction, not on the spill.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000258 bool SpillKill = LR.LastUse != MI;
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000259 LR.Dirty = false;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000260 DEBUG(dbgs() << "Spilling %reg" << LRI->first
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000261 << " in " << TRI->getName(LR.PhysReg));
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000262 const TargetRegisterClass *RC = MRI->getRegClass(LRI->first);
263 int FI = getStackSpaceFor(LRI->first, RC);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000264 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000265 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000266 ++NumStores; // Update statistics
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000267
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000268 if (SpillKill)
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000269 LR.LastUse = 0; // Don't kill register again
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000270 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000271 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000272}
273
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000274/// spillAll - Spill all dirty virtregs without killing them.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000275void RAFast::spillAll(MachineInstr *MI) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000276 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000277 isBulkSpilling = true;
Jakob Stoklund Olesen29979852010-05-17 20:01:22 +0000278 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
279 // of spilling here is deterministic, if arbitrary.
280 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
281 i != e; ++i)
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000282 spillVirtReg(MI, i);
283 LiveVirtRegs.clear();
284 isBulkSpilling = false;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000285}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000286
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000287/// usePhysReg - Handle the direct use of a physical register.
288/// Check that the register is not used by a virtreg.
289/// Kill the physreg, marking it free.
290/// This may add implicit kills to MO->getParent() and invalidate MO.
291void RAFast::usePhysReg(MachineOperand &MO) {
292 unsigned PhysReg = MO.getReg();
293 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
294 "Bad usePhysReg operand");
295
296 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000297 case regDisabled:
298 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000299 case regReserved:
300 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000301 // Fall through
302 case regFree:
303 UsedInInstr.set(PhysReg);
304 MO.setIsKill();
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000305 return;
306 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000307 // The physreg was allocated to a virtual register. That means to value we
308 // wanted has been clobbered.
309 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000310 }
311
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000312 // Maybe a superregister is reserved?
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000313 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
314 unsigned Alias = *AS; ++AS) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000315 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000316 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000317 break;
318 case regReserved:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000319 assert(TRI->isSuperRegister(PhysReg, Alias) &&
320 "Instruction is not using a subregister of a reserved register");
321 // Leave the superregister in the working set.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000322 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000323 UsedInInstr.set(Alias);
324 MO.getParent()->addRegisterKilled(Alias, TRI, true);
325 return;
326 case regFree:
327 if (TRI->isSuperRegister(PhysReg, Alias)) {
328 // Leave the superregister in the working set.
329 UsedInInstr.set(Alias);
330 MO.getParent()->addRegisterKilled(Alias, TRI, true);
331 return;
332 }
333 // Some other alias was in the working set - clear it.
334 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000335 break;
336 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000337 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000338 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000339 }
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000340
341 // All aliases are disabled, bring register into working set.
342 PhysRegState[PhysReg] = regFree;
343 UsedInInstr.set(PhysReg);
344 MO.setIsKill();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000345}
346
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000347/// definePhysReg - Mark PhysReg as reserved or free after spilling any
348/// virtregs. This is very similar to defineVirtReg except the physreg is
349/// reserved instead of allocated.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000350void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg,
351 RegState NewState) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000352 UsedInInstr.set(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000353 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
354 case regDisabled:
355 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000356 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000357 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000358 // Fall through.
359 case regFree:
360 case regReserved:
361 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000362 return;
363 }
364
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000365 // This is a disabled register, disable all aliases.
366 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000367 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
368 unsigned Alias = *AS; ++AS) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000369 UsedInInstr.set(Alias);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000370 switch (unsigned VirtReg = PhysRegState[Alias]) {
371 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000372 break;
373 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000374 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000375 // Fall through.
376 case regFree:
377 case regReserved:
378 PhysRegState[Alias] = regDisabled;
379 if (TRI->isSuperRegister(PhysReg, Alias))
380 return;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000381 break;
382 }
383 }
384}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000385
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000386
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000387// calcSpillCost - Return the cost of spilling clearing out PhysReg and
388// aliases so it is free for allocation.
389// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
390// can be allocated directly.
391// Returns spillImpossible when PhysReg or an alias can't be spilled.
392unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000393 if (UsedInInstr.test(PhysReg))
394 return spillImpossible;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000395 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
396 case regDisabled:
397 break;
398 case regFree:
399 return 0;
400 case regReserved:
401 return spillImpossible;
402 default:
403 return LiveVirtRegs.lookup(VirtReg).Dirty ? spillDirty : spillClean;
404 }
405
406 // This is a disabled register, add up const of aliases.
407 unsigned Cost = 0;
408 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
409 unsigned Alias = *AS; ++AS) {
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000410 if (UsedInInstr.test(Alias))
411 return spillImpossible;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000412 switch (unsigned VirtReg = PhysRegState[Alias]) {
413 case regDisabled:
414 break;
415 case regFree:
416 ++Cost;
417 break;
418 case regReserved:
419 return spillImpossible;
420 default:
421 Cost += LiveVirtRegs.lookup(VirtReg).Dirty ? spillDirty : spillClean;
422 break;
423 }
424 }
425 return Cost;
426}
427
428
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000429/// assignVirtToPhysReg - This method updates local state so that we know
430/// that PhysReg is the proper container for VirtReg now. The physical
431/// register must not be used for anything else when this is called.
432///
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000433void RAFast::assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg) {
434 DEBUG(dbgs() << "Assigning %reg" << LRE.first << " to "
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000435 << TRI->getName(PhysReg) << "\n");
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000436 PhysRegState[PhysReg] = LRE.first;
437 assert(!LRE.second.PhysReg && "Already assigned a physreg");
438 LRE.second.PhysReg = PhysReg;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000439}
440
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000441/// allocVirtReg - Allocate a physical register for VirtReg.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000442void RAFast::allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint) {
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000443 const unsigned VirtReg = LRE.first;
444
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000445 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
446 "Can only allocate virtual registers");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000447
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000448 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000449
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000450 // Ignore invalid hints.
451 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000452 !RC->contains(Hint) || !Allocatable.test(Hint)))
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000453 Hint = 0;
454
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000455 // Take hint when possible.
456 if (Hint) {
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000457 switch(calcSpillCost(Hint)) {
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000458 default:
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000459 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000460 // Fall through.
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000461 case 0:
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000462 return assignVirtToPhysReg(LRE, Hint);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000463 case spillImpossible:
464 break;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000465 }
466 }
467
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000468 TargetRegisterClass::iterator AOB = RC->allocation_order_begin(*MF);
469 TargetRegisterClass::iterator AOE = RC->allocation_order_end(*MF);
470
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000471 // First try to find a completely free register.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000472 for (TargetRegisterClass::iterator I = AOB; I != AOE; ++I) {
473 unsigned PhysReg = *I;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000474 if (PhysRegState[PhysReg] == regFree && !UsedInInstr.test(PhysReg))
475 return assignVirtToPhysReg(LRE, PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000476 }
477
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000478 DEBUG(dbgs() << "Allocating %reg" << VirtReg << " from " << RC->getName()
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000479 << "\n");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000480
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000481 unsigned BestReg = 0, BestCost = spillImpossible;
482 for (TargetRegisterClass::iterator I = AOB; I != AOE; ++I) {
483 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000484 // Cost is 0 when all aliases are already disabled.
485 if (Cost == 0)
486 return assignVirtToPhysReg(LRE, *I);
487 if (Cost < BestCost)
488 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000489 }
490
491 if (BestReg) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000492 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000493 return assignVirtToPhysReg(LRE, BestReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000494 }
495
496 // Nothing we can do.
497 std::string msg;
498 raw_string_ostream Msg(msg);
499 Msg << "Ran out of registers during register allocation!";
500 if (MI->isInlineAsm()) {
501 Msg << "\nPlease check your inline asm statement for "
502 << "invalid constraints:\n";
503 MI->print(Msg, TM);
504 }
505 report_fatal_error(Msg.str());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000506}
507
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000508/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000509RAFast::LiveRegMap::iterator
510RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum,
511 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000512 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
513 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000514 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000515 bool New;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000516 tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg()));
517 LiveReg &LR = LRI->second;
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000518 if (New) {
519 // If there is no hint, peek at the only use of this register.
520 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
521 MRI->hasOneNonDBGUse(VirtReg)) {
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000522 const MachineInstr &UseMI = *MRI->use_nodbg_begin(VirtReg);
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000523 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
524 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000525 if (UseMI.isCopyLike())
526 Hint = UseMI.getOperand(0).getReg();
527 else if (TII->isMoveInstr(UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000528 Hint = DstReg;
529 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000530 allocVirtReg(MI, *LRI, Hint);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000531 } else if (LR.LastUse) {
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000532 // Redefining a live register - kill at the last use, unless it is this
533 // instruction defining VirtReg multiple times.
534 if (LR.LastUse != MI || LR.LastUse->getOperand(LR.LastOpNum).isUse())
535 addKillFlag(LR);
536 }
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000537 assert(LR.PhysReg && "Register not assigned");
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000538 LR.LastUse = MI;
539 LR.LastOpNum = OpNum;
540 LR.Dirty = true;
541 UsedInInstr.set(LR.PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000542 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000543}
544
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000545/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000546RAFast::LiveRegMap::iterator
547RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum,
548 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000549 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
550 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000551 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000552 bool New;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000553 tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg()));
554 LiveReg &LR = LRI->second;
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000555 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000556 if (New) {
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000557 allocVirtReg(MI, *LRI, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000558 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000559 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000560 DEBUG(dbgs() << "Reloading %reg" << VirtReg << " into "
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000561 << TRI->getName(LR.PhysReg) << "\n");
562 TII->loadRegFromStackSlot(*MBB, MI, LR.PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000563 ++NumLoads;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000564 } else if (LR.Dirty) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000565 if (isLastUseOfLocalReg(MO)) {
566 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000567 if (MO.isUse())
568 MO.setIsKill();
569 else
570 MO.setIsDead();
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000571 } else if (MO.isKill()) {
572 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
573 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000574 } else if (MO.isDead()) {
575 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
576 MO.setIsDead(false);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000577 }
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000578 } else if (MO.isKill()) {
579 // We must remove kill flags from uses of reloaded registers because the
580 // register would be killed immediately, and there might be a second use:
581 // %foo = OR %x<kill>, %x
582 // This would cause a second reload of %x into a different register.
583 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
584 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000585 } else if (MO.isDead()) {
586 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
587 MO.setIsDead(false);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000588 }
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000589 assert(LR.PhysReg && "Register not assigned");
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000590 LR.LastUse = MI;
591 LR.LastOpNum = OpNum;
592 UsedInInstr.set(LR.PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000593 return LRI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000594}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000595
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000596// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
597// subregs. This may invalidate any operand pointers.
598// Return true if the operand kills its register.
599bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
600 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000601 if (!MO.getSubReg()) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000602 MO.setReg(PhysReg);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000603 return MO.isKill() || MO.isDead();
604 }
605
606 // Handle subregister index.
607 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
608 MO.setSubReg(0);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000609
610 // A kill flag implies killing the full register. Add corresponding super
611 // register kill.
612 if (MO.isKill()) {
613 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000614 return true;
615 }
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000616 return MO.isDead();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000617}
618
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000619// Handle special instruction operand like early clobbers and tied ops when
620// there are additional physreg defines.
621void RAFast::handleThroughOperands(MachineInstr *MI,
622 SmallVectorImpl<unsigned> &VirtDead) {
623 DEBUG(dbgs() << "Scanning for through registers:");
624 SmallSet<unsigned, 8> ThroughRegs;
625 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
626 MachineOperand &MO = MI->getOperand(i);
627 if (!MO.isReg()) continue;
628 unsigned Reg = MO.getReg();
629 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000630 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
631 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000632 if (ThroughRegs.insert(Reg))
633 DEBUG(dbgs() << " %reg" << Reg);
634 }
635 }
636
637 // If any physreg defines collide with preallocated through registers,
638 // we must spill and reallocate.
639 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
640 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
641 MachineOperand &MO = MI->getOperand(i);
642 if (!MO.isReg() || !MO.isDef()) continue;
643 unsigned Reg = MO.getReg();
644 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
645 UsedInInstr.set(Reg);
646 if (ThroughRegs.count(PhysRegState[Reg]))
647 definePhysReg(MI, Reg, regFree);
648 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
649 UsedInInstr.set(*AS);
650 if (ThroughRegs.count(PhysRegState[*AS]))
651 definePhysReg(MI, *AS, regFree);
652 }
653 }
654
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000655 SmallVector<unsigned, 8> PartialDefs;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000656 DEBUG(dbgs() << "Allocating tied uses and early clobbers.\n");
657 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
658 MachineOperand &MO = MI->getOperand(i);
659 if (!MO.isReg()) continue;
660 unsigned Reg = MO.getReg();
661 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
662 if (MO.isUse()) {
663 unsigned DefIdx = 0;
664 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
665 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
666 << DefIdx << ".\n");
667 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
668 unsigned PhysReg = LRI->second.PhysReg;
669 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000670 // Note: we don't update the def operand yet. That would cause the normal
671 // def-scan to attempt spilling.
672 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
673 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
674 // Reload the register, but don't assign to the operand just yet.
675 // That would confuse the later phys-def processing pass.
676 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
677 PartialDefs.push_back(LRI->second.PhysReg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000678 } else if (MO.isEarlyClobber()) {
679 // Note: defineVirtReg may invalidate MO.
680 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0);
681 unsigned PhysReg = LRI->second.PhysReg;
682 if (setPhysReg(MI, i, PhysReg))
683 VirtDead.push_back(Reg);
684 }
685 }
686
687 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
688 UsedInInstr.reset();
689 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
690 MachineOperand &MO = MI->getOperand(i);
691 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
692 unsigned Reg = MO.getReg();
693 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
694 UsedInInstr.set(Reg);
695 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
696 UsedInInstr.set(*AS);
697 }
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000698
699 // Also mark PartialDefs as used to avoid reallocation.
700 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
701 UsedInInstr.set(PartialDefs[i]);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000702}
703
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000704void RAFast::AllocateBasicBlock() {
705 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000706
707 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000708 assert(LiveVirtRegs.empty() && "Mapping not cleared form last block?");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000709
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000710 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000711
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000712 // Add live-in registers as live.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000713 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
714 E = MBB->livein_end(); I != E; ++I)
715 definePhysReg(MII, *I, regReserved);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000716
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000717 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000718 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000719
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000720 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000721 while (MII != MBB->end()) {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000722 MachineInstr *MI = MII++;
723 const TargetInstrDesc &TID = MI->getDesc();
724 DEBUG({
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000725 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000726 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
727 if (PhysRegState[Reg] == regDisabled) continue;
728 dbgs() << " " << TRI->getName(Reg);
729 switch(PhysRegState[Reg]) {
730 case regFree:
731 break;
732 case regReserved:
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000733 dbgs() << "*";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000734 break;
735 default:
736 dbgs() << "=%reg" << PhysRegState[Reg];
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000737 if (LiveVirtRegs[PhysRegState[Reg]].Dirty)
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000738 dbgs() << "*";
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000739 assert(LiveVirtRegs[PhysRegState[Reg]].PhysReg == Reg &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000740 "Bad inverse map");
741 break;
742 }
743 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000744 dbgs() << '\n';
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000745 // Check that LiveVirtRegs is the inverse.
746 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
747 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000748 assert(TargetRegisterInfo::isVirtualRegister(i->first) &&
749 "Bad map key");
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000750 assert(TargetRegisterInfo::isPhysicalRegister(i->second.PhysReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000751 "Bad map value");
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000752 assert(PhysRegState[i->second.PhysReg] == i->first &&
753 "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000754 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000755 });
756
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000757 // Debug values are not allowed to change codegen in any way.
758 if (MI->isDebugValue()) {
759 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
760 MachineOperand &MO = MI->getOperand(i);
761 if (!MO.isReg()) continue;
762 unsigned Reg = MO.getReg();
763 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000764 LiveRegMap::iterator LRI = LiveVirtRegs.find(Reg);
765 if (LRI != LiveVirtRegs.end())
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000766 setPhysReg(MI, i, LRI->second.PhysReg);
Devang Patel7a029b62010-07-09 21:48:31 +0000767 else {
768 int SS = StackSlotForVirtReg[Reg];
769 if (SS == -1)
770 MO.setReg(0); // We can't allocate a physreg for a DebugValue, sorry!
771 else {
772 // Modify DBG_VALUE now that the value is in a spill slot.
773 uint64_t Offset = MI->getOperand(1).getImm();
774 const MDNode *MDPtr =
775 MI->getOperand(MI->getNumOperands()-1).getMetadata();
776 DebugLoc DL = MI->getDebugLoc();
777 if (MachineInstr *NewDV =
778 TII->emitFrameIndexDebugValue(*MF, SS, Offset, MDPtr, DL)) {
779 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
780 MachineBasicBlock *MBB = MI->getParent();
781 MBB->insert(MBB->erase(MI), NewDV);
782 } else
783 MO.setReg(0); // We can't allocate a physreg for a DebugValue, sorry!
784 }
785 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000786 }
787 // Next instruction.
788 continue;
789 }
790
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000791 // If this is a copy, we may be able to coalesce.
792 unsigned CopySrc, CopyDst, CopySrcSub, CopyDstSub;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000793 if (MI->isCopy()) {
794 CopyDst = MI->getOperand(0).getReg();
795 CopySrc = MI->getOperand(1).getReg();
796 CopyDstSub = MI->getOperand(0).getSubReg();
797 CopySrcSub = MI->getOperand(1).getSubReg();
798 } else if (!TII->isMoveInstr(*MI, CopySrc, CopyDst, CopySrcSub, CopyDstSub))
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000799 CopySrc = CopyDst = 0;
800
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000801 // Track registers used by instruction.
802 UsedInInstr.reset();
803
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000804 // First scan.
805 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000806 // Find the end of the virtreg operands
807 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000808 bool hasTiedOps = false;
809 bool hasEarlyClobbers = false;
810 bool hasPartialRedefs = false;
811 bool hasPhysDefs = false;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000812 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
813 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000814 if (!MO.isReg()) continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000815 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000816 if (!Reg) continue;
817 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
818 VirtOpEnd = i+1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000819 if (MO.isUse()) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000820 hasTiedOps = hasTiedOps ||
821 TID.getOperandConstraint(i, TOI::TIED_TO) != -1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000822 } else {
823 if (MO.isEarlyClobber())
824 hasEarlyClobbers = true;
825 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
826 hasPartialRedefs = true;
827 }
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000828 continue;
829 }
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000830 if (!Allocatable.test(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000831 if (MO.isUse()) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000832 usePhysReg(MO);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000833 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +0000834 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
835 regFree : regReserved);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000836 hasEarlyClobbers = true;
837 } else
838 hasPhysDefs = true;
839 }
840
841 // The instruction may have virtual register operands that must be allocated
842 // the same register at use-time and def-time: early clobbers and tied
843 // operands. If there are also physical defs, these registers must avoid
844 // both physical defs and uses, making them more constrained than normal
845 // operands.
846 // We didn't detect inline asm tied operands above, so just make this extra
847 // pass for all inline asm.
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000848 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
849 (hasTiedOps && hasPhysDefs)) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000850 handleThroughOperands(MI, VirtDead);
851 // Don't attempt coalescing when we have funny stuff going on.
852 CopyDst = 0;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000853 }
854
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000855 // Second scan.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000856 // Allocate virtreg uses.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000857 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000858 MachineOperand &MO = MI->getOperand(i);
859 if (!MO.isReg()) continue;
860 unsigned Reg = MO.getReg();
861 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
862 if (MO.isUse()) {
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000863 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst);
864 unsigned PhysReg = LRI->second.PhysReg;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000865 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000866 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000867 killVirtReg(LRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000868 }
869 }
870
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000871 MRI->addPhysRegsUsed(UsedInInstr);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000872
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000873 // Track registers defined by instruction - early clobbers at this point.
874 UsedInInstr.reset();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000875 if (hasEarlyClobbers) {
876 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
877 MachineOperand &MO = MI->getOperand(i);
878 if (!MO.isReg() || !MO.isDef()) continue;
879 unsigned Reg = MO.getReg();
880 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
881 UsedInInstr.set(Reg);
882 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
883 UsedInInstr.set(*AS);
884 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000885 }
886
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000887 unsigned DefOpEnd = MI->getNumOperands();
888 if (TID.isCall()) {
889 // Spill all virtregs before a call. This serves two purposes: 1. If an
890 // exception is thrown, the landing pad is going to expect to find registers
891 // in their spill slots, and 2. we don't have to wade through all the
892 // <imp-def> operands on the call instruction.
893 DefOpEnd = VirtOpEnd;
894 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
895 spillAll(MI);
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000896
897 // The imp-defs are skipped below, but we still need to mark those
898 // registers as used by the function.
899 SkippedInstrs.insert(&TID);
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000900 }
901
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000902 // Third scan.
903 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000904 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000905 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +0000906 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
907 continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000908 unsigned Reg = MO.getReg();
909
910 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000911 if (!Allocatable.test(Reg)) continue;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000912 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
913 regFree : regReserved);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000914 continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000915 }
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000916 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc);
917 unsigned PhysReg = LRI->second.PhysReg;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000918 if (setPhysReg(MI, i, PhysReg)) {
919 VirtDead.push_back(Reg);
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000920 CopyDst = 0; // cancel coalescing;
921 } else
922 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000923 }
924
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000925 // Kill dead defs after the scan to ensure that multiple defs of the same
926 // register are allocated identically. We didn't need to do this for uses
927 // because we are crerating our own kill flags, and they are always at the
928 // last use.
929 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
930 killVirtReg(VirtDead[i]);
931 VirtDead.clear();
932
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000933 MRI->addPhysRegsUsed(UsedInInstr);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000934
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000935 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
936 DEBUG(dbgs() << "-- coalescing: " << *MI);
937 Coalesced.push_back(MI);
938 } else {
939 DEBUG(dbgs() << "<< " << *MI);
940 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000941 }
942
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000943 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000944 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
945 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000946
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000947 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000948 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000949 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000950 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +0000951 NumCopies += Coalesced.size();
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000952
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000953 DEBUG(MBB->dump());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000954}
955
956/// runOnMachineFunction - Register allocate the whole function
957///
958bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000959 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
960 << "********** Function: "
961 << ((Value*)Fn.getFunction())->getName() << '\n');
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000962 MF = &Fn;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000963 MRI = &MF->getRegInfo();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000964 TM = &Fn.getTarget();
965 TRI = TM->getRegisterInfo();
966 TII = TM->getInstrInfo();
967
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000968 UsedInInstr.resize(TRI->getNumRegs());
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000969 Allocatable = TRI->getAllocatableSet(*MF);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000970
971 // initialize the virtual->physical register map to have a 'null'
972 // mapping for all virtual registers
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000973 unsigned LastVirtReg = MRI->getLastVirtReg();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000974 StackSlotForVirtReg.grow(LastVirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000975
976 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000977 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
978 MBBi != MBBe; ++MBBi) {
979 MBB = &*MBBi;
980 AllocateBasicBlock();
981 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000982
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000983 // Make sure the set of used physregs is closed under subreg operations.
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000984 MRI->closePhysRegsUsed(*TRI);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000985
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000986 // Add the clobber lists for all the instructions we skipped earlier.
987 for (SmallPtrSet<const TargetInstrDesc*, 4>::const_iterator
988 I = SkippedInstrs.begin(), E = SkippedInstrs.end(); I != E; ++I)
989 if (const unsigned *Defs = (*I)->getImplicitDefs())
990 while (*Defs)
991 MRI->setPhysRegUsed(*Defs++);
992
993 SkippedInstrs.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000994 StackSlotForVirtReg.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000995 return true;
996}
997
998FunctionPass *llvm::createFastRegisterAllocator() {
999 return new RAFast();
1000}