blob: 92bfa915baeac63927b39cda67203c0c7f279de9 [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000024#include "llvm/Module.h"
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000025#include "llvm/Intrinsics.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000026#include "llvm/Support/CommandLine.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000027#include "llvm/Support/ErrorHandling.h"
Torok Edwindac237e2009-07-08 20:53:28 +000028#include "llvm/Support/raw_ostream.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029using namespace llvm;
30
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000031/// AddLiveIn - This helper function adds the specified physical register to the
32/// MachineFunction as a live in value. It also creates a corresponding virtual
33/// register for it.
34static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
35 TargetRegisterClass *RC) {
36 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000037 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
38 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000039 return VReg;
40}
41
42AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
43 // Set up the TargetLowering object.
Dan Gohmana119de82009-06-14 23:30:43 +000044 //I am having problems with shr n i8 1
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000045 setShiftAmountType(MVT::i64);
Duncan Sands03228082008-11-23 15:47:28 +000046 setBooleanContents(ZeroOrOneBooleanContent);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000047
Chris Lattner111c2fa2006-10-06 22:46:51 +000048 setUsesGlobalOffsetTable(true);
49
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000050 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000051 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
52 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000053
54 // We want to custom lower some of our intrinsics.
55 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
56
Evan Cheng03294662008-10-14 21:26:46 +000057 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
58 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000059
Evan Cheng03294662008-10-14 21:26:46 +000060 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
61 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000062
Evan Cheng03294662008-10-14 21:26:46 +000063 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
64 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
65 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000066
Eli Friedman18d643a2009-07-17 05:23:03 +000067 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
68
Evan Chengc35497f2006-10-30 08:02:39 +000069 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
70 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000071 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000072 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000073
Andrew Lenharth7794bd32006-06-27 23:19:14 +000074 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
75
Chris Lattner3e2bafd2005-09-28 22:29:17 +000076 setOperationAction(ISD::FREM, MVT::f32, Expand);
77 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000078
79 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000080 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000081 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
82 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
83
Andrew Lenharth120ab482005-09-29 22:54:56 +000084 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000085 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
86 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
87 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
88 }
Nate Begemand88fc032006-01-14 03:14:10 +000089 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000090 setOperationAction(ISD::ROTL , MVT::i64, Expand);
91 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000092
Andrew Lenharth53d89702005-12-25 01:34:27 +000093 setOperationAction(ISD::SREM , MVT::i64, Custom);
94 setOperationAction(ISD::UREM , MVT::i64, Custom);
95 setOperationAction(ISD::SDIV , MVT::i64, Custom);
96 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000097
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000098 setOperationAction(ISD::ADDC , MVT::i64, Expand);
99 setOperationAction(ISD::ADDE , MVT::i64, Expand);
100 setOperationAction(ISD::SUBC , MVT::i64, Expand);
101 setOperationAction(ISD::SUBE , MVT::i64, Expand);
102
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000103 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Andrew Lenharth683a9222008-11-11 06:06:07 +0000104 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000105
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000106
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000107 // We don't support sin/cos/sqrt/pow
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000108 setOperationAction(ISD::FSIN , MVT::f64, Expand);
109 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000110 setOperationAction(ISD::FSIN , MVT::f32, Expand);
111 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000112
113 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000114 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000115
116 setOperationAction(ISD::FPOW , MVT::f32, Expand);
117 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000118
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000119 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000120
Andrew Lenharth3553d862007-01-24 21:09:16 +0000121 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
122
Chris Lattnerf73bae12005-11-29 06:16:21 +0000123 // We don't have line number support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000124 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000125 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000126 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
127 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000128
129 // Not implemented yet.
130 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
131 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000132 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
133
Bill Wendling056292f2008-09-16 21:48:12 +0000134 // We want to legalize GlobalAddress and ConstantPool and
135 // ExternalSymbols nodes into the appropriate instructions to
136 // materialize the address.
Andrew Lenharth53d89702005-12-25 01:34:27 +0000137 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
138 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000139 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000140 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000141
Andrew Lenharth0e538792006-01-25 21:54:38 +0000142 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000143 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000144 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000145 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000146 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000147
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000148 setOperationAction(ISD::RET, MVT::Other, Custom);
149
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000150 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000151 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000152
Andrew Lenharth739027e2006-01-16 21:22:38 +0000153 setStackPointerRegisterToSaveRestore(Alpha::R30);
154
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000155 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000156 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000157 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000158 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000159
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000160 setJumpBufSize(272);
161 setJumpBufAlignment(16);
162
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000163 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000164}
165
Duncan Sands5480c042009-01-01 15:52:00 +0000166MVT AlphaTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000167 return MVT::i64;
168}
169
Andrew Lenharth84a06052006-01-16 19:53:25 +0000170const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
171 switch (Opcode) {
172 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000173 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
174 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
175 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
176 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
177 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
178 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000179 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000180 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000181 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000182 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000183 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
184 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000185 }
186}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000187
Bill Wendlingb4202b82009-07-01 18:50:55 +0000188/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000189unsigned AlphaTargetLowering::getFunctionAlignment(const Function *F) const {
190 return 4;
191}
192
Dan Gohman475871a2008-07-27 21:46:04 +0000193static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000194 MVT PtrVT = Op.getValueType();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000195 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000196 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
197 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000198 // FIXME there isn't really any debug info here
199 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000200
Dale Johannesende064702009-02-06 21:50:26 +0000201 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000202 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000203 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000204 return Lo;
205}
206
Chris Lattnere21492b2006-08-11 17:19:54 +0000207//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
208//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000209
210//For now, just use variable size stack frame format
211
212//In a standard call, the first six items are passed in registers $16
213//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
214//of argument-to-register correspondence.) The remaining items are
215//collected in a memory argument list that is a naturally aligned
216//array of quadwords. In a standard call, this list, if present, must
217//be passed at 0(SP).
218//7 ... n 0(SP) ... (n-7)*8(SP)
219
220// //#define FP $15
221// //#define RA $26
222// //#define PV $27
223// //#define GP $29
224// //#define SP $30
225
Dan Gohman475871a2008-07-27 21:46:04 +0000226static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000227 int &VarArgsBase,
228 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000229 MachineFunction &MF = DAG.getMachineFunction();
230 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +0000231 std::vector<SDValue> ArgValues;
232 SDValue Root = Op.getOperand(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000233 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000234
Andrew Lenharthf71df332005-09-04 06:12:19 +0000235 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000236 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000237 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000238 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000239
Gabor Greifba36cb52008-08-28 21:40:38 +0000240 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000241 SDValue argt;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000242 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000243 SDValue ArgVal;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000244
245 if (ArgNo < 6) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000246 switch (ObjectVT.getSimpleVT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000247 default:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000248 assert(false && "Invalid value type!");
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000249 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000250 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000251 &Alpha::F8RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000252 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000253 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000254 case MVT::f32:
255 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000256 &Alpha::F4RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000257 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000258 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000259 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000260 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000261 &Alpha::GPRCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000262 ArgVal = DAG.getCopyFromReg(Root, dl, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000263 break;
264 }
265 } else { //more args
266 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000267 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000268
269 // Create the SelectionDAG nodes corresponding to a load
270 //from this parameter
Dan Gohman475871a2008-07-27 21:46:04 +0000271 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000272 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000273 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000274 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000275 }
276
277 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000279 if (isVarArg) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000280 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman475871a2008-07-27 21:46:04 +0000281 std::vector<SDValue> LS;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000282 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000283 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000284 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000285 SDValue argt = DAG.getCopyFromReg(Root, dl, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000286 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
287 if (i == 0) VarArgsBase = FI;
Dan Gohman475871a2008-07-27 21:46:04 +0000288 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000289 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000290
Dan Gohman6f0d0242008-02-10 18:45:23 +0000291 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000292 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000293 argt = DAG.getCopyFromReg(Root, dl, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000294 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
295 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000296 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000297 }
298
299 //Set up a token factor with all the stack traffic
Dale Johannesen33c960f2009-02-04 20:06:27 +0000300 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000301 }
302
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000303 ArgValues.push_back(Root);
304
305 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000306 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +0000307 &ArgValues[0], ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000308}
309
Dan Gohman475871a2008-07-27 21:46:04 +0000310static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +0000311 DebugLoc dl = Op.getDebugLoc();
312 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), dl, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000313 DAG.getNode(AlphaISD::GlobalRetAddr,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000314 DebugLoc::getUnknownLoc(),
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000315 MVT::i64),
Dan Gohman475871a2008-07-27 21:46:04 +0000316 SDValue());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000317 switch (Op.getNumOperands()) {
318 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000319 llvm_unreachable("Do not know how to return this many arguments!");
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000320 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000321 break;
Dan Gohman475871a2008-07-27 21:46:04 +0000322 //return SDValue(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000323 case 3: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000324 MVT ArgVT = Op.getOperand(1).getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000325 unsigned ArgReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000326 if (ArgVT.isInteger())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000327 ArgReg = Alpha::R0;
328 else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 assert(ArgVT.isFloatingPoint());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000330 ArgReg = Alpha::F0;
331 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000332 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
333 Op.getOperand(1), Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000334 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
335 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000336 break;
337 }
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000338 case 5: {
339 MVT ArgVT = Op.getOperand(1).getValueType();
340 unsigned ArgReg1, ArgReg2;
341 if (ArgVT.isInteger()) {
342 ArgReg1 = Alpha::R0;
343 ArgReg2 = Alpha::R1;
344 } else {
345 assert(ArgVT.isFloatingPoint());
346 ArgReg1 = Alpha::F0;
347 ArgReg2 = Alpha::F1;
348 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000349 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
350 Op.getOperand(1), Copy.getValue(1));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000351 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
352 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
353 == DAG.getMachineFunction().getRegInfo().liveout_end())
354 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000355 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
356 Op.getOperand(3), Copy.getValue(1));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000357 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
358 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
359 == DAG.getMachineFunction().getRegInfo().liveout_end())
360 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
361 break;
362 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000363 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000364 return DAG.getNode(AlphaISD::RET_FLAG, dl,
365 MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000366}
367
Dan Gohman475871a2008-07-27 21:46:04 +0000368std::pair<SDValue, SDValue>
369AlphaTargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sands00fee652008-02-14 17:28:50 +0000370 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +0000371 bool isInreg, unsigned NumFixedArgs,
372 unsigned CallingConv,
Dale Johannesen86098bd2008-09-26 19:31:26 +0000373 bool isTailCall, SDValue Callee,
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000374 ArgListTy &Args, SelectionDAG &DAG,
375 DebugLoc dl) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000376 int NumBytes = 0;
377 if (Args.size() > 6)
378 NumBytes = (Args.size() - 6) * 8;
379
Chris Lattnere563bbc2008-10-11 22:08:30 +0000380 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +0000381 std::vector<SDValue> args_to_use;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000382 for (unsigned i = 0, e = Args.size(); i != e; ++i)
383 {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000384 switch (getValueType(Args[i].Ty).getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000385 default: llvm_unreachable("Unexpected ValueType for argument!");
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000386 case MVT::i1:
387 case MVT::i8:
388 case MVT::i16:
389 case MVT::i32:
390 // Promote the integer to 64 bits. If the input type is signed use a
391 // sign extend, otherwise use a zero extend.
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000392 if (Args[i].isSExt)
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000393 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, dl,
394 MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000395 else if (Args[i].isZExt)
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000396 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, dl,
397 MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000398 else
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000399 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000400 break;
401 case MVT::i64:
402 case MVT::f64:
403 case MVT::f32:
404 break;
405 }
Reid Spencer47857812006-12-31 05:55:36 +0000406 args_to_use.push_back(Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000407 }
408
Duncan Sands83ec4b62008-06-06 12:08:01 +0000409 std::vector<MVT> RetVals;
410 MVT RetTyVT = getValueType(RetTy);
411 MVT ActualRetTyVT = RetTyVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000412 if (RetTyVT.getSimpleVT() >= MVT::i1 && RetTyVT.getSimpleVT() <= MVT::i32)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000413 ActualRetTyVT = MVT::i64;
414
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000415 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000416 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000417 RetVals.push_back(MVT::Other);
418
Dan Gohman475871a2008-07-27 21:46:04 +0000419 std::vector<SDValue> Ops;
Chris Lattner2d90bd52006-01-27 23:39:00 +0000420 Ops.push_back(Chain);
421 Ops.push_back(Callee);
422 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000423 SDValue TheCall = DAG.getNode(AlphaISD::CALL, dl,
424 RetVals, &Ops[0], Ops.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000425 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattnere563bbc2008-10-11 22:08:30 +0000426 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
427 DAG.getIntPtrConstant(0, true), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +0000428 SDValue RetVal = TheCall;
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000429
430 if (RetTyVT != ActualRetTyVT) {
Duncan Sands00fee652008-02-14 17:28:50 +0000431 ISD::NodeType AssertKind = ISD::DELETED_NODE;
432 if (RetSExt)
433 AssertKind = ISD::AssertSext;
434 else if (RetZExt)
435 AssertKind = ISD::AssertZext;
436
437 if (AssertKind != ISD::DELETED_NODE)
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000438 RetVal = DAG.getNode(AssertKind, dl, MVT::i64, RetVal,
Duncan Sands00fee652008-02-14 17:28:50 +0000439 DAG.getValueType(RetTyVT));
440
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000441 RetVal = DAG.getNode(ISD::TRUNCATE, dl, RetTyVT, RetVal);
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000442 }
443
444 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000445}
446
Dan Gohman475871a2008-07-27 21:46:04 +0000447void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
448 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sands126d9072008-07-04 11:47:58 +0000449 Chain = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000450 SDValue VAListP = N->getOperand(1);
Duncan Sands126d9072008-07-04 11:47:58 +0000451 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesenf5d97892009-02-04 01:48:28 +0000452 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000453
Dale Johannesenf5d97892009-02-04 01:48:28 +0000454 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
455 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Duncan Sands126d9072008-07-04 11:47:58 +0000456 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000457 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
Duncan Sands126d9072008-07-04 11:47:58 +0000458 Tmp, NULL, 0, MVT::i32);
Dale Johannesenf5d97892009-02-04 01:48:28 +0000459 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sands126d9072008-07-04 11:47:58 +0000460 if (N->getValueType(0).isFloatingPoint())
461 {
462 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dale Johannesenf5d97892009-02-04 01:48:28 +0000463 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
Duncan Sands126d9072008-07-04 11:47:58 +0000464 DAG.getConstant(8*6, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000465 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000466 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
Dale Johannesenf5d97892009-02-04 01:48:28 +0000467 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sands126d9072008-07-04 11:47:58 +0000468 }
469
Dale Johannesenf5d97892009-02-04 01:48:28 +0000470 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000471 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000472 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Duncan Sands126d9072008-07-04 11:47:58 +0000473 MVT::i32);
474}
475
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000476/// LowerOperation - Provide custom lowering hooks for some operations.
477///
Dan Gohman475871a2008-07-27 21:46:04 +0000478SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000479 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000480 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000481 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000482 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000483 VarArgsBase,
484 VarArgsOffset);
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000485
486 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000487 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
488
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000489 case ISD::INTRINSIC_WO_CHAIN: {
490 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
491 switch (IntNo) {
492 default: break; // Don't custom lower most intrinsics.
493 case Intrinsic::alpha_umulh:
Dale Johannesende064702009-02-06 21:50:26 +0000494 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
495 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000496 }
497 }
498
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000499 case ISD::SINT_TO_FP: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000500 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000501 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman475871a2008-07-27 21:46:04 +0000502 SDValue LD;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000503 bool isDouble = Op.getValueType() == MVT::f64;
Dale Johannesende064702009-02-06 21:50:26 +0000504 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
505 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000506 isDouble?MVT::f64:MVT::f32, LD);
507 return FP;
508 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000509 case ISD::FP_TO_SINT: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000510 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000511 SDValue src = Op.getOperand(0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000512
513 if (!isDouble) //Promote
Dale Johannesende064702009-02-06 21:50:26 +0000514 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000515
Dale Johannesende064702009-02-06 21:50:26 +0000516 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000517
Dale Johannesende064702009-02-06 21:50:26 +0000518 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000519 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000520 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000521 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000522 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000523 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000524 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000525
Dale Johannesende064702009-02-06 21:50:26 +0000526 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000527 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000528 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000529 return Lo;
530 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000531 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +0000532 llvm_unreachable("TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000533 case ISD::GlobalAddress: {
534 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
535 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000536 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesende064702009-02-06 21:50:26 +0000537 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000538
Reid Spencer5cbf9852007-01-30 20:08:39 +0000539 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000540 if (GV->hasLocalLinkage()) {
Dale Johannesende064702009-02-06 21:50:26 +0000541 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000542 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000543 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000544 return Lo;
545 } else
Dale Johannesende064702009-02-06 21:50:26 +0000546 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000547 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000548 }
Bill Wendling056292f2008-09-16 21:48:12 +0000549 case ISD::ExternalSymbol: {
Dale Johannesende064702009-02-06 21:50:26 +0000550 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendling056292f2008-09-16 21:48:12 +0000551 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
552 ->getSymbol(), MVT::i64),
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000553 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000554 }
Bill Wendling056292f2008-09-16 21:48:12 +0000555
Andrew Lenharth53d89702005-12-25 01:34:27 +0000556 case ISD::UREM:
557 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000558 //Expand only on constant case
559 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000560 MVT VT = Op.getNode()->getValueType(0);
561 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
562 BuildUDIV(Op.getNode(), DAG, NULL) :
563 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesende064702009-02-06 21:50:26 +0000564 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
565 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000566 return Tmp1;
567 }
568 //fall through
569 case ISD::SDIV:
570 case ISD::UDIV:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000571 if (Op.getValueType().isInteger()) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000572 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greifba36cb52008-08-28 21:40:38 +0000573 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
574 : BuildUDIV(Op.getNode(), DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000575 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000576 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000577 case ISD::UREM: opstr = "__remqu"; break;
578 case ISD::SREM: opstr = "__remq"; break;
579 case ISD::UDIV: opstr = "__divqu"; break;
580 case ISD::SDIV: opstr = "__divq"; break;
581 }
Dan Gohman475871a2008-07-27 21:46:04 +0000582 SDValue Tmp1 = Op.getOperand(0),
Andrew Lenharth53d89702005-12-25 01:34:27 +0000583 Tmp2 = Op.getOperand(1),
Bill Wendling056292f2008-09-16 21:48:12 +0000584 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Dale Johannesende064702009-02-06 21:50:26 +0000585 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000586 }
587 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000588
Nate Begemanacc398c2006-01-25 18:21:52 +0000589 case ISD::VAARG: {
Dan Gohman475871a2008-07-27 21:46:04 +0000590 SDValue Chain, DataPtr;
Gabor Greifba36cb52008-08-28 21:40:38 +0000591 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Andrew Lenharth66e49582006-01-23 21:51:33 +0000592
Dan Gohman475871a2008-07-27 21:46:04 +0000593 SDValue Result;
Nate Begemanacc398c2006-01-25 18:21:52 +0000594 if (Op.getValueType() == MVT::i32)
Dale Johannesen39355f92009-02-04 02:34:38 +0000595 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000596 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000597 else
Dale Johannesen39355f92009-02-04 02:34:38 +0000598 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000599 return Result;
600 }
601 case ISD::VACOPY: {
Dan Gohman475871a2008-07-27 21:46:04 +0000602 SDValue Chain = Op.getOperand(0);
603 SDValue DestP = Op.getOperand(1);
604 SDValue SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000605 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
606 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000607
Dale Johannesen39355f92009-02-04 02:34:38 +0000608 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
609 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
610 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000611 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000612 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
613 NP, NULL,0, MVT::i32);
614 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000615 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000616 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000617 }
618 case ISD::VASTART: {
Dan Gohman475871a2008-07-27 21:46:04 +0000619 SDValue Chain = Op.getOperand(0);
620 SDValue VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000621 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000622
623 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman475871a2008-07-27 21:46:04 +0000624 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen39355f92009-02-04 02:34:38 +0000625 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
626 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000627 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000628 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
Evan Cheng8b2794a2006-10-13 21:14:26 +0000629 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000630 }
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000631 case ISD::RETURNADDR:
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000632 return DAG.getNode(AlphaISD::GlobalRetAddr, DebugLoc::getUnknownLoc(),
633 MVT::i64);
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000634 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000635 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000636 }
Jim Laskey62819f32007-02-21 22:54:50 +0000637
Dan Gohman475871a2008-07-27 21:46:04 +0000638 return SDValue();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000639}
Nate Begeman0aed7842006-01-28 03:14:31 +0000640
Duncan Sands1607f052008-12-01 11:39:25 +0000641void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
642 SmallVectorImpl<SDValue>&Results,
643 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000644 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000645 assert(N->getValueType(0) == MVT::i32 &&
646 N->getOpcode() == ISD::VAARG &&
Nate Begeman0aed7842006-01-28 03:14:31 +0000647 "Unknown node to custom promote!");
Duncan Sands126d9072008-07-04 11:47:58 +0000648
Dan Gohman475871a2008-07-27 21:46:04 +0000649 SDValue Chain, DataPtr;
Duncan Sands126d9072008-07-04 11:47:58 +0000650 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000651 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands1607f052008-12-01 11:39:25 +0000652 Results.push_back(Res);
653 Results.push_back(SDValue(Res.getNode(), 1));
Nate Begeman0aed7842006-01-28 03:14:31 +0000654}
Andrew Lenharth17255992006-06-21 13:37:27 +0000655
656
657//Inline Asm
658
659/// getConstraintType - Given a constraint letter, return the type of
660/// constraint it is for this target.
661AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000662AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
663 if (Constraint.size() == 1) {
664 switch (Constraint[0]) {
665 default: break;
666 case 'f':
667 case 'r':
668 return C_RegisterClass;
669 }
670 }
671 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000672}
673
674std::vector<unsigned> AlphaTargetLowering::
675getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000676 MVT VT) const {
Andrew Lenharth17255992006-06-21 13:37:27 +0000677 if (Constraint.size() == 1) {
678 switch (Constraint[0]) {
679 default: break; // Unknown constriant letter
680 case 'f':
681 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000682 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
683 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
684 Alpha::F9 , Alpha::F10, Alpha::F11,
Andrew Lenharth17255992006-06-21 13:37:27 +0000685 Alpha::F12, Alpha::F13, Alpha::F14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000686 Alpha::F15, Alpha::F16, Alpha::F17,
687 Alpha::F18, Alpha::F19, Alpha::F20,
688 Alpha::F21, Alpha::F22, Alpha::F23,
Andrew Lenharth17255992006-06-21 13:37:27 +0000689 Alpha::F24, Alpha::F25, Alpha::F26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000690 Alpha::F27, Alpha::F28, Alpha::F29,
691 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000692 case 'r':
693 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000694 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
695 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
696 Alpha::R9 , Alpha::R10, Alpha::R11,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000697 Alpha::R12, Alpha::R13, Alpha::R14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000698 Alpha::R15, Alpha::R16, Alpha::R17,
699 Alpha::R18, Alpha::R19, Alpha::R20,
700 Alpha::R21, Alpha::R22, Alpha::R23,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000701 Alpha::R24, Alpha::R25, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000702 Alpha::R27, Alpha::R28, Alpha::R29,
703 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000704 }
705 }
706
707 return std::vector<unsigned>();
708}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000709//===----------------------------------------------------------------------===//
710// Other Lowering Code
711//===----------------------------------------------------------------------===//
712
713MachineBasicBlock *
714AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000715 MachineBasicBlock *BB) const {
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000716 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
717 assert((MI->getOpcode() == Alpha::CAS32 ||
718 MI->getOpcode() == Alpha::CAS64 ||
719 MI->getOpcode() == Alpha::LAS32 ||
720 MI->getOpcode() == Alpha::LAS64 ||
721 MI->getOpcode() == Alpha::SWAP32 ||
722 MI->getOpcode() == Alpha::SWAP64) &&
723 "Unexpected instr type to insert");
724
725 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
726 MI->getOpcode() == Alpha::LAS32 ||
727 MI->getOpcode() == Alpha::SWAP32;
728
729 //Load locked store conditional for atomic ops take on the same form
730 //start:
731 //ll
732 //do stuff (maybe branch to exit)
733 //sc
734 //test sc and maybe branck to start
735 //exit:
736 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dale Johannesen01b36e62009-02-13 02:30:42 +0000737 DebugLoc dl = MI->getDebugLoc();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000738 MachineFunction::iterator It = BB;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000739 ++It;
740
741 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000742 MachineFunction *F = BB->getParent();
743 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
744 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000745
Dan Gohman0011dc42008-06-21 20:21:19 +0000746 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000747
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000748 F->insert(It, llscMBB);
749 F->insert(It, sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000750
Dale Johannesen01b36e62009-02-13 02:30:42 +0000751 BuildMI(thisMBB, dl, TII->get(Alpha::BR)).addMBB(llscMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000752
753 unsigned reg_res = MI->getOperand(0).getReg(),
754 reg_ptr = MI->getOperand(1).getReg(),
755 reg_v2 = MI->getOperand(2).getReg(),
756 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
757
Dale Johannesen01b36e62009-02-13 02:30:42 +0000758 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000759 reg_res).addImm(0).addReg(reg_ptr);
760 switch (MI->getOpcode()) {
761 case Alpha::CAS32:
762 case Alpha::CAS64: {
763 unsigned reg_cmp
764 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000765 BuildMI(llscMBB, dl, TII->get(Alpha::CMPEQ), reg_cmp)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000766 .addReg(reg_v2).addReg(reg_res);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000767 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000768 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000769 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000770 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
771 break;
772 }
773 case Alpha::LAS32:
774 case Alpha::LAS64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000775 BuildMI(llscMBB, dl,TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000776 .addReg(reg_res).addReg(reg_v2);
777 break;
778 }
779 case Alpha::SWAP32:
780 case Alpha::SWAP64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000781 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000782 .addReg(reg_v2).addReg(reg_v2);
783 break;
784 }
785 }
Dale Johannesen01b36e62009-02-13 02:30:42 +0000786 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000787 .addReg(reg_store).addImm(0).addReg(reg_ptr);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000788 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000789 .addImm(0).addReg(reg_store).addMBB(llscMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000790 BuildMI(llscMBB, dl, TII->get(Alpha::BR)).addMBB(sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000791
792 thisMBB->addSuccessor(llscMBB);
793 llscMBB->addSuccessor(llscMBB);
794 llscMBB->addSuccessor(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000795 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000796
797 return sinkMBB;
798}
Dan Gohman6520e202008-10-18 02:06:02 +0000799
800bool
801AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
802 // The Alpha target isn't yet aware of offsets.
803 return false;
804}