blob: e1060046e26e1151c8407729f8aa154e86d42ef5 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000016#include "llvm/DebugInfo.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000017#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000018#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000019#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000020#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000022#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000024#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000025#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000026#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000027#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000031#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000032#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000033#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000034#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000035#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chandler Carruthfc226252012-03-07 09:39:46 +000043#include "llvm/ADT/Hashing.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050void MachineOperand::setReg(unsigned Reg) {
51 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000052
Chris Lattner62ed6b92008-01-01 01:12:31 +000053 // Otherwise, we have to change the register. If this operand is embedded
54 // into a machine function, we need to update the old and new register's
55 // use/def lists.
56 if (MachineInstr *MI = getParent())
57 if (MachineBasicBlock *MBB = MI->getParent())
58 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000059 MachineRegisterInfo &MRI = MF->getRegInfo();
60 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000061 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000062 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 return;
64 }
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner62ed6b92008-01-01 01:12:31 +000066 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000067 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000070void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
71 const TargetRegisterInfo &TRI) {
72 assert(TargetRegisterInfo::isVirtualRegister(Reg));
73 if (SubIdx && getSubReg())
74 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
75 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000076 if (SubIdx)
77 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000078}
79
80void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
82 if (getSubReg()) {
83 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000084 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
85 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000086 setSubReg(0);
87 }
88 setReg(Reg);
89}
90
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000091/// Change a def to a use, or a use to a def.
92void MachineOperand::setIsDef(bool Val) {
93 assert(isReg() && "Wrong MachineOperand accessor");
94 assert((!Val || !isDebug()) && "Marking a debug operation as def");
95 if (IsDef == Val)
96 return;
97 // MRI may keep uses and defs in different list positions.
98 if (MachineInstr *MI = getParent())
99 if (MachineBasicBlock *MBB = MI->getParent())
100 if (MachineFunction *MF = MBB->getParent()) {
101 MachineRegisterInfo &MRI = MF->getRegInfo();
102 MRI.removeRegOperandFromUseList(this);
103 IsDef = Val;
104 MRI.addRegOperandToUseList(this);
105 return;
106 }
107 IsDef = Val;
108}
109
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110/// ChangeToImmediate - Replace this operand with a new immediate operand of
111/// the specified value. If an operand is known to be an immediate already,
112/// the setImm method should be used.
113void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
114 // If this operand is currently a register operand, and if this is in a
115 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000116 if (isReg() && isOnRegUseList())
117 if (MachineInstr *MI = getParent())
118 if (MachineBasicBlock *MBB = MI->getParent())
119 if (MachineFunction *MF = MBB->getParent())
120 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachee61d672011-08-24 16:44:17 +0000121
Chris Lattner62ed6b92008-01-01 01:12:31 +0000122 OpKind = MO_Immediate;
123 Contents.ImmVal = ImmVal;
124}
125
126/// ChangeToRegister - Replace this operand with a new register operand of
127/// the specified value. If an operand is known to be an register already,
128/// the setReg method should be used.
129void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000130 bool isKill, bool isDead, bool isUndef,
131 bool isDebug) {
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000132 MachineRegisterInfo *RegInfo = 0;
133 if (MachineInstr *MI = getParent())
134 if (MachineBasicBlock *MBB = MI->getParent())
135 if (MachineFunction *MF = MBB->getParent())
136 RegInfo = &MF->getRegInfo();
137 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138 // register's use/def lists.
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000139 if (RegInfo && isReg())
140 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000141
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000142 // Change this to a register and set the reg#.
143 OpKind = MO_Register;
144 SmallContents.RegNo = Reg;
145 SubReg = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000146 IsDef = isDef;
147 IsImp = isImp;
148 IsKill = isKill;
149 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000150 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000151 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000152 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000153 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000154 // Ensure isOnRegUseList() returns false.
155 Contents.Reg.Prev = 0;
156
157 // If this operand is embedded in a function, add the operand to the
158 // register's use/def list.
159 if (RegInfo)
160 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000161}
162
Chris Lattnerf7382302007-12-30 21:56:09 +0000163/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000164/// operand. Note that this should stay in sync with the hash_value overload
165/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000166bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000167 if (getType() != Other.getType() ||
168 getTargetFlags() != Other.getTargetFlags())
169 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000170
Chris Lattnerf7382302007-12-30 21:56:09 +0000171 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000172 case MachineOperand::MO_Register:
173 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
174 getSubReg() == Other.getSubReg();
175 case MachineOperand::MO_Immediate:
176 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000177 case MachineOperand::MO_CImmediate:
178 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000179 case MachineOperand::MO_FPImmediate:
180 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000181 case MachineOperand::MO_MachineBasicBlock:
182 return getMBB() == Other.getMBB();
183 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000184 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000185 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000186 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000187 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000188 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000189 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000190 case MachineOperand::MO_GlobalAddress:
191 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
192 case MachineOperand::MO_ExternalSymbol:
193 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
194 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000195 case MachineOperand::MO_BlockAddress:
196 return getBlockAddress() == Other.getBlockAddress();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000197 case MO_RegisterMask:
198 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000199 case MachineOperand::MO_MCSymbol:
200 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000201 case MachineOperand::MO_Metadata:
202 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000203 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000204 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000205}
206
Chandler Carruthd862d692012-07-05 11:06:22 +0000207// Note: this must stay exactly in sync with isIdenticalTo above.
208hash_code llvm::hash_value(const MachineOperand &MO) {
209 switch (MO.getType()) {
210 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000211 // Register operands don't have target flags.
212 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000213 case MachineOperand::MO_Immediate:
214 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
215 case MachineOperand::MO_CImmediate:
216 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
217 case MachineOperand::MO_FPImmediate:
218 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
219 case MachineOperand::MO_MachineBasicBlock:
220 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
221 case MachineOperand::MO_FrameIndex:
222 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
223 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000224 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000225 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
226 MO.getOffset());
227 case MachineOperand::MO_JumpTableIndex:
228 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
229 case MachineOperand::MO_ExternalSymbol:
230 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
231 MO.getSymbolName());
232 case MachineOperand::MO_GlobalAddress:
233 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
234 MO.getOffset());
235 case MachineOperand::MO_BlockAddress:
236 return hash_combine(MO.getType(), MO.getTargetFlags(),
237 MO.getBlockAddress());
238 case MachineOperand::MO_RegisterMask:
239 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
240 case MachineOperand::MO_Metadata:
241 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
242 case MachineOperand::MO_MCSymbol:
243 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
244 }
245 llvm_unreachable("Invalid machine operand type");
246}
247
Chris Lattnerf7382302007-12-30 21:56:09 +0000248/// print - Print the specified machine operand.
249///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000250void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000251 // If the instruction is embedded into a basic block, we can find the
252 // target info for the instruction.
253 if (!TM)
254 if (const MachineInstr *MI = getParent())
255 if (const MachineBasicBlock *MBB = MI->getParent())
256 if (const MachineFunction *MF = MBB->getParent())
257 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000258 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000259
Chris Lattnerf7382302007-12-30 21:56:09 +0000260 switch (getType()) {
261 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000262 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000263
Evan Cheng4784f1f2009-06-30 08:49:04 +0000264 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000265 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000266 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000267 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000268 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000269 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000270 if (isEarlyClobber())
271 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000272 if (isImplicit())
273 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000274 OS << "def";
275 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000276 // <def,read-undef> only makes sense when getSubReg() is set.
277 // Don't clutter the output otherwise.
278 if (isUndef() && getSubReg())
279 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000280 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000281 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000282 NeedComma = true;
283 }
Evan Cheng07897072009-10-14 23:37:31 +0000284
Jakob Stoklund Olesen41afb9d2012-05-04 22:53:26 +0000285 if (isKill() || isDead() || (isUndef() && isUse()) || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000286 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000287 NeedComma = false;
288 if (isKill()) {
289 OS << "kill";
290 NeedComma = true;
291 }
292 if (isDead()) {
293 OS << "dead";
294 NeedComma = true;
295 }
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000296 if (isUndef() && isUse()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000297 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000298 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000299 NeedComma = true;
300 }
301 if (isInternalRead()) {
302 if (NeedComma) OS << ',';
303 OS << "internal";
304 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000305 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000306 }
Chris Lattner31530612009-06-24 17:54:48 +0000307 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000308 }
309 break;
310 case MachineOperand::MO_Immediate:
311 OS << getImm();
312 break;
Devang Patel8594d422011-06-24 20:46:11 +0000313 case MachineOperand::MO_CImmediate:
314 getCImm()->getValue().print(OS, false);
315 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000316 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000317 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000318 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000319 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000320 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000321 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000322 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000323 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000324 break;
325 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000326 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000327 break;
328 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000329 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000330 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000331 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000332 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000333 case MachineOperand::MO_TargetIndex:
334 OS << "<ti#" << getIndex();
335 if (getOffset()) OS << "+" << getOffset();
336 OS << '>';
337 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000338 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000339 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000340 break;
341 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000342 OS << "<ga:";
343 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000344 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000345 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000346 break;
347 case MachineOperand::MO_ExternalSymbol:
348 OS << "<es:" << getSymbolName();
349 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000350 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000351 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000352 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000353 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000354 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000355 OS << '>';
356 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000357 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000358 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000359 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000360 case MachineOperand::MO_Metadata:
361 OS << '<';
362 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
363 OS << '>';
364 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000365 case MachineOperand::MO_MCSymbol:
366 OS << "<MCSym=" << *getMCSymbol() << '>';
367 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000368 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000369
Chris Lattner31530612009-06-24 17:54:48 +0000370 if (unsigned TF = getTargetFlags())
371 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000372}
373
374//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000375// MachineMemOperand Implementation
376//===----------------------------------------------------------------------===//
377
Chris Lattner40a858f2010-09-21 05:39:30 +0000378/// getAddrSpace - Return the LLVM IR address space number that this pointer
379/// points into.
380unsigned MachinePointerInfo::getAddrSpace() const {
381 if (V == 0) return 0;
382 return cast<PointerType>(V->getType())->getAddressSpace();
383}
384
Chris Lattnere8639032010-09-21 06:22:23 +0000385/// getConstantPool - Return a MachinePointerInfo record that refers to the
386/// constant pool.
387MachinePointerInfo MachinePointerInfo::getConstantPool() {
388 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
389}
390
391/// getFixedStack - Return a MachinePointerInfo record that refers to the
392/// the specified FrameIndex.
393MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
394 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
395}
396
Chris Lattner1daa6f42010-09-21 06:43:24 +0000397MachinePointerInfo MachinePointerInfo::getJumpTable() {
398 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
399}
400
401MachinePointerInfo MachinePointerInfo::getGOT() {
402 return MachinePointerInfo(PseudoSourceValue::getGOT());
403}
Chris Lattner40a858f2010-09-21 05:39:30 +0000404
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000405MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
406 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
407}
408
Chris Lattnerda39c392010-09-21 04:32:08 +0000409MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000410 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000411 const MDNode *TBAAInfo,
412 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000413 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000414 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000415 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000416 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
417 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000418 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000419 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000420}
421
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000422/// Profile - Gather unique data for the object.
423///
424void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000425 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000426 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000427 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000428 ID.AddInteger(Flags);
429}
430
Dan Gohmanc76909a2009-09-25 20:36:54 +0000431void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
432 // The Value and Offset may differ due to CSE. But the flags and size
433 // should be the same.
434 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
435 assert(MMO->getSize() == getSize() && "Size mismatch!");
436
437 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
438 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000439 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
440 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000441 // Also update the base and offset, because the new alignment may
442 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000443 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000444 }
445}
446
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000447/// getAlignment - Return the minimum known alignment in bytes of the
448/// actual memory reference.
449uint64_t MachineMemOperand::getAlignment() const {
450 return MinAlign(getBaseAlignment(), getOffset());
451}
452
Dan Gohmanc76909a2009-09-25 20:36:54 +0000453raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
454 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000455 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000456
Dan Gohmanc76909a2009-09-25 20:36:54 +0000457 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000458 OS << "Volatile ";
459
Dan Gohmanc76909a2009-09-25 20:36:54 +0000460 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000461 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000462 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000463 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000464 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000465
Dan Gohmancd26ec52009-09-23 01:33:16 +0000466 // Print the address information.
467 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000468 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000469 OS << "<unknown>";
470 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000471 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000472
473 // If the alignment of the memory reference itself differs from the alignment
474 // of the base pointer, print the base alignment explicitly, next to the base
475 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000476 if (MMO.getBaseAlignment() != MMO.getAlignment())
477 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000478
Dan Gohmanc76909a2009-09-25 20:36:54 +0000479 if (MMO.getOffset() != 0)
480 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000481 OS << "]";
482
483 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000484 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
485 MMO.getBaseAlignment() != MMO.getSize())
486 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000487
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000488 // Print TBAA info.
489 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
490 OS << "(tbaa=";
491 if (TBAAInfo->getNumOperands() > 0)
492 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
493 else
494 OS << "<unknown>";
495 OS << ")";
496 }
497
Bill Wendlingd65ba722011-04-29 23:45:22 +0000498 // Print nontemporal info.
499 if (MMO.isNonTemporal())
500 OS << "(nontemporal)";
501
Dan Gohmancd26ec52009-09-23 01:33:16 +0000502 return OS;
503}
504
Dan Gohmance42e402008-07-07 20:32:02 +0000505//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000506// MachineInstr Implementation
507//===----------------------------------------------------------------------===//
508
Evan Chengc0f64ff2006-11-27 23:37:22 +0000509/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000510/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000511MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000512 : MCID(0), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000513 NumMemRefs(0), MemRefs(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000514 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000515 // Make sure that we get added to a machine basicblock
516 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000517}
518
Evan Cheng67f660c2006-11-30 07:08:44 +0000519void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000520 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000521 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000522 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000523 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000524 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000525 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000526}
527
Bob Wilson0855cad2010-04-09 04:34:03 +0000528/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
529/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000530/// the MCInstrDesc.
531MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000532 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000533 NumMemRefs(0), MemRefs(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000534 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000535 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000536 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
537 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000538 if (!NoImp)
539 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000540 // Make sure that we get added to a machine basicblock
541 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000542}
543
Dale Johannesen06efc022009-01-27 23:20:29 +0000544/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000545MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000546 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000547 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000548 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000549 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000550 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000551 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
552 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000553 if (!NoImp)
554 addImplicitDefUseOperands();
555 // Make sure that we get added to a machine basicblock
556 LeakDetector::addGarbageObject(this);
557}
558
559/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000560/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000561/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000562MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000563 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000564 NumMemRefs(0), MemRefs(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000565 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000566 unsigned NumImplicitOps =
567 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000568 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000569 addImplicitDefUseOperands();
570 // Make sure that we get added to a machine basicblock
571 LeakDetector::addGarbageObject(this);
572 MBB->push_back(this); // Add instruction to end of basic block!
573}
574
575/// MachineInstr ctor - As above, but with a DebugLoc.
576///
577MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000578 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000579 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000580 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000581 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000582 unsigned NumImplicitOps =
583 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000584 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000585 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000586 // Make sure that we get added to a machine basicblock
587 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000588 MBB->push_back(this); // Add instruction to end of basic block!
589}
590
Misha Brukmance22e762004-07-09 14:45:17 +0000591/// MachineInstr ctor - Copies MachineInstr arg exactly
592///
Evan Cheng1ed99222008-07-19 00:37:25 +0000593MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000594 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000595 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000596 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000597 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000598
Misha Brukmance22e762004-07-09 14:45:17 +0000599 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000600 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
601 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000602
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000603 // Copy all the flags.
604 Flags = MI.Flags;
605
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000606 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000607 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000608
609 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000610}
611
Misha Brukmance22e762004-07-09 14:45:17 +0000612MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000613 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000614#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000615 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000616 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000617 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000618 "Reg operand def/use list corrupted");
619 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000620#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000621}
622
Chris Lattner62ed6b92008-01-01 01:12:31 +0000623/// getRegInfo - If this instruction is embedded into a MachineFunction,
624/// return the MachineRegisterInfo object for the current function, otherwise
625/// return null.
626MachineRegisterInfo *MachineInstr::getRegInfo() {
627 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000628 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000629 return 0;
630}
631
632/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
633/// this instruction from their respective use lists. This requires that the
634/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000635void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
636 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000637 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000638 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000639}
640
641/// AddRegOperandsToUseLists - Add all of the register operands in
642/// this instruction from their respective use lists. This requires that the
643/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000644void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
645 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000646 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000647 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000648}
649
Chris Lattner62ed6b92008-01-01 01:12:31 +0000650/// addOperand - Add the specified operand to the instruction. If it is an
651/// implicit operand, it is added to the end of the operand list. If it is
652/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000653/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000654void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000655 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000656 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000657 MachineRegisterInfo *RegInfo = getRegInfo();
658
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000659 // If the Operands backing store is reallocated, all register operands must
660 // be removed and re-added to RegInfo. It is storing pointers to operands.
661 bool Reallocate = RegInfo &&
662 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000663
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000664 // Find the insert location for the new operand. Implicit registers go at
665 // the end, everything goes before the implicit regs.
666 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000667
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000668 // Remove all the implicit operands from RegInfo if they need to be shifted.
669 // FIXME: Allow mixed explicit and implicit operands on inline asm.
670 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
671 // implicit-defs, but they must not be moved around. See the FIXME in
672 // InstrEmitter.cpp.
673 if (!isImpReg && !isInlineAsm()) {
674 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
675 --OpNo;
676 if (RegInfo)
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000677 RegInfo->removeRegOperandFromUseList(&Operands[OpNo]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000678 }
679 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000680
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000681 // OpNo now points as the desired insertion point. Unless this is a variadic
682 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000683 // RegMask operands go between the explicit and implicit operands.
684 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
685 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000686 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000687
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000688 // All operands from OpNo have been removed from RegInfo. If the Operands
689 // backing store needs to be reallocated, we also need to remove any other
690 // register operands.
691 if (Reallocate)
692 for (unsigned i = 0; i != OpNo; ++i)
693 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000694 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000695
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000696 // Insert the new operand at OpNo.
697 Operands.insert(Operands.begin() + OpNo, Op);
698 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000699
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000700 // The Operands backing store has now been reallocated, so we can re-add the
701 // operands before OpNo.
702 if (Reallocate)
703 for (unsigned i = 0; i != OpNo; ++i)
704 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000705 RegInfo->addRegOperandToUseList(&Operands[i]);
Jim Grosbachee61d672011-08-24 16:44:17 +0000706
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000707 // When adding a register operand, tell RegInfo about it.
708 if (Operands[OpNo].isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000709 // Ensure isOnRegUseList() returns false, regardless of Op's status.
710 Operands[OpNo].Contents.Reg.Prev = 0;
711 // Add the new operand to RegInfo.
712 if (RegInfo)
713 RegInfo->addRegOperandToUseList(&Operands[OpNo]);
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000714 // If the register operand is flagged as early, mark the operand as such.
715 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
716 Operands[OpNo].setIsEarlyClobber(true);
717 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000718
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000719 // Re-add all the implicit ops.
720 if (RegInfo) {
721 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000722 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000723 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000724 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000725 }
726}
727
728/// RemoveOperand - Erase an operand from an instruction, leaving it with one
729/// fewer operand than it started with.
730///
731void MachineInstr::RemoveOperand(unsigned OpNo) {
732 assert(OpNo < Operands.size() && "Invalid operand number");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000733 MachineRegisterInfo *RegInfo = getRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000734
Chris Lattner62ed6b92008-01-01 01:12:31 +0000735 // Special case removing the last one.
736 if (OpNo == Operands.size()-1) {
737 // If needed, remove from the reg def/use list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000738 if (RegInfo && Operands.back().isReg() && Operands.back().isOnRegUseList())
739 RegInfo->removeRegOperandFromUseList(&Operands.back());
Jim Grosbachee61d672011-08-24 16:44:17 +0000740
Chris Lattner62ed6b92008-01-01 01:12:31 +0000741 Operands.pop_back();
742 return;
743 }
744
745 // Otherwise, we are removing an interior operand. If we have reginfo to
746 // update, remove all operands that will be shifted down from their reg lists,
747 // move everything down, then re-add them.
Chris Lattner62ed6b92008-01-01 01:12:31 +0000748 if (RegInfo) {
749 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000750 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000751 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000752 }
753 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000754
Chris Lattner62ed6b92008-01-01 01:12:31 +0000755 Operands.erase(Operands.begin()+OpNo);
756
757 if (RegInfo) {
758 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000759 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000760 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000761 }
762 }
763}
764
Dan Gohmanc76909a2009-09-25 20:36:54 +0000765/// addMemOperand - Add a MachineMemOperand to the machine instruction.
766/// This function should be used only occasionally. The setMemRefs function
767/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000768void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000769 MachineMemOperand *MO) {
770 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000771 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000772
Benjamin Kramer861ea232012-03-16 16:39:27 +0000773 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000774 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000775
Benjamin Kramer861ea232012-03-16 16:39:27 +0000776 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000777 NewMemRefs[NewNum - 1] = MO;
778
779 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000780 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000781}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000782
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000783bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000784 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000785 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000786 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000787 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000788 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000789 return true;
790 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000791 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000792 return false;
793 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000794 ++MII;
795 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000796
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000797 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000798}
799
Evan Cheng506049f2010-03-03 01:44:33 +0000800bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
801 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000802 // If opcodes or number of operands are not the same then the two
803 // instructions are obviously not identical.
804 if (Other->getOpcode() != getOpcode() ||
805 Other->getNumOperands() != getNumOperands())
806 return false;
807
Evan Chengddfd1372011-12-14 02:11:42 +0000808 if (isBundle()) {
809 // Both instructions are bundles, compare MIs inside the bundle.
810 MachineBasicBlock::const_instr_iterator I1 = *this;
811 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
812 MachineBasicBlock::const_instr_iterator I2 = *Other;
813 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
814 while (++I1 != E1 && I1->isInsideBundle()) {
815 ++I2;
816 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
817 return false;
818 }
819 }
820
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000821 // Check operands to make sure they match.
822 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
823 const MachineOperand &MO = getOperand(i);
824 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000825 if (!MO.isReg()) {
826 if (!MO.isIdenticalTo(OMO))
827 return false;
828 continue;
829 }
830
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000831 // Clients may or may not want to ignore defs when testing for equality.
832 // For example, machine CSE pass only cares about finding common
833 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000834 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000835 if (Check == IgnoreDefs)
836 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000837 else if (Check == IgnoreVRegDefs) {
838 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
839 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
840 if (MO.getReg() != OMO.getReg())
841 return false;
842 } else {
843 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000844 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000845 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
846 return false;
847 }
848 } else {
849 if (!MO.isIdenticalTo(OMO))
850 return false;
851 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
852 return false;
853 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000854 }
Devang Patel9194c672011-07-07 17:45:33 +0000855 // If DebugLoc does not match then two dbg.values are not identical.
856 if (isDebugValue())
857 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
858 && getDebugLoc() != Other->getDebugLoc())
859 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000860 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000861}
862
Chris Lattner48d7c062006-04-17 21:35:41 +0000863/// removeFromParent - This method unlinks 'this' from the containing basic
864/// block, and returns it, but does not delete it.
865MachineInstr *MachineInstr::removeFromParent() {
866 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000867
868 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000869 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000870 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000871 MachineBasicBlock::instr_iterator MII = *this; ++MII;
872 MachineBasicBlock::instr_iterator E = MBB->instr_end();
873 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000874 MachineInstr *MI = &*MII;
875 ++MII;
876 MBB->remove(MI);
877 }
878 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000879 getParent()->remove(this);
880 return this;
881}
882
883
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000884/// eraseFromParent - This method unlinks 'this' from the containing basic
885/// block, and deletes it.
886void MachineInstr::eraseFromParent() {
887 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000888 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000889 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000890 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000891 MachineBasicBlock::instr_iterator MII = *this; ++MII;
892 MachineBasicBlock::instr_iterator E = MBB->instr_end();
893 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000894 MachineInstr *MI = &*MII;
895 ++MII;
896 MBB->erase(MI);
897 }
898 }
Andrew Trickd88d2782012-06-05 21:44:23 +0000899 // Erase the individual instruction, which may itself be inside a bundle.
900 getParent()->erase_instr(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000901}
902
903
Evan Cheng19e3f312007-05-15 01:26:09 +0000904/// getNumExplicitOperands - Returns the number of non-implicit operands.
905///
906unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000907 unsigned NumOperands = MCID->getNumOperands();
908 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000909 return NumOperands;
910
Dan Gohman9407cd42009-04-15 17:59:11 +0000911 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
912 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000913 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000914 NumOperands++;
915 }
916 return NumOperands;
917}
918
Andrew Trick99a7a132012-02-08 02:17:25 +0000919/// isBundled - Return true if this instruction part of a bundle. This is true
920/// if either itself or its following instruction is marked "InsideBundle".
921bool MachineInstr::isBundled() const {
922 if (isInsideBundle())
923 return true;
924 MachineBasicBlock::const_instr_iterator nextMI = this;
925 ++nextMI;
926 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
927}
928
Evan Chengc36b7062011-01-07 23:50:32 +0000929bool MachineInstr::isStackAligningInlineAsm() const {
930 if (isInlineAsm()) {
931 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
932 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
933 return true;
934 }
935 return false;
936}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000937
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000938int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
939 unsigned *GroupNo) const {
940 assert(isInlineAsm() && "Expected an inline asm instruction");
941 assert(OpIdx < getNumOperands() && "OpIdx out of range");
942
943 // Ignore queries about the initial operands.
944 if (OpIdx < InlineAsm::MIOp_FirstOperand)
945 return -1;
946
947 unsigned Group = 0;
948 unsigned NumOps;
949 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
950 i += NumOps) {
951 const MachineOperand &FlagMO = getOperand(i);
952 // If we reach the implicit register operands, stop looking.
953 if (!FlagMO.isImm())
954 return -1;
955 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
956 if (i + NumOps > OpIdx) {
957 if (GroupNo)
958 *GroupNo = Group;
959 return i;
960 }
961 ++Group;
962 }
963 return -1;
964}
965
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000966const TargetRegisterClass*
967MachineInstr::getRegClassConstraint(unsigned OpIdx,
968 const TargetInstrInfo *TII,
969 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000970 assert(getParent() && "Can't have an MBB reference here!");
971 assert(getParent()->getParent() && "Can't have an MF reference here!");
972 const MachineFunction &MF = *getParent()->getParent();
973
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000974 // Most opcodes have fixed constraints in their MCInstrDesc.
975 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000976 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000977
978 if (!getOperand(OpIdx).isReg())
979 return NULL;
980
981 // For tied uses on inline asm, get the constraint from the def.
982 unsigned DefIdx;
983 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
984 OpIdx = DefIdx;
985
986 // Inline asm stores register class constraints in the flag word.
987 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
988 if (FlagIdx < 0)
989 return NULL;
990
991 unsigned Flag = getOperand(FlagIdx).getImm();
992 unsigned RCID;
993 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
994 return TRI->getRegClass(RCID);
995
996 // Assume that all registers in a memory operand are pointers.
997 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000998 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000999
1000 return NULL;
1001}
1002
Evan Chengddfd1372011-12-14 02:11:42 +00001003/// getBundleSize - Return the number of instructions inside the MI bundle.
1004unsigned MachineInstr::getBundleSize() const {
1005 assert(isBundle() && "Expecting a bundle");
1006
1007 MachineBasicBlock::const_instr_iterator I = *this;
1008 unsigned Size = 0;
1009 while ((++I)->isInsideBundle()) {
1010 ++Size;
1011 }
1012 assert(Size > 1 && "Malformed bundle");
1013
1014 return Size;
1015}
1016
Evan Chengfaa51072007-04-26 19:00:32 +00001017/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001018/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001019/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001020int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1021 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001022 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001023 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001024 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001025 continue;
1026 unsigned MOReg = MO.getReg();
1027 if (!MOReg)
1028 continue;
1029 if (MOReg == Reg ||
1030 (TRI &&
1031 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1032 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1033 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001034 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001035 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001036 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001037 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001038}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001039
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001040/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1041/// indicating if this instruction reads or writes Reg. This also considers
1042/// partial defines.
1043std::pair<bool,bool>
1044MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1045 SmallVectorImpl<unsigned> *Ops) const {
1046 bool PartDef = false; // Partial redefine.
1047 bool FullDef = false; // Full define.
1048 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001049
1050 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1051 const MachineOperand &MO = getOperand(i);
1052 if (!MO.isReg() || MO.getReg() != Reg)
1053 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001054 if (Ops)
1055 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001056 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001057 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001058 else if (MO.getSubReg() && !MO.isUndef())
1059 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001060 PartDef = true;
1061 else
1062 FullDef = true;
1063 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001064 // A partial redefine uses Reg unless there is also a full define.
1065 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001066}
1067
Evan Cheng6130f662008-03-05 00:59:57 +00001068/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001069/// the specified register or -1 if it is not found. If isDead is true, defs
1070/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1071/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001072int
1073MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1074 const TargetRegisterInfo *TRI) const {
1075 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001076 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001077 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001078 // Accept regmask operands when Overlap is set.
1079 // Ignore them when looking for a specific def operand (Overlap == false).
1080 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1081 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001082 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001083 continue;
1084 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001085 bool Found = (MOReg == Reg);
1086 if (!Found && TRI && isPhys &&
1087 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1088 if (Overlap)
1089 Found = TRI->regsOverlap(MOReg, Reg);
1090 else
1091 Found = TRI->isSubRegister(MOReg, Reg);
1092 }
1093 if (Found && (!isDead || MO.isDead()))
1094 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001095 }
Evan Cheng6130f662008-03-05 00:59:57 +00001096 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001097}
Evan Cheng19e3f312007-05-15 01:26:09 +00001098
Evan Chengf277ee42007-05-29 18:35:22 +00001099/// findFirstPredOperandIdx() - Find the index of the first operand in the
1100/// operand list that is used to represent the predicate. It returns -1 if
1101/// none is found.
1102int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001103 // Don't call MCID.findFirstPredOperandIdx() because this variant
1104 // is sometimes called on an instruction that's not yet complete, and
1105 // so the number of operands is less than the MCID indicates. In
1106 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001107 const MCInstrDesc &MCID = getDesc();
1108 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001109 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001110 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001111 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001112 }
1113
Evan Chengf277ee42007-05-29 18:35:22 +00001114 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001115}
Jim Grosbachee61d672011-08-24 16:44:17 +00001116
Bob Wilsond9df5012009-04-09 17:16:43 +00001117/// isRegTiedToUseOperand - Given the index of a register def operand,
1118/// check if the register def is tied to a source operand, due to either
1119/// two-address elimination or inline assembly constraints. Returns the
1120/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001121bool MachineInstr::
1122isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001123 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001124 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001125 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001126 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001127 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001128 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001129 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001130 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1131 if (FlagIdx < 0)
1132 return false;
1133
1134 // Which part of the group is DefOpIdx?
1135 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1136
Evan Chengc36b7062011-01-07 23:50:32 +00001137 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1138 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001139 const MachineOperand &FMO = getOperand(i);
1140 if (!FMO.isImm())
1141 continue;
1142 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1143 continue;
1144 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001145 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001146 Idx == DefNo) {
1147 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001148 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001149 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001150 }
Evan Chengfb112882009-03-23 08:01:15 +00001151 }
Evan Chengef5d0702009-06-24 02:05:51 +00001152 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001153 }
1154
Bob Wilsond9df5012009-04-09 17:16:43 +00001155 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001156 const MCInstrDesc &MCID = getDesc();
1157 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001158 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001159 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001160 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001161 if (UseOpIdx)
1162 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001163 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001164 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001165 }
1166 return false;
1167}
1168
Evan Chenga24752f2009-03-19 20:30:06 +00001169/// isRegTiedToDefOperand - Return true if the operand of the specified index
1170/// is a register use and it is tied to an def operand. It also returns the def
1171/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001172bool MachineInstr::
1173isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001174 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001175 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001176 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001177 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001178
1179 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001180 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1181 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001182 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001183
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001184 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001185 unsigned DefNo;
1186 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1187 if (!DefOpIdx)
1188 return true;
1189
Evan Chengc36b7062011-01-07 23:50:32 +00001190 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001191 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001192 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001193 while (DefNo) {
1194 const MachineOperand &FMO = getOperand(DefIdx);
1195 assert(FMO.isImm());
1196 // Skip over this def.
1197 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1198 --DefNo;
1199 }
Evan Chengef5d0702009-06-24 02:05:51 +00001200 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001201 return true;
1202 }
1203 return false;
1204 }
1205
Evan Chenge837dea2011-06-28 19:10:37 +00001206 const MCInstrDesc &MCID = getDesc();
1207 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001208 return false;
1209 const MachineOperand &MO = getOperand(UseOpIdx);
1210 if (!MO.isReg() || !MO.isUse())
1211 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001212 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001213 if (DefIdx == -1)
1214 return false;
1215 if (DefOpIdx)
1216 *DefOpIdx = (unsigned)DefIdx;
1217 return true;
1218}
1219
Dan Gohmane6cd7572010-05-13 20:34:42 +00001220/// clearKillInfo - Clears kill flags on all operands.
1221///
1222void MachineInstr::clearKillInfo() {
1223 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1224 MachineOperand &MO = getOperand(i);
1225 if (MO.isReg() && MO.isUse())
1226 MO.setIsKill(false);
1227 }
1228}
1229
Evan Cheng576d1232006-12-06 08:27:42 +00001230/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1231///
1232void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1233 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1234 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001235 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001236 continue;
1237 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1238 MachineOperand &MOp = getOperand(j);
1239 if (!MOp.isIdenticalTo(MO))
1240 continue;
1241 if (MO.isKill())
1242 MOp.setIsKill();
1243 else
1244 MOp.setIsDead();
1245 break;
1246 }
1247 }
1248}
1249
Evan Cheng19e3f312007-05-15 01:26:09 +00001250/// copyPredicates - Copies predicate operand(s) from MI.
1251void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001252 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001253
Evan Chenge837dea2011-06-28 19:10:37 +00001254 const MCInstrDesc &MCID = MI->getDesc();
1255 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001256 return;
1257 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001258 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001259 // Predicated operands must be last operands.
1260 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001261 }
1262 }
1263}
1264
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001265void MachineInstr::substituteRegister(unsigned FromReg,
1266 unsigned ToReg,
1267 unsigned SubIdx,
1268 const TargetRegisterInfo &RegInfo) {
1269 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1270 if (SubIdx)
1271 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1272 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1273 MachineOperand &MO = getOperand(i);
1274 if (!MO.isReg() || MO.getReg() != FromReg)
1275 continue;
1276 MO.substPhysReg(ToReg, RegInfo);
1277 }
1278 } else {
1279 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1280 MachineOperand &MO = getOperand(i);
1281 if (!MO.isReg() || MO.getReg() != FromReg)
1282 continue;
1283 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1284 }
1285 }
1286}
1287
Evan Cheng9f1c8312008-07-03 09:09:37 +00001288/// isSafeToMove - Return true if it is safe to move this instruction. If
1289/// SawStore is set to true, it means that there is a store (or call) between
1290/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001291bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001292 AliasAnalysis *AA,
1293 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001294 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001295 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001296 SawStore = true;
1297 return false;
1298 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001299
1300 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001301 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001302 return false;
1303
1304 // See if this instruction does a load. If so, we have to guarantee that the
1305 // loaded value doesn't change between the load and the its intended
1306 // destination. The check for isInvariantLoad gives the targe the chance to
1307 // classify the load as always returning a constant, e.g. a constant pool
1308 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001309 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001310 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001311 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001312 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001313
Evan Chengb27087f2008-03-13 00:44:09 +00001314 return true;
1315}
1316
Evan Chengdf3b9932008-08-27 20:33:50 +00001317/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1318/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001319bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001320 AliasAnalysis *AA,
1321 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001322 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001323 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001324 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001325 return false;
1326 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001327 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001328 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001329 continue;
1330 // FIXME: For now, do not remat any instruction with register operands.
1331 // Later on, we can loosen the restriction is the register operands have
1332 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001333 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001334 // partially).
1335 if (MO.isUse())
1336 return false;
1337 else if (!MO.isDead() && MO.getReg() != DstReg)
1338 return false;
1339 }
1340 return true;
1341}
1342
Dan Gohman3e4fb702008-09-24 00:06:15 +00001343/// hasVolatileMemoryRef - Return true if this instruction may have a
1344/// volatile memory reference, or if the information describing the
1345/// memory reference is not available. Return false if it is known to
1346/// have no volatile memory references.
1347bool MachineInstr::hasVolatileMemoryRef() const {
1348 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001349 if (!mayStore() &&
1350 !mayLoad() &&
1351 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001352 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001353 return false;
1354
1355 // Otherwise, if the instruction has no memory reference information,
1356 // conservatively assume it wasn't preserved.
1357 if (memoperands_empty())
1358 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001359
Dan Gohman3e4fb702008-09-24 00:06:15 +00001360 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001361 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1362 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001363 return true;
1364
1365 return false;
1366}
1367
Dan Gohmane33f44c2009-10-07 17:38:06 +00001368/// isInvariantLoad - Return true if this instruction is loading from a
1369/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001370/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001371/// of a function if it does not change. This should only return true of
1372/// *all* loads the instruction does are invariant (if it does multiple loads).
1373bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1374 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001375 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001376 return false;
1377
1378 // If the instruction has lost its memoperands, conservatively assume that
1379 // it may not be an invariant load.
1380 if (memoperands_empty())
1381 return false;
1382
1383 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1384
1385 for (mmo_iterator I = memoperands_begin(),
1386 E = memoperands_end(); I != E; ++I) {
1387 if ((*I)->isVolatile()) return false;
1388 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001389 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001390
1391 if (const Value *V = (*I)->getValue()) {
1392 // A load from a constant PseudoSourceValue is invariant.
1393 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1394 if (PSV->isConstant(MFI))
1395 continue;
1396 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001397 if (AA && AA->pointsToConstantMemory(
1398 AliasAnalysis::Location(V, (*I)->getSize(),
1399 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001400 continue;
1401 }
1402
1403 // Otherwise assume conservatively.
1404 return false;
1405 }
1406
1407 // Everything checks out.
1408 return true;
1409}
1410
Evan Cheng229694f2009-12-03 02:31:43 +00001411/// isConstantValuePHI - If the specified instruction is a PHI that always
1412/// merges together the same virtual register, return the register, otherwise
1413/// return 0.
1414unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001415 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001416 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001417 assert(getNumOperands() >= 3 &&
1418 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001419
1420 unsigned Reg = getOperand(1).getReg();
1421 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1422 if (getOperand(i).getReg() != Reg)
1423 return 0;
1424 return Reg;
1425}
1426
Evan Chengc36b7062011-01-07 23:50:32 +00001427bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001428 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001429 return true;
1430 if (isInlineAsm()) {
1431 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1432 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1433 return true;
1434 }
1435
1436 return false;
1437}
1438
Evan Chenga57fabe2010-04-08 20:02:37 +00001439/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1440///
1441bool MachineInstr::allDefsAreDead() const {
1442 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1443 const MachineOperand &MO = getOperand(i);
1444 if (!MO.isReg() || MO.isUse())
1445 continue;
1446 if (!MO.isDead())
1447 return false;
1448 }
1449 return true;
1450}
1451
Evan Chengc8f46c42010-10-22 21:49:09 +00001452/// copyImplicitOps - Copy implicit register operands from specified
1453/// instruction to this instruction.
1454void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1455 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1456 i != e; ++i) {
1457 const MachineOperand &MO = MI->getOperand(i);
1458 if (MO.isReg() && MO.isImplicit())
1459 addOperand(MO);
1460 }
1461}
1462
Brian Gaeke21326fc2004-02-13 04:39:32 +00001463void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001464 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001465}
1466
Jim Grosbachee61d672011-08-24 16:44:17 +00001467static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001468 raw_ostream &CommentOS) {
1469 const LLVMContext &Ctx = MF->getFunction()->getContext();
1470 if (!DL.isUnknown()) { // Print source line info.
1471 DIScope Scope(DL.getScope(Ctx));
1472 // Omit the directory, because it's likely to be long and uninteresting.
1473 if (Scope.Verify())
1474 CommentOS << Scope.getFilename();
1475 else
1476 CommentOS << "<unknown>";
1477 CommentOS << ':' << DL.getLine();
1478 if (DL.getCol() != 0)
1479 CommentOS << ':' << DL.getCol();
1480 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1481 if (!InlinedAtDL.isUnknown()) {
1482 CommentOS << " @[ ";
1483 printDebugLoc(InlinedAtDL, MF, CommentOS);
1484 CommentOS << " ]";
1485 }
1486 }
1487}
1488
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001489void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001490 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1491 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001492 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001493 if (const MachineBasicBlock *MBB = getParent()) {
1494 MF = MBB->getParent();
1495 if (!TM && MF)
1496 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001497 if (MF)
1498 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001499 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001500
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001501 // Save a list of virtual registers.
1502 SmallVector<unsigned, 8> VirtRegs;
1503
Dan Gohman0ba90f32009-10-31 20:19:03 +00001504 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001505 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001506 for (; StartOp < e && getOperand(StartOp).isReg() &&
1507 getOperand(StartOp).isDef() &&
1508 !getOperand(StartOp).isImplicit();
1509 ++StartOp) {
1510 if (StartOp != 0) OS << ", ";
1511 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001512 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001513 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001514 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001515 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001516
Dan Gohman0ba90f32009-10-31 20:19:03 +00001517 if (StartOp != 0)
1518 OS << " = ";
1519
1520 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001521 if (TM && TM->getInstrInfo())
1522 OS << TM->getInstrInfo()->getName(getOpcode());
1523 else
1524 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001525
Dan Gohman0ba90f32009-10-31 20:19:03 +00001526 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001527 bool OmittedAnyCallClobbers = false;
1528 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001529 unsigned AsmDescOp = ~0u;
1530 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001531
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001532 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001533 // Print asm string.
1534 OS << " ";
1535 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1536
1537 // Print HasSideEffects, IsAlignStack
1538 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1539 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1540 OS << " [sideeffect]";
1541 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1542 OS << " [alignstack]";
1543
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001544 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001545 FirstOp = false;
1546 }
1547
1548
Chris Lattner6a592272002-10-30 01:55:38 +00001549 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001550 const MachineOperand &MO = getOperand(i);
1551
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001552 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001553 VirtRegs.push_back(MO.getReg());
1554
Dan Gohman80f6c582009-11-09 19:38:45 +00001555 // Omit call-clobbered registers which aren't used anywhere. This makes
1556 // call instructions much less noisy on targets where calls clobber lots
1557 // of registers. Don't rely on MO.isDead() because we may be called before
1558 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001559 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001560 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1561 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001562 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001563 const MachineRegisterInfo &MRI = MF->getRegInfo();
1564 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1565 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001566 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1567 AI.isValid(); ++AI) {
1568 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001569 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1570 HasAliasLive = true;
1571 break;
1572 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001573 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001574 if (!HasAliasLive) {
1575 OmittedAnyCallClobbers = true;
1576 continue;
1577 }
1578 }
1579 }
1580 }
1581
1582 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001583 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001584 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001585 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1586 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001587 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001588 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001589 OS << "opt:";
1590 }
Evan Cheng59b36552010-04-28 20:03:13 +00001591 if (isDebugValue() && MO.isMetadata()) {
1592 // Pretty print DBG_VALUE instructions.
1593 const MDNode *MD = MO.getMetadata();
1594 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1595 OS << "!\"" << MDS->getString() << '\"';
1596 else
1597 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001598 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1599 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001600 } else if (i == AsmDescOp && MO.isImm()) {
1601 // Pretty print the inline asm operand descriptor.
1602 OS << '$' << AsmOpCount++;
1603 unsigned Flag = MO.getImm();
1604 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001605 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1606 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1607 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1608 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1609 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1610 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1611 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001612 }
1613
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001614 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001615 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001616 if (TM)
1617 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1618 else
1619 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001620 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001621
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001622 unsigned TiedTo = 0;
1623 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001624 OS << " tiedto:$" << TiedTo;
1625
1626 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001627
1628 // Compute the index of the next operand descriptor.
1629 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001630 } else
1631 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001632 }
1633
1634 // Briefly indicate whether any call clobbers were omitted.
1635 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001636 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001637 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001638 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001639
Dan Gohman0ba90f32009-10-31 20:19:03 +00001640 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001641 if (Flags) {
1642 if (!HaveSemi) OS << ";"; HaveSemi = true;
1643 OS << " flags: ";
1644
1645 if (Flags & FrameSetup)
1646 OS << "FrameSetup";
1647 }
1648
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001649 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001650 if (!HaveSemi) OS << ";"; HaveSemi = true;
1651
1652 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001653 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1654 i != e; ++i) {
1655 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001656 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001657 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001658 }
1659 }
1660
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001661 // Print the regclass of any virtual registers encountered.
1662 if (MRI && !VirtRegs.empty()) {
1663 if (!HaveSemi) OS << ";"; HaveSemi = true;
1664 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1665 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001666 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001667 for (unsigned j = i+1; j != VirtRegs.size();) {
1668 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1669 ++j;
1670 continue;
1671 }
1672 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001673 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001674 VirtRegs.erase(VirtRegs.begin()+j);
1675 }
1676 }
1677 }
1678
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001679 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001680 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1681 if (!HaveSemi) OS << ";"; HaveSemi = true;
1682 DIVariable DV(getOperand(e - 1).getMetadata());
1683 OS << " line no:" << DV.getLineNumber();
1684 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1685 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1686 if (!InlinedAtDL.isUnknown()) {
1687 OS << " inlined @[ ";
1688 printDebugLoc(InlinedAtDL, MF, OS);
1689 OS << " ]";
1690 }
1691 }
1692 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001693 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001694 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001695 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001696 }
1697
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001698 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001699}
1700
Owen Andersonb487e722008-01-24 01:10:07 +00001701bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001702 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001703 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001704 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001705 bool hasAliases = isPhysReg &&
1706 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001707 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001708 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001709 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1710 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001711 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001712 continue;
1713 unsigned Reg = MO.getReg();
1714 if (!Reg)
1715 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001716
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001717 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001718 if (!Found) {
1719 if (MO.isKill())
1720 // The register is already marked kill.
1721 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001722 if (isPhysReg && isRegTiedToDefOperand(i))
1723 // Two-address uses of physregs must not be marked kill.
1724 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001725 MO.setIsKill();
1726 Found = true;
1727 }
1728 } else if (hasAliases && MO.isKill() &&
1729 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001730 // A super-register kill already exists.
1731 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001732 return true;
1733 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001734 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001735 }
1736 }
1737
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001738 // Trim unneeded kill operands.
1739 while (!DeadOps.empty()) {
1740 unsigned OpIdx = DeadOps.back();
1741 if (getOperand(OpIdx).isImplicit())
1742 RemoveOperand(OpIdx);
1743 else
1744 getOperand(OpIdx).setIsKill(false);
1745 DeadOps.pop_back();
1746 }
1747
Bill Wendling4a23d722008-03-03 22:14:33 +00001748 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001749 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001750 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001751 addOperand(MachineOperand::CreateReg(IncomingReg,
1752 false /*IsDef*/,
1753 true /*IsImp*/,
1754 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001755 return true;
1756 }
Dan Gohman3f629402008-09-03 15:56:16 +00001757 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001758}
1759
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001760void MachineInstr::clearRegisterKills(unsigned Reg,
1761 const TargetRegisterInfo *RegInfo) {
1762 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1763 RegInfo = 0;
1764 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1765 MachineOperand &MO = getOperand(i);
1766 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1767 continue;
1768 unsigned OpReg = MO.getReg();
1769 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1770 MO.setIsKill(false);
1771 }
1772}
1773
Owen Andersonb487e722008-01-24 01:10:07 +00001774bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001775 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001776 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001777 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001778 bool hasAliases = isPhysReg &&
1779 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001780 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001781 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001782 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1783 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001784 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001785 continue;
1786 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001787 if (!Reg)
1788 continue;
1789
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001790 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001791 MO.setIsDead();
1792 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001793 } else if (hasAliases && MO.isDead() &&
1794 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001795 // There exists a super-register that's marked dead.
1796 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001797 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001798 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001799 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001800 }
1801 }
1802
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001803 // Trim unneeded dead operands.
1804 while (!DeadOps.empty()) {
1805 unsigned OpIdx = DeadOps.back();
1806 if (getOperand(OpIdx).isImplicit())
1807 RemoveOperand(OpIdx);
1808 else
1809 getOperand(OpIdx).setIsDead(false);
1810 DeadOps.pop_back();
1811 }
1812
Dan Gohman3f629402008-09-03 15:56:16 +00001813 // If not found, this means an alias of one of the operands is dead. Add a
1814 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001815 if (Found || !AddIfNotFound)
1816 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001817
Chris Lattner31530612009-06-24 17:54:48 +00001818 addOperand(MachineOperand::CreateReg(IncomingReg,
1819 true /*IsDef*/,
1820 true /*IsImp*/,
1821 false /*IsKill*/,
1822 true /*IsDead*/));
1823 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001824}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001825
1826void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1827 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001828 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1829 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1830 if (MO)
1831 return;
1832 } else {
1833 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1834 const MachineOperand &MO = getOperand(i);
1835 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1836 MO.getSubReg() == 0)
1837 return;
1838 }
1839 }
1840 addOperand(MachineOperand::CreateReg(IncomingReg,
1841 true /*IsDef*/,
1842 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001843}
Evan Cheng67eaa082010-03-03 23:37:30 +00001844
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001845void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001846 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001847 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001848 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1849 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001850 if (MO.isRegMask()) {
1851 HasRegMask = true;
1852 continue;
1853 }
Dan Gohmandb497122010-06-18 23:28:01 +00001854 if (!MO.isReg() || !MO.isDef()) continue;
1855 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001856 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001857 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001858 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1859 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001860 if (TRI.regsOverlap(*I, Reg)) {
1861 Dead = false;
1862 break;
1863 }
1864 // If there are no uses, including partial uses, the def is dead.
1865 if (Dead) MO.setIsDead();
1866 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001867
1868 // This is a call with a register mask operand.
1869 // Mask clobbers are always dead, so add defs for the non-dead defines.
1870 if (HasRegMask)
1871 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1872 I != E; ++I)
1873 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001874}
1875
Evan Cheng67eaa082010-03-03 23:37:30 +00001876unsigned
1877MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001878 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001879 SmallVector<size_t, 8> HashComponents;
1880 HashComponents.reserve(MI->getNumOperands() + 1);
1881 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001882 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1883 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001884 if (MO.isReg() && MO.isDef() &&
1885 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1886 continue; // Skip virtual register defs.
1887
1888 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001889 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001890 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001891}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001892
1893void MachineInstr::emitError(StringRef Msg) const {
1894 // Find the source location cookie.
1895 unsigned LocCookie = 0;
1896 const MDNode *LocMD = 0;
1897 for (unsigned i = getNumOperands(); i != 0; --i) {
1898 if (getOperand(i-1).isMetadata() &&
1899 (LocMD = getOperand(i-1).getMetadata()) &&
1900 LocMD->getNumOperands() != 0) {
1901 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1902 LocCookie = CI->getZExtValue();
1903 break;
1904 }
1905 }
1906 }
1907
1908 if (const MachineBasicBlock *MBB = getParent())
1909 if (const MachineFunction *MF = MBB->getParent())
1910 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1911 report_fatal_error(Msg);
1912}