blob: 1066660ae1b2f1ad41609491d8093a487be8b7ed [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson80dd3e02010-11-30 22:45:47 +0000130 string EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
Owen Anderson75579f72010-11-29 22:44:32 +0000138 string EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Owen Anderson6af50f72010-11-30 00:14:31 +0000146 string EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000147}
148
Evan Cheng5c874172009-07-09 22:21:59 +0000149// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000150def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000151 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000152 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
153}
154
Johnny Chenae1757b2010-03-11 01:13:36 +0000155def t2am_imm8s4_offset : Operand<i32> {
156 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
157}
158
Evan Chengcba962d2009-07-09 20:40:44 +0000159// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000160def t2addrmode_so_reg : Operand<i32>,
161 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
162 let PrintMethod = "printT2AddrModeSoRegOperand";
Owen Anderson75579f72010-11-29 22:44:32 +0000163 string EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000164 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000165}
166
167
Anton Korobeynikov52237112009-06-17 18:13:58 +0000168//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000169// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000170//
171
Owen Andersona99e7782010-11-15 18:45:17 +0000172
173class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000174 string opc, string asm, list<dag> pattern>
175 : T2I<oops, iops, itin, opc, asm, pattern> {
176 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000177 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000178
Owen Andersona99e7782010-11-15 18:45:17 +0000179 let Inst{11-8} = Rd{3-0};
180 let Inst{26} = imm{11};
181 let Inst{14-12} = imm{10-8};
182 let Inst{7-0} = imm{7-0};
183}
184
Owen Andersonbb6315d2010-11-15 19:58:36 +0000185
Owen Andersona99e7782010-11-15 18:45:17 +0000186class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
187 string opc, string asm, list<dag> pattern>
188 : T2sI<oops, iops, itin, opc, asm, pattern> {
189 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000190 bits<4> Rn;
191 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000192
Owen Anderson83da6cd2010-11-14 05:37:38 +0000193 let Inst{11-8} = Rd{3-0};
Owen Anderson83da6cd2010-11-14 05:37:38 +0000194 let Inst{26} = imm{11};
195 let Inst{14-12} = imm{10-8};
196 let Inst{7-0} = imm{7-0};
197}
198
Owen Andersonbb6315d2010-11-15 19:58:36 +0000199class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
200 string opc, string asm, list<dag> pattern>
201 : T2I<oops, iops, itin, opc, asm, pattern> {
202 bits<4> Rn;
203 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000204
Owen Andersonbb6315d2010-11-15 19:58:36 +0000205 let Inst{19-16} = Rn{3-0};
206 let Inst{26} = imm{11};
207 let Inst{14-12} = imm{10-8};
208 let Inst{7-0} = imm{7-0};
209}
210
211
Owen Andersona99e7782010-11-15 18:45:17 +0000212class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
213 string opc, string asm, list<dag> pattern>
214 : T2I<oops, iops, itin, opc, asm, pattern> {
215 bits<4> Rd;
216 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000217
Owen Andersona99e7782010-11-15 18:45:17 +0000218 let Inst{11-8} = Rd{3-0};
219 let Inst{3-0} = ShiftedRm{3-0};
220 let Inst{5-4} = ShiftedRm{6-5};
221 let Inst{14-12} = ShiftedRm{11-9};
222 let Inst{7-6} = ShiftedRm{8-7};
223}
224
225class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
226 string opc, string asm, list<dag> pattern>
227 : T2I<oops, iops, itin, opc, asm, pattern> {
228 bits<4> Rd;
229 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000230
Owen Andersona99e7782010-11-15 18:45:17 +0000231 let Inst{11-8} = Rd{3-0};
232 let Inst{3-0} = ShiftedRm{3-0};
233 let Inst{5-4} = ShiftedRm{6-5};
234 let Inst{14-12} = ShiftedRm{11-9};
235 let Inst{7-6} = ShiftedRm{8-7};
236}
237
Owen Andersonbb6315d2010-11-15 19:58:36 +0000238class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
239 string opc, string asm, list<dag> pattern>
240 : T2I<oops, iops, itin, opc, asm, pattern> {
241 bits<4> Rn;
242 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000243
Owen Andersonbb6315d2010-11-15 19:58:36 +0000244 let Inst{19-16} = Rn{3-0};
245 let Inst{3-0} = ShiftedRm{3-0};
246 let Inst{5-4} = ShiftedRm{6-5};
247 let Inst{14-12} = ShiftedRm{11-9};
248 let Inst{7-6} = ShiftedRm{8-7};
249}
250
Owen Andersona99e7782010-11-15 18:45:17 +0000251class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
252 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000253 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000254 bits<4> Rd;
255 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000256
Owen Andersona99e7782010-11-15 18:45:17 +0000257 let Inst{11-8} = Rd{3-0};
258 let Inst{3-0} = Rm{3-0};
259}
260
261class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
262 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000263 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000264 bits<4> Rd;
265 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000266
Owen Andersona99e7782010-11-15 18:45:17 +0000267 let Inst{11-8} = Rd{3-0};
268 let Inst{3-0} = Rm{3-0};
269}
270
Owen Andersonbb6315d2010-11-15 19:58:36 +0000271class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
272 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000273 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000274 bits<4> Rn;
275 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000276
Owen Andersonbb6315d2010-11-15 19:58:36 +0000277 let Inst{19-16} = Rn{3-0};
278 let Inst{3-0} = Rm{3-0};
279}
280
Owen Andersona99e7782010-11-15 18:45:17 +0000281
282class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
283 string opc, string asm, list<dag> pattern>
284 : T2I<oops, iops, itin, opc, asm, pattern> {
285 bits<4> Rd;
286 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000287
Owen Andersona99e7782010-11-15 18:45:17 +0000288 let Inst{11-8} = Rd{3-0};
289 let Inst{3-0} = Rm{3-0};
290}
291
Owen Anderson83da6cd2010-11-14 05:37:38 +0000292class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000293 string opc, string asm, list<dag> pattern>
294 : T2sI<oops, iops, itin, opc, asm, pattern> {
295 bits<4> Rd;
296 bits<4> Rn;
297 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000298
Owen Anderson5de6d842010-11-12 21:12:40 +0000299 let Inst{11-8} = Rd{3-0};
300 let Inst{19-16} = Rn{3-0};
301 let Inst{26} = imm{11};
302 let Inst{14-12} = imm{10-8};
303 let Inst{7-0} = imm{7-0};
304}
305
Owen Andersonbb6315d2010-11-15 19:58:36 +0000306class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
307 string opc, string asm, list<dag> pattern>
308 : T2I<oops, iops, itin, opc, asm, pattern> {
309 bits<4> Rd;
310 bits<4> Rm;
311 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000312
Owen Andersonbb6315d2010-11-15 19:58:36 +0000313 let Inst{11-8} = Rd{3-0};
314 let Inst{3-0} = Rm{3-0};
315 let Inst{14-12} = imm{4-2};
316 let Inst{7-6} = imm{1-0};
317}
318
319class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
320 string opc, string asm, list<dag> pattern>
321 : T2sI<oops, iops, itin, opc, asm, pattern> {
322 bits<4> Rd;
323 bits<4> Rm;
324 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000325
Owen Andersonbb6315d2010-11-15 19:58:36 +0000326 let Inst{11-8} = Rd{3-0};
327 let Inst{3-0} = Rm{3-0};
328 let Inst{14-12} = imm{4-2};
329 let Inst{7-6} = imm{1-0};
330}
331
Owen Anderson5de6d842010-11-12 21:12:40 +0000332class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
333 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000334 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000335 bits<4> Rd;
336 bits<4> Rn;
337 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000338
Owen Anderson83da6cd2010-11-14 05:37:38 +0000339 let Inst{11-8} = Rd{3-0};
340 let Inst{19-16} = Rn{3-0};
341 let Inst{3-0} = Rm{3-0};
342}
343
344class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
345 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000346 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000347 bits<4> Rd;
348 bits<4> Rn;
349 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000350
Owen Anderson5de6d842010-11-12 21:12:40 +0000351 let Inst{11-8} = Rd{3-0};
352 let Inst{19-16} = Rn{3-0};
353 let Inst{3-0} = Rm{3-0};
354}
355
356class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
357 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000358 : T2I<oops, iops, itin, opc, asm, pattern> {
359 bits<4> Rd;
360 bits<4> Rn;
361 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000362
Owen Anderson83da6cd2010-11-14 05:37:38 +0000363 let Inst{11-8} = Rd{3-0};
364 let Inst{19-16} = Rn{3-0};
365 let Inst{3-0} = ShiftedRm{3-0};
366 let Inst{5-4} = ShiftedRm{6-5};
367 let Inst{14-12} = ShiftedRm{11-9};
368 let Inst{7-6} = ShiftedRm{8-7};
369}
370
371class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
372 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000373 : T2sI<oops, iops, itin, opc, asm, pattern> {
374 bits<4> Rd;
375 bits<4> Rn;
376 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000377
Owen Anderson5de6d842010-11-12 21:12:40 +0000378 let Inst{11-8} = Rd{3-0};
379 let Inst{19-16} = Rn{3-0};
380 let Inst{3-0} = ShiftedRm{3-0};
381 let Inst{5-4} = ShiftedRm{6-5};
382 let Inst{14-12} = ShiftedRm{11-9};
383 let Inst{7-6} = ShiftedRm{8-7};
384}
385
Owen Anderson35141a92010-11-18 01:08:42 +0000386class T2FourReg<dag oops, dag iops, InstrItinClass itin,
387 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000388 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000389 bits<4> Rd;
390 bits<4> Rn;
391 bits<4> Rm;
392 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000393
Owen Anderson35141a92010-11-18 01:08:42 +0000394 let Inst{11-8} = Rd{3-0};
395 let Inst{19-16} = Rn{3-0};
396 let Inst{3-0} = Rm{3-0};
397 let Inst{15-12} = Ra{3-0};
398}
399
400
Evan Chenga67efd12009-06-23 19:39:13 +0000401/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000402/// unary operation that produces a value. These are predicable and can be
403/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000404multiclass T2I_un_irs<bits<4> opcod, string opc,
405 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
406 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000407 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000408 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
409 opc, "\t$Rd, $imm",
410 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000411 let isAsCheapAsAMove = Cheap;
412 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000413 let Inst{31-27} = 0b11110;
414 let Inst{25} = 0;
415 let Inst{24-21} = opcod;
416 let Inst{20} = ?; // The S bit.
417 let Inst{19-16} = 0b1111; // Rn
418 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000419 }
420 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000421 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
422 opc, ".w\t$Rd, $Rm",
423 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000424 let Inst{31-27} = 0b11101;
425 let Inst{26-25} = 0b01;
426 let Inst{24-21} = opcod;
427 let Inst{20} = ?; // The S bit.
428 let Inst{19-16} = 0b1111; // Rn
429 let Inst{14-12} = 0b000; // imm3
430 let Inst{7-6} = 0b00; // imm2
431 let Inst{5-4} = 0b00; // type
432 }
Evan Chenga67efd12009-06-23 19:39:13 +0000433 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000434 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
435 opc, ".w\t$Rd, $ShiftedRm",
436 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000437 let Inst{31-27} = 0b11101;
438 let Inst{26-25} = 0b01;
439 let Inst{24-21} = opcod;
440 let Inst{20} = ?; // The S bit.
441 let Inst{19-16} = 0b1111; // Rn
442 }
Evan Chenga67efd12009-06-23 19:39:13 +0000443}
444
445/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000446/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000447/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000448multiclass T2I_bin_irs<bits<4> opcod, string opc,
449 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
450 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000451 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000452 def ri : T2sTwoRegImm<
453 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
454 opc, "\t$Rd, $Rn, $imm",
455 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000456 let Inst{31-27} = 0b11110;
457 let Inst{25} = 0;
458 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000459 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000460 let Inst{15} = 0;
461 }
Evan Chenga67efd12009-06-23 19:39:13 +0000462 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000463 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
464 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
465 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000466 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000467 let Inst{31-27} = 0b11101;
468 let Inst{26-25} = 0b01;
469 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000470 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000471 let Inst{14-12} = 0b000; // imm3
472 let Inst{7-6} = 0b00; // imm2
473 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000474 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000475 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000476 def rs : T2sTwoRegShiftedReg<
477 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
478 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
479 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000480 let Inst{31-27} = 0b11101;
481 let Inst{26-25} = 0b01;
482 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000483 let Inst{20} = ?; // The S bit.
484 }
485}
486
David Goodwin1f096272009-07-27 23:34:12 +0000487/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
488// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000489multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
490 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
491 PatFrag opnode, bit Commutable = 0> :
492 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000493
Evan Cheng1e249e32009-06-25 20:59:23 +0000494/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000495/// reversed. The 'rr' form is only defined for the disassembler; for codegen
496/// it is equivalent to the T2I_bin_irs counterpart.
497multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000498 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000499 def ri : T2sTwoRegImm<
500 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
501 opc, ".w\t$Rd, $Rn, $imm",
502 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000503 let Inst{31-27} = 0b11110;
504 let Inst{25} = 0;
505 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000506 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000507 let Inst{15} = 0;
508 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000509 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000510 def rr : T2sThreeReg<
511 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
512 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000513 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000514 let Inst{31-27} = 0b11101;
515 let Inst{26-25} = 0b01;
516 let Inst{24-21} = opcod;
517 let Inst{20} = ?; // The S bit.
518 let Inst{14-12} = 0b000; // imm3
519 let Inst{7-6} = 0b00; // imm2
520 let Inst{5-4} = 0b00; // type
521 }
Evan Chengf49810c2009-06-23 17:48:47 +0000522 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000523 def rs : T2sTwoRegShiftedReg<
524 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
525 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
526 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000527 let Inst{31-27} = 0b11101;
528 let Inst{26-25} = 0b01;
529 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000530 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000531 }
Evan Chengf49810c2009-06-23 17:48:47 +0000532}
533
Evan Chenga67efd12009-06-23 19:39:13 +0000534/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000535/// instruction modifies the CPSR register.
536let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000537multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
538 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
539 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000540 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000541 def ri : T2TwoRegImm<
542 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
543 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
544 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000545 let Inst{31-27} = 0b11110;
546 let Inst{25} = 0;
547 let Inst{24-21} = opcod;
548 let Inst{20} = 1; // The S bit.
549 let Inst{15} = 0;
550 }
Evan Chenga67efd12009-06-23 19:39:13 +0000551 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000552 def rr : T2ThreeReg<
553 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
554 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
555 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000556 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000557 let Inst{31-27} = 0b11101;
558 let Inst{26-25} = 0b01;
559 let Inst{24-21} = opcod;
560 let Inst{20} = 1; // The S bit.
561 let Inst{14-12} = 0b000; // imm3
562 let Inst{7-6} = 0b00; // imm2
563 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000564 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000565 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000566 def rs : T2TwoRegShiftedReg<
567 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
568 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
569 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000570 let Inst{31-27} = 0b11101;
571 let Inst{26-25} = 0b01;
572 let Inst{24-21} = opcod;
573 let Inst{20} = 1; // The S bit.
574 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000575}
576}
577
Evan Chenga67efd12009-06-23 19:39:13 +0000578/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
579/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000580multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
581 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000582 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000583 // The register-immediate version is re-materializable. This is useful
584 // in particular for taking the address of a local.
585 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000586 def ri : T2sTwoRegImm<
587 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
588 opc, ".w\t$Rd, $Rn, $imm",
589 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000590 let Inst{31-27} = 0b11110;
591 let Inst{25} = 0;
592 let Inst{24} = 1;
593 let Inst{23-21} = op23_21;
594 let Inst{20} = 0; // The S bit.
595 let Inst{15} = 0;
596 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000597 }
Evan Chengf49810c2009-06-23 17:48:47 +0000598 // 12-bit imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000599 def ri12 : T2TwoRegImm<
600 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
601 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
602 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000603 let Inst{31-27} = 0b11110;
604 let Inst{25} = 1;
605 let Inst{24} = 0;
606 let Inst{23-21} = op23_21;
607 let Inst{20} = 0; // The S bit.
608 let Inst{15} = 0;
609 }
Evan Chenga67efd12009-06-23 19:39:13 +0000610 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000611 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
612 opc, ".w\t$Rd, $Rn, $Rm",
613 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000614 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000615 let Inst{31-27} = 0b11101;
616 let Inst{26-25} = 0b01;
617 let Inst{24} = 1;
618 let Inst{23-21} = op23_21;
619 let Inst{20} = 0; // The S bit.
620 let Inst{14-12} = 0b000; // imm3
621 let Inst{7-6} = 0b00; // imm2
622 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000623 }
Evan Chengf49810c2009-06-23 17:48:47 +0000624 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000625 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000626 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000627 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
628 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000629 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000630 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000631 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000632 let Inst{23-21} = op23_21;
633 let Inst{20} = 0; // The S bit.
634 }
Evan Chengf49810c2009-06-23 17:48:47 +0000635}
636
Jim Grosbach6935efc2009-11-24 00:20:27 +0000637/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000638/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000639/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000640let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000641multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
642 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000643 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000644 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000645 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
646 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000647 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000648 let Inst{31-27} = 0b11110;
649 let Inst{25} = 0;
650 let Inst{24-21} = opcod;
651 let Inst{20} = 0; // The S bit.
652 let Inst{15} = 0;
653 }
Evan Chenga67efd12009-06-23 19:39:13 +0000654 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000655 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000656 opc, ".w\t$Rd, $Rn, $Rm",
657 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000658 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000659 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000660 let Inst{31-27} = 0b11101;
661 let Inst{26-25} = 0b01;
662 let Inst{24-21} = opcod;
663 let Inst{20} = 0; // The S bit.
664 let Inst{14-12} = 0b000; // imm3
665 let Inst{7-6} = 0b00; // imm2
666 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000667 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000668 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000669 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000670 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000671 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
672 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000673 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000674 let Inst{31-27} = 0b11101;
675 let Inst{26-25} = 0b01;
676 let Inst{24-21} = opcod;
677 let Inst{20} = 0; // The S bit.
678 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000679}
680
681// Carry setting variants
682let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000683multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
684 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000685 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000686 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000687 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
688 opc, "\t$Rd, $Rn, $imm",
689 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000690 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000691 let Inst{31-27} = 0b11110;
692 let Inst{25} = 0;
693 let Inst{24-21} = opcod;
694 let Inst{20} = 1; // The S bit.
695 let Inst{15} = 0;
696 }
Evan Cheng62674222009-06-25 23:34:10 +0000697 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000698 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000699 opc, ".w\t$Rd, $Rn, $Rm",
700 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000701 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000702 let isCommutable = Commutable;
703 let Inst{31-27} = 0b11101;
704 let Inst{26-25} = 0b01;
705 let Inst{24-21} = opcod;
706 let Inst{20} = 1; // The S bit.
707 let Inst{14-12} = 0b000; // imm3
708 let Inst{7-6} = 0b00; // imm2
709 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000710 }
Evan Cheng62674222009-06-25 23:34:10 +0000711 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000712 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000713 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
714 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
715 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000716 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000717 let Inst{31-27} = 0b11101;
718 let Inst{26-25} = 0b01;
719 let Inst{24-21} = opcod;
720 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000721 }
Evan Chengf49810c2009-06-23 17:48:47 +0000722}
723}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000724}
Evan Chengf49810c2009-06-23 17:48:47 +0000725
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000726/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
727/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000728let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000729multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000730 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000731 def ri : T2TwoRegImm<
732 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
733 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
734 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000735 let Inst{31-27} = 0b11110;
736 let Inst{25} = 0;
737 let Inst{24-21} = opcod;
738 let Inst{20} = 1; // The S bit.
739 let Inst{15} = 0;
740 }
Evan Chengf49810c2009-06-23 17:48:47 +0000741 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000742 def rs : T2TwoRegShiftedReg<
743 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
744 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
745 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000746 let Inst{31-27} = 0b11101;
747 let Inst{26-25} = 0b01;
748 let Inst{24-21} = opcod;
749 let Inst{20} = 1; // The S bit.
750 }
Evan Chengf49810c2009-06-23 17:48:47 +0000751}
752}
753
Evan Chenga67efd12009-06-23 19:39:13 +0000754/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
755// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000756multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000757 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000758 def ri : T2sTwoRegShiftImm<
759 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
760 opc, ".w\t$Rd, $Rm, $imm",
761 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000762 let Inst{31-27} = 0b11101;
763 let Inst{26-21} = 0b010010;
764 let Inst{19-16} = 0b1111; // Rn
765 let Inst{5-4} = opcod;
766 }
Evan Chenga67efd12009-06-23 19:39:13 +0000767 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000768 def rr : T2sThreeReg<
769 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
770 opc, ".w\t$Rd, $Rn, $Rm",
771 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000772 let Inst{31-27} = 0b11111;
773 let Inst{26-23} = 0b0100;
774 let Inst{22-21} = opcod;
775 let Inst{15-12} = 0b1111;
776 let Inst{7-4} = 0b0000;
777 }
Evan Chenga67efd12009-06-23 19:39:13 +0000778}
Evan Chengf49810c2009-06-23 17:48:47 +0000779
Johnny Chend68e1192009-12-15 17:24:14 +0000780/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000781/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000782/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000783let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000784multiclass T2I_cmp_irs<bits<4> opcod, string opc,
785 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
786 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000787 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000788 def ri : T2OneRegCmpImm<
789 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
790 opc, ".w\t$Rn, $imm",
791 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000792 let Inst{31-27} = 0b11110;
793 let Inst{25} = 0;
794 let Inst{24-21} = opcod;
795 let Inst{20} = 1; // The S bit.
796 let Inst{15} = 0;
797 let Inst{11-8} = 0b1111; // Rd
798 }
Evan Chenga67efd12009-06-23 19:39:13 +0000799 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000800 def rr : T2TwoRegCmp<
801 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000802 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000803 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000804 let Inst{31-27} = 0b11101;
805 let Inst{26-25} = 0b01;
806 let Inst{24-21} = opcod;
807 let Inst{20} = 1; // The S bit.
808 let Inst{14-12} = 0b000; // imm3
809 let Inst{11-8} = 0b1111; // Rd
810 let Inst{7-6} = 0b00; // imm2
811 let Inst{5-4} = 0b00; // type
812 }
Evan Chengf49810c2009-06-23 17:48:47 +0000813 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000814 def rs : T2OneRegCmpShiftedReg<
815 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
816 opc, ".w\t$Rn, $ShiftedRm",
817 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000818 let Inst{31-27} = 0b11101;
819 let Inst{26-25} = 0b01;
820 let Inst{24-21} = opcod;
821 let Inst{20} = 1; // The S bit.
822 let Inst{11-8} = 0b1111; // Rd
823 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000824}
825}
826
Evan Chengf3c21b82009-06-30 02:15:48 +0000827/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000828multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000829 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000830 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
831 opc, ".w\t$Rt, $addr",
832 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000833 let Inst{31-27} = 0b11111;
834 let Inst{26-25} = 0b00;
835 let Inst{24} = signed;
836 let Inst{23} = 1;
837 let Inst{22-21} = opcod;
838 let Inst{20} = 1; // load
Owen Anderson75579f72010-11-29 22:44:32 +0000839
840 bits<4> Rt;
841 let Inst{15-12} = Rt{3-0};
842
Owen Anderson80dd3e02010-11-30 22:45:47 +0000843 bits<17> addr;
844 let Inst{19-16} = addr{16-13}; // Rn
845 let Inst{23} = addr{12}; // U
846 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000847 }
Owen Anderson75579f72010-11-29 22:44:32 +0000848 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
849 opc, "\t$Rt, $addr",
850 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000851 let Inst{31-27} = 0b11111;
852 let Inst{26-25} = 0b00;
853 let Inst{24} = signed;
854 let Inst{23} = 0;
855 let Inst{22-21} = opcod;
856 let Inst{20} = 1; // load
857 let Inst{11} = 1;
858 // Offset: index==TRUE, wback==FALSE
859 let Inst{10} = 1; // The P bit.
860 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000861
862 bits<4> Rt;
863 let Inst{15-12} = Rt{3-0};
864
865 bits<13> addr;
866 let Inst{19-16} = addr{12-9}; // Rn
867 let Inst{9} = addr{8}; // U
868 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000869 }
Owen Anderson75579f72010-11-29 22:44:32 +0000870 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
871 opc, ".w\t$Rt, $addr",
872 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000873 let Inst{31-27} = 0b11111;
874 let Inst{26-25} = 0b00;
875 let Inst{24} = signed;
876 let Inst{23} = 0;
877 let Inst{22-21} = opcod;
878 let Inst{20} = 1; // load
879 let Inst{11-6} = 0b000000;
Owen Anderson75579f72010-11-29 22:44:32 +0000880
881 bits<4> Rt;
882 let Inst{15-12} = Rt{3-0};
883
884 bits<10> addr;
885 let Inst{19-16} = addr{9-6}; // Rn
886 let Inst{3-0} = addr{5-2}; // Rm
887 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000888 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000889
890 // FIXME: Is the pci variant actually needed?
Owen Anderson75579f72010-11-29 22:44:32 +0000891 def pci : T2Ipc <(outs GPR:$Rt), (ins i32imm:$addr), iii,
892 opc, ".w\t$Rt, $addr",
893 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Evan Cheng9eda6892009-10-31 03:39:36 +0000894 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000895 let Inst{31-27} = 0b11111;
896 let Inst{26-25} = 0b00;
897 let Inst{24} = signed;
898 let Inst{23} = ?; // add = (U == '1')
899 let Inst{22-21} = opcod;
900 let Inst{20} = 1; // load
901 let Inst{19-16} = 0b1111; // Rn
Owen Anderson75579f72010-11-29 22:44:32 +0000902
903 bits<4> Rt;
904 bits<12> addr;
905 let Inst{15-12} = Rt{3-0};
906 let Inst{11-0} = addr{11-0};
Evan Cheng9eda6892009-10-31 03:39:36 +0000907 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000908}
909
David Goodwin73b8f162009-06-30 22:11:34 +0000910/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000911multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000912 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000913 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
914 opc, ".w\t$Rt, $addr",
915 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000916 let Inst{31-27} = 0b11111;
917 let Inst{26-23} = 0b0001;
918 let Inst{22-21} = opcod;
919 let Inst{20} = 0; // !load
Owen Anderson75579f72010-11-29 22:44:32 +0000920
921 bits<4> Rt;
Owen Anderson6af50f72010-11-30 00:14:31 +0000922 let Inst{15-12} = Rt{3-0};
Owen Anderson75579f72010-11-29 22:44:32 +0000923
Owen Anderson80dd3e02010-11-30 22:45:47 +0000924 bits<17> addr;
925 let Inst{19-16} = addr{16-13}; // Rn
926 let Inst{23} = addr{12}; // U
927 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000928 }
Owen Anderson75579f72010-11-29 22:44:32 +0000929 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
930 opc, "\t$Rt, $addr",
931 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000932 let Inst{31-27} = 0b11111;
933 let Inst{26-23} = 0b0000;
934 let Inst{22-21} = opcod;
935 let Inst{20} = 0; // !load
936 let Inst{11} = 1;
937 // Offset: index==TRUE, wback==FALSE
938 let Inst{10} = 1; // The P bit.
939 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000940
941 bits<4> Rt;
Owen Anderson6af50f72010-11-30 00:14:31 +0000942 let Inst{15-12} = Rt{3-0};
Owen Anderson75579f72010-11-29 22:44:32 +0000943
944 bits<13> addr;
945 let Inst{19-16} = addr{12-9}; // Rn
946 let Inst{9} = addr{8}; // U
947 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000948 }
Owen Anderson75579f72010-11-29 22:44:32 +0000949 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
950 opc, ".w\t$Rt, $addr",
951 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000952 let Inst{31-27} = 0b11111;
953 let Inst{26-23} = 0b0000;
954 let Inst{22-21} = opcod;
955 let Inst{20} = 0; // !load
956 let Inst{11-6} = 0b000000;
Owen Anderson75579f72010-11-29 22:44:32 +0000957
958 bits<4> Rt;
959 let Inst{15-12} = Rt{3-0};
960
961 bits<10> addr;
962 let Inst{19-16} = addr{9-6}; // Rn
963 let Inst{3-0} = addr{5-2}; // Rm
964 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000965 }
David Goodwin73b8f162009-06-30 22:11:34 +0000966}
967
Evan Cheng0e55fd62010-09-30 01:08:25 +0000968/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000969/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000970multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000971 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
972 opc, ".w\t$Rd, $Rm",
973 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000974 let Inst{31-27} = 0b11111;
975 let Inst{26-23} = 0b0100;
976 let Inst{22-20} = opcod;
977 let Inst{19-16} = 0b1111; // Rn
978 let Inst{15-12} = 0b1111;
979 let Inst{7} = 1;
980 let Inst{5-4} = 0b00; // rotate
981 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000982 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
983 opc, ".w\t$Rd, $Rm, ror $rot",
984 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000985 let Inst{31-27} = 0b11111;
986 let Inst{26-23} = 0b0100;
987 let Inst{22-20} = opcod;
988 let Inst{19-16} = 0b1111; // Rn
989 let Inst{15-12} = 0b1111;
990 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000991
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000992 bits<2> rot;
993 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000994 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000995}
996
Eli Friedman761fa7a2010-06-24 18:20:04 +0000997// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000998multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000999 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1000 opc, "\t$Rd, $Rm",
1001 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001002 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001003 let Inst{31-27} = 0b11111;
1004 let Inst{26-23} = 0b0100;
1005 let Inst{22-20} = opcod;
1006 let Inst{19-16} = 0b1111; // Rn
1007 let Inst{15-12} = 0b1111;
1008 let Inst{7} = 1;
1009 let Inst{5-4} = 0b00; // rotate
1010 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001011 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1012 opc, "\t$dst, $Rm, ror $rot",
1013 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001014 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001015 let Inst{31-27} = 0b11111;
1016 let Inst{26-23} = 0b0100;
1017 let Inst{22-20} = opcod;
1018 let Inst{19-16} = 0b1111; // Rn
1019 let Inst{15-12} = 0b1111;
1020 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001021
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001022 bits<2> rot;
1023 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001024 }
1025}
1026
Eli Friedman761fa7a2010-06-24 18:20:04 +00001027// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1028// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001029multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001030 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1031 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001032 let Inst{31-27} = 0b11111;
1033 let Inst{26-23} = 0b0100;
1034 let Inst{22-20} = opcod;
1035 let Inst{19-16} = 0b1111; // Rn
1036 let Inst{15-12} = 0b1111;
1037 let Inst{7} = 1;
1038 let Inst{5-4} = 0b00; // rotate
1039 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001040 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1041 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001042 let Inst{31-27} = 0b11111;
1043 let Inst{26-23} = 0b0100;
1044 let Inst{22-20} = opcod;
1045 let Inst{19-16} = 0b1111; // Rn
1046 let Inst{15-12} = 0b1111;
1047 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001048
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001049 bits<2> rot;
1050 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001051 }
1052}
1053
Evan Cheng0e55fd62010-09-30 01:08:25 +00001054/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001055/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001056multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001057 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1058 opc, "\t$Rd, $Rn, $Rm",
1059 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001060 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001061 let Inst{31-27} = 0b11111;
1062 let Inst{26-23} = 0b0100;
1063 let Inst{22-20} = opcod;
1064 let Inst{15-12} = 0b1111;
1065 let Inst{7} = 1;
1066 let Inst{5-4} = 0b00; // rotate
1067 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001068 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1069 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1070 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1071 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001072 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001073 let Inst{31-27} = 0b11111;
1074 let Inst{26-23} = 0b0100;
1075 let Inst{22-20} = opcod;
1076 let Inst{15-12} = 0b1111;
1077 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001078
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001079 bits<2> rot;
1080 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001081 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001082}
1083
Johnny Chen93042d12010-03-02 18:14:57 +00001084// DO variant - disassembly only, no pattern
1085
Evan Cheng0e55fd62010-09-30 01:08:25 +00001086multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001087 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1088 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001089 let Inst{31-27} = 0b11111;
1090 let Inst{26-23} = 0b0100;
1091 let Inst{22-20} = opcod;
1092 let Inst{15-12} = 0b1111;
1093 let Inst{7} = 1;
1094 let Inst{5-4} = 0b00; // rotate
1095 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001096 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1097 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001098 let Inst{31-27} = 0b11111;
1099 let Inst{26-23} = 0b0100;
1100 let Inst{22-20} = opcod;
1101 let Inst{15-12} = 0b1111;
1102 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001103
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001104 bits<2> rot;
1105 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001106 }
1107}
1108
Anton Korobeynikov52237112009-06-17 18:13:58 +00001109//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001110// Instructions
1111//===----------------------------------------------------------------------===//
1112
1113//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001114// Miscellaneous Instructions.
1115//
1116
Owen Andersonda663f72010-11-15 21:30:39 +00001117class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1118 string asm, list<dag> pattern>
1119 : T2XI<oops, iops, itin, asm, pattern> {
1120 bits<4> Rd;
1121 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001122
Owen Andersonda663f72010-11-15 21:30:39 +00001123 let Inst{11-8} = Rd{3-0};
1124 let Inst{26} = label{11};
1125 let Inst{14-12} = label{10-8};
1126 let Inst{7-0} = label{7-0};
1127}
1128
Evan Chenga09b9ca2009-06-24 23:47:58 +00001129// LEApcrel - Load a pc-relative address into a register without offending the
1130// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001131let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001132let isReMaterializable = 1 in
Owen Andersonda663f72010-11-15 21:30:39 +00001133def t2LEApcrel : T2PCOneRegImm<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1134 "adr${p}.w\t$Rd, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001135 let Inst{31-27} = 0b11110;
1136 let Inst{25-24} = 0b10;
1137 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1138 let Inst{22} = 0;
1139 let Inst{20} = 0;
1140 let Inst{19-16} = 0b1111; // Rn
1141 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001142
1143
Johnny Chend68e1192009-12-15 17:24:14 +00001144}
Jim Grosbacha967d112010-06-21 21:27:27 +00001145} // neverHasSideEffects
Owen Andersonda663f72010-11-15 21:30:39 +00001146def t2LEApcrelJT : T2PCOneRegImm<(outs rGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001147 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Owen Andersonda663f72010-11-15 21:30:39 +00001148 "adr${p}.w\t$Rd, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001149 let Inst{31-27} = 0b11110;
1150 let Inst{25-24} = 0b10;
1151 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1152 let Inst{22} = 0;
1153 let Inst{20} = 0;
1154 let Inst{19-16} = 0b1111; // Rn
1155 let Inst{15} = 0;
1156}
Evan Chenga09b9ca2009-06-24 23:47:58 +00001157
Evan Cheng86198642009-08-07 00:34:42 +00001158// ADD r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001159def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1160 IIC_iALUi, "add", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001161 let Inst{31-27} = 0b11110;
1162 let Inst{25} = 0;
1163 let Inst{24-21} = 0b1000;
1164 let Inst{20} = ?; // The S bit.
Owen Andersonb9a643e2010-11-12 23:36:03 +00001165 let Inst{19-16} = 0b1101; // Rn = sp
Johnny Chend68e1192009-12-15 17:24:14 +00001166 let Inst{15} = 0;
1167}
Owen Andersonda663f72010-11-15 21:30:39 +00001168def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1169 IIC_iALUi, "addw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001170 let Inst{31-27} = 0b11110;
1171 let Inst{25} = 1;
1172 let Inst{24-21} = 0b0000;
1173 let Inst{20} = 0; // The S bit.
1174 let Inst{19-16} = 0b1101; // Rn = sp
1175 let Inst{15} = 0;
1176}
Evan Cheng86198642009-08-07 00:34:42 +00001177
1178// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001179def t2ADDrSPs : T2sTwoRegShiftedReg<
1180 (outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$ShiftedRm),
1181 IIC_iALUsi, "add", ".w\t$Rd, $sp, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001182 let Inst{31-27} = 0b11101;
1183 let Inst{26-25} = 0b01;
1184 let Inst{24-21} = 0b1000;
1185 let Inst{20} = ?; // The S bit.
1186 let Inst{19-16} = 0b1101; // Rn = sp
1187 let Inst{15} = 0;
1188}
Evan Cheng86198642009-08-07 00:34:42 +00001189
1190// SUB r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001191def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1192 IIC_iALUi, "sub", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001193 let Inst{31-27} = 0b11110;
1194 let Inst{25} = 0;
1195 let Inst{24-21} = 0b1101;
1196 let Inst{20} = ?; // The S bit.
1197 let Inst{19-16} = 0b1101; // Rn = sp
1198 let Inst{15} = 0;
1199}
Owen Andersonda663f72010-11-15 21:30:39 +00001200def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1201 IIC_iALUi, "subw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001202 let Inst{31-27} = 0b11110;
1203 let Inst{25} = 1;
1204 let Inst{24-21} = 0b0101;
1205 let Inst{20} = 0; // The S bit.
1206 let Inst{19-16} = 0b1101; // Rn = sp
1207 let Inst{15} = 0;
1208}
Evan Cheng86198642009-08-07 00:34:42 +00001209
1210// SUB r, sp, so_reg
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001211def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001212 IIC_iALUsi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001213 "sub", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001214 let Inst{31-27} = 0b11101;
1215 let Inst{26-25} = 0b01;
1216 let Inst{24-21} = 0b1101;
1217 let Inst{20} = ?; // The S bit.
1218 let Inst{19-16} = 0b1101; // Rn = sp
1219 let Inst{15} = 0;
1220}
Evan Cheng86198642009-08-07 00:34:42 +00001221
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001222// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001223def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001224 "sdiv", "\t$Rd, $Rn, $Rm",
1225 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001226 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001227 let Inst{31-27} = 0b11111;
1228 let Inst{26-21} = 0b011100;
1229 let Inst{20} = 0b1;
1230 let Inst{15-12} = 0b1111;
1231 let Inst{7-4} = 0b1111;
1232}
1233
Jim Grosbach7a088642010-11-19 17:11:02 +00001234def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001235 "udiv", "\t$Rd, $Rn, $Rm",
1236 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001237 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001238 let Inst{31-27} = 0b11111;
1239 let Inst{26-21} = 0b011101;
1240 let Inst{20} = 0b1;
1241 let Inst{15-12} = 0b1111;
1242 let Inst{7-4} = 0b1111;
1243}
1244
Evan Chenga09b9ca2009-06-24 23:47:58 +00001245//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001246// Load / store Instructions.
1247//
1248
Evan Cheng055b0312009-06-29 07:51:04 +00001249// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001250let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001251defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001252 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001253
Evan Chengf3c21b82009-06-30 02:15:48 +00001254// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001255defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001256 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001257defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001258 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001259
Evan Chengf3c21b82009-06-30 02:15:48 +00001260// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001261defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001262 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001263defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001264 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001265
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001266let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1267 isCodeGenOnly = 1 in { // $dst doesn't exist in asmstring?
Evan Chengf3c21b82009-06-30 02:15:48 +00001268// Load doubleword
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001269def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +00001270 (ins t2addrmode_imm8s4:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001271 IIC_iLoad_d_i, "ldrd", "\t$dst1, $addr", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001272def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001273 (ins i32imm:$addr), IIC_iLoad_d_i,
Johnny Chen83142992010-01-05 22:37:28 +00001274 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001275 let Inst{19-16} = 0b1111; // Rn
1276}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001277} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001278
1279// zextload i1 -> zextload i8
1280def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1281 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1282def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1283 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1284def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1285 (t2LDRBs t2addrmode_so_reg:$addr)>;
1286def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1287 (t2LDRBpci tconstpool:$addr)>;
1288
1289// extload -> zextload
1290// FIXME: Reduce the number of patterns by legalizing extload to zextload
1291// earlier?
1292def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1293 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1294def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1295 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1296def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1297 (t2LDRBs t2addrmode_so_reg:$addr)>;
1298def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1299 (t2LDRBpci tconstpool:$addr)>;
1300
1301def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1302 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1303def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1304 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1305def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1306 (t2LDRBs t2addrmode_so_reg:$addr)>;
1307def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1308 (t2LDRBpci tconstpool:$addr)>;
1309
1310def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1311 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1312def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1313 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1314def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1315 (t2LDRHs t2addrmode_so_reg:$addr)>;
1316def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1317 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001318
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001319// FIXME: The destination register of the loads and stores can't be PC, but
1320// can be SP. We need another regclass (similar to rGPR) to represent
1321// that. Not a pressing issue since these are selected manually,
1322// not via pattern.
1323
Evan Chenge88d5ce2009-07-02 07:28:31 +00001324// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001325
1326class T2Iidxld<bit signed, bits<2> opcod, bit pre,
1327 dag oops, dag iops,
1328 AddrMode am, IndexMode im, InstrItinClass itin,
1329 string opc, string asm, string cstr, list<dag> pattern>
1330 : T2Iidxldst<signed, opcod, 1, pre, oops,
1331 iops, am,im,itin, opc, asm, cstr, pattern>;
1332class T2Iidxst<bit signed, bits<2> opcod, bit pre,
1333 dag oops, dag iops,
1334 AddrMode am, IndexMode im, InstrItinClass itin,
1335 string opc, string asm, string cstr, list<dag> pattern>
1336 : T2Iidxldst<signed, opcod, 0, pre, oops,
1337 iops, am,im,itin, opc, asm, cstr, pattern>;
1338
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001339let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6af50f72010-11-30 00:14:31 +00001340def t2LDR_PRE : T2Iidxld<0, 0b10, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001341 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001343 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001344 []>;
1345
Owen Anderson6af50f72010-11-30 00:14:31 +00001346def t2LDR_POST : T2Iidxld<0, 0b10, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001347 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001348 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001349 "ldr", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001350 []>;
1351
Owen Anderson6af50f72010-11-30 00:14:31 +00001352def t2LDRB_PRE : T2Iidxld<0, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001353 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001354 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001355 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001356 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001357def t2LDRB_POST : T2Iidxld<0, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001358 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001359 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001360 "ldrb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001361 []>;
1362
Owen Anderson6af50f72010-11-30 00:14:31 +00001363def t2LDRH_PRE : T2Iidxld<0, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001364 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001365 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001366 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001367 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001368def t2LDRH_POST : T2Iidxld<0, 0b01, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001369 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001371 "ldrh", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001372 []>;
1373
Owen Anderson6af50f72010-11-30 00:14:31 +00001374def t2LDRSB_PRE : T2Iidxld<1, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001375 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001377 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001378 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001379def t2LDRSB_POST : T2Iidxld<1, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001380 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001381 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001382 "ldrsb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001383 []>;
1384
Owen Anderson6af50f72010-11-30 00:14:31 +00001385def t2LDRSH_PRE : T2Iidxld<1, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001386 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001387 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001388 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001389 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001390def t2LDRSH_POST : T2Iidxld<1, 0b01, 0, (outs GPR:$dst, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001391 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001392 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001393 "ldrsh", "\t$dst, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001394 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001395} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001396
Johnny Chene54a3ef2010-03-03 18:45:36 +00001397// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1398// for disassembly only.
1399// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001400class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001401 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1402 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001403 let Inst{31-27} = 0b11111;
1404 let Inst{26-25} = 0b00;
1405 let Inst{24} = signed;
1406 let Inst{23} = 0;
1407 let Inst{22-21} = type;
1408 let Inst{20} = 1; // load
1409 let Inst{11} = 1;
1410 let Inst{10-8} = 0b110; // PUW.
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001411
1412 bits<4> Rt;
1413 bits<13> addr;
1414 let Inst{15-12} = Rt{3-0};
1415 let Inst{19-16} = addr{12-9};
1416 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001417}
1418
Evan Cheng0e55fd62010-09-30 01:08:25 +00001419def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1420def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1421def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1422def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1423def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001424
David Goodwin73b8f162009-06-30 22:11:34 +00001425// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001426defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001428defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001429 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001430defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001431 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001432
David Goodwin6647cea2009-06-30 22:50:01 +00001433// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001434let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1435 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Johnny Chend68e1192009-12-15 17:24:14 +00001436def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001437 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001438 IIC_iStore_d_r, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001439
Evan Cheng6d94f112009-07-03 00:06:39 +00001440// Indexed stores
Owen Anderson6af50f72010-11-30 00:14:31 +00001441def t2STR_PRE : T2Iidxst<0, 0b10, 1, (outs GPR:$base_wb),
1442 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001443 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001444 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001445 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001446 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001447
Owen Anderson6af50f72010-11-30 00:14:31 +00001448def t2STR_POST : T2Iidxst<0, 0b10, 0, (outs GPR:$base_wb),
1449 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001450 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001451 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001452 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001453 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001454
Owen Anderson6af50f72010-11-30 00:14:31 +00001455def t2STRH_PRE : T2Iidxst<0, 0b01, 1, (outs GPR:$base_wb),
1456 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001457 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001458 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001459 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001460 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001461
Owen Anderson6af50f72010-11-30 00:14:31 +00001462def t2STRH_POST : T2Iidxst<0, 0b01, 0, (outs GPR:$base_wb),
1463 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001464 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001465 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001466 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001467 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001468
Owen Anderson6af50f72010-11-30 00:14:31 +00001469def t2STRB_PRE : T2Iidxst<0, 0b00, 1, (outs GPR:$base_wb),
1470 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001471 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001472 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001473 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001474 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001475
Owen Anderson6af50f72010-11-30 00:14:31 +00001476def t2STRB_POST : T2Iidxst<0, 0b00, 0, (outs GPR:$base_wb),
1477 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001478 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001479 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001480 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001481 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001482
Johnny Chene54a3ef2010-03-03 18:45:36 +00001483// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1484// only.
1485// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001486class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001487 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1488 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001489 let Inst{31-27} = 0b11111;
1490 let Inst{26-25} = 0b00;
1491 let Inst{24} = 0; // not signed
1492 let Inst{23} = 0;
1493 let Inst{22-21} = type;
1494 let Inst{20} = 0; // store
1495 let Inst{11} = 1;
1496 let Inst{10-8} = 0b110; // PUW
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001497
1498 bits<4> Rt;
1499 bits<13> addr;
1500 let Inst{15-12} = Rt{3-0};
1501 let Inst{19-16} = addr{12-9};
1502 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001503}
1504
Evan Cheng0e55fd62010-09-30 01:08:25 +00001505def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1506def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1507def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001508
Johnny Chenae1757b2010-03-11 01:13:36 +00001509// ldrd / strd pre / post variants
1510// For disassembly only.
1511
1512def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001513 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Johnny Chenae1757b2010-03-11 01:13:36 +00001514 "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>;
1515
1516def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001517 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Johnny Chenae1757b2010-03-11 01:13:36 +00001518 "ldrd", "\t$dst1, $dst2, [$base], $imm", []>;
1519
1520def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
1521 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001522 IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001523
1524def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
1525 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001526 IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001527
Johnny Chen0635fc52010-03-04 17:40:44 +00001528// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1529// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001530// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1531// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001532multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001533
Evan Chengdfed19f2010-11-03 06:34:55 +00001534 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001535 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001536 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001537 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001538 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001539 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001540 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001541 let Inst{20} = 1;
1542 let Inst{15-12} = 0b1111;
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001543
Owen Anderson80dd3e02010-11-30 22:45:47 +00001544 bits<17> addr;
1545 let Inst{19-16} = addr{16-13}; // Rn
1546 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001547 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001548 }
1549
Evan Chengdfed19f2010-11-03 06:34:55 +00001550 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001551 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001552 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001553 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001554 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001555 let Inst{23} = 0; // U = 0
1556 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001557 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001558 let Inst{20} = 1;
1559 let Inst{15-12} = 0b1111;
1560 let Inst{11-8} = 0b1100;
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001561
1562 bits<13> addr;
1563 let Inst{19-16} = addr{12-9}; // Rn
1564 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001565 }
1566
Evan Chengdfed19f2010-11-03 06:34:55 +00001567 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001568 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001569 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001570 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001571 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001572 let Inst{23} = 0; // add = TRUE for T1
1573 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001574 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001575 let Inst{20} = 1;
1576 let Inst{15-12} = 0b1111;
1577 let Inst{11-6} = 0000000;
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001578
1579 bits<10> addr;
1580 let Inst{19-16} = addr{9-6}; // Rn
1581 let Inst{3-0} = addr{5-2}; // Rm
1582 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001583 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001584}
1585
Evan Cheng416941d2010-11-04 05:19:35 +00001586defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1587defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1588defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001589
Evan Cheng2889cce2009-07-03 00:18:36 +00001590//===----------------------------------------------------------------------===//
1591// Load / store multiple Instructions.
1592//
1593
Bill Wendling6c470b82010-11-13 09:09:38 +00001594multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1595 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001596 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001597 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001598 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001599 bits<4> Rn;
1600 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001601
Bill Wendling6c470b82010-11-13 09:09:38 +00001602 let Inst{31-27} = 0b11101;
1603 let Inst{26-25} = 0b00;
1604 let Inst{24-23} = 0b01; // Increment After
1605 let Inst{22} = 0;
1606 let Inst{21} = 0; // No writeback
1607 let Inst{20} = L_bit;
1608 let Inst{19-16} = Rn;
1609 let Inst{15-0} = regs;
1610 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001611 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001612 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001613 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001614 bits<4> Rn;
1615 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001616
Bill Wendling6c470b82010-11-13 09:09:38 +00001617 let Inst{31-27} = 0b11101;
1618 let Inst{26-25} = 0b00;
1619 let Inst{24-23} = 0b01; // Increment After
1620 let Inst{22} = 0;
1621 let Inst{21} = 1; // Writeback
1622 let Inst{20} = L_bit;
1623 let Inst{19-16} = Rn;
1624 let Inst{15-0} = regs;
1625 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001626 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001627 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1628 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1629 bits<4> Rn;
1630 bits<16> regs;
1631
1632 let Inst{31-27} = 0b11101;
1633 let Inst{26-25} = 0b00;
1634 let Inst{24-23} = 0b10; // Decrement Before
1635 let Inst{22} = 0;
1636 let Inst{21} = 0; // No writeback
1637 let Inst{20} = L_bit;
1638 let Inst{19-16} = Rn;
1639 let Inst{15-0} = regs;
1640 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001641 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001642 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1643 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1644 bits<4> Rn;
1645 bits<16> regs;
1646
1647 let Inst{31-27} = 0b11101;
1648 let Inst{26-25} = 0b00;
1649 let Inst{24-23} = 0b10; // Decrement Before
1650 let Inst{22} = 0;
1651 let Inst{21} = 1; // Writeback
1652 let Inst{20} = L_bit;
1653 let Inst{19-16} = Rn;
1654 let Inst{15-0} = regs;
1655 }
1656}
1657
Bill Wendlingc93989a2010-11-13 11:20:05 +00001658let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001659
1660let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1661defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1662
1663let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1664defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1665
1666} // neverHasSideEffects
1667
Bob Wilson815baeb2010-03-13 01:08:20 +00001668
Evan Cheng9cb9e672009-06-27 02:26:13 +00001669//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001670// Move Instructions.
1671//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001672
Evan Chengf49810c2009-06-23 17:48:47 +00001673let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001674def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1675 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001676 let Inst{31-27} = 0b11101;
1677 let Inst{26-25} = 0b01;
1678 let Inst{24-21} = 0b0010;
1679 let Inst{20} = ?; // The S bit.
1680 let Inst{19-16} = 0b1111; // Rn
1681 let Inst{14-12} = 0b000;
1682 let Inst{7-4} = 0b0000;
1683}
Evan Chengf49810c2009-06-23 17:48:47 +00001684
Evan Cheng5adb66a2009-09-28 09:14:39 +00001685// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001686let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1687 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001688def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1689 "mov", ".w\t$Rd, $imm",
1690 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001691 let Inst{31-27} = 0b11110;
1692 let Inst{25} = 0;
1693 let Inst{24-21} = 0b0010;
1694 let Inst{20} = ?; // The S bit.
1695 let Inst{19-16} = 0b1111; // Rn
1696 let Inst{15} = 0;
1697}
David Goodwin83b35932009-06-26 16:10:07 +00001698
Evan Chengc4af4632010-11-17 20:13:28 +00001699let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001700def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1701 "movw", "\t$Rd, $imm",
1702 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001703 let Inst{31-27} = 0b11110;
1704 let Inst{25} = 1;
1705 let Inst{24-21} = 0b0010;
1706 let Inst{20} = 0; // The S bit.
1707 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001708
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001709 bits<4> Rd;
1710 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001711
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001712 let Inst{11-8} = Rd{3-0};
1713 let Inst{19-16} = imm{15-12};
1714 let Inst{26} = imm{11};
1715 let Inst{14-12} = imm{10-8};
1716 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001717}
Evan Chengf49810c2009-06-23 17:48:47 +00001718
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001719let Constraints = "$src = $Rd" in
1720def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1721 "movt", "\t$Rd, $imm",
1722 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001723 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001724 let Inst{31-27} = 0b11110;
1725 let Inst{25} = 1;
1726 let Inst{24-21} = 0b0110;
1727 let Inst{20} = 0; // The S bit.
1728 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001729
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001730 bits<4> Rd;
1731 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001732
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001733 let Inst{11-8} = Rd{3-0};
1734 let Inst{19-16} = imm{15-12};
1735 let Inst{26} = imm{11};
1736 let Inst{14-12} = imm{10-8};
1737 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001738}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001739
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001740def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001741
Anton Korobeynikov52237112009-06-17 18:13:58 +00001742//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001743// Extend Instructions.
1744//
1745
1746// Sign extenders
1747
Evan Cheng0e55fd62010-09-30 01:08:25 +00001748defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001749 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001750defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001751 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001752defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001753
Evan Cheng0e55fd62010-09-30 01:08:25 +00001754defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001755 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001756defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001757 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001758defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001759
Johnny Chen93042d12010-03-02 18:14:57 +00001760// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001761
1762// Zero extenders
1763
1764let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001765defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001766 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001767defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001768 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001769defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001770 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001771
Jim Grosbach79464942010-07-28 23:17:45 +00001772// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1773// The transformation should probably be done as a combiner action
1774// instead so we can include a check for masking back in the upper
1775// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001776//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001777// (t2UXTB16r_rot rGPR:$Src, 24)>,
1778// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001779def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001780 (t2UXTB16r_rot rGPR:$Src, 8)>,
1781 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001782
Evan Cheng0e55fd62010-09-30 01:08:25 +00001783defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001784 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001785defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001786 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001787defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001788}
1789
1790//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001791// Arithmetic Instructions.
1792//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001793
Johnny Chend68e1192009-12-15 17:24:14 +00001794defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1795 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1796defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1797 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001798
Evan Chengf49810c2009-06-23 17:48:47 +00001799// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001800defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001801 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001802 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1803defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001804 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001805 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001806
Johnny Chend68e1192009-12-15 17:24:14 +00001807defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001808 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001809defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001810 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001811defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001812 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001813defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001814 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001815
David Goodwin752aa7d2009-07-27 16:39:05 +00001816// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001817defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001818 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1819defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1820 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001821
1822// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001823// The assume-no-carry-in form uses the negation of the input since add/sub
1824// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1825// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1826// details.
1827// The AddedComplexity preferences the first variant over the others since
1828// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001829let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001830def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1831 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1832def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1833 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1834def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1835 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1836let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001837def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1838 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1839def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1840 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001841// The with-carry-in form matches bitwise not instead of the negation.
1842// Effectively, the inverse interpretation of the carry flag already accounts
1843// for part of the negation.
1844let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001845def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1846 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1847def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1848 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001849
Johnny Chen93042d12010-03-02 18:14:57 +00001850// Select Bytes -- for disassembly only
1851
Owen Andersonc7373f82010-11-30 20:00:01 +00001852def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1853 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001854 let Inst{31-27} = 0b11111;
1855 let Inst{26-24} = 0b010;
1856 let Inst{23} = 0b1;
1857 let Inst{22-20} = 0b010;
1858 let Inst{15-12} = 0b1111;
1859 let Inst{7} = 0b1;
1860 let Inst{6-4} = 0b000;
1861}
1862
Johnny Chenadc77332010-02-26 22:04:29 +00001863// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1864// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001865class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1866 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001867 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1868 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001869 let Inst{31-27} = 0b11111;
1870 let Inst{26-23} = 0b0101;
1871 let Inst{22-20} = op22_20;
1872 let Inst{15-12} = 0b1111;
1873 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001874
Owen Anderson46c478e2010-11-17 19:57:38 +00001875 bits<4> Rd;
1876 bits<4> Rn;
1877 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001878
Owen Anderson46c478e2010-11-17 19:57:38 +00001879 let Inst{11-8} = Rd{3-0};
1880 let Inst{19-16} = Rn{3-0};
1881 let Inst{3-0} = Rm{3-0};
Johnny Chenadc77332010-02-26 22:04:29 +00001882}
1883
1884// Saturating add/subtract -- for disassembly only
1885
Nate Begeman692433b2010-07-29 17:56:55 +00001886def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001887 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001888def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1889def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1890def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1891def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1892def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1893def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001894def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001895 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001896def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1897def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1898def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1899def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1900def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1901def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1902def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1903def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1904
1905// Signed/Unsigned add/subtract -- for disassembly only
1906
1907def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1908def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1909def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1910def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1911def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1912def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1913def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1914def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1915def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1916def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1917def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1918def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1919
1920// Signed/Unsigned halving add/subtract -- for disassembly only
1921
1922def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1923def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1924def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1925def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1926def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1927def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1928def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1929def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1930def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1931def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1932def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1933def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1934
Owen Anderson821752e2010-11-18 20:32:18 +00001935// Helper class for disassembly only
1936// A6.3.16 & A6.3.17
1937// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1938class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1939 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1940 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1941 let Inst{31-27} = 0b11111;
1942 let Inst{26-24} = 0b011;
1943 let Inst{23} = long;
1944 let Inst{22-20} = op22_20;
1945 let Inst{7-4} = op7_4;
1946}
1947
1948class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1949 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1950 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1951 let Inst{31-27} = 0b11111;
1952 let Inst{26-24} = 0b011;
1953 let Inst{23} = long;
1954 let Inst{22-20} = op22_20;
1955 let Inst{7-4} = op7_4;
1956}
1957
Johnny Chenadc77332010-02-26 22:04:29 +00001958// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1959
Owen Anderson821752e2010-11-18 20:32:18 +00001960def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1961 (ins rGPR:$Rn, rGPR:$Rm),
1962 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001963 let Inst{15-12} = 0b1111;
1964}
Owen Anderson821752e2010-11-18 20:32:18 +00001965def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001966 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001967 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001968
1969// Signed/Unsigned saturate -- for disassembly only
1970
Owen Anderson46c478e2010-11-17 19:57:38 +00001971class T2SatI<dag oops, dag iops, InstrItinClass itin,
1972 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001973 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001974 bits<4> Rd;
1975 bits<4> Rn;
1976 bits<5> sat_imm;
1977 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001978
Owen Anderson46c478e2010-11-17 19:57:38 +00001979 let Inst{11-8} = Rd{3-0};
1980 let Inst{19-16} = Rn{3-0};
1981 let Inst{4-0} = sat_imm{4-0};
1982 let Inst{21} = sh{6};
1983 let Inst{14-12} = sh{4-2};
1984 let Inst{7-6} = sh{1-0};
1985}
1986
Owen Andersonc7373f82010-11-30 20:00:01 +00001987def t2SSAT: T2SatI<
1988 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001989 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001990 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001991 let Inst{31-27} = 0b11110;
1992 let Inst{25-22} = 0b1100;
1993 let Inst{20} = 0;
1994 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001995}
1996
Owen Andersonc7373f82010-11-30 20:00:01 +00001997def t2SSAT16: T2SatI<
1998 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001999 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002000 [/* For disassembly only; pattern left blank */]> {
2001 let Inst{31-27} = 0b11110;
2002 let Inst{25-22} = 0b1100;
2003 let Inst{20} = 0;
2004 let Inst{15} = 0;
2005 let Inst{21} = 1; // sh = '1'
2006 let Inst{14-12} = 0b000; // imm3 = '000'
2007 let Inst{7-6} = 0b00; // imm2 = '00'
2008}
2009
Owen Andersonc7373f82010-11-30 20:00:01 +00002010def t2USAT: T2SatI<
2011 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
2012 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002013 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002014 let Inst{31-27} = 0b11110;
2015 let Inst{25-22} = 0b1110;
2016 let Inst{20} = 0;
2017 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002018}
2019
Owen Andersonc7373f82010-11-30 20:00:01 +00002020def t2USAT16: T2SatI<
2021 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2022 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002023 [/* For disassembly only; pattern left blank */]> {
2024 let Inst{31-27} = 0b11110;
2025 let Inst{25-22} = 0b1110;
2026 let Inst{20} = 0;
2027 let Inst{15} = 0;
2028 let Inst{21} = 1; // sh = '1'
2029 let Inst{14-12} = 0b000; // imm3 = '000'
2030 let Inst{7-6} = 0b00; // imm2 = '00'
2031}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002032
Bob Wilson38aa2872010-08-13 21:48:10 +00002033def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2034def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002035
Evan Chengf49810c2009-06-23 17:48:47 +00002036//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002037// Shift and rotate Instructions.
2038//
2039
Johnny Chend68e1192009-12-15 17:24:14 +00002040defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2041defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2042defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2043defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002044
David Goodwinca01a8d2009-09-01 18:32:09 +00002045let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002046def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2047 "rrx", "\t$Rd, $Rm",
2048 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002049 let Inst{31-27} = 0b11101;
2050 let Inst{26-25} = 0b01;
2051 let Inst{24-21} = 0b0010;
2052 let Inst{20} = ?; // The S bit.
2053 let Inst{19-16} = 0b1111; // Rn
2054 let Inst{14-12} = 0b000;
2055 let Inst{7-4} = 0b0011;
2056}
David Goodwinca01a8d2009-09-01 18:32:09 +00002057}
Evan Chenga67efd12009-06-23 19:39:13 +00002058
David Goodwin3583df72009-07-28 17:06:49 +00002059let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002060def t2MOVsrl_flag : T2TwoRegShiftImm<
2061 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2062 "lsrs", ".w\t$Rd, $Rm, #1",
2063 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002064 let Inst{31-27} = 0b11101;
2065 let Inst{26-25} = 0b01;
2066 let Inst{24-21} = 0b0010;
2067 let Inst{20} = 1; // The S bit.
2068 let Inst{19-16} = 0b1111; // Rn
2069 let Inst{5-4} = 0b01; // Shift type.
2070 // Shift amount = Inst{14-12:7-6} = 1.
2071 let Inst{14-12} = 0b000;
2072 let Inst{7-6} = 0b01;
2073}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002074def t2MOVsra_flag : T2TwoRegShiftImm<
2075 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2076 "asrs", ".w\t$Rd, $Rm, #1",
2077 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002078 let Inst{31-27} = 0b11101;
2079 let Inst{26-25} = 0b01;
2080 let Inst{24-21} = 0b0010;
2081 let Inst{20} = 1; // The S bit.
2082 let Inst{19-16} = 0b1111; // Rn
2083 let Inst{5-4} = 0b10; // Shift type.
2084 // Shift amount = Inst{14-12:7-6} = 1.
2085 let Inst{14-12} = 0b000;
2086 let Inst{7-6} = 0b01;
2087}
David Goodwin3583df72009-07-28 17:06:49 +00002088}
2089
Evan Chenga67efd12009-06-23 19:39:13 +00002090//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002091// Bitwise Instructions.
2092//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002093
Johnny Chend68e1192009-12-15 17:24:14 +00002094defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002095 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002096 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2097defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002098 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002099 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2100defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002101 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002102 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002103
Johnny Chend68e1192009-12-15 17:24:14 +00002104defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002105 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002106 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002107
Owen Anderson2f7aed32010-11-17 22:16:31 +00002108class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2109 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002110 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002111 bits<4> Rd;
2112 bits<5> msb;
2113 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002114
Owen Anderson2f7aed32010-11-17 22:16:31 +00002115 let Inst{11-8} = Rd{3-0};
2116 let Inst{4-0} = msb{4-0};
2117 let Inst{14-12} = lsb{4-2};
2118 let Inst{7-6} = lsb{1-0};
2119}
2120
2121class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2122 string opc, string asm, list<dag> pattern>
2123 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2124 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002125
2126 let Inst{19-16} = Rn{3-0};
Owen Anderson2f7aed32010-11-17 22:16:31 +00002127}
2128
2129let Constraints = "$src = $Rd" in
2130def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2131 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2132 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002133 let Inst{31-27} = 0b11110;
2134 let Inst{25} = 1;
2135 let Inst{24-20} = 0b10110;
2136 let Inst{19-16} = 0b1111; // Rn
2137 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002138
Owen Anderson2f7aed32010-11-17 22:16:31 +00002139 bits<10> imm;
2140 let msb{4-0} = imm{9-5};
2141 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002142}
Evan Chengf49810c2009-06-23 17:48:47 +00002143
Owen Anderson2f7aed32010-11-17 22:16:31 +00002144def t2SBFX: T2TwoRegBitFI<
2145 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2146 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002147 let Inst{31-27} = 0b11110;
2148 let Inst{25} = 1;
2149 let Inst{24-20} = 0b10100;
2150 let Inst{15} = 0;
2151}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002152
Owen Anderson2f7aed32010-11-17 22:16:31 +00002153def t2UBFX: T2TwoRegBitFI<
2154 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2155 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002156 let Inst{31-27} = 0b11110;
2157 let Inst{25} = 1;
2158 let Inst{24-20} = 0b11100;
2159 let Inst{15} = 0;
2160}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002161
Johnny Chen9474d552010-02-02 19:31:58 +00002162// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002163let Constraints = "$src = $Rd" in
2164def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2165 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2166 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2167 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002168 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002169 let Inst{31-27} = 0b11110;
2170 let Inst{25} = 1;
2171 let Inst{24-20} = 0b10110;
2172 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002173
Owen Anderson2f7aed32010-11-17 22:16:31 +00002174 bits<10> imm;
2175 let msb{4-0} = imm{9-5};
2176 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002177}
Evan Chengf49810c2009-06-23 17:48:47 +00002178
Evan Cheng7e1bf302010-09-29 00:27:46 +00002179defm t2ORN : T2I_bin_irs<0b0011, "orn",
2180 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2181 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002182
2183// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2184let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002185defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002186 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002187 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002188
2189
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002190let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002191def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2192 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002193
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002194// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002195def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2196 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002197 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002198
2199def : T2Pat<(t2_so_imm_not:$src),
2200 (t2MVNi t2_so_imm_not:$src)>;
2201
Evan Chengf49810c2009-06-23 17:48:47 +00002202//===----------------------------------------------------------------------===//
2203// Multiply Instructions.
2204//
Evan Cheng8de898a2009-06-26 00:19:44 +00002205let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002206def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2207 "mul", "\t$Rd, $Rn, $Rm",
2208 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002209 let Inst{31-27} = 0b11111;
2210 let Inst{26-23} = 0b0110;
2211 let Inst{22-20} = 0b000;
2212 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2213 let Inst{7-4} = 0b0000; // Multiply
2214}
Evan Chengf49810c2009-06-23 17:48:47 +00002215
Owen Anderson35141a92010-11-18 01:08:42 +00002216def t2MLA: T2FourReg<
2217 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2218 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2219 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002220 let Inst{31-27} = 0b11111;
2221 let Inst{26-23} = 0b0110;
2222 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002223 let Inst{7-4} = 0b0000; // Multiply
2224}
Evan Chengf49810c2009-06-23 17:48:47 +00002225
Owen Anderson35141a92010-11-18 01:08:42 +00002226def t2MLS: T2FourReg<
2227 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2228 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2229 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002230 let Inst{31-27} = 0b11111;
2231 let Inst{26-23} = 0b0110;
2232 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002233 let Inst{7-4} = 0b0001; // Multiply and Subtract
2234}
Evan Chengf49810c2009-06-23 17:48:47 +00002235
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002236// Extra precision multiplies with low / high results
2237let neverHasSideEffects = 1 in {
2238let isCommutable = 1 in {
Owen Anderson35141a92010-11-18 01:08:42 +00002239def t2SMULL : T2FourReg<
2240 (outs rGPR:$Rd, rGPR:$Ra),
2241 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2242 "smull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002243 let Inst{31-27} = 0b11111;
2244 let Inst{26-23} = 0b0111;
2245 let Inst{22-20} = 0b000;
2246 let Inst{7-4} = 0b0000;
2247}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002248
Owen Anderson35141a92010-11-18 01:08:42 +00002249def t2UMULL : T2FourReg<
2250 (outs rGPR:$Rd, rGPR:$Ra),
2251 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2252 "umull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002253 let Inst{31-27} = 0b11111;
2254 let Inst{26-23} = 0b0111;
2255 let Inst{22-20} = 0b010;
2256 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002257}
Johnny Chend68e1192009-12-15 17:24:14 +00002258} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002259
2260// Multiply + accumulate
Owen Anderson821752e2010-11-18 20:32:18 +00002261def t2SMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002262 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002263 "smlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002264 let Inst{31-27} = 0b11111;
2265 let Inst{26-23} = 0b0111;
2266 let Inst{22-20} = 0b100;
2267 let Inst{7-4} = 0b0000;
2268}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002269
Owen Anderson821752e2010-11-18 20:32:18 +00002270def t2UMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002271 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002272 "umlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002273 let Inst{31-27} = 0b11111;
2274 let Inst{26-23} = 0b0111;
2275 let Inst{22-20} = 0b110;
2276 let Inst{7-4} = 0b0000;
2277}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002278
Owen Anderson821752e2010-11-18 20:32:18 +00002279def t2UMAAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002280 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002281 "umaal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002282 let Inst{31-27} = 0b11111;
2283 let Inst{26-23} = 0b0111;
2284 let Inst{22-20} = 0b110;
2285 let Inst{7-4} = 0b0110;
2286}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002287} // neverHasSideEffects
2288
Johnny Chen93042d12010-03-02 18:14:57 +00002289// Rounding variants of the below included for disassembly only
2290
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002291// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002292def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2293 "smmul", "\t$Rd, $Rn, $Rm",
2294 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002295 let Inst{31-27} = 0b11111;
2296 let Inst{26-23} = 0b0110;
2297 let Inst{22-20} = 0b101;
2298 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2299 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2300}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002301
Owen Anderson821752e2010-11-18 20:32:18 +00002302def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2303 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002304 let Inst{31-27} = 0b11111;
2305 let Inst{26-23} = 0b0110;
2306 let Inst{22-20} = 0b101;
2307 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2308 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2309}
2310
Owen Anderson821752e2010-11-18 20:32:18 +00002311def t2SMMLA : T2FourReg<
2312 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2313 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2314 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002315 let Inst{31-27} = 0b11111;
2316 let Inst{26-23} = 0b0110;
2317 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002318 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2319}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002320
Owen Anderson821752e2010-11-18 20:32:18 +00002321def t2SMMLAR: T2FourReg<
2322 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2323 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002324 let Inst{31-27} = 0b11111;
2325 let Inst{26-23} = 0b0110;
2326 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002327 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2328}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002329
Owen Anderson821752e2010-11-18 20:32:18 +00002330def t2SMMLS: T2FourReg<
2331 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2332 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2333 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002334 let Inst{31-27} = 0b11111;
2335 let Inst{26-23} = 0b0110;
2336 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002337 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2338}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002339
Owen Anderson821752e2010-11-18 20:32:18 +00002340def t2SMMLSR:T2FourReg<
2341 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2342 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002343 let Inst{31-27} = 0b11111;
2344 let Inst{26-23} = 0b0110;
2345 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002346 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2347}
2348
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002349multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002350 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2351 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2352 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2353 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002354 let Inst{31-27} = 0b11111;
2355 let Inst{26-23} = 0b0110;
2356 let Inst{22-20} = 0b001;
2357 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2358 let Inst{7-6} = 0b00;
2359 let Inst{5-4} = 0b00;
2360 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002361
Owen Anderson821752e2010-11-18 20:32:18 +00002362 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2363 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2364 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2365 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002366 let Inst{31-27} = 0b11111;
2367 let Inst{26-23} = 0b0110;
2368 let Inst{22-20} = 0b001;
2369 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2370 let Inst{7-6} = 0b00;
2371 let Inst{5-4} = 0b01;
2372 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002373
Owen Anderson821752e2010-11-18 20:32:18 +00002374 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2375 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2376 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2377 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002378 let Inst{31-27} = 0b11111;
2379 let Inst{26-23} = 0b0110;
2380 let Inst{22-20} = 0b001;
2381 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2382 let Inst{7-6} = 0b00;
2383 let Inst{5-4} = 0b10;
2384 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002385
Owen Anderson821752e2010-11-18 20:32:18 +00002386 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2387 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2388 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2389 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002390 let Inst{31-27} = 0b11111;
2391 let Inst{26-23} = 0b0110;
2392 let Inst{22-20} = 0b001;
2393 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2394 let Inst{7-6} = 0b00;
2395 let Inst{5-4} = 0b11;
2396 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002397
Owen Anderson821752e2010-11-18 20:32:18 +00002398 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2399 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2400 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2401 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002402 let Inst{31-27} = 0b11111;
2403 let Inst{26-23} = 0b0110;
2404 let Inst{22-20} = 0b011;
2405 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2406 let Inst{7-6} = 0b00;
2407 let Inst{5-4} = 0b00;
2408 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002409
Owen Anderson821752e2010-11-18 20:32:18 +00002410 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2411 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2412 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2413 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002414 let Inst{31-27} = 0b11111;
2415 let Inst{26-23} = 0b0110;
2416 let Inst{22-20} = 0b011;
2417 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2418 let Inst{7-6} = 0b00;
2419 let Inst{5-4} = 0b01;
2420 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002421}
2422
2423
2424multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002425 def BB : T2FourReg<
2426 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2427 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2428 [(set rGPR:$Rd, (add rGPR:$Ra,
2429 (opnode (sext_inreg rGPR:$Rn, i16),
2430 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002431 let Inst{31-27} = 0b11111;
2432 let Inst{26-23} = 0b0110;
2433 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002434 let Inst{7-6} = 0b00;
2435 let Inst{5-4} = 0b00;
2436 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002437
Owen Anderson821752e2010-11-18 20:32:18 +00002438 def BT : T2FourReg<
2439 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2440 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2441 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2442 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002443 let Inst{31-27} = 0b11111;
2444 let Inst{26-23} = 0b0110;
2445 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002446 let Inst{7-6} = 0b00;
2447 let Inst{5-4} = 0b01;
2448 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002449
Owen Anderson821752e2010-11-18 20:32:18 +00002450 def TB : T2FourReg<
2451 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2452 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2453 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2454 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002455 let Inst{31-27} = 0b11111;
2456 let Inst{26-23} = 0b0110;
2457 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002458 let Inst{7-6} = 0b00;
2459 let Inst{5-4} = 0b10;
2460 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002461
Owen Anderson821752e2010-11-18 20:32:18 +00002462 def TT : T2FourReg<
2463 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2464 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2465 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2466 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002467 let Inst{31-27} = 0b11111;
2468 let Inst{26-23} = 0b0110;
2469 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002470 let Inst{7-6} = 0b00;
2471 let Inst{5-4} = 0b11;
2472 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002473
Owen Anderson821752e2010-11-18 20:32:18 +00002474 def WB : T2FourReg<
2475 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2476 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2477 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2478 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002479 let Inst{31-27} = 0b11111;
2480 let Inst{26-23} = 0b0110;
2481 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002482 let Inst{7-6} = 0b00;
2483 let Inst{5-4} = 0b00;
2484 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002485
Owen Anderson821752e2010-11-18 20:32:18 +00002486 def WT : T2FourReg<
2487 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2488 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2489 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2490 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002491 let Inst{31-27} = 0b11111;
2492 let Inst{26-23} = 0b0110;
2493 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002494 let Inst{7-6} = 0b00;
2495 let Inst{5-4} = 0b01;
2496 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002497}
2498
2499defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2500defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2501
Johnny Chenadc77332010-02-26 22:04:29 +00002502// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002503def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2504 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002505 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002506def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2507 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002508 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002509def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2510 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002511 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002512def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2513 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002514 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002515
Johnny Chenadc77332010-02-26 22:04:29 +00002516// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2517// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002518
Owen Anderson821752e2010-11-18 20:32:18 +00002519def t2SMUAD: T2ThreeReg_mac<
2520 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2521 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002522 let Inst{15-12} = 0b1111;
2523}
Owen Anderson821752e2010-11-18 20:32:18 +00002524def t2SMUADX:T2ThreeReg_mac<
2525 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2526 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002527 let Inst{15-12} = 0b1111;
2528}
Owen Anderson821752e2010-11-18 20:32:18 +00002529def t2SMUSD: T2ThreeReg_mac<
2530 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2531 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002532 let Inst{15-12} = 0b1111;
2533}
Owen Anderson821752e2010-11-18 20:32:18 +00002534def t2SMUSDX:T2ThreeReg_mac<
2535 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2536 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002537 let Inst{15-12} = 0b1111;
2538}
Owen Anderson821752e2010-11-18 20:32:18 +00002539def t2SMLAD : T2ThreeReg_mac<
2540 0, 0b010, 0b0000, (outs rGPR:$Rd),
2541 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2542 "\t$Rd, $Rn, $Rm, $Ra", []>;
2543def t2SMLADX : T2FourReg_mac<
2544 0, 0b010, 0b0001, (outs rGPR:$Rd),
2545 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2546 "\t$Rd, $Rn, $Rm, $Ra", []>;
2547def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2548 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2549 "\t$Rd, $Rn, $Rm, $Ra", []>;
2550def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2551 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2552 "\t$Rd, $Rn, $Rm, $Ra", []>;
2553def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2554 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2555 "\t$Ra, $Rd, $Rm, $Rn", []>;
2556def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2557 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2558 "\t$Ra, $Rd, $Rm, $Rn", []>;
2559def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2560 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2561 "\t$Ra, $Rd, $Rm, $Rn", []>;
2562def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2563 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2564 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002565
2566//===----------------------------------------------------------------------===//
2567// Misc. Arithmetic Instructions.
2568//
2569
Jim Grosbach80dc1162010-02-16 21:23:02 +00002570class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2571 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002572 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002573 let Inst{31-27} = 0b11111;
2574 let Inst{26-22} = 0b01010;
2575 let Inst{21-20} = op1;
2576 let Inst{15-12} = 0b1111;
2577 let Inst{7-6} = 0b10;
2578 let Inst{5-4} = op2;
Owen Anderson612fb5b2010-11-18 21:15:19 +00002579 let Rn{3-0} = Rm{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002580}
Evan Chengf49810c2009-06-23 17:48:47 +00002581
Owen Anderson612fb5b2010-11-18 21:15:19 +00002582def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2583 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002584
Owen Anderson612fb5b2010-11-18 21:15:19 +00002585def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2586 "rbit", "\t$Rd, $Rm",
2587 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002588
Owen Anderson612fb5b2010-11-18 21:15:19 +00002589def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2590 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002591
Owen Anderson612fb5b2010-11-18 21:15:19 +00002592def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2593 "rev16", ".w\t$Rd, $Rm",
2594 [(set rGPR:$Rd,
2595 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2596 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2597 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2598 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002599
Owen Anderson612fb5b2010-11-18 21:15:19 +00002600def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2601 "revsh", ".w\t$Rd, $Rm",
2602 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002603 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002604 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2605 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002606
Owen Anderson612fb5b2010-11-18 21:15:19 +00002607def t2PKHBT : T2ThreeReg<
2608 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2609 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2610 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2611 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002612 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002613 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002614 let Inst{31-27} = 0b11101;
2615 let Inst{26-25} = 0b01;
2616 let Inst{24-20} = 0b01100;
2617 let Inst{5} = 0; // BT form
2618 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002619
Owen Anderson71c11822010-11-18 23:29:56 +00002620 bits<8> sh;
2621 let Inst{14-12} = sh{7-5};
2622 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002623}
Evan Cheng40289b02009-07-07 05:35:52 +00002624
2625// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002626def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2627 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002628 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002629def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2630 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002631 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002632
Bob Wilsondc66eda2010-08-16 22:26:55 +00002633// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2634// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002635def t2PKHTB : T2ThreeReg<
2636 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2637 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2638 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2639 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002640 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002641 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002642 let Inst{31-27} = 0b11101;
2643 let Inst{26-25} = 0b01;
2644 let Inst{24-20} = 0b01100;
2645 let Inst{5} = 1; // TB form
2646 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002647
Owen Anderson71c11822010-11-18 23:29:56 +00002648 bits<8> sh;
2649 let Inst{14-12} = sh{7-5};
2650 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002651}
Evan Cheng40289b02009-07-07 05:35:52 +00002652
2653// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2654// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002655def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002656 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002657 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002658def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002659 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2660 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002661 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002662
2663//===----------------------------------------------------------------------===//
2664// Comparison Instructions...
2665//
Johnny Chend68e1192009-12-15 17:24:14 +00002666defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002667 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002668 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2669defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002670 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002671 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002672
Dan Gohman4b7dff92010-08-26 15:50:25 +00002673//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2674// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002675//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2676// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002677defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002678 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002679 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2680
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002681//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2682// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002683
2684def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2685 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002686
Johnny Chend68e1192009-12-15 17:24:14 +00002687defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002688 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002689 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002690defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002691 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002692 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002693
Evan Chenge253c952009-07-07 20:39:03 +00002694// Conditional moves
2695// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002696// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002697let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002698def t2MOVCCr : T2TwoReg<
2699 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2700 "mov", ".w\t$Rd, $Rm",
2701 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2702 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002703 let Inst{31-27} = 0b11101;
2704 let Inst{26-25} = 0b01;
2705 let Inst{24-21} = 0b0010;
2706 let Inst{20} = 0; // The S bit.
2707 let Inst{19-16} = 0b1111; // Rn
2708 let Inst{14-12} = 0b000;
2709 let Inst{7-4} = 0b0000;
2710}
Evan Chenge253c952009-07-07 20:39:03 +00002711
Evan Chengc4af4632010-11-17 20:13:28 +00002712let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002713def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2714 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2715[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2716 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002717 let Inst{31-27} = 0b11110;
2718 let Inst{25} = 0;
2719 let Inst{24-21} = 0b0010;
2720 let Inst{20} = 0; // The S bit.
2721 let Inst{19-16} = 0b1111; // Rn
2722 let Inst{15} = 0;
2723}
Evan Chengf49810c2009-06-23 17:48:47 +00002724
Evan Chengc4af4632010-11-17 20:13:28 +00002725let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002726def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002727 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002728 "movw", "\t$Rd, $imm", []>,
2729 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002730 let Inst{31-27} = 0b11110;
2731 let Inst{25} = 1;
2732 let Inst{24-21} = 0b0010;
2733 let Inst{20} = 0; // The S bit.
2734 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002735
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002736 bits<4> Rd;
2737 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002738
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002739 let Inst{11-8} = Rd{3-0};
2740 let Inst{19-16} = imm{15-12};
2741 let Inst{26} = imm{11};
2742 let Inst{14-12} = imm{10-8};
2743 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002744}
2745
Evan Chengc4af4632010-11-17 20:13:28 +00002746let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002747def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2748 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002749 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002750
Evan Chengc4af4632010-11-17 20:13:28 +00002751let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002752def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2753 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2754[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002755 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002756 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002757 let Inst{31-27} = 0b11110;
2758 let Inst{25} = 0;
2759 let Inst{24-21} = 0b0011;
2760 let Inst{20} = 0; // The S bit.
2761 let Inst{19-16} = 0b1111; // Rn
2762 let Inst{15} = 0;
2763}
2764
Johnny Chend68e1192009-12-15 17:24:14 +00002765class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2766 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002767 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002768 let Inst{31-27} = 0b11101;
2769 let Inst{26-25} = 0b01;
2770 let Inst{24-21} = 0b0010;
2771 let Inst{20} = 0; // The S bit.
2772 let Inst{19-16} = 0b1111; // Rn
2773 let Inst{5-4} = opcod; // Shift type.
2774}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002775def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2776 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2777 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2778 RegConstraint<"$false = $Rd">;
2779def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2780 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2781 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2782 RegConstraint<"$false = $Rd">;
2783def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2784 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2785 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2786 RegConstraint<"$false = $Rd">;
2787def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2788 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2789 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2790 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002791} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002792
David Goodwin5e47a9a2009-06-30 18:04:13 +00002793//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002794// Atomic operations intrinsics
2795//
2796
2797// memory barriers protect the atomic sequences
2798let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002799def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2800 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2801 Requires<[IsThumb, HasDB]> {
2802 bits<4> opt;
2803 let Inst{31-4} = 0xf3bf8f5;
2804 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002805}
2806}
2807
Bob Wilsonf74a4292010-10-30 00:54:37 +00002808def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2809 "dsb", "\t$opt",
2810 [/* For disassembly only; pattern left blank */]>,
2811 Requires<[IsThumb, HasDB]> {
2812 bits<4> opt;
2813 let Inst{31-4} = 0xf3bf8f4;
2814 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002815}
2816
Johnny Chena4339822010-03-03 00:16:28 +00002817// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002818def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2819 [/* For disassembly only; pattern left blank */]>,
2820 Requires<[IsThumb2, HasV7]> {
2821 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002822 let Inst{3-0} = 0b1111;
2823}
2824
Johnny Chend68e1192009-12-15 17:24:14 +00002825class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2826 InstrItinClass itin, string opc, string asm, string cstr,
2827 list<dag> pattern, bits<4> rt2 = 0b1111>
2828 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2829 let Inst{31-27} = 0b11101;
2830 let Inst{26-20} = 0b0001101;
2831 let Inst{11-8} = rt2;
2832 let Inst{7-6} = 0b01;
2833 let Inst{5-4} = opcod;
2834 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002835
Owen Anderson91a7c592010-11-19 00:28:38 +00002836 bits<4> Rn;
2837 bits<4> Rt;
Owen Anderson91a7c592010-11-19 00:28:38 +00002838 let Inst{19-16} = Rn{3-0};
2839 let Inst{15-12} = Rt{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002840}
2841class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2842 InstrItinClass itin, string opc, string asm, string cstr,
2843 list<dag> pattern, bits<4> rt2 = 0b1111>
2844 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2845 let Inst{31-27} = 0b11101;
2846 let Inst{26-20} = 0b0001100;
2847 let Inst{11-8} = rt2;
2848 let Inst{7-6} = 0b01;
2849 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002850
Owen Anderson91a7c592010-11-19 00:28:38 +00002851 bits<4> Rd;
2852 bits<4> Rn;
2853 bits<4> Rt;
Owen Anderson91a7c592010-11-19 00:28:38 +00002854 let Inst{11-8} = Rd{3-0};
2855 let Inst{19-16} = Rn{3-0};
2856 let Inst{15-12} = Rt{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002857}
2858
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002859let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002860def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2861 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002862 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002863def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2864 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002865 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002866def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002867 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002868 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002869 []> {
2870 let Inst{31-27} = 0b11101;
2871 let Inst{26-20} = 0b0000101;
2872 let Inst{11-8} = 0b1111;
2873 let Inst{7-0} = 0b00000000; // imm8 = 0
2874}
Owen Anderson91a7c592010-11-19 00:28:38 +00002875def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002876 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002877 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2878 [], {?, ?, ?, ?}> {
2879 bits<4> Rt2;
2880 let Inst{11-8} = Rt2{3-0};
2881}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002882}
2883
Owen Anderson91a7c592010-11-19 00:28:38 +00002884let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2885def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002886 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002887 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2888def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002889 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002890 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2891def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002892 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002893 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002894 []> {
2895 let Inst{31-27} = 0b11101;
2896 let Inst{26-20} = 0b0000100;
2897 let Inst{7-0} = 0b00000000; // imm8 = 0
2898}
Owen Anderson91a7c592010-11-19 00:28:38 +00002899def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2900 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002901 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002902 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2903 {?, ?, ?, ?}> {
2904 bits<4> Rt2;
2905 let Inst{11-8} = Rt2{3-0};
2906}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002907}
2908
Johnny Chen10a77e12010-03-02 22:11:06 +00002909// Clear-Exclusive is for disassembly only.
2910def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2911 [/* For disassembly only; pattern left blank */]>,
2912 Requires<[IsARM, HasV7]> {
2913 let Inst{31-20} = 0xf3b;
2914 let Inst{15-14} = 0b10;
2915 let Inst{12} = 0;
2916 let Inst{7-4} = 0b0010;
2917}
2918
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002919//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002920// TLS Instructions
2921//
2922
2923// __aeabi_read_tp preserves the registers r1-r3.
2924let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002925 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002926 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002927 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002928 [(set R0, ARMthread_pointer)]> {
2929 let Inst{31-27} = 0b11110;
2930 let Inst{15-14} = 0b11;
2931 let Inst{12} = 1;
2932 }
David Goodwin334c2642009-07-08 16:09:28 +00002933}
2934
2935//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002936// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002937// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002938// address and save #0 in R0 for the non-longjmp case.
2939// Since by its nature we may be coming from some other function to get
2940// here, and we're using the stack frame for the containing function to
2941// save/restore registers, we can't keep anything live in regs across
2942// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2943// when we get here from a longjmp(). We force everthing out of registers
2944// except for our own input by listing the relevant registers in Defs. By
2945// doing so, we also cause the prologue/epilogue code to actively preserve
2946// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002947// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002948let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002949 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2950 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002951 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002952 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002953 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002954 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002955 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002956 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002957}
2958
Bob Wilsonec80e262010-04-09 20:41:18 +00002959let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002960 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002961 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002962 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002963 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002964 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002965 Requires<[IsThumb2, NoVFP]>;
2966}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002967
2968
2969//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002970// Control-Flow Instructions
2971//
2972
Evan Chengc50a1cb2009-07-09 22:58:39 +00002973// FIXME: remove when we have a way to marking a MI with these properties.
2974// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2975// operand list.
2976// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002977let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002978 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002979def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002980 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002981 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002982 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002983 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002984 bits<4> Rn;
2985 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002986
Bill Wendling7b718782010-11-16 02:08:45 +00002987 let Inst{31-27} = 0b11101;
2988 let Inst{26-25} = 0b00;
2989 let Inst{24-23} = 0b01; // Increment After
2990 let Inst{22} = 0;
2991 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002992 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002993 let Inst{19-16} = Rn;
2994 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002995}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002996
David Goodwin5e47a9a2009-06-30 18:04:13 +00002997let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2998let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002999def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003000 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003001 [(br bb:$target)]> {
3002 let Inst{31-27} = 0b11110;
3003 let Inst{15-14} = 0b10;
3004 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003005
3006 bits<20> target;
3007 let Inst{26} = target{19};
3008 let Inst{11} = target{18};
3009 let Inst{13} = target{17};
3010 let Inst{21-16} = target{16-11};
3011 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003012}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003013
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003014let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachfbf0cb12010-11-29 22:38:48 +00003015def t2BR_JT : tPseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003016 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003017 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003018 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003019
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003020// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbach5ca66692010-11-29 22:37:40 +00003021def t2TBB_JT : tPseudoInst<(outs),
3022 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3023 SizeSpecial, IIC_Br, []>;
3024
3025def t2TBH_JT : tPseudoInst<(outs),
3026 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3027 SizeSpecial, IIC_Br, []>;
3028
3029def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3030 "tbb", "\t[$Rn, $Rm]", []> {
3031 bits<4> Rn;
3032 bits<4> Rm;
3033 let Inst{27-20} = 0b10001101;
3034 let Inst{19-16} = Rn;
3035 let Inst{15-5} = 0b11110000000;
3036 let Inst{4} = 0; // B form
3037 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003038}
Evan Cheng5657c012009-07-29 02:18:14 +00003039
Jim Grosbach5ca66692010-11-29 22:37:40 +00003040def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3041 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3042 bits<4> Rn;
3043 bits<4> Rm;
3044 let Inst{27-20} = 0b10001101;
3045 let Inst{19-16} = Rn;
3046 let Inst{15-5} = 0b11110000000;
3047 let Inst{4} = 1; // H form
3048 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003049}
Evan Cheng5657c012009-07-29 02:18:14 +00003050} // isNotDuplicable, isIndirectBranch
3051
David Goodwinc9a59b52009-06-30 19:50:22 +00003052} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003053
3054// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3055// a two-value operand where a dag node expects two operands. :(
3056let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003057def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003058 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003059 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3060 let Inst{31-27} = 0b11110;
3061 let Inst{15-14} = 0b10;
3062 let Inst{12} = 0;
Owen Andersonc7373f82010-11-30 20:00:01 +00003063
3064 bits<20> target;
3065 let Inst{26} = target{19};
3066 let Inst{11} = target{18};
3067 let Inst{13} = target{17};
3068 let Inst{21-16} = target{16-11};
3069 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003070}
Evan Chengf49810c2009-06-23 17:48:47 +00003071
Evan Cheng06e16582009-07-10 01:54:42 +00003072
3073// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003074let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003075def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003076 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003077 "it$mask\t$cc", "", []> {
3078 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003079 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003080 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003081
3082 bits<4> cc;
3083 bits<4> mask;
3084 let Inst{7-4} = cc{3-0};
3085 let Inst{3-0} = mask{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003086}
Evan Cheng06e16582009-07-10 01:54:42 +00003087
Johnny Chence6275f2010-02-25 19:05:29 +00003088// Branch and Exchange Jazelle -- for disassembly only
3089// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003090def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003091 [/* For disassembly only; pattern left blank */]> {
3092 let Inst{31-27} = 0b11110;
3093 let Inst{26} = 0;
3094 let Inst{25-20} = 0b111100;
3095 let Inst{15-14} = 0b10;
3096 let Inst{12} = 0;
Owen Anderson05bf5952010-11-29 18:54:38 +00003097
3098 bits<4> func;
3099 let Inst{19-16} = func{3-0};
Johnny Chence6275f2010-02-25 19:05:29 +00003100}
3101
Johnny Chen93042d12010-03-02 18:14:57 +00003102// Change Processor State is a system instruction -- for disassembly only.
3103// The singleton $opt operand contains the following information:
3104// opt{4-0} = mode from Inst{4-0}
3105// opt{5} = changemode from Inst{17}
3106// opt{8-6} = AIF from Inst{8-6}
3107// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003108def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003109 [/* For disassembly only; pattern left blank */]> {
3110 let Inst{31-27} = 0b11110;
3111 let Inst{26} = 0;
3112 let Inst{25-20} = 0b111010;
3113 let Inst{15-14} = 0b10;
3114 let Inst{12} = 0;
Owen Andersond18a9c92010-11-29 19:22:08 +00003115
3116 bits<11> opt;
3117
3118 // mode number
3119 let Inst{4-0} = opt{4-0};
3120
3121 // M flag
3122 let Inst{8} = opt{5};
3123
3124 // F flag
3125 let Inst{5} = opt{6};
3126
3127 // I flag
3128 let Inst{6} = opt{7};
3129
3130 // A flag
3131 let Inst{7} = opt{8};
3132
3133 // imod flag
3134 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003135}
3136
Johnny Chen0f7866e2010-03-03 02:09:43 +00003137// A6.3.4 Branches and miscellaneous control
3138// Table A6-14 Change Processor State, and hint instructions
3139// Helper class for disassembly only.
3140class T2I_hint<bits<8> op7_0, string opc, string asm>
3141 : T2I<(outs), (ins), NoItinerary, opc, asm,
3142 [/* For disassembly only; pattern left blank */]> {
3143 let Inst{31-20} = 0xf3a;
3144 let Inst{15-14} = 0b10;
3145 let Inst{12} = 0;
3146 let Inst{10-8} = 0b000;
3147 let Inst{7-0} = op7_0;
3148}
3149
3150def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3151def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3152def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3153def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3154def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3155
3156def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3157 [/* For disassembly only; pattern left blank */]> {
3158 let Inst{31-20} = 0xf3a;
3159 let Inst{15-14} = 0b10;
3160 let Inst{12} = 0;
3161 let Inst{10-8} = 0b000;
3162 let Inst{7-4} = 0b1111;
Owen Andersonc7373f82010-11-30 20:00:01 +00003163
3164 bits<4> opt;
3165 let Inst{3-0} = opt{3-0};
Johnny Chen0f7866e2010-03-03 02:09:43 +00003166}
3167
Johnny Chen6341c5a2010-02-25 20:25:24 +00003168// Secure Monitor Call is a system instruction -- for disassembly only
3169// Option = Inst{19-16}
3170def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3171 [/* For disassembly only; pattern left blank */]> {
3172 let Inst{31-27} = 0b11110;
3173 let Inst{26-20} = 0b1111111;
3174 let Inst{15-12} = 0b1000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003175
3176 bits<4> opt;
3177 let Inst{19-16} = opt{3-0};
3178}
3179
Owen Anderson5404c2b2010-11-29 20:38:48 +00003180class T2SRS<bits<12> op31_20,
3181 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003182 string opc, string asm, list<dag> pattern>
3183 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003184 let Inst{31-20} = op31_20{11-0};
3185
Owen Andersond18a9c92010-11-29 19:22:08 +00003186 bits<5> mode;
3187 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003188}
3189
3190// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003191def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003192 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003193 [/* For disassembly only; pattern left blank */]>;
3194def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003195 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003196 [/* For disassembly only; pattern left blank */]>;
3197def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003198 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003199 [/* For disassembly only; pattern left blank */]>;
3200def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003201 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003202 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003203
3204// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003205
Owen Anderson5404c2b2010-11-29 20:38:48 +00003206class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003207 string opc, string asm, list<dag> pattern>
3208 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003209 let Inst{31-20} = op31_20{11-0};
3210
Owen Andersond18a9c92010-11-29 19:22:08 +00003211 bits<4> Rn;
3212 let Inst{19-16} = Rn{3-0};
3213}
3214
Owen Anderson5404c2b2010-11-29 20:38:48 +00003215def t2RFEDBW : T2RFE<0b111010000011,
3216 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3217 [/* For disassembly only; pattern left blank */]>;
3218def t2RFEDB : T2RFE<0b111010000001,
3219 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3220 [/* For disassembly only; pattern left blank */]>;
3221def t2RFEIAW : T2RFE<0b111010011011,
3222 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3223 [/* For disassembly only; pattern left blank */]>;
3224def t2RFEIA : T2RFE<0b111010011001,
3225 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3226 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003227
Evan Chengf49810c2009-06-23 17:48:47 +00003228//===----------------------------------------------------------------------===//
3229// Non-Instruction Patterns
3230//
3231
Evan Cheng5adb66a2009-09-28 09:14:39 +00003232// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003233// This is a single pseudo instruction to make it re-materializable.
3234// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003235let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003236def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003237 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003238 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003239
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003240// ConstantPool, GlobalAddress, and JumpTable
3241def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3242 Requires<[IsThumb2, DontUseMovt]>;
3243def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3244def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3245 Requires<[IsThumb2, UseMovt]>;
3246
3247def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3248 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3249
Evan Chengb9803a82009-11-06 23:52:48 +00003250// Pseudo instruction that combines ldr from constpool and add pc. This should
3251// be expanded into two instructions late to allow if-conversion and
3252// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003253let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003254def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003255 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003256 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3257 imm:$cp))]>,
3258 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003259
3260//===----------------------------------------------------------------------===//
3261// Move between special register and ARM core register -- for disassembly only
3262//
3263
Owen Anderson5404c2b2010-11-29 20:38:48 +00003264class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3265 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003266 string opc, string asm, list<dag> pattern>
3267 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003268 let Inst{31-20} = op31_20{11-0};
3269 let Inst{15-14} = op15_14{1-0};
3270 let Inst{12} = op12{0};
3271}
3272
3273class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3274 dag oops, dag iops, InstrItinClass itin,
3275 string opc, string asm, list<dag> pattern>
3276 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003277 bits<4> Rd;
3278 let Inst{11-8} = Rd{3-0};
3279}
3280
Owen Anderson5404c2b2010-11-29 20:38:48 +00003281def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3282 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3283 [/* For disassembly only; pattern left blank */]>;
3284def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003285 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003286 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003287
Owen Anderson5404c2b2010-11-29 20:38:48 +00003288class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3289 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003290 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003291 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003292 bits<4> Rn;
3293 bits<4> mask;
3294 let Inst{19-16} = Rn{3-0};
3295 let Inst{11-8} = mask{3-0};
3296}
3297
Owen Anderson5404c2b2010-11-29 20:38:48 +00003298def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3299 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003300 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003301 [/* For disassembly only; pattern left blank */]>;
3302def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003303 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3304 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003305 [/* For disassembly only; pattern left blank */]>;