blob: 8b22634bd429d9159c90ae4b371f908de71e24b5 [file] [log] [blame]
Misha Brukmancd603132003-06-02 03:28:00 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner40ead952002-12-02 21:24:12 +00009//
10// This file contains the pass that transforms the X86 machine instructions into
Chris Lattnere72e4452004-11-20 23:55:15 +000011// relocatable machine code.
Chris Lattner40ead952002-12-02 21:24:12 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "x86-emitter"
Evan Cheng25ab6902006-09-08 06:48:29 +000016#include "X86InstrInfo.h"
17#include "X86Subtarget.h"
Chris Lattner40ead952002-12-02 21:24:12 +000018#include "X86TargetMachine.h"
Chris Lattnere72e4452004-11-20 23:55:15 +000019#include "X86Relocations.h"
Chris Lattnerea1ddab2002-12-03 06:34:06 +000020#include "X86.h"
Chris Lattner40ead952002-12-02 21:24:12 +000021#include "llvm/PassManager.h"
22#include "llvm/CodeGen/MachineCodeEmitter.h"
Chris Lattner5ae99fe2002-12-28 20:24:48 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattner76041ce2002-12-02 21:44:34 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner655239c2003-12-20 10:20:19 +000025#include "llvm/CodeGen/Passes.h"
Chris Lattnerc01d1232003-10-20 03:42:58 +000026#include "llvm/Function.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/ADT/Statistic.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000028#include "llvm/Support/Compiler.h"
Evan Cheng5e8b5552006-02-18 00:57:10 +000029#include "llvm/Target/TargetOptions.h"
Chris Lattner65b05ce2003-12-12 07:11:18 +000030using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000031
Chris Lattner95b2c7d2006-12-19 22:59:26 +000032STATISTIC(NumEmitted, "Number of machine instructions emitted");
Chris Lattner04b0b302003-06-01 23:23:50 +000033
Chris Lattner04b0b302003-06-01 23:23:50 +000034namespace {
Chris Lattner2c79de82006-06-28 23:27:49 +000035 class VISIBILITY_HIDDEN Emitter : public MachineFunctionPass {
Chris Lattner5ae99fe2002-12-28 20:24:48 +000036 const X86InstrInfo *II;
Evan Cheng25ab6902006-09-08 06:48:29 +000037 const TargetData *TD;
38 TargetMachine &TM;
Chris Lattner8f04b092002-12-02 21:56:18 +000039 MachineCodeEmitter &MCE;
Evan Cheng25ab6902006-09-08 06:48:29 +000040 bool Is64BitMode;
Chris Lattnerea1ddab2002-12-03 06:34:06 +000041 public:
Devang Patel19974732007-05-03 01:11:54 +000042 static char ID;
Evan Cheng55fc2802006-07-25 20:40:54 +000043 explicit Emitter(TargetMachine &tm, MachineCodeEmitter &mce)
Devang Patel794fd752007-05-01 21:15:47 +000044 : MachineFunctionPass((intptr_t)&ID), II(0), TD(0), TM(tm),
45 MCE(mce), Is64BitMode(false) {}
Evan Cheng55fc2802006-07-25 20:40:54 +000046 Emitter(TargetMachine &tm, MachineCodeEmitter &mce,
Evan Cheng25ab6902006-09-08 06:48:29 +000047 const X86InstrInfo &ii, const TargetData &td, bool is64)
Devang Patel794fd752007-05-01 21:15:47 +000048 : MachineFunctionPass((intptr_t)&ID), II(&ii), TD(&td), TM(tm),
49 MCE(mce), Is64BitMode(is64) {}
Chris Lattner40ead952002-12-02 21:24:12 +000050
Chris Lattner5ae99fe2002-12-28 20:24:48 +000051 bool runOnMachineFunction(MachineFunction &MF);
Chris Lattner76041ce2002-12-02 21:44:34 +000052
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000053 virtual const char *getPassName() const {
54 return "X86 Machine Code Emitter";
55 }
56
Alkis Evlogimenos39c20052004-03-09 03:34:53 +000057 void emitInstruction(const MachineInstr &MI);
58
Chris Lattnerea1ddab2002-12-03 06:34:06 +000059 private:
Nate Begeman37efe672006-04-22 18:53:45 +000060 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Cheng25ab6902006-09-08 06:48:29 +000061 void emitPCRelativeValue(intptr_t Address);
62 void emitGlobalAddressForCall(GlobalValue *GV, bool DoesntNeedStub);
Evan Cheng19f2ffc2006-12-05 04:01:03 +000063 void emitGlobalAddressForPtr(GlobalValue *GV, unsigned Reloc,
Evan Cheng25ab6902006-09-08 06:48:29 +000064 int Disp = 0, unsigned PCAdj = 0);
Evan Cheng19f2ffc2006-12-05 04:01:03 +000065 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
66 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, int Disp = 0,
67 unsigned PCAdj = 0);
68 void emitJumpTableAddress(unsigned JTI, unsigned Reloc, unsigned PCAdj = 0);
Chris Lattner04b0b302003-06-01 23:23:50 +000069
Evan Cheng25ab6902006-09-08 06:48:29 +000070 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
71 unsigned PCAdj = 0);
Chris Lattner0e576292006-05-04 00:42:08 +000072
Chris Lattnerea1ddab2002-12-03 06:34:06 +000073 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
74 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
Evan Cheng25ab6902006-09-08 06:48:29 +000075 void emitConstant(uint64_t Val, unsigned Size);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000076
77 void emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +000078 unsigned Op, unsigned RegOpcodeField,
79 unsigned PCAdj = 0);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000080
Evan Cheng25ab6902006-09-08 06:48:29 +000081 unsigned getX86RegNum(unsigned RegNo);
82 bool isX86_64ExtendedReg(const MachineOperand &MO);
83 unsigned determineREX(const MachineInstr &MI);
Chris Lattner40ead952002-12-02 21:24:12 +000084 };
Devang Patel19974732007-05-03 01:11:54 +000085 char Emitter::ID = 0;
Chris Lattner40ead952002-12-02 21:24:12 +000086}
87
Chris Lattner81b6ed72005-07-11 05:17:48 +000088/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
89/// to the specified MCE object.
Evan Cheng55fc2802006-07-25 20:40:54 +000090FunctionPass *llvm::createX86CodeEmitterPass(X86TargetMachine &TM,
91 MachineCodeEmitter &MCE) {
92 return new Emitter(TM, MCE);
Chris Lattner40ead952002-12-02 21:24:12 +000093}
Chris Lattner76041ce2002-12-02 21:44:34 +000094
Chris Lattner5ae99fe2002-12-28 20:24:48 +000095bool Emitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng4c1aa862006-02-22 20:19:42 +000096 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
97 MF.getTarget().getRelocationModel() != Reloc::Static) &&
98 "JIT relocation model must be set to static or default!");
Chris Lattnerd029cd22004-06-02 05:55:25 +000099 II = ((X86TargetMachine&)MF.getTarget()).getInstrInfo();
Evan Cheng25ab6902006-09-08 06:48:29 +0000100 TD = ((X86TargetMachine&)MF.getTarget()).getTargetData();
101 Is64BitMode =
102 ((X86TargetMachine&)MF.getTarget()).getSubtarget<X86Subtarget>().is64Bit();
Chris Lattner76041ce2002-12-02 21:44:34 +0000103
Chris Lattner43b429b2006-05-02 18:27:26 +0000104 do {
Chris Lattner43b429b2006-05-02 18:27:26 +0000105 MCE.startFunction(MF);
Chris Lattner93e5c282006-05-03 17:21:32 +0000106 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
107 MBB != E; ++MBB) {
108 MCE.StartMachineBasicBlock(MBB);
109 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
110 I != E; ++I)
111 emitInstruction(*I);
112 }
Chris Lattner43b429b2006-05-02 18:27:26 +0000113 } while (MCE.finishFunction(MF));
Chris Lattner04b0b302003-06-01 23:23:50 +0000114
Chris Lattner76041ce2002-12-02 21:44:34 +0000115 return false;
116}
117
Evan Cheng25ab6902006-09-08 06:48:29 +0000118/// emitPCRelativeValue - Emit a PC relative address.
Chris Lattnere72e4452004-11-20 23:55:15 +0000119///
Evan Cheng25ab6902006-09-08 06:48:29 +0000120void Emitter::emitPCRelativeValue(intptr_t Address) {
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000121 MCE.emitWordLE(Address-MCE.getCurrentPCValue()-4);
Chris Lattnere72e4452004-11-20 23:55:15 +0000122}
123
Chris Lattnerb4432f32006-05-03 17:10:41 +0000124/// emitPCRelativeBlockAddress - This method keeps track of the information
125/// necessary to resolve the address of this block later and emits a dummy
126/// value.
Chris Lattner04b0b302003-06-01 23:23:50 +0000127///
Nate Begeman37efe672006-04-22 18:53:45 +0000128void Emitter::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Chris Lattnerb4432f32006-05-03 17:10:41 +0000129 // Remember where this reference was and where it is to so we can
130 // deal with it later.
Evan Chengf141cc42006-07-27 18:21:10 +0000131 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
132 X86::reloc_pcrel_word, MBB));
Chris Lattnerb4432f32006-05-03 17:10:41 +0000133 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000134}
135
Chris Lattner04b0b302003-06-01 23:23:50 +0000136/// emitGlobalAddressForCall - Emit the specified address to the code stream
137/// assuming this is part of a function call, which is PC relative.
138///
Evan Cheng25ab6902006-09-08 06:48:29 +0000139void Emitter::emitGlobalAddressForCall(GlobalValue *GV, bool DoesntNeedStub) {
Chris Lattner5a032de2006-05-03 20:30:20 +0000140 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
Chris Lattner16cb6f82005-05-19 05:54:33 +0000141 X86::reloc_pcrel_word, GV, 0,
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 DoesntNeedStub));
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000143 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000144}
145
146/// emitGlobalAddress - Emit the specified address to the code stream assuming
Evan Cheng25ab6902006-09-08 06:48:29 +0000147/// this is part of a "take the address of a global" instruction.
Chris Lattner04b0b302003-06-01 23:23:50 +0000148///
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000149void Emitter::emitGlobalAddressForPtr(GlobalValue *GV, unsigned Reloc,
Evan Cheng25ab6902006-09-08 06:48:29 +0000150 int Disp /* = 0 */,
151 unsigned PCAdj /* = 0 */) {
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000152 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 GV, PCAdj));
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000154 if (Reloc == X86::reloc_absolute_dword)
155 MCE.emitWordLE(0);
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000156 MCE.emitWordLE(Disp); // The relocated value will be added to the displacement
Chris Lattner04b0b302003-06-01 23:23:50 +0000157}
158
Chris Lattnere72e4452004-11-20 23:55:15 +0000159/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
160/// be emitted to the current location in the function, and allow it to be PC
161/// relative.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000162void Emitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Chris Lattner5a032de2006-05-03 20:30:20 +0000163 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000164 Reloc, ES));
165 if (Reloc == X86::reloc_absolute_dword)
166 MCE.emitWordLE(0);
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000167 MCE.emitWordLE(0);
Chris Lattnere72e4452004-11-20 23:55:15 +0000168}
Chris Lattner04b0b302003-06-01 23:23:50 +0000169
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000170/// emitConstPoolAddress - Arrange for the address of an constant pool
Evan Cheng25ab6902006-09-08 06:48:29 +0000171/// to be emitted to the current location in the function, and allow it to be PC
172/// relative.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000173void Emitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
174 int Disp /* = 0 */,
175 unsigned PCAdj /* = 0 */) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000176 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000177 Reloc, CPI, PCAdj));
Evan Chengfd00deb2006-12-05 07:29:55 +0000178 if (Reloc == X86::reloc_absolute_dword)
179 MCE.emitWordLE(0);
Evan Cheng25ab6902006-09-08 06:48:29 +0000180 MCE.emitWordLE(Disp); // The relocated value will be added to the displacement
181}
182
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000183/// emitJumpTableAddress - Arrange for the address of a jump table to
Evan Cheng25ab6902006-09-08 06:48:29 +0000184/// be emitted to the current location in the function, and allow it to be PC
185/// relative.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000186void Emitter::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
187 unsigned PCAdj /* = 0 */) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000188 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000189 Reloc, JTI, PCAdj));
Evan Chengfd00deb2006-12-05 07:29:55 +0000190 if (Reloc == X86::reloc_absolute_dword)
191 MCE.emitWordLE(0);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 MCE.emitWordLE(0); // The relocated value will be added to the displacement
193}
194
Chris Lattnerff3261a2003-06-03 15:31:23 +0000195/// N86 namespace - Native X86 Register numbers... used by X86 backend.
196///
197namespace N86 {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000198 enum {
199 EAX = 0, ECX = 1, EDX = 2, EBX = 3, ESP = 4, EBP = 5, ESI = 6, EDI = 7
200 };
201}
202
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000203// getX86RegNum - This function maps LLVM register identifiers to their X86
204// specific numbering, which is used in various places encoding instructions.
205//
Evan Cheng25ab6902006-09-08 06:48:29 +0000206unsigned Emitter::getX86RegNum(unsigned RegNo) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000207 switch(RegNo) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 case X86::RAX: case X86::EAX: case X86::AX: case X86::AL: return N86::EAX;
209 case X86::RCX: case X86::ECX: case X86::CX: case X86::CL: return N86::ECX;
210 case X86::RDX: case X86::EDX: case X86::DX: case X86::DL: return N86::EDX;
211 case X86::RBX: case X86::EBX: case X86::BX: case X86::BL: return N86::EBX;
212 case X86::RSP: case X86::ESP: case X86::SP: case X86::SPL: case X86::AH:
213 return N86::ESP;
214 case X86::RBP: case X86::EBP: case X86::BP: case X86::BPL: case X86::CH:
215 return N86::EBP;
216 case X86::RSI: case X86::ESI: case X86::SI: case X86::SIL: case X86::DH:
217 return N86::ESI;
218 case X86::RDI: case X86::EDI: case X86::DI: case X86::DIL: case X86::BH:
219 return N86::EDI;
220
221 case X86::R8: case X86::R8D: case X86::R8W: case X86::R8B:
222 return N86::EAX;
223 case X86::R9: case X86::R9D: case X86::R9W: case X86::R9B:
224 return N86::ECX;
225 case X86::R10: case X86::R10D: case X86::R10W: case X86::R10B:
226 return N86::EDX;
227 case X86::R11: case X86::R11D: case X86::R11W: case X86::R11B:
228 return N86::EBX;
229 case X86::R12: case X86::R12D: case X86::R12W: case X86::R12B:
230 return N86::ESP;
231 case X86::R13: case X86::R13D: case X86::R13W: case X86::R13B:
232 return N86::EBP;
233 case X86::R14: case X86::R14D: case X86::R14W: case X86::R14B:
234 return N86::ESI;
235 case X86::R15: case X86::R15D: case X86::R15W: case X86::R15B:
236 return N86::EDI;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000237
238 case X86::ST0: case X86::ST1: case X86::ST2: case X86::ST3:
239 case X86::ST4: case X86::ST5: case X86::ST6: case X86::ST7:
240 return RegNo-X86::ST0;
Evan Cheng576c1412006-02-14 21:45:24 +0000241
Evan Cheng25ab6902006-09-08 06:48:29 +0000242 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
243 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7:
244 return II->getRegisterInfo().getDwarfRegNum(RegNo) -
245 II->getRegisterInfo().getDwarfRegNum(X86::XMM0);
246 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
247 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
248 return II->getRegisterInfo().getDwarfRegNum(RegNo) -
249 II->getRegisterInfo().getDwarfRegNum(X86::XMM8);
Evan Cheng576c1412006-02-14 21:45:24 +0000250
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000251 default:
Alkis Evlogimenos859a18b2004-02-15 21:37:17 +0000252 assert(MRegisterInfo::isVirtualRegister(RegNo) &&
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000253 "Unknown physical register!");
254 assert(0 && "Register allocator hasn't allocated reg correctly yet!");
255 return 0;
256 }
257}
258
259inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
260 unsigned RM) {
261 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
262 return RM | (RegOpcode << 3) | (Mod << 6);
263}
264
265void Emitter::emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeFld){
266 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
267}
268
269void Emitter::emitSIBByte(unsigned SS, unsigned Index, unsigned Base) {
270 // SIB byte is in the same format as the ModRMByte...
271 MCE.emitByte(ModRMByte(SS, Index, Base));
272}
273
Evan Cheng25ab6902006-09-08 06:48:29 +0000274void Emitter::emitConstant(uint64_t Val, unsigned Size) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000275 // Output the constant in little endian byte order...
276 for (unsigned i = 0; i != Size; ++i) {
277 MCE.emitByte(Val & 255);
278 Val >>= 8;
279 }
280}
281
Chris Lattner0e576292006-05-04 00:42:08 +0000282/// isDisp8 - Return true if this signed displacement fits in a 8-bit
283/// sign-extended field.
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000284static bool isDisp8(int Value) {
285 return Value == (signed char)Value;
286}
287
Chris Lattner0e576292006-05-04 00:42:08 +0000288void Emitter::emitDisplacementField(const MachineOperand *RelocOp,
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 int DispVal, unsigned PCAdj) {
Chris Lattner0e576292006-05-04 00:42:08 +0000290 // If this is a simple integer displacement that doesn't require a relocation,
291 // emit it now.
292 if (!RelocOp) {
293 emitConstant(DispVal, 4);
294 return;
295 }
296
297 // Otherwise, this is something that requires a relocation. Emit it as such
298 // now.
299 if (RelocOp->isGlobalAddress()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 // In 64-bit static small code model, we could potentially emit absolute.
301 // But it's probably not beneficial.
302 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
303 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000304 unsigned rt= Is64BitMode ? X86::reloc_pcrel_word : X86::reloc_absolute_word;
305 emitGlobalAddressForPtr(RelocOp->getGlobal(), rt,
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 RelocOp->getOffset(), PCAdj);
307 } else if (RelocOp->isConstantPoolIndex()) {
308 // Must be in 64-bit mode.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000309 emitConstPoolAddress(RelocOp->getConstantPoolIndex(), X86::reloc_pcrel_word,
310 RelocOp->getOffset(), PCAdj);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 } else if (RelocOp->isJumpTableIndex()) {
312 // Must be in 64-bit mode.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000313 emitJumpTableAddress(RelocOp->getJumpTableIndex(), X86::reloc_pcrel_word,
314 PCAdj);
Chris Lattner0e576292006-05-04 00:42:08 +0000315 } else {
316 assert(0 && "Unknown value to relocate!");
317 }
318}
319
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000320void Emitter::emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 unsigned Op, unsigned RegOpcodeField,
322 unsigned PCAdj) {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000323 const MachineOperand &Op3 = MI.getOperand(Op+3);
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000324 int DispVal = 0;
Chris Lattner0e576292006-05-04 00:42:08 +0000325 const MachineOperand *DispForReloc = 0;
326
327 // Figure out what sort of displacement we have to handle here.
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000328 if (Op3.isGlobalAddress()) {
Chris Lattner0e576292006-05-04 00:42:08 +0000329 DispForReloc = &Op3;
Evan Cheng140a4c42006-02-26 09:12:34 +0000330 } else if (Op3.isConstantPoolIndex()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 if (Is64BitMode) {
332 DispForReloc = &Op3;
333 } else {
334 DispVal += MCE.getConstantPoolEntryAddress(Op3.getConstantPoolIndex());
335 DispVal += Op3.getOffset();
336 }
Nate Begeman37efe672006-04-22 18:53:45 +0000337 } else if (Op3.isJumpTableIndex()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 if (Is64BitMode) {
339 DispForReloc = &Op3;
340 } else {
341 DispVal += MCE.getJumpTableEntryAddress(Op3.getJumpTableIndex());
342 }
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000343 } else {
Chris Lattner0e42d812006-09-05 02:52:35 +0000344 DispVal = Op3.getImm();
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000345 }
346
Chris Lattner07306de2004-10-17 07:49:45 +0000347 const MachineOperand &Base = MI.getOperand(Op);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000348 const MachineOperand &Scale = MI.getOperand(Op+1);
349 const MachineOperand &IndexReg = MI.getOperand(Op+2);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000350
Evan Cheng140a4c42006-02-26 09:12:34 +0000351 unsigned BaseReg = Base.getReg();
Chris Lattner07306de2004-10-17 07:49:45 +0000352
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000353 // Is a SIB byte needed?
Evan Cheng25ab6902006-09-08 06:48:29 +0000354 if (IndexReg.getReg() == 0 &&
355 (BaseReg == 0 || getX86RegNum(BaseReg) != N86::ESP)) {
Chris Lattner07306de2004-10-17 07:49:45 +0000356 if (BaseReg == 0) { // Just a displacement?
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000357 // Emit special case [disp32] encoding
358 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Chris Lattner0e576292006-05-04 00:42:08 +0000359
Evan Cheng25ab6902006-09-08 06:48:29 +0000360 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000361 } else {
Chris Lattner07306de2004-10-17 07:49:45 +0000362 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner0e576292006-05-04 00:42:08 +0000363 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000364 // Emit simple indirect register encoding... [EAX] f.e.
365 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
Chris Lattner0e576292006-05-04 00:42:08 +0000366 } else if (!DispForReloc && isDisp8(DispVal)) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000367 // Emit the disp8 encoding... [REG+disp8]
368 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000369 emitConstant(DispVal, 1);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000370 } else {
371 // Emit the most general non-SIB encoding: [REG+disp32]
Chris Lattner20671842002-12-13 05:05:05 +0000372 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
Evan Cheng25ab6902006-09-08 06:48:29 +0000373 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000374 }
375 }
376
377 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
Evan Cheng25ab6902006-09-08 06:48:29 +0000378 assert(IndexReg.getReg() != X86::ESP &&
379 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000380
381 bool ForceDisp32 = false;
Brian Gaeke95780cc2002-12-13 07:56:18 +0000382 bool ForceDisp8 = false;
Chris Lattner07306de2004-10-17 07:49:45 +0000383 if (BaseReg == 0) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000384 // If there is no base register, we emit the special case SIB byte with
385 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
386 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
387 ForceDisp32 = true;
Chris Lattner0e576292006-05-04 00:42:08 +0000388 } else if (DispForReloc) {
389 // Emit the normal disp32 encoding.
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000390 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
391 ForceDisp32 = true;
Evan Cheng25ab6902006-09-08 06:48:29 +0000392 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000393 // Emit no displacement ModR/M byte
394 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000395 } else if (isDisp8(DispVal)) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000396 // Emit the disp8 encoding...
397 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
Brian Gaeke95780cc2002-12-13 07:56:18 +0000398 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000399 } else {
400 // Emit the normal disp32 encoding...
401 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
402 }
403
404 // Calculate what the SS field value should be...
405 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
Chris Lattner0e42d812006-09-05 02:52:35 +0000406 unsigned SS = SSTable[Scale.getImm()];
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000407
Chris Lattner07306de2004-10-17 07:49:45 +0000408 if (BaseReg == 0) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000409 // Handle the SIB byte for the case where there is no base. The
410 // displacement has already been output.
411 assert(IndexReg.getReg() && "Index register must be specified!");
412 emitSIBByte(SS, getX86RegNum(IndexReg.getReg()), 5);
413 } else {
Chris Lattner07306de2004-10-17 07:49:45 +0000414 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000415 unsigned IndexRegNo;
416 if (IndexReg.getReg())
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000417 IndexRegNo = getX86RegNum(IndexReg.getReg());
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000418 else
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000419 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000420 emitSIBByte(SS, IndexRegNo, BaseRegNo);
421 }
422
423 // Do we need to output a displacement?
Chris Lattner0e576292006-05-04 00:42:08 +0000424 if (ForceDisp8) {
425 emitConstant(DispVal, 1);
426 } else if (DispVal != 0 || ForceDisp32) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000427 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000428 }
429 }
430}
431
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000432static unsigned sizeOfImm(const TargetInstrDescriptor *Desc) {
433 switch (Desc->TSFlags & X86II::ImmMask) {
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000434 case X86II::Imm8: return 1;
435 case X86II::Imm16: return 2;
436 case X86II::Imm32: return 4;
Evan Cheng25ab6902006-09-08 06:48:29 +0000437 case X86II::Imm64: return 8;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000438 default: assert(0 && "Immediate size not set!");
439 return 0;
440 }
441}
442
Evan Cheng25ab6902006-09-08 06:48:29 +0000443/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
444/// e.g. r8, xmm8, etc.
445bool Emitter::isX86_64ExtendedReg(const MachineOperand &MO) {
446 if (!MO.isRegister()) return false;
447 unsigned RegNo = MO.getReg();
448 int DWNum = II->getRegisterInfo().getDwarfRegNum(RegNo);
449 if (DWNum >= II->getRegisterInfo().getDwarfRegNum(X86::R8) &&
450 DWNum <= II->getRegisterInfo().getDwarfRegNum(X86::R15))
451 return true;
452 if (DWNum >= II->getRegisterInfo().getDwarfRegNum(X86::XMM8) &&
453 DWNum <= II->getRegisterInfo().getDwarfRegNum(X86::XMM15))
454 return true;
455 return false;
456}
457
458inline static bool isX86_64TruncToByte(unsigned oc) {
459 return (oc == X86::TRUNC_64to8 || oc == X86::TRUNC_32to8 ||
460 oc == X86::TRUNC_16to8);
461}
462
463
464inline static bool isX86_64NonExtLowByteReg(unsigned reg) {
465 return (reg == X86::SPL || reg == X86::BPL ||
466 reg == X86::SIL || reg == X86::DIL);
467}
468
469/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
470/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
471/// size, and 3) use of X86-64 extended registers.
472unsigned Emitter::determineREX(const MachineInstr &MI) {
473 unsigned REX = 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000474 const TargetInstrDescriptor *Desc = MI.getInstrDescriptor();
475 unsigned Opcode = Desc->Opcode;
Evan Cheng25ab6902006-09-08 06:48:29 +0000476
477 // Pseudo instructions do not need REX prefix byte.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000478 if ((Desc->TSFlags & X86II::FormMask) == X86II::Pseudo)
Evan Cheng25ab6902006-09-08 06:48:29 +0000479 return 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000480 if (Desc->TSFlags & X86II::REX_W)
Evan Cheng25ab6902006-09-08 06:48:29 +0000481 REX |= 1 << 3;
482
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000483 unsigned NumOps = Desc->numOperands;
Evan Cheng171d09e2006-11-10 01:28:43 +0000484 if (NumOps) {
485 bool isTwoAddr = NumOps > 1 &&
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000486 Desc->getOperandConstraint(1, TOI::TIED_TO) != -1;
Evan Cheng80543c82006-09-13 19:07:28 +0000487
Evan Cheng25ab6902006-09-08 06:48:29 +0000488 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
489 bool isTrunc8 = isX86_64TruncToByte(Opcode);
Evan Cheng80543c82006-09-13 19:07:28 +0000490 unsigned i = isTwoAddr ? 1 : 0;
Evan Cheng171d09e2006-11-10 01:28:43 +0000491 for (unsigned e = NumOps; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000492 const MachineOperand& MO = MI.getOperand(i);
493 if (MO.isRegister()) {
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000494 unsigned Reg = MO.getReg();
495 // Trunc to byte are actually movb. The real source operand is the low
496 // byte of the register.
497 if (isTrunc8 && i == 1)
498 Reg = getX86SubSuperRegister(Reg, MVT::i8);
499 if (isX86_64NonExtLowByteReg(Reg))
500 REX |= 0x40;
Evan Cheng25ab6902006-09-08 06:48:29 +0000501 }
502 }
503
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000504 switch (Desc->TSFlags & X86II::FormMask) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000505 case X86II::MRMInitReg:
506 if (isX86_64ExtendedReg(MI.getOperand(0)))
507 REX |= (1 << 0) | (1 << 2);
508 break;
509 case X86II::MRMSrcReg: {
510 if (isX86_64ExtendedReg(MI.getOperand(0)))
511 REX |= 1 << 2;
Evan Cheng80543c82006-09-13 19:07:28 +0000512 i = isTwoAddr ? 2 : 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000513 for (unsigned e = NumOps; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000514 const MachineOperand& MO = MI.getOperand(i);
515 if (isX86_64ExtendedReg(MO))
516 REX |= 1 << 0;
517 }
518 break;
519 }
520 case X86II::MRMSrcMem: {
521 if (isX86_64ExtendedReg(MI.getOperand(0)))
522 REX |= 1 << 2;
523 unsigned Bit = 0;
Evan Cheng80543c82006-09-13 19:07:28 +0000524 i = isTwoAddr ? 2 : 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000525 for (; i != NumOps; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000526 const MachineOperand& MO = MI.getOperand(i);
527 if (MO.isRegister()) {
528 if (isX86_64ExtendedReg(MO))
529 REX |= 1 << Bit;
530 Bit++;
531 }
532 }
533 break;
534 }
535 case X86II::MRM0m: case X86II::MRM1m:
536 case X86II::MRM2m: case X86II::MRM3m:
537 case X86II::MRM4m: case X86II::MRM5m:
538 case X86II::MRM6m: case X86II::MRM7m:
539 case X86II::MRMDestMem: {
Evan Cheng80543c82006-09-13 19:07:28 +0000540 unsigned e = isTwoAddr ? 5 : 4;
541 i = isTwoAddr ? 1 : 0;
Evan Cheng171d09e2006-11-10 01:28:43 +0000542 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
Evan Cheng25ab6902006-09-08 06:48:29 +0000543 REX |= 1 << 2;
544 unsigned Bit = 0;
Evan Cheng80543c82006-09-13 19:07:28 +0000545 for (; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000546 const MachineOperand& MO = MI.getOperand(i);
547 if (MO.isRegister()) {
548 if (isX86_64ExtendedReg(MO))
549 REX |= 1 << Bit;
550 Bit++;
551 }
552 }
553 break;
554 }
555 default: {
556 if (isX86_64ExtendedReg(MI.getOperand(0)))
557 REX |= 1 << 0;
Evan Cheng80543c82006-09-13 19:07:28 +0000558 i = isTwoAddr ? 2 : 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000559 for (unsigned e = NumOps; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000560 const MachineOperand& MO = MI.getOperand(i);
561 if (isX86_64ExtendedReg(MO))
562 REX |= 1 << 2;
563 }
564 break;
565 }
566 }
567 }
568 return REX;
569}
570
Alkis Evlogimenosf6e81562004-03-09 03:30:12 +0000571void Emitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner302de592003-06-06 04:00:05 +0000572 NumEmitted++; // Keep track of the # of mi's emitted
573
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000574 const TargetInstrDescriptor *Desc = MI.getInstrDescriptor();
575 unsigned Opcode = Desc->Opcode;
Chris Lattner76041ce2002-12-02 21:44:34 +0000576
Chris Lattner915e5e52004-02-12 17:53:22 +0000577 // Emit the repeat opcode prefix as needed.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000578 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) MCE.emitByte(0xF3);
Chris Lattner915e5e52004-02-12 17:53:22 +0000579
Nate Begemanf63be7d2005-07-06 18:59:04 +0000580 // Emit the operand size opcode prefix as needed.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000581 if (Desc->TSFlags & X86II::OpSize) MCE.emitByte(0x66);
Nate Begemanf63be7d2005-07-06 18:59:04 +0000582
Evan Cheng25ab6902006-09-08 06:48:29 +0000583 // Emit the address size opcode prefix as needed.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000584 if (Desc->TSFlags & X86II::AdSize) MCE.emitByte(0x67);
Evan Cheng25ab6902006-09-08 06:48:29 +0000585
586 bool Need0FPrefix = false;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000587 switch (Desc->TSFlags & X86II::Op0Mask) {
Chris Lattner5ada8df2002-12-25 05:09:21 +0000588 case X86II::TB:
Evan Cheng25ab6902006-09-08 06:48:29 +0000589 Need0FPrefix = true; // Two-byte opcode prefix
Chris Lattner5ada8df2002-12-25 05:09:21 +0000590 break;
Bill Wendlingbb1ee052007-04-10 22:10:25 +0000591 case X86II::T8:
592 MCE.emitByte(0x0F);
593 MCE.emitByte(0x38);
594 break;
595 case X86II::TA:
596 MCE.emitByte(0x0F);
597 MCE.emitByte(0x3A);
598 break;
Evan Chengee50a1a2006-02-14 21:52:51 +0000599 case X86II::REP: break; // already handled.
600 case X86II::XS: // F3 0F
601 MCE.emitByte(0xF3);
Evan Cheng25ab6902006-09-08 06:48:29 +0000602 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000603 break;
604 case X86II::XD: // F2 0F
605 MCE.emitByte(0xF2);
Evan Cheng25ab6902006-09-08 06:48:29 +0000606 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000607 break;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000608 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
609 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
Chris Lattnere831b6b2003-01-13 00:33:59 +0000610 MCE.emitByte(0xD8+
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000611 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000612 >> X86II::Op0Shift));
Chris Lattner5ada8df2002-12-25 05:09:21 +0000613 break; // Two-byte opcode prefix
Chris Lattnere831b6b2003-01-13 00:33:59 +0000614 default: assert(0 && "Invalid prefix!");
615 case 0: break; // No prefix!
Chris Lattner5ada8df2002-12-25 05:09:21 +0000616 }
Chris Lattner76041ce2002-12-02 21:44:34 +0000617
Evan Cheng25ab6902006-09-08 06:48:29 +0000618 if (Is64BitMode) {
619 // REX prefix
620 unsigned REX = determineREX(MI);
621 if (REX)
622 MCE.emitByte(0x40 | REX);
623 }
624
625 // 0x0F escape code must be emitted just before the opcode.
626 if (Need0FPrefix)
627 MCE.emitByte(0x0F);
628
Chris Lattner0e42d812006-09-05 02:52:35 +0000629 // If this is a two-address instruction, skip one of the register operands.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000630 unsigned NumOps = Desc->numOperands;
Chris Lattner0e42d812006-09-05 02:52:35 +0000631 unsigned CurOp = 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000632 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Chenga1fd6502006-11-09 02:22:54 +0000633 CurOp++;
Evan Chengfd00deb2006-12-05 07:29:55 +0000634
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000635 unsigned char BaseOpcode = II->getBaseOpcodeFor(Desc);
636 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnere831b6b2003-01-13 00:33:59 +0000637 default: assert(0 && "Unknown FormMask value in X86 MachineCodeEmitter!");
Chris Lattner5ada8df2002-12-25 05:09:21 +0000638 case X86II::Pseudo:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000639#ifndef NDEBUG
640 switch (Opcode) {
641 default:
642 assert(0 && "psuedo instructions should be removed before code emission");
Chris Lattner8d3e1d62006-08-26 00:47:03 +0000643 case TargetInstrInfo::INLINEASM:
Bill Wendling6345d752006-11-17 07:52:03 +0000644 assert(0 && "JIT does not support inline asm!\n");
Jim Laskey1ee29252007-01-26 14:34:52 +0000645 case TargetInstrInfo::LABEL:
646 assert(0 && "JIT does not support meta labels!\n");
Chris Lattnerdabbc982006-01-28 18:19:37 +0000647 case X86::IMPLICIT_USE:
648 case X86::IMPLICIT_DEF:
Evan Cheng069287d2006-05-16 07:21:53 +0000649 case X86::IMPLICIT_DEF_GR8:
650 case X86::IMPLICIT_DEF_GR16:
651 case X86::IMPLICIT_DEF_GR32:
Evan Cheng25ab6902006-09-08 06:48:29 +0000652 case X86::IMPLICIT_DEF_GR64:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000653 case X86::IMPLICIT_DEF_FR32:
654 case X86::IMPLICIT_DEF_FR64:
Evan Chenga9f2a712006-03-22 02:52:03 +0000655 case X86::IMPLICIT_DEF_VR64:
656 case X86::IMPLICIT_DEF_VR128:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000657 case X86::FP_REG_KILL:
658 break;
659 }
660#endif
Evan Cheng171d09e2006-11-10 01:28:43 +0000661 CurOp = NumOps;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000662 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000663
Chris Lattner76041ce2002-12-02 21:44:34 +0000664 case X86II::RawFrm:
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000665 MCE.emitByte(BaseOpcode);
Evan Cheng171d09e2006-11-10 01:28:43 +0000666 if (CurOp != NumOps) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000667 const MachineOperand &MO = MI.getOperand(CurOp++);
Brian Gaeke09015d92004-05-14 06:54:58 +0000668 if (MO.isMachineBasicBlock()) {
669 emitPCRelativeBlockAddress(MO.getMachineBasicBlock());
Chris Lattnere831b6b2003-01-13 00:33:59 +0000670 } else if (MO.isGlobalAddress()) {
Evan Chenge70ef982007-03-14 20:20:19 +0000671 bool NeedStub = Is64BitMode ||
672 Opcode == X86::TAILJMPd ||
673 Opcode == X86::TAILJMPr || Opcode == X86::TAILJMPm;
674 emitGlobalAddressForCall(MO.getGlobal(), !NeedStub);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000675 } else if (MO.isExternalSymbol()) {
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000676 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
Chris Lattnere47f4ff2004-04-13 17:18:51 +0000677 } else if (MO.isImmediate()) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000678 emitConstant(MO.getImm(), sizeOfImm(Desc));
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000679 } else {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000680 assert(0 && "Unknown RawFrm operand!");
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000681 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000682 }
683 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000684
685 case X86II::AddRegFrm:
Chris Lattner0e42d812006-09-05 02:52:35 +0000686 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
687
Evan Cheng171d09e2006-11-10 01:28:43 +0000688 if (CurOp != NumOps) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000689 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000690 unsigned Size = sizeOfImm(Desc);
691 if (MO1.isImmediate())
692 emitConstant(MO1.getImm(), Size);
693 else {
694 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word : X86::reloc_absolute_word;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000695 if (Opcode == X86::MOV64ri)
Evan Chengfd00deb2006-12-05 07:29:55 +0000696 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000697 if (MO1.isGlobalAddress())
698 emitGlobalAddressForPtr(MO1.getGlobal(), rt, MO1.getOffset());
699 else if (MO1.isExternalSymbol())
700 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
701 else if (MO1.isConstantPoolIndex())
702 emitConstPoolAddress(MO1.getConstantPoolIndex(), rt);
703 else if (MO1.isJumpTableIndex())
704 emitJumpTableAddress(MO1.getJumpTableIndex(), rt);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000705 }
706 }
707 break;
708
709 case X86II::MRMDestReg: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000710 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000711 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
712 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
713 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000714 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000715 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattner9dedbcc2003-05-06 21:31:47 +0000716 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000717 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000718 case X86II::MRMDestMem: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000719 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000720 emitMemModRMByte(MI, CurOp, getX86RegNum(MI.getOperand(CurOp+4).getReg()));
721 CurOp += 5;
Evan Cheng171d09e2006-11-10 01:28:43 +0000722 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000723 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000724 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000725 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000726
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000727 case X86II::MRMSrcReg:
728 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000729 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
730 getX86RegNum(MI.getOperand(CurOp).getReg()));
731 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000732 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000733 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000734 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000735
Evan Cheng25ab6902006-09-08 06:48:29 +0000736 case X86II::MRMSrcMem: {
Evan Cheng171d09e2006-11-10 01:28:43 +0000737 unsigned PCAdj = (CurOp+5 != NumOps) ? sizeOfImm(Desc) : 0;
Evan Cheng25ab6902006-09-08 06:48:29 +0000738
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000739 MCE.emitByte(BaseOpcode);
Evan Cheng25ab6902006-09-08 06:48:29 +0000740 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
741 PCAdj);
Chris Lattner0e42d812006-09-05 02:52:35 +0000742 CurOp += 5;
Evan Cheng171d09e2006-11-10 01:28:43 +0000743 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000744 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000745 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000746 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000747
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000748 case X86II::MRM0r: case X86II::MRM1r:
749 case X86II::MRM2r: case X86II::MRM3r:
750 case X86II::MRM4r: case X86II::MRM5r:
751 case X86II::MRM6r: case X86II::MRM7r:
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000752 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000753 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000754 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000755
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000756 if (CurOp != NumOps) {
757 const MachineOperand &MO1 = MI.getOperand(CurOp++);
758 unsigned Size = sizeOfImm(Desc);
759 if (MO1.isImmediate())
760 emitConstant(MO1.getImm(), Size);
761 else {
Evan Chengfd00deb2006-12-05 07:29:55 +0000762 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
763 : X86::reloc_absolute_word;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000764 if (Opcode == X86::MOV64ri32)
Evan Chengfd00deb2006-12-05 07:29:55 +0000765 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000766 if (MO1.isGlobalAddress())
767 emitGlobalAddressForPtr(MO1.getGlobal(), rt, MO1.getOffset());
768 else if (MO1.isExternalSymbol())
769 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
770 else if (MO1.isConstantPoolIndex())
771 emitConstPoolAddress(MO1.getConstantPoolIndex(), rt);
772 else if (MO1.isJumpTableIndex())
773 emitJumpTableAddress(MO1.getJumpTableIndex(), rt);
774 }
775 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000776 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000777
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000778 case X86II::MRM0m: case X86II::MRM1m:
779 case X86II::MRM2m: case X86II::MRM3m:
780 case X86II::MRM4m: case X86II::MRM5m:
Evan Cheng25ab6902006-09-08 06:48:29 +0000781 case X86II::MRM6m: case X86II::MRM7m: {
Evan Cheng171d09e2006-11-10 01:28:43 +0000782 unsigned PCAdj = (CurOp+4 != NumOps) ?
Evan Cheng25ab6902006-09-08 06:48:29 +0000783 (MI.getOperand(CurOp+4).isImmediate() ? sizeOfImm(Desc) : 4) : 0;
784
Chris Lattnere831b6b2003-01-13 00:33:59 +0000785 MCE.emitByte(BaseOpcode);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000786 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
Evan Cheng25ab6902006-09-08 06:48:29 +0000787 PCAdj);
Chris Lattner0e42d812006-09-05 02:52:35 +0000788 CurOp += 4;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000789
Evan Cheng171d09e2006-11-10 01:28:43 +0000790 if (CurOp != NumOps) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000791 const MachineOperand &MO = MI.getOperand(CurOp++);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000792 unsigned Size = sizeOfImm(Desc);
Chris Lattner0e42d812006-09-05 02:52:35 +0000793 if (MO.isImmediate())
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000794 emitConstant(MO.getImm(), Size);
795 else {
Evan Chengfd00deb2006-12-05 07:29:55 +0000796 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
797 : X86::reloc_absolute_word;
798 if (Opcode == X86::MOV64mi32)
799 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000800 if (MO.isGlobalAddress())
801 emitGlobalAddressForPtr(MO.getGlobal(), rt, MO.getOffset());
802 else if (MO.isExternalSymbol())
803 emitExternalSymbolAddress(MO.getSymbolName(), rt);
804 else if (MO.isConstantPoolIndex())
805 emitConstPoolAddress(MO.getConstantPoolIndex(), rt);
806 else if (MO.isJumpTableIndex())
807 emitJumpTableAddress(MO.getJumpTableIndex(), rt);
808 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000809 }
810 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000811 }
Evan Cheng3c55c542006-02-01 06:13:50 +0000812
813 case X86II::MRMInitReg:
814 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000815 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
816 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
817 getX86RegNum(MI.getOperand(CurOp).getReg()));
818 ++CurOp;
Evan Cheng3c55c542006-02-01 06:13:50 +0000819 break;
Chris Lattner76041ce2002-12-02 21:44:34 +0000820 }
Evan Cheng3530baf2006-09-06 20:24:14 +0000821
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000822 assert((Desc->Flags & M_VARIABLE_OPS) != 0 ||
Evan Cheng171d09e2006-11-10 01:28:43 +0000823 CurOp == NumOps && "Unknown encoding!");
Chris Lattner76041ce2002-12-02 21:44:34 +0000824}