blob: 00f2dcc8dbf11c14495440a979bc8a2babd33661 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Scott Michelfdc40a02009-02-17 22:15:04 +000054static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000055cl::desc("enable preincrement load/store generation on PPC (experimental)"),
56 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Chris Lattnerf0144122009-07-28 03:13:23 +000058static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
59 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000060 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000061
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000062 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000063}
64
Chris Lattner331d1bc2006-11-02 01:44:04 +000065PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000066 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000067
Nate Begeman405e3ec2005-10-21 00:02:42 +000068 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000069
Chris Lattnerd145a612005-09-27 22:18:25 +000070 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 setUseUnderscoreSetJmp(true);
72 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000073
Chris Lattner749dc722010-10-10 18:34:00 +000074 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
75 // arguments are at least 4/8 bytes aligned.
76 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000077
Chris Lattner7c5a3d32005-08-16 17:14:42 +000078 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000079 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
80 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
81 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Evan Chengc5484282006-10-04 00:56:09 +000083 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000084 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
85 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000086
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000088
Chris Lattner94e509c2006-11-10 23:58:45 +000089 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000090 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000100
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000101 // This is used in the ppcf128->int sequence. Note it has different semantics
102 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000104
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000105 // We do not currently implment this libm ops for PowerPC.
106 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
107 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
108 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
110 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
111
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 setOperationAction(ISD::SREM, MVT::i32, Expand);
114 setOperationAction(ISD::UREM, MVT::i32, Expand);
115 setOperationAction(ISD::SREM, MVT::i64, Expand);
116 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000117
118 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
120 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
121 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
122 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
123 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
124 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
125 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
126 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000127
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000128 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f64, Expand);
130 setOperationAction(ISD::FCOS , MVT::f64, Expand);
131 setOperationAction(ISD::FREM , MVT::f64, Expand);
132 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::FSIN , MVT::f32, Expand);
135 setOperationAction(ISD::FCOS , MVT::f32, Expand);
136 setOperationAction(ISD::FREM , MVT::f32, Expand);
137 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000138 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000139
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000142 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000143 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
145 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
149 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000150
Nate Begemand88fc032006-01-14 03:14:10 +0000151 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
153 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
154 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000155 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
156 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
158 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
159 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000160 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
161 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000162
Nate Begeman35ef9132006-01-11 21:21:00 +0000163 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
165 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000167 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SELECT, MVT::i32, Expand);
169 setOperationAction(ISD::SELECT, MVT::i64, Expand);
170 setOperationAction(ISD::SELECT, MVT::f32, Expand);
171 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000172
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000173 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
175 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000176
Nate Begeman750ac1b2006-02-01 07:19:44 +0000177 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000179
Nate Begeman81e80972006-03-17 01:40:33 +0000180 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000184
Chris Lattnerf7605322005-08-31 21:09:52 +0000185 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000187
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000188 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
190 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000191
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000192 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
193 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
194 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
195 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000196
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000197 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000199
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
201 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
202 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
203 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000204
205
206 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000207 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
209 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000210 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
212 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
214 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000215 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
217 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Nate Begeman1db3c922008-08-11 17:36:31 +0000219 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000221
222 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000223 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
224 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000225
Nate Begemanacc398c2006-01-25 18:21:52 +0000226 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Hal Finkel179a4dd2012-03-24 03:53:55 +0000229 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()) {
230 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
231 // VAARG always uses double-word chunks, so promote anything smaller.
232 setOperationAction(ISD::VAARG, MVT::i1, Promote);
233 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
234 setOperationAction(ISD::VAARG, MVT::i8, Promote);
235 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
236 setOperationAction(ISD::VAARG, MVT::i16, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i32, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::Other, Expand);
241 } else {
242 // VAARG is custom lowered with the 32-bit SVR4 ABI.
243 setOperationAction(ISD::VAARG, MVT::Other, Custom);
244 setOperationAction(ISD::VAARG, MVT::i64, Custom);
245 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000246 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000249 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
251 setOperationAction(ISD::VAEND , MVT::Other, Expand);
252 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
253 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
254 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
255 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000256
Chris Lattner6d92cad2006-03-26 10:06:40 +0000257 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Dale Johannesen53e4e442008-11-07 22:54:33 +0000260 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
262 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
263 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
264 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
265 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000273
Chris Lattnera7a58542006-06-16 17:34:12 +0000274 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000275 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
277 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
278 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
279 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000280 // This is just the low 32 bits of a (signed) fp->i64 conversion.
281 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Chris Lattner7fbcef72006-03-24 07:53:47 +0000284 // FIXME: disable this lowered code. This generates 64-bit register values,
285 // and we don't model the fact that the top part is clobbered by calls. We
286 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000288 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000289 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000291 }
292
Chris Lattnera7a58542006-06-16 17:34:12 +0000293 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000294 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000296 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000298 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
300 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
301 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000302 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000303 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
305 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
306 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000307 }
Evan Chengd30bf012006-03-01 01:11:20 +0000308
Nate Begeman425a9692005-11-29 08:17:20 +0000309 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000310 // First set operation action for all vector types to expand. Then we
311 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
313 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
314 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000315
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000316 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317 setOperationAction(ISD::ADD , VT, Legal);
318 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000319
Chris Lattner7ff7e672006-04-04 17:25:31 +0000320 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000323
324 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000327 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000337
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000338 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::MUL , VT, Expand);
340 setOperationAction(ISD::SDIV, VT, Expand);
341 setOperationAction(ISD::SREM, VT, Expand);
342 setOperationAction(ISD::UDIV, VT, Expand);
343 setOperationAction(ISD::UREM, VT, Expand);
344 setOperationAction(ISD::FDIV, VT, Expand);
345 setOperationAction(ISD::FNEG, VT, Expand);
346 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
347 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
348 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
349 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
350 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
351 setOperationAction(ISD::UDIVREM, VT, Expand);
352 setOperationAction(ISD::SDIVREM, VT, Expand);
353 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
354 setOperationAction(ISD::FPOW, VT, Expand);
355 setOperationAction(ISD::CTPOP, VT, Expand);
356 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000357 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000358 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000359 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000360 }
361
Chris Lattner7ff7e672006-04-04 17:25:31 +0000362 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
363 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::AND , MVT::v4i32, Legal);
367 setOperationAction(ISD::OR , MVT::v4i32, Legal);
368 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
369 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
370 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
371 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000372
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
374 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
375 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
376 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
379 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
380 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
381 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
384 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
387 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
388 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
389 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000390 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000391
Eli Friedman4db5aca2011-08-29 18:23:02 +0000392 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
393 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
394
Duncan Sands03228082008-11-23 15:47:28 +0000395 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000396 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000397
Jim Laskey2ad9f172007-02-22 14:56:36 +0000398 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000399 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000400 setExceptionPointerRegister(PPC::X3);
401 setExceptionSelectorRegister(PPC::X4);
402 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000403 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000404 setExceptionPointerRegister(PPC::R3);
405 setExceptionSelectorRegister(PPC::R4);
406 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000407
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000408 // We have target-specific dag combine patterns for the following nodes:
409 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000410 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000411 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000412 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000413
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000414 // Darwin long double math library functions have $LDBL128 appended.
415 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000416 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000417 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
418 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000419 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
420 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000421 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
422 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
423 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
424 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
425 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000426 }
427
Hal Finkelc6129162011-10-17 18:53:03 +0000428 setMinFunctionAlignment(2);
429 if (PPCSubTarget.isDarwin())
430 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000431
Eli Friedman26689ac2011-08-03 21:06:02 +0000432 setInsertFencesForAtomic(true);
433
Hal Finkel768c65f2011-11-22 16:21:04 +0000434 setSchedulingPreference(Sched::Hybrid);
435
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000436 computeRegisterProperties();
437}
438
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000439/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
440/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000441unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000442 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000443 // Darwin passes everything on 4 byte boundary.
444 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
445 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000446 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000447 return 4;
448}
449
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000450const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
451 switch (Opcode) {
452 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000453 case PPCISD::FSEL: return "PPCISD::FSEL";
454 case PPCISD::FCFID: return "PPCISD::FCFID";
455 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
456 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
457 case PPCISD::STFIWX: return "PPCISD::STFIWX";
458 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
459 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
460 case PPCISD::VPERM: return "PPCISD::VPERM";
461 case PPCISD::Hi: return "PPCISD::Hi";
462 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000463 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000464 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
465 case PPCISD::LOAD: return "PPCISD::LOAD";
466 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000467 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
468 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
469 case PPCISD::SRL: return "PPCISD::SRL";
470 case PPCISD::SRA: return "PPCISD::SRA";
471 case PPCISD::SHL: return "PPCISD::SHL";
472 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
473 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000474 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000475 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000476 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000477 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000478 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000479 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
480 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000481 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
482 case PPCISD::MFCR: return "PPCISD::MFCR";
483 case PPCISD::VCMP: return "PPCISD::VCMP";
484 case PPCISD::VCMPo: return "PPCISD::VCMPo";
485 case PPCISD::LBRX: return "PPCISD::LBRX";
486 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000487 case PPCISD::LARX: return "PPCISD::LARX";
488 case PPCISD::STCX: return "PPCISD::STCX";
489 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
490 case PPCISD::MFFS: return "PPCISD::MFFS";
491 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
492 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
493 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
494 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000495 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000496 }
497}
498
Duncan Sands28b77e92011-09-06 19:07:46 +0000499EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000501}
502
Chris Lattner1a635d62006-04-14 06:01:58 +0000503//===----------------------------------------------------------------------===//
504// Node matching predicates, for use by the tblgen matching code.
505//===----------------------------------------------------------------------===//
506
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000507/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000508static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000509 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000510 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000511 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000512 // Maybe this has already been legalized into the constant pool?
513 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000514 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000515 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000516 }
517 return false;
518}
519
Chris Lattnerddb739e2006-04-06 17:23:16 +0000520/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
521/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000522static bool isConstantOrUndef(int Op, int Val) {
523 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000524}
525
526/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
527/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000528bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000529 if (!isUnary) {
530 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000531 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000532 return false;
533 } else {
534 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000535 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
536 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000537 return false;
538 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000539 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000540}
541
542/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
543/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000544bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000545 if (!isUnary) {
546 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
548 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000549 return false;
550 } else {
551 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000552 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
553 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
554 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
555 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000556 return false;
557 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000558 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000559}
560
Chris Lattnercaad1632006-04-06 22:02:42 +0000561/// isVMerge - Common function, used to match vmrg* shuffles.
562///
Nate Begeman9008ca62009-04-27 18:41:29 +0000563static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000564 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000566 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000567 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
568 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000569
Chris Lattner116cc482006-04-06 21:11:54 +0000570 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
571 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000572 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000573 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000574 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000575 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000576 return false;
577 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000579}
580
581/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
582/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000583bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000585 if (!isUnary)
586 return isVMerge(N, UnitSize, 8, 24);
587 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000588}
589
590/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
591/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000592bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000594 if (!isUnary)
595 return isVMerge(N, UnitSize, 0, 16);
596 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000597}
598
599
Chris Lattnerd0608e12006-04-06 18:26:28 +0000600/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
601/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000602int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000604 "PPC only supports shuffles by bytes!");
605
606 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000607
Chris Lattnerd0608e12006-04-06 18:26:28 +0000608 // Find the first non-undef value in the shuffle mask.
609 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000610 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000611 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000612
Chris Lattnerd0608e12006-04-06 18:26:28 +0000613 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000614
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000616 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000617 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000618 if (ShiftAmt < i) return -1;
619 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000620
Chris Lattnerf24380e2006-04-06 22:28:36 +0000621 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000623 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000625 return -1;
626 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000628 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000629 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000630 return -1;
631 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000632 return ShiftAmt;
633}
Chris Lattneref819f82006-03-20 06:33:01 +0000634
635/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
636/// specifies a splat of a single element that is suitable for input to
637/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000638bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000640 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000641
Chris Lattner88a99ef2006-03-20 06:37:44 +0000642 // This is a splat operation if each element of the permute is the same, and
643 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000645
Nate Begeman9008ca62009-04-27 18:41:29 +0000646 // FIXME: Handle UNDEF elements too!
647 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000648 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000649
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 // Check that the indices are consecutive, in the case of a multi-byte element
651 // splatted with a v16i8 mask.
652 for (unsigned i = 1; i != EltSize; ++i)
653 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000654 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000655
Chris Lattner7ff7e672006-04-04 17:25:31 +0000656 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000657 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000658 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000659 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000660 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000661 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000662 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000663}
664
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000665/// isAllNegativeZeroVector - Returns true if all elements of build_vector
666/// are -0.0.
667bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000668 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
669
670 APInt APVal, APUndef;
671 unsigned BitSize;
672 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000673
Dale Johannesen1e608812009-11-13 01:45:18 +0000674 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000675 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000676 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000677
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000678 return false;
679}
680
Chris Lattneref819f82006-03-20 06:33:01 +0000681/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
682/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000683unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
685 assert(isSplatShuffleMask(SVOp, EltSize));
686 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000687}
688
Chris Lattnere87192a2006-04-12 17:37:20 +0000689/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000690/// by using a vspltis[bhw] instruction of the specified element size, return
691/// the constant being splatted. The ByteSize field indicates the number of
692/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000693SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
694 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000695
696 // If ByteSize of the splat is bigger than the element size of the
697 // build_vector, then we have a case where we are checking for a splat where
698 // multiple elements of the buildvector are folded together into a single
699 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
700 unsigned EltSize = 16/N->getNumOperands();
701 if (EltSize < ByteSize) {
702 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000703 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000704 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000705
Chris Lattner79d9a882006-04-08 07:14:26 +0000706 // See if all of the elements in the buildvector agree across.
707 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
708 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
709 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000710 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000711
Scott Michelfdc40a02009-02-17 22:15:04 +0000712
Gabor Greifba36cb52008-08-28 21:40:38 +0000713 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000714 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
715 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000716 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000717 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000718
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
720 // either constant or undef values that are identical for each chunk. See
721 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000722
Chris Lattner79d9a882006-04-08 07:14:26 +0000723 // Check to see if all of the leading entries are either 0 or -1. If
724 // neither, then this won't fit into the immediate field.
725 bool LeadingZero = true;
726 bool LeadingOnes = true;
727 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000728 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Chris Lattner79d9a882006-04-08 07:14:26 +0000730 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
731 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
732 }
733 // Finally, check the least significant entry.
734 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000735 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000737 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000738 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000740 }
741 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000742 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000744 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000745 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000747 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000748
Dan Gohman475871a2008-07-27 21:46:04 +0000749 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000750 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 // Check to see if this buildvec has a single non-undef value in its elements.
753 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
754 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000755 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000756 OpVal = N->getOperand(i);
757 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000758 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000759 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000760
Gabor Greifba36cb52008-08-28 21:40:38 +0000761 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000762
Eli Friedman1a8229b2009-05-24 02:03:36 +0000763 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000764 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000765 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000766 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000767 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000769 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000770 }
771
772 // If the splat value is larger than the element value, then we can never do
773 // this splat. The only case that we could fit the replicated bits into our
774 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000775 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000776
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000777 // If the element value is larger than the splat value, cut it in half and
778 // check to see if the two halves are equal. Continue doing this until we
779 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
780 while (ValSizeInBytes > ByteSize) {
781 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000782
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000783 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000784 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
785 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000786 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000787 }
788
789 // Properly sign extend the value.
790 int ShAmt = (4-ByteSize)*8;
791 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000792
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000793 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000794 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000795
Chris Lattner140a58f2006-04-08 06:46:53 +0000796 // Finally, if this value fits in a 5 bit sext field, return it
797 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000799 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000800}
801
Chris Lattner1a635d62006-04-14 06:01:58 +0000802//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000803// Addressing Mode Selection
804//===----------------------------------------------------------------------===//
805
806/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
807/// or 64-bit immediate, and if the value can be accurately represented as a
808/// sign extension from a 16-bit value. If so, this returns true and the
809/// immediate.
810static bool isIntS16Immediate(SDNode *N, short &Imm) {
811 if (N->getOpcode() != ISD::Constant)
812 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000813
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000814 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000816 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000817 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000818 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000819}
Dan Gohman475871a2008-07-27 21:46:04 +0000820static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000821 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000822}
823
824
825/// SelectAddressRegReg - Given the specified addressed, check to see if it
826/// can be represented as an indexed [r+r] operation. Returns false if it
827/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000828bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
829 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000830 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000831 short imm = 0;
832 if (N.getOpcode() == ISD::ADD) {
833 if (isIntS16Immediate(N.getOperand(1), imm))
834 return false; // r+i
835 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
836 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000838 Base = N.getOperand(0);
839 Index = N.getOperand(1);
840 return true;
841 } else if (N.getOpcode() == ISD::OR) {
842 if (isIntS16Immediate(N.getOperand(1), imm))
843 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000844
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000845 // If this is an or of disjoint bitfields, we can codegen this as an add
846 // (for better address arithmetic) if the LHS and RHS of the OR are provably
847 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000848 APInt LHSKnownZero, LHSKnownOne;
849 APInt RHSKnownZero, RHSKnownOne;
850 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000851 APInt::getAllOnesValue(N.getOperand(0)
852 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000853 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000854
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000855 if (LHSKnownZero.getBoolValue()) {
856 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000857 APInt::getAllOnesValue(N.getOperand(1)
858 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000859 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000860 // If all of the bits are known zero on the LHS or RHS, the add won't
861 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000862 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 Base = N.getOperand(0);
864 Index = N.getOperand(1);
865 return true;
866 }
867 }
868 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000869
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000870 return false;
871}
872
873/// Returns true if the address N can be represented by a base register plus
874/// a signed 16-bit displacement [r+imm], and if it is not better
875/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000876bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000877 SDValue &Base,
878 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000879 // FIXME dl should come from parent load or store, not from address
880 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000881 // If this can be more profitably realized as r+r, fail.
882 if (SelectAddressRegReg(N, Disp, Base, DAG))
883 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000884
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 if (N.getOpcode() == ISD::ADD) {
886 short imm = 0;
887 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
890 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
891 } else {
892 Base = N.getOperand(0);
893 }
894 return true; // [r+i]
895 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
896 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000897 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 && "Cannot handle constant offsets yet!");
899 Disp = N.getOperand(1).getOperand(0); // The global address.
900 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
901 Disp.getOpcode() == ISD::TargetConstantPool ||
902 Disp.getOpcode() == ISD::TargetJumpTable);
903 Base = N.getOperand(0);
904 return true; // [&g+r]
905 }
906 } else if (N.getOpcode() == ISD::OR) {
907 short imm = 0;
908 if (isIntS16Immediate(N.getOperand(1), imm)) {
909 // If this is an or of disjoint bitfields, we can codegen this as an add
910 // (for better address arithmetic) if the LHS and RHS of the OR are
911 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000912 APInt LHSKnownZero, LHSKnownOne;
913 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000914 APInt::getAllOnesValue(N.getOperand(0)
915 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000916 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000917
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000918 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 // If all of the bits are known zero on the LHS or RHS, the add won't
920 // carry.
921 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 return true;
924 }
925 }
926 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
927 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000928
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000929 // If this address fits entirely in a 16-bit sext immediate field, codegen
930 // this as "d, 0"
931 short Imm;
932 if (isIntS16Immediate(CN, Imm)) {
933 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000934 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
935 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936 return true;
937 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000938
939 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000941 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
942 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000943
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000944 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
948 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000949 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 return true;
951 }
952 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000953
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 Disp = DAG.getTargetConstant(0, getPointerTy());
955 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
956 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
957 else
958 Base = N;
959 return true; // [r+0]
960}
961
962/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
963/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000964bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
965 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000966 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 // Check to see if we can easily represent this as an [r+r] address. This
968 // will fail if it thinks that the address is more profitably represented as
969 // reg+imm, e.g. where imm = 0.
970 if (SelectAddressRegReg(N, Base, Index, DAG))
971 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000972
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 // If the operand is an addition, always emit this as [r+r], since this is
974 // better (for code size, and execution, as the memop does the add for free)
975 // than emitting an explicit add.
976 if (N.getOpcode() == ISD::ADD) {
977 Base = N.getOperand(0);
978 Index = N.getOperand(1);
979 return true;
980 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000981
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000983 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
984 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985 Index = N;
986 return true;
987}
988
989/// SelectAddressRegImmShift - Returns true if the address N can be
990/// represented by a base register plus a signed 14-bit displacement
991/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000992bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
993 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000994 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000995 // FIXME dl should come from the parent load or store, not the address
996 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997 // If this can be more profitably realized as r+r, fail.
998 if (SelectAddressRegReg(N, Disp, Base, DAG))
999 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001000
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 if (N.getOpcode() == ISD::ADD) {
1002 short imm = 0;
1003 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1006 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1007 } else {
1008 Base = N.getOperand(0);
1009 }
1010 return true; // [r+i]
1011 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1012 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001013 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001014 && "Cannot handle constant offsets yet!");
1015 Disp = N.getOperand(1).getOperand(0); // The global address.
1016 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1017 Disp.getOpcode() == ISD::TargetConstantPool ||
1018 Disp.getOpcode() == ISD::TargetJumpTable);
1019 Base = N.getOperand(0);
1020 return true; // [&g+r]
1021 }
1022 } else if (N.getOpcode() == ISD::OR) {
1023 short imm = 0;
1024 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1025 // If this is an or of disjoint bitfields, we can codegen this as an add
1026 // (for better address arithmetic) if the LHS and RHS of the OR are
1027 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001028 APInt LHSKnownZero, LHSKnownOne;
1029 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001030 APInt::getAllOnesValue(N.getOperand(0)
1031 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001032 LHSKnownZero, LHSKnownOne);
1033 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 // If all of the bits are known zero on the LHS or RHS, the add won't
1035 // carry.
1036 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001037 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001038 return true;
1039 }
1040 }
1041 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001042 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001043 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001044 // If this address fits entirely in a 14-bit sext immediate field, codegen
1045 // this as "d, 0"
1046 short Imm;
1047 if (isIntS16Immediate(CN, Imm)) {
1048 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001049 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1050 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001051 return true;
1052 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001054 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001055 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001056 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1057 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001058
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001059 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001060 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1061 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1062 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001063 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001064 return true;
1065 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001066 }
1067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 Disp = DAG.getTargetConstant(0, getPointerTy());
1070 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1071 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1072 else
1073 Base = N;
1074 return true; // [r+0]
1075}
1076
1077
1078/// getPreIndexedAddressParts - returns true by value, base pointer and
1079/// offset pointer and addressing mode by reference if the node's address
1080/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001081bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1082 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001083 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001084 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001085 // Disabled by default for now.
1086 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001087
Dan Gohman475871a2008-07-27 21:46:04 +00001088 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001089 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001090 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1091 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001092 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001093
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001094 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001095 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001096 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001097 } else
1098 return false;
1099
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001100 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001101 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001102 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001103
Chris Lattner0851b4f2006-11-15 19:55:13 +00001104 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattner0851b4f2006-11-15 19:55:13 +00001106 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001108 // reg + imm
1109 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1110 return false;
1111 } else {
1112 // reg + imm * 4.
1113 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1114 return false;
1115 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001116
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001117 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001118 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1119 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001120 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001121 LD->getExtensionType() == ISD::SEXTLOAD &&
1122 isa<ConstantSDNode>(Offset))
1123 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001124 }
1125
Chris Lattner4eab7142006-11-10 02:08:47 +00001126 AM = ISD::PRE_INC;
1127 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001128}
1129
1130//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001131// LowerOperation implementation
1132//===----------------------------------------------------------------------===//
1133
Chris Lattner1e61e692010-11-15 02:46:57 +00001134/// GetLabelAccessInfo - Return true if we should reference labels using a
1135/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1136static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001137 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1138 HiOpFlags = PPCII::MO_HA16;
1139 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001140
Chris Lattner1e61e692010-11-15 02:46:57 +00001141 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1142 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001143 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001144 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001145 if (isPIC) {
1146 HiOpFlags |= PPCII::MO_PIC_FLAG;
1147 LoOpFlags |= PPCII::MO_PIC_FLAG;
1148 }
1149
1150 // If this is a reference to a global value that requires a non-lazy-ptr, make
1151 // sure that instruction lowering adds it.
1152 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1153 HiOpFlags |= PPCII::MO_NLP_FLAG;
1154 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001155
Chris Lattner6d2ff122010-11-15 03:13:19 +00001156 if (GV->hasHiddenVisibility()) {
1157 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1158 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1159 }
1160 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001161
Chris Lattner1e61e692010-11-15 02:46:57 +00001162 return isPIC;
1163}
1164
1165static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1166 SelectionDAG &DAG) {
1167 EVT PtrVT = HiPart.getValueType();
1168 SDValue Zero = DAG.getConstant(0, PtrVT);
1169 DebugLoc DL = HiPart.getDebugLoc();
1170
1171 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1172 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001173
Chris Lattner1e61e692010-11-15 02:46:57 +00001174 // With PIC, the first instruction is actually "GR+hi(&G)".
1175 if (isPIC)
1176 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1177 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001178
Chris Lattner1e61e692010-11-15 02:46:57 +00001179 // Generate non-pic code that has direct accesses to the constant pool.
1180 // The address of the global is just (hi(&g)+lo(&g)).
1181 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1182}
1183
Scott Michelfdc40a02009-02-17 22:15:04 +00001184SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001185 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001186 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001187 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001188 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001189
Chris Lattner1e61e692010-11-15 02:46:57 +00001190 unsigned MOHiFlag, MOLoFlag;
1191 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1192 SDValue CPIHi =
1193 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1194 SDValue CPILo =
1195 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1196 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001197}
1198
Dan Gohmand858e902010-04-17 15:26:15 +00001199SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001200 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001201 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001202
Chris Lattner1e61e692010-11-15 02:46:57 +00001203 unsigned MOHiFlag, MOLoFlag;
1204 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1205 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1206 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1207 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001208}
1209
Dan Gohmand858e902010-04-17 15:26:15 +00001210SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1211 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001212 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001213
Dan Gohman46510a72010-04-15 01:51:59 +00001214 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001215
Chris Lattner1e61e692010-11-15 02:46:57 +00001216 unsigned MOHiFlag, MOLoFlag;
1217 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1218 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1219 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1220 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1221}
1222
1223SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1224 SelectionDAG &DAG) const {
1225 EVT PtrVT = Op.getValueType();
1226 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1227 DebugLoc DL = GSDN->getDebugLoc();
1228 const GlobalValue *GV = GSDN->getGlobal();
1229
Chris Lattner1e61e692010-11-15 02:46:57 +00001230 // 64-bit SVR4 ABI code is always position-independent.
1231 // The actual address of the GlobalValue is stored in the TOC.
1232 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1233 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1234 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1235 DAG.getRegister(PPC::X2, MVT::i64));
1236 }
1237
Chris Lattner6d2ff122010-11-15 03:13:19 +00001238 unsigned MOHiFlag, MOLoFlag;
1239 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001240
Chris Lattner6d2ff122010-11-15 03:13:19 +00001241 SDValue GAHi =
1242 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1243 SDValue GALo =
1244 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001245
Chris Lattner6d2ff122010-11-15 03:13:19 +00001246 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001247
Chris Lattner6d2ff122010-11-15 03:13:19 +00001248 // If the global reference is actually to a non-lazy-pointer, we have to do an
1249 // extra load to get the address of the global.
1250 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1251 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001252 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001253 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001254}
1255
Dan Gohmand858e902010-04-17 15:26:15 +00001256SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001257 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001258 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001259
Chris Lattner1a635d62006-04-14 06:01:58 +00001260 // If we're comparing for equality to zero, expose the fact that this is
1261 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1262 // fold the new nodes.
1263 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1264 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001265 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001266 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001267 if (VT.bitsLT(MVT::i32)) {
1268 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001269 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001270 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001271 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001272 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1273 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 DAG.getConstant(Log2b, MVT::i32));
1275 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001277 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001278 // optimized. FIXME: revisit this when we can custom lower all setcc
1279 // optimizations.
1280 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001281 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001283
Chris Lattner1a635d62006-04-14 06:01:58 +00001284 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001285 // by xor'ing the rhs with the lhs, which is faster than setting a
1286 // condition register, reading it back out, and masking the correct bit. The
1287 // normal approach here uses sub to do this instead of xor. Using xor exposes
1288 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001289 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001290 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001291 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001292 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001293 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001294 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001295 }
Dan Gohman475871a2008-07-27 21:46:04 +00001296 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001297}
1298
Dan Gohman475871a2008-07-27 21:46:04 +00001299SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001300 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001301 SDNode *Node = Op.getNode();
1302 EVT VT = Node->getValueType(0);
1303 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1304 SDValue InChain = Node->getOperand(0);
1305 SDValue VAListPtr = Node->getOperand(1);
1306 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1307 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001308
Roman Divackybdb226e2011-06-28 15:30:42 +00001309 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1310
1311 // gpr_index
1312 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1313 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1314 false, false, 0);
1315 InChain = GprIndex.getValue(1);
1316
1317 if (VT == MVT::i64) {
1318 // Check if GprIndex is even
1319 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1320 DAG.getConstant(1, MVT::i32));
1321 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1322 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1323 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1324 DAG.getConstant(1, MVT::i32));
1325 // Align GprIndex to be even if it isn't
1326 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1327 GprIndex);
1328 }
1329
1330 // fpr index is 1 byte after gpr
1331 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1332 DAG.getConstant(1, MVT::i32));
1333
1334 // fpr
1335 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1336 FprPtr, MachinePointerInfo(SV), MVT::i8,
1337 false, false, 0);
1338 InChain = FprIndex.getValue(1);
1339
1340 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1341 DAG.getConstant(8, MVT::i32));
1342
1343 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1344 DAG.getConstant(4, MVT::i32));
1345
1346 // areas
1347 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001348 MachinePointerInfo(), false, false,
1349 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001350 InChain = OverflowArea.getValue(1);
1351
1352 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001353 MachinePointerInfo(), false, false,
1354 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001355 InChain = RegSaveArea.getValue(1);
1356
1357 // select overflow_area if index > 8
1358 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1359 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1360
Roman Divackybdb226e2011-06-28 15:30:42 +00001361 // adjustment constant gpr_index * 4/8
1362 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1363 VT.isInteger() ? GprIndex : FprIndex,
1364 DAG.getConstant(VT.isInteger() ? 4 : 8,
1365 MVT::i32));
1366
1367 // OurReg = RegSaveArea + RegConstant
1368 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1369 RegConstant);
1370
1371 // Floating types are 32 bytes into RegSaveArea
1372 if (VT.isFloatingPoint())
1373 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1374 DAG.getConstant(32, MVT::i32));
1375
1376 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1377 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1378 VT.isInteger() ? GprIndex : FprIndex,
1379 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1380 MVT::i32));
1381
1382 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1383 VT.isInteger() ? VAListPtr : FprPtr,
1384 MachinePointerInfo(SV),
1385 MVT::i8, false, false, 0);
1386
1387 // determine if we should load from reg_save_area or overflow_area
1388 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1389
1390 // increase overflow_area by 4/8 if gpr/fpr > 8
1391 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1392 DAG.getConstant(VT.isInteger() ? 4 : 8,
1393 MVT::i32));
1394
1395 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1396 OverflowAreaPlusN);
1397
1398 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1399 OverflowAreaPtr,
1400 MachinePointerInfo(),
1401 MVT::i32, false, false, 0);
1402
Pete Cooperd752e0f2011-11-08 18:42:53 +00001403 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1404 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001405}
1406
Duncan Sands4a544a72011-09-06 13:37:06 +00001407SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1408 SelectionDAG &DAG) const {
1409 return Op.getOperand(0);
1410}
1411
1412SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1413 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001414 SDValue Chain = Op.getOperand(0);
1415 SDValue Trmp = Op.getOperand(1); // trampoline
1416 SDValue FPtr = Op.getOperand(2); // nested function
1417 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001418 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001419
Owen Andersone50ed302009-08-10 22:56:29 +00001420 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001422 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001423 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1424 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001425
Scott Michelfdc40a02009-02-17 22:15:04 +00001426 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001427 TargetLowering::ArgListEntry Entry;
1428
1429 Entry.Ty = IntPtrTy;
1430 Entry.Node = Trmp; Args.push_back(Entry);
1431
1432 // TrampSize == (isPPC64 ? 48 : 40);
1433 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001434 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001435 Args.push_back(Entry);
1436
1437 Entry.Node = FPtr; Args.push_back(Entry);
1438 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001439
Bill Wendling77959322008-09-17 00:30:57 +00001440 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1441 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001442 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001443 false, false, false, false, 0, CallingConv::C,
1444 /*isTailCall=*/false,
1445 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001446 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001447 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001448
Duncan Sands4a544a72011-09-06 13:37:06 +00001449 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001450}
1451
Dan Gohman475871a2008-07-27 21:46:04 +00001452SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001453 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001454 MachineFunction &MF = DAG.getMachineFunction();
1455 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1456
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001457 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001458
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001459 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001460 // vastart just stores the address of the VarArgsFrameIndex slot into the
1461 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001462 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001463 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001464 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001465 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1466 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001467 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001468 }
1469
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001470 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001471 // We suppose the given va_list is already allocated.
1472 //
1473 // typedef struct {
1474 // char gpr; /* index into the array of 8 GPRs
1475 // * stored in the register save area
1476 // * gpr=0 corresponds to r3,
1477 // * gpr=1 to r4, etc.
1478 // */
1479 // char fpr; /* index into the array of 8 FPRs
1480 // * stored in the register save area
1481 // * fpr=0 corresponds to f1,
1482 // * fpr=1 to f2, etc.
1483 // */
1484 // char *overflow_arg_area;
1485 // /* location on stack that holds
1486 // * the next overflow argument
1487 // */
1488 // char *reg_save_area;
1489 // /* where r3:r10 and f1:f8 (if saved)
1490 // * are stored
1491 // */
1492 // } va_list[1];
1493
1494
Dan Gohman1e93df62010-04-17 14:41:14 +00001495 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1496 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001497
Nicolas Geoffray01119992007-04-03 13:59:52 +00001498
Owen Andersone50ed302009-08-10 22:56:29 +00001499 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Dan Gohman1e93df62010-04-17 14:41:14 +00001501 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1502 PtrVT);
1503 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1504 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001505
Duncan Sands83ec4b62008-06-06 12:08:01 +00001506 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001507 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001508
Duncan Sands83ec4b62008-06-06 12:08:01 +00001509 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001510 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001511
1512 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001513 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Dan Gohman69de1932008-02-06 22:27:42 +00001515 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Nicolas Geoffray01119992007-04-03 13:59:52 +00001517 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001518 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001519 Op.getOperand(1),
1520 MachinePointerInfo(SV),
1521 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001522 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001523 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001524 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001525
Nicolas Geoffray01119992007-04-03 13:59:52 +00001526 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001527 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001528 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1529 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001530 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001531 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001532 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001533
Nicolas Geoffray01119992007-04-03 13:59:52 +00001534 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001535 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001536 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1537 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001538 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001539 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001540 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001541
1542 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001543 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1544 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001545 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001546
Chris Lattner1a635d62006-04-14 06:01:58 +00001547}
1548
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001549#include "PPCGenCallingConv.inc"
1550
Duncan Sands1e96bab2010-11-04 10:49:57 +00001551static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001552 CCValAssign::LocInfo &LocInfo,
1553 ISD::ArgFlagsTy &ArgFlags,
1554 CCState &State) {
1555 return true;
1556}
1557
Duncan Sands1e96bab2010-11-04 10:49:57 +00001558static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001559 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001560 CCValAssign::LocInfo &LocInfo,
1561 ISD::ArgFlagsTy &ArgFlags,
1562 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001563 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001564 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1565 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1566 };
1567 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001568
Tilmann Schellerffd02002009-07-03 06:45:56 +00001569 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1570
1571 // Skip one register if the first unallocated register has an even register
1572 // number and there are still argument registers available which have not been
1573 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1574 // need to skip a register if RegNum is odd.
1575 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1576 State.AllocateReg(ArgRegs[RegNum]);
1577 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001578
Tilmann Schellerffd02002009-07-03 06:45:56 +00001579 // Always return false here, as this function only makes sure that the first
1580 // unallocated register has an odd register number and does not actually
1581 // allocate a register for the current argument.
1582 return false;
1583}
1584
Duncan Sands1e96bab2010-11-04 10:49:57 +00001585static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001586 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001587 CCValAssign::LocInfo &LocInfo,
1588 ISD::ArgFlagsTy &ArgFlags,
1589 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001590 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001591 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1592 PPC::F8
1593 };
1594
1595 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001596
Tilmann Schellerffd02002009-07-03 06:45:56 +00001597 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1598
1599 // If there is only one Floating-point register left we need to put both f64
1600 // values of a split ppc_fp128 value on the stack.
1601 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1602 State.AllocateReg(ArgRegs[RegNum]);
1603 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001604
Tilmann Schellerffd02002009-07-03 06:45:56 +00001605 // Always return false here, as this function only makes sure that the two f64
1606 // values a ppc_fp128 value is split into are both passed in registers or both
1607 // passed on the stack and does not actually allocate a register for the
1608 // current argument.
1609 return false;
1610}
1611
Chris Lattner9f0bc652007-02-25 05:34:32 +00001612/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001613/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001614static const uint16_t *GetFPR() {
1615 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001616 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001617 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001618 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001619
Chris Lattner9f0bc652007-02-25 05:34:32 +00001620 return FPR;
1621}
1622
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001623/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1624/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001625static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001626 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001627 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001628 if (Flags.isByVal())
1629 ArgSize = Flags.getByValSize();
1630 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1631
1632 return ArgSize;
1633}
1634
Dan Gohman475871a2008-07-27 21:46:04 +00001635SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001637 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638 const SmallVectorImpl<ISD::InputArg>
1639 &Ins,
1640 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001641 SmallVectorImpl<SDValue> &InVals)
1642 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001643 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1645 dl, DAG, InVals);
1646 } else {
1647 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1648 dl, DAG, InVals);
1649 }
1650}
1651
1652SDValue
1653PPCTargetLowering::LowerFormalArguments_SVR4(
1654 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001655 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 const SmallVectorImpl<ISD::InputArg>
1657 &Ins,
1658 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001659 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001661 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001662 // +-----------------------------------+
1663 // +--> | Back chain |
1664 // | +-----------------------------------+
1665 // | | Floating-point register save area |
1666 // | +-----------------------------------+
1667 // | | General register save area |
1668 // | +-----------------------------------+
1669 // | | CR save word |
1670 // | +-----------------------------------+
1671 // | | VRSAVE save word |
1672 // | +-----------------------------------+
1673 // | | Alignment padding |
1674 // | +-----------------------------------+
1675 // | | Vector register save area |
1676 // | +-----------------------------------+
1677 // | | Local variable space |
1678 // | +-----------------------------------+
1679 // | | Parameter list area |
1680 // | +-----------------------------------+
1681 // | | LR save word |
1682 // | +-----------------------------------+
1683 // SP--> +--- | Back chain |
1684 // +-----------------------------------+
1685 //
1686 // Specifications:
1687 // System V Application Binary Interface PowerPC Processor Supplement
1688 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001689
Tilmann Schellerffd02002009-07-03 06:45:56 +00001690 MachineFunction &MF = DAG.getMachineFunction();
1691 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001692 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001693
Owen Andersone50ed302009-08-10 22:56:29 +00001694 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001695 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001696 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1697 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698 unsigned PtrByteSize = 4;
1699
1700 // Assign locations to all of the incoming arguments.
1701 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001702 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1703 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001704
1705 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001706 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001707
Dan Gohman98ca4f22009-08-05 01:29:28 +00001708 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001709
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1711 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001712
Tilmann Schellerffd02002009-07-03 06:45:56 +00001713 // Arguments stored in registers.
1714 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001715 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001716 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001717
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001719 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001722 RC = PPC::GPRCRegisterClass;
1723 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001725 RC = PPC::F4RCRegisterClass;
1726 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728 RC = PPC::F8RCRegisterClass;
1729 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 case MVT::v16i8:
1731 case MVT::v8i16:
1732 case MVT::v4i32:
1733 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001734 RC = PPC::VRRCRegisterClass;
1735 break;
1736 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001737
Tilmann Schellerffd02002009-07-03 06:45:56 +00001738 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001739 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001741
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001743 } else {
1744 // Argument stored in memory.
1745 assert(VA.isMemLoc());
1746
1747 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1748 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001749 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001750
1751 // Create load nodes to retrieve arguments from the stack.
1752 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001753 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1754 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001755 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001756 }
1757 }
1758
1759 // Assign locations to all of the incoming aggregate by value arguments.
1760 // Aggregates passed by value are stored in the local variable space of the
1761 // caller's stack frame, right above the parameter list area.
1762 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001763 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1764 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001765
1766 // Reserve stack space for the allocations in CCInfo.
1767 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1768
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001770
1771 // Area that is at least reserved in the caller of this function.
1772 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001773
Tilmann Schellerffd02002009-07-03 06:45:56 +00001774 // Set the size that is at least reserved in caller of this function. Tail
1775 // call optimized function's reserved stack space needs to be aligned so that
1776 // taking the difference between two stack areas will result in an aligned
1777 // stack.
1778 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1779
1780 MinReservedArea =
1781 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001782 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001783
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001784 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785 getStackAlignment();
1786 unsigned AlignMask = TargetAlign-1;
1787 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001788
Tilmann Schellerffd02002009-07-03 06:45:56 +00001789 FI->setMinReservedArea(MinReservedArea);
1790
1791 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001792
Tilmann Schellerffd02002009-07-03 06:45:56 +00001793 // If the function takes variable number of arguments, make a frame index for
1794 // the start of the first vararg value... for expansion of llvm.va_start.
1795 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001796 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001797 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1798 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1799 };
1800 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1801
Craig Topperc5eaae42012-03-11 07:57:25 +00001802 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001803 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1804 PPC::F8
1805 };
1806 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1807
Dan Gohman1e93df62010-04-17 14:41:14 +00001808 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1809 NumGPArgRegs));
1810 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1811 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812
1813 // Make room for NumGPArgRegs and NumFPArgRegs.
1814 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816
Dan Gohman1e93df62010-04-17 14:41:14 +00001817 FuncInfo->setVarArgsStackOffset(
1818 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001819 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820
Dan Gohman1e93df62010-04-17 14:41:14 +00001821 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1822 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001824 // The fixed integer arguments of a variadic function are stored to the
1825 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1826 // the result of va_next.
1827 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1828 // Get an existing live-in vreg, or add a new one.
1829 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1830 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001831 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001832
Dan Gohman98ca4f22009-08-05 01:29:28 +00001833 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001834 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1835 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836 MemOps.push_back(Store);
1837 // Increment the address by four for the next argument to store
1838 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1839 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1840 }
1841
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001842 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1843 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001844 // The double arguments are stored to the VarArgsFrameIndex
1845 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001846 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1847 // Get an existing live-in vreg, or add a new one.
1848 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1849 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001850 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001851
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001853 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1854 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001855 MemOps.push_back(Store);
1856 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858 PtrVT);
1859 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1860 }
1861 }
1862
1863 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001865 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001866
Dan Gohman98ca4f22009-08-05 01:29:28 +00001867 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001868}
1869
1870SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001871PPCTargetLowering::LowerFormalArguments_Darwin(
1872 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001873 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874 const SmallVectorImpl<ISD::InputArg>
1875 &Ins,
1876 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001877 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001878 // TODO: add description of PPC stack frame format, or at least some docs.
1879 //
1880 MachineFunction &MF = DAG.getMachineFunction();
1881 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001882 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Owen Andersone50ed302009-08-10 22:56:29 +00001884 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001886 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001887 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1888 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001889 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001890
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001891 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001892 // Area that is at least reserved in caller of this function.
1893 unsigned MinReservedArea = ArgOffset;
1894
Craig Topperb78ca422012-03-11 07:16:55 +00001895 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001896 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1897 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1898 };
Craig Topperb78ca422012-03-11 07:16:55 +00001899 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001900 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1901 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1902 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001903
Craig Topperb78ca422012-03-11 07:16:55 +00001904 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001905
Craig Topperb78ca422012-03-11 07:16:55 +00001906 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001907 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1908 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1909 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001910
Owen Anderson718cb662007-09-07 04:06:50 +00001911 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001912 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001913 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001914
1915 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001916
Craig Topperb78ca422012-03-11 07:16:55 +00001917 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001918
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001919 // In 32-bit non-varargs functions, the stack space for vectors is after the
1920 // stack space for non-vectors. We do not use this space unless we have
1921 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001922 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001923 // that out...for the pathological case, compute VecArgOffset as the
1924 // start of the vector parameter area. Computing VecArgOffset is the
1925 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001926 unsigned VecArgOffset = ArgOffset;
1927 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001929 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001930 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001932
Duncan Sands276dcbd2008-03-21 09:14:45 +00001933 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001934 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001935 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001936 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001937 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1938 VecArgOffset += ArgSize;
1939 continue;
1940 }
1941
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001943 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 case MVT::i32:
1945 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001946 VecArgOffset += isPPC64 ? 8 : 4;
1947 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001948 case MVT::i64: // PPC64
1949 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001950 VecArgOffset += 8;
1951 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 case MVT::v4f32:
1953 case MVT::v4i32:
1954 case MVT::v8i16:
1955 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001956 // Nothing to do, we're only looking at Nonvector args here.
1957 break;
1958 }
1959 }
1960 }
1961 // We've found where the vector parameter area in memory is. Skip the
1962 // first 12 parameters; these don't use that memory.
1963 VecArgOffset = ((VecArgOffset+15)/16)*16;
1964 VecArgOffset += 12*16;
1965
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001966 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001967 // entry to a function on PPC, the arguments start after the linkage area,
1968 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001969
Dan Gohman475871a2008-07-27 21:46:04 +00001970 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001971 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001973 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001974 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001975 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001976 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001977 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001978 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001979
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001980 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001981
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001982 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1984 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001985 if (isVarArg || isPPC64) {
1986 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001988 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001989 PtrByteSize);
1990 } else nAltivecParamsAtEnd++;
1991 } else
1992 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001994 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001995 PtrByteSize);
1996
Dale Johannesen8419dd62008-03-07 20:27:40 +00001997 // FIXME the codegen can be much improved in some cases.
1998 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001999 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002000 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002001 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002002 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002003 // Objects of size 1 and 2 are right justified, everything else is
2004 // left justified. This means the memory address is adjusted forwards.
2005 if (ObjSize==1 || ObjSize==2) {
2006 CurArgOffset = CurArgOffset + (4 - ObjSize);
2007 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002008 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002009 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002010 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002012 if (ObjSize==1 || ObjSize==2) {
2013 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002014 unsigned VReg;
2015 if (isPPC64)
2016 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2017 else
2018 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002020 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002021 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002022 ObjSize==1 ? MVT::i8 : MVT::i16,
2023 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002024 MemOps.push_back(Store);
2025 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002026 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002027
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002028 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002029
Dale Johannesen7f96f392008-03-08 01:41:42 +00002030 continue;
2031 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002032 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2033 // Store whatever pieces of the object are in registers
2034 // to memory. ArgVal will be address of the beginning of
2035 // the object.
2036 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002037 unsigned VReg;
2038 if (isPPC64)
2039 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2040 else
2041 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002042 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002043 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002044 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002045 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2046 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002047 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002048 MemOps.push_back(Store);
2049 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002050 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002051 } else {
2052 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2053 break;
2054 }
2055 }
2056 continue;
2057 }
2058
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002060 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002062 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002063 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002064 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002066 ++GPR_idx;
2067 } else {
2068 needsLoad = true;
2069 ArgSize = PtrByteSize;
2070 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002071 // All int arguments reserve stack space in the Darwin ABI.
2072 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002073 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002074 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002075 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002077 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002078 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002080
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002082 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002084 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002086 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002087 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002089 DAG.getValueType(ObjectVT));
2090
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002092 }
2093
Chris Lattnerc91a4752006-06-26 22:48:35 +00002094 ++GPR_idx;
2095 } else {
2096 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002097 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002098 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002099 // All int arguments reserve stack space in the Darwin ABI.
2100 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002101 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002102
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 case MVT::f32:
2104 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002105 // Every 4 bytes of argument space consumes one of the GPRs available for
2106 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002107 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002108 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002109 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002110 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002111 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002112 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002113 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002114
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002116 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002117 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002118 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002119
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002121 ++FPR_idx;
2122 } else {
2123 needsLoad = true;
2124 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002125
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002126 // All FP arguments reserve stack space in the Darwin ABI.
2127 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002128 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002129 case MVT::v4f32:
2130 case MVT::v4i32:
2131 case MVT::v8i16:
2132 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002133 // Note that vector arguments in registers don't reserve stack space,
2134 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002135 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002136 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002138 if (isVarArg) {
2139 while ((ArgOffset % 16) != 0) {
2140 ArgOffset += PtrByteSize;
2141 if (GPR_idx != Num_GPR_Regs)
2142 GPR_idx++;
2143 }
2144 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002145 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002146 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002147 ++VR_idx;
2148 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002149 if (!isVarArg && !isPPC64) {
2150 // Vectors go after all the nonvectors.
2151 CurArgOffset = VecArgOffset;
2152 VecArgOffset += 16;
2153 } else {
2154 // Vectors are aligned.
2155 ArgOffset = ((ArgOffset+15)/16)*16;
2156 CurArgOffset = ArgOffset;
2157 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002158 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002159 needsLoad = true;
2160 }
2161 break;
2162 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002163
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002164 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002165 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002166 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002167 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002168 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002169 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002170 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002171 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002172 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002173 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002174
Dan Gohman98ca4f22009-08-05 01:29:28 +00002175 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002176 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002177
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002178 // Set the size that is at least reserved in caller of this function. Tail
2179 // call optimized function's reserved stack space needs to be aligned so that
2180 // taking the difference between two stack areas will result in an aligned
2181 // stack.
2182 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2183 // Add the Altivec parameters at the end, if needed.
2184 if (nAltivecParamsAtEnd) {
2185 MinReservedArea = ((MinReservedArea+15)/16)*16;
2186 MinReservedArea += 16*nAltivecParamsAtEnd;
2187 }
2188 MinReservedArea =
2189 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002190 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2191 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002192 getStackAlignment();
2193 unsigned AlignMask = TargetAlign-1;
2194 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2195 FI->setMinReservedArea(MinReservedArea);
2196
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002197 // If the function takes variable number of arguments, make a frame index for
2198 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002199 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002200 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002201
Dan Gohman1e93df62010-04-17 14:41:14 +00002202 FuncInfo->setVarArgsFrameIndex(
2203 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002204 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002205 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002206
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002207 // If this function is vararg, store any remaining integer argument regs
2208 // to their spots on the stack so that they may be loaded by deferencing the
2209 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002210 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002211 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002212
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002213 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002214 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002215 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002216 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002217
Dan Gohman98ca4f22009-08-05 01:29:28 +00002218 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002219 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2220 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002221 MemOps.push_back(Store);
2222 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002223 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002224 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002225 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002227
Dale Johannesen8419dd62008-03-07 20:27:40 +00002228 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002229 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002230 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002231
Dan Gohman98ca4f22009-08-05 01:29:28 +00002232 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002233}
2234
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002236/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002237static unsigned
2238CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2239 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002240 bool isVarArg,
2241 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002242 const SmallVectorImpl<ISD::OutputArg>
2243 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002244 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002245 unsigned &nAltivecParamsAtEnd) {
2246 // Count how many bytes are to be pushed on the stack, including the linkage
2247 // area, and parameter passing area. We start with 24/48 bytes, which is
2248 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002249 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002250 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002251 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2252
2253 // Add up all the space actually used.
2254 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2255 // they all go in registers, but we must reserve stack space for them for
2256 // possible use by the caller. In varargs or 64-bit calls, parameters are
2257 // assigned stack space in order, with padding so Altivec parameters are
2258 // 16-byte aligned.
2259 nAltivecParamsAtEnd = 0;
2260 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002261 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002262 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002263 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002264 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2265 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002266 if (!isVarArg && !isPPC64) {
2267 // Non-varargs Altivec parameters go after all the non-Altivec
2268 // parameters; handle those later so we know how much padding we need.
2269 nAltivecParamsAtEnd++;
2270 continue;
2271 }
2272 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2273 NumBytes = ((NumBytes+15)/16)*16;
2274 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002275 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 }
2277
2278 // Allow for Altivec parameters at the end, if needed.
2279 if (nAltivecParamsAtEnd) {
2280 NumBytes = ((NumBytes+15)/16)*16;
2281 NumBytes += 16*nAltivecParamsAtEnd;
2282 }
2283
2284 // The prolog code of the callee may store up to 8 GPR argument registers to
2285 // the stack, allowing va_start to index over them in memory if its varargs.
2286 // Because we cannot tell if this is needed on the caller side, we have to
2287 // conservatively assume that it is needed. As such, make sure we have at
2288 // least enough stack space for the caller to store the 8 GPRs.
2289 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002290 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291
2292 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002293 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2294 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2295 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296 unsigned AlignMask = TargetAlign-1;
2297 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2298 }
2299
2300 return NumBytes;
2301}
2302
2303/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002304/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002305static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002306 unsigned ParamSize) {
2307
Dale Johannesenb60d5192009-11-24 01:09:07 +00002308 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002309
2310 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2311 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2312 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2313 // Remember only if the new adjustement is bigger.
2314 if (SPDiff < FI->getTailCallSPDelta())
2315 FI->setTailCallSPDelta(SPDiff);
2316
2317 return SPDiff;
2318}
2319
Dan Gohman98ca4f22009-08-05 01:29:28 +00002320/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2321/// for tail call optimization. Targets which want to do tail call
2322/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002323bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002324PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002325 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002326 bool isVarArg,
2327 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002328 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002329 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002330 return false;
2331
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002332 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002333 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002334 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002335
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002337 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2339 // Functions containing by val parameters are not supported.
2340 for (unsigned i = 0; i != Ins.size(); i++) {
2341 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2342 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002343 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002344
2345 // Non PIC/GOT tail calls are supported.
2346 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2347 return true;
2348
2349 // At the moment we can only do local tail calls (in same module, hidden
2350 // or protected) if we are generating PIC.
2351 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2352 return G->getGlobal()->hasHiddenVisibility()
2353 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002354 }
2355
2356 return false;
2357}
2358
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002359/// isCallCompatibleAddress - Return the immediate to use if the specified
2360/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002361static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002362 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2363 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002364
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002365 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002366 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2367 (Addr << 6 >> 6) != Addr)
2368 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002369
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002370 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002371 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002372}
2373
Dan Gohman844731a2008-05-13 00:00:25 +00002374namespace {
2375
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002376struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002377 SDValue Arg;
2378 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002379 int FrameIdx;
2380
2381 TailCallArgumentInfo() : FrameIdx(0) {}
2382};
2383
Dan Gohman844731a2008-05-13 00:00:25 +00002384}
2385
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002386/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2387static void
2388StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002389 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002390 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002391 SmallVector<SDValue, 8> &MemOpChains,
2392 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002393 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002394 SDValue Arg = TailCallArgs[i].Arg;
2395 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002396 int FI = TailCallArgs[i].FrameIdx;
2397 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002398 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002399 MachinePointerInfo::getFixedStack(FI),
2400 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 }
2402}
2403
2404/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2405/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002406static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002407 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002408 SDValue Chain,
2409 SDValue OldRetAddr,
2410 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002411 int SPDiff,
2412 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002413 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002414 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002415 if (SPDiff) {
2416 // Calculate the new stack slot for the return address.
2417 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002418 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002419 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002420 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002421 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002423 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002424 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002425 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002426 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002427
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002428 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2429 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002430 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002431 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002432 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002433 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002434 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002435 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2436 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002437 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002438 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002439 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002440 }
2441 return Chain;
2442}
2443
2444/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2445/// the position of the argument.
2446static void
2447CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002448 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002449 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2450 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002451 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002452 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002454 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002455 TailCallArgumentInfo Info;
2456 Info.Arg = Arg;
2457 Info.FrameIdxOp = FIN;
2458 Info.FrameIdx = FI;
2459 TailCallArguments.push_back(Info);
2460}
2461
2462/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2463/// stack slot. Returns the chain as result and the loaded frame pointers in
2464/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002465SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002466 int SPDiff,
2467 SDValue Chain,
2468 SDValue &LROpOut,
2469 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002470 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002471 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002472 if (SPDiff) {
2473 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002474 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002475 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002476 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002477 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002478 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002479
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002480 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2481 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002482 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002483 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002484 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002485 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002486 Chain = SDValue(FPOpOut.getNode(), 1);
2487 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002488 }
2489 return Chain;
2490}
2491
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002492/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002493/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002494/// specified by the specific parameter attribute. The copy will be passed as
2495/// a byval function parameter.
2496/// Sometimes what we are copying is the end of a larger object, the part that
2497/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002498static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002499CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002500 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002501 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002502 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002503 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002504 false, false, MachinePointerInfo(0),
2505 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002506}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002507
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002508/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2509/// tail calls.
2510static void
Dan Gohman475871a2008-07-27 21:46:04 +00002511LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2512 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002513 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002514 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002515 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002516 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002517 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002518 if (!isTailCall) {
2519 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002520 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002521 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002522 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002523 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002524 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002525 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002526 DAG.getConstant(ArgOffset, PtrVT));
2527 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002528 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2529 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002530 // Calculate and remember argument location.
2531 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2532 TailCallArguments);
2533}
2534
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002535static
2536void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2537 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2538 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2539 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2540 MachineFunction &MF = DAG.getMachineFunction();
2541
2542 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2543 // might overwrite each other in case of tail call optimization.
2544 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002545 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002546 InFlag = SDValue();
2547 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2548 MemOpChains2, dl);
2549 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002551 &MemOpChains2[0], MemOpChains2.size());
2552
2553 // Store the return address to the appropriate stack slot.
2554 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2555 isPPC64, isDarwinABI, dl);
2556
2557 // Emit callseq_end just before tailcall node.
2558 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2559 DAG.getIntPtrConstant(0, true), InFlag);
2560 InFlag = Chain.getValue(1);
2561}
2562
2563static
2564unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2565 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2566 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002567 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002568 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002569
Chris Lattnerb9082582010-11-14 23:42:06 +00002570 bool isPPC64 = PPCSubTarget.isPPC64();
2571 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2572
Owen Andersone50ed302009-08-10 22:56:29 +00002573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002575 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002576
2577 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2578
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002579 bool needIndirectCall = true;
2580 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002581 // If this is an absolute destination address, use the munged value.
2582 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002583 needIndirectCall = false;
2584 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585
Chris Lattnerb9082582010-11-14 23:42:06 +00002586 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2587 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2588 // Use indirect calls for ALL functions calls in JIT mode, since the
2589 // far-call stubs may be outside relocation limits for a BL instruction.
2590 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2591 unsigned OpFlags = 0;
2592 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002593 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002594 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002595 (G->getGlobal()->isDeclaration() ||
2596 G->getGlobal()->isWeakForLinker())) {
2597 // PC-relative references to external symbols should go through $stub,
2598 // unless we're building with the leopard linker or later, which
2599 // automatically synthesizes these stubs.
2600 OpFlags = PPCII::MO_DARWIN_STUB;
2601 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002602
Chris Lattnerb9082582010-11-14 23:42:06 +00002603 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2604 // every direct call is) turn it into a TargetGlobalAddress /
2605 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002606 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002607 Callee.getValueType(),
2608 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002609 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002610 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002611 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002612
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002613 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002614 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002615
Chris Lattnerb9082582010-11-14 23:42:06 +00002616 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002617 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002618 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002619 // PC-relative references to external symbols should go through $stub,
2620 // unless we're building with the leopard linker or later, which
2621 // automatically synthesizes these stubs.
2622 OpFlags = PPCII::MO_DARWIN_STUB;
2623 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002624
Chris Lattnerb9082582010-11-14 23:42:06 +00002625 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2626 OpFlags);
2627 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002628 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002629
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002630 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002631 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2632 // to do the call, we can't use PPCISD::CALL.
2633 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002634
2635 if (isSVR4ABI && isPPC64) {
2636 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2637 // entry point, but to the function descriptor (the function entry point
2638 // address is part of the function descriptor though).
2639 // The function descriptor is a three doubleword structure with the
2640 // following fields: function entry point, TOC base address and
2641 // environment pointer.
2642 // Thus for a call through a function pointer, the following actions need
2643 // to be performed:
2644 // 1. Save the TOC of the caller in the TOC save area of its stack
2645 // frame (this is done in LowerCall_Darwin()).
2646 // 2. Load the address of the function entry point from the function
2647 // descriptor.
2648 // 3. Load the TOC of the callee from the function descriptor into r2.
2649 // 4. Load the environment pointer from the function descriptor into
2650 // r11.
2651 // 5. Branch to the function entry point address.
2652 // 6. On return of the callee, the TOC of the caller needs to be
2653 // restored (this is done in FinishCall()).
2654 //
2655 // All those operations are flagged together to ensure that no other
2656 // operations can be scheduled in between. E.g. without flagging the
2657 // operations together, a TOC access in the caller could be scheduled
2658 // between the load of the callee TOC and the branch to the callee, which
2659 // results in the TOC access going through the TOC of the callee instead
2660 // of going through the TOC of the caller, which leads to incorrect code.
2661
2662 // Load the address of the function entry point from the function
2663 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002664 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002665 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2666 InFlag.getNode() ? 3 : 2);
2667 Chain = LoadFuncPtr.getValue(1);
2668 InFlag = LoadFuncPtr.getValue(2);
2669
2670 // Load environment pointer into r11.
2671 // Offset of the environment pointer within the function descriptor.
2672 SDValue PtrOff = DAG.getIntPtrConstant(16);
2673
2674 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2675 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2676 InFlag);
2677 Chain = LoadEnvPtr.getValue(1);
2678 InFlag = LoadEnvPtr.getValue(2);
2679
2680 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2681 InFlag);
2682 Chain = EnvVal.getValue(0);
2683 InFlag = EnvVal.getValue(1);
2684
2685 // Load TOC of the callee into r2. We are using a target-specific load
2686 // with r2 hard coded, because the result of a target-independent load
2687 // would never go directly into r2, since r2 is a reserved register (which
2688 // prevents the register allocator from allocating it), resulting in an
2689 // additional register being allocated and an unnecessary move instruction
2690 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002691 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002692 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2693 Callee, InFlag);
2694 Chain = LoadTOCPtr.getValue(0);
2695 InFlag = LoadTOCPtr.getValue(1);
2696
2697 MTCTROps[0] = Chain;
2698 MTCTROps[1] = LoadFuncPtr;
2699 MTCTROps[2] = InFlag;
2700 }
2701
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002702 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2703 2 + (InFlag.getNode() != 0));
2704 InFlag = Chain.getValue(1);
2705
2706 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002707 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002708 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002709 Ops.push_back(Chain);
2710 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2711 Callee.setNode(0);
2712 // Add CTR register as callee so a bctr can be emitted later.
2713 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002714 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002715 }
2716
2717 // If this is a direct call, pass the chain and the callee.
2718 if (Callee.getNode()) {
2719 Ops.push_back(Chain);
2720 Ops.push_back(Callee);
2721 }
2722 // If this is a tail call add stack pointer delta.
2723 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002724 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002725
2726 // Add argument registers to the end of the list so that they are known live
2727 // into the call.
2728 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2729 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2730 RegsToPass[i].second.getValueType()));
2731
2732 return CallOpc;
2733}
2734
Dan Gohman98ca4f22009-08-05 01:29:28 +00002735SDValue
2736PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002737 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002738 const SmallVectorImpl<ISD::InputArg> &Ins,
2739 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002740 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002741
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002742 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002743 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2744 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002745 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002746
2747 // Copy all of the result registers out of their specified physreg.
2748 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2749 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002750 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002751 assert(VA.isRegLoc() && "Can only return in registers!");
2752 Chain = DAG.getCopyFromReg(Chain, dl,
2753 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002754 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002755 InFlag = Chain.getValue(2);
2756 }
2757
Dan Gohman98ca4f22009-08-05 01:29:28 +00002758 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002759}
2760
Dan Gohman98ca4f22009-08-05 01:29:28 +00002761SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002762PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2763 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002764 SelectionDAG &DAG,
2765 SmallVector<std::pair<unsigned, SDValue>, 8>
2766 &RegsToPass,
2767 SDValue InFlag, SDValue Chain,
2768 SDValue &Callee,
2769 int SPDiff, unsigned NumBytes,
2770 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002771 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002772 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002773 SmallVector<SDValue, 8> Ops;
2774 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2775 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002776 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002777
2778 // When performing tail call optimization the callee pops its arguments off
2779 // the stack. Account for this here so these bytes can be pushed back on in
2780 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2781 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002782 (CallConv == CallingConv::Fast &&
2783 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002784
Roman Divackye46137f2012-03-06 16:41:49 +00002785 // Add a register mask operand representing the call-preserved registers.
2786 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2787 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2788 assert(Mask && "Missing call preserved mask for calling convention");
2789 Ops.push_back(DAG.getRegisterMask(Mask));
2790
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002791 if (InFlag.getNode())
2792 Ops.push_back(InFlag);
2793
2794 // Emit tail call.
2795 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002796 // If this is the first return lowered for this function, add the regs
2797 // to the liveout set for the function.
2798 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2799 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002800 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2801 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002802 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2803 for (unsigned i = 0; i != RVLocs.size(); ++i)
2804 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2805 }
2806
2807 assert(((Callee.getOpcode() == ISD::Register &&
2808 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2809 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2810 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2811 isa<ConstantSDNode>(Callee)) &&
2812 "Expecting an global address, external symbol, absolute value or register");
2813
Owen Anderson825b72b2009-08-11 20:47:22 +00002814 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002815 }
2816
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002817 // Add a NOP immediately after the branch instruction when using the 64-bit
2818 // SVR4 ABI. At link time, if caller and callee are in a different module and
2819 // thus have a different TOC, the call will be replaced with a call to a stub
2820 // function which saves the current TOC, loads the TOC of the callee and
2821 // branches to the callee. The NOP will be replaced with a load instruction
2822 // which restores the TOC of the caller from the TOC save slot of the current
2823 // stack frame. If caller and callee belong to the same module (and have the
2824 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002825
2826 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002827 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002828 if (CallOpc == PPCISD::BCTRL_SVR4) {
2829 // This is a call through a function pointer.
2830 // Restore the caller TOC from the save area into R2.
2831 // See PrepareCall() for more information about calls through function
2832 // pointers in the 64-bit SVR4 ABI.
2833 // We are using a target-specific load with r2 hard coded, because the
2834 // result of a target-independent load would never go directly into r2,
2835 // since r2 is a reserved register (which prevents the register allocator
2836 // from allocating it), resulting in an additional register being
2837 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002838 needsTOCRestore = true;
2839 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002840 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002841 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002842 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002843 }
2844
Hal Finkel5b00cea2012-03-31 14:45:15 +00002845 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2846 InFlag = Chain.getValue(1);
2847
2848 if (needsTOCRestore) {
2849 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2850 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2851 InFlag = Chain.getValue(1);
2852 }
2853
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002854 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2855 DAG.getIntPtrConstant(BytesCalleePops, true),
2856 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002857 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002858 InFlag = Chain.getValue(1);
2859
Dan Gohman98ca4f22009-08-05 01:29:28 +00002860 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2861 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002862}
2863
Dan Gohman98ca4f22009-08-05 01:29:28 +00002864SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002865PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002866 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002867 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002868 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002869 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002870 const SmallVectorImpl<ISD::InputArg> &Ins,
2871 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002872 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002873 if (isTailCall)
2874 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2875 Ins, DAG);
2876
Chris Lattnerb9082582010-11-14 23:42:06 +00002877 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002878 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002879 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002880 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002881
2882 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2883 isTailCall, Outs, OutVals, Ins,
2884 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002885}
2886
2887SDValue
2888PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002889 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002890 bool isTailCall,
2891 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002892 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002893 const SmallVectorImpl<ISD::InputArg> &Ins,
2894 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002895 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002896 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002897 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002898
Dan Gohman98ca4f22009-08-05 01:29:28 +00002899 assert((CallConv == CallingConv::C ||
2900 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002901
Tilmann Schellerffd02002009-07-03 06:45:56 +00002902 unsigned PtrByteSize = 4;
2903
2904 MachineFunction &MF = DAG.getMachineFunction();
2905
2906 // Mark this function as potentially containing a function that contains a
2907 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2908 // and restoring the callers stack pointer in this functions epilog. This is
2909 // done because by tail calling the called function might overwrite the value
2910 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002911 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2912 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002913 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002914
Tilmann Schellerffd02002009-07-03 06:45:56 +00002915 // Count how many bytes are to be pushed on the stack, including the linkage
2916 // area, parameter list area and the part of the local variable space which
2917 // contains copies of aggregates which are passed by value.
2918
2919 // Assign locations to all of the outgoing arguments.
2920 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002921 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2922 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002923
2924 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002925 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002926
2927 if (isVarArg) {
2928 // Handle fixed and variable vector arguments differently.
2929 // Fixed vector arguments go into registers as long as registers are
2930 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002931 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002932
Tilmann Schellerffd02002009-07-03 06:45:56 +00002933 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002934 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002935 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002936 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002937
Dan Gohman98ca4f22009-08-05 01:29:28 +00002938 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002939 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2940 CCInfo);
2941 } else {
2942 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2943 ArgFlags, CCInfo);
2944 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002945
Tilmann Schellerffd02002009-07-03 06:45:56 +00002946 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002947#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002948 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002949 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002950#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002951 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002952 }
2953 }
2954 } else {
2955 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002956 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002957 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002958
Tilmann Schellerffd02002009-07-03 06:45:56 +00002959 // Assign locations to all of the outgoing aggregate by value arguments.
2960 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002961 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2962 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002963
2964 // Reserve stack space for the allocations in CCInfo.
2965 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2966
Dan Gohman98ca4f22009-08-05 01:29:28 +00002967 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002968
2969 // Size of the linkage area, parameter list area and the part of the local
2970 // space variable where copies of aggregates which are passed by value are
2971 // stored.
2972 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002973
Tilmann Schellerffd02002009-07-03 06:45:56 +00002974 // Calculate by how many bytes the stack has to be adjusted in case of tail
2975 // call optimization.
2976 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2977
2978 // Adjust the stack pointer for the new arguments...
2979 // These operations are automatically eliminated by the prolog/epilog pass
2980 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2981 SDValue CallSeqStart = Chain;
2982
2983 // Load the return address and frame pointer so it can be moved somewhere else
2984 // later.
2985 SDValue LROp, FPOp;
2986 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2987 dl);
2988
2989 // Set up a copy of the stack pointer for use loading and storing any
2990 // arguments that may not fit in the registers available for argument
2991 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002993
Tilmann Schellerffd02002009-07-03 06:45:56 +00002994 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2995 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2996 SmallVector<SDValue, 8> MemOpChains;
2997
Roman Divacky0aaa9192011-08-30 17:04:16 +00002998 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002999 // Walk the register/memloc assignments, inserting copies/loads.
3000 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3001 i != e;
3002 ++i) {
3003 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003004 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003005 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003006
Tilmann Schellerffd02002009-07-03 06:45:56 +00003007 if (Flags.isByVal()) {
3008 // Argument is an aggregate which is passed by value, thus we need to
3009 // create a copy of it in the local variable space of the current stack
3010 // frame (which is the stack frame of the caller) and pass the address of
3011 // this copy to the callee.
3012 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3013 CCValAssign &ByValVA = ByValArgLocs[j++];
3014 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003015
Tilmann Schellerffd02002009-07-03 06:45:56 +00003016 // Memory reserved in the local variable space of the callers stack frame.
3017 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003018
Tilmann Schellerffd02002009-07-03 06:45:56 +00003019 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3020 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003021
Tilmann Schellerffd02002009-07-03 06:45:56 +00003022 // Create a copy of the argument in the local area of the current
3023 // stack frame.
3024 SDValue MemcpyCall =
3025 CreateCopyOfByValArgument(Arg, PtrOff,
3026 CallSeqStart.getNode()->getOperand(0),
3027 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003028
Tilmann Schellerffd02002009-07-03 06:45:56 +00003029 // This must go outside the CALLSEQ_START..END.
3030 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3031 CallSeqStart.getNode()->getOperand(1));
3032 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3033 NewCallSeqStart.getNode());
3034 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003035
Tilmann Schellerffd02002009-07-03 06:45:56 +00003036 // Pass the address of the aggregate copy on the stack either in a
3037 // physical register or in the parameter list area of the current stack
3038 // frame to the callee.
3039 Arg = PtrOff;
3040 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003041
Tilmann Schellerffd02002009-07-03 06:45:56 +00003042 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003043 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003044 // Put argument in a physical register.
3045 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3046 } else {
3047 // Put argument in the parameter list area of the current stack frame.
3048 assert(VA.isMemLoc());
3049 unsigned LocMemOffset = VA.getLocMemOffset();
3050
3051 if (!isTailCall) {
3052 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3053 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3054
3055 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003056 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003057 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003058 } else {
3059 // Calculate and remember argument location.
3060 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3061 TailCallArguments);
3062 }
3063 }
3064 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003065
Tilmann Schellerffd02002009-07-03 06:45:56 +00003066 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003068 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003069
Roman Divacky0aaa9192011-08-30 17:04:16 +00003070 // Set CR6 to true if this is a vararg call with floating args passed in
3071 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003072 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003073 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3074 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003075 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3076 }
3077
Tilmann Schellerffd02002009-07-03 06:45:56 +00003078 // Build a sequence of copy-to-reg nodes chained together with token chain
3079 // and flag operands which copy the outgoing args into the appropriate regs.
3080 SDValue InFlag;
3081 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3082 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3083 RegsToPass[i].second, InFlag);
3084 InFlag = Chain.getValue(1);
3085 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003086
Chris Lattnerb9082582010-11-14 23:42:06 +00003087 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003088 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3089 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003090
Dan Gohman98ca4f22009-08-05 01:29:28 +00003091 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3092 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3093 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003094}
3095
Dan Gohman98ca4f22009-08-05 01:29:28 +00003096SDValue
3097PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003098 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003099 bool isTailCall,
3100 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003101 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003102 const SmallVectorImpl<ISD::InputArg> &Ins,
3103 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003104 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003105
3106 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003107
Owen Andersone50ed302009-08-10 22:56:29 +00003108 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003110 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003111
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003112 MachineFunction &MF = DAG.getMachineFunction();
3113
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003114 // Mark this function as potentially containing a function that contains a
3115 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3116 // and restoring the callers stack pointer in this functions epilog. This is
3117 // done because by tail calling the called function might overwrite the value
3118 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003119 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3120 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003121 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3122
3123 unsigned nAltivecParamsAtEnd = 0;
3124
Chris Lattnerabde4602006-05-16 22:56:08 +00003125 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003126 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003127 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003128 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003129 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003130 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003131 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003132
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003133 // Calculate by how many bytes the stack has to be adjusted in case of tail
3134 // call optimization.
3135 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003136
Dan Gohman98ca4f22009-08-05 01:29:28 +00003137 // To protect arguments on the stack from being clobbered in a tail call,
3138 // force all the loads to happen before doing any other lowering.
3139 if (isTailCall)
3140 Chain = DAG.getStackArgumentTokenFactor(Chain);
3141
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003142 // Adjust the stack pointer for the new arguments...
3143 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003144 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003145 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003146
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003147 // Load the return address and frame pointer so it can be move somewhere else
3148 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003149 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003150 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3151 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003152
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003153 // Set up a copy of the stack pointer for use loading and storing any
3154 // arguments that may not fit in the registers available for argument
3155 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003156 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003157 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003159 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003161
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003162 // Figure out which arguments are going to go in registers, and which in
3163 // memory. Also, if this is a vararg function, floating point operations
3164 // must be stored to our stack, and loaded into integer regs as well, if
3165 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003166 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003167 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003168
Craig Topperb78ca422012-03-11 07:16:55 +00003169 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003170 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3171 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3172 };
Craig Topperb78ca422012-03-11 07:16:55 +00003173 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003174 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3175 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3176 };
Craig Topperb78ca422012-03-11 07:16:55 +00003177 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003178
Craig Topperb78ca422012-03-11 07:16:55 +00003179 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003180 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3181 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3182 };
Owen Anderson718cb662007-09-07 04:06:50 +00003183 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003184 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003185 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003186
Craig Topperb78ca422012-03-11 07:16:55 +00003187 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003188
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003189 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003190 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3191
Dan Gohman475871a2008-07-27 21:46:04 +00003192 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003193 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003194 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003195 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003196
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003197 // PtrOff will be used to store the current argument to the stack if a
3198 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003199 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003200
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003201 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003202
Dale Johannesen39355f92009-02-04 02:34:38 +00003203 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003204
3205 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003206 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003207 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3208 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003210 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003211
Dale Johannesen8419dd62008-03-07 20:27:40 +00003212 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003213 if (Flags.isByVal()) {
3214 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003215 if (Size==1 || Size==2) {
3216 // Very small objects are passed right-justified.
3217 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003219 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003220 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003221 MachinePointerInfo(), VT,
3222 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003223 MemOpChains.push_back(Load.getValue(1));
3224 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003225
3226 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003227 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003228 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003229 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003230 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003231 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003232 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003233 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003234 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003235 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003236 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3237 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003238 Chain = CallSeqStart = NewCallSeqStart;
3239 ArgOffset += PtrByteSize;
3240 }
3241 continue;
3242 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003243 // Copy entire object into memory. There are cases where gcc-generated
3244 // code assumes it is there, even if it could be put entirely into
3245 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003246 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003247 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003248 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003249 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003250 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003251 CallSeqStart.getNode()->getOperand(1));
3252 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003253 Chain = CallSeqStart = NewCallSeqStart;
3254 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003255 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003256 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003257 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003258 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003259 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3260 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003261 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003262 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003263 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003264 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003265 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003266 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003267 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003268 }
3269 }
3270 continue;
3271 }
3272
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003274 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 case MVT::i32:
3276 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003277 if (GPR_idx != NumGPRs) {
3278 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003279 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003280 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3281 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003282 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003283 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003284 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003285 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 case MVT::f32:
3287 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003288 if (FPR_idx != NumFPRs) {
3289 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3290
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003291 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003292 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3293 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003294 MemOpChains.push_back(Store);
3295
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003296 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003297 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003298 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003299 MachinePointerInfo(), false, false,
3300 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003301 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003302 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003303 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003305 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003306 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003307 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3308 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003309 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003310 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003311 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003312 }
3313 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003314 // If we have any FPRs remaining, we may also have GPRs remaining.
3315 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3316 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003317 if (GPR_idx != NumGPRs)
3318 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003320 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3321 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003322 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003323 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003324 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3325 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003326 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003327 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003328 if (isPPC64)
3329 ArgOffset += 8;
3330 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003332 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 case MVT::v4f32:
3334 case MVT::v4i32:
3335 case MVT::v8i16:
3336 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003337 if (isVarArg) {
3338 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003339 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003340 // V registers; in fact gcc does this only for arguments that are
3341 // prototyped, not for those that match the ... We do it for all
3342 // arguments, seems to work.
3343 while (ArgOffset % 16 !=0) {
3344 ArgOffset += PtrByteSize;
3345 if (GPR_idx != NumGPRs)
3346 GPR_idx++;
3347 }
3348 // We could elide this store in the case where the object fits
3349 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003350 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003351 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003352 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3353 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003354 MemOpChains.push_back(Store);
3355 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003356 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003357 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003358 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003359 MemOpChains.push_back(Load.getValue(1));
3360 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3361 }
3362 ArgOffset += 16;
3363 for (unsigned i=0; i<16; i+=PtrByteSize) {
3364 if (GPR_idx == NumGPRs)
3365 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003366 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003367 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003368 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003369 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003370 MemOpChains.push_back(Load.getValue(1));
3371 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3372 }
3373 break;
3374 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003375
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003376 // Non-varargs Altivec params generally go in registers, but have
3377 // stack space allocated at the end.
3378 if (VR_idx != NumVRs) {
3379 // Doesn't have GPR space allocated.
3380 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3381 } else if (nAltivecParamsAtEnd==0) {
3382 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003383 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3384 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003385 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003386 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003387 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003388 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003389 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003390 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003391 // If all Altivec parameters fit in registers, as they usually do,
3392 // they get stack space following the non-Altivec parameters. We
3393 // don't track this here because nobody below needs it.
3394 // If there are more Altivec parameters than fit in registers emit
3395 // the stores here.
3396 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3397 unsigned j = 0;
3398 // Offset is aligned; skip 1st 12 params which go in V registers.
3399 ArgOffset = ((ArgOffset+15)/16)*16;
3400 ArgOffset += 12*16;
3401 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003402 SDValue Arg = OutVals[i];
3403 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3405 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003406 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003407 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003408 // We are emitting Altivec params in order.
3409 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3410 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003411 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003412 ArgOffset += 16;
3413 }
3414 }
3415 }
3416 }
3417
Chris Lattner9a2a4972006-05-17 06:01:33 +00003418 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003419 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003420 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003421
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003422 // Check if this is an indirect call (MTCTR/BCTRL).
3423 // See PrepareCall() for more information about calls through function
3424 // pointers in the 64-bit SVR4 ABI.
3425 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3426 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3427 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3428 !isBLACompatibleAddress(Callee, DAG)) {
3429 // Load r2 into a virtual register and store it to the TOC save area.
3430 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3431 // TOC save area offset.
3432 SDValue PtrOff = DAG.getIntPtrConstant(40);
3433 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003434 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003435 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003436 }
3437
Dale Johannesenf7b73042010-03-09 20:15:42 +00003438 // On Darwin, R12 must contain the address of an indirect callee. This does
3439 // not mean the MTCTR instruction must use R12; it's easier to model this as
3440 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003441 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003442 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3443 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3444 !isBLACompatibleAddress(Callee, DAG))
3445 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3446 PPC::R12), Callee));
3447
Chris Lattner9a2a4972006-05-17 06:01:33 +00003448 // Build a sequence of copy-to-reg nodes chained together with token chain
3449 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003450 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003451 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003452 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003453 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003454 InFlag = Chain.getValue(1);
3455 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003456
Chris Lattnerb9082582010-11-14 23:42:06 +00003457 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003458 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3459 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003460
Dan Gohman98ca4f22009-08-05 01:29:28 +00003461 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3462 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3463 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003464}
3465
Hal Finkeld712f932011-10-14 19:51:36 +00003466bool
3467PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3468 MachineFunction &MF, bool isVarArg,
3469 const SmallVectorImpl<ISD::OutputArg> &Outs,
3470 LLVMContext &Context) const {
3471 SmallVector<CCValAssign, 16> RVLocs;
3472 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3473 RVLocs, Context);
3474 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3475}
3476
Dan Gohman98ca4f22009-08-05 01:29:28 +00003477SDValue
3478PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003479 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003480 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003481 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003482 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003483
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003484 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003485 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3486 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003487 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003488
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003489 // If this is the first return lowered for this function, add the regs to the
3490 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003491 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003492 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003493 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003494 }
3495
Dan Gohman475871a2008-07-27 21:46:04 +00003496 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003497
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003498 // Copy the result values into the output registers.
3499 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3500 CCValAssign &VA = RVLocs[i];
3501 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003502 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003503 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003504 Flag = Chain.getValue(1);
3505 }
3506
Gabor Greifba36cb52008-08-28 21:40:38 +00003507 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003509 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003511}
3512
Dan Gohman475871a2008-07-27 21:46:04 +00003513SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003514 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003515 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003516 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003517
Jim Laskeyefc7e522006-12-04 22:04:42 +00003518 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003519 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003520
3521 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003522 bool isPPC64 = Subtarget.isPPC64();
3523 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003524 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003525
3526 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003527 SDValue Chain = Op.getOperand(0);
3528 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003529
Jim Laskeyefc7e522006-12-04 22:04:42 +00003530 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003531 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3532 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003533 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003534
Jim Laskeyefc7e522006-12-04 22:04:42 +00003535 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003536 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003537
Jim Laskeyefc7e522006-12-04 22:04:42 +00003538 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003539 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003540 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003541}
3542
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003543
3544
Dan Gohman475871a2008-07-27 21:46:04 +00003545SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003546PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003547 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003548 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003549 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003550 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003551
3552 // Get current frame pointer save index. The users of this index will be
3553 // primarily DYNALLOC instructions.
3554 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3555 int RASI = FI->getReturnAddrSaveIndex();
3556
3557 // If the frame pointer save index hasn't been defined yet.
3558 if (!RASI) {
3559 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003560 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003561 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003562 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003563 // Save the result.
3564 FI->setReturnAddrSaveIndex(RASI);
3565 }
3566 return DAG.getFrameIndex(RASI, PtrVT);
3567}
3568
Dan Gohman475871a2008-07-27 21:46:04 +00003569SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003570PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3571 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003572 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003573 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003574 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003575
3576 // Get current frame pointer save index. The users of this index will be
3577 // primarily DYNALLOC instructions.
3578 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3579 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003580
Jim Laskey2f616bf2006-11-16 22:43:37 +00003581 // If the frame pointer save index hasn't been defined yet.
3582 if (!FPSI) {
3583 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003584 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003585 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003586
Jim Laskey2f616bf2006-11-16 22:43:37 +00003587 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003588 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003589 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003590 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003591 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003592 return DAG.getFrameIndex(FPSI, PtrVT);
3593}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003594
Dan Gohman475871a2008-07-27 21:46:04 +00003595SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003596 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003597 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003598 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003599 SDValue Chain = Op.getOperand(0);
3600 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003601 DebugLoc dl = Op.getDebugLoc();
3602
Jim Laskey2f616bf2006-11-16 22:43:37 +00003603 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003604 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003605 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003606 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003607 DAG.getConstant(0, PtrVT), Size);
3608 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003609 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003610 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003611 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003613 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003614}
3615
Chris Lattner1a635d62006-04-14 06:01:58 +00003616/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3617/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003618SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003619 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003620 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3621 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003622 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003623
Chris Lattner1a635d62006-04-14 06:01:58 +00003624 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003625
Chris Lattner1a635d62006-04-14 06:01:58 +00003626 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003627 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003628
Owen Andersone50ed302009-08-10 22:56:29 +00003629 EVT ResVT = Op.getValueType();
3630 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003631 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3632 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003633 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003634
Chris Lattner1a635d62006-04-14 06:01:58 +00003635 // If the RHS of the comparison is a 0.0, we don't need to do the
3636 // subtraction at all.
3637 if (isFloatingPointZero(RHS))
3638 switch (CC) {
3639 default: break; // SETUO etc aren't handled by fsel.
3640 case ISD::SETULT:
3641 case ISD::SETLT:
3642 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003643 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003644 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3646 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003647 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003648 case ISD::SETUGT:
3649 case ISD::SETGT:
3650 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003651 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003652 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3654 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003655 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003657 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003658
Dan Gohman475871a2008-07-27 21:46:04 +00003659 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003660 switch (CC) {
3661 default: break; // SETUO etc aren't handled by fsel.
3662 case ISD::SETULT:
3663 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003664 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3666 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003667 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003668 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003669 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003670 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3672 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003673 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003674 case ISD::SETUGT:
3675 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003676 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3678 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003679 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003680 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003681 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003682 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3684 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003685 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003686 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003687 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003688}
3689
Chris Lattner1f873002007-11-28 18:44:47 +00003690// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003691SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003692 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003693 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003694 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 if (Src.getValueType() == MVT::f32)
3696 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003697
Dan Gohman475871a2008-07-27 21:46:04 +00003698 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003700 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003702 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003703 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003705 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 case MVT::i64:
3707 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003708 break;
3709 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003710
Chris Lattner1a635d62006-04-14 06:01:58 +00003711 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003713
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003714 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003715 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3716 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003717
3718 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3719 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003721 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003722 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003723 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003724 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003725}
3726
Dan Gohmand858e902010-04-17 15:26:15 +00003727SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3728 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003729 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003730 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003732 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003733
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003735 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3737 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003738 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003740 return FP;
3741 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003742
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003744 "Unhandled SINT_TO_FP type in custom expander!");
3745 // Since we only generate this in 64-bit mode, we can take advantage of
3746 // 64-bit registers. In particular, sign extend the input value into the
3747 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3748 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003749 MachineFunction &MF = DAG.getMachineFunction();
3750 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003751 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003752 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003753 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003754
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003756 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003757
Chris Lattner1a635d62006-04-14 06:01:58 +00003758 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003759 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003760 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003761 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003762 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3763 SDValue Store =
3764 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3765 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003766 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003767 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003768 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003769
Chris Lattner1a635d62006-04-14 06:01:58 +00003770 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3772 if (Op.getValueType() == MVT::f32)
3773 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003774 return FP;
3775}
3776
Dan Gohmand858e902010-04-17 15:26:15 +00003777SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3778 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003779 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003780 /*
3781 The rounding mode is in bits 30:31 of FPSR, and has the following
3782 settings:
3783 00 Round to nearest
3784 01 Round to 0
3785 10 Round to +inf
3786 11 Round to -inf
3787
3788 FLT_ROUNDS, on the other hand, expects the following:
3789 -1 Undefined
3790 0 Round to 0
3791 1 Round to nearest
3792 2 Round to +inf
3793 3 Round to -inf
3794
3795 To perform the conversion, we do:
3796 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3797 */
3798
3799 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003800 EVT VT = Op.getValueType();
3801 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3802 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003803 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003804
3805 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003807 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003808 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003809
3810 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003811 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003812 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003813 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003814 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003815
3816 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003817 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003818 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003819 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003820 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003821
3822 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003823 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 DAG.getNode(ISD::AND, dl, MVT::i32,
3825 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003826 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 DAG.getNode(ISD::SRL, dl, MVT::i32,
3828 DAG.getNode(ISD::AND, dl, MVT::i32,
3829 DAG.getNode(ISD::XOR, dl, MVT::i32,
3830 CWD, DAG.getConstant(3, MVT::i32)),
3831 DAG.getConstant(3, MVT::i32)),
3832 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003833
Dan Gohman475871a2008-07-27 21:46:04 +00003834 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003836
Duncan Sands83ec4b62008-06-06 12:08:01 +00003837 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003838 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003839}
3840
Dan Gohmand858e902010-04-17 15:26:15 +00003841SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003842 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003843 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003844 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003845 assert(Op.getNumOperands() == 3 &&
3846 VT == Op.getOperand(1).getValueType() &&
3847 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003848
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003849 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003850 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003851 SDValue Lo = Op.getOperand(0);
3852 SDValue Hi = Op.getOperand(1);
3853 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003854 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003855
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003856 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003857 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003858 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3859 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3860 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3861 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003862 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003863 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3864 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3865 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003866 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003867 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003868}
3869
Dan Gohmand858e902010-04-17 15:26:15 +00003870SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003871 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003872 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003873 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003874 assert(Op.getNumOperands() == 3 &&
3875 VT == Op.getOperand(1).getValueType() &&
3876 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003877
Dan Gohman9ed06db2008-03-07 20:36:53 +00003878 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003879 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003880 SDValue Lo = Op.getOperand(0);
3881 SDValue Hi = Op.getOperand(1);
3882 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003883 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003884
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003885 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003886 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003887 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3888 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3889 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3890 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003891 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003892 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3893 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3894 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003895 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003896 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003897}
3898
Dan Gohmand858e902010-04-17 15:26:15 +00003899SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003900 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003901 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003902 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003903 assert(Op.getNumOperands() == 3 &&
3904 VT == Op.getOperand(1).getValueType() &&
3905 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003906
Dan Gohman9ed06db2008-03-07 20:36:53 +00003907 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003908 SDValue Lo = Op.getOperand(0);
3909 SDValue Hi = Op.getOperand(1);
3910 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003911 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003912
Dale Johannesenf5d97892009-02-04 01:48:28 +00003913 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003914 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003915 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3916 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3917 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3918 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003919 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003920 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3921 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3922 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003923 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003924 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003925 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003926}
3927
3928//===----------------------------------------------------------------------===//
3929// Vector related lowering.
3930//
3931
Chris Lattner4a998b92006-04-17 06:00:21 +00003932/// BuildSplatI - Build a canonical splati of Val with an element size of
3933/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003934static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003935 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003936 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003937
Owen Andersone50ed302009-08-10 22:56:29 +00003938 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003940 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003941
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003943
Chris Lattner70fa4932006-12-01 01:45:39 +00003944 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3945 if (Val == -1)
3946 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003947
Owen Andersone50ed302009-08-10 22:56:29 +00003948 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003949
Chris Lattner4a998b92006-04-17 06:00:21 +00003950 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003952 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003953 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003954 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3955 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003956 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003957}
3958
Chris Lattnere7c768e2006-04-18 03:24:30 +00003959/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003960/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003961static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003962 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 EVT DestVT = MVT::Other) {
3964 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003965 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003967}
3968
Chris Lattnere7c768e2006-04-18 03:24:30 +00003969/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3970/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003971static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003972 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 DebugLoc dl, EVT DestVT = MVT::Other) {
3974 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003975 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003977}
3978
3979
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003980/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3981/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003982static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003983 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003984 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003985 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3986 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003987
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003989 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003992 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003993}
3994
Chris Lattnerf1b47082006-04-14 05:19:18 +00003995// If this is a case we can't handle, return null and let the default
3996// expansion code take care of it. If we CAN select this case, and if it
3997// selects to a single instruction, return Op. Otherwise, if we can codegen
3998// this case more efficiently than a constant pool load, lower it to the
3999// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004000SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4001 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004002 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004003 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4004 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004005
Bob Wilson24e338e2009-03-02 23:24:16 +00004006 // Check if this is a splat of a constant value.
4007 APInt APSplatBits, APSplatUndef;
4008 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004009 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004010 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004011 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004012 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004013
Bob Wilsonf2950b02009-03-03 19:26:27 +00004014 unsigned SplatBits = APSplatBits.getZExtValue();
4015 unsigned SplatUndef = APSplatUndef.getZExtValue();
4016 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004017
Bob Wilsonf2950b02009-03-03 19:26:27 +00004018 // First, handle single instruction cases.
4019
4020 // All zeros?
4021 if (SplatBits == 0) {
4022 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4024 SDValue Z = DAG.getConstant(0, MVT::i32);
4025 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004026 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004027 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004028 return Op;
4029 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004030
Bob Wilsonf2950b02009-03-03 19:26:27 +00004031 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4032 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4033 (32-SplatBitSize));
4034 if (SextVal >= -16 && SextVal <= 15)
4035 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004036
4037
Bob Wilsonf2950b02009-03-03 19:26:27 +00004038 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004039
Bob Wilsonf2950b02009-03-03 19:26:27 +00004040 // If this value is in the range [-32,30] and is even, use:
4041 // tmp = VSPLTI[bhw], result = add tmp, tmp
4042 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004044 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004045 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004046 }
4047
4048 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4049 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4050 // for fneg/fabs.
4051 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4052 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004054
4055 // Make the VSLW intrinsic, computing 0x8000_0000.
4056 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4057 OnesV, DAG, dl);
4058
4059 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004061 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004062 }
4063
4064 // Check to see if this is a wide variety of vsplti*, binop self cases.
4065 static const signed char SplatCsts[] = {
4066 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4067 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4068 };
4069
4070 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4071 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4072 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4073 int i = SplatCsts[idx];
4074
4075 // Figure out what shift amount will be used by altivec if shifted by i in
4076 // this splat size.
4077 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4078
4079 // vsplti + shl self.
4080 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004081 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004082 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4083 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4084 Intrinsic::ppc_altivec_vslw
4085 };
4086 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004087 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004089
Bob Wilsonf2950b02009-03-03 19:26:27 +00004090 // vsplti + srl self.
4091 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004092 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004093 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4094 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4095 Intrinsic::ppc_altivec_vsrw
4096 };
4097 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004098 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004099 }
4100
Bob Wilsonf2950b02009-03-03 19:26:27 +00004101 // vsplti + sra self.
4102 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004104 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4105 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4106 Intrinsic::ppc_altivec_vsraw
4107 };
4108 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004109 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004110 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004111
Bob Wilsonf2950b02009-03-03 19:26:27 +00004112 // vsplti + rol self.
4113 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4114 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004116 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4117 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4118 Intrinsic::ppc_altivec_vrlw
4119 };
4120 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004121 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004122 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004123
Bob Wilsonf2950b02009-03-03 19:26:27 +00004124 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004125 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004127 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004128 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004129 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004130 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004132 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004133 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004134 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004135 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004137 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4138 }
4139 }
4140
4141 // Three instruction sequences.
4142
4143 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4144 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4146 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004147 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004148 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004149 }
4150 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4151 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4153 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004154 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004155 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004156 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004157
Dan Gohman475871a2008-07-27 21:46:04 +00004158 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004159}
4160
Chris Lattner59138102006-04-17 05:28:54 +00004161/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4162/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004163static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004164 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004165 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004166 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004167 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004168 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004169
Chris Lattner59138102006-04-17 05:28:54 +00004170 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004171 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004172 OP_VMRGHW,
4173 OP_VMRGLW,
4174 OP_VSPLTISW0,
4175 OP_VSPLTISW1,
4176 OP_VSPLTISW2,
4177 OP_VSPLTISW3,
4178 OP_VSLDOI4,
4179 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004180 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004181 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004182
Chris Lattner59138102006-04-17 05:28:54 +00004183 if (OpNum == OP_COPY) {
4184 if (LHSID == (1*9+2)*9+3) return LHS;
4185 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4186 return RHS;
4187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004188
Dan Gohman475871a2008-07-27 21:46:04 +00004189 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004190 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4191 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004192
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004194 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004195 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004196 case OP_VMRGHW:
4197 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4198 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4199 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4200 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4201 break;
4202 case OP_VMRGLW:
4203 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4204 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4205 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4206 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4207 break;
4208 case OP_VSPLTISW0:
4209 for (unsigned i = 0; i != 16; ++i)
4210 ShufIdxs[i] = (i&3)+0;
4211 break;
4212 case OP_VSPLTISW1:
4213 for (unsigned i = 0; i != 16; ++i)
4214 ShufIdxs[i] = (i&3)+4;
4215 break;
4216 case OP_VSPLTISW2:
4217 for (unsigned i = 0; i != 16; ++i)
4218 ShufIdxs[i] = (i&3)+8;
4219 break;
4220 case OP_VSPLTISW3:
4221 for (unsigned i = 0; i != 16; ++i)
4222 ShufIdxs[i] = (i&3)+12;
4223 break;
4224 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004225 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004226 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004227 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004228 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004229 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004230 }
Owen Andersone50ed302009-08-10 22:56:29 +00004231 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004232 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4233 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004235 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004236}
4237
Chris Lattnerf1b47082006-04-14 05:19:18 +00004238/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4239/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4240/// return the code it can be lowered into. Worst case, it can always be
4241/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004242SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004243 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004244 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004245 SDValue V1 = Op.getOperand(0);
4246 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004248 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004249
Chris Lattnerf1b47082006-04-14 05:19:18 +00004250 // Cases that are handled by instructions that take permute immediates
4251 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4252 // selected by the instruction selector.
4253 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4255 PPC::isSplatShuffleMask(SVOp, 2) ||
4256 PPC::isSplatShuffleMask(SVOp, 4) ||
4257 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4258 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4259 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4260 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4261 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4262 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4263 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4264 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4265 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004266 return Op;
4267 }
4268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004269
Chris Lattnerf1b47082006-04-14 05:19:18 +00004270 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4271 // and produce a fixed permutation. If any of these match, do not lower to
4272 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4274 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4275 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4276 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4277 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4278 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4279 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4280 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4281 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004282 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004283
Chris Lattner59138102006-04-17 05:28:54 +00004284 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4285 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004286 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004287
Chris Lattner59138102006-04-17 05:28:54 +00004288 unsigned PFIndexes[4];
4289 bool isFourElementShuffle = true;
4290 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4291 unsigned EltNo = 8; // Start out undef.
4292 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004294 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004295
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004297 if ((ByteSource & 3) != j) {
4298 isFourElementShuffle = false;
4299 break;
4300 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004301
Chris Lattner59138102006-04-17 05:28:54 +00004302 if (EltNo == 8) {
4303 EltNo = ByteSource/4;
4304 } else if (EltNo != ByteSource/4) {
4305 isFourElementShuffle = false;
4306 break;
4307 }
4308 }
4309 PFIndexes[i] = EltNo;
4310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004311
4312 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004313 // perfect shuffle vector to determine if it is cost effective to do this as
4314 // discrete instructions, or whether we should use a vperm.
4315 if (isFourElementShuffle) {
4316 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004317 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004318 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004319
Chris Lattner59138102006-04-17 05:28:54 +00004320 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4321 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004322
Chris Lattner59138102006-04-17 05:28:54 +00004323 // Determining when to avoid vperm is tricky. Many things affect the cost
4324 // of vperm, particularly how many times the perm mask needs to be computed.
4325 // For example, if the perm mask can be hoisted out of a loop or is already
4326 // used (perhaps because there are multiple permutes with the same shuffle
4327 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4328 // the loop requires an extra register.
4329 //
4330 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004331 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004332 // available, if this block is within a loop, we should avoid using vperm
4333 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004334 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004335 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004336 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004337
Chris Lattnerf1b47082006-04-14 05:19:18 +00004338 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4339 // vector that will get spilled to the constant pool.
4340 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004341
Chris Lattnerf1b47082006-04-14 05:19:18 +00004342 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4343 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004344 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004345 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004346
Dan Gohman475871a2008-07-27 21:46:04 +00004347 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4349 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004350
Chris Lattnerf1b47082006-04-14 05:19:18 +00004351 for (unsigned j = 0; j != BytesPerElement; ++j)
4352 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004354 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004355
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004357 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004358 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004359}
4360
Chris Lattner90564f22006-04-18 17:59:36 +00004361/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4362/// altivec comparison. If it is, return true and fill in Opc/isDot with
4363/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004364static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004365 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004366 unsigned IntrinsicID =
4367 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004368 CompareOpc = -1;
4369 isDot = false;
4370 switch (IntrinsicID) {
4371 default: return false;
4372 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004373 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4374 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4375 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4376 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4377 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4378 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4379 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4380 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4381 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4382 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4383 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4384 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4385 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004386
Chris Lattner1a635d62006-04-14 06:01:58 +00004387 // Normal Comparisons.
4388 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4389 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4390 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4391 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4392 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4393 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4394 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4395 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4396 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4397 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4398 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4399 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4400 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4401 }
Chris Lattner90564f22006-04-18 17:59:36 +00004402 return true;
4403}
4404
4405/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4406/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004407SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004408 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004409 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4410 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004411 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004412 int CompareOpc;
4413 bool isDot;
4414 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004415 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004416
Chris Lattner90564f22006-04-18 17:59:36 +00004417 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004418 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004419 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004420 Op.getOperand(1), Op.getOperand(2),
4421 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004422 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004423 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004424
Chris Lattner1a635d62006-04-14 06:01:58 +00004425 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004426 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004427 Op.getOperand(2), // LHS
4428 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004430 };
Owen Andersone50ed302009-08-10 22:56:29 +00004431 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004432 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004433 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004434 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004435
Chris Lattner1a635d62006-04-14 06:01:58 +00004436 // Now that we have the comparison, emit a copy from the CR to a GPR.
4437 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4439 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004440 CompNode.getValue(1));
4441
Chris Lattner1a635d62006-04-14 06:01:58 +00004442 // Unpack the result based on how the target uses it.
4443 unsigned BitNo; // Bit # of CR6.
4444 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004445 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004446 default: // Can't happen, don't crash on invalid number though.
4447 case 0: // Return the value of the EQ bit of CR6.
4448 BitNo = 0; InvertBit = false;
4449 break;
4450 case 1: // Return the inverted value of the EQ bit of CR6.
4451 BitNo = 0; InvertBit = true;
4452 break;
4453 case 2: // Return the value of the LT bit of CR6.
4454 BitNo = 2; InvertBit = false;
4455 break;
4456 case 3: // Return the inverted value of the LT bit of CR6.
4457 BitNo = 2; InvertBit = true;
4458 break;
4459 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004460
Chris Lattner1a635d62006-04-14 06:01:58 +00004461 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4463 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004464 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004465 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4466 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004467
Chris Lattner1a635d62006-04-14 06:01:58 +00004468 // If we are supposed to, toggle the bit.
4469 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4471 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004472 return Flags;
4473}
4474
Scott Michelfdc40a02009-02-17 22:15:04 +00004475SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004476 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004477 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004478 // Create a stack slot that is 16-byte aligned.
4479 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004480 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004481 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004482 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004483
Chris Lattner1a635d62006-04-14 06:01:58 +00004484 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004485 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004486 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004487 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004488 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004489 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004490 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004491}
4492
Dan Gohmand858e902010-04-17 15:26:15 +00004493SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004494 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004496 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004497
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4499 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004500
Dan Gohman475871a2008-07-27 21:46:04 +00004501 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004502 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004503
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004504 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004505 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4506 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4507 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004508
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004509 // Low parts multiplied together, generating 32-bit results (we ignore the
4510 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004511 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004513
Dan Gohman475871a2008-07-27 21:46:04 +00004514 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004516 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004517 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004518 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4520 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004521 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004522
Owen Anderson825b72b2009-08-11 20:47:22 +00004523 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004524
Chris Lattnercea2aa72006-04-18 04:28:57 +00004525 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004526 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004528 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004529
Chris Lattner19a81522006-04-18 03:57:35 +00004530 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004531 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004532 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004533 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004534
Chris Lattner19a81522006-04-18 03:57:35 +00004535 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004536 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004537 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004538 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004539
Chris Lattner19a81522006-04-18 03:57:35 +00004540 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004541 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004542 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004543 Ops[i*2 ] = 2*i+1;
4544 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004545 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004546 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004547 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004548 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004549 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004550}
4551
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004552/// LowerOperation - Provide custom lowering hooks for some operations.
4553///
Dan Gohmand858e902010-04-17 15:26:15 +00004554SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004555 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004556 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004557 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004558 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004559 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004560 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004561 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004562 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004563 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4564 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004565 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004566 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004567
4568 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004569 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004570
Jim Laskeyefc7e522006-12-04 22:04:42 +00004571 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004572 case ISD::DYNAMIC_STACKALLOC:
4573 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004574
Chris Lattner1a635d62006-04-14 06:01:58 +00004575 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004576 case ISD::FP_TO_UINT:
4577 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004578 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004579 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004580 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004581
Chris Lattner1a635d62006-04-14 06:01:58 +00004582 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004583 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4584 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4585 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004586
Chris Lattner1a635d62006-04-14 06:01:58 +00004587 // Vector-related lowering.
4588 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4589 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4590 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4591 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004592 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004593
Chris Lattner3fc027d2007-12-08 06:59:59 +00004594 // Frame & Return address.
4595 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004596 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004597 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004598}
4599
Duncan Sands1607f052008-12-01 11:39:25 +00004600void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4601 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004602 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004603 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004604 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004605 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004606 default:
Craig Topperbc219812012-02-07 02:50:20 +00004607 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004608 case ISD::VAARG: {
4609 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4610 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4611 return;
4612
4613 EVT VT = N->getValueType(0);
4614
4615 if (VT == MVT::i64) {
4616 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4617
4618 Results.push_back(NewNode);
4619 Results.push_back(NewNode.getValue(1));
4620 }
4621 return;
4622 }
Duncan Sands1607f052008-12-01 11:39:25 +00004623 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004624 assert(N->getValueType(0) == MVT::ppcf128);
4625 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004626 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004627 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004628 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004629 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004631 DAG.getIntPtrConstant(1));
4632
4633 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4634 // of the long double, and puts FPSCR back the way it was. We do not
4635 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004636 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004637 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4638
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004640 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004641 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004642 MFFSreg = Result.getValue(0);
4643 InFlag = Result.getValue(1);
4644
4645 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004646 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004647 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004648 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004649 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004650 InFlag = Result.getValue(0);
4651
4652 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004653 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004654 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004655 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004656 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004657 InFlag = Result.getValue(0);
4658
4659 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004660 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004661 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004662 Ops[0] = Lo;
4663 Ops[1] = Hi;
4664 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004665 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004666 FPreg = Result.getValue(0);
4667 InFlag = Result.getValue(1);
4668
4669 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 NodeTys.push_back(MVT::f64);
4671 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004672 Ops[1] = MFFSreg;
4673 Ops[2] = FPreg;
4674 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004675 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004676 FPreg = Result.getValue(0);
4677
4678 // We know the low half is about to be thrown away, so just use something
4679 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004680 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004681 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004682 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004683 }
Duncan Sands1607f052008-12-01 11:39:25 +00004684 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004685 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004686 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004687 }
4688}
4689
4690
Chris Lattner1a635d62006-04-14 06:01:58 +00004691//===----------------------------------------------------------------------===//
4692// Other Lowering Code
4693//===----------------------------------------------------------------------===//
4694
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004695MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004696PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004697 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004698 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004699 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4700
4701 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4702 MachineFunction *F = BB->getParent();
4703 MachineFunction::iterator It = BB;
4704 ++It;
4705
4706 unsigned dest = MI->getOperand(0).getReg();
4707 unsigned ptrA = MI->getOperand(1).getReg();
4708 unsigned ptrB = MI->getOperand(2).getReg();
4709 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004710 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004711
4712 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4713 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4714 F->insert(It, loopMBB);
4715 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004716 exitMBB->splice(exitMBB->begin(), BB,
4717 llvm::next(MachineBasicBlock::iterator(MI)),
4718 BB->end());
4719 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004720
4721 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004722 unsigned TmpReg = (!BinOpcode) ? incr :
4723 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004724 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4725 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004726
4727 // thisMBB:
4728 // ...
4729 // fallthrough --> loopMBB
4730 BB->addSuccessor(loopMBB);
4731
4732 // loopMBB:
4733 // l[wd]arx dest, ptr
4734 // add r0, dest, incr
4735 // st[wd]cx. r0, ptr
4736 // bne- loopMBB
4737 // fallthrough --> exitMBB
4738 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004739 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004740 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004741 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004742 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4743 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004744 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004745 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004746 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004747 BB->addSuccessor(loopMBB);
4748 BB->addSuccessor(exitMBB);
4749
4750 // exitMBB:
4751 // ...
4752 BB = exitMBB;
4753 return BB;
4754}
4755
4756MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004757PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004758 MachineBasicBlock *BB,
4759 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004760 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004761 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004762 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4763 // In 64 bit mode we have to use 64 bits for addresses, even though the
4764 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4765 // registers without caring whether they're 32 or 64, but here we're
4766 // doing actual arithmetic on the addresses.
4767 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004768 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004769
4770 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4771 MachineFunction *F = BB->getParent();
4772 MachineFunction::iterator It = BB;
4773 ++It;
4774
4775 unsigned dest = MI->getOperand(0).getReg();
4776 unsigned ptrA = MI->getOperand(1).getReg();
4777 unsigned ptrB = MI->getOperand(2).getReg();
4778 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004779 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004780
4781 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4782 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4783 F->insert(It, loopMBB);
4784 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004785 exitMBB->splice(exitMBB->begin(), BB,
4786 llvm::next(MachineBasicBlock::iterator(MI)),
4787 BB->end());
4788 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004789
4790 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004791 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004792 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4793 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004794 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4795 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4796 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4797 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4798 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4799 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4800 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4801 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4802 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4803 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004804 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004805 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004806 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004807
4808 // thisMBB:
4809 // ...
4810 // fallthrough --> loopMBB
4811 BB->addSuccessor(loopMBB);
4812
4813 // The 4-byte load must be aligned, while a char or short may be
4814 // anywhere in the word. Hence all this nasty bookkeeping code.
4815 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4816 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004817 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004818 // rlwinm ptr, ptr1, 0, 0, 29
4819 // slw incr2, incr, shift
4820 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4821 // slw mask, mask2, shift
4822 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004823 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004824 // add tmp, tmpDest, incr2
4825 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004826 // and tmp3, tmp, mask
4827 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004828 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004829 // bne- loopMBB
4830 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004831 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004832 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004833 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004834 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004835 .addReg(ptrA).addReg(ptrB);
4836 } else {
4837 Ptr1Reg = ptrB;
4838 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004839 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004840 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004841 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004842 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4843 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004844 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004845 .addReg(Ptr1Reg).addImm(0).addImm(61);
4846 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004847 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004848 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004849 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004850 .addReg(incr).addReg(ShiftReg);
4851 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004852 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004853 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004854 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4855 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004856 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004857 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004858 .addReg(Mask2Reg).addReg(ShiftReg);
4859
4860 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004861 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004862 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004863 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004864 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004865 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004866 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004867 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004868 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004869 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004870 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004871 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004872 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004873 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004874 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004875 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004876 BB->addSuccessor(loopMBB);
4877 BB->addSuccessor(exitMBB);
4878
4879 // exitMBB:
4880 // ...
4881 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004882 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4883 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004884 return BB;
4885}
4886
4887MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004888PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004889 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004890 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004891
4892 // To "insert" these instructions we actually have to insert their
4893 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004894 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004895 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004896 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004897
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004898 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004899
4900 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4901 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4902 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4903 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4904 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4905
4906 // The incoming instruction knows the destination vreg to set, the
4907 // condition code register to branch on, the true/false values to
4908 // select between, and a branch opcode to use.
4909
4910 // thisMBB:
4911 // ...
4912 // TrueVal = ...
4913 // cmpTY ccX, r1, r2
4914 // bCC copy1MBB
4915 // fallthrough --> copy0MBB
4916 MachineBasicBlock *thisMBB = BB;
4917 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4918 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4919 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004920 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004921 F->insert(It, copy0MBB);
4922 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004923
4924 // Transfer the remainder of BB and its successor edges to sinkMBB.
4925 sinkMBB->splice(sinkMBB->begin(), BB,
4926 llvm::next(MachineBasicBlock::iterator(MI)),
4927 BB->end());
4928 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4929
Evan Cheng53301922008-07-12 02:23:19 +00004930 // Next, add the true and fallthrough blocks as its successors.
4931 BB->addSuccessor(copy0MBB);
4932 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004933
Dan Gohman14152b42010-07-06 20:24:04 +00004934 BuildMI(BB, dl, TII->get(PPC::BCC))
4935 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4936
Evan Cheng53301922008-07-12 02:23:19 +00004937 // copy0MBB:
4938 // %FalseValue = ...
4939 // # fallthrough to sinkMBB
4940 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004941
Evan Cheng53301922008-07-12 02:23:19 +00004942 // Update machine-CFG edges
4943 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004944
Evan Cheng53301922008-07-12 02:23:19 +00004945 // sinkMBB:
4946 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4947 // ...
4948 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004949 BuildMI(*BB, BB->begin(), dl,
4950 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004951 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4952 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4953 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004954 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4955 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4956 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4957 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004958 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4959 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4960 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4961 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004962
4963 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4964 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4965 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4966 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004967 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4968 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4969 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4970 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004971
4972 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4973 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4974 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4975 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004976 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4977 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4978 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4979 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004980
4981 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4982 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4983 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4984 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004985 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4986 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4987 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4988 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004989
4990 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004991 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004992 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004993 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004994 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004995 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004996 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004997 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004998
4999 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5000 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5001 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5002 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005003 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5004 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5005 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5006 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005007
Dale Johannesen0e55f062008-08-29 18:29:46 +00005008 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5009 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5010 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5011 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5012 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5013 BB = EmitAtomicBinary(MI, BB, false, 0);
5014 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5015 BB = EmitAtomicBinary(MI, BB, true, 0);
5016
Evan Cheng53301922008-07-12 02:23:19 +00005017 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5018 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5019 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5020
5021 unsigned dest = MI->getOperand(0).getReg();
5022 unsigned ptrA = MI->getOperand(1).getReg();
5023 unsigned ptrB = MI->getOperand(2).getReg();
5024 unsigned oldval = MI->getOperand(3).getReg();
5025 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005026 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005027
Dale Johannesen65e39732008-08-25 18:53:26 +00005028 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5029 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5030 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005031 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005032 F->insert(It, loop1MBB);
5033 F->insert(It, loop2MBB);
5034 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005035 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005036 exitMBB->splice(exitMBB->begin(), BB,
5037 llvm::next(MachineBasicBlock::iterator(MI)),
5038 BB->end());
5039 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005040
5041 // thisMBB:
5042 // ...
5043 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005044 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005045
Dale Johannesen65e39732008-08-25 18:53:26 +00005046 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005047 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005048 // cmp[wd] dest, oldval
5049 // bne- midMBB
5050 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005051 // st[wd]cx. newval, ptr
5052 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005053 // b exitBB
5054 // midMBB:
5055 // st[wd]cx. dest, ptr
5056 // exitBB:
5057 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005058 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005059 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005060 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005061 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005062 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005063 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5064 BB->addSuccessor(loop2MBB);
5065 BB->addSuccessor(midMBB);
5066
5067 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005068 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005069 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005070 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005071 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005072 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005073 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005074 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005075
Dale Johannesen65e39732008-08-25 18:53:26 +00005076 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005077 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005078 .addReg(dest).addReg(ptrA).addReg(ptrB);
5079 BB->addSuccessor(exitMBB);
5080
Evan Cheng53301922008-07-12 02:23:19 +00005081 // exitMBB:
5082 // ...
5083 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005084 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5085 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5086 // We must use 64-bit registers for addresses when targeting 64-bit,
5087 // since we're actually doing arithmetic on them. Other registers
5088 // can be 32-bit.
5089 bool is64bit = PPCSubTarget.isPPC64();
5090 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5091
5092 unsigned dest = MI->getOperand(0).getReg();
5093 unsigned ptrA = MI->getOperand(1).getReg();
5094 unsigned ptrB = MI->getOperand(2).getReg();
5095 unsigned oldval = MI->getOperand(3).getReg();
5096 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005097 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005098
5099 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5100 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5101 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5102 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5103 F->insert(It, loop1MBB);
5104 F->insert(It, loop2MBB);
5105 F->insert(It, midMBB);
5106 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005107 exitMBB->splice(exitMBB->begin(), BB,
5108 llvm::next(MachineBasicBlock::iterator(MI)),
5109 BB->end());
5110 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005111
5112 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005113 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005114 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5115 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005116 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5117 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5118 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5119 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5120 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5121 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5122 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5123 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5124 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5125 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5126 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5127 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5128 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5129 unsigned Ptr1Reg;
5130 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005131 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005132 // thisMBB:
5133 // ...
5134 // fallthrough --> loopMBB
5135 BB->addSuccessor(loop1MBB);
5136
5137 // The 4-byte load must be aligned, while a char or short may be
5138 // anywhere in the word. Hence all this nasty bookkeeping code.
5139 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5140 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005141 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005142 // rlwinm ptr, ptr1, 0, 0, 29
5143 // slw newval2, newval, shift
5144 // slw oldval2, oldval,shift
5145 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5146 // slw mask, mask2, shift
5147 // and newval3, newval2, mask
5148 // and oldval3, oldval2, mask
5149 // loop1MBB:
5150 // lwarx tmpDest, ptr
5151 // and tmp, tmpDest, mask
5152 // cmpw tmp, oldval3
5153 // bne- midMBB
5154 // loop2MBB:
5155 // andc tmp2, tmpDest, mask
5156 // or tmp4, tmp2, newval3
5157 // stwcx. tmp4, ptr
5158 // bne- loop1MBB
5159 // b exitBB
5160 // midMBB:
5161 // stwcx. tmpDest, ptr
5162 // exitBB:
5163 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005164 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005165 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005166 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005167 .addReg(ptrA).addReg(ptrB);
5168 } else {
5169 Ptr1Reg = ptrB;
5170 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005171 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005172 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005173 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005174 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5175 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005176 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005177 .addReg(Ptr1Reg).addImm(0).addImm(61);
5178 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005179 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005180 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005181 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005182 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005183 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005184 .addReg(oldval).addReg(ShiftReg);
5185 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005186 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005187 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005188 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5189 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5190 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005191 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005192 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005193 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005194 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005195 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005196 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005197 .addReg(OldVal2Reg).addReg(MaskReg);
5198
5199 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005200 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005201 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005202 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5203 .addReg(TmpDestReg).addReg(MaskReg);
5204 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005205 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005206 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005207 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5208 BB->addSuccessor(loop2MBB);
5209 BB->addSuccessor(midMBB);
5210
5211 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005212 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5213 .addReg(TmpDestReg).addReg(MaskReg);
5214 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5215 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5216 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005217 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005218 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005219 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005220 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005221 BB->addSuccessor(loop1MBB);
5222 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005223
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005224 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005225 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005226 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005227 BB->addSuccessor(exitMBB);
5228
5229 // exitMBB:
5230 // ...
5231 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005232 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5233 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005234 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005235 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005236 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005237
Dan Gohman14152b42010-07-06 20:24:04 +00005238 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005239 return BB;
5240}
5241
Chris Lattner1a635d62006-04-14 06:01:58 +00005242//===----------------------------------------------------------------------===//
5243// Target Optimization Hooks
5244//===----------------------------------------------------------------------===//
5245
Duncan Sands25cf2272008-11-24 14:53:14 +00005246SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5247 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005248 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005249 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005250 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005251 switch (N->getOpcode()) {
5252 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005253 case PPCISD::SHL:
5254 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005255 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005256 return N->getOperand(0);
5257 }
5258 break;
5259 case PPCISD::SRL:
5260 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005261 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005262 return N->getOperand(0);
5263 }
5264 break;
5265 case PPCISD::SRA:
5266 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005267 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005268 C->isAllOnesValue()) // -1 >>s V -> -1.
5269 return N->getOperand(0);
5270 }
5271 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005272
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005273 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005274 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005275 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5276 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5277 // We allow the src/dst to be either f32/f64, but the intermediate
5278 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 if (N->getOperand(0).getValueType() == MVT::i64 &&
5280 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005281 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 if (Val.getValueType() == MVT::f32) {
5283 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005284 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005286
Owen Anderson825b72b2009-08-11 20:47:22 +00005287 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005288 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005290 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 if (N->getValueType(0) == MVT::f32) {
5292 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005293 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005294 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005295 }
5296 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005298 // If the intermediate type is i32, we can avoid the load/store here
5299 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005300 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005301 }
5302 }
5303 break;
Chris Lattner51269842006-03-01 05:50:56 +00005304 case ISD::STORE:
5305 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5306 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005307 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005308 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 N->getOperand(1).getValueType() == MVT::i32 &&
5310 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005311 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 if (Val.getValueType() == MVT::f32) {
5313 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005314 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005315 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005316 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005317 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005318
Owen Anderson825b72b2009-08-11 20:47:22 +00005319 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005320 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005321 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005322 return Val;
5323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005324
Chris Lattnerd9989382006-07-10 20:56:58 +00005325 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005326 if (cast<StoreSDNode>(N)->isUnindexed() &&
5327 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005328 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005329 (N->getOperand(1).getValueType() == MVT::i32 ||
5330 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005331 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005332 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005333 if (BSwapOp.getValueType() == MVT::i16)
5334 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005335
Dan Gohmanc76909a2009-09-25 20:36:54 +00005336 SDValue Ops[] = {
5337 N->getOperand(0), BSwapOp, N->getOperand(2),
5338 DAG.getValueType(N->getOperand(1).getValueType())
5339 };
5340 return
5341 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5342 Ops, array_lengthof(Ops),
5343 cast<StoreSDNode>(N)->getMemoryVT(),
5344 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005345 }
5346 break;
5347 case ISD::BSWAP:
5348 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005349 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005350 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005352 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005353 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005354 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005355 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005356 LD->getChain(), // Chain
5357 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005358 DAG.getValueType(N->getValueType(0)) // VT
5359 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005360 SDValue BSLoad =
5361 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5362 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5363 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005364
Scott Michelfdc40a02009-02-17 22:15:04 +00005365 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005366 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005367 if (N->getValueType(0) == MVT::i16)
5368 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005369
Chris Lattnerd9989382006-07-10 20:56:58 +00005370 // First, combine the bswap away. This makes the value produced by the
5371 // load dead.
5372 DCI.CombineTo(N, ResVal);
5373
5374 // Next, combine the load away, we give it a bogus result value but a real
5375 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005376 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005377
Chris Lattnerd9989382006-07-10 20:56:58 +00005378 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005379 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005380 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005381
Chris Lattner51269842006-03-01 05:50:56 +00005382 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005383 case PPCISD::VCMP: {
5384 // If a VCMPo node already exists with exactly the same operands as this
5385 // node, use its result instead of this node (VCMPo computes both a CR6 and
5386 // a normal output).
5387 //
5388 if (!N->getOperand(0).hasOneUse() &&
5389 !N->getOperand(1).hasOneUse() &&
5390 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005391
Chris Lattner4468c222006-03-31 06:02:07 +00005392 // Scan all of the users of the LHS, looking for VCMPo's that match.
5393 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005394
Gabor Greifba36cb52008-08-28 21:40:38 +00005395 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005396 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5397 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005398 if (UI->getOpcode() == PPCISD::VCMPo &&
5399 UI->getOperand(1) == N->getOperand(1) &&
5400 UI->getOperand(2) == N->getOperand(2) &&
5401 UI->getOperand(0) == N->getOperand(0)) {
5402 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005403 break;
5404 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005405
Chris Lattner00901202006-04-18 18:28:22 +00005406 // If there is no VCMPo node, or if the flag value has a single use, don't
5407 // transform this.
5408 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5409 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005410
5411 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005412 // chain, this transformation is more complex. Note that multiple things
5413 // could use the value result, which we should ignore.
5414 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005415 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005416 FlagUser == 0; ++UI) {
5417 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005418 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005419 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005420 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005421 FlagUser = User;
5422 break;
5423 }
5424 }
5425 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005426
Chris Lattner00901202006-04-18 18:28:22 +00005427 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5428 // give up for right now.
5429 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005430 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005431 }
5432 break;
5433 }
Chris Lattner90564f22006-04-18 17:59:36 +00005434 case ISD::BR_CC: {
5435 // If this is a branch on an altivec predicate comparison, lower this so
5436 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5437 // lowering is done pre-legalize, because the legalizer lowers the predicate
5438 // compare down to code that is difficult to reassemble.
5439 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005440 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005441 int CompareOpc;
5442 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005443
Chris Lattner90564f22006-04-18 17:59:36 +00005444 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5445 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5446 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5447 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005448
Chris Lattner90564f22006-04-18 17:59:36 +00005449 // If this is a comparison against something other than 0/1, then we know
5450 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005451 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005452 if (Val != 0 && Val != 1) {
5453 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5454 return N->getOperand(0);
5455 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005457 N->getOperand(0), N->getOperand(4));
5458 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005459
Chris Lattner90564f22006-04-18 17:59:36 +00005460 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005461
Chris Lattner90564f22006-04-18 17:59:36 +00005462 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005463 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005464 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005465 LHS.getOperand(2), // LHS of compare
5466 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005468 };
Chris Lattner90564f22006-04-18 17:59:36 +00005469 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005470 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005471 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005472
Chris Lattner90564f22006-04-18 17:59:36 +00005473 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005474 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005475 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005476 default: // Can't happen, don't crash on invalid number though.
5477 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005478 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005479 break;
5480 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005481 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005482 break;
5483 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005484 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005485 break;
5486 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005487 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005488 break;
5489 }
5490
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5492 DAG.getConstant(CompOpc, MVT::i32),
5493 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005494 N->getOperand(4), CompNode.getValue(1));
5495 }
5496 break;
5497 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005498 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005499
Dan Gohman475871a2008-07-27 21:46:04 +00005500 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005501}
5502
Chris Lattner1a635d62006-04-14 06:01:58 +00005503//===----------------------------------------------------------------------===//
5504// Inline Assembly Support
5505//===----------------------------------------------------------------------===//
5506
Dan Gohman475871a2008-07-27 21:46:04 +00005507void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005508 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005509 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005510 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005511 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005512 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005513 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005514 switch (Op.getOpcode()) {
5515 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005516 case PPCISD::LBRX: {
5517 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005518 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005519 KnownZero = 0xFFFF0000;
5520 break;
5521 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005522 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005523 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005524 default: break;
5525 case Intrinsic::ppc_altivec_vcmpbfp_p:
5526 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5527 case Intrinsic::ppc_altivec_vcmpequb_p:
5528 case Intrinsic::ppc_altivec_vcmpequh_p:
5529 case Intrinsic::ppc_altivec_vcmpequw_p:
5530 case Intrinsic::ppc_altivec_vcmpgefp_p:
5531 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5532 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5533 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5534 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5535 case Intrinsic::ppc_altivec_vcmpgtub_p:
5536 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5537 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5538 KnownZero = ~1U; // All bits but the low one are known to be zero.
5539 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005540 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005541 }
5542 }
5543}
5544
5545
Chris Lattner4234f572007-03-25 02:14:49 +00005546/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005547/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005548PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005549PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5550 if (Constraint.size() == 1) {
5551 switch (Constraint[0]) {
5552 default: break;
5553 case 'b':
5554 case 'r':
5555 case 'f':
5556 case 'v':
5557 case 'y':
5558 return C_RegisterClass;
5559 }
5560 }
5561 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005562}
5563
John Thompson44ab89e2010-10-29 17:29:13 +00005564/// Examine constraint type and operand type and determine a weight value.
5565/// This object must already have been set up with the operand type
5566/// and the current alternative constraint selected.
5567TargetLowering::ConstraintWeight
5568PPCTargetLowering::getSingleConstraintMatchWeight(
5569 AsmOperandInfo &info, const char *constraint) const {
5570 ConstraintWeight weight = CW_Invalid;
5571 Value *CallOperandVal = info.CallOperandVal;
5572 // If we don't have a value, we can't do a match,
5573 // but allow it at the lowest weight.
5574 if (CallOperandVal == NULL)
5575 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005576 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005577 // Look at the constraint type.
5578 switch (*constraint) {
5579 default:
5580 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5581 break;
5582 case 'b':
5583 if (type->isIntegerTy())
5584 weight = CW_Register;
5585 break;
5586 case 'f':
5587 if (type->isFloatTy())
5588 weight = CW_Register;
5589 break;
5590 case 'd':
5591 if (type->isDoubleTy())
5592 weight = CW_Register;
5593 break;
5594 case 'v':
5595 if (type->isVectorTy())
5596 weight = CW_Register;
5597 break;
5598 case 'y':
5599 weight = CW_Register;
5600 break;
5601 }
5602 return weight;
5603}
5604
Scott Michelfdc40a02009-02-17 22:15:04 +00005605std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005606PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005607 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005608 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005609 // GCC RS6000 Constraint Letters
5610 switch (Constraint[0]) {
5611 case 'b': // R1-R31
5612 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005614 return std::make_pair(0U, PPC::G8RCRegisterClass);
5615 return std::make_pair(0U, PPC::GPRCRegisterClass);
5616 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005618 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005620 return std::make_pair(0U, PPC::F8RCRegisterClass);
5621 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005622 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005623 return std::make_pair(0U, PPC::VRRCRegisterClass);
5624 case 'y': // crrc
5625 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005626 }
5627 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005628
Chris Lattner331d1bc2006-11-02 01:44:04 +00005629 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005630}
Chris Lattner763317d2006-02-07 00:47:13 +00005631
Chris Lattner331d1bc2006-11-02 01:44:04 +00005632
Chris Lattner48884cd2007-08-25 00:47:38 +00005633/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005634/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005635void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005636 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005637 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005638 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005639 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005640
Eric Christopher100c8332011-06-02 23:16:42 +00005641 // Only support length 1 constraints.
5642 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005643
Eric Christopher100c8332011-06-02 23:16:42 +00005644 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005645 switch (Letter) {
5646 default: break;
5647 case 'I':
5648 case 'J':
5649 case 'K':
5650 case 'L':
5651 case 'M':
5652 case 'N':
5653 case 'O':
5654 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005655 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005656 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005657 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005658 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005659 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005660 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005661 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005662 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005663 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005664 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5665 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005666 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005667 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005668 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005669 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005670 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005671 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005672 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005673 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005674 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005675 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005676 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005677 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005678 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005679 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005680 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005681 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005682 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005683 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005684 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005685 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005686 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005687 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005688 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005689 }
5690 break;
5691 }
5692 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005693
Gabor Greifba36cb52008-08-28 21:40:38 +00005694 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005695 Ops.push_back(Result);
5696 return;
5697 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005698
Chris Lattner763317d2006-02-07 00:47:13 +00005699 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005700 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005701}
Evan Chengc4c62572006-03-13 23:20:37 +00005702
Chris Lattnerc9addb72007-03-30 23:15:24 +00005703// isLegalAddressingMode - Return true if the addressing mode represented
5704// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005705bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005706 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005707 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005708
Chris Lattnerc9addb72007-03-30 23:15:24 +00005709 // PPC allows a sign-extended 16-bit immediate field.
5710 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5711 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005712
Chris Lattnerc9addb72007-03-30 23:15:24 +00005713 // No global is ever allowed as a base.
5714 if (AM.BaseGV)
5715 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005716
5717 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005718 switch (AM.Scale) {
5719 case 0: // "r+i" or just "i", depending on HasBaseReg.
5720 break;
5721 case 1:
5722 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5723 return false;
5724 // Otherwise we have r+r or r+i.
5725 break;
5726 case 2:
5727 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5728 return false;
5729 // Allow 2*r as r+r.
5730 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005731 default:
5732 // No other scales are supported.
5733 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005735
Chris Lattnerc9addb72007-03-30 23:15:24 +00005736 return true;
5737}
5738
Evan Chengc4c62572006-03-13 23:20:37 +00005739/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005740/// as the offset of the target addressing mode for load / store of the
5741/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005742bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005743 // PPC allows a sign-extended 16-bit immediate field.
5744 return (V > -(1 << 16) && V < (1 << 16)-1);
5745}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005746
Craig Topperc89c7442012-03-27 07:21:54 +00005747bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005748 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005749}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005750
Dan Gohmand858e902010-04-17 15:26:15 +00005751SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5752 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005753 MachineFunction &MF = DAG.getMachineFunction();
5754 MachineFrameInfo *MFI = MF.getFrameInfo();
5755 MFI->setReturnAddressIsTaken(true);
5756
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005757 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005758 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005759
Dale Johannesen08673d22010-05-03 22:59:34 +00005760 // Make sure the function does not optimize away the store of the RA to
5761 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005762 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005763 FuncInfo->setLRStoreRequired();
5764 bool isPPC64 = PPCSubTarget.isPPC64();
5765 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5766
5767 if (Depth > 0) {
5768 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5769 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005770
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005771 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005772 isPPC64? MVT::i64 : MVT::i32);
5773 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5774 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5775 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005776 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005777 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005778
Chris Lattner3fc027d2007-12-08 06:59:59 +00005779 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005780 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005781 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005782 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005783}
5784
Dan Gohmand858e902010-04-17 15:26:15 +00005785SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5786 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005787 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005788 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005789
Owen Andersone50ed302009-08-10 22:56:29 +00005790 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005792
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005793 MachineFunction &MF = DAG.getMachineFunction();
5794 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005795 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005796 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5797 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005798 MFI->getStackSize() &&
5799 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5800 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5801 (is31 ? PPC::R31 : PPC::R1);
5802 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5803 PtrVT);
5804 while (Depth--)
5805 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005806 FrameAddr, MachinePointerInfo(), false, false,
5807 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005808 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005809}
Dan Gohman54aeea32008-10-21 03:41:46 +00005810
5811bool
5812PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5813 // The PowerPC target isn't yet aware of offsets.
5814 return false;
5815}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005816
Evan Cheng42642d02010-04-01 20:10:42 +00005817/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005818/// and store operations as a result of memset, memcpy, and memmove
5819/// lowering. If DstAlign is zero that means it's safe to destination
5820/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5821/// means there isn't a need to check it against alignment requirement,
5822/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005823/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005824/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005825/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5826/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005827/// It returns EVT::Other if the type should be determined using generic
5828/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005829EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5830 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005831 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005832 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005833 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005834 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005836 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005838 }
5839}
Hal Finkel3f31d492012-04-01 19:23:08 +00005840
5841Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
5842 unsigned Directive = PPCSubTarget.getDarwinDirective();
5843 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2)
5844 return Sched::ILP;
5845
5846 return TargetLowering::getSchedulingPreference(N);
5847}
5848