blob: 748486c1ca26225acca9ab18d6ace945759d2791 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner51269842006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000067
Dale Johannesen6eaeff22007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000071 [SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000072def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000073 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000074def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000075 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000078def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000081 [SDNPInGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000082
Chris Lattner9c73f092005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000087
Nate Begeman993aeb22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000093
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000094def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000095
Chris Lattner4172b102005-12-06 02:10:38 +000096// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
97// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +000098def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
99def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
100def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000101
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000102def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000103def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
104 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000105
Chris Lattner937a79d2005-12-04 19:01:59 +0000106// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000107def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000109def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000111
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000112def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000113def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000114 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000115 SDNPVariadic]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000116def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000117 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000118 SDNPVariadic]>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000119def PPCcall_nop_SVR4 : SDNode<"PPCISD::CALL_NOP_SVR4", SDT_PPCCall,
120 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
121 SDNPVariadic]>;
Chris Lattner036609b2010-12-23 18:28:41 +0000122def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000123def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000125def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000126 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000127def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000128 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000129def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000130 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000131def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000132 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000133 SDNPVariadic]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000134
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000135def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000136 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000137 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000138
Chris Lattner48be23c2008-01-15 22:02:54 +0000139def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000140 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000141
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000142def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000143 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000144
Chris Lattnera17b1552006-03-31 05:13:27 +0000145def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000146def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000147
Chris Lattner90564f22006-04-18 17:59:36 +0000148def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000149 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000150
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000151def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
152 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000153def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
154 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000155
Evan Cheng53301922008-07-12 02:23:19 +0000156// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000157def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
158 [SDNPHasChain, SDNPMayLoad]>;
159def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
160 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000161
Jim Laskey2f616bf2006-11-16 22:43:37 +0000162// Instructions to support dynamic alloca.
163def SDTDynOp : SDTypeProfile<1, 2, []>;
164def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
165
Chris Lattner47f01f12005-09-08 19:50:41 +0000166//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000167// PowerPC specific transformation functions and pattern fragments.
168//
Nate Begeman8d948322005-10-19 01:12:32 +0000169
Nate Begeman2d5aff72005-10-19 18:42:01 +0000170def SHL32 : SDNodeXForm<imm, [{
171 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000172 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000173}]>;
174
Nate Begeman2d5aff72005-10-19 18:42:01 +0000175def SRL32 : SDNodeXForm<imm, [{
176 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000177 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000178}]>;
179
Chris Lattner2eb25172005-09-09 00:39:56 +0000180def LO16 : SDNodeXForm<imm, [{
181 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000182 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000183}]>;
184
185def HI16 : SDNodeXForm<imm, [{
186 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000187 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000188}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000189
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000190def HA16 : SDNodeXForm<imm, [{
191 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000192 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000193 return getI32Imm((Val - (signed short)Val) >> 16);
194}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000195def MB : SDNodeXForm<imm, [{
196 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000197 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000198 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000199 return getI32Imm(mb);
200}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000201
Nate Begemanf42f1332006-09-22 05:01:56 +0000202def ME : SDNodeXForm<imm, [{
203 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000204 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000206 return getI32Imm(me);
207}]>;
208def maskimm32 : PatLeaf<(imm), [{
209 // maskImm predicate - True if immediate is a run of ones.
210 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000213 else
214 return false;
215}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000216
Chris Lattner3e63ead2005-09-08 17:33:10 +0000217def immSExt16 : PatLeaf<(imm), [{
218 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
219 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000222 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000224}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000225def immZExt16 : PatLeaf<(imm), [{
226 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
227 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000228 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000229}], LO16>;
230
Chris Lattner0ea70b22006-06-20 22:34:10 +0000231// imm16Shifted* - These match immediates where the low 16-bits are zero. There
232// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
233// identical in 32-bit mode, but in 64-bit mode, they return true if the
234// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
235// clear).
236def imm16ShiftedZExt : PatLeaf<(imm), [{
237 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
238 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000240}], HI16>;
241
242def imm16ShiftedSExt : PatLeaf<(imm), [{
243 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
244 // immediate are set. Used by instructions like 'addis'. Identical to
245 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000246 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000248 return true;
249 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000250 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000251}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000252
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000253
Chris Lattner47f01f12005-09-08 19:50:41 +0000254//===----------------------------------------------------------------------===//
255// PowerPC Flag Definitions.
256
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000257class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000258class isDOT {
259 list<Register> Defs = [CR0];
260 bit RC = 1;
261}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000262
Chris Lattner302bf9c2006-11-08 02:13:12 +0000263class RegConstraint<string C> {
264 string Constraints = C;
265}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000266class NoEncode<string E> {
267 string DisableEncoding = E;
268}
Chris Lattner47f01f12005-09-08 19:50:41 +0000269
270
271//===----------------------------------------------------------------------===//
272// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000273
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000274def s5imm : Operand<i32> {
275 let PrintMethod = "printS5ImmOperand";
276}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000277def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000278 let PrintMethod = "printU5ImmOperand";
279}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000280def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000281 let PrintMethod = "printU6ImmOperand";
282}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000283def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000284 let PrintMethod = "printS16ImmOperand";
285}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000286def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000287 let PrintMethod = "printU16ImmOperand";
288}
Chris Lattner841d12d2005-10-18 16:51:22 +0000289def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
290 let PrintMethod = "printS16X4ImmOperand";
291}
Chris Lattner8d704112010-11-15 06:09:35 +0000292def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000293 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000294 let EncoderMethod = "getDirectBrEncoding";
295}
296def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000297 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000298 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000299}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000300def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000301 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000302}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000303def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000304 let PrintMethod = "printAbsAddrOperand";
305}
Nate Begemaned428532004-09-04 05:00:00 +0000306def symbolHi: Operand<i32> {
307 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000308 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000309}
310def symbolLo: Operand<i32> {
311 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000312 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000313}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000314def crbitm: Operand<i8> {
315 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000316 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000317}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000318// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000319def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000320 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000321 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000322 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000323}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000324def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000325 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000326 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000327}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000328def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000329 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000330 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000331 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000332}
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000333def tocentry : Operand<iPTR> {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000334 let MIOperandInfo = (ops i32imm:$imm);
335}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000336
Chris Lattner6fc40072006-11-04 05:42:48 +0000337// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000338// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000339def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000340 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000341 let PrintMethod = "printPredicateOperand";
342}
Chris Lattner0638b262006-11-03 23:53:25 +0000343
Chris Lattnera613d262006-01-12 02:05:36 +0000344// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000345def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
346def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
347def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
348def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000349
Chris Lattner74531e42006-11-16 00:41:37 +0000350/// This is just the offset part of iaddr, used for preinc.
351def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000352
Evan Cheng8c75ef92005-12-14 22:07:12 +0000353//===----------------------------------------------------------------------===//
354// PowerPC Instruction Predicate Definitions.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000355def FPContractions : Predicate<"!TM.Options.NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000356def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
357def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000358def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000359
Chris Lattner47f01f12005-09-08 19:50:41 +0000360//===----------------------------------------------------------------------===//
361// PowerPC Instruction Definitions.
362
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000363// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000364
Chris Lattner88d211f2006-03-12 09:13:49 +0000365let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000366let Defs = [R1], Uses = [R1] in {
Chris Lattnerab638642010-11-15 03:48:58 +0000367def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000368 [(callseq_start timm:$amt)]>;
Chris Lattnerab638642010-11-15 03:48:58 +0000369def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000370 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000371}
Chris Lattner1877ec92006-03-13 21:52:10 +0000372
Evan Cheng64d80e32007-07-19 01:14:50 +0000373def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000374 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000375}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000376
Evan Cheng071a2792007-09-11 19:55:27 +0000377let Defs = [R1], Uses = [R1] in
Chris Lattnerab638642010-11-15 03:48:58 +0000378def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000379 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000380 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000381
Dan Gohman533297b2009-10-29 18:10:34 +0000382// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
383// instruction selection into a branch sequence.
384let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000385 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000386 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000387 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000388 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000389 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000390 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000391 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000392 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000393 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000394 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000395 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000396 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000397 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000398 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000399 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000400 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000401}
402
Bill Wendling7194aaf2008-03-03 22:19:16 +0000403// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
404// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000405let mayStore = 1 in
406def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Chris Lattnerab638642010-11-15 03:48:58 +0000407 "", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000408
Hal Finkeld21e9302011-12-06 20:55:36 +0000409// RESTORE_CR - Indicate that we're restoring the CR register (previously
410// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000411let mayLoad = 1 in
412def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Hal Finkeld21e9302011-12-06 20:55:36 +0000413 "", []>;
414
Evan Chengffbacca2007-07-21 00:34:19 +0000415let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dale Johannesenb384ab92008-10-29 18:26:45 +0000416 let isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000417 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000418 "b${p:cc}lr ${p:reg}", BrB,
419 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000420 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000421 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000422}
423
Chris Lattner7a823bd2005-02-15 20:26:49 +0000424let Defs = [LR] in
Cameron Zwarich0113e4e2011-05-19 02:56:28 +0000425 def MovePCtoLR : Pseudo<(outs), (ins), "", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000426 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000427
Evan Chengffbacca2007-07-21 00:34:19 +0000428let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000429 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000430 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000431 "b $dst", BrB,
432 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000433 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000434
Chris Lattner18258c62006-11-17 22:37:34 +0000435 // BCC represents an arbitrary conditional branch on a predicate.
436 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
437 // a two-value operand where a dag node expects two operands. :(
Chris Lattner8d704112010-11-15 06:09:35 +0000438 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000439 "b${cond:cc} ${cond:reg}, $dst"
440 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000441}
442
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000443// Darwin ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +0000444let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000445 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000446 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000447 def BL_Darwin : IForm<18, 0, 1,
448 (outs), (ins calltarget:$func, variable_ops),
449 "bl $func", BrB, []>; // See Pat patterns below.
450 def BLA_Darwin : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000451 (outs), (ins aaddr:$func, variable_ops),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000452 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000453 }
454 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000455 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
456 (outs), (ins variable_ops),
457 "bctrl", BrB,
458 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000459 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000460}
461
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000462// SVR4 ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +0000463let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000464 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000465 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000466 def BL_SVR4 : IForm<18, 0, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000467 (outs), (ins calltarget:$func, variable_ops),
468 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000469 def BLA_SVR4 : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000470 (outs), (ins aaddr:$func, variable_ops),
471 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000472 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000473 }
474 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000475 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
476 (outs), (ins variable_ops),
477 "bctrl", BrB,
478 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000479 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000480}
481
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000482
Dale Johannesenb384ab92008-10-29 18:26:45 +0000483let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000484def TCRETURNdi :Pseudo< (outs),
485 (ins calltarget:$dst, i32imm:$offset, variable_ops),
486 "#TC_RETURNd $dst $offset",
487 []>;
488
489
Dale Johannesenb384ab92008-10-29 18:26:45 +0000490let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000491def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
492 "#TC_RETURNa $func $offset",
493 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
494
Dale Johannesenb384ab92008-10-29 18:26:45 +0000495let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000496def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
497 "#TC_RETURNr $dst $offset",
498 []>;
499
500
501let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000502 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000503def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
504 Requires<[In32BitMode]>;
505
506
507
508let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000509 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000510def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
511 "b $dst", BrB,
512 []>;
513
514
515let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000516 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000517def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
518 "ba $dst", BrB,
519 []>;
520
521
Chris Lattner001db452006-06-06 21:29:23 +0000522// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000523def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000524 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
525 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000526def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000527 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
528 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000529def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000530 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
531 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000532def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000533 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
534 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000535def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000536 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
537 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000538def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000539 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
540 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000541def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000542 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
543 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000544def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000545 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
546 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000547
Hal Finkel19aa2b52012-04-01 20:08:17 +0000548def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
549 (DCBT xoaddr:$dst)>;
550
Evan Cheng53301922008-07-12 02:23:19 +0000551// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000552let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000553 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000554 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000555 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000556 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
557 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000558 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000559 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
560 def ATOMIC_LOAD_AND_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000561 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000562 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
563 def ATOMIC_LOAD_OR_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000564 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000565 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
566 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000567 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000568 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
569 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000570 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000571 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
572 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000573 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000574 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
575 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000576 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000577 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
578 def ATOMIC_LOAD_AND_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000579 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000580 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
581 def ATOMIC_LOAD_OR_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000582 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000583 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
584 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000585 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000586 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
587 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000588 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000589 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000590 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000591 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000592 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000593 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000594 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000595 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
596 def ATOMIC_LOAD_AND_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000597 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000598 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
599 def ATOMIC_LOAD_OR_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000600 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000601 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
602 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000603 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000604 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
605 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000606 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000607 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
608
Dale Johannesen97efa362008-08-28 17:53:09 +0000609 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000610 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000611 [(set GPRC:$dst,
612 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
613 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000614 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000615 [(set GPRC:$dst,
616 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000617 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000618 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000619 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000620 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000621
Dale Johannesen97efa362008-08-28 17:53:09 +0000622 def ATOMIC_SWAP_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000623 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000624 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
625 def ATOMIC_SWAP_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000626 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000627 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000628 def ATOMIC_SWAP_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000629 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000630 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000631 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000632}
633
Evan Cheng53301922008-07-12 02:23:19 +0000634// Instructions to support atomic operations
635def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
636 "lwarx $rD, $src", LdStLWARX,
637 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
638
639let Defs = [CR0] in
640def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
641 "stwcx. $rS, $dst", LdStSTWCX,
642 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
643 isDOT;
644
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000645let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000646def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000647
Chris Lattner26e552b2006-11-14 19:19:53 +0000648//===----------------------------------------------------------------------===//
649// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000650//
Chris Lattner26e552b2006-11-14 19:19:53 +0000651
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000652// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000653let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000654def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000655 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000656 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000657def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000658 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000659 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000660 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000661def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000662 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000663 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000664def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000665 "lwz $rD, $src", LdStLoad,
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000666 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000667
Evan Cheng64d80e32007-07-19 01:14:50 +0000668def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000669 "lfs $rD, $src", LdStLFDU,
670 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000671def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000672 "lfd $rD, $src", LdStLFD,
673 [(set F8RC:$rD, (load iaddr:$src))]>;
674
Chris Lattner4eab7142006-11-10 02:08:47 +0000675
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000676// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000677let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000678def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel20b529b2012-04-01 04:44:16 +0000679 "lbzu $rD, $addr", LdStLoad,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000680 []>, RegConstraint<"$addr.reg = $ea_result">,
681 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000682
Evan Chengcaf778a2007-08-01 23:07:38 +0000683def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel20b529b2012-04-01 04:44:16 +0000684 "lhau $rD, $addr", LdStLoad,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000685 []>, RegConstraint<"$addr.reg = $ea_result">,
686 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000687
Evan Chengcaf778a2007-08-01 23:07:38 +0000688def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel20b529b2012-04-01 04:44:16 +0000689 "lhzu $rD, $addr", LdStLoad,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000690 []>, RegConstraint<"$addr.reg = $ea_result">,
691 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000692
Evan Chengcaf778a2007-08-01 23:07:38 +0000693def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel20b529b2012-04-01 04:44:16 +0000694 "lwzu $rD, $addr", LdStLoad,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000695 []>, RegConstraint<"$addr.reg = $ea_result">,
696 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000697
Evan Chengcaf778a2007-08-01 23:07:38 +0000698def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000699 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000700 []>, RegConstraint<"$addr.reg = $ea_result">,
701 NoEncode<"$ea_result">;
702
Evan Chengcaf778a2007-08-01 23:07:38 +0000703def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000704 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000705 []>, RegConstraint<"$addr.reg = $ea_result">,
706 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000707}
Dan Gohman41474ba2008-12-03 02:30:17 +0000708}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000709
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000710// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000711//
Dan Gohman15511cf2008-12-03 18:15:48 +0000712let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000713def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000714 "lbzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000715 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000716def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000717 "lhax $rD, $src", LdStLHA,
718 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
719 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000720def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000721 "lhzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000722 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000723def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000724 "lwzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000725 [(set GPRC:$rD, (load xaddr:$src))]>;
726
727
Evan Cheng64d80e32007-07-19 01:14:50 +0000728def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000729 "lhbrx $rD, $src", LdStLoad,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000730 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000731def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000732 "lwbrx $rD, $src", LdStLoad,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000733 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000734
Evan Cheng64d80e32007-07-19 01:14:50 +0000735def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000736 "lfsx $frD, $src", LdStLFDU,
737 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000738def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000739 "lfdx $frD, $src", LdStLFDU,
740 [(set F8RC:$frD, (load xaddr:$src))]>;
741}
742
743//===----------------------------------------------------------------------===//
744// PPC32 Store Instructions.
745//
746
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000747// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000748let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000749def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000750 "stb $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000751 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000752def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000753 "sth $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000754 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000755def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000756 "stw $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000757 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000758def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000759 "stfs $rS, $dst", LdStUX,
760 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000761def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000762 "stfd $rS, $dst", LdStUX,
763 [(store F8RC:$rS, iaddr:$dst)]>;
764}
765
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000766// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000767let PPC970_Unit = 2 in {
Chris Lattnerb7035d02010-11-15 08:22:03 +0000768def STBU : DForm_1a<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000769 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel20b529b2012-04-01 04:44:16 +0000770 "stbu $rS, $ptroff($ptrreg)", LdStStore,
Chris Lattner74531e42006-11-16 00:41:37 +0000771 [(set ptr_rc:$ea_res,
772 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
773 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000774 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000775def STHU : DForm_1a<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000776 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel20b529b2012-04-01 04:44:16 +0000777 "sthu $rS, $ptroff($ptrreg)", LdStStore,
Chris Lattner74531e42006-11-16 00:41:37 +0000778 [(set ptr_rc:$ea_res,
779 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
780 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000781 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000782def STWU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000783 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel20b529b2012-04-01 04:44:16 +0000784 "stwu $rS, $ptroff($ptrreg)", LdStStore,
Chris Lattner74531e42006-11-16 00:41:37 +0000785 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
786 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000787 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000788def STFSU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000789 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel20b529b2012-04-01 04:44:16 +0000790 "stfsu $rS, $ptroff($ptrreg)", LdStStore,
Chris Lattner74531e42006-11-16 00:41:37 +0000791 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
792 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000793 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000794def STFDU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000795 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel20b529b2012-04-01 04:44:16 +0000796 "stfdu $rS, $ptroff($ptrreg)", LdStStore,
Chris Lattner74531e42006-11-16 00:41:37 +0000797 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
798 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000799 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000800}
801
802
Chris Lattner26e552b2006-11-14 19:19:53 +0000803// Indexed (r+r) Stores.
804//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000805let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000806def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000807 "stbx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000808 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
809 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000810def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000811 "sthx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000812 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
813 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000814def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000815 "stwx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000816 [(store GPRC:$rS, xaddr:$dst)]>,
817 PPC970_DGroup_Cracked;
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000818
Chris Lattner2e48a702008-01-06 08:36:04 +0000819let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000820def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Hal Finkel20b529b2012-04-01 04:44:16 +0000821 "stwux $rS, $rA, $rB", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000822 []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000823}
Evan Cheng64d80e32007-07-19 01:14:50 +0000824def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000825 "sthbrx $rS, $dst", LdStStore,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000826 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000827 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000828def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000829 "stwbrx $rS, $dst", LdStStore,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000830 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000831 PPC970_DGroup_Cracked;
832
Evan Cheng64d80e32007-07-19 01:14:50 +0000833def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000834 "stfiwx $frS, $dst", LdStUX,
835 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000836
Evan Cheng64d80e32007-07-19 01:14:50 +0000837def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000838 "stfsx $frS, $dst", LdStUX,
839 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000840def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000841 "stfdx $frS, $dst", LdStUX,
842 [(store F8RC:$frS, xaddr:$dst)]>;
843}
844
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000845def SYNC : XForm_24_sync<31, 598, (outs), (ins),
846 "sync", LdStSync,
847 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000848
849//===----------------------------------------------------------------------===//
850// PPC32 Arithmetic Instructions.
851//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000852
Chris Lattner88d211f2006-03-12 09:13:49 +0000853let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000854def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000855 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000856 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000857let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000858def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000859 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000860 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
861 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000862def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000863 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000864 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000865}
Evan Cheng64d80e32007-07-19 01:14:50 +0000866def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000867 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000868 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000869def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000870 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000871 [(set GPRC:$rD, (add GPRC:$rA,
872 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000873def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000874 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000875 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000876let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000877def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000878 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000879 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000880}
Bill Wendling0f940c92007-12-07 21:42:31 +0000881
Chris Lattnerdd415272008-01-10 05:45:39 +0000882let isReMaterializable = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000883 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
884 "li $rD, $imm", IntGeneral,
885 [(set GPRC:$rD, immSExt16:$imm)]>;
886 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
887 "lis $rD, $imm", IntGeneral,
888 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
889}
Chris Lattner88d211f2006-03-12 09:13:49 +0000890}
Chris Lattner26e552b2006-11-14 19:19:53 +0000891
Chris Lattner88d211f2006-03-12 09:13:49 +0000892let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000893def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000894 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000895 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
896 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000897def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000898 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000899 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000900 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000901def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000902 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000903 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000904def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000905 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000906 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000907def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000908 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000909 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000910def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000911 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000912 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000913def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000914 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000915def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000916 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000917def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000918 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000919}
Nate Begemaned428532004-09-04 05:00:00 +0000920
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000921
Chris Lattner88d211f2006-03-12 09:13:49 +0000922let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000923def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000924 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000925 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000926def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000927 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000928 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000929def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000930 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000931 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000932def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000933 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000934 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000935def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000936 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000937 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000938def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000939 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000940 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000941def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000942 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000943 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000944def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000945 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000946 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000947def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000948 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000949 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000950def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000951 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000952 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000953let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000954def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000955 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000956 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000957}
Dale Johannesen8dffc812009-09-18 20:15:22 +0000958}
Chris Lattner26e552b2006-11-14 19:19:53 +0000959
Chris Lattner88d211f2006-03-12 09:13:49 +0000960let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +0000961let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000962def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000963 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000964 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000965}
Evan Cheng64d80e32007-07-19 01:14:50 +0000966def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000967 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000968 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000969def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000970 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000971 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000972def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000973 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000974 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000975
Evan Cheng64d80e32007-07-19 01:14:50 +0000976def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000977 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000978def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000979 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000980}
981let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000982//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000983// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000984def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000985 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000986def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000987 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000988
Dale Johannesenb384ab92008-10-29 18:26:45 +0000989let Uses = [RM] in {
990 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
991 "fctiwz $frD, $frB", FPGeneral,
992 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
993 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
994 "frsp $frD, $frB", FPGeneral,
995 [(set F4RC:$frD, (fround F8RC:$frB))]>;
996 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
997 "fsqrt $frD, $frB", FPSqrt,
998 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
999 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1000 "fsqrts $frD, $frB", FPSqrt,
1001 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
1002 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001003}
Chris Lattner919c0322005-10-01 01:35:02 +00001004
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001005/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001006/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001007/// that they will fill slots (which could cause the load of a LSU reject to
1008/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001009def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1010 "fmr $frD, $frB", FPGeneral,
1011 []>, // (set F4RC:$frD, F4RC:$frB)
1012 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001013
Chris Lattner88d211f2006-03-12 09:13:49 +00001014let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001015// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001016def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001017 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001018 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001019def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001020 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001021 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001022def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001023 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001024 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001025def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001026 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001027 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001028def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001029 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001030 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001031def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001032 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001033 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001034}
Chris Lattner919c0322005-10-01 01:35:02 +00001035
Nate Begeman6b3dc552004-08-29 22:45:13 +00001036
Nate Begeman07aada82004-08-30 02:28:06 +00001037// XL-Form instructions. condition register logical ops.
1038//
Evan Cheng64d80e32007-07-19 01:14:50 +00001039def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001040 "mcrf $BF, $BFA", BrMCR>,
1041 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001042
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001043def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1044 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001045 "creqv $CRD, $CRA, $CRB", BrCR,
1046 []>;
1047
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001048def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1049 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1050 "cror $CRD, $CRA, $CRB", BrCR,
1051 []>;
1052
1053def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001054 "creqv $dst, $dst, $dst", BrCR,
1055 []>;
1056
Roman Divacky0aaa9192011-08-30 17:04:16 +00001057def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1058 "crxor $dst, $dst, $dst", BrCR,
1059 []>;
1060
Chris Lattner88d211f2006-03-12 09:13:49 +00001061// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001062//
Dale Johannesen639076f2008-10-23 20:41:28 +00001063let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001064def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1065 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001066 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001067}
1068let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001069def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1070 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001071 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001072}
Chris Lattner1877ec92006-03-13 21:52:10 +00001073
Dale Johannesen639076f2008-10-23 20:41:28 +00001074let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001075def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1076 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001077 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001078}
1079let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001080def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1081 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001082 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001083}
Chris Lattner1877ec92006-03-13 21:52:10 +00001084
1085// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1086// a GPR on the PPC970. As such, copies in and out have the same performance
1087// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001088def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001089 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001090 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001091def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001092 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001093 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001094
Hal Finkel234bb382011-12-07 06:34:06 +00001095def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001096 "mtcrf $FXM, $rS", BrMCRX>,
1097 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001098
1099// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1100// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001101// vreg = MCRF CR0
1102// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001103// while not declaring it breaks DeadMachineInstructionElimination.
1104// As it turns out, in all cases where we currently use this,
1105// we're only interested in one subregister of it. Represent this in the
1106// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001107//
1108// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesen5f07d522010-05-20 17:48:26 +00001109def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattnerab638642010-11-15 03:48:58 +00001110 "", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001111 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001112
1113def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1114 "mfcr $rT", SprMFCR>,
1115 PPC970_MicroCode, PPC970_Unit_CRU;
1116
Evan Cheng64d80e32007-07-19 01:14:50 +00001117def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +00001118 "mfcr $rT, $FXM", SprMFCR>,
1119 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001120
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001121// Instructions to manipulate FPSCR. Only long double handling uses these.
1122// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1123
Dale Johannesenb384ab92008-10-29 18:26:45 +00001124let Uses = [RM], Defs = [RM] in {
1125 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1126 "mtfsb0 $FM", IntMTFSB0,
1127 [(PPCmtfsb0 (i32 imm:$FM))]>,
1128 PPC970_DGroup_Single, PPC970_Unit_FPU;
1129 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1130 "mtfsb1 $FM", IntMTFSB0,
1131 [(PPCmtfsb1 (i32 imm:$FM))]>,
1132 PPC970_DGroup_Single, PPC970_Unit_FPU;
1133 // MTFSF does not actually produce an FP result. We pretend it copies
1134 // input reg B to the output. If we didn't do this it would look like the
1135 // instruction had no outputs (because we aren't modelling the FPSCR) and
1136 // it would be deleted.
1137 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1138 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1139 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1140 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1141 F8RC:$rT, F8RC:$FRB))]>,
1142 PPC970_DGroup_Single, PPC970_Unit_FPU;
1143}
1144let Uses = [RM] in {
1145 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1146 "mffs $rT", IntMFFS,
1147 [(set F8RC:$rT, (PPCmffs))]>,
1148 PPC970_DGroup_Single, PPC970_Unit_FPU;
1149 def FADDrtz: AForm_2<63, 21,
1150 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1151 "fadd $FRT, $FRA, $FRB", FPGeneral,
1152 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1153 PPC970_DGroup_Single, PPC970_Unit_FPU;
1154}
1155
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001156
Chris Lattner88d211f2006-03-12 09:13:49 +00001157let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001158
1159// XO-Form instructions. Arithmetic instructions that can set overflow bit
1160//
Evan Cheng64d80e32007-07-19 01:14:50 +00001161def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001162 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001163 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001164let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001165def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001166 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001167 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1168 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001169}
Evan Cheng64d80e32007-07-19 01:14:50 +00001170def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001171 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001172 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001173 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001174def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001175 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001176 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001177 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001178def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001179 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001180 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001181def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001182 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001183 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001184def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001185 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001186 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001187def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001188 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001189 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001190let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001191def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001192 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001193 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1194 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001195}
1196def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1197 "neg $rT, $rA", IntGeneral,
1198 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1199let Uses = [CARRY], Defs = [CARRY] in {
1200def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1201 "adde $rT, $rA, $rB", IntGeneral,
1202 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001203def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001204 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001205 [(set GPRC:$rT, (adde GPRC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001206def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001207 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001208 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001209def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1210 "subfe $rT, $rA, $rB", IntGeneral,
1211 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001212def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001213 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001214 [(set GPRC:$rT, (sube -1, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001215def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001216 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001217 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001218}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001219}
Nate Begeman07aada82004-08-30 02:28:06 +00001220
1221// A-Form instructions. Most of the instructions executed in the FPU are of
1222// this type.
1223//
Chris Lattner88d211f2006-03-12 09:13:49 +00001224let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001225let Uses = [RM] in {
1226 def FMADD : AForm_1<63, 29,
1227 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1228 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1229 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1230 F8RC:$FRB))]>,
1231 Requires<[FPContractions]>;
1232 def FMADDS : AForm_1<59, 29,
1233 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1234 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1235 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1236 F4RC:$FRB))]>,
1237 Requires<[FPContractions]>;
1238 def FMSUB : AForm_1<63, 28,
1239 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1240 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1241 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1242 F8RC:$FRB))]>,
1243 Requires<[FPContractions]>;
1244 def FMSUBS : AForm_1<59, 28,
1245 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1246 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1247 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1248 F4RC:$FRB))]>,
1249 Requires<[FPContractions]>;
1250 def FNMADD : AForm_1<63, 31,
1251 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1252 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1253 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1254 F8RC:$FRB)))]>,
1255 Requires<[FPContractions]>;
1256 def FNMADDS : AForm_1<59, 31,
1257 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1258 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1259 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1260 F4RC:$FRB)))]>,
1261 Requires<[FPContractions]>;
1262 def FNMSUB : AForm_1<63, 30,
1263 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1264 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1265 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1266 F8RC:$FRB)))]>,
1267 Requires<[FPContractions]>;
1268 def FNMSUBS : AForm_1<59, 30,
1269 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1270 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1271 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1272 F4RC:$FRB)))]>,
1273 Requires<[FPContractions]>;
1274}
Chris Lattner43f07a42005-10-02 07:07:49 +00001275// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1276// having 4 of these, force the comparison to always be an 8-byte double (code
1277// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001278// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001279def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001280 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001281 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001282 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001283def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001284 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001285 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001286 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001287let Uses = [RM] in {
1288 def FADD : AForm_2<63, 21,
1289 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1290 "fadd $FRT, $FRA, $FRB", FPGeneral,
1291 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1292 def FADDS : AForm_2<59, 21,
1293 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1294 "fadds $FRT, $FRA, $FRB", FPGeneral,
1295 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1296 def FDIV : AForm_2<63, 18,
1297 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1298 "fdiv $FRT, $FRA, $FRB", FPDivD,
1299 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1300 def FDIVS : AForm_2<59, 18,
1301 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1302 "fdivs $FRT, $FRA, $FRB", FPDivS,
1303 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1304 def FMUL : AForm_3<63, 25,
1305 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1306 "fmul $FRT, $FRA, $FRB", FPFused,
1307 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1308 def FMULS : AForm_3<59, 25,
1309 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1310 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1311 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1312 def FSUB : AForm_2<63, 20,
1313 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1314 "fsub $FRT, $FRA, $FRB", FPGeneral,
1315 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1316 def FSUBS : AForm_2<59, 20,
1317 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1318 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1319 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1320 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001321}
Nate Begeman07aada82004-08-30 02:28:06 +00001322
Chris Lattner88d211f2006-03-12 09:13:49 +00001323let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001324// M-Form instructions. rotate and mask instructions.
1325//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001326let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001327// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001328def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001329 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001330 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001331 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1332 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001333}
Chris Lattner14522e32005-04-19 05:21:30 +00001334def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001335 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001336 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001337 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001338def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001339 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001340 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001341 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001342def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001343 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001344 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001345 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001346}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001347
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001348
Chris Lattner2eb25172005-09-09 00:39:56 +00001349//===----------------------------------------------------------------------===//
1350// PowerPC Instruction Patterns
1351//
1352
Chris Lattner30e21a42005-09-26 22:20:16 +00001353// Arbitrary immediate support. Implement in terms of LIS/ORI.
1354def : Pat<(i32 imm:$imm),
1355 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001356
1357// Implement the 'not' operation with the NOR instruction.
1358def NOT : Pat<(not GPRC:$in),
1359 (NOR GPRC:$in, GPRC:$in)>;
1360
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001361// ADD an arbitrary immediate.
1362def : Pat<(add GPRC:$in, imm:$imm),
1363 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1364// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001365def : Pat<(or GPRC:$in, imm:$imm),
1366 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001367// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001368def : Pat<(xor GPRC:$in, imm:$imm),
1369 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001370// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001371def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001372 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001373
Chris Lattner956f43c2006-06-16 20:22:01 +00001374// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001375def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001376 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001377def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001378 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001379
Nate Begeman35ef9132006-01-11 21:21:00 +00001380// ROTL
1381def : Pat<(rotl GPRC:$in, GPRC:$sh),
1382 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1383def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1384 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001385
Nate Begemanf42f1332006-09-22 05:01:56 +00001386// RLWNM
1387def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1388 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1389
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001390// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001391def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1392 (BL_Darwin tglobaladdr:$dst)>;
1393def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1394 (BL_Darwin texternalsym:$dst)>;
1395def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1396 (BL_SVR4 tglobaladdr:$dst)>;
1397def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1398 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001399
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001400
1401def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1402 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1403
1404def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1405 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1406
1407def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1408 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1409
1410
1411
Chris Lattner860e8862005-11-17 07:30:41 +00001412// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001413def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1414def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1415def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1416def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001417def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1418def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001419def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1420def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001421def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1422 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001423def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1424 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001425def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1426 (ADDIS GPRC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001427def : Pat<(add GPRC:$in, (PPChi tblockaddress:$g, 0)),
1428 (ADDIS GPRC:$in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001429
Nate Begemana07da922005-12-14 22:54:33 +00001430// Fused negative multiply subtract, alternate pattern
1431def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1432 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1433 Requires<[FPContractions]>;
1434def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1435 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1436 Requires<[FPContractions]>;
1437
Chris Lattner4172b102005-12-06 02:10:38 +00001438// Standard shifts. These are represented separately from the real shifts above
1439// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1440// amounts.
1441def : Pat<(sra GPRC:$rS, GPRC:$rB),
1442 (SRAW GPRC:$rS, GPRC:$rB)>;
1443def : Pat<(srl GPRC:$rS, GPRC:$rB),
1444 (SRW GPRC:$rS, GPRC:$rB)>;
1445def : Pat<(shl GPRC:$rS, GPRC:$rB),
1446 (SLW GPRC:$rS, GPRC:$rB)>;
1447
Evan Cheng466685d2006-10-09 20:57:25 +00001448def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001449 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001450def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001451 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001452def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001453 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001454def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001455 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001456def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001457 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001458def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001459 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001460def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001461 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001462def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001463 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001464def : Pat<(f64 (extloadf32 iaddr:$src)),
1465 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1466def : Pat<(f64 (extloadf32 xaddr:$src)),
1467 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1468
1469def : Pat<(f64 (fextend F4RC:$src)),
1470 (COPY_TO_REGCLASS F4RC:$src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001471
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001472// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001473def : Pat<(membarrier (i32 imm /*ll*/),
1474 (i32 imm /*ls*/),
1475 (i32 imm /*sl*/),
1476 (i32 imm /*ss*/),
1477 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001478 (SYNC)>;
1479
Eli Friedman14648462011-07-27 22:21:52 +00001480def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1481
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001482include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001483include "PPCInstr64Bit.td"