blob: 8f81bd236ab0a5ca68d7d0148bf8135fe321cf26 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410}
411
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425}
426
Owen Anderson92a20222011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
Owen Anderson92a20222011-07-21 18:54:16 +0000437
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000455}
456
Jim Grosbache8606dc2011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000464}
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Owen Anderson152d4a42011-07-21 23:38:37 +0000466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chengc70d1842007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000491
Jim Grosbachb2756af2011-08-01 21:55:12 +0000492/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
Jim Grosbachb2756af2011-08-01 21:55:12 +0000500/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Jim Grosbach02c84602011-08-01 22:02:20 +0000516/// imm0_255 predicate - Immediate in the range [0,255].
517def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
518def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
519 let ParserMatchClass = Imm0_255AsmOperand;
520}
521
Jim Grosbachffa32252011-07-19 19:13:28 +0000522// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
523// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000524//
Jim Grosbachffa32252011-07-19 19:13:28 +0000525// FIXME: This really needs a Thumb version separate from the ARM version.
526// While the range is the same, and can thus use the same match class,
527// the encoding is different so it should have a different encoder method.
528def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
529def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000530 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000531 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000532}
533
Jim Grosbached838482011-07-26 16:24:27 +0000534/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
535def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
536def imm24b : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm <= 0xffffff;
538}]> {
539 let ParserMatchClass = Imm24bitAsmOperand;
540}
541
542
Evan Chenga9688c42010-12-11 04:11:38 +0000543/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
544/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000545def BitfieldAsmOperand : AsmOperandClass {
546 let Name = "Bitfield";
547 let ParserMethod = "parseBitfield";
548}
Evan Chenga9688c42010-12-11 04:11:38 +0000549def bf_inv_mask_imm : Operand<i32>,
550 PatLeaf<(imm), [{
551 return ARM::isBitFieldInvertedMask(N->getZExtValue());
552}] > {
553 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
554 let PrintMethod = "printBitfieldInvMaskImmOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000555 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000556}
557
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000558/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000559def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
560 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000561}]>;
562
563/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000564def width_imm : Operand<i32>, ImmLeaf<i32, [{
565 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000566}] > {
567 let EncoderMethod = "getMsbOpValue";
568}
569
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000570def imm1_32_XFORM: SDNodeXForm<imm, [{
571 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
572}]>;
573def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
574def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
575 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000576 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000577 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000578}
579
Jim Grosbachf4943352011-07-25 23:09:14 +0000580def imm1_16_XFORM: SDNodeXForm<imm, [{
581 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
582}]>;
583def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
584def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
585 imm1_16_XFORM> {
586 let PrintMethod = "printImmPlusOneOperand";
587 let ParserMatchClass = Imm1_16AsmOperand;
588}
589
Evan Chenga8e29892007-01-19 07:51:42 +0000590// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000591// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000592//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000593def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000594def addrmode_imm12 : Operand<i32>,
595 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000596 // 12-bit immediate operand. Note that instructions using this encode
597 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
598 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000599
Chris Lattner2ac19022010-11-15 05:19:05 +0000600 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000601 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000602 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000603 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000604}
Jim Grosbach3e556122010-10-26 22:37:02 +0000605// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000606//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000607def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000608def ldst_so_reg : Operand<i32>,
609 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000610 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000611 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000612 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 let ParserMatchClass = MemRegOffsetAsmOperand;
614 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000615}
616
Jim Grosbach7ce05792011-08-03 23:50:40 +0000617// postidx_imm8 := +/- [0,255]
618//
619// 9 bit value:
620// {8} 1 is imm8 is non-negative. 0 otherwise.
621// {7-0} [0,255] imm8 value.
622def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
623def postidx_imm8 : Operand<i32> {
624 let PrintMethod = "printPostIdxImm8Operand";
625 let ParserMatchClass = PostIdxImm8AsmOperand;
626 let MIOperandInfo = (ops i32imm);
627}
628
Owen Anderson154c41d2011-08-04 18:24:14 +0000629// postidx_imm8s4 := +/- [0,1020]
630//
631// 9 bit value:
632// {8} 1 is imm8 is non-negative. 0 otherwise.
633// {7-0} [0,255] imm8 value, scaled by 4.
634def postidx_imm8s4 : Operand<i32> {
635 let PrintMethod = "printPostIdxImm8s4Operand";
636 let MIOperandInfo = (ops i32imm);
637}
638
639
Jim Grosbach7ce05792011-08-03 23:50:40 +0000640// postidx_reg := +/- reg
641//
642def PostIdxRegAsmOperand : AsmOperandClass {
643 let Name = "PostIdxReg";
644 let ParserMethod = "parsePostIdxReg";
645}
646def postidx_reg : Operand<i32> {
647 let EncoderMethod = "getPostIdxRegOpValue";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000648 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000649 let ParserMatchClass = PostIdxRegAsmOperand;
650 let MIOperandInfo = (ops GPR, i32imm);
651}
652
653
Jim Grosbach3e556122010-10-26 22:37:02 +0000654// addrmode2 := reg +/- imm12
655// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000656//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000657// FIXME: addrmode2 should be refactored the rest of the way to always
658// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
659def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000660def addrmode2 : Operand<i32>,
661 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000662 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000663 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000664 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000665 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
666}
667
Owen Anderson793e7962011-07-26 20:54:26 +0000668def am2offset_reg : Operand<i32>,
669 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000670 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000671 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000672 let PrintMethod = "printAddrMode2OffsetOperand";
673 let MIOperandInfo = (ops GPR, i32imm);
674}
675
Jim Grosbach039c2e12011-08-04 23:01:30 +0000676// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
677// the GPR is purely vestigal at this point.
678def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000679def am2offset_imm : Operand<i32>,
680 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
681 [], [SDNPWantRoot]> {
682 let EncoderMethod = "getAddrMode2OffsetOpValue";
683 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000684 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000685 let MIOperandInfo = (ops GPR, i32imm);
686}
687
688
Evan Chenga8e29892007-01-19 07:51:42 +0000689// addrmode3 := reg +/- reg
690// addrmode3 := reg +/- imm8
691//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692//def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000693def addrmode3 : Operand<i32>,
694 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000695 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000696 let PrintMethod = "printAddrMode3Operand";
697 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
698}
699
700def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000701 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
702 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000703 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000704 let PrintMethod = "printAddrMode3OffsetOperand";
705 let MIOperandInfo = (ops GPR, i32imm);
706}
707
Jim Grosbache6913602010-11-03 01:01:43 +0000708// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000709//
Jim Grosbache6913602010-11-03 01:01:43 +0000710def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000711 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000712 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000713}
714
715// addrmode5 := reg +/- imm8*4
716//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000717def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000718def addrmode5 : Operand<i32>,
719 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
720 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000721 let EncoderMethod = "getAddrMode5OpValue";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000722 let ParserMatchClass = AddrMode5AsmOperand;
723 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000724}
725
Bob Wilsond3a07652011-02-07 17:43:09 +0000726// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000727//
728def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000729 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000730 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000731 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000732 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000733}
734
Bob Wilsonda525062011-02-25 06:42:42 +0000735def am6offset : Operand<i32>,
736 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
737 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000738 let PrintMethod = "printAddrMode6OffsetOperand";
739 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000740 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000741}
742
Mon P Wang183c6272011-05-09 17:47:27 +0000743// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
744// (single element from one lane) for size 32.
745def addrmode6oneL32 : Operand<i32>,
746 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
747 let PrintMethod = "printAddrMode6Operand";
748 let MIOperandInfo = (ops GPR:$addr, i32imm);
749 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
750}
751
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000752// Special version of addrmode6 to handle alignment encoding for VLD-dup
753// instructions, specifically VLD4-dup.
754def addrmode6dup : Operand<i32>,
755 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
756 let PrintMethod = "printAddrMode6Operand";
757 let MIOperandInfo = (ops GPR:$addr, i32imm);
758 let EncoderMethod = "getAddrMode6DupAddressOpValue";
759}
760
Evan Chenga8e29892007-01-19 07:51:42 +0000761// addrmodepc := pc + reg
762//
763def addrmodepc : Operand<i32>,
764 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
765 let PrintMethod = "printAddrModePCOperand";
766 let MIOperandInfo = (ops GPR, i32imm);
767}
768
Jim Grosbache39389a2011-08-02 18:07:32 +0000769// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000770//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000771def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000772def addr_offset_none : Operand<i32>,
773 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000774 let PrintMethod = "printAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000775 let ParserMatchClass = MemNoOffsetAsmOperand;
776 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000777}
778
Bob Wilson4f38b382009-08-21 21:58:55 +0000779def nohash_imm : Operand<i32> {
780 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000781}
782
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000783def CoprocNumAsmOperand : AsmOperandClass {
784 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000785 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000786}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000787def p_imm : Operand<i32> {
788 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000789 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000790}
791
Jim Grosbach1610a702011-07-25 20:06:30 +0000792def CoprocRegAsmOperand : AsmOperandClass {
793 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000794 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000795}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000796def c_imm : Operand<i32> {
797 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000798 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000799}
800
Evan Chenga8e29892007-01-19 07:51:42 +0000801//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000802
Evan Cheng37f25d92008-08-28 23:39:26 +0000803include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000804
805//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000806// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000807//
808
Evan Cheng3924f782008-08-29 07:36:24 +0000809/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000810/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000811multiclass AsI1_bin_irs<bits<4> opcod, string opc,
812 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000813 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000814 // The register-immediate version is re-materializable. This is useful
815 // in particular for taking the address of a local.
816 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000817 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
818 iii, opc, "\t$Rd, $Rn, $imm",
819 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
820 bits<4> Rd;
821 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000822 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000823 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000824 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000825 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000826 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000827 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000828 }
Jim Grosbach62547262010-10-11 18:51:51 +0000829 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
830 iir, opc, "\t$Rd, $Rn, $Rm",
831 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000832 bits<4> Rd;
833 bits<4> Rn;
834 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000835 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000836 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000837 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000838 let Inst{15-12} = Rd;
839 let Inst{11-4} = 0b00000000;
840 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000841 }
Owen Anderson92a20222011-07-21 18:54:16 +0000842
843 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000844 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000845 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000846 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000847 bits<4> Rd;
848 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000849 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000850 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000851 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000852 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000853 let Inst{11-5} = shift{11-5};
854 let Inst{4} = 0;
855 let Inst{3-0} = shift{3-0};
856 }
857
858 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000859 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000860 iis, opc, "\t$Rd, $Rn, $shift",
861 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
862 bits<4> Rd;
863 bits<4> Rn;
864 bits<12> shift;
865 let Inst{25} = 0;
866 let Inst{19-16} = Rn;
867 let Inst{15-12} = Rd;
868 let Inst{11-8} = shift{11-8};
869 let Inst{7} = 0;
870 let Inst{6-5} = shift{6-5};
871 let Inst{4} = 1;
872 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000873 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000874
875 // Assembly aliases for optional destination operand when it's the same
876 // as the source operand.
877 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
878 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
879 so_imm:$imm, pred:$p,
880 cc_out:$s)>,
881 Requires<[IsARM]>;
882 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
883 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
884 GPR:$Rm, pred:$p,
885 cc_out:$s)>,
886 Requires<[IsARM]>;
887 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000888 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
889 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000890 cc_out:$s)>,
891 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000892 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
893 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
894 so_reg_reg:$shift, pred:$p,
895 cc_out:$s)>,
896 Requires<[IsARM]>;
897
Evan Chenga8e29892007-01-19 07:51:42 +0000898}
899
Evan Cheng1e249e32009-06-25 20:59:23 +0000900/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000901/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000902let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000903multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
904 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
905 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000906 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
907 iii, opc, "\t$Rd, $Rn, $imm",
908 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
909 bits<4> Rd;
910 bits<4> Rn;
911 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000912 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000913 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000914 let Inst{19-16} = Rn;
915 let Inst{15-12} = Rd;
916 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000917 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000918 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
919 iir, opc, "\t$Rd, $Rn, $Rm",
920 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
921 bits<4> Rd;
922 bits<4> Rn;
923 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000924 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000925 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000926 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000927 let Inst{19-16} = Rn;
928 let Inst{15-12} = Rd;
929 let Inst{11-4} = 0b00000000;
930 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000931 }
Owen Anderson92a20222011-07-21 18:54:16 +0000932 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000933 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000934 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000935 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000936 bits<4> Rd;
937 bits<4> Rn;
938 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000939 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000940 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000941 let Inst{19-16} = Rn;
942 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000943 let Inst{11-5} = shift{11-5};
944 let Inst{4} = 0;
945 let Inst{3-0} = shift{3-0};
946 }
947
948 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000949 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000950 iis, opc, "\t$Rd, $Rn, $shift",
951 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
952 bits<4> Rd;
953 bits<4> Rn;
954 bits<12> shift;
955 let Inst{25} = 0;
956 let Inst{20} = 1;
957 let Inst{19-16} = Rn;
958 let Inst{15-12} = Rd;
959 let Inst{11-8} = shift{11-8};
960 let Inst{7} = 0;
961 let Inst{6-5} = shift{6-5};
962 let Inst{4} = 1;
963 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000964 }
Evan Cheng071a2792007-09-11 19:55:27 +0000965}
Evan Chengc85e8322007-07-05 07:13:32 +0000966}
967
968/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000969/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000970/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000971let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000972multiclass AI1_cmp_irs<bits<4> opcod, string opc,
973 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
974 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000975 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
976 opc, "\t$Rn, $imm",
977 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000978 bits<4> Rn;
979 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000980 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000981 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000982 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000983 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000984 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000985 }
986 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
987 opc, "\t$Rn, $Rm",
988 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000989 bits<4> Rn;
990 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000991 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000992 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000993 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000994 let Inst{19-16} = Rn;
995 let Inst{15-12} = 0b0000;
996 let Inst{11-4} = 0b00000000;
997 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000998 }
Owen Anderson92a20222011-07-21 18:54:16 +0000999 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001000 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001001 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001002 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001003 bits<4> Rn;
1004 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001005 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001006 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001007 let Inst{19-16} = Rn;
1008 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001009 let Inst{11-5} = shift{11-5};
1010 let Inst{4} = 0;
1011 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001012 }
Owen Anderson92a20222011-07-21 18:54:16 +00001013 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001014 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001015 opc, "\t$Rn, $shift",
1016 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1017 bits<4> Rn;
1018 bits<12> shift;
1019 let Inst{25} = 0;
1020 let Inst{20} = 1;
1021 let Inst{19-16} = Rn;
1022 let Inst{15-12} = 0b0000;
1023 let Inst{11-8} = shift{11-8};
1024 let Inst{7} = 0;
1025 let Inst{6-5} = shift{6-5};
1026 let Inst{4} = 1;
1027 let Inst{3-0} = shift{3-0};
1028 }
1029
Evan Cheng071a2792007-09-11 19:55:27 +00001030}
Evan Chenga8e29892007-01-19 07:51:42 +00001031}
1032
Evan Cheng576a3962010-09-25 00:49:35 +00001033/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001034/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001035/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001036class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
1037 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1038 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1039 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
1040 Requires<[IsARM, HasV6]> {
1041 bits<4> Rd;
1042 bits<4> Rm;
1043 bits<2> rot;
1044 let Inst{19-16} = 0b1111;
1045 let Inst{15-12} = Rd;
1046 let Inst{11-10} = rot;
1047 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001048}
1049
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001050class AI_ext_rrot_np<bits<8> opcod, string opc>
1051 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1052 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1053 Requires<[IsARM, HasV6]> {
1054 bits<2> rot;
1055 let Inst{19-16} = 0b1111;
1056 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001057}
1058
Evan Cheng576a3962010-09-25 00:49:35 +00001059/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001060/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001061class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1062 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1063 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1064 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1065 Requires<[IsARM, HasV6]> {
1066 bits<4> Rd;
1067 bits<4> Rm;
1068 bits<4> Rn;
1069 bits<2> rot;
1070 let Inst{19-16} = Rn;
1071 let Inst{15-12} = Rd;
1072 let Inst{11-10} = rot;
1073 let Inst{9-4} = 0b000111;
1074 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001075}
1076
Jim Grosbach70327412011-07-27 17:48:13 +00001077class AI_exta_rrot_np<bits<8> opcod, string opc>
1078 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1079 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1080 Requires<[IsARM, HasV6]> {
1081 bits<4> Rn;
1082 bits<2> rot;
1083 let Inst{19-16} = Rn;
1084 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001085}
1086
Evan Cheng62674222009-06-25 23:34:10 +00001087/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001088multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001089 string baseOpc, bit Commutable = 0> {
1090 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001091 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1092 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1093 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001094 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001095 bits<4> Rd;
1096 bits<4> Rn;
1097 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001098 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001099 let Inst{15-12} = Rd;
1100 let Inst{19-16} = Rn;
1101 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001102 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001103 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1104 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1105 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001106 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001107 bits<4> Rd;
1108 bits<4> Rn;
1109 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001110 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001111 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001112 let isCommutable = Commutable;
1113 let Inst{3-0} = Rm;
1114 let Inst{15-12} = Rd;
1115 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001116 }
Owen Anderson92a20222011-07-21 18:54:16 +00001117 def rsi : AsI1<opcod, (outs GPR:$Rd),
1118 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001119 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001120 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001121 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001122 bits<4> Rd;
1123 bits<4> Rn;
1124 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001125 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001126 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001127 let Inst{15-12} = Rd;
1128 let Inst{11-5} = shift{11-5};
1129 let Inst{4} = 0;
1130 let Inst{3-0} = shift{3-0};
1131 }
1132 def rsr : AsI1<opcod, (outs GPR:$Rd),
1133 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001134 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001135 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1136 Requires<[IsARM]> {
1137 bits<4> Rd;
1138 bits<4> Rn;
1139 bits<12> shift;
1140 let Inst{25} = 0;
1141 let Inst{19-16} = Rn;
1142 let Inst{15-12} = Rd;
1143 let Inst{11-8} = shift{11-8};
1144 let Inst{7} = 0;
1145 let Inst{6-5} = shift{6-5};
1146 let Inst{4} = 1;
1147 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001148 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001149 }
1150 // Assembly aliases for optional destination operand when it's the same
1151 // as the source operand.
1152 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1153 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1154 so_imm:$imm, pred:$p,
1155 cc_out:$s)>,
1156 Requires<[IsARM]>;
1157 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1158 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1159 GPR:$Rm, pred:$p,
1160 cc_out:$s)>,
1161 Requires<[IsARM]>;
1162 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001163 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1164 so_reg_imm:$shift, pred:$p,
1165 cc_out:$s)>,
1166 Requires<[IsARM]>;
1167 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1168 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1169 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001170 cc_out:$s)>,
1171 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001172}
1173
Jim Grosbache5165492009-11-09 00:11:35 +00001174// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001175// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1176let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001177multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001178 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001179 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001180 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001181 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001182 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001183 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1184 let isCommutable = Commutable;
1185 }
Owen Anderson92a20222011-07-21 18:54:16 +00001186 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001187 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001188 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1189 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1190 4, IIC_iALUsr,
1191 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001192}
Evan Chengc85e8322007-07-05 07:13:32 +00001193}
1194
Jim Grosbach3e556122010-10-26 22:37:02 +00001195let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001196multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001197 InstrItinClass iir, PatFrag opnode> {
1198 // Note: We use the complex addrmode_imm12 rather than just an input
1199 // GPR and a constrained immediate so that we can use this to match
1200 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001201 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001202 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1203 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001204 bits<4> Rt;
1205 bits<17> addr;
1206 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1207 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001208 let Inst{15-12} = Rt;
1209 let Inst{11-0} = addr{11-0}; // imm12
1210 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001211 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001212 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1213 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001214 bits<4> Rt;
1215 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001216 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001217 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1218 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001219 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001220 let Inst{11-0} = shift{11-0};
1221 }
1222}
1223}
1224
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001225multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001226 InstrItinClass iir, PatFrag opnode> {
1227 // Note: We use the complex addrmode_imm12 rather than just an input
1228 // GPR and a constrained immediate so that we can use this to match
1229 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001230 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001231 (ins GPR:$Rt, addrmode_imm12:$addr),
1232 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1233 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1234 bits<4> Rt;
1235 bits<17> addr;
1236 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1237 let Inst{19-16} = addr{16-13}; // Rn
1238 let Inst{15-12} = Rt;
1239 let Inst{11-0} = addr{11-0}; // imm12
1240 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001241 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001242 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1243 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1244 bits<4> Rt;
1245 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001246 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001247 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1248 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001249 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001250 let Inst{11-0} = shift{11-0};
1251 }
1252}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001253//===----------------------------------------------------------------------===//
1254// Instructions
1255//===----------------------------------------------------------------------===//
1256
Evan Chenga8e29892007-01-19 07:51:42 +00001257//===----------------------------------------------------------------------===//
1258// Miscellaneous Instructions.
1259//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001260
Evan Chenga8e29892007-01-19 07:51:42 +00001261/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1262/// the function. The first operand is the ID# for this instruction, the second
1263/// is the index into the MachineConstantPool that this is, the third is the
1264/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001265let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001266def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001267PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001268 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001269
Jim Grosbach4642ad32010-02-22 23:10:38 +00001270// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1271// from removing one half of the matched pairs. That breaks PEI, which assumes
1272// these will always be in pairs, and asserts if it finds otherwise. Better way?
1273let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001274def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001275PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001276 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001277
Jim Grosbach64171712010-02-16 21:07:46 +00001278def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001279PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001280 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001281}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001282
Johnny Chenf4d81052010-02-12 22:53:19 +00001283def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001284 [/* For disassembly only; pattern left blank */]>,
1285 Requires<[IsARM, HasV6T2]> {
1286 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001287 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001288 let Inst{7-0} = 0b00000000;
1289}
1290
Johnny Chenf4d81052010-02-12 22:53:19 +00001291def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1292 [/* For disassembly only; pattern left blank */]>,
1293 Requires<[IsARM, HasV6T2]> {
1294 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001295 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001296 let Inst{7-0} = 0b00000001;
1297}
1298
1299def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1300 [/* For disassembly only; pattern left blank */]>,
1301 Requires<[IsARM, HasV6T2]> {
1302 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001303 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001304 let Inst{7-0} = 0b00000010;
1305}
1306
1307def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1308 [/* For disassembly only; pattern left blank */]>,
1309 Requires<[IsARM, HasV6T2]> {
1310 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001311 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001312 let Inst{7-0} = 0b00000011;
1313}
1314
Johnny Chen2ec5e492010-02-22 21:50:40 +00001315def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001316 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001317 bits<4> Rd;
1318 bits<4> Rn;
1319 bits<4> Rm;
1320 let Inst{3-0} = Rm;
1321 let Inst{15-12} = Rd;
1322 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001323 let Inst{27-20} = 0b01101000;
1324 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001325 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001326}
1327
Johnny Chenf4d81052010-02-12 22:53:19 +00001328def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001329 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001330 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001331 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001332 let Inst{7-0} = 0b00000100;
1333}
1334
Johnny Chenc6f7b272010-02-11 18:12:29 +00001335// The i32imm operand $val can be used by a debugger to store more information
1336// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001337def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1338 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001339 bits<16> val;
1340 let Inst{3-0} = val{3-0};
1341 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001342 let Inst{27-20} = 0b00010010;
1343 let Inst{7-4} = 0b0111;
1344}
1345
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001346// Change Processor State
1347// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001348class CPS<dag iops, string asm_ops>
1349 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001350 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001351 bits<2> imod;
1352 bits<3> iflags;
1353 bits<5> mode;
1354 bit M;
1355
Johnny Chenb98e1602010-02-12 18:55:33 +00001356 let Inst{31-28} = 0b1111;
1357 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001358 let Inst{19-18} = imod;
1359 let Inst{17} = M; // Enabled if mode is set;
1360 let Inst{16} = 0;
1361 let Inst{8-6} = iflags;
1362 let Inst{5} = 0;
1363 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001364}
1365
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001366let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001367 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001368 "$imod\t$iflags, $mode">;
1369let mode = 0, M = 0 in
1370 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1371
1372let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001373 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001374
Johnny Chenb92a23f2010-02-21 04:42:01 +00001375// Preload signals the memory system of possible future data/instruction access.
1376// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001377multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001378
Evan Chengdfed19f2010-11-03 06:34:55 +00001379 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001380 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001381 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001382 bits<4> Rt;
1383 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001384 let Inst{31-26} = 0b111101;
1385 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001386 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001387 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001388 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001389 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001390 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001391 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001392 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001393 }
1394
Evan Chengdfed19f2010-11-03 06:34:55 +00001395 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001396 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001397 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001398 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001399 let Inst{31-26} = 0b111101;
1400 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001401 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001402 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001403 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001404 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001405 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001406 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001407 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001408 }
1409}
1410
Evan Cheng416941d2010-11-04 05:19:35 +00001411defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1412defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1413defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001414
Jim Grosbach53a89d62011-07-22 17:46:13 +00001415def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001416 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001417 bits<1> end;
1418 let Inst{31-10} = 0b1111000100000001000000;
1419 let Inst{9} = end;
1420 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001421}
1422
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001423def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1424 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001425 bits<4> opt;
1426 let Inst{27-4} = 0b001100100000111100001111;
1427 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001428}
1429
Johnny Chenba6e0332010-02-11 17:14:31 +00001430// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001431let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001432def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001433 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001434 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001435 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001436}
1437
Evan Cheng12c3a532008-11-06 17:48:05 +00001438// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001439let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001440def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001441 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001442 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001443
Evan Cheng325474e2008-01-07 23:56:57 +00001444let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001445def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001446 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001447 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001448
Jim Grosbach53694262010-11-18 01:15:56 +00001449def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001450 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001451 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001452
Jim Grosbach53694262010-11-18 01:15:56 +00001453def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001454 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001455 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001456
Jim Grosbach53694262010-11-18 01:15:56 +00001457def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001458 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001459 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001460
Jim Grosbach53694262010-11-18 01:15:56 +00001461def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001462 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001463 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001464}
Chris Lattner13c63102008-01-06 05:55:01 +00001465let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001466def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001467 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001468
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001469def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001470 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001471 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001472
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001473def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001474 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001475}
Evan Cheng12c3a532008-11-06 17:48:05 +00001476} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001477
Evan Chenge07715c2009-06-23 05:25:29 +00001478
1479// LEApcrel - Load a pc-relative address into a register without offending the
1480// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001481let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001482// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001483// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1484// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001485def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001486 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001487 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001488 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001489 let Inst{27-25} = 0b001;
1490 let Inst{20} = 0;
1491 let Inst{19-16} = 0b1111;
1492 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001493 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001494}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001495def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001496 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001497
1498def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1499 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001500 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001501
Evan Chenga8e29892007-01-19 07:51:42 +00001502//===----------------------------------------------------------------------===//
1503// Control Flow Instructions.
1504//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001505
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001506let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1507 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001508 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001509 "bx", "\tlr", [(ARMretflag)]>,
1510 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001511 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001512 }
1513
1514 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001515 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001516 "mov", "\tpc, lr", [(ARMretflag)]>,
1517 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001518 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001519 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001520}
Rafael Espindola27185192006-09-29 21:20:16 +00001521
Bob Wilson04ea6e52009-10-28 00:37:03 +00001522// Indirect branches
1523let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001524 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001525 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001526 [(brind GPR:$dst)]>,
1527 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001528 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001529 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001530 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001531 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001532
Jim Grosbachd447ac62011-07-13 20:21:31 +00001533 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1534 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001535 Requires<[IsARM, HasV4T]> {
1536 bits<4> dst;
1537 let Inst{27-4} = 0b000100101111111111110001;
1538 let Inst{3-0} = dst;
1539 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001540}
1541
Evan Cheng1e0eab12010-11-29 22:43:27 +00001542// All calls clobber the non-callee saved registers. SP is marked as
1543// a use to prevent stack-pointer assignments that appear immediately
1544// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001545let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001546 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001547 // FIXME: Do we really need a non-predicated version? If so, it should
1548 // at least be a pseudo instruction expanding to the predicated version
1549 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001550 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001551 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001552 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001553 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001554 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001555 Requires<[IsARM, IsNotDarwin]> {
1556 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001557 bits<24> func;
1558 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001559 }
Evan Cheng277f0742007-06-19 21:05:09 +00001560
Jason W Kim685c3502011-02-04 19:47:15 +00001561 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001562 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001563 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001564 Requires<[IsARM, IsNotDarwin]> {
1565 bits<24> func;
1566 let Inst{23-0} = func;
1567 }
Evan Cheng277f0742007-06-19 21:05:09 +00001568
Evan Chenga8e29892007-01-19 07:51:42 +00001569 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001570 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001571 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001572 [(ARMcall GPR:$func)]>,
1573 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001574 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001575 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001576 let Inst{3-0} = func;
1577 }
1578
1579 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1580 IIC_Br, "blx", "\t$func",
1581 [(ARMcall_pred GPR:$func)]>,
1582 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1583 bits<4> func;
1584 let Inst{27-4} = 0b000100101111111111110011;
1585 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001586 }
1587
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001588 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001589 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001590 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001591 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001592 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001593
1594 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001595 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001596 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001597 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001598}
1599
David Goodwin1a8f36e2009-08-12 18:31:53 +00001600let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001601 // On Darwin R9 is call-clobbered.
1602 // R7 is marked as a use to prevent frame-pointer assignments from being
1603 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001604 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001605 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001606 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001607 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001608 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1609 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001610
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001611 def BLr9_pred : ARMPseudoExpand<(outs),
1612 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001613 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001614 [(ARMcall_pred tglobaladdr:$func)],
1615 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001616 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001617
1618 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001619 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001620 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001621 [(ARMcall GPR:$func)],
1622 (BLX GPR:$func)>,
1623 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001624
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001625 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001626 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001627 [(ARMcall_pred GPR:$func)],
1628 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001629 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001630
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001631 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001632 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001633 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001634 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001635 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001636
1637 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001638 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001639 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001640 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001641}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001642
David Goodwin1a8f36e2009-08-12 18:31:53 +00001643let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001644 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1645 // a two-value operand where a dag node expects two operands. :(
1646 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1647 IIC_Br, "b", "\t$target",
1648 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1649 bits<24> target;
1650 let Inst{23-0} = target;
1651 }
1652
Evan Chengaeafca02007-05-16 07:45:54 +00001653 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001654 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001655 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001656 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1657 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001658 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001659 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001660 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001661
Jim Grosbach2dc77682010-11-29 18:37:44 +00001662 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1663 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001664 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001665 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001666 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001667 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1668 // into i12 and rs suffixed versions.
1669 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001670 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001671 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001672 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001673 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001674 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001675 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001676 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001677 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001678 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001679 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001680 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001681
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001682}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001683
Jim Grosbachcf121c32011-07-28 21:57:55 +00001684// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001685def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001686 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001687 Requires<[IsARM, HasV5T]> {
1688 let Inst{31-25} = 0b1111101;
1689 bits<25> target;
1690 let Inst{23-0} = target{24-1};
1691 let Inst{24} = target{0};
1692}
1693
Jim Grosbach898e7e22011-07-13 20:25:01 +00001694// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001695def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001696 [/* pattern left blank */]> {
1697 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001698 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001699 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001700 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001701 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001702}
1703
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001704// Tail calls.
1705
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001706let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1707 // Darwin versions.
1708 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1709 Uses = [SP] in {
1710 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1711 IIC_Br, []>, Requires<[IsDarwin]>;
1712
1713 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1714 IIC_Br, []>, Requires<[IsDarwin]>;
1715
Jim Grosbach245f5e82011-07-08 18:50:22 +00001716 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001717 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001718 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1719 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001720
Jim Grosbach245f5e82011-07-08 18:50:22 +00001721 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001722 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001723 (BX GPR:$dst)>,
1724 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001725
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001726 }
1727
1728 // Non-Darwin versions (the difference is R9).
1729 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1730 Uses = [SP] in {
1731 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1732 IIC_Br, []>, Requires<[IsNotDarwin]>;
1733
1734 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1735 IIC_Br, []>, Requires<[IsNotDarwin]>;
1736
Jim Grosbach245f5e82011-07-08 18:50:22 +00001737 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001738 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001739 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1740 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001741
Jim Grosbach245f5e82011-07-08 18:50:22 +00001742 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001743 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001744 (BX GPR:$dst)>,
1745 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001746 }
1747}
1748
1749
1750
1751
1752
Johnny Chen0296f3e2010-02-16 21:59:54 +00001753// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001754def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1755 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001756 bits<4> opt;
1757 let Inst{23-4} = 0b01100000000000000111;
1758 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001759}
1760
Jim Grosbached838482011-07-26 16:24:27 +00001761// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001762let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001763def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001764 bits<24> svc;
1765 let Inst{23-0} = svc;
1766}
Johnny Chen85d5a892010-02-10 18:02:25 +00001767}
1768
Jim Grosbach5a287482011-07-29 17:51:39 +00001769// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001770class SRSI<bit wb, string asm>
1771 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1772 NoItinerary, asm, "", []> {
1773 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001774 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001775 let Inst{27-25} = 0b100;
1776 let Inst{22} = 1;
1777 let Inst{21} = wb;
1778 let Inst{20} = 0;
1779 let Inst{19-16} = 0b1101; // SP
1780 let Inst{15-5} = 0b00000101000;
1781 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001782}
1783
Jim Grosbache1cf5902011-07-29 20:26:09 +00001784def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1785 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001786}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001787def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1788 let Inst{24-23} = 0;
1789}
1790def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1791 let Inst{24-23} = 0b10;
1792}
1793def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1794 let Inst{24-23} = 0b10;
1795}
1796def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1797 let Inst{24-23} = 0b01;
1798}
1799def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1800 let Inst{24-23} = 0b01;
1801}
1802def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1803 let Inst{24-23} = 0b11;
1804}
1805def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1806 let Inst{24-23} = 0b11;
1807}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001808
Jim Grosbach5a287482011-07-29 17:51:39 +00001809// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001810class RFEI<bit wb, string asm>
1811 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1812 NoItinerary, asm, "", []> {
1813 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001814 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001815 let Inst{27-25} = 0b100;
1816 let Inst{22} = 0;
1817 let Inst{21} = wb;
1818 let Inst{20} = 1;
1819 let Inst{19-16} = Rn;
1820 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001821}
1822
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001823def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1824 let Inst{24-23} = 0;
1825}
1826def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1827 let Inst{24-23} = 0;
1828}
1829def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1830 let Inst{24-23} = 0b10;
1831}
1832def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1833 let Inst{24-23} = 0b10;
1834}
1835def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1836 let Inst{24-23} = 0b01;
1837}
1838def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1839 let Inst{24-23} = 0b01;
1840}
1841def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1842 let Inst{24-23} = 0b11;
1843}
1844def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1845 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001846}
1847
Evan Chenga8e29892007-01-19 07:51:42 +00001848//===----------------------------------------------------------------------===//
1849// Load / store Instructions.
1850//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001851
Evan Chenga8e29892007-01-19 07:51:42 +00001852// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001853
1854
Evan Cheng7e2fe912010-10-28 06:47:08 +00001855defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001856 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001857defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001858 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001859defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001860 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001861defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001862 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001863
Evan Chengfa775d02007-03-19 07:20:03 +00001864// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001865let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001866 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001867def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001868 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1869 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001870 bits<4> Rt;
1871 bits<17> addr;
1872 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1873 let Inst{19-16} = 0b1111;
1874 let Inst{15-12} = Rt;
1875 let Inst{11-0} = addr{11-0}; // imm12
1876}
Evan Chengfa775d02007-03-19 07:20:03 +00001877
Evan Chenga8e29892007-01-19 07:51:42 +00001878// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001879def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001880 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1881 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001882
Evan Chenga8e29892007-01-19 07:51:42 +00001883// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001884def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001885 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1886 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001887
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001888def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001889 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1890 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001891
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001892let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001893// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001894def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1895 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001896 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001897 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001898}
Rafael Espindolac391d162006-10-23 20:34:27 +00001899
Evan Chenga8e29892007-01-19 07:51:42 +00001900// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001901multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001902 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1903 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001904 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1905 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001906 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001907 // {12} isAdd
1908 // {11-0} imm12/Rm
1909 bits<18> addr;
1910 let Inst{25} = addr{13};
1911 let Inst{23} = addr{12};
1912 let Inst{19-16} = addr{17-14};
1913 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001914 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001915 }
Owen Anderson793e7962011-07-26 20:54:26 +00001916
1917 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001918 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00001919 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001920 opc, "\t$Rt, $addr, $offset",
1921 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00001922 // {12} isAdd
1923 // {11-0} imm12/Rm
1924 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001925 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001926 let Inst{25} = 1;
1927 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001928 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001929 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001930 }
1931
1932 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001933 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001934 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001935 opc, "\t$Rt, $addr, $offset",
1936 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001937 // {12} isAdd
1938 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001939 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001940 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001941 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001942 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001943 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001944 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001945 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001946}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001947
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001948let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001949defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1950defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001951}
Rafael Espindola450856d2006-12-12 00:37:38 +00001952
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001953multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001954 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001955 (ins addrmode3:$addr), IndexModePre,
1956 LdMiscFrm, itin,
1957 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1958 bits<14> addr;
1959 let Inst{23} = addr{8}; // U bit
1960 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1961 let Inst{19-16} = addr{12-9}; // Rn
1962 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1963 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1964 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00001965 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001966 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1967 LdMiscFrm, itin,
1968 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001969 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001970 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001971 let Inst{23} = offset{8}; // U bit
1972 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001973 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001974 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1975 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001976 }
1977}
Rafael Espindola4e307642006-09-08 16:59:47 +00001978
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001979let mayLoad = 1, neverHasSideEffects = 1 in {
1980defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1981defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1982defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001983let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001984def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001985 (ins addrmode3:$addr), IndexModePre,
1986 LdMiscFrm, IIC_iLoad_d_ru,
1987 "ldrd", "\t$Rt, $Rt2, $addr!",
1988 "$addr.base = $Rn_wb", []> {
1989 bits<14> addr;
1990 let Inst{23} = addr{8}; // U bit
1991 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1992 let Inst{19-16} = addr{12-9}; // Rn
1993 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1994 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001995 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001996}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001997def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001998 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1999 LdMiscFrm, IIC_iLoad_d_ru,
2000 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
2001 "$Rn = $Rn_wb", []> {
2002 bits<10> offset;
2003 bits<4> Rn;
2004 let Inst{23} = offset{8}; // U bit
2005 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2006 let Inst{19-16} = Rn;
2007 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2008 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002009 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002010}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002011} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002012} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002013
Johnny Chenadb561d2010-02-18 03:27:42 +00002014// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002015let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002016def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2017 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
2018 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2019 // {17-14} Rn
2020 // {13} 1 == Rm, 0 == imm12
2021 // {12} isAdd
2022 // {11-0} imm12/Rm
2023 bits<18> addr;
2024 let Inst{25} = addr{13};
2025 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002026 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002027 let Inst{19-16} = addr{17-14};
2028 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002029 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002030}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002031def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
2032 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2033 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2034 // {17-14} Rn
2035 // {13} 1 == Rm, 0 == imm12
2036 // {12} isAdd
2037 // {11-0} imm12/Rm
2038 bits<18> addr;
2039 let Inst{25} = addr{13};
2040 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002041 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002042 let Inst{19-16} = addr{17-14};
2043 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002044 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00002045}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002046
2047multiclass AI3ldrT<bits<4> op, string opc> {
2048 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2049 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2050 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2051 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2052 bits<9> offset;
2053 let Inst{23} = offset{8};
2054 let Inst{22} = 1;
2055 let Inst{11-8} = offset{7-4};
2056 let Inst{3-0} = offset{3-0};
2057 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2058 }
2059 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2060 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2061 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2062 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2063 bits<5> Rm;
2064 let Inst{23} = Rm{4};
2065 let Inst{22} = 0;
2066 let Inst{11-8} = 0;
2067 let Inst{3-0} = Rm{3-0};
2068 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2069 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002070}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002071
2072defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2073defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2074defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002075}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002076
Evan Chenga8e29892007-01-19 07:51:42 +00002077// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002078
2079// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002080def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002081 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2082 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002083
Evan Chenga8e29892007-01-19 07:51:42 +00002084// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002085let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2086def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002087 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002088 "strd", "\t$Rt, $src2, $addr", []>,
2089 Requires<[IsARM, HasV5TE]> {
2090 let Inst{21} = 0;
2091}
Evan Chenga8e29892007-01-19 07:51:42 +00002092
2093// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002094multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2095 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2096 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2097 StFrm, itin,
2098 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2099 bits<17> addr;
2100 let Inst{25} = 0;
2101 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2102 let Inst{19-16} = addr{16-13}; // Rn
2103 let Inst{11-0} = addr{11-0}; // imm12
2104 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2105 }
Evan Chenga8e29892007-01-19 07:51:42 +00002106
Jim Grosbach19dec202011-08-05 20:35:44 +00002107 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2108 (ins GPR:$Rt, addrmode2:$addr), IndexModePre, StFrm, itin,
2109 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2110 bits<17> addr;
2111 let Inst{25} = 1;
2112 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2113 let Inst{19-16} = addr{16-13}; // Rn
2114 let Inst{11-0} = addr{11-0};
2115 let Inst{4} = 0; // Inst{4} = 0
2116 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2117 }
2118 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2119 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2120 IndexModePost, StFrm, itin,
2121 opc, "\t$Rt, $addr, $offset",
2122 "$addr.base = $Rn_wb", []> {
2123 // {12} isAdd
2124 // {11-0} imm12/Rm
2125 bits<14> offset;
2126 bits<4> addr;
2127 let Inst{25} = 1;
2128 let Inst{23} = offset{12};
2129 let Inst{19-16} = addr;
2130 let Inst{11-0} = offset{11-0};
2131 }
Owen Anderson793e7962011-07-26 20:54:26 +00002132
Jim Grosbach19dec202011-08-05 20:35:44 +00002133 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2134 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2135 IndexModePost, StFrm, itin,
2136 opc, "\t$Rt, $addr, $offset",
2137 "$addr.base = $Rn_wb", []> {
2138 // {12} isAdd
2139 // {11-0} imm12/Rm
2140 bits<14> offset;
2141 bits<4> addr;
2142 let Inst{25} = 0;
2143 let Inst{23} = offset{12};
2144 let Inst{19-16} = addr;
2145 let Inst{11-0} = offset{11-0};
2146 }
2147}
Owen Anderson793e7962011-07-26 20:54:26 +00002148
Jim Grosbach19dec202011-08-05 20:35:44 +00002149let mayStore = 1, neverHasSideEffects = 1 in {
2150defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2151defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2152}
Evan Chenga8e29892007-01-19 07:51:42 +00002153
Jim Grosbach19dec202011-08-05 20:35:44 +00002154def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2155 am2offset_reg:$offset),
2156 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2157 am2offset_reg:$offset)>;
2158def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2159 am2offset_imm:$offset),
2160 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2161 am2offset_imm:$offset)>;
2162def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2163 am2offset_reg:$offset),
2164 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2165 am2offset_reg:$offset)>;
2166def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2167 am2offset_imm:$offset),
2168 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2169 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002170
Jim Grosbach19dec202011-08-05 20:35:44 +00002171// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2172// put the patterns on the instruction definitions directly as ISel wants
2173// the address base and offset to be separate operands, not a single
2174// complex operand like we represent the instructions themselves. The
2175// pseudos map between the two.
2176let usesCustomInserter = 1,
2177 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2178def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2179 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2180 4, IIC_iStore_ru,
2181 [(set GPR:$Rn_wb,
2182 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2183def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2184 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2185 4, IIC_iStore_ru,
2186 [(set GPR:$Rn_wb,
2187 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2188def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2189 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2190 4, IIC_iStore_ru,
2191 [(set GPR:$Rn_wb,
2192 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2193def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2194 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2195 4, IIC_iStore_ru,
2196 [(set GPR:$Rn_wb,
2197 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2198}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002199
Jim Grosbach2dc77682010-11-29 18:37:44 +00002200def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2201 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2202 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002203 "strh", "\t$Rt, [$Rn, $offset]!",
2204 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002205 [(set GPR:$Rn_wb,
2206 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002207
Jim Grosbach2dc77682010-11-29 18:37:44 +00002208def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2209 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2210 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002211 "strh", "\t$Rt, [$Rn], $offset",
2212 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002213 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2214 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002215
Johnny Chen39a4bb32010-02-18 22:31:18 +00002216// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002217let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002218def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2219 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002220 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002221 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002222 "$base = $base_wb", []> {
2223 bits<4> src1;
2224 bits<4> base;
2225 bits<10> offset;
2226 let Inst{23} = offset{8}; // U bit
2227 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2228 let Inst{19-16} = base;
2229 let Inst{15-12} = src1;
2230 let Inst{11-8} = offset{7-4};
2231 let Inst{3-0} = offset{3-0};
2232
2233 let DecoderMethod = "DecodeAddrMode3Instruction";
2234}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002235
2236// For disassembly only
2237def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2238 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002239 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002240 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002241 "$base = $base_wb", []> {
2242 bits<4> src1;
2243 bits<4> base;
2244 bits<10> offset;
2245 let Inst{23} = offset{8}; // U bit
2246 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2247 let Inst{19-16} = base;
2248 let Inst{15-12} = src1;
2249 let Inst{11-8} = offset{7-4};
2250 let Inst{3-0} = offset{3-0};
2251
2252 let DecoderMethod = "DecodeAddrMode3Instruction";
2253}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002254} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002255
Jim Grosbach7ce05792011-08-03 23:50:40 +00002256// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002257
Owen Anderson06470312011-07-27 20:29:48 +00002258def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2259 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002260 IndexModePost, StFrm, IIC_iStore_ru,
2261 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002262 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002263 let Inst{25} = 1;
2264 let Inst{21} = 1; // overwrite
2265 let Inst{4} = 0;
2266 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2267}
2268
2269def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2270 (ins GPR:$Rt, addrmode_imm12:$addr),
2271 IndexModePost, StFrm, IIC_iStore_ru,
2272 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2273 [/* For disassembly only; pattern left blank */]> {
2274 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002275 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002276 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002277}
2278
Owen Anderson06470312011-07-27 20:29:48 +00002279
2280def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2281 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002282 IndexModePost, StFrm, IIC_iStore_bh_ru,
2283 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2284 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002285 let Inst{25} = 1;
2286 let Inst{21} = 1; // overwrite
2287 let Inst{4} = 0;
2288 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2289}
2290
2291def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2292 (ins GPR:$Rt, addrmode_imm12:$addr),
2293 IndexModePost, StFrm, IIC_iStore_bh_ru,
2294 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2295 [/* For disassembly only; pattern left blank */]> {
2296 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002297 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002298 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002299}
2300
Jim Grosbach7ce05792011-08-03 23:50:40 +00002301multiclass AI3strT<bits<4> op, string opc> {
2302 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2303 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2304 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2305 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2306 bits<9> offset;
2307 let Inst{23} = offset{8};
2308 let Inst{22} = 1;
2309 let Inst{11-8} = offset{7-4};
2310 let Inst{3-0} = offset{3-0};
2311 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2312 }
2313 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2314 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2315 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2316 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2317 bits<5> Rm;
2318 let Inst{23} = Rm{4};
2319 let Inst{22} = 0;
2320 let Inst{11-8} = 0;
2321 let Inst{3-0} = Rm{3-0};
2322 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2323 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002324}
2325
Jim Grosbach7ce05792011-08-03 23:50:40 +00002326
2327defm STRHT : AI3strT<0b1011, "strht">;
2328
2329
Evan Chenga8e29892007-01-19 07:51:42 +00002330//===----------------------------------------------------------------------===//
2331// Load / store multiple Instructions.
2332//
2333
Bill Wendling6c470b82010-11-13 09:09:38 +00002334multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2335 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002336 // IA is the default, so no need for an explicit suffix on the
2337 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002338 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002339 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2340 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002341 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002342 let Inst{24-23} = 0b01; // Increment After
2343 let Inst{21} = 0; // No writeback
2344 let Inst{20} = L_bit;
2345 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002346 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002347 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2348 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002349 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002350 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002351 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002352 let Inst{20} = L_bit;
2353 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002354 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002355 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2356 IndexModeNone, f, itin,
2357 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2358 let Inst{24-23} = 0b00; // Decrement After
2359 let Inst{21} = 0; // No writeback
2360 let Inst{20} = L_bit;
2361 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002362 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002363 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2364 IndexModeUpd, f, itin_upd,
2365 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2366 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002367 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002368 let Inst{20} = L_bit;
2369 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002370 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002371 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2372 IndexModeNone, f, itin,
2373 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2374 let Inst{24-23} = 0b10; // Decrement Before
2375 let Inst{21} = 0; // No writeback
2376 let Inst{20} = L_bit;
2377 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002378 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002379 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2380 IndexModeUpd, f, itin_upd,
2381 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2382 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002383 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002384 let Inst{20} = L_bit;
2385 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002386 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002387 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2388 IndexModeNone, f, itin,
2389 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2390 let Inst{24-23} = 0b11; // Increment Before
2391 let Inst{21} = 0; // No writeback
2392 let Inst{20} = L_bit;
2393 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002394 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002395 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2396 IndexModeUpd, f, itin_upd,
2397 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2398 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002399 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002400 let Inst{20} = L_bit;
2401 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002402}
Bill Wendling6c470b82010-11-13 09:09:38 +00002403
Bill Wendlingc93989a2010-11-13 11:20:05 +00002404let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002405
2406let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2407defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2408
2409let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2410defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2411
2412} // neverHasSideEffects
2413
Bill Wendling73fe34a2010-11-16 01:16:36 +00002414// FIXME: remove when we have a way to marking a MI with these properties.
2415// FIXME: Should pc be an implicit operand like PICADD, etc?
2416let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2417 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002418def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2419 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002420 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002421 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002422 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002423
Evan Chenga8e29892007-01-19 07:51:42 +00002424//===----------------------------------------------------------------------===//
2425// Move Instructions.
2426//
2427
Evan Chengcd799b92009-06-12 20:46:18 +00002428let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002429def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2430 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2431 bits<4> Rd;
2432 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002433
Johnny Chen103bf952011-04-01 23:30:25 +00002434 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002435 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002436 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002437 let Inst{3-0} = Rm;
2438 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002439}
2440
Dale Johannesen38d5f042010-06-15 22:24:08 +00002441// A version for the smaller set of tail call registers.
2442let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002443def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002444 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2445 bits<4> Rd;
2446 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002447
Dale Johannesen38d5f042010-06-15 22:24:08 +00002448 let Inst{11-4} = 0b00000000;
2449 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002450 let Inst{3-0} = Rm;
2451 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002452}
2453
Owen Anderson152d4a42011-07-21 23:38:37 +00002454def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2455 DPSoRegRegFrm, IIC_iMOVsr,
2456 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002457 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002458 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002459 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002460 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002461 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002462 let Inst{11-8} = src{11-8};
2463 let Inst{7} = 0;
2464 let Inst{6-5} = src{6-5};
2465 let Inst{4} = 1;
2466 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002467 let Inst{25} = 0;
2468}
Evan Chenga2515702007-03-19 07:09:02 +00002469
Owen Anderson152d4a42011-07-21 23:38:37 +00002470def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2471 DPSoRegImmFrm, IIC_iMOVsr,
2472 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2473 UnaryDP {
2474 bits<4> Rd;
2475 bits<12> src;
2476 let Inst{15-12} = Rd;
2477 let Inst{19-16} = 0b0000;
2478 let Inst{11-5} = src{11-5};
2479 let Inst{4} = 0;
2480 let Inst{3-0} = src{3-0};
2481 let Inst{25} = 0;
2482}
2483
2484
2485
Evan Chengc4af4632010-11-17 20:13:28 +00002486let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002487def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2488 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002489 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002490 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002491 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002492 let Inst{15-12} = Rd;
2493 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002494 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002495}
2496
Evan Chengc4af4632010-11-17 20:13:28 +00002497let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002498def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002499 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002500 "movw", "\t$Rd, $imm",
2501 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002502 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002503 bits<4> Rd;
2504 bits<16> imm;
2505 let Inst{15-12} = Rd;
2506 let Inst{11-0} = imm{11-0};
2507 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002508 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002509 let Inst{25} = 1;
2510}
2511
Jim Grosbachffa32252011-07-19 19:13:28 +00002512def : InstAlias<"mov${p} $Rd, $imm",
2513 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2514 Requires<[IsARM]>;
2515
Evan Cheng53519f02011-01-21 18:55:51 +00002516def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2517 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002518
2519let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002520def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002521 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002522 "movt", "\t$Rd, $imm",
2523 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002524 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002525 lo16AllZero:$imm))]>, UnaryDP,
2526 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002527 bits<4> Rd;
2528 bits<16> imm;
2529 let Inst{15-12} = Rd;
2530 let Inst{11-0} = imm{11-0};
2531 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002532 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002533 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002534}
Evan Cheng13ab0202007-07-10 18:08:01 +00002535
Evan Cheng53519f02011-01-21 18:55:51 +00002536def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2537 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002538
2539} // Constraints
2540
Evan Cheng20956592009-10-21 08:15:52 +00002541def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2542 Requires<[IsARM, HasV6T2]>;
2543
David Goodwinca01a8d2009-09-01 18:32:09 +00002544let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002545def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002546 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2547 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002548
2549// These aren't really mov instructions, but we have to define them this way
2550// due to flag operands.
2551
Evan Cheng071a2792007-09-11 19:55:27 +00002552let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002553def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002554 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2555 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002556def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002557 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2558 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002559}
Evan Chenga8e29892007-01-19 07:51:42 +00002560
Evan Chenga8e29892007-01-19 07:51:42 +00002561//===----------------------------------------------------------------------===//
2562// Extend Instructions.
2563//
2564
2565// Sign extenders
2566
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002567def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002568 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002569def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002570 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002571
Jim Grosbach70327412011-07-27 17:48:13 +00002572def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002573 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002574def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002575 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002576
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002577def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002578
Jim Grosbach70327412011-07-27 17:48:13 +00002579def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002580
2581// Zero extenders
2582
2583let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002584def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002585 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002586def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002587 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002588def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002589 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002590
Jim Grosbach542f6422010-07-28 23:25:44 +00002591// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2592// The transformation should probably be done as a combiner action
2593// instead so we can include a check for masking back in the upper
2594// eight bits of the source into the lower eight bits of the result.
2595//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002596// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002597def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002598 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002599
Jim Grosbach70327412011-07-27 17:48:13 +00002600def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002601 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002602def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002603 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002604}
2605
Evan Chenga8e29892007-01-19 07:51:42 +00002606// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002607def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002608
Evan Chenga8e29892007-01-19 07:51:42 +00002609
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002610def SBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002611 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002612 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002613 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002614 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002615 bits<4> Rd;
2616 bits<4> Rn;
2617 bits<5> lsb;
2618 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002619 let Inst{27-21} = 0b0111101;
2620 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002621 let Inst{20-16} = width;
2622 let Inst{15-12} = Rd;
2623 let Inst{11-7} = lsb;
2624 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002625}
2626
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002627def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002628 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002629 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002630 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002631 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002632 bits<4> Rd;
2633 bits<4> Rn;
2634 bits<5> lsb;
2635 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002636 let Inst{27-21} = 0b0111111;
2637 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002638 let Inst{20-16} = width;
2639 let Inst{15-12} = Rd;
2640 let Inst{11-7} = lsb;
2641 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002642}
2643
Evan Chenga8e29892007-01-19 07:51:42 +00002644//===----------------------------------------------------------------------===//
2645// Arithmetic Instructions.
2646//
2647
Jim Grosbach26421962008-10-14 20:36:24 +00002648defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002649 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002650 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002651defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002652 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002653 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002654
Evan Chengc85e8322007-07-05 07:13:32 +00002655// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002656defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002657 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002658 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2659defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002660 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002661 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002662
Evan Cheng62674222009-06-25 23:34:10 +00002663defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002664 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2665 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002666defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002667 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2668 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002669
2670// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002671let usesCustomInserter = 1 in {
2672defm ADCS : AI1_adde_sube_s_irs<
2673 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2674defm SBCS : AI1_adde_sube_s_irs<
2675 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2676}
Evan Chenga8e29892007-01-19 07:51:42 +00002677
Jim Grosbach84760882010-10-15 18:42:41 +00002678def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2679 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2680 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2681 bits<4> Rd;
2682 bits<4> Rn;
2683 bits<12> imm;
2684 let Inst{25} = 1;
2685 let Inst{15-12} = Rd;
2686 let Inst{19-16} = Rn;
2687 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002688}
Evan Cheng13ab0202007-07-10 18:08:01 +00002689
Bob Wilsoncff71782010-08-05 18:23:43 +00002690// The reg/reg form is only defined for the disassembler; for codegen it is
2691// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002692def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2693 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002694 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002695 bits<4> Rd;
2696 bits<4> Rn;
2697 bits<4> Rm;
2698 let Inst{11-4} = 0b00000000;
2699 let Inst{25} = 0;
2700 let Inst{3-0} = Rm;
2701 let Inst{15-12} = Rd;
2702 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002703}
2704
Owen Anderson92a20222011-07-21 18:54:16 +00002705def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002706 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002707 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002708 bits<4> Rd;
2709 bits<4> Rn;
2710 bits<12> shift;
2711 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002712 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002713 let Inst{15-12} = Rd;
2714 let Inst{11-5} = shift{11-5};
2715 let Inst{4} = 0;
2716 let Inst{3-0} = shift{3-0};
2717}
2718
2719def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002720 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002721 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2722 bits<4> Rd;
2723 bits<4> Rn;
2724 bits<12> shift;
2725 let Inst{25} = 0;
2726 let Inst{19-16} = Rn;
2727 let Inst{15-12} = Rd;
2728 let Inst{11-8} = shift{11-8};
2729 let Inst{7} = 0;
2730 let Inst{6-5} = shift{6-5};
2731 let Inst{4} = 1;
2732 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002733}
Evan Chengc85e8322007-07-05 07:13:32 +00002734
2735// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002736// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2737let usesCustomInserter = 1 in {
2738def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002739 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002740 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2741def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002742 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002743 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002744def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002745 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002746 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2747def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2748 4, IIC_iALUsr,
2749 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002750}
Evan Chengc85e8322007-07-05 07:13:32 +00002751
Evan Cheng62674222009-06-25 23:34:10 +00002752let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002753def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2754 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2755 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002756 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002757 bits<4> Rd;
2758 bits<4> Rn;
2759 bits<12> imm;
2760 let Inst{25} = 1;
2761 let Inst{15-12} = Rd;
2762 let Inst{19-16} = Rn;
2763 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002764}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002765// The reg/reg form is only defined for the disassembler; for codegen it is
2766// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002767def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2768 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002769 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002770 bits<4> Rd;
2771 bits<4> Rn;
2772 bits<4> Rm;
2773 let Inst{11-4} = 0b00000000;
2774 let Inst{25} = 0;
2775 let Inst{3-0} = Rm;
2776 let Inst{15-12} = Rd;
2777 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002778}
Owen Anderson92a20222011-07-21 18:54:16 +00002779def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002780 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002781 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002782 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002783 bits<4> Rd;
2784 bits<4> Rn;
2785 bits<12> shift;
2786 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002787 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002788 let Inst{15-12} = Rd;
2789 let Inst{11-5} = shift{11-5};
2790 let Inst{4} = 0;
2791 let Inst{3-0} = shift{3-0};
2792}
2793def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002794 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002795 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2796 Requires<[IsARM]> {
2797 bits<4> Rd;
2798 bits<4> Rn;
2799 bits<12> shift;
2800 let Inst{25} = 0;
2801 let Inst{19-16} = Rn;
2802 let Inst{15-12} = Rd;
2803 let Inst{11-8} = shift{11-8};
2804 let Inst{7} = 0;
2805 let Inst{6-5} = shift{6-5};
2806 let Inst{4} = 1;
2807 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002808}
Evan Cheng62674222009-06-25 23:34:10 +00002809}
2810
Owen Anderson92a20222011-07-21 18:54:16 +00002811
Owen Andersonb48c7912011-04-05 23:55:28 +00002812// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2813let usesCustomInserter = 1, Uses = [CPSR] in {
2814def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002815 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002816 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002817def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002818 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002819 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2820def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2821 4, IIC_iALUsr,
2822 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002823}
Evan Cheng2c614c52007-06-06 10:17:05 +00002824
Evan Chenga8e29892007-01-19 07:51:42 +00002825// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002826// The assume-no-carry-in form uses the negation of the input since add/sub
2827// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2828// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2829// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002830def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2831 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002832def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2833 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2834// The with-carry-in form matches bitwise not instead of the negation.
2835// Effectively, the inverse interpretation of the carry flag already accounts
2836// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002837def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002838 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002839def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2840 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002841
2842// Note: These are implemented in C++ code, because they have to generate
2843// ADD/SUBrs instructions, which use a complex pattern that a xform function
2844// cannot produce.
2845// (mul X, 2^n+1) -> (add (X << n), X)
2846// (mul X, 2^n-1) -> (rsb X, (X << n))
2847
Jim Grosbach7931df32011-07-22 18:06:01 +00002848// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002849// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002850class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002851 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002852 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2853 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002854 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002855 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002856 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002857 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002858 let Inst{11-4} = op11_4;
2859 let Inst{19-16} = Rn;
2860 let Inst{15-12} = Rd;
2861 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002862}
2863
Jim Grosbach7931df32011-07-22 18:06:01 +00002864// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002865
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002866def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002867 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2868 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002869def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002870 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2871 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2872def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2873 "\t$Rd, $Rm, $Rn">;
2874def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2875 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002876
2877def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2878def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2879def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2880def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2881def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2882def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2883def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2884def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2885def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2886def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2887def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2888def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002889
Jim Grosbach7931df32011-07-22 18:06:01 +00002890// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002891
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002892def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2893def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2894def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2895def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2896def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2897def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2898def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2899def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2900def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2901def USAX : AAI<0b01100101, 0b11110101, "usax">;
2902def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2903def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002904
Jim Grosbach7931df32011-07-22 18:06:01 +00002905// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002906
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002907def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2908def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2909def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2910def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2911def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2912def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2913def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2914def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2915def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2916def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2917def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2918def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002919
Johnny Chenadc77332010-02-26 22:04:29 +00002920// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002921
Jim Grosbach70987fb2010-10-18 23:35:38 +00002922def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002923 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002924 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002925 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002926 bits<4> Rd;
2927 bits<4> Rn;
2928 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002929 let Inst{27-20} = 0b01111000;
2930 let Inst{15-12} = 0b1111;
2931 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002932 let Inst{19-16} = Rd;
2933 let Inst{11-8} = Rm;
2934 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002935}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002936def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002937 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002938 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002939 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002940 bits<4> Rd;
2941 bits<4> Rn;
2942 bits<4> Rm;
2943 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002944 let Inst{27-20} = 0b01111000;
2945 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002946 let Inst{19-16} = Rd;
2947 let Inst{15-12} = Ra;
2948 let Inst{11-8} = Rm;
2949 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002950}
2951
2952// Signed/Unsigned saturate -- for disassembly only
2953
Jim Grosbach580f4a92011-07-25 22:20:28 +00002954def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2955 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002956 bits<4> Rd;
2957 bits<5> sat_imm;
2958 bits<4> Rn;
2959 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002960 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002961 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002962 let Inst{20-16} = sat_imm;
2963 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002964 let Inst{11-7} = sh{4-0};
2965 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002966 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002967}
2968
Jim Grosbachf4943352011-07-25 23:09:14 +00002969def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002970 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002971 bits<4> Rd;
2972 bits<4> sat_imm;
2973 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002974 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002975 let Inst{11-4} = 0b11110011;
2976 let Inst{15-12} = Rd;
2977 let Inst{19-16} = sat_imm;
2978 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002979}
2980
Jim Grosbachaddec772011-07-27 22:34:17 +00002981def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00002982 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002983 bits<4> Rd;
2984 bits<5> sat_imm;
2985 bits<4> Rn;
2986 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002987 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002988 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002989 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002990 let Inst{11-7} = sh{4-0};
2991 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002992 let Inst{20-16} = sat_imm;
2993 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002994}
2995
Jim Grosbachaddec772011-07-27 22:34:17 +00002996def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002997 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002998 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002999 bits<4> Rd;
3000 bits<4> sat_imm;
3001 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003002 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003003 let Inst{11-4} = 0b11110011;
3004 let Inst{15-12} = Rd;
3005 let Inst{19-16} = sat_imm;
3006 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003007}
Evan Chenga8e29892007-01-19 07:51:42 +00003008
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003009def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
3010def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003011
Evan Chenga8e29892007-01-19 07:51:42 +00003012//===----------------------------------------------------------------------===//
3013// Bitwise Instructions.
3014//
3015
Jim Grosbach26421962008-10-14 20:36:24 +00003016defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003017 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003018 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003019defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003020 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003021 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003022defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003023 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003024 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003025defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003026 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003027 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003028
Jim Grosbachc29769b2011-07-28 19:46:12 +00003029// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3030// like in the actual instruction encoding. The complexity of mapping the mask
3031// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3032// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003033def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003034 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003035 "bfc", "\t$Rd, $imm", "$src = $Rd",
3036 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003037 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003038 bits<4> Rd;
3039 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003040 let Inst{27-21} = 0b0111110;
3041 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003042 let Inst{15-12} = Rd;
3043 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003044 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003045}
3046
Johnny Chenb2503c02010-02-17 06:31:48 +00003047// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00003048def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003049 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003050 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3051 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00003052 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00003053 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003054 bits<4> Rd;
3055 bits<4> Rn;
3056 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003057 let Inst{27-21} = 0b0111110;
3058 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003059 let Inst{15-12} = Rd;
3060 let Inst{11-7} = imm{4-0}; // lsb
3061 let Inst{20-16} = imm{9-5}; // width
3062 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003063}
3064
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003065// GNU as only supports this form of bfi (w/ 4 arguments)
3066let isAsmParserOnly = 1 in
3067def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
3068 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003069 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003070 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3071 []>, Requires<[IsARM, HasV6T2]> {
3072 bits<4> Rd;
3073 bits<4> Rn;
3074 bits<5> lsb;
3075 bits<5> width;
3076 let Inst{27-21} = 0b0111110;
3077 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3078 let Inst{15-12} = Rd;
3079 let Inst{11-7} = lsb;
3080 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3081 let Inst{3-0} = Rn;
3082}
3083
Jim Grosbach36860462010-10-21 22:19:32 +00003084def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3085 "mvn", "\t$Rd, $Rm",
3086 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3087 bits<4> Rd;
3088 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003089 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003090 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003091 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003092 let Inst{15-12} = Rd;
3093 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003094}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003095def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3096 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003097 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003098 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003099 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003100 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003101 let Inst{19-16} = 0b0000;
3102 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003103 let Inst{11-5} = shift{11-5};
3104 let Inst{4} = 0;
3105 let Inst{3-0} = shift{3-0};
3106}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003107def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3108 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003109 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3110 bits<4> Rd;
3111 bits<12> shift;
3112 let Inst{25} = 0;
3113 let Inst{19-16} = 0b0000;
3114 let Inst{15-12} = Rd;
3115 let Inst{11-8} = shift{11-8};
3116 let Inst{7} = 0;
3117 let Inst{6-5} = shift{6-5};
3118 let Inst{4} = 1;
3119 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003120}
Evan Chengc4af4632010-11-17 20:13:28 +00003121let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003122def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3123 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3124 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3125 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003126 bits<12> imm;
3127 let Inst{25} = 1;
3128 let Inst{19-16} = 0b0000;
3129 let Inst{15-12} = Rd;
3130 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003131}
Evan Chenga8e29892007-01-19 07:51:42 +00003132
3133def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3134 (BICri GPR:$src, so_imm_not:$imm)>;
3135
3136//===----------------------------------------------------------------------===//
3137// Multiply Instructions.
3138//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003139class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3140 string opc, string asm, list<dag> pattern>
3141 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3142 bits<4> Rd;
3143 bits<4> Rm;
3144 bits<4> Rn;
3145 let Inst{19-16} = Rd;
3146 let Inst{11-8} = Rm;
3147 let Inst{3-0} = Rn;
3148}
3149class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3150 string opc, string asm, list<dag> pattern>
3151 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3152 bits<4> RdLo;
3153 bits<4> RdHi;
3154 bits<4> Rm;
3155 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003156 let Inst{19-16} = RdHi;
3157 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003158 let Inst{11-8} = Rm;
3159 let Inst{3-0} = Rn;
3160}
Evan Chenga8e29892007-01-19 07:51:42 +00003161
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003162// FIXME: The v5 pseudos are only necessary for the additional Constraint
3163// property. Remove them when it's possible to add those properties
3164// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003165let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003166def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3167 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003168 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003169 Requires<[IsARM, HasV6]> {
3170 let Inst{15-12} = 0b0000;
3171}
Evan Chenga8e29892007-01-19 07:51:42 +00003172
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003173let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003174def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3175 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003176 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003177 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3178 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003179 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003180}
3181
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003182def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3183 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003184 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3185 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003186 bits<4> Ra;
3187 let Inst{15-12} = Ra;
3188}
Evan Chenga8e29892007-01-19 07:51:42 +00003189
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003190let Constraints = "@earlyclobber $Rd" in
3191def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3192 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003193 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003194 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3195 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3196 Requires<[IsARM, NoV6]>;
3197
Jim Grosbach65711012010-11-19 22:22:37 +00003198def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3199 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3200 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003201 Requires<[IsARM, HasV6T2]> {
3202 bits<4> Rd;
3203 bits<4> Rm;
3204 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003205 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003206 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003207 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003208 let Inst{11-8} = Rm;
3209 let Inst{3-0} = Rn;
3210}
Evan Chengedcbada2009-07-06 22:05:45 +00003211
Evan Chenga8e29892007-01-19 07:51:42 +00003212// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003213let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003214let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003215def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003216 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003217 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3218 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003219
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003220def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003221 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003222 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3223 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003224
3225let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3226def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3227 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003228 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003229 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3230 Requires<[IsARM, NoV6]>;
3231
3232def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3233 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003234 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003235 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3236 Requires<[IsARM, NoV6]>;
3237}
Evan Cheng8de898a2009-06-26 00:19:44 +00003238}
Evan Chenga8e29892007-01-19 07:51:42 +00003239
3240// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003241def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3242 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003243 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3244 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003245def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3246 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003247 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3248 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003249
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003250def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3251 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3252 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3253 Requires<[IsARM, HasV6]> {
3254 bits<4> RdLo;
3255 bits<4> RdHi;
3256 bits<4> Rm;
3257 bits<4> Rn;
3258 let Inst{19-16} = RdLo;
3259 let Inst{15-12} = RdHi;
3260 let Inst{11-8} = Rm;
3261 let Inst{3-0} = Rn;
3262}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003263
3264let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3265def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3266 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003267 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003268 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3269 Requires<[IsARM, NoV6]>;
3270def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3271 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003272 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003273 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3274 Requires<[IsARM, NoV6]>;
3275def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3276 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003277 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003278 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3279 Requires<[IsARM, NoV6]>;
3280}
3281
Evan Chengcd799b92009-06-12 20:46:18 +00003282} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003283
3284// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003285def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3286 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3287 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003288 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003289 let Inst{15-12} = 0b1111;
3290}
Evan Cheng13ab0202007-07-10 18:08:01 +00003291
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003292def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3293 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003294 [/* For disassembly only; pattern left blank */]>,
3295 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003296 let Inst{15-12} = 0b1111;
3297}
3298
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003299def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3300 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3301 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3302 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3303 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003304
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003305def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3306 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3307 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003308 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003309 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003310
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003311def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3312 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3313 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3314 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3315 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003316
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003317def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3318 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3319 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003320 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003321 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003322
Raul Herbster37fb5b12007-08-30 23:25:47 +00003323multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003324 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3325 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3326 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3327 (sext_inreg GPR:$Rm, i16)))]>,
3328 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003329
Jim Grosbach3870b752010-10-22 18:35:16 +00003330 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3331 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3332 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3333 (sra GPR:$Rm, (i32 16))))]>,
3334 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003335
Jim Grosbach3870b752010-10-22 18:35:16 +00003336 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3337 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3338 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3339 (sext_inreg GPR:$Rm, i16)))]>,
3340 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003341
Jim Grosbach3870b752010-10-22 18:35:16 +00003342 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3343 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3344 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3345 (sra GPR:$Rm, (i32 16))))]>,
3346 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003347
Jim Grosbach3870b752010-10-22 18:35:16 +00003348 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3349 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3350 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3351 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3352 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003353
Jim Grosbach3870b752010-10-22 18:35:16 +00003354 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3355 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3356 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3357 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3358 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003359}
3360
Raul Herbster37fb5b12007-08-30 23:25:47 +00003361
3362multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003363 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003364 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3365 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3366 [(set GPR:$Rd, (add GPR:$Ra,
3367 (opnode (sext_inreg GPR:$Rn, i16),
3368 (sext_inreg GPR:$Rm, i16))))]>,
3369 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003370
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003371 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003372 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3373 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3374 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3375 (sra GPR:$Rm, (i32 16)))))]>,
3376 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003377
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003378 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003379 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3380 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3381 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3382 (sext_inreg GPR:$Rm, i16))))]>,
3383 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003384
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003385 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003386 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3387 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3388 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3389 (sra GPR:$Rm, (i32 16)))))]>,
3390 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003391
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003392 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003393 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3394 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3395 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3396 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3397 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003398
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003399 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003400 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3401 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3402 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3403 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3404 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003405}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003406
Raul Herbster37fb5b12007-08-30 23:25:47 +00003407defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3408defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003409
Johnny Chen83498e52010-02-12 21:59:23 +00003410// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003411def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3412 (ins GPR:$Rn, GPR:$Rm),
3413 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003414 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003415 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003416
Jim Grosbach3870b752010-10-22 18:35:16 +00003417def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3418 (ins GPR:$Rn, GPR:$Rm),
3419 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003420 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003421 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003422
Jim Grosbach3870b752010-10-22 18:35:16 +00003423def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3424 (ins GPR:$Rn, GPR:$Rm),
3425 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003426 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003427 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003428
Jim Grosbach3870b752010-10-22 18:35:16 +00003429def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3430 (ins GPR:$Rn, GPR:$Rm),
3431 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003432 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003433 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003434
Johnny Chen667d1272010-02-22 18:50:54 +00003435// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003436class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3437 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003438 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003439 bits<4> Rn;
3440 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003441 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003442 let Inst{22} = long;
3443 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003444 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003445 let Inst{7} = 0;
3446 let Inst{6} = sub;
3447 let Inst{5} = swap;
3448 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003449 let Inst{3-0} = Rn;
3450}
3451class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3452 InstrItinClass itin, string opc, string asm>
3453 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3454 bits<4> Rd;
3455 let Inst{15-12} = 0b1111;
3456 let Inst{19-16} = Rd;
3457}
3458class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3459 InstrItinClass itin, string opc, string asm>
3460 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3461 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003462 bits<4> Rd;
3463 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003464 let Inst{15-12} = Ra;
3465}
3466class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3467 InstrItinClass itin, string opc, string asm>
3468 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3469 bits<4> RdLo;
3470 bits<4> RdHi;
3471 let Inst{19-16} = RdHi;
3472 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003473}
3474
3475multiclass AI_smld<bit sub, string opc> {
3476
Jim Grosbach385e1362010-10-22 19:15:30 +00003477 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3478 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003479
Jim Grosbach385e1362010-10-22 19:15:30 +00003480 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3481 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003482
Jim Grosbach385e1362010-10-22 19:15:30 +00003483 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3484 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3485 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003486
Jim Grosbach385e1362010-10-22 19:15:30 +00003487 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3488 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3489 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003490
3491}
3492
3493defm SMLA : AI_smld<0, "smla">;
3494defm SMLS : AI_smld<1, "smls">;
3495
Johnny Chen2ec5e492010-02-22 21:50:40 +00003496multiclass AI_sdml<bit sub, string opc> {
3497
Jim Grosbach385e1362010-10-22 19:15:30 +00003498 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3499 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3500 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3501 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003502}
3503
3504defm SMUA : AI_sdml<0, "smua">;
3505defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003506
Evan Chenga8e29892007-01-19 07:51:42 +00003507//===----------------------------------------------------------------------===//
3508// Misc. Arithmetic Instructions.
3509//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003510
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003511def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3512 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3513 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003514
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003515def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3516 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3517 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3518 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003519
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003520def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3521 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3522 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003523
Evan Cheng9568e5c2011-06-21 06:01:08 +00003524let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003525def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3526 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003527 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003528 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003529
Evan Cheng9568e5c2011-06-21 06:01:08 +00003530let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003531def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3532 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003533 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003534 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003535
Evan Chengf60ceac2011-06-15 17:17:48 +00003536def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3537 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3538 (REVSH GPR:$Rm)>;
3539
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003540def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003541 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3542 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003543 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003544 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003545 0xFFFF0000)))]>,
3546 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003547
Evan Chenga8e29892007-01-19 07:51:42 +00003548// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003549def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3550 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3551def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003552 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003553
Bob Wilsondc66eda2010-08-16 22:26:55 +00003554// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3555// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003556def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003557 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3558 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003559 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003560 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003561 0xFFFF)))]>,
3562 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003563
Evan Chenga8e29892007-01-19 07:51:42 +00003564// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3565// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003566def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003567 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003568def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003569 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003570 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003571
Evan Chenga8e29892007-01-19 07:51:42 +00003572//===----------------------------------------------------------------------===//
3573// Comparison Instructions...
3574//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003575
Jim Grosbach26421962008-10-14 20:36:24 +00003576defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003577 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003578 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003579
Jim Grosbach97a884d2010-12-07 20:41:06 +00003580// ARMcmpZ can re-use the above instruction definitions.
3581def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3582 (CMPri GPR:$src, so_imm:$imm)>;
3583def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3584 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003585def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3586 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3587def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3588 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003589
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003590// FIXME: We have to be careful when using the CMN instruction and comparison
3591// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003592// results:
3593//
3594// rsbs r1, r1, 0
3595// cmp r0, r1
3596// mov r0, #0
3597// it ls
3598// mov r0, #1
3599//
3600// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003601//
Bill Wendling6165e872010-08-26 18:33:51 +00003602// cmn r0, r1
3603// mov r0, #0
3604// it ls
3605// mov r0, #1
3606//
3607// However, the CMN gives the *opposite* result when r1 is 0. This is because
3608// the carry flag is set in the CMP case but not in the CMN case. In short, the
3609// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3610// value of r0 and the carry bit (because the "carry bit" parameter to
3611// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3612// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3613// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3614// parameter to AddWithCarry is defined as 0).
3615//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003616// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003617//
3618// x = 0
3619// ~x = 0xFFFF FFFF
3620// ~x + 1 = 0x1 0000 0000
3621// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3622//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003623// Therefore, we should disable CMN when comparing against zero, until we can
3624// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3625// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003626//
3627// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3628//
3629// This is related to <rdar://problem/7569620>.
3630//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003631//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3632// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003633
Evan Chenga8e29892007-01-19 07:51:42 +00003634// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003635defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003636 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003637 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003638defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003639 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003640 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003641
David Goodwinc0309b42009-06-29 15:33:01 +00003642defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003643 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003644 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003645
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003646//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3647// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003648
David Goodwinc0309b42009-06-29 15:33:01 +00003649def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003650 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003651
Evan Cheng218977b2010-07-13 19:27:42 +00003652// Pseudo i64 compares for some floating point compares.
3653let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3654 Defs = [CPSR] in {
3655def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003656 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003657 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003658 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3659
3660def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003661 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003662 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3663} // usesCustomInserter
3664
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003665
Evan Chenga8e29892007-01-19 07:51:42 +00003666// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003667// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003668// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003669let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003670def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003671 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003672 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3673 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003674def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3675 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003676 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003677 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3678 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003679 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003680def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3681 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3682 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003683 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3684 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003685 RegConstraint<"$false = $Rd">;
3686
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003687
Evan Chengc4af4632010-11-17 20:13:28 +00003688let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003689def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003690 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003691 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003692 []>,
3693 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003694
Evan Chengc4af4632010-11-17 20:13:28 +00003695let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003696def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3697 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003698 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003699 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003700 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003701
Evan Cheng63f35442010-11-13 02:25:14 +00003702// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003703let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003704def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3705 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003706 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003707
Evan Chengc4af4632010-11-17 20:13:28 +00003708let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003709def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3710 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003711 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003712 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003713 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003714} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003715
Jim Grosbach3728e962009-12-10 00:11:09 +00003716//===----------------------------------------------------------------------===//
3717// Atomic operations intrinsics
3718//
3719
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003720def MemBarrierOptOperand : AsmOperandClass {
3721 let Name = "MemBarrierOpt";
3722 let ParserMethod = "parseMemBarrierOptOperand";
3723}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003724def memb_opt : Operand<i32> {
3725 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003726 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003727}
Jim Grosbach3728e962009-12-10 00:11:09 +00003728
Bob Wilsonf74a4292010-10-30 00:54:37 +00003729// memory barriers protect the atomic sequences
3730let hasSideEffects = 1 in {
3731def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3732 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3733 Requires<[IsARM, HasDB]> {
3734 bits<4> opt;
3735 let Inst{31-4} = 0xf57ff05;
3736 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003737}
Jim Grosbach3728e962009-12-10 00:11:09 +00003738}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003739
Bob Wilsonf74a4292010-10-30 00:54:37 +00003740def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003741 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003742 Requires<[IsARM, HasDB]> {
3743 bits<4> opt;
3744 let Inst{31-4} = 0xf57ff04;
3745 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003746}
3747
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003748// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003749def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3750 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003751 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003752 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003753 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003754 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003755}
3756
Jim Grosbach66869102009-12-11 18:52:41 +00003757let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003758 let Uses = [CPSR] in {
3759 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003760 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003761 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3762 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003763 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003764 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3765 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003766 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003767 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3768 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003769 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003770 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3771 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003772 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003773 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3774 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003775 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003776 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003777 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3778 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3779 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3780 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3781 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3782 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3783 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3784 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3785 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3786 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3787 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3788 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003789 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003790 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003791 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3792 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003793 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003794 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3795 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003796 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003797 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3798 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003799 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003800 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3801 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003802 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003803 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3804 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003805 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003806 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003807 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3808 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3809 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3810 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3811 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3812 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3813 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3814 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3815 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3816 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3817 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3818 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003819 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003820 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003821 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3822 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003823 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003824 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3825 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003826 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003827 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3828 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003829 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003830 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3831 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003832 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003833 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3834 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003835 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003836 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003837 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3838 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3839 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3840 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3841 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3842 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3843 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3844 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3845 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3846 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3847 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3848 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003849
3850 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003851 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003852 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3853 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003854 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003855 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3856 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003857 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003858 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3859
Jim Grosbache801dc42009-12-12 01:40:06 +00003860 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003861 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003862 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3863 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003864 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003865 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3866 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003867 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003868 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3869}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003870}
3871
3872let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003873def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3874 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003875 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00003876def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3877 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00003878def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3879 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003880let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00003881def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003882 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003883}
3884
Jim Grosbach86875a22010-10-29 19:58:57 +00003885let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003886def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003887 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003888def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003889 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003890def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003891 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003892}
3893
3894let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003895def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00003896 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003897 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003898
Johnny Chenb9436272010-02-17 22:37:58 +00003899// Clear-Exclusive is for disassembly only.
3900def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3901 [/* For disassembly only; pattern left blank */]>,
3902 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003903 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003904}
3905
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003906// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003907let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003908def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3909 "swp", []>;
3910def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3911 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003912}
3913
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003914//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003915// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003916//
3917
Jim Grosbach83ab0702011-07-13 22:01:08 +00003918def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3919 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003920 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003921 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3922 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003923 bits<4> opc1;
3924 bits<4> CRn;
3925 bits<4> CRd;
3926 bits<4> cop;
3927 bits<3> opc2;
3928 bits<4> CRm;
3929
3930 let Inst{3-0} = CRm;
3931 let Inst{4} = 0;
3932 let Inst{7-5} = opc2;
3933 let Inst{11-8} = cop;
3934 let Inst{15-12} = CRd;
3935 let Inst{19-16} = CRn;
3936 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003937}
3938
Jim Grosbach83ab0702011-07-13 22:01:08 +00003939def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3940 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003941 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003942 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3943 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003944 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003945 bits<4> opc1;
3946 bits<4> CRn;
3947 bits<4> CRd;
3948 bits<4> cop;
3949 bits<3> opc2;
3950 bits<4> CRm;
3951
3952 let Inst{3-0} = CRm;
3953 let Inst{4} = 0;
3954 let Inst{7-5} = opc2;
3955 let Inst{11-8} = cop;
3956 let Inst{15-12} = CRd;
3957 let Inst{19-16} = CRn;
3958 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003959}
3960
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003961class ACI<dag oops, dag iops, string opc, string asm,
3962 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003963 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00003964 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003965 let Inst{27-25} = 0b110;
3966}
3967
Johnny Chen670a4562011-04-04 23:39:08 +00003968multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003969
3970 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003971 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3972 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003973 let Inst{31-28} = op31_28;
3974 let Inst{24} = 1; // P = 1
3975 let Inst{21} = 0; // W = 0
3976 let Inst{22} = 0; // D = 0
3977 let Inst{20} = load;
3978 }
3979
3980 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003981 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3982 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003983 let Inst{31-28} = op31_28;
3984 let Inst{24} = 1; // P = 1
3985 let Inst{21} = 1; // W = 1
3986 let Inst{22} = 0; // D = 0
3987 let Inst{20} = load;
3988 }
3989
3990 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003991 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3992 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003993 let Inst{31-28} = op31_28;
3994 let Inst{24} = 0; // P = 0
3995 let Inst{21} = 1; // W = 1
3996 let Inst{22} = 0; // D = 0
3997 let Inst{20} = load;
3998 }
3999
4000 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004001 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4002 ops),
4003 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004004 let Inst{31-28} = op31_28;
4005 let Inst{24} = 0; // P = 0
4006 let Inst{23} = 1; // U = 1
4007 let Inst{21} = 0; // W = 0
4008 let Inst{22} = 0; // D = 0
4009 let Inst{20} = load;
4010 }
4011
4012 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004013 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4014 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004015 let Inst{31-28} = op31_28;
4016 let Inst{24} = 1; // P = 1
4017 let Inst{21} = 0; // W = 0
4018 let Inst{22} = 1; // D = 1
4019 let Inst{20} = load;
4020 }
4021
4022 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004023 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4024 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4025 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004026 let Inst{31-28} = op31_28;
4027 let Inst{24} = 1; // P = 1
4028 let Inst{21} = 1; // W = 1
4029 let Inst{22} = 1; // D = 1
4030 let Inst{20} = load;
4031 }
4032
4033 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004034 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004035 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004036 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004037 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004038 let Inst{31-28} = op31_28;
4039 let Inst{24} = 0; // P = 0
4040 let Inst{21} = 1; // W = 1
4041 let Inst{22} = 1; // D = 1
4042 let Inst{20} = load;
4043 }
4044
4045 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004046 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4047 ops),
4048 !strconcat(!strconcat(opc, "l"), cond),
4049 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004050 let Inst{31-28} = op31_28;
4051 let Inst{24} = 0; // P = 0
4052 let Inst{23} = 1; // U = 1
4053 let Inst{21} = 0; // W = 0
4054 let Inst{22} = 1; // D = 1
4055 let Inst{20} = load;
4056 }
4057}
4058
Johnny Chen670a4562011-04-04 23:39:08 +00004059defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4060defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4061defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4062defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004063
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004064//===----------------------------------------------------------------------===//
4065// Move between coprocessor and ARM core register -- for disassembly only
4066//
4067
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004068class MovRCopro<string opc, bit direction, dag oops, dag iops,
4069 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004070 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004071 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004072 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004073 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004074
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004075 bits<4> Rt;
4076 bits<4> cop;
4077 bits<3> opc1;
4078 bits<3> opc2;
4079 bits<4> CRm;
4080 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004081
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004082 let Inst{15-12} = Rt;
4083 let Inst{11-8} = cop;
4084 let Inst{23-21} = opc1;
4085 let Inst{7-5} = opc2;
4086 let Inst{3-0} = CRm;
4087 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004088}
4089
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004090def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004091 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004092 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4093 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004094 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4095 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004096def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004097 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004098 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4099 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004100
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004101def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4102 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4103
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004104class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4105 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004106 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004107 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004108 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004109 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004110 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004111
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004112 bits<4> Rt;
4113 bits<4> cop;
4114 bits<3> opc1;
4115 bits<3> opc2;
4116 bits<4> CRm;
4117 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004118
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004119 let Inst{15-12} = Rt;
4120 let Inst{11-8} = cop;
4121 let Inst{23-21} = opc1;
4122 let Inst{7-5} = opc2;
4123 let Inst{3-0} = CRm;
4124 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004125}
4126
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004127def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004128 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004129 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4130 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004131 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4132 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004133def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004134 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004135 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4136 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004137
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004138def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4139 imm:$CRm, imm:$opc2),
4140 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4141
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004142class MovRRCopro<string opc, bit direction,
4143 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004144 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004145 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004146 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004147 let Inst{23-21} = 0b010;
4148 let Inst{20} = direction;
4149
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004150 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004151 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004152 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004153 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004154 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004155
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004156 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004157 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004158 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004159 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004160 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004161}
4162
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004163def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4164 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4165 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004166def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4167
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004168class MovRRCopro2<string opc, bit direction,
4169 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004170 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004171 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4172 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004173 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004174 let Inst{23-21} = 0b010;
4175 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004176
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004177 bits<4> Rt;
4178 bits<4> Rt2;
4179 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004180 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004181 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004182
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004183 let Inst{15-12} = Rt;
4184 let Inst{19-16} = Rt2;
4185 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004186 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004187 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004188}
4189
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004190def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4191 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4192 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004193def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004194
Johnny Chenb98e1602010-02-12 18:55:33 +00004195//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004196// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004197//
4198
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004199// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004200def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4201 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004202 bits<4> Rd;
4203 let Inst{23-16} = 0b00001111;
4204 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004205 let Inst{7-4} = 0b0000;
4206}
4207
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004208def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4209
4210def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4211 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004212 bits<4> Rd;
4213 let Inst{23-16} = 0b01001111;
4214 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004215 let Inst{7-4} = 0b0000;
4216}
4217
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004218// Move from ARM core register to Special Register
4219//
4220// No need to have both system and application versions, the encodings are the
4221// same and the assembly parser has no way to distinguish between them. The mask
4222// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4223// the mask with the fields to be accessed in the special register.
4224def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004225 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004226 bits<5> mask;
4227 bits<4> Rn;
4228
4229 let Inst{23} = 0;
4230 let Inst{22} = mask{4}; // R bit
4231 let Inst{21-20} = 0b10;
4232 let Inst{19-16} = mask{3-0};
4233 let Inst{15-12} = 0b1111;
4234 let Inst{11-4} = 0b00000000;
4235 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004236}
4237
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004238def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004239 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004240 bits<5> mask;
4241 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004242
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004243 let Inst{23} = 0;
4244 let Inst{22} = mask{4}; // R bit
4245 let Inst{21-20} = 0b10;
4246 let Inst{19-16} = mask{3-0};
4247 let Inst{15-12} = 0b1111;
4248 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004249}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004250
4251//===----------------------------------------------------------------------===//
4252// TLS Instructions
4253//
4254
4255// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004256// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004257// complete with fixup for the aeabi_read_tp function.
4258let isCall = 1,
4259 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4260 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4261 [(set R0, ARMthread_pointer)]>;
4262}
4263
4264//===----------------------------------------------------------------------===//
4265// SJLJ Exception handling intrinsics
4266// eh_sjlj_setjmp() is an instruction sequence to store the return
4267// address and save #0 in R0 for the non-longjmp case.
4268// Since by its nature we may be coming from some other function to get
4269// here, and we're using the stack frame for the containing function to
4270// save/restore registers, we can't keep anything live in regs across
4271// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004272// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004273// except for our own input by listing the relevant registers in Defs. By
4274// doing so, we also cause the prologue/epilogue code to actively preserve
4275// all of the callee-saved resgisters, which is exactly what we want.
4276// A constant value is passed in $val, and we use the location as a scratch.
4277//
4278// These are pseudo-instructions and are lowered to individual MC-insts, so
4279// no encoding information is necessary.
4280let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004281 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004282 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004283 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4284 NoItinerary,
4285 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4286 Requires<[IsARM, HasVFP2]>;
4287}
4288
4289let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004290 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004291 hasSideEffects = 1, isBarrier = 1 in {
4292 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4293 NoItinerary,
4294 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4295 Requires<[IsARM, NoVFP]>;
4296}
4297
4298// FIXME: Non-Darwin version(s)
4299let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4300 Defs = [ R7, LR, SP ] in {
4301def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4302 NoItinerary,
4303 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4304 Requires<[IsARM, IsDarwin]>;
4305}
4306
4307// eh.sjlj.dispatchsetup pseudo-instruction.
4308// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4309// handled when the pseudo is expanded (which happens before any passes
4310// that need the instruction size).
4311let isBarrier = 1, hasSideEffects = 1 in
4312def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004313 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4314 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004315 Requires<[IsDarwin]>;
4316
4317//===----------------------------------------------------------------------===//
4318// Non-Instruction Patterns
4319//
4320
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004321// ARMv4 indirect branch using (MOVr PC, dst)
4322let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4323 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004324 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004325 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4326 Requires<[IsARM, NoV4T]>;
4327
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004328// Large immediate handling.
4329
4330// 32-bit immediate using two piece so_imms or movw + movt.
4331// This is a single pseudo instruction, the benefit is that it can be remat'd
4332// as a single unit instead of having to handle reg inputs.
4333// FIXME: Remove this when we can do generalized remat.
4334let isReMaterializable = 1, isMoveImm = 1 in
4335def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4336 [(set GPR:$dst, (arm_i32imm:$src))]>,
4337 Requires<[IsARM]>;
4338
4339// Pseudo instruction that combines movw + movt + add pc (if PIC).
4340// It also makes it possible to rematerialize the instructions.
4341// FIXME: Remove this when we can do generalized remat and when machine licm
4342// can properly the instructions.
4343let isReMaterializable = 1 in {
4344def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4345 IIC_iMOVix2addpc,
4346 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4347 Requires<[IsARM, UseMovt]>;
4348
4349def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4350 IIC_iMOVix2,
4351 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4352 Requires<[IsARM, UseMovt]>;
4353
4354let AddedComplexity = 10 in
4355def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4356 IIC_iMOVix2ld,
4357 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4358 Requires<[IsARM, UseMovt]>;
4359} // isReMaterializable
4360
4361// ConstantPool, GlobalAddress, and JumpTable
4362def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4363 Requires<[IsARM, DontUseMovt]>;
4364def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4365def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4366 Requires<[IsARM, UseMovt]>;
4367def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4368 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4369
4370// TODO: add,sub,and, 3-instr forms?
4371
4372// Tail calls
4373def : ARMPat<(ARMtcret tcGPR:$dst),
4374 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4375
4376def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4377 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4378
4379def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4380 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4381
4382def : ARMPat<(ARMtcret tcGPR:$dst),
4383 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4384
4385def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4386 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4387
4388def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4389 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4390
4391// Direct calls
4392def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4393 Requires<[IsARM, IsNotDarwin]>;
4394def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4395 Requires<[IsARM, IsDarwin]>;
4396
4397// zextload i1 -> zextload i8
4398def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4399def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4400
4401// extload -> zextload
4402def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4403def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4404def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4405def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4406
4407def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4408
4409def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4410def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4411
4412// smul* and smla*
4413def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4414 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4415 (SMULBB GPR:$a, GPR:$b)>;
4416def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4417 (SMULBB GPR:$a, GPR:$b)>;
4418def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4419 (sra GPR:$b, (i32 16))),
4420 (SMULBT GPR:$a, GPR:$b)>;
4421def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4422 (SMULBT GPR:$a, GPR:$b)>;
4423def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4424 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4425 (SMULTB GPR:$a, GPR:$b)>;
4426def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4427 (SMULTB GPR:$a, GPR:$b)>;
4428def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4429 (i32 16)),
4430 (SMULWB GPR:$a, GPR:$b)>;
4431def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4432 (SMULWB GPR:$a, GPR:$b)>;
4433
4434def : ARMV5TEPat<(add GPR:$acc,
4435 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4436 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4437 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4438def : ARMV5TEPat<(add GPR:$acc,
4439 (mul sext_16_node:$a, sext_16_node:$b)),
4440 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4441def : ARMV5TEPat<(add GPR:$acc,
4442 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4443 (sra GPR:$b, (i32 16)))),
4444 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4445def : ARMV5TEPat<(add GPR:$acc,
4446 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4447 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4448def : ARMV5TEPat<(add GPR:$acc,
4449 (mul (sra GPR:$a, (i32 16)),
4450 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4451 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4452def : ARMV5TEPat<(add GPR:$acc,
4453 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4454 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4455def : ARMV5TEPat<(add GPR:$acc,
4456 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4457 (i32 16))),
4458 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4459def : ARMV5TEPat<(add GPR:$acc,
4460 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4461 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4462
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004463
4464// Pre-v7 uses MCR for synchronization barriers.
4465def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4466 Requires<[IsARM, HasV6]>;
4467
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004468// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004469let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004470def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4471def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004472def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004473def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4474 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4475def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4476 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4477}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004478
4479def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4480def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004481
Jim Grosbach70327412011-07-27 17:48:13 +00004482def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4483 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4484def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4485 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4486
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004487//===----------------------------------------------------------------------===//
4488// Thumb Support
4489//
4490
4491include "ARMInstrThumb.td"
4492
4493//===----------------------------------------------------------------------===//
4494// Thumb2 Support
4495//
4496
4497include "ARMInstrThumb2.td"
4498
4499//===----------------------------------------------------------------------===//
4500// Floating Point Support
4501//
4502
4503include "ARMInstrVFP.td"
4504
4505//===----------------------------------------------------------------------===//
4506// Advanced SIMD (NEON) Support
4507//
4508
4509include "ARMInstrNEON.td"
4510
Jim Grosbachc83d5042011-07-14 19:47:47 +00004511//===----------------------------------------------------------------------===//
4512// Assembler aliases
4513//
4514
4515// Memory barriers
4516def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4517def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4518def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4519
4520// System instructions
4521def : MnemonicAlias<"swi", "svc">;
4522
4523// Load / Store Multiple
4524def : MnemonicAlias<"ldmfd", "ldm">;
4525def : MnemonicAlias<"ldmia", "ldm">;
4526def : MnemonicAlias<"stmfd", "stmdb">;
4527def : MnemonicAlias<"stmia", "stm">;
4528def : MnemonicAlias<"stmea", "stm">;
4529
Jim Grosbachf6c05252011-07-21 17:23:04 +00004530// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4531// shift amount is zero (i.e., unspecified).
4532def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4533 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4534def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4535 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004536
4537// PUSH/POP aliases for STM/LDM
4538def : InstAlias<"push${p} $regs",
4539 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4540def : InstAlias<"pop${p} $regs",
4541 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004542
4543// RSB two-operand forms (optional explicit destination operand)
4544def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4545 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4546 Requires<[IsARM]>;
4547def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4548 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4549 Requires<[IsARM]>;
4550def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4551 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4552 cc_out:$s)>, Requires<[IsARM]>;
4553def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4554 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4555 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004556// RSC two-operand forms (optional explicit destination operand)
4557def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4558 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4559 Requires<[IsARM]>;
4560def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4561 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4562 Requires<[IsARM]>;
4563def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4564 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4565 cc_out:$s)>, Requires<[IsARM]>;
4566def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4567 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4568 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004569
Jim Grosbachaddec772011-07-27 22:34:17 +00004570// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004571def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4572 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004573def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4574 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004575
4576
4577// Extend instruction optional rotate operand.
4578def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4579 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4580def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4581 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4582def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4583 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4584def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4585def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4586def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4587
4588def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4589 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4590def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4591 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4592def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4593 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4594def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4595def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4596def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004597
4598
4599// RFE aliases
4600def : MnemonicAlias<"rfefa", "rfeda">;
4601def : MnemonicAlias<"rfeea", "rfedb">;
4602def : MnemonicAlias<"rfefd", "rfeia">;
4603def : MnemonicAlias<"rfeed", "rfeib">;
4604def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004605
4606// SRS aliases
4607def : MnemonicAlias<"srsfa", "srsda">;
4608def : MnemonicAlias<"srsea", "srsdb">;
4609def : MnemonicAlias<"srsfd", "srsia">;
4610def : MnemonicAlias<"srsed", "srsib">;
4611def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004612
4613// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4614// Note that the write-back output register is a dummy operand for MC (it's
4615// only meaningful for codegen), so we just pass zero here.
4616// FIXME: tblgen not cooperating with argument conversions.
4617//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4618// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4619//def : InstAlias<"ldrht${p} $Rt, $addr",
4620// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4621//def : InstAlias<"ldrsht${p} $Rt, $addr",
4622// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;