blob: 30f5f1fea9ed3d699d47d0de3d9a4bafabc8173c [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanc6c391d2008-01-31 00:25:39 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
42 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000056 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Chris Lattnera54aa942006-01-29 06:26:08 +000073 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
74 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
75
Dale Johannesen638ccd52007-10-06 01:24:11 +000076 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
77 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
78 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000079 // This is used in the ppcf128->int sequence. Note it has different semantics
80 // from FP_ROUND: that rounds to nearest, this rounds to zero.
81 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000082
Chris Lattner7c5a3d32005-08-16 17:14:42 +000083 // PowerPC has no intrinsics for these particular operations
84 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
85 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
86 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
87
Chris Lattner7c5a3d32005-08-16 17:14:42 +000088 // PowerPC has no SREM/UREM instructions
89 setOperationAction(ISD::SREM, MVT::i32, Expand);
90 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000091 setOperationAction(ISD::SREM, MVT::i64, Expand);
92 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000093
94 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
95 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
96 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
97 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
98 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
99 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
100 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
101 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
102 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000105 setOperationAction(ISD::FSIN , MVT::f64, Expand);
106 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000107 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000108 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109 setOperationAction(ISD::FSIN , MVT::f32, Expand);
110 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000111 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000112 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000113
Dan Gohman1a024862008-01-31 00:41:03 +0000114 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000115
116 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000117 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000118 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
119 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
120 }
121
Chris Lattner9601a862006-03-05 05:08:37 +0000122 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
123 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
124
Nate Begemand88fc032006-01-14 03:14:10 +0000125 // PowerPC does not have BSWAP, CTPOP or CTTZ
126 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000127 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
128 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000129 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
130 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
131 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132
Nate Begeman35ef9132006-01-11 21:21:00 +0000133 // PowerPC does not have ROTR
134 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
135
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000136 // PowerPC does not have Select
137 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000138 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 setOperationAction(ISD::SELECT, MVT::f32, Expand);
140 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000141
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000142 // PowerPC wants to turn select_cc of FP into fsel when possible.
143 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
144 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000145
Nate Begeman750ac1b2006-02-01 07:19:44 +0000146 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000147 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000148
Nate Begeman81e80972006-03-17 01:40:33 +0000149 // PowerPC does not have BRCOND which requires SetCC
150 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000151
152 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000153
Chris Lattnerf7605322005-08-31 21:09:52 +0000154 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
155 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000156
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000157 // PowerPC does not have [U|S]INT_TO_FP
158 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
159 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
160
Chris Lattner53e88452005-12-23 05:13:35 +0000161 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
162 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000163 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
164 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000165
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000166 // We cannot sextinreg(i1). Expand to shifts.
167 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000168
Jim Laskeyabf6d172006-01-05 01:25:28 +0000169 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000170 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000171 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000172
173 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
174 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
175 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
176 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
177
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000178
Nate Begeman28a6b022005-12-10 02:36:00 +0000179 // We want to legalize GlobalAddress and ConstantPool nodes into the
180 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000181 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000182 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000183 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000184 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000185 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000186 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000187 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
188 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
189
Nate Begemanee625572006-01-27 21:09:22 +0000190 // RET must be custom lowered, to meet ABI requirements
191 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000192
Nate Begemanacc398c2006-01-25 18:21:52 +0000193 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
194 setOperationAction(ISD::VASTART , MVT::Other, Custom);
195
Nicolas Geoffray01119992007-04-03 13:59:52 +0000196 // VAARG is custom lowered with ELF 32 ABI
197 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
198 setOperationAction(ISD::VAARG, MVT::Other, Custom);
199 else
200 setOperationAction(ISD::VAARG, MVT::Other, Expand);
201
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000202 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000203 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
204 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000205 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000206 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
208 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000209
Chris Lattner6d92cad2006-03-26 10:06:40 +0000210 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000211 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000212
Chris Lattnera7a58542006-06-16 17:34:12 +0000213 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000214 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000215 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000216 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000217 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000218 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000219 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
220
Chris Lattner7fbcef72006-03-24 07:53:47 +0000221 // FIXME: disable this lowered code. This generates 64-bit register values,
222 // and we don't model the fact that the top part is clobbered by calls. We
223 // need to flag these together so that the value isn't live across a call.
224 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
225
Nate Begemanae749a92005-10-25 23:48:36 +0000226 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
227 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
228 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000229 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000230 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000231 }
232
Chris Lattnera7a58542006-06-16 17:34:12 +0000233 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000234 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000235 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000236 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
237 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000238 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000239 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000240 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
241 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
242 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000243 }
Evan Chengd30bf012006-03-01 01:11:20 +0000244
Nate Begeman425a9692005-11-29 08:17:20 +0000245 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000246 // First set operation action for all vector types to expand. Then we
247 // will selectively turn on ones that can be effectively codegen'd.
248 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000249 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000250 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000251 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
252 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000253
Chris Lattner7ff7e672006-04-04 17:25:31 +0000254 // We promote all shuffles to v16i8.
255 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000256 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
257
258 // We promote all non-typed operations to v4i32.
259 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
260 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
261 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
262 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
263 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
264 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
265 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
266 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
267 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
268 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
269 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
270 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000271
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000272 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000273 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
274 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
275 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
276 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
277 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000278 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000279 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000280 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
281 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
282 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000283 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
284 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
285 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
286 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000287 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmana3f269f2007-10-12 14:08:57 +0000288 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
289 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
290 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
291 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000292 }
293
Chris Lattner7ff7e672006-04-04 17:25:31 +0000294 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
295 // with merges, splats, etc.
296 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
297
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298 setOperationAction(ISD::AND , MVT::v4i32, Legal);
299 setOperationAction(ISD::OR , MVT::v4i32, Legal);
300 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
301 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
302 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
303 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
304
Nate Begeman425a9692005-11-29 08:17:20 +0000305 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000306 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000307 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
308 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000309
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000310 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000311 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000312 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000313 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000314
Chris Lattnerb2177b92006-03-19 06:55:52 +0000315 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
316 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000317
Chris Lattner541f91b2006-04-02 00:43:36 +0000318 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
319 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000320 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
321 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000322 }
323
Chris Lattnerc08f9022006-06-27 00:04:13 +0000324 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000325 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000326 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000327
Jim Laskey2ad9f172007-02-22 14:56:36 +0000328 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000329 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000330 setExceptionPointerRegister(PPC::X3);
331 setExceptionSelectorRegister(PPC::X4);
332 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000333 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000334 setExceptionPointerRegister(PPC::R3);
335 setExceptionSelectorRegister(PPC::R4);
336 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000337
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000338 // We have target-specific dag combine patterns for the following nodes:
339 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000340 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000341 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000342 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000343
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000344 // Darwin long double math library functions have $LDBL128 appended.
345 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000346 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000347 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
348 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000349 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
350 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000351 }
352
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000353 computeRegisterProperties();
354}
355
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000356const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
357 switch (Opcode) {
358 default: return 0;
359 case PPCISD::FSEL: return "PPCISD::FSEL";
360 case PPCISD::FCFID: return "PPCISD::FCFID";
361 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
362 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000363 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000364 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
365 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000366 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000367 case PPCISD::Hi: return "PPCISD::Hi";
368 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000369 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000370 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
371 case PPCISD::SRL: return "PPCISD::SRL";
372 case PPCISD::SRA: return "PPCISD::SRA";
373 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000374 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
375 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000376 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
377 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000378 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000379 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
380 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000381 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000382 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000383 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000384 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000385 case PPCISD::LBRX: return "PPCISD::LBRX";
386 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000387 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattneref97c672008-01-18 18:51:16 +0000388 case PPCISD::MFFS: return "PPCISD::MFFS";
389 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
390 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
391 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
392 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000393 }
394}
395
Chris Lattner1a635d62006-04-14 06:01:58 +0000396//===----------------------------------------------------------------------===//
397// Node matching predicates, for use by the tblgen matching code.
398//===----------------------------------------------------------------------===//
399
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000400/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
401static bool isFloatingPointZero(SDOperand Op) {
402 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000403 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000404 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000405 // Maybe this has already been legalized into the constant pool?
406 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000407 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000408 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000409 }
410 return false;
411}
412
Chris Lattnerddb739e2006-04-06 17:23:16 +0000413/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
414/// true if Op is undef or if it matches the specified value.
415static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
416 return Op.getOpcode() == ISD::UNDEF ||
417 cast<ConstantSDNode>(Op)->getValue() == Val;
418}
419
420/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
421/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000422bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
423 if (!isUnary) {
424 for (unsigned i = 0; i != 16; ++i)
425 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
426 return false;
427 } else {
428 for (unsigned i = 0; i != 8; ++i)
429 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
430 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
431 return false;
432 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000433 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000434}
435
436/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
437/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000438bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
439 if (!isUnary) {
440 for (unsigned i = 0; i != 16; i += 2)
441 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
442 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
443 return false;
444 } else {
445 for (unsigned i = 0; i != 8; i += 2)
446 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
447 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
448 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
449 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
450 return false;
451 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000452 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000453}
454
Chris Lattnercaad1632006-04-06 22:02:42 +0000455/// isVMerge - Common function, used to match vmrg* shuffles.
456///
457static bool isVMerge(SDNode *N, unsigned UnitSize,
458 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000459 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
460 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
461 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
462 "Unsupported merge size!");
463
464 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
465 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
466 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000467 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000468 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000469 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000470 return false;
471 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000472 return true;
473}
474
475/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
476/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
477bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
478 if (!isUnary)
479 return isVMerge(N, UnitSize, 8, 24);
480 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000481}
482
483/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
484/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000485bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
486 if (!isUnary)
487 return isVMerge(N, UnitSize, 0, 16);
488 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000489}
490
491
Chris Lattnerd0608e12006-04-06 18:26:28 +0000492/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
493/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000494int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000495 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
496 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000497 // Find the first non-undef value in the shuffle mask.
498 unsigned i;
499 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
500 /*search*/;
501
502 if (i == 16) return -1; // all undef.
503
504 // Otherwise, check to see if the rest of the elements are consequtively
505 // numbered from this value.
506 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
507 if (ShiftAmt < i) return -1;
508 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000509
Chris Lattnerf24380e2006-04-06 22:28:36 +0000510 if (!isUnary) {
511 // Check the rest of the elements to see if they are consequtive.
512 for (++i; i != 16; ++i)
513 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
514 return -1;
515 } else {
516 // Check the rest of the elements to see if they are consequtive.
517 for (++i; i != 16; ++i)
518 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
519 return -1;
520 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000521
522 return ShiftAmt;
523}
Chris Lattneref819f82006-03-20 06:33:01 +0000524
525/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
526/// specifies a splat of a single element that is suitable for input to
527/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000528bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
529 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
530 N->getNumOperands() == 16 &&
531 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000532
Chris Lattner88a99ef2006-03-20 06:37:44 +0000533 // This is a splat operation if each element of the permute is the same, and
534 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000535 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000536 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000537 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
538 ElementBase = EltV->getValue();
539 else
540 return false; // FIXME: Handle UNDEF elements too!
541
542 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
543 return false;
544
545 // Check that they are consequtive.
546 for (unsigned i = 1; i != EltSize; ++i) {
547 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
548 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
549 return false;
550 }
551
Chris Lattner88a99ef2006-03-20 06:37:44 +0000552 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000553 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000554 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000555 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
556 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000557 for (unsigned j = 0; j != EltSize; ++j)
558 if (N->getOperand(i+j) != N->getOperand(j))
559 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000560 }
561
Chris Lattner7ff7e672006-04-04 17:25:31 +0000562 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000563}
564
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000565/// isAllNegativeZeroVector - Returns true if all elements of build_vector
566/// are -0.0.
567bool PPC::isAllNegativeZeroVector(SDNode *N) {
568 assert(N->getOpcode() == ISD::BUILD_VECTOR);
569 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
570 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000571 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000572 return false;
573}
574
Chris Lattneref819f82006-03-20 06:33:01 +0000575/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
576/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000577unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
578 assert(isSplatShuffleMask(N, EltSize));
579 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000580}
581
Chris Lattnere87192a2006-04-12 17:37:20 +0000582/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000583/// by using a vspltis[bhw] instruction of the specified element size, return
584/// the constant being splatted. The ByteSize field indicates the number of
585/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000586SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000587 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000588
589 // If ByteSize of the splat is bigger than the element size of the
590 // build_vector, then we have a case where we are checking for a splat where
591 // multiple elements of the buildvector are folded together into a single
592 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
593 unsigned EltSize = 16/N->getNumOperands();
594 if (EltSize < ByteSize) {
595 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
596 SDOperand UniquedVals[4];
597 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
598
599 // See if all of the elements in the buildvector agree across.
600 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
601 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
602 // If the element isn't a constant, bail fully out.
603 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
604
605
606 if (UniquedVals[i&(Multiple-1)].Val == 0)
607 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
608 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
609 return SDOperand(); // no match.
610 }
611
612 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
613 // either constant or undef values that are identical for each chunk. See
614 // if these chunks can form into a larger vspltis*.
615
616 // Check to see if all of the leading entries are either 0 or -1. If
617 // neither, then this won't fit into the immediate field.
618 bool LeadingZero = true;
619 bool LeadingOnes = true;
620 for (unsigned i = 0; i != Multiple-1; ++i) {
621 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
622
623 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
624 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
625 }
626 // Finally, check the least significant entry.
627 if (LeadingZero) {
628 if (UniquedVals[Multiple-1].Val == 0)
629 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
630 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
631 if (Val < 16)
632 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
633 }
634 if (LeadingOnes) {
635 if (UniquedVals[Multiple-1].Val == 0)
636 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
637 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
638 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
639 return DAG.getTargetConstant(Val, MVT::i32);
640 }
641
642 return SDOperand();
643 }
644
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000645 // Check to see if this buildvec has a single non-undef value in its elements.
646 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
647 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
648 if (OpVal.Val == 0)
649 OpVal = N->getOperand(i);
650 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000651 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000652 }
653
Chris Lattner140a58f2006-04-08 06:46:53 +0000654 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000655
Nate Begeman98e70cc2006-03-28 04:15:58 +0000656 unsigned ValSizeInBytes = 0;
657 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000658 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
659 Value = CN->getValue();
660 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
661 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
662 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000663 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000664 ValSizeInBytes = 4;
665 }
666
667 // If the splat value is larger than the element value, then we can never do
668 // this splat. The only case that we could fit the replicated bits into our
669 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000670 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000671
672 // If the element value is larger than the splat value, cut it in half and
673 // check to see if the two halves are equal. Continue doing this until we
674 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
675 while (ValSizeInBytes > ByteSize) {
676 ValSizeInBytes >>= 1;
677
678 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000679 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
680 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000681 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000682 }
683
684 // Properly sign extend the value.
685 int ShAmt = (4-ByteSize)*8;
686 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
687
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000688 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000689 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000690
Chris Lattner140a58f2006-04-08 06:46:53 +0000691 // Finally, if this value fits in a 5 bit sext field, return it
692 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
693 return DAG.getTargetConstant(MaskVal, MVT::i32);
694 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000695}
696
Chris Lattner1a635d62006-04-14 06:01:58 +0000697//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000698// Addressing Mode Selection
699//===----------------------------------------------------------------------===//
700
701/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
702/// or 64-bit immediate, and if the value can be accurately represented as a
703/// sign extension from a 16-bit value. If so, this returns true and the
704/// immediate.
705static bool isIntS16Immediate(SDNode *N, short &Imm) {
706 if (N->getOpcode() != ISD::Constant)
707 return false;
708
709 Imm = (short)cast<ConstantSDNode>(N)->getValue();
710 if (N->getValueType(0) == MVT::i32)
711 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
712 else
713 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
714}
715static bool isIntS16Immediate(SDOperand Op, short &Imm) {
716 return isIntS16Immediate(Op.Val, Imm);
717}
718
719
720/// SelectAddressRegReg - Given the specified addressed, check to see if it
721/// can be represented as an indexed [r+r] operation. Returns false if it
722/// can be more efficiently represented with [r+imm].
723bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
724 SDOperand &Index,
725 SelectionDAG &DAG) {
726 short imm = 0;
727 if (N.getOpcode() == ISD::ADD) {
728 if (isIntS16Immediate(N.getOperand(1), imm))
729 return false; // r+i
730 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
731 return false; // r+i
732
733 Base = N.getOperand(0);
734 Index = N.getOperand(1);
735 return true;
736 } else if (N.getOpcode() == ISD::OR) {
737 if (isIntS16Immediate(N.getOperand(1), imm))
738 return false; // r+i can fold it if we can.
739
740 // If this is an or of disjoint bitfields, we can codegen this as an add
741 // (for better address arithmetic) if the LHS and RHS of the OR are provably
742 // disjoint.
743 uint64_t LHSKnownZero, LHSKnownOne;
744 uint64_t RHSKnownZero, RHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000745 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000746
747 if (LHSKnownZero) {
Dan Gohmanea859be2007-06-22 14:59:07 +0000748 DAG.ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000749 // If all of the bits are known zero on the LHS or RHS, the add won't
750 // carry.
751 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
752 Base = N.getOperand(0);
753 Index = N.getOperand(1);
754 return true;
755 }
756 }
757 }
758
759 return false;
760}
761
762/// Returns true if the address N can be represented by a base register plus
763/// a signed 16-bit displacement [r+imm], and if it is not better
764/// represented as reg+reg.
765bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
766 SDOperand &Base, SelectionDAG &DAG){
767 // If this can be more profitably realized as r+r, fail.
768 if (SelectAddressRegReg(N, Disp, Base, DAG))
769 return false;
770
771 if (N.getOpcode() == ISD::ADD) {
772 short imm = 0;
773 if (isIntS16Immediate(N.getOperand(1), imm)) {
774 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
775 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
776 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
777 } else {
778 Base = N.getOperand(0);
779 }
780 return true; // [r+i]
781 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
782 // Match LOAD (ADD (X, Lo(G))).
783 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
784 && "Cannot handle constant offsets yet!");
785 Disp = N.getOperand(1).getOperand(0); // The global address.
786 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
787 Disp.getOpcode() == ISD::TargetConstantPool ||
788 Disp.getOpcode() == ISD::TargetJumpTable);
789 Base = N.getOperand(0);
790 return true; // [&g+r]
791 }
792 } else if (N.getOpcode() == ISD::OR) {
793 short imm = 0;
794 if (isIntS16Immediate(N.getOperand(1), imm)) {
795 // If this is an or of disjoint bitfields, we can codegen this as an add
796 // (for better address arithmetic) if the LHS and RHS of the OR are
797 // provably disjoint.
798 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000799 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000800 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
801 // If all of the bits are known zero on the LHS or RHS, the add won't
802 // carry.
803 Base = N.getOperand(0);
804 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
805 return true;
806 }
807 }
808 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
809 // Loading from a constant address.
810
811 // If this address fits entirely in a 16-bit sext immediate field, codegen
812 // this as "d, 0"
813 short Imm;
814 if (isIntS16Immediate(CN, Imm)) {
815 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
816 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
817 return true;
818 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000819
820 // Handle 32-bit sext immediates with LIS + addr mode.
821 if (CN->getValueType(0) == MVT::i32 ||
822 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000823 int Addr = (int)CN->getValue();
824
825 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000826 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
827
828 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
829 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
830 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000831 return true;
832 }
833 }
834
835 Disp = DAG.getTargetConstant(0, getPointerTy());
836 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
837 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
838 else
839 Base = N;
840 return true; // [r+0]
841}
842
843/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
844/// represented as an indexed [r+r] operation.
845bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
846 SDOperand &Index,
847 SelectionDAG &DAG) {
848 // Check to see if we can easily represent this as an [r+r] address. This
849 // will fail if it thinks that the address is more profitably represented as
850 // reg+imm, e.g. where imm = 0.
851 if (SelectAddressRegReg(N, Base, Index, DAG))
852 return true;
853
854 // If the operand is an addition, always emit this as [r+r], since this is
855 // better (for code size, and execution, as the memop does the add for free)
856 // than emitting an explicit add.
857 if (N.getOpcode() == ISD::ADD) {
858 Base = N.getOperand(0);
859 Index = N.getOperand(1);
860 return true;
861 }
862
863 // Otherwise, do it the hard way, using R0 as the base register.
864 Base = DAG.getRegister(PPC::R0, N.getValueType());
865 Index = N;
866 return true;
867}
868
869/// SelectAddressRegImmShift - Returns true if the address N can be
870/// represented by a base register plus a signed 14-bit displacement
871/// [r+imm*4]. Suitable for use by STD and friends.
872bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
873 SDOperand &Base,
874 SelectionDAG &DAG) {
875 // If this can be more profitably realized as r+r, fail.
876 if (SelectAddressRegReg(N, Disp, Base, DAG))
877 return false;
878
879 if (N.getOpcode() == ISD::ADD) {
880 short imm = 0;
881 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
882 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
883 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
884 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
885 } else {
886 Base = N.getOperand(0);
887 }
888 return true; // [r+i]
889 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
890 // Match LOAD (ADD (X, Lo(G))).
891 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
892 && "Cannot handle constant offsets yet!");
893 Disp = N.getOperand(1).getOperand(0); // The global address.
894 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
895 Disp.getOpcode() == ISD::TargetConstantPool ||
896 Disp.getOpcode() == ISD::TargetJumpTable);
897 Base = N.getOperand(0);
898 return true; // [&g+r]
899 }
900 } else if (N.getOpcode() == ISD::OR) {
901 short imm = 0;
902 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
903 // If this is an or of disjoint bitfields, we can codegen this as an add
904 // (for better address arithmetic) if the LHS and RHS of the OR are
905 // provably disjoint.
906 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000907 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
909 // If all of the bits are known zero on the LHS or RHS, the add won't
910 // carry.
911 Base = N.getOperand(0);
912 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
913 return true;
914 }
915 }
916 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000917 // Loading from a constant address. Verify low two bits are clear.
918 if ((CN->getValue() & 3) == 0) {
919 // If this address fits entirely in a 14-bit sext immediate field, codegen
920 // this as "d, 0"
921 short Imm;
922 if (isIntS16Immediate(CN, Imm)) {
923 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
924 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
925 return true;
926 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000928 // Fold the low-part of 32-bit absolute addresses into addr mode.
929 if (CN->getValueType(0) == MVT::i32 ||
930 (int64_t)CN->getValue() == (int)CN->getValue()) {
931 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000933 // Otherwise, break this down into an LIS + disp.
934 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
935
936 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
937 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
938 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
939 return true;
940 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 }
942 }
943
944 Disp = DAG.getTargetConstant(0, getPointerTy());
945 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
946 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
947 else
948 Base = N;
949 return true; // [r+0]
950}
951
952
953/// getPreIndexedAddressParts - returns true by value, base pointer and
954/// offset pointer and addressing mode by reference if the node's address
955/// can be legally represented as pre-indexed load / store address.
956bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
957 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000958 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000960 // Disabled by default for now.
961 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000964 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
966 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000967 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000968
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000970 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000971 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000972 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 } else
974 return false;
975
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000976 // PowerPC doesn't have preinc load/store instructions for vectors.
977 if (MVT::isVector(VT))
978 return false;
979
Chris Lattner0851b4f2006-11-15 19:55:13 +0000980 // TODO: Check reg+reg first.
981
982 // LDU/STU use reg+imm*4, others use reg+imm.
983 if (VT != MVT::i64) {
984 // reg + imm
985 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
986 return false;
987 } else {
988 // reg + imm * 4.
989 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
990 return false;
991 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000992
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000993 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000994 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
995 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000996 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000997 LD->getExtensionType() == ISD::SEXTLOAD &&
998 isa<ConstantSDNode>(Offset))
999 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001000 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001
Chris Lattner4eab7142006-11-10 02:08:47 +00001002 AM = ISD::PRE_INC;
1003 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004}
1005
1006//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001007// LowerOperation implementation
1008//===----------------------------------------------------------------------===//
1009
1010static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001011 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001012 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001013 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001014 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1015 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001016
1017 const TargetMachine &TM = DAG.getTarget();
1018
Chris Lattner059ca0f2006-06-16 21:01:35 +00001019 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1020 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1021
Chris Lattner1a635d62006-04-14 06:01:58 +00001022 // If this is a non-darwin platform, we don't support non-static relo models
1023 // yet.
1024 if (TM.getRelocationModel() == Reloc::Static ||
1025 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1026 // Generate non-pic code that has direct accesses to the constant pool.
1027 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001028 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001029 }
1030
Chris Lattner35d86fe2006-07-26 21:12:04 +00001031 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001032 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001033 Hi = DAG.getNode(ISD::ADD, PtrVT,
1034 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001035 }
1036
Chris Lattner059ca0f2006-06-16 21:01:35 +00001037 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001038 return Lo;
1039}
1040
Nate Begeman37efe672006-04-22 18:53:45 +00001041static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001042 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001043 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001044 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1045 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001046
1047 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001048
1049 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1050 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1051
Nate Begeman37efe672006-04-22 18:53:45 +00001052 // If this is a non-darwin platform, we don't support non-static relo models
1053 // yet.
1054 if (TM.getRelocationModel() == Reloc::Static ||
1055 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1056 // Generate non-pic code that has direct accesses to the constant pool.
1057 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001058 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001059 }
1060
Chris Lattner35d86fe2006-07-26 21:12:04 +00001061 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001062 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001063 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001064 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001065 }
1066
Chris Lattner059ca0f2006-06-16 21:01:35 +00001067 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001068 return Lo;
1069}
1070
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001071static SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
1072 assert(0 && "TLS not implemented for PPC.");
1073}
1074
Chris Lattner1a635d62006-04-14 06:01:58 +00001075static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001076 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001077 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1078 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001079 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
1080 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001081
1082 const TargetMachine &TM = DAG.getTarget();
1083
Chris Lattner059ca0f2006-06-16 21:01:35 +00001084 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1085 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1086
Chris Lattner1a635d62006-04-14 06:01:58 +00001087 // If this is a non-darwin platform, we don't support non-static relo models
1088 // yet.
1089 if (TM.getRelocationModel() == Reloc::Static ||
1090 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1091 // Generate non-pic code that has direct accesses to globals.
1092 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001093 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001094 }
1095
Chris Lattner35d86fe2006-07-26 21:12:04 +00001096 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001097 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001098 Hi = DAG.getNode(ISD::ADD, PtrVT,
1099 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001100 }
1101
Chris Lattner059ca0f2006-06-16 21:01:35 +00001102 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001103
Chris Lattner57fc62c2006-12-11 23:22:45 +00001104 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001105 return Lo;
1106
1107 // If the global is weak or external, we have to go through the lazy
1108 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001109 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001110}
1111
1112static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1113 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1114
1115 // If we're comparing for equality to zero, expose the fact that this is
1116 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1117 // fold the new nodes.
1118 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1119 if (C->isNullValue() && CC == ISD::SETEQ) {
1120 MVT::ValueType VT = Op.getOperand(0).getValueType();
1121 SDOperand Zext = Op.getOperand(0);
1122 if (VT < MVT::i32) {
1123 VT = MVT::i32;
1124 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1125 }
1126 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1127 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1128 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1129 DAG.getConstant(Log2b, MVT::i32));
1130 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1131 }
1132 // Leave comparisons against 0 and -1 alone for now, since they're usually
1133 // optimized. FIXME: revisit this when we can custom lower all setcc
1134 // optimizations.
1135 if (C->isAllOnesValue() || C->isNullValue())
1136 return SDOperand();
1137 }
1138
1139 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001140 // by xor'ing the rhs with the lhs, which is faster than setting a
1141 // condition register, reading it back out, and masking the correct bit. The
1142 // normal approach here uses sub to do this instead of xor. Using xor exposes
1143 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001144 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1145 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1146 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001147 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001148 Op.getOperand(1));
1149 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1150 }
1151 return SDOperand();
1152}
1153
Nicolas Geoffray01119992007-04-03 13:59:52 +00001154static SDOperand LowerVAARG(SDOperand Op, SelectionDAG &DAG,
1155 int VarArgsFrameIndex,
1156 int VarArgsStackOffset,
1157 unsigned VarArgsNumGPR,
1158 unsigned VarArgsNumFPR,
1159 const PPCSubtarget &Subtarget) {
1160
1161 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1162}
1163
Chris Lattner1a635d62006-04-14 06:01:58 +00001164static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001165 int VarArgsFrameIndex,
1166 int VarArgsStackOffset,
1167 unsigned VarArgsNumGPR,
1168 unsigned VarArgsNumFPR,
1169 const PPCSubtarget &Subtarget) {
1170
1171 if (Subtarget.isMachoABI()) {
1172 // vastart just stores the address of the VarArgsFrameIndex slot into the
1173 // memory location argument.
1174 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1175 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohmanc6c391d2008-01-31 00:25:39 +00001176 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1177 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001178 }
1179
1180 // For ELF 32 ABI we follow the layout of the va_list struct.
1181 // We suppose the given va_list is already allocated.
1182 //
1183 // typedef struct {
1184 // char gpr; /* index into the array of 8 GPRs
1185 // * stored in the register save area
1186 // * gpr=0 corresponds to r3,
1187 // * gpr=1 to r4, etc.
1188 // */
1189 // char fpr; /* index into the array of 8 FPRs
1190 // * stored in the register save area
1191 // * fpr=0 corresponds to f1,
1192 // * fpr=1 to f2, etc.
1193 // */
1194 // char *overflow_arg_area;
1195 // /* location on stack that holds
1196 // * the next overflow argument
1197 // */
1198 // char *reg_save_area;
1199 // /* where r3:r10 and f1:f8 (if saved)
1200 // * are stored
1201 // */
1202 // } va_list[1];
1203
1204
1205 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1206 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1207
1208
Chris Lattner0d72a202006-07-28 16:45:47 +00001209 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001210
Dan Gohmanc6c391d2008-01-31 00:25:39 +00001211 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001212 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001213
Dan Gohmanc6c391d2008-01-31 00:25:39 +00001214 uint64_t FrameOffset = MVT::getSizeInBits(PtrVT)/8;
1215 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1216
1217 uint64_t StackOffset = MVT::getSizeInBits(PtrVT)/8 - 1;
1218 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1219
1220 uint64_t FPROffset = 1;
1221 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001222
Dan Gohmanc6c391d2008-01-31 00:25:39 +00001223 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001224
1225 // Store first byte : number of int regs
1226 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohmanc6c391d2008-01-31 00:25:39 +00001227 Op.getOperand(1), SV, 0);
1228 uint64_t nextOffset = FPROffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001229 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1230 ConstFPROffset);
1231
1232 // Store second byte : number of float regs
Dan Gohmanc6c391d2008-01-31 00:25:39 +00001233 SDOperand secondStore =
1234 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1235 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001236 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1237
1238 // Store second word : arguments given on stack
Dan Gohmanc6c391d2008-01-31 00:25:39 +00001239 SDOperand thirdStore =
1240 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1241 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001242 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1243
1244 // Store third word : arguments given in registers
Dan Gohmanc6c391d2008-01-31 00:25:39 +00001245 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001246
Chris Lattner1a635d62006-04-14 06:01:58 +00001247}
1248
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001249#include "PPCGenCallingConv.inc"
1250
Chris Lattner9f0bc652007-02-25 05:34:32 +00001251/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1252/// depending on which subtarget is selected.
1253static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1254 if (Subtarget.isMachoABI()) {
1255 static const unsigned FPR[] = {
1256 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1257 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1258 };
1259 return FPR;
1260 }
1261
1262
1263 static const unsigned FPR[] = {
1264 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001265 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001266 };
1267 return FPR;
1268}
1269
Chris Lattnerc91a4752006-06-26 22:48:35 +00001270static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001271 int &VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001272 int &VarArgsStackOffset,
1273 unsigned &VarArgsNumGPR,
1274 unsigned &VarArgsNumFPR,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001275 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001276 // TODO: add description of PPC stack frame format, or at least some docs.
1277 //
1278 MachineFunction &MF = DAG.getMachineFunction();
1279 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001280 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001281 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001282 SDOperand Root = Op.getOperand(0);
1283
Jim Laskey2f616bf2006-11-16 22:43:37 +00001284 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1285 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001286 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001287 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001288 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001289
Chris Lattner9f0bc652007-02-25 05:34:32 +00001290 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001291
1292 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001293 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1294 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1295 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001296 static const unsigned GPR_64[] = { // 64-bit registers.
1297 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1298 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1299 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001300
1301 static const unsigned *FPR = GetFPR(Subtarget);
1302
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001303 static const unsigned VR[] = {
1304 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1305 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1306 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001307
Owen Anderson718cb662007-09-07 04:06:50 +00001308 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001309 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001310 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001311
1312 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1313
Chris Lattnerc91a4752006-06-26 22:48:35 +00001314 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001315
1316 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001317 // entry to a function on PPC, the arguments start after the linkage area,
1318 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001319 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001320 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001321 // represented with two words (long long or double) must be copied to an
1322 // even GPR_idx value or to an even ArgOffset value.
1323
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001324 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1325 SDOperand ArgVal;
1326 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001327 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1328 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001329 unsigned ArgSize = ObjSize;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001330 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1331 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1332 // See if next argument requires stack alignment in ELF
1333 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1334 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1335 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001336
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001337 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001338 switch (ObjectVT) {
1339 default: assert(0 && "Unhandled argument type!");
1340 case MVT::i32:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001341 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001342 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001343 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001344 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1345 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001346 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001347 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001348 } else {
1349 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001350 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001351 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001352 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001353 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001354 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001355 // All int arguments reserve stack space in Macho ABI.
1356 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001357 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001358
Chris Lattner9f0bc652007-02-25 05:34:32 +00001359 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001360 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001361 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1362 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001363 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1364 ++GPR_idx;
1365 } else {
1366 needsLoad = true;
1367 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001368 // All int arguments reserve stack space in Macho ABI.
1369 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001370 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001371
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001372 case MVT::f32:
1373 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001374 // Every 4 bytes of argument space consumes one of the GPRs available for
1375 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001376 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001377 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001378 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001379 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001380 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001381 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001382 unsigned VReg;
1383 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001384 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001385 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001386 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1387 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001388 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001389 ++FPR_idx;
1390 } else {
1391 needsLoad = true;
1392 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001393
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001394 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001395 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001396 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001397 // All FP arguments reserve stack space in Macho ABI.
1398 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001399 break;
1400 case MVT::v4f32:
1401 case MVT::v4i32:
1402 case MVT::v8i16:
1403 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001404 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001405 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001406 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1407 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001408 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001409 ++VR_idx;
1410 } else {
1411 // This should be simple, but requires getting 16-byte aligned stack
1412 // values.
1413 assert(0 && "Loading VR argument not implemented yet!");
1414 needsLoad = true;
1415 }
1416 break;
1417 }
1418
1419 // We need to load the argument to a virtual register if we determined above
1420 // that we ran out of physical registers of the appropriate type
1421 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001422 // If the argument is actually used, emit a load from the right stack
1423 // slot.
1424 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001425 int FI = MFI->CreateFixedObject(ObjSize,
1426 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001427 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001428 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001429 } else {
1430 // Don't emit a dead load.
1431 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1432 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001433 }
1434
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001435 ArgValues.push_back(ArgVal);
1436 }
1437
1438 // If the function takes variable number of arguments, make a frame index for
1439 // the start of the first vararg value... for expansion of llvm.va_start.
1440 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1441 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001442
1443 int depth;
1444 if (isELF32_ABI) {
1445 VarArgsNumGPR = GPR_idx;
1446 VarArgsNumFPR = FPR_idx;
1447
1448 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1449 // pointer.
1450 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1451 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1452 MVT::getSizeInBits(PtrVT)/8);
1453
1454 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1455 ArgOffset);
1456
1457 }
1458 else
1459 depth = ArgOffset;
1460
Chris Lattnerc91a4752006-06-26 22:48:35 +00001461 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001462 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001463 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001464
1465 SmallVector<SDOperand, 8> MemOps;
1466
1467 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1468 // stored to the VarArgsFrameIndex on the stack.
1469 if (isELF32_ABI) {
1470 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1471 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1472 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1473 MemOps.push_back(Store);
1474 // Increment the address by four for the next argument to store
1475 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1476 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1477 }
1478 }
1479
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001480 // If this function is vararg, store any remaining integer argument regs
1481 // to their spots on the stack so that they may be loaded by deferencing the
1482 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001483 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001484 unsigned VReg;
1485 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001486 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001487 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001488 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001489
Chris Lattner84bc5422007-12-31 04:13:23 +00001490 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001491 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001492 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001493 MemOps.push_back(Store);
1494 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001495 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1496 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001497 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001498
1499 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1500 // on the stack.
1501 if (isELF32_ABI) {
1502 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1503 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1504 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1505 MemOps.push_back(Store);
1506 // Increment the address by eight for the next argument to store
1507 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1508 PtrVT);
1509 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1510 }
1511
1512 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1513 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001514 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001515
Chris Lattner84bc5422007-12-31 04:13:23 +00001516 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001517 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1518 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1519 MemOps.push_back(Store);
1520 // Increment the address by eight for the next argument to store
1521 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1522 PtrVT);
1523 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1524 }
1525 }
1526
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001527 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001528 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001529 }
1530
1531 ArgValues.push_back(Root);
1532
1533 // Return the new list of results.
1534 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1535 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001536 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001537}
1538
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001539/// isCallCompatibleAddress - Return the immediate to use if the specified
1540/// 32-bit value is representable in the immediate field of a BxA instruction.
1541static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1542 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1543 if (!C) return 0;
1544
1545 int Addr = C->getValue();
1546 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1547 (Addr << 6 >> 6) != Addr)
1548 return 0; // Top 6 bits have to be sext of immediate.
1549
Evan Cheng33118762007-10-22 19:46:19 +00001550 return DAG.getConstant((int)C->getValue() >> 2,
1551 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001552}
1553
Chris Lattner9f0bc652007-02-25 05:34:32 +00001554
1555static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1556 const PPCSubtarget &Subtarget) {
1557 SDOperand Chain = Op.getOperand(0);
1558 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1559 SDOperand Callee = Op.getOperand(4);
1560 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1561
1562 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001563 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001564
Chris Lattnerc91a4752006-06-26 22:48:35 +00001565 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1566 bool isPPC64 = PtrVT == MVT::i64;
1567 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001568
Chris Lattnerabde4602006-05-16 22:56:08 +00001569 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1570 // SelectExpr to use to put the arguments in the appropriate registers.
1571 std::vector<SDOperand> args_to_use;
1572
1573 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001574 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001575 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001576 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001577
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001578 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001579 for (unsigned i = 0; i != NumOps; ++i) {
1580 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1581 ArgSize = std::max(ArgSize, PtrByteSize);
1582 NumBytes += ArgSize;
1583 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001584
Chris Lattner7b053502006-05-30 21:21:04 +00001585 // The prolog code of the callee may store up to 8 GPR argument registers to
1586 // the stack, allowing va_start to index over them in memory if its varargs.
1587 // Because we cannot tell if this is needed on the caller side, we have to
1588 // conservatively assume that it is needed. As such, make sure we have at
1589 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001590 NumBytes = std::max(NumBytes,
1591 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001592
1593 // Adjust the stack pointer for the new arguments...
1594 // These operations are automatically eliminated by the prolog/epilog pass
1595 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001596 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001597
1598 // Set up a copy of the stack pointer for use loading and storing any
1599 // arguments that may not fit in the registers available for argument
1600 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001601 SDOperand StackPtr;
1602 if (isPPC64)
1603 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1604 else
1605 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001606
1607 // Figure out which arguments are going to go in registers, and which in
1608 // memory. Also, if this is a vararg function, floating point operations
1609 // must be stored to our stack, and loaded into integer regs as well, if
1610 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001611 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001612 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001613
Chris Lattnerc91a4752006-06-26 22:48:35 +00001614 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001615 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1616 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1617 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001618 static const unsigned GPR_64[] = { // 64-bit registers.
1619 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1620 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1621 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001622 static const unsigned *FPR = GetFPR(Subtarget);
1623
Chris Lattner9a2a4972006-05-17 06:01:33 +00001624 static const unsigned VR[] = {
1625 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1626 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1627 };
Owen Anderson718cb662007-09-07 04:06:50 +00001628 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001629 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001630 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001631
Chris Lattnerc91a4752006-06-26 22:48:35 +00001632 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1633
Chris Lattner9a2a4972006-05-17 06:01:33 +00001634 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001635 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001636 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001637 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001638 SDOperand Arg = Op.getOperand(5+2*i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001639 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1640 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1641 // See if next argument requires stack alignment in ELF
1642 unsigned next = 5+2*(i+1)+1;
1643 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1644 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1645 (!(Flags & AlignFlag)));
1646
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001647 // PtrOff will be used to store the current argument to the stack if a
1648 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001649 SDOperand PtrOff;
1650
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001651 // Stack align in ELF 32
1652 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001653 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1654 StackPtr.getValueType());
1655 else
1656 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1657
Chris Lattnerc91a4752006-06-26 22:48:35 +00001658 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1659
1660 // On PPC64, promote integers to 64-bit values.
1661 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001662 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1663
Chris Lattnerc91a4752006-06-26 22:48:35 +00001664 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1665 }
1666
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001667 switch (Arg.getValueType()) {
1668 default: assert(0 && "Unexpected ValueType for argument!");
1669 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001670 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001671 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001672 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001673 if (GPR_idx != NumGPRs) {
1674 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001675 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001676 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001677 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001678 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001679 if (inMem || isMachoABI) {
1680 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001681 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001682 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1683
1684 ArgOffset += PtrByteSize;
1685 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001686 break;
1687 case MVT::f32:
1688 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001689 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001690 // Float varargs need to be promoted to double.
1691 if (Arg.getValueType() == MVT::f32)
1692 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1693 }
1694
Chris Lattner9a2a4972006-05-17 06:01:33 +00001695 if (FPR_idx != NumFPRs) {
1696 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1697
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001698 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001699 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001700 MemOpChains.push_back(Store);
1701
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001702 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001703 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001704 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001705 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001706 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1707 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001708 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001709 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001710 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001711 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001712 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001713 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001714 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1715 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001716 }
1717 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001718 // If we have any FPRs remaining, we may also have GPRs remaining.
1719 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1720 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001721 if (isMachoABI) {
1722 if (GPR_idx != NumGPRs)
1723 ++GPR_idx;
1724 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1725 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1726 ++GPR_idx;
1727 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001728 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001729 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001730 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001731 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001732 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001733 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001734 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001735 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001736 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001737 if (isPPC64)
1738 ArgOffset += 8;
1739 else
1740 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1741 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001742 break;
1743 case MVT::v4f32:
1744 case MVT::v4i32:
1745 case MVT::v8i16:
1746 case MVT::v16i8:
1747 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001748 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001749 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001750 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001751 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001752 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001753 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001754 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001755 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1756 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001757
Chris Lattner9a2a4972006-05-17 06:01:33 +00001758 // Build a sequence of copy-to-reg nodes chained together with token chain
1759 // and flag operands which copy the outgoing args into the appropriate regs.
1760 SDOperand InFlag;
1761 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1762 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1763 InFlag);
1764 InFlag = Chain.getValue(1);
1765 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001766
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001767 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
1768 if (isVarArg && isELF32_ABI) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001769 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1770 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1771 InFlag = Chain.getValue(1);
1772 }
1773
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001774 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001775 NodeTys.push_back(MVT::Other); // Returns a chain
1776 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1777
Chris Lattner79e490a2006-08-11 17:18:05 +00001778 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001779 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001780
1781 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1782 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1783 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00001784 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1785 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
1786 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001787 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1788 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1789 // If this is an absolute destination address, use the munged value.
1790 Callee = SDOperand(Dest, 0);
1791 else {
1792 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1793 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001794 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1795 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001796 InFlag = Chain.getValue(1);
1797
1798 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001799 if (isMachoABI) {
1800 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1801 InFlag = Chain.getValue(1);
1802 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001803
1804 NodeTys.clear();
1805 NodeTys.push_back(MVT::Other);
1806 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001807 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001808 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001809 Callee.Val = 0;
1810 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001811
Chris Lattner4a45abf2006-06-10 01:14:28 +00001812 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001813 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001814 Ops.push_back(Chain);
1815 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001816 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001817
Chris Lattner4a45abf2006-06-10 01:14:28 +00001818 // Add argument registers to the end of the list so that they are known live
1819 // into the call.
1820 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1821 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1822 RegsToPass[i].second.getValueType()));
1823
1824 if (InFlag.Val)
1825 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001826 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001827 InFlag = Chain.getValue(1);
1828
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001829 Chain = DAG.getCALLSEQ_END(Chain,
1830 DAG.getConstant(NumBytes, PtrVT),
1831 DAG.getConstant(0, PtrVT),
1832 InFlag);
1833 if (Op.Val->getValueType(0) != MVT::Other)
1834 InFlag = Chain.getValue(1);
1835
Chris Lattner79e490a2006-08-11 17:18:05 +00001836 SDOperand ResultVals[3];
1837 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001838 NodeTys.clear();
1839
1840 // If the call has results, copy the values out of the ret val registers.
1841 switch (Op.Val->getValueType(0)) {
1842 default: assert(0 && "Unexpected ret value!");
1843 case MVT::Other: break;
1844 case MVT::i32:
1845 if (Op.Val->getValueType(1) == MVT::i32) {
Dan Gohman532dc2e2007-07-09 20:59:04 +00001846 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001847 ResultVals[0] = Chain.getValue(0);
Dan Gohman532dc2e2007-07-09 20:59:04 +00001848 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
Chris Lattner9a2a4972006-05-17 06:01:33 +00001849 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001850 ResultVals[1] = Chain.getValue(0);
1851 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001852 NodeTys.push_back(MVT::i32);
1853 } else {
1854 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001855 ResultVals[0] = Chain.getValue(0);
1856 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001857 }
1858 NodeTys.push_back(MVT::i32);
1859 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001860 case MVT::i64:
1861 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001862 ResultVals[0] = Chain.getValue(0);
1863 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001864 NodeTys.push_back(MVT::i64);
1865 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001866 case MVT::f64:
Dale Johannesen161e8972007-10-05 20:04:43 +00001867 if (Op.Val->getValueType(1) == MVT::f64) {
1868 Chain = DAG.getCopyFromReg(Chain, PPC::F1, MVT::f64, InFlag).getValue(1);
1869 ResultVals[0] = Chain.getValue(0);
1870 Chain = DAG.getCopyFromReg(Chain, PPC::F2, MVT::f64,
1871 Chain.getValue(2)).getValue(1);
1872 ResultVals[1] = Chain.getValue(0);
1873 NumResults = 2;
1874 NodeTys.push_back(MVT::f64);
1875 NodeTys.push_back(MVT::f64);
1876 break;
1877 }
1878 // else fall through
1879 case MVT::f32:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001880 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1881 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001882 ResultVals[0] = Chain.getValue(0);
1883 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001884 NodeTys.push_back(Op.Val->getValueType(0));
1885 break;
1886 case MVT::v4f32:
1887 case MVT::v4i32:
1888 case MVT::v8i16:
1889 case MVT::v16i8:
1890 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1891 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001892 ResultVals[0] = Chain.getValue(0);
1893 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001894 NodeTys.push_back(Op.Val->getValueType(0));
1895 break;
1896 }
1897
Chris Lattner9a2a4972006-05-17 06:01:33 +00001898 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001899
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001900 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001901 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001902 return Chain;
1903
1904 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001905 ResultVals[NumResults++] = Chain;
1906 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1907 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001908 return Res.getValue(Op.ResNo);
1909}
1910
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001911static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1912 SmallVector<CCValAssign, 16> RVLocs;
1913 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001914 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1915 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001916 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1917
1918 // If this is the first return lowered for this function, add the regs to the
1919 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001920 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001921 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001922 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001923 }
1924
Chris Lattnercaddd442007-02-26 19:44:02 +00001925 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001926 SDOperand Flag;
1927
1928 // Copy the result values into the output registers.
1929 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1930 CCValAssign &VA = RVLocs[i];
1931 assert(VA.isRegLoc() && "Can only return in registers!");
1932 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1933 Flag = Chain.getValue(1);
1934 }
1935
1936 if (Flag.Val)
1937 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1938 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001939 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001940}
1941
Jim Laskeyefc7e522006-12-04 22:04:42 +00001942static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1943 const PPCSubtarget &Subtarget) {
1944 // When we pop the dynamic allocation we need to restore the SP link.
1945
1946 // Get the corect type for pointers.
1947 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1948
1949 // Construct the stack pointer operand.
1950 bool IsPPC64 = Subtarget.isPPC64();
1951 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1952 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1953
1954 // Get the operands for the STACKRESTORE.
1955 SDOperand Chain = Op.getOperand(0);
1956 SDOperand SaveSP = Op.getOperand(1);
1957
1958 // Load the old link SP.
1959 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1960
1961 // Restore the stack pointer.
1962 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1963
1964 // Store the old link SP.
1965 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1966}
1967
Jim Laskey2f616bf2006-11-16 22:43:37 +00001968static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1969 const PPCSubtarget &Subtarget) {
1970 MachineFunction &MF = DAG.getMachineFunction();
1971 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001972 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001973
1974 // Get current frame pointer save index. The users of this index will be
1975 // primarily DYNALLOC instructions.
1976 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1977 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001978
Jim Laskey2f616bf2006-11-16 22:43:37 +00001979 // If the frame pointer save index hasn't been defined yet.
1980 if (!FPSI) {
1981 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001982 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1983
Jim Laskey2f616bf2006-11-16 22:43:37 +00001984 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001985 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001986 // Save the result.
1987 FI->setFramePointerSaveIndex(FPSI);
1988 }
1989
1990 // Get the inputs.
1991 SDOperand Chain = Op.getOperand(0);
1992 SDOperand Size = Op.getOperand(1);
1993
1994 // Get the corect type for pointers.
1995 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1996 // Negate the size.
1997 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1998 DAG.getConstant(0, PtrVT), Size);
1999 // Construct a node for the frame pointer save index.
2000 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
2001 // Build a DYNALLOC node.
2002 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
2003 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2004 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2005}
2006
2007
Chris Lattner1a635d62006-04-14 06:01:58 +00002008/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2009/// possible.
2010static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
2011 // Not FP? Not a fsel.
2012 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
2013 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
2014 return SDOperand();
2015
2016 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2017
2018 // Cannot handle SETEQ/SETNE.
2019 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2020
2021 MVT::ValueType ResVT = Op.getValueType();
2022 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2023 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2024 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2025
2026 // If the RHS of the comparison is a 0.0, we don't need to do the
2027 // subtraction at all.
2028 if (isFloatingPointZero(RHS))
2029 switch (CC) {
2030 default: break; // SETUO etc aren't handled by fsel.
2031 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002032 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002033 case ISD::SETLT:
2034 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2035 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002036 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002037 case ISD::SETGE:
2038 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2039 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2040 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2041 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002042 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002043 case ISD::SETGT:
2044 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2045 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002046 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002047 case ISD::SETLE:
2048 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2049 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2050 return DAG.getNode(PPCISD::FSEL, ResVT,
2051 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2052 }
2053
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002054 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002055 switch (CC) {
2056 default: break; // SETUO etc aren't handled by fsel.
2057 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002058 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002059 case ISD::SETLT:
2060 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2061 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2062 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2063 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2064 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002065 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002066 case ISD::SETGE:
2067 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2068 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2069 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2070 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2071 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002072 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002073 case ISD::SETGT:
2074 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2075 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2076 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2077 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2078 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002079 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002080 case ISD::SETLE:
2081 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2082 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2083 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2084 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2085 }
2086 return SDOperand();
2087}
2088
Chris Lattner1f873002007-11-28 18:44:47 +00002089// FIXME: Split this code up when LegalizeDAGTypes lands.
Chris Lattner1a635d62006-04-14 06:01:58 +00002090static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2091 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2092 SDOperand Src = Op.getOperand(0);
2093 if (Src.getValueType() == MVT::f32)
2094 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2095
2096 SDOperand Tmp;
2097 switch (Op.getValueType()) {
2098 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2099 case MVT::i32:
2100 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2101 break;
2102 case MVT::i64:
2103 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2104 break;
2105 }
2106
2107 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002108 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2109
2110 // Emit a store to the stack slot.
2111 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2112
2113 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2114 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002115 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002116 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2117 DAG.getConstant(4, FIPtr.getValueType()));
2118 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002119}
2120
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002121static SDOperand LowerFP_ROUND_INREG(SDOperand Op, SelectionDAG &DAG) {
2122 assert(Op.getValueType() == MVT::ppcf128);
2123 SDNode *Node = Op.Val;
2124 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002125 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002126 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2127 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2128
2129 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2130 // of the long double, and puts FPSCR back the way it was. We do not
2131 // actually model FPSCR.
2132 std::vector<MVT::ValueType> NodeTys;
2133 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2134
2135 NodeTys.push_back(MVT::f64); // Return register
2136 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2137 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2138 MFFSreg = Result.getValue(0);
2139 InFlag = Result.getValue(1);
2140
2141 NodeTys.clear();
2142 NodeTys.push_back(MVT::Flag); // Returns a flag
2143 Ops[0] = DAG.getConstant(31, MVT::i32);
2144 Ops[1] = InFlag;
2145 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2146 InFlag = Result.getValue(0);
2147
2148 NodeTys.clear();
2149 NodeTys.push_back(MVT::Flag); // Returns a flag
2150 Ops[0] = DAG.getConstant(30, MVT::i32);
2151 Ops[1] = InFlag;
2152 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2153 InFlag = Result.getValue(0);
2154
2155 NodeTys.clear();
2156 NodeTys.push_back(MVT::f64); // result of add
2157 NodeTys.push_back(MVT::Flag); // Returns a flag
2158 Ops[0] = Lo;
2159 Ops[1] = Hi;
2160 Ops[2] = InFlag;
2161 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2162 FPreg = Result.getValue(0);
2163 InFlag = Result.getValue(1);
2164
2165 NodeTys.clear();
2166 NodeTys.push_back(MVT::f64);
2167 Ops[0] = DAG.getConstant(1, MVT::i32);
2168 Ops[1] = MFFSreg;
2169 Ops[2] = FPreg;
2170 Ops[3] = InFlag;
2171 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2172 FPreg = Result.getValue(0);
2173
2174 // We know the low half is about to be thrown away, so just use something
2175 // convenient.
2176 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2177}
2178
Chris Lattner1a635d62006-04-14 06:01:58 +00002179static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2180 if (Op.getOperand(0).getValueType() == MVT::i64) {
2181 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2182 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2183 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002184 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002185 return FP;
2186 }
2187
2188 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2189 "Unhandled SINT_TO_FP type in custom expander!");
2190 // Since we only generate this in 64-bit mode, we can take advantage of
2191 // 64-bit registers. In particular, sign extend the input value into the
2192 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2193 // then lfd it and fcfid it.
2194 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2195 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002196 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2197 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002198
2199 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2200 Op.getOperand(0));
2201
2202 // STD the extended value into the stack slot.
Dan Gohmanc6c391d2008-01-31 00:25:39 +00002203 MemOperand MO(&PseudoSourceValue::FPRel,
2204 MemOperand::MOStore, FrameIdx, 8, 8);
Chris Lattner1a635d62006-04-14 06:01:58 +00002205 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2206 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohmanc6c391d2008-01-31 00:25:39 +00002207 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002208 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002209 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002210
2211 // FCFID it and return it.
2212 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2213 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002214 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002215 return FP;
2216}
2217
Dan Gohman1a024862008-01-31 00:41:03 +00002218static SDOperand LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002219 /*
2220 The rounding mode is in bits 30:31 of FPSR, and has the following
2221 settings:
2222 00 Round to nearest
2223 01 Round to 0
2224 10 Round to +inf
2225 11 Round to -inf
2226
2227 FLT_ROUNDS, on the other hand, expects the following:
2228 -1 Undefined
2229 0 Round to 0
2230 1 Round to nearest
2231 2 Round to +inf
2232 3 Round to -inf
2233
2234 To perform the conversion, we do:
2235 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2236 */
2237
2238 MachineFunction &MF = DAG.getMachineFunction();
2239 MVT::ValueType VT = Op.getValueType();
2240 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2241 std::vector<MVT::ValueType> NodeTys;
2242 SDOperand MFFSreg, InFlag;
2243
2244 // Save FP Control Word to register
2245 NodeTys.push_back(MVT::f64); // return register
2246 NodeTys.push_back(MVT::Flag); // unused in this context
2247 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2248
2249 // Save FP register to stack slot
2250 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2251 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2252 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
2253 StackSlot, NULL, 0);
2254
2255 // Load FP Control Word from low 32 bits of stack slot.
2256 SDOperand Four = DAG.getConstant(4, PtrVT);
2257 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2258 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
2259
2260 // Transform as necessary
2261 SDOperand CWD1 =
2262 DAG.getNode(ISD::AND, MVT::i32,
2263 CWD, DAG.getConstant(3, MVT::i32));
2264 SDOperand CWD2 =
2265 DAG.getNode(ISD::SRL, MVT::i32,
2266 DAG.getNode(ISD::AND, MVT::i32,
2267 DAG.getNode(ISD::XOR, MVT::i32,
2268 CWD, DAG.getConstant(3, MVT::i32)),
2269 DAG.getConstant(3, MVT::i32)),
2270 DAG.getConstant(1, MVT::i8));
2271
2272 SDOperand RetVal =
2273 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2274
2275 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
2276 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2277}
2278
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002279static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2280 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002281 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002282
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002283 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002284 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002285 SDOperand Lo = Op.getOperand(0);
2286 SDOperand Hi = Op.getOperand(1);
2287 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002288
2289 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2290 DAG.getConstant(32, MVT::i32), Amt);
2291 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
2292 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
2293 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2294 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2295 DAG.getConstant(-32U, MVT::i32));
2296 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
2297 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2298 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002299 SDOperand OutOps[] = { OutLo, OutHi };
2300 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2301 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002302}
2303
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002304static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2305 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2306 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002307
2308 // Otherwise, expand into a bunch of logical ops. Note that these ops
2309 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002310 SDOperand Lo = Op.getOperand(0);
2311 SDOperand Hi = Op.getOperand(1);
2312 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002313
2314 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2315 DAG.getConstant(32, MVT::i32), Amt);
2316 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2317 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2318 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2319 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2320 DAG.getConstant(-32U, MVT::i32));
2321 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
2322 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2323 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002324 SDOperand OutOps[] = { OutLo, OutHi };
2325 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2326 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002327}
2328
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002329static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
2330 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002331 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002332
2333 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002334 SDOperand Lo = Op.getOperand(0);
2335 SDOperand Hi = Op.getOperand(1);
2336 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002337
2338 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2339 DAG.getConstant(32, MVT::i32), Amt);
2340 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2341 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2342 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2343 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2344 DAG.getConstant(-32U, MVT::i32));
2345 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
2346 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
2347 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
2348 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002349 SDOperand OutOps[] = { OutLo, OutHi };
2350 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2351 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002352}
2353
2354//===----------------------------------------------------------------------===//
2355// Vector related lowering.
2356//
2357
Chris Lattnerac225ca2006-04-12 19:07:14 +00002358// If this is a vector of constants or undefs, get the bits. A bit in
2359// UndefBits is set if the corresponding element of the vector is an
2360// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2361// zero. Return true if this is not an array of constants, false if it is.
2362//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002363static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2364 uint64_t UndefBits[2]) {
2365 // Start with zero'd results.
2366 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2367
2368 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2369 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2370 SDOperand OpVal = BV->getOperand(i);
2371
2372 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002373 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002374
2375 uint64_t EltBits = 0;
2376 if (OpVal.getOpcode() == ISD::UNDEF) {
2377 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2378 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2379 continue;
2380 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2381 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2382 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2383 assert(CN->getValueType(0) == MVT::f32 &&
2384 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00002385 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00002386 } else {
2387 // Nonconstant element.
2388 return true;
2389 }
2390
2391 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2392 }
2393
2394 //printf("%llx %llx %llx %llx\n",
2395 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2396 return false;
2397}
Chris Lattneref819f82006-03-20 06:33:01 +00002398
Chris Lattnerb17f1672006-04-16 01:01:29 +00002399// If this is a splat (repetition) of a value across the whole vector, return
2400// the smallest size that splats it. For example, "0x01010101010101..." is a
2401// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2402// SplatSize = 1 byte.
2403static bool isConstantSplat(const uint64_t Bits128[2],
2404 const uint64_t Undef128[2],
2405 unsigned &SplatBits, unsigned &SplatUndef,
2406 unsigned &SplatSize) {
2407
2408 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2409 // the same as the lower 64-bits, ignoring undefs.
2410 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2411 return false; // Can't be a splat if two pieces don't match.
2412
2413 uint64_t Bits64 = Bits128[0] | Bits128[1];
2414 uint64_t Undef64 = Undef128[0] & Undef128[1];
2415
2416 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2417 // undefs.
2418 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2419 return false; // Can't be a splat if two pieces don't match.
2420
2421 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2422 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2423
2424 // If the top 16-bits are different than the lower 16-bits, ignoring
2425 // undefs, we have an i32 splat.
2426 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2427 SplatBits = Bits32;
2428 SplatUndef = Undef32;
2429 SplatSize = 4;
2430 return true;
2431 }
2432
2433 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2434 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2435
2436 // If the top 8-bits are different than the lower 8-bits, ignoring
2437 // undefs, we have an i16 splat.
2438 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2439 SplatBits = Bits16;
2440 SplatUndef = Undef16;
2441 SplatSize = 2;
2442 return true;
2443 }
2444
2445 // Otherwise, we have an 8-bit splat.
2446 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2447 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2448 SplatSize = 1;
2449 return true;
2450}
2451
Chris Lattner4a998b92006-04-17 06:00:21 +00002452/// BuildSplatI - Build a canonical splati of Val with an element size of
2453/// SplatSize. Cast the result to VT.
2454static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2455 SelectionDAG &DAG) {
2456 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002457
Chris Lattner4a998b92006-04-17 06:00:21 +00002458 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2459 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2460 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002461
2462 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2463
2464 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2465 if (Val == -1)
2466 SplatSize = 1;
2467
Chris Lattner4a998b92006-04-17 06:00:21 +00002468 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2469
2470 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002471 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002472 SmallVector<SDOperand, 8> Ops;
2473 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2474 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2475 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002476 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002477}
2478
Chris Lattnere7c768e2006-04-18 03:24:30 +00002479/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002480/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002481static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2482 SelectionDAG &DAG,
2483 MVT::ValueType DestVT = MVT::Other) {
2484 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2485 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002486 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2487}
2488
Chris Lattnere7c768e2006-04-18 03:24:30 +00002489/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2490/// specified intrinsic ID.
2491static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2492 SDOperand Op2, SelectionDAG &DAG,
2493 MVT::ValueType DestVT = MVT::Other) {
2494 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2495 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2496 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2497}
2498
2499
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002500/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2501/// amount. The result has the specified value type.
2502static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2503 MVT::ValueType VT, SelectionDAG &DAG) {
2504 // Force LHS/RHS to be the right type.
2505 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2506 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2507
Chris Lattnere2199452006-08-11 17:38:39 +00002508 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002509 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002510 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002511 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002512 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002513 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2514}
2515
Chris Lattnerf1b47082006-04-14 05:19:18 +00002516// If this is a case we can't handle, return null and let the default
2517// expansion code take care of it. If we CAN select this case, and if it
2518// selects to a single instruction, return Op. Otherwise, if we can codegen
2519// this case more efficiently than a constant pool load, lower it to the
2520// sequence of ops that should be used.
2521static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2522 // If this is a vector of constants or undefs, get the bits. A bit in
2523 // UndefBits is set if the corresponding element of the vector is an
2524 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2525 // zero.
2526 uint64_t VectorBits[2];
2527 uint64_t UndefBits[2];
2528 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2529 return SDOperand(); // Not a constant vector.
2530
Chris Lattnerb17f1672006-04-16 01:01:29 +00002531 // If this is a splat (repetition) of a value across the whole vector, return
2532 // the smallest size that splats it. For example, "0x01010101010101..." is a
2533 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2534 // SplatSize = 1 byte.
2535 unsigned SplatBits, SplatUndef, SplatSize;
2536 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2537 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2538
2539 // First, handle single instruction cases.
2540
2541 // All zeros?
2542 if (SplatBits == 0) {
2543 // Canonicalize all zero vectors to be v4i32.
2544 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2545 SDOperand Z = DAG.getConstant(0, MVT::i32);
2546 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2547 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2548 }
2549 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002550 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002551
2552 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2553 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002554 if (SextVal >= -16 && SextVal <= 15)
2555 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002556
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002557
2558 // Two instruction sequences.
2559
Chris Lattner4a998b92006-04-17 06:00:21 +00002560 // If this value is in the range [-32,30] and is even, use:
2561 // tmp = VSPLTI[bhw], result = add tmp, tmp
2562 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2563 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2564 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2565 }
Chris Lattner6876e662006-04-17 06:58:41 +00002566
2567 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2568 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2569 // for fneg/fabs.
2570 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2571 // Make -1 and vspltisw -1:
2572 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2573
2574 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002575 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2576 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002577
2578 // xor by OnesV to invert it.
2579 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2580 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2581 }
2582
2583 // Check to see if this is a wide variety of vsplti*, binop self cases.
2584 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002585 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002586 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002587 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002588 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002589
Owen Anderson718cb662007-09-07 04:06:50 +00002590 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00002591 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2592 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2593 int i = SplatCsts[idx];
2594
2595 // Figure out what shift amount will be used by altivec if shifted by i in
2596 // this splat size.
2597 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2598
2599 // vsplti + shl self.
2600 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002601 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002602 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2603 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2604 Intrinsic::ppc_altivec_vslw
2605 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002606 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2607 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002608 }
2609
2610 // vsplti + srl self.
2611 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002612 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002613 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2614 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2615 Intrinsic::ppc_altivec_vsrw
2616 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002617 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2618 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002619 }
2620
2621 // vsplti + sra self.
2622 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002623 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002624 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2625 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2626 Intrinsic::ppc_altivec_vsraw
2627 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002628 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2629 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002630 }
2631
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002632 // vsplti + rol self.
2633 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2634 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002635 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002636 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2637 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2638 Intrinsic::ppc_altivec_vrlw
2639 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002640 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2641 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002642 }
2643
2644 // t = vsplti c, result = vsldoi t, t, 1
2645 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2646 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2647 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2648 }
2649 // t = vsplti c, result = vsldoi t, t, 2
2650 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2651 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2652 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2653 }
2654 // t = vsplti c, result = vsldoi t, t, 3
2655 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2656 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2657 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2658 }
Chris Lattner6876e662006-04-17 06:58:41 +00002659 }
2660
Chris Lattner6876e662006-04-17 06:58:41 +00002661 // Three instruction sequences.
2662
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002663 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2664 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002665 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2666 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002667 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002668 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002669 }
2670 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2671 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002672 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2673 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002674 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002675 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002676 }
2677 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002678
Chris Lattnerf1b47082006-04-14 05:19:18 +00002679 return SDOperand();
2680}
2681
Chris Lattner59138102006-04-17 05:28:54 +00002682/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2683/// the specified operations to build the shuffle.
2684static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2685 SDOperand RHS, SelectionDAG &DAG) {
2686 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2687 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2688 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2689
2690 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002691 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002692 OP_VMRGHW,
2693 OP_VMRGLW,
2694 OP_VSPLTISW0,
2695 OP_VSPLTISW1,
2696 OP_VSPLTISW2,
2697 OP_VSPLTISW3,
2698 OP_VSLDOI4,
2699 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002700 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002701 };
2702
2703 if (OpNum == OP_COPY) {
2704 if (LHSID == (1*9+2)*9+3) return LHS;
2705 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2706 return RHS;
2707 }
2708
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002709 SDOperand OpLHS, OpRHS;
2710 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2711 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2712
Chris Lattner59138102006-04-17 05:28:54 +00002713 unsigned ShufIdxs[16];
2714 switch (OpNum) {
2715 default: assert(0 && "Unknown i32 permute!");
2716 case OP_VMRGHW:
2717 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2718 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2719 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2720 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2721 break;
2722 case OP_VMRGLW:
2723 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2724 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2725 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2726 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2727 break;
2728 case OP_VSPLTISW0:
2729 for (unsigned i = 0; i != 16; ++i)
2730 ShufIdxs[i] = (i&3)+0;
2731 break;
2732 case OP_VSPLTISW1:
2733 for (unsigned i = 0; i != 16; ++i)
2734 ShufIdxs[i] = (i&3)+4;
2735 break;
2736 case OP_VSPLTISW2:
2737 for (unsigned i = 0; i != 16; ++i)
2738 ShufIdxs[i] = (i&3)+8;
2739 break;
2740 case OP_VSPLTISW3:
2741 for (unsigned i = 0; i != 16; ++i)
2742 ShufIdxs[i] = (i&3)+12;
2743 break;
2744 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002745 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002746 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002747 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002748 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002749 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002750 }
Chris Lattnere2199452006-08-11 17:38:39 +00002751 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002752 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002753 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002754
2755 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002756 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002757}
2758
Chris Lattnerf1b47082006-04-14 05:19:18 +00002759/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2760/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2761/// return the code it can be lowered into. Worst case, it can always be
2762/// lowered into a vperm.
2763static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2764 SDOperand V1 = Op.getOperand(0);
2765 SDOperand V2 = Op.getOperand(1);
2766 SDOperand PermMask = Op.getOperand(2);
2767
2768 // Cases that are handled by instructions that take permute immediates
2769 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2770 // selected by the instruction selector.
2771 if (V2.getOpcode() == ISD::UNDEF) {
2772 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2773 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2774 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2775 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2776 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2777 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2778 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2779 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2780 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2781 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2782 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2783 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2784 return Op;
2785 }
2786 }
2787
2788 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2789 // and produce a fixed permutation. If any of these match, do not lower to
2790 // VPERM.
2791 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2792 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2793 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2794 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2795 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2796 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2797 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2798 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2799 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2800 return Op;
2801
Chris Lattner59138102006-04-17 05:28:54 +00002802 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2803 // perfect shuffle table to emit an optimal matching sequence.
2804 unsigned PFIndexes[4];
2805 bool isFourElementShuffle = true;
2806 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2807 unsigned EltNo = 8; // Start out undef.
2808 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2809 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2810 continue; // Undef, ignore it.
2811
2812 unsigned ByteSource =
2813 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2814 if ((ByteSource & 3) != j) {
2815 isFourElementShuffle = false;
2816 break;
2817 }
2818
2819 if (EltNo == 8) {
2820 EltNo = ByteSource/4;
2821 } else if (EltNo != ByteSource/4) {
2822 isFourElementShuffle = false;
2823 break;
2824 }
2825 }
2826 PFIndexes[i] = EltNo;
2827 }
2828
2829 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2830 // perfect shuffle vector to determine if it is cost effective to do this as
2831 // discrete instructions, or whether we should use a vperm.
2832 if (isFourElementShuffle) {
2833 // Compute the index in the perfect shuffle table.
2834 unsigned PFTableIndex =
2835 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2836
2837 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2838 unsigned Cost = (PFEntry >> 30);
2839
2840 // Determining when to avoid vperm is tricky. Many things affect the cost
2841 // of vperm, particularly how many times the perm mask needs to be computed.
2842 // For example, if the perm mask can be hoisted out of a loop or is already
2843 // used (perhaps because there are multiple permutes with the same shuffle
2844 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2845 // the loop requires an extra register.
2846 //
2847 // As a compromise, we only emit discrete instructions if the shuffle can be
2848 // generated in 3 or fewer operations. When we have loop information
2849 // available, if this block is within a loop, we should avoid using vperm
2850 // for 3-operation perms and use a constant pool load instead.
2851 if (Cost < 3)
2852 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2853 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002854
2855 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2856 // vector that will get spilled to the constant pool.
2857 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2858
2859 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2860 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00002861 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002862 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2863
Chris Lattnere2199452006-08-11 17:38:39 +00002864 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002865 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002866 unsigned SrcElt;
2867 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2868 SrcElt = 0;
2869 else
2870 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002871
2872 for (unsigned j = 0; j != BytesPerElement; ++j)
2873 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2874 MVT::i8));
2875 }
2876
Chris Lattnere2199452006-08-11 17:38:39 +00002877 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2878 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002879 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2880}
2881
Chris Lattner90564f22006-04-18 17:59:36 +00002882/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2883/// altivec comparison. If it is, return true and fill in Opc/isDot with
2884/// information about the intrinsic.
2885static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2886 bool &isDot) {
2887 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2888 CompareOpc = -1;
2889 isDot = false;
2890 switch (IntrinsicID) {
2891 default: return false;
2892 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002893 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2894 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2895 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2896 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2897 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2898 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2899 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2900 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2901 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2902 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2903 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2904 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2905 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2906
2907 // Normal Comparisons.
2908 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2909 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2910 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2911 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2912 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2913 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2914 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2915 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2916 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2917 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2918 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2919 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2920 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2921 }
Chris Lattner90564f22006-04-18 17:59:36 +00002922 return true;
2923}
2924
2925/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2926/// lower, do it, otherwise return null.
2927static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2928 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2929 // opcode number of the comparison.
2930 int CompareOpc;
2931 bool isDot;
2932 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2933 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002934
Chris Lattner90564f22006-04-18 17:59:36 +00002935 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002936 if (!isDot) {
2937 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2938 Op.getOperand(1), Op.getOperand(2),
2939 DAG.getConstant(CompareOpc, MVT::i32));
2940 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2941 }
2942
2943 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002944 SDOperand Ops[] = {
2945 Op.getOperand(2), // LHS
2946 Op.getOperand(3), // RHS
2947 DAG.getConstant(CompareOpc, MVT::i32)
2948 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002949 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002950 VTs.push_back(Op.getOperand(2).getValueType());
2951 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002952 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002953
2954 // Now that we have the comparison, emit a copy from the CR to a GPR.
2955 // This is flagged to the above dot comparison.
2956 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2957 DAG.getRegister(PPC::CR6, MVT::i32),
2958 CompNode.getValue(1));
2959
2960 // Unpack the result based on how the target uses it.
2961 unsigned BitNo; // Bit # of CR6.
2962 bool InvertBit; // Invert result?
2963 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2964 default: // Can't happen, don't crash on invalid number though.
2965 case 0: // Return the value of the EQ bit of CR6.
2966 BitNo = 0; InvertBit = false;
2967 break;
2968 case 1: // Return the inverted value of the EQ bit of CR6.
2969 BitNo = 0; InvertBit = true;
2970 break;
2971 case 2: // Return the value of the LT bit of CR6.
2972 BitNo = 2; InvertBit = false;
2973 break;
2974 case 3: // Return the inverted value of the LT bit of CR6.
2975 BitNo = 2; InvertBit = true;
2976 break;
2977 }
2978
2979 // Shift the bit into the low position.
2980 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2981 DAG.getConstant(8-(3-BitNo), MVT::i32));
2982 // Isolate the bit.
2983 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2984 DAG.getConstant(1, MVT::i32));
2985
2986 // If we are supposed to, toggle the bit.
2987 if (InvertBit)
2988 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2989 DAG.getConstant(1, MVT::i32));
2990 return Flags;
2991}
2992
2993static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2994 // Create a stack slot that is 16-byte aligned.
2995 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2996 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002997 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2998 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002999
3000 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00003001 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003002 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003003 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003004 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003005}
3006
Chris Lattnere7c768e2006-04-18 03:24:30 +00003007static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003008 if (Op.getValueType() == MVT::v4i32) {
3009 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3010
3011 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3012 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3013
3014 SDOperand RHSSwap = // = vrlw RHS, 16
3015 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3016
3017 // Shrinkify inputs to v8i16.
3018 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3019 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3020 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3021
3022 // Low parts multiplied together, generating 32-bit results (we ignore the
3023 // top parts).
3024 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3025 LHS, RHS, DAG, MVT::v4i32);
3026
3027 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3028 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3029 // Shift the high parts up 16 bits.
3030 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3031 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3032 } else if (Op.getValueType() == MVT::v8i16) {
3033 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3034
Chris Lattnercea2aa72006-04-18 04:28:57 +00003035 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003036
Chris Lattnercea2aa72006-04-18 04:28:57 +00003037 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3038 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003039 } else if (Op.getValueType() == MVT::v16i8) {
3040 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3041
3042 // Multiply the even 8-bit parts, producing 16-bit sums.
3043 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3044 LHS, RHS, DAG, MVT::v8i16);
3045 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3046
3047 // Multiply the odd 8-bit parts, producing 16-bit sums.
3048 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3049 LHS, RHS, DAG, MVT::v8i16);
3050 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3051
3052 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003053 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003054 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003055 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3056 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003057 }
Chris Lattner19a81522006-04-18 03:57:35 +00003058 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003059 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003060 } else {
3061 assert(0 && "Unknown mul to lower!");
3062 abort();
3063 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003064}
3065
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003066/// LowerOperation - Provide custom lowering hooks for some operations.
3067///
Nate Begeman21e463b2005-10-16 05:39:50 +00003068SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003069 switch (Op.getOpcode()) {
3070 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003071 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3072 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003073 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003074 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003075 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003076 case ISD::VASTART:
3077 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3078 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3079
3080 case ISD::VAARG:
3081 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3082 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3083
Chris Lattneref957102006-06-21 00:34:03 +00003084 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003085 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3086 VarArgsStackOffset, VarArgsNumGPR,
3087 VarArgsNumFPR, PPCSubTarget);
3088
Chris Lattner9f0bc652007-02-25 05:34:32 +00003089 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003090 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003091 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003092 case ISD::DYNAMIC_STACKALLOC:
3093 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003094
Chris Lattner1a635d62006-04-14 06:01:58 +00003095 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3096 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3097 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003098 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003099 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003100
Chris Lattner1a635d62006-04-14 06:01:58 +00003101 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003102 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3103 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3104 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003105
Chris Lattner1a635d62006-04-14 06:01:58 +00003106 // Vector-related lowering.
3107 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3108 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3109 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3110 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003111 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003112
Chris Lattner3fc027d2007-12-08 06:59:59 +00003113 // Frame & Return address.
3114 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003115 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003116 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003117 return SDOperand();
3118}
3119
Chris Lattner1f873002007-11-28 18:44:47 +00003120SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3121 switch (N->getOpcode()) {
3122 default: assert(0 && "Wasn't expecting to be able to lower this!");
3123 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3124 }
3125}
3126
3127
Chris Lattner1a635d62006-04-14 06:01:58 +00003128//===----------------------------------------------------------------------===//
3129// Other Lowering Code
3130//===----------------------------------------------------------------------===//
3131
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003132MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003133PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3134 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003135 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003136 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3137 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003138 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003139 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3140 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003141 "Unexpected instr type to insert");
3142
3143 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3144 // control-flow pattern. The incoming instruction knows the destination vreg
3145 // to set, the condition code register to branch on, the true/false values to
3146 // select between, and a branch opcode to use.
3147 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3148 ilist<MachineBasicBlock>::iterator It = BB;
3149 ++It;
3150
3151 // thisMBB:
3152 // ...
3153 // TrueVal = ...
3154 // cmpTY ccX, r1, r2
3155 // bCC copy1MBB
3156 // fallthrough --> copy0MBB
3157 MachineBasicBlock *thisMBB = BB;
3158 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3159 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003160 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00003161 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00003162 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003163 MachineFunction *F = BB->getParent();
3164 F->getBasicBlockList().insert(It, copy0MBB);
3165 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00003166 // Update machine-CFG edges by first adding all successors of the current
3167 // block to the new block which will contain the Phi node for the select.
3168 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3169 e = BB->succ_end(); i != e; ++i)
3170 sinkMBB->addSuccessor(*i);
3171 // Next, remove all successors of the current block, and add the true
3172 // and fallthrough blocks as its successors.
3173 while(!BB->succ_empty())
3174 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003175 BB->addSuccessor(copy0MBB);
3176 BB->addSuccessor(sinkMBB);
3177
3178 // copy0MBB:
3179 // %FalseValue = ...
3180 // # fallthrough to sinkMBB
3181 BB = copy0MBB;
3182
3183 // Update machine-CFG edges
3184 BB->addSuccessor(sinkMBB);
3185
3186 // sinkMBB:
3187 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3188 // ...
3189 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00003190 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003191 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3192 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3193
3194 delete MI; // The pseudo instruction is gone now.
3195 return BB;
3196}
3197
Chris Lattner1a635d62006-04-14 06:01:58 +00003198//===----------------------------------------------------------------------===//
3199// Target Optimization Hooks
3200//===----------------------------------------------------------------------===//
3201
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003202SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3203 DAGCombinerInfo &DCI) const {
3204 TargetMachine &TM = getTargetMachine();
3205 SelectionDAG &DAG = DCI.DAG;
3206 switch (N->getOpcode()) {
3207 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00003208 case PPCISD::SHL:
3209 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3210 if (C->getValue() == 0) // 0 << V -> 0.
3211 return N->getOperand(0);
3212 }
3213 break;
3214 case PPCISD::SRL:
3215 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3216 if (C->getValue() == 0) // 0 >>u V -> 0.
3217 return N->getOperand(0);
3218 }
3219 break;
3220 case PPCISD::SRA:
3221 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3222 if (C->getValue() == 0 || // 0 >>s V -> 0.
3223 C->isAllOnesValue()) // -1 >>s V -> -1.
3224 return N->getOperand(0);
3225 }
3226 break;
3227
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003228 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003229 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003230 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3231 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3232 // We allow the src/dst to be either f32/f64, but the intermediate
3233 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00003234 if (N->getOperand(0).getValueType() == MVT::i64 &&
3235 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003236 SDOperand Val = N->getOperand(0).getOperand(0);
3237 if (Val.getValueType() == MVT::f32) {
3238 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3239 DCI.AddToWorklist(Val.Val);
3240 }
3241
3242 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003243 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003244 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003245 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003246 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00003247 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
3248 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003249 DCI.AddToWorklist(Val.Val);
3250 }
3251 return Val;
3252 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3253 // If the intermediate type is i32, we can avoid the load/store here
3254 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003255 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003256 }
3257 }
3258 break;
Chris Lattner51269842006-03-01 05:50:56 +00003259 case ISD::STORE:
3260 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3261 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00003262 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00003263 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00003264 N->getOperand(1).getValueType() == MVT::i32 &&
3265 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00003266 SDOperand Val = N->getOperand(1).getOperand(0);
3267 if (Val.getValueType() == MVT::f32) {
3268 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3269 DCI.AddToWorklist(Val.Val);
3270 }
3271 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3272 DCI.AddToWorklist(Val.Val);
3273
3274 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3275 N->getOperand(2), N->getOperand(3));
3276 DCI.AddToWorklist(Val.Val);
3277 return Val;
3278 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003279
3280 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3281 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3282 N->getOperand(1).Val->hasOneUse() &&
3283 (N->getOperand(1).getValueType() == MVT::i32 ||
3284 N->getOperand(1).getValueType() == MVT::i16)) {
3285 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3286 // Do an any-extend to 32-bits if this is a half-word input.
3287 if (BSwapOp.getValueType() == MVT::i16)
3288 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3289
3290 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3291 N->getOperand(2), N->getOperand(3),
3292 DAG.getValueType(N->getOperand(1).getValueType()));
3293 }
3294 break;
3295 case ISD::BSWAP:
3296 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003297 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003298 N->getOperand(0).hasOneUse() &&
3299 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3300 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003301 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003302 // Create the byte-swapping load.
3303 std::vector<MVT::ValueType> VTs;
3304 VTs.push_back(MVT::i32);
3305 VTs.push_back(MVT::Other);
Dan Gohmanc6c391d2008-01-31 00:25:39 +00003306 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Chris Lattner79e490a2006-08-11 17:18:05 +00003307 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003308 LD->getChain(), // Chain
3309 LD->getBasePtr(), // Ptr
Dan Gohmanc6c391d2008-01-31 00:25:39 +00003310 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00003311 DAG.getValueType(N->getValueType(0)) // VT
3312 };
3313 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003314
3315 // If this is an i16 load, insert the truncate.
3316 SDOperand ResVal = BSLoad;
3317 if (N->getValueType(0) == MVT::i16)
3318 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3319
3320 // First, combine the bswap away. This makes the value produced by the
3321 // load dead.
3322 DCI.CombineTo(N, ResVal);
3323
3324 // Next, combine the load away, we give it a bogus result value but a real
3325 // chain result. The result value is dead because the bswap is dead.
3326 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3327
3328 // Return N so it doesn't get rechecked!
3329 return SDOperand(N, 0);
3330 }
3331
Chris Lattner51269842006-03-01 05:50:56 +00003332 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003333 case PPCISD::VCMP: {
3334 // If a VCMPo node already exists with exactly the same operands as this
3335 // node, use its result instead of this node (VCMPo computes both a CR6 and
3336 // a normal output).
3337 //
3338 if (!N->getOperand(0).hasOneUse() &&
3339 !N->getOperand(1).hasOneUse() &&
3340 !N->getOperand(2).hasOneUse()) {
3341
3342 // Scan all of the users of the LHS, looking for VCMPo's that match.
3343 SDNode *VCMPoNode = 0;
3344
3345 SDNode *LHSN = N->getOperand(0).Val;
3346 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3347 UI != E; ++UI)
3348 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3349 (*UI)->getOperand(1) == N->getOperand(1) &&
3350 (*UI)->getOperand(2) == N->getOperand(2) &&
3351 (*UI)->getOperand(0) == N->getOperand(0)) {
3352 VCMPoNode = *UI;
3353 break;
3354 }
3355
Chris Lattner00901202006-04-18 18:28:22 +00003356 // If there is no VCMPo node, or if the flag value has a single use, don't
3357 // transform this.
3358 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3359 break;
3360
3361 // Look at the (necessarily single) use of the flag value. If it has a
3362 // chain, this transformation is more complex. Note that multiple things
3363 // could use the value result, which we should ignore.
3364 SDNode *FlagUser = 0;
3365 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3366 FlagUser == 0; ++UI) {
3367 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3368 SDNode *User = *UI;
3369 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3370 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3371 FlagUser = User;
3372 break;
3373 }
3374 }
3375 }
3376
3377 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3378 // give up for right now.
3379 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003380 return SDOperand(VCMPoNode, 0);
3381 }
3382 break;
3383 }
Chris Lattner90564f22006-04-18 17:59:36 +00003384 case ISD::BR_CC: {
3385 // If this is a branch on an altivec predicate comparison, lower this so
3386 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3387 // lowering is done pre-legalize, because the legalizer lowers the predicate
3388 // compare down to code that is difficult to reassemble.
3389 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3390 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3391 int CompareOpc;
3392 bool isDot;
3393
3394 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3395 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3396 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3397 assert(isDot && "Can't compare against a vector result!");
3398
3399 // If this is a comparison against something other than 0/1, then we know
3400 // that the condition is never/always true.
3401 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3402 if (Val != 0 && Val != 1) {
3403 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3404 return N->getOperand(0);
3405 // Always !=, turn it into an unconditional branch.
3406 return DAG.getNode(ISD::BR, MVT::Other,
3407 N->getOperand(0), N->getOperand(4));
3408 }
3409
3410 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3411
3412 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003413 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003414 SDOperand Ops[] = {
3415 LHS.getOperand(2), // LHS of compare
3416 LHS.getOperand(3), // RHS of compare
3417 DAG.getConstant(CompareOpc, MVT::i32)
3418 };
Chris Lattner90564f22006-04-18 17:59:36 +00003419 VTs.push_back(LHS.getOperand(2).getValueType());
3420 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003421 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003422
3423 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003424 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003425 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3426 default: // Can't happen, don't crash on invalid number though.
3427 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003428 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003429 break;
3430 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003431 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003432 break;
3433 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003434 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003435 break;
3436 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003437 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003438 break;
3439 }
3440
3441 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003442 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003443 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003444 N->getOperand(4), CompNode.getValue(1));
3445 }
3446 break;
3447 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003448 }
3449
3450 return SDOperand();
3451}
3452
Chris Lattner1a635d62006-04-14 06:01:58 +00003453//===----------------------------------------------------------------------===//
3454// Inline Assembly Support
3455//===----------------------------------------------------------------------===//
3456
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003457void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3458 uint64_t Mask,
3459 uint64_t &KnownZero,
3460 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003461 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003462 unsigned Depth) const {
3463 KnownZero = 0;
3464 KnownOne = 0;
3465 switch (Op.getOpcode()) {
3466 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003467 case PPCISD::LBRX: {
3468 // lhbrx is known to have the top bits cleared out.
3469 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3470 KnownZero = 0xFFFF0000;
3471 break;
3472 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003473 case ISD::INTRINSIC_WO_CHAIN: {
3474 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3475 default: break;
3476 case Intrinsic::ppc_altivec_vcmpbfp_p:
3477 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3478 case Intrinsic::ppc_altivec_vcmpequb_p:
3479 case Intrinsic::ppc_altivec_vcmpequh_p:
3480 case Intrinsic::ppc_altivec_vcmpequw_p:
3481 case Intrinsic::ppc_altivec_vcmpgefp_p:
3482 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3483 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3484 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3485 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3486 case Intrinsic::ppc_altivec_vcmpgtub_p:
3487 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3488 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3489 KnownZero = ~1U; // All bits but the low one are known to be zero.
3490 break;
3491 }
3492 }
3493 }
3494}
3495
3496
Chris Lattner4234f572007-03-25 02:14:49 +00003497/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003498/// constraint it is for this target.
3499PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003500PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3501 if (Constraint.size() == 1) {
3502 switch (Constraint[0]) {
3503 default: break;
3504 case 'b':
3505 case 'r':
3506 case 'f':
3507 case 'v':
3508 case 'y':
3509 return C_RegisterClass;
3510 }
3511 }
3512 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003513}
3514
Chris Lattner331d1bc2006-11-02 01:44:04 +00003515std::pair<unsigned, const TargetRegisterClass*>
3516PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3517 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003518 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003519 // GCC RS6000 Constraint Letters
3520 switch (Constraint[0]) {
3521 case 'b': // R1-R31
3522 case 'r': // R0-R31
3523 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3524 return std::make_pair(0U, PPC::G8RCRegisterClass);
3525 return std::make_pair(0U, PPC::GPRCRegisterClass);
3526 case 'f':
3527 if (VT == MVT::f32)
3528 return std::make_pair(0U, PPC::F4RCRegisterClass);
3529 else if (VT == MVT::f64)
3530 return std::make_pair(0U, PPC::F8RCRegisterClass);
3531 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003532 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003533 return std::make_pair(0U, PPC::VRRCRegisterClass);
3534 case 'y': // crrc
3535 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003536 }
3537 }
3538
Chris Lattner331d1bc2006-11-02 01:44:04 +00003539 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003540}
Chris Lattner763317d2006-02-07 00:47:13 +00003541
Chris Lattner331d1bc2006-11-02 01:44:04 +00003542
Chris Lattner48884cd2007-08-25 00:47:38 +00003543/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3544/// vector. If it is invalid, don't add anything to Ops.
3545void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3546 std::vector<SDOperand>&Ops,
3547 SelectionDAG &DAG) {
3548 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00003549 switch (Letter) {
3550 default: break;
3551 case 'I':
3552 case 'J':
3553 case 'K':
3554 case 'L':
3555 case 'M':
3556 case 'N':
3557 case 'O':
3558 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003559 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00003560 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003561 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003562 switch (Letter) {
3563 default: assert(0 && "Unknown constraint letter!");
3564 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003565 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003566 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003567 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003568 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3569 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003570 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003571 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003572 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003573 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003574 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003575 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003576 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003577 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003578 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00003579 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003580 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003581 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003582 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00003583 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003584 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003585 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003586 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003587 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003588 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003589 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003590 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003591 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003592 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003593 }
3594 break;
3595 }
3596 }
3597
Chris Lattner48884cd2007-08-25 00:47:38 +00003598 if (Result.Val) {
3599 Ops.push_back(Result);
3600 return;
3601 }
3602
Chris Lattner763317d2006-02-07 00:47:13 +00003603 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00003604 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003605}
Evan Chengc4c62572006-03-13 23:20:37 +00003606
Chris Lattnerc9addb72007-03-30 23:15:24 +00003607// isLegalAddressingMode - Return true if the addressing mode represented
3608// by AM is legal for this target, for a load/store of the specified type.
3609bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3610 const Type *Ty) const {
3611 // FIXME: PPC does not allow r+i addressing modes for vectors!
3612
3613 // PPC allows a sign-extended 16-bit immediate field.
3614 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3615 return false;
3616
3617 // No global is ever allowed as a base.
3618 if (AM.BaseGV)
3619 return false;
3620
3621 // PPC only support r+r,
3622 switch (AM.Scale) {
3623 case 0: // "r+i" or just "i", depending on HasBaseReg.
3624 break;
3625 case 1:
3626 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3627 return false;
3628 // Otherwise we have r+r or r+i.
3629 break;
3630 case 2:
3631 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3632 return false;
3633 // Allow 2*r as r+r.
3634 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003635 default:
3636 // No other scales are supported.
3637 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003638 }
3639
3640 return true;
3641}
3642
Evan Chengc4c62572006-03-13 23:20:37 +00003643/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003644/// as the offset of the target addressing mode for load / store of the
3645/// given type.
3646bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003647 // PPC allows a sign-extended 16-bit immediate field.
3648 return (V > -(1 << 16) && V < (1 << 16)-1);
3649}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003650
3651bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003652 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003653}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003654
Chris Lattner3fc027d2007-12-08 06:59:59 +00003655SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
3656 // Depths > 0 not supported yet!
3657 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3658 return SDOperand();
3659
3660 MachineFunction &MF = DAG.getMachineFunction();
3661 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3662 int RAIdx = FuncInfo->getReturnAddrSaveIndex();
3663 if (RAIdx == 0) {
3664 bool isPPC64 = PPCSubTarget.isPPC64();
3665 int Offset =
3666 PPCFrameInfo::getReturnSaveOffset(isPPC64, PPCSubTarget.isMachoABI());
3667
3668 // Set up a frame object for the return address.
3669 RAIdx = MF.getFrameInfo()->CreateFixedObject(isPPC64 ? 8 : 4, Offset);
3670
3671 // Remember it for next time.
3672 FuncInfo->setReturnAddrSaveIndex(RAIdx);
3673
3674 // Make sure the function really does not optimize away the store of the RA
3675 // to the stack.
3676 FuncInfo->setLRStoreRequired();
3677 }
3678
3679 // Just load the return address off the stack.
3680 SDOperand RetAddrFI = DAG.getFrameIndex(RAIdx, getPointerTy());
3681 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
3682}
3683
3684SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003685 // Depths > 0 not supported yet!
3686 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3687 return SDOperand();
3688
3689 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3690 bool isPPC64 = PtrVT == MVT::i64;
3691
3692 MachineFunction &MF = DAG.getMachineFunction();
3693 MachineFrameInfo *MFI = MF.getFrameInfo();
3694 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3695 && MFI->getStackSize();
3696
3697 if (isPPC64)
3698 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00003699 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003700 else
3701 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3702 MVT::i32);
3703}